summaryrefslogtreecommitdiff
path: root/tests/long/fs/10.linux-boot/ref/x86/linux
diff options
context:
space:
mode:
Diffstat (limited to 'tests/long/fs/10.linux-boot/ref/x86/linux')
-rw-r--r--tests/long/fs/10.linux-boot/ref/x86/linux/pc-o3-timing/config.ini84
-rwxr-xr-xtests/long/fs/10.linux-boot/ref/x86/linux/pc-o3-timing/simout10
-rw-r--r--tests/long/fs/10.linux-boot/ref/x86/linux/pc-o3-timing/stats.txt2567
-rw-r--r--tests/long/fs/10.linux-boot/ref/x86/linux/pc-o3-timing/system.pc.com_1.terminal4
-rw-r--r--tests/long/fs/10.linux-boot/ref/x86/linux/pc-switcheroo-full/config.ini84
-rw-r--r--tests/long/fs/10.linux-boot/ref/x86/linux/pc-switcheroo-full/config.json183
-rwxr-xr-xtests/long/fs/10.linux-boot/ref/x86/linux/pc-switcheroo-full/simerr68
-rwxr-xr-xtests/long/fs/10.linux-boot/ref/x86/linux/pc-switcheroo-full/simout8
-rw-r--r--tests/long/fs/10.linux-boot/ref/x86/linux/pc-switcheroo-full/stats.txt3218
-rw-r--r--tests/long/fs/10.linux-boot/ref/x86/linux/pc-switcheroo-full/system.pc.com_1.terminal4
10 files changed, 3128 insertions, 3102 deletions
diff --git a/tests/long/fs/10.linux-boot/ref/x86/linux/pc-o3-timing/config.ini b/tests/long/fs/10.linux-boot/ref/x86/linux/pc-o3-timing/config.ini
index 15805fa4d..6c3b8ef2c 100644
--- a/tests/long/fs/10.linux-boot/ref/x86/linux/pc-o3-timing/config.ini
+++ b/tests/long/fs/10.linux-boot/ref/x86/linux/pc-o3-timing/config.ini
@@ -20,7 +20,7 @@ eventq_index=0
init_param=0
intel_mp_pointer=system.intel_mp_pointer
intel_mp_table=system.intel_mp_table
-kernel=/scratch/nilay/GEM5/system/binaries/x86_64-vmlinux-2.6.22.9
+kernel=/work/gem5/dist/binaries/x86_64-vmlinux-2.6.22.9
kernel_addr_check=true
load_addr_mask=18446744073709551615
load_offset=0
@@ -28,8 +28,9 @@ mem_mode=timing
mem_ranges=0:134217727
memories=system.physmem
mmap_using_noreserve=false
+multi_thread=false
num_work_ids=16
-readfile=/scratch/nilay/GEM5/gem5/tests/halt.sh
+readfile=/work/gem5/outgoing/gem5_2/tests/halt.sh
smbios_table=system.smbios_table
symbolfile=
work_begin_ckpt_count=0
@@ -207,6 +208,7 @@ children=tags
addr_ranges=0:18446744073709551615
assoc=4
clk_domain=system.cpu_clk_domain
+clusivity=mostly_incl
demand_mshr_reserve=1
eventq_index=0
forward_snoops=true
@@ -223,6 +225,7 @@ system=system
tags=system.cpu.dcache.tags
tgts_per_mshr=20
write_buffers=8
+writeback_clean=false
cpu_side=system.cpu.dcache_port
mem_side=system.cpu.toL2Bus.slave[1]
@@ -257,6 +260,7 @@ children=tags
addr_ranges=0:18446744073709551615
assoc=2
clk_domain=system.cpu_clk_domain
+clusivity=mostly_incl
demand_mshr_reserve=1
eventq_index=0
forward_snoops=false
@@ -273,6 +277,7 @@ system=system
tags=system.cpu.dtb_walker_cache.tags
tgts_per_mshr=12
write_buffers=8
+writeback_clean=false
cpu_side=system.cpu.dtb.walker.port
mem_side=system.cpu.toL2Bus.slave[3]
@@ -599,6 +604,7 @@ children=tags
addr_ranges=0:18446744073709551615
assoc=1
clk_domain=system.cpu_clk_domain
+clusivity=mostly_incl
demand_mshr_reserve=1
eventq_index=0
forward_snoops=true
@@ -615,6 +621,7 @@ system=system
tags=system.cpu.icache.tags
tgts_per_mshr=20
write_buffers=8
+writeback_clean=true
cpu_side=system.cpu.icache_port
mem_side=system.cpu.toL2Bus.slave[0]
@@ -665,6 +672,7 @@ children=tags
addr_ranges=0:18446744073709551615
assoc=2
clk_domain=system.cpu_clk_domain
+clusivity=mostly_incl
demand_mshr_reserve=1
eventq_index=0
forward_snoops=false
@@ -681,6 +689,7 @@ system=system
tags=system.cpu.itb_walker_cache.tags
tgts_per_mshr=12
write_buffers=8
+writeback_clean=false
cpu_side=system.cpu.itb.walker.port
mem_side=system.cpu.toL2Bus.slave[2]
@@ -700,6 +709,7 @@ children=tags
addr_ranges=0:18446744073709551615
assoc=8
clk_domain=system.cpu_clk_domain
+clusivity=mostly_incl
demand_mshr_reserve=1
eventq_index=0
forward_snoops=true
@@ -716,6 +726,7 @@ system=system
tags=system.cpu.l2cache.tags
tgts_per_mshr=12
write_buffers=8
+writeback_clean=false
cpu_side=system.cpu.toL2Bus.master[0]
mem_side=system.membus.slave[2]
@@ -731,12 +742,13 @@ size=4194304
[system.cpu.toL2Bus]
type=CoherentXBar
+children=snoop_filter
clk_domain=system.cpu_clk_domain
eventq_index=0
forward_latency=0
frontend_latency=1
response_latency=1
-snoop_filter=Null
+snoop_filter=system.cpu.toL2Bus.snoop_filter
snoop_response_latency=1
system=system
use_default_range=false
@@ -744,6 +756,13 @@ width=32
master=system.cpu.l2cache.cpu_side
slave=system.cpu.icache.mem_side system.cpu.dcache.mem_side system.cpu.itb_walker_cache.mem_side system.cpu.dtb_walker_cache.mem_side
+[system.cpu.toL2Bus.snoop_filter]
+type=SnoopFilter
+eventq_index=0
+lookup_latency=0
+max_capacity=8388608
+system=system
+
[system.cpu.tracer]
type=ExeTracer
eventq_index=0
@@ -1197,8 +1216,8 @@ frontend_latency=2
response_latency=2
use_default_range=false
width=16
-default=system.pc.pciconfig.pio
-master=system.apicbridge.slave system.pc.south_bridge.cmos.pio system.pc.south_bridge.dma1.pio system.pc.south_bridge.ide.pio system.pc.south_bridge.ide.config system.pc.south_bridge.keyboard.pio system.pc.south_bridge.pic1.pio system.pc.south_bridge.pic2.pio system.pc.south_bridge.pit.pio system.pc.south_bridge.speaker.pio system.pc.south_bridge.io_apic.pio system.pc.i_dont_exist1.pio system.pc.i_dont_exist2.pio system.pc.behind_pci.pio system.pc.com_1.pio system.pc.fake_com_2.pio system.pc.fake_com_3.pio system.pc.fake_com_4.pio system.pc.fake_floppy.pio system.iocache.cpu_side
+default=system.pc.pci_host.pio
+master=system.apicbridge.slave system.pc.south_bridge.cmos.pio system.pc.south_bridge.dma1.pio system.pc.south_bridge.ide.pio system.pc.south_bridge.keyboard.pio system.pc.south_bridge.pic1.pio system.pc.south_bridge.pic2.pio system.pc.south_bridge.pit.pio system.pc.south_bridge.speaker.pio system.pc.south_bridge.io_apic.pio system.pc.i_dont_exist1.pio system.pc.i_dont_exist2.pio system.pc.behind_pci.pio system.pc.com_1.pio system.pc.fake_com_2.pio system.pc.fake_com_3.pio system.pc.fake_com_4.pio system.pc.fake_floppy.pio system.iocache.cpu_side
slave=system.bridge.master system.pc.south_bridge.ide.dma system.pc.south_bridge.io_apic.int_master
[system.iocache]
@@ -1207,6 +1226,7 @@ children=tags
addr_ranges=0:134217727
assoc=8
clk_domain=system.clk_domain
+clusivity=mostly_incl
demand_mshr_reserve=1
eventq_index=0
forward_snoops=false
@@ -1223,7 +1243,8 @@ system=system
tags=system.iocache.tags
tgts_per_mshr=12
write_buffers=8
-cpu_side=system.iobus.master[19]
+writeback_clean=false
+cpu_side=system.iobus.master[18]
mem_side=system.membus.slave[4]
[system.iocache.tags]
@@ -1273,7 +1294,7 @@ pio=system.membus.default
[system.pc]
type=Pc
-children=behind_pci com_1 fake_com_2 fake_com_3 fake_com_4 fake_floppy i_dont_exist1 i_dont_exist2 pciconfig south_bridge
+children=behind_pci com_1 fake_com_2 fake_com_3 fake_com_4 fake_floppy i_dont_exist1 i_dont_exist2 pci_host south_bridge
eventq_index=0
intrctrl=system.intrctrl
system=system
@@ -1294,7 +1315,7 @@ ret_data8=255
system=system
update_data=false
warn_access=
-pio=system.iobus.master[13]
+pio=system.iobus.master[12]
[system.pc.com_1]
type=Uart8250
@@ -1306,7 +1327,7 @@ pio_latency=100000
platform=system.pc
system=system
terminal=system.pc.com_1.terminal
-pio=system.iobus.master[14]
+pio=system.iobus.master[13]
[system.pc.com_1.terminal]
type=Terminal
@@ -1332,7 +1353,7 @@ ret_data8=255
system=system
update_data=false
warn_access=
-pio=system.iobus.master[15]
+pio=system.iobus.master[14]
[system.pc.fake_com_3]
type=IsaFake
@@ -1350,7 +1371,7 @@ ret_data8=255
system=system
update_data=false
warn_access=
-pio=system.iobus.master[16]
+pio=system.iobus.master[15]
[system.pc.fake_com_4]
type=IsaFake
@@ -1368,7 +1389,7 @@ ret_data8=255
system=system
update_data=false
warn_access=
-pio=system.iobus.master[17]
+pio=system.iobus.master[16]
[system.pc.fake_floppy]
type=IsaFake
@@ -1386,7 +1407,7 @@ ret_data8=255
system=system
update_data=false
warn_access=
-pio=system.iobus.master[18]
+pio=system.iobus.master[17]
[system.pc.i_dont_exist1]
type=IsaFake
@@ -1404,7 +1425,7 @@ ret_data8=255
system=system
update_data=false
warn_access=
-pio=system.iobus.master[11]
+pio=system.iobus.master[10]
[system.pc.i_dont_exist2]
type=IsaFake
@@ -1422,17 +1443,19 @@ ret_data8=255
system=system
update_data=false
warn_access=
-pio=system.iobus.master[12]
+pio=system.iobus.master[11]
-[system.pc.pciconfig]
-type=PciConfigAll
-bus=0
+[system.pc.pci_host]
+type=GenericPciHost
clk_domain=system.clk_domain
+conf_base=13835058055282163712
+conf_device_bits=8
+conf_size=16777216
eventq_index=0
-pio_addr=0
-pio_latency=30000
+pci_dma_base=0
+pci_mem_base=0
+pci_pio_base=9223372036854775808
platform=system.pc
-size=16777216
system=system
pio=system.iobus.default
@@ -1555,14 +1578,13 @@ config_latency=20000
ctrl_offset=0
disks=system.pc.south_bridge.ide.disks0 system.pc.south_bridge.ide.disks1
eventq_index=0
+host=system.pc.pci_host
io_shift=0
pci_bus=0
pci_dev=4
pci_func=0
pio_latency=30000
-platform=system.pc
system=system
-config=system.iobus.master[4]
dma=system.iobus.slave[1]
pio=system.iobus.master[3]
@@ -1586,7 +1608,7 @@ table_size=65536
[system.pc.south_bridge.ide.disks0.image.child]
type=RawDiskImage
eventq_index=0
-image_file=/scratch/nilay/GEM5/system/disks/linux-x86.img
+image_file=/work/gem5/dist/disks/linux-x86.img
read_only=true
[system.pc.south_bridge.ide.disks1]
@@ -1609,7 +1631,7 @@ table_size=65536
[system.pc.south_bridge.ide.disks1.image.child]
type=RawDiskImage
eventq_index=0
-image_file=/scratch/nilay/GEM5/system/disks/linux-bigswap2.img
+image_file=/work/gem5/dist/disks/linux-bigswap2.img
read_only=true
[system.pc.south_bridge.int_lines0]
@@ -1714,7 +1736,7 @@ pio_addr=4273995776
pio_latency=100000
system=system
int_master=system.iobus.slave[2]
-pio=system.iobus.master[10]
+pio=system.iobus.master[9]
[system.pc.south_bridge.keyboard]
type=I8042
@@ -1728,7 +1750,7 @@ mouse_int_pin=system.pc.south_bridge.keyboard.mouse_int_pin
pio_addr=0
pio_latency=100000
system=system
-pio=system.iobus.master[5]
+pio=system.iobus.master[4]
[system.pc.south_bridge.keyboard.keyboard_int_pin]
type=X86IntSourcePin
@@ -1749,7 +1771,7 @@ pio_addr=9223372036854775840
pio_latency=100000
slave=system.pc.south_bridge.pic2
system=system
-pio=system.iobus.master[6]
+pio=system.iobus.master[5]
[system.pc.south_bridge.pic1.output]
type=X86IntSourcePin
@@ -1766,7 +1788,7 @@ pio_addr=9223372036854775968
pio_latency=100000
slave=Null
system=system
-pio=system.iobus.master[7]
+pio=system.iobus.master[6]
[system.pc.south_bridge.pic2.output]
type=X86IntSourcePin
@@ -1781,7 +1803,7 @@ int_pin=system.pc.south_bridge.pit.int_pin
pio_addr=9223372036854775872
pio_latency=100000
system=system
-pio=system.iobus.master[8]
+pio=system.iobus.master[7]
[system.pc.south_bridge.pit.int_pin]
type=X86IntSourcePin
@@ -1795,7 +1817,7 @@ i8254=system.pc.south_bridge.pit
pio_addr=9223372036854775905
pio_latency=100000
system=system
-pio=system.iobus.master[9]
+pio=system.iobus.master[8]
[system.physmem]
type=DRAMCtrl
diff --git a/tests/long/fs/10.linux-boot/ref/x86/linux/pc-o3-timing/simout b/tests/long/fs/10.linux-boot/ref/x86/linux/pc-o3-timing/simout
index 9ee84cae3..17f645de1 100755
--- a/tests/long/fs/10.linux-boot/ref/x86/linux/pc-o3-timing/simout
+++ b/tests/long/fs/10.linux-boot/ref/x86/linux/pc-o3-timing/simout
@@ -1,13 +1,13 @@
gem5 Simulator System. http://gem5.org
gem5 is copyrighted software; use the --copyright option for details.
-gem5 compiled Jul 6 2015 14:29:04
-gem5 started Jul 6 2015 20:46:38
-gem5 executing on e104799-lin
-command line: build/X86/gem5.opt -d build/X86/tests/opt/long/fs/10.linux-boot/x86/linux/pc-o3-timing -re /work/gem5/outgoing/gem5/tests/run.py build/X86/tests/opt/long/fs/10.linux-boot/x86/linux/pc-o3-timing
+gem5 compiled Dec 4 2015 15:10:31
+gem5 started Dec 4 2015 15:13:28
+gem5 executing on e104799-lin, pid 29885
+command line: build/X86/gem5.opt -d build/X86/tests/opt/long/fs/10.linux-boot/x86/linux/pc-o3-timing -re /work/gem5/outgoing/gem5_2/tests/run.py build/X86/tests/opt/long/fs/10.linux-boot/x86/linux/pc-o3-timing
Global frequency set at 1000000000000 ticks per second
info: kernel located at: /work/gem5/dist/binaries/x86_64-vmlinux-2.6.22.9
0: rtc: Real-time clock set to Sun Jan 1 00:00:00 2012
info: Entering event queue @ 0. Starting simulation...
-Exiting @ tick 5130108675000 because m5_exit instruction encountered
+Exiting @ tick 5144274809000 because m5_exit instruction encountered
diff --git a/tests/long/fs/10.linux-boot/ref/x86/linux/pc-o3-timing/stats.txt b/tests/long/fs/10.linux-boot/ref/x86/linux/pc-o3-timing/stats.txt
index eac9fa93b..0e907e72d 100644
--- a/tests/long/fs/10.linux-boot/ref/x86/linux/pc-o3-timing/stats.txt
+++ b/tests/long/fs/10.linux-boot/ref/x86/linux/pc-o3-timing/stats.txt
@@ -1,132 +1,132 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 5.152314 # Number of seconds simulated
-sim_ticks 5152313559000 # Number of ticks simulated
-final_tick 5152313559000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 5.144275 # Number of seconds simulated
+sim_ticks 5144274809000 # Number of ticks simulated
+final_tick 5144274809000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 120887 # Simulator instruction rate (inst/s)
-host_op_rate 238950 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 1530523119 # Simulator tick rate (ticks/s)
-host_mem_usage 767492 # Number of bytes of host memory used
-host_seconds 3366.37 # Real time elapsed on the host
-sim_insts 406949634 # Number of instructions simulated
-sim_ops 804396566 # Number of ops (including micro ops) simulated
+host_inst_rate 169693 # Simulator instruction rate (inst/s)
+host_op_rate 335427 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 2145113000 # Simulator tick rate (ticks/s)
+host_mem_usage 770200 # Number of bytes of host memory used
+host_seconds 2398.14 # Real time elapsed on the host
+sim_insts 406947274 # Number of instructions simulated
+sim_ops 804399711 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
system.clk_domain.clock 1000 # Clock period in ticks
-system.physmem.bytes_read::cpu.dtb.walker 4096 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.dtb.walker 3840 # Number of bytes read from this memory
system.physmem.bytes_read::cpu.itb.walker 320 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.inst 1035776 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.data 10724352 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.inst 1034048 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 10709312 # Number of bytes read from this memory
system.physmem.bytes_read::pc.south_bridge.ide 28352 # Number of bytes read from this memory
-system.physmem.bytes_read::total 11792896 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 1035776 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 1035776 # Number of instructions bytes read from this memory
-system.physmem.bytes_written::writebacks 9542784 # Number of bytes written to this memory
-system.physmem.bytes_written::total 9542784 # Number of bytes written to this memory
-system.physmem.num_reads::cpu.dtb.walker 64 # Number of read requests responded to by this memory
+system.physmem.bytes_read::total 11775872 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 1034048 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 1034048 # Number of instructions bytes read from this memory
+system.physmem.bytes_written::writebacks 9547776 # Number of bytes written to this memory
+system.physmem.bytes_written::total 9547776 # Number of bytes written to this memory
+system.physmem.num_reads::cpu.dtb.walker 60 # Number of read requests responded to by this memory
system.physmem.num_reads::cpu.itb.walker 5 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.inst 16184 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 167568 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.inst 16157 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 167333 # Number of read requests responded to by this memory
system.physmem.num_reads::pc.south_bridge.ide 443 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 184264 # Number of read requests responded to by this memory
-system.physmem.num_writes::writebacks 149106 # Number of write requests responded to by this memory
-system.physmem.num_writes::total 149106 # Number of write requests responded to by this memory
-system.physmem.bw_read::cpu.dtb.walker 795 # Total read bandwidth from this memory (bytes/s)
+system.physmem.num_reads::total 183998 # Number of read requests responded to by this memory
+system.physmem.num_writes::writebacks 149184 # Number of write requests responded to by this memory
+system.physmem.num_writes::total 149184 # Number of write requests responded to by this memory
+system.physmem.bw_read::cpu.dtb.walker 746 # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_read::cpu.itb.walker 62 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.inst 201031 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 2081463 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::pc.south_bridge.ide 5503 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 2288854 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 201031 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 201031 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write::writebacks 1852136 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::total 1852136 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total::writebacks 1852136 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.dtb.walker 795 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_read::cpu.inst 201009 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 2081792 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::pc.south_bridge.ide 5511 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 2289122 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 201009 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 201009 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 1856000 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 1856000 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 1856000 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.dtb.walker 746 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu.itb.walker 62 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 201031 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 2081463 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::pc.south_bridge.ide 5503 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 4140990 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.readReqs 184264 # Number of read requests accepted
-system.physmem.writeReqs 149106 # Number of write requests accepted
-system.physmem.readBursts 184264 # Number of DRAM read bursts, including those serviced by the write queue
-system.physmem.writeBursts 149106 # Number of DRAM write bursts, including those merged in the write queue
-system.physmem.bytesReadDRAM 11780160 # Total number of bytes read from DRAM
-system.physmem.bytesReadWrQ 12736 # Total number of bytes read from write queue
-system.physmem.bytesWritten 9541632 # Total number of bytes written to DRAM
-system.physmem.bytesReadSys 11792896 # Total read bytes from the system interface side
-system.physmem.bytesWrittenSys 9542784 # Total written bytes from the system interface side
-system.physmem.servicedByWrQ 199 # Number of DRAM read bursts serviced by the write queue
+system.physmem.bw_total::cpu.inst 201009 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 2081792 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::pc.south_bridge.ide 5511 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 4145122 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 183998 # Number of read requests accepted
+system.physmem.writeReqs 149184 # Number of write requests accepted
+system.physmem.readBursts 183998 # Number of DRAM read bursts, including those serviced by the write queue
+system.physmem.writeBursts 149184 # Number of DRAM write bursts, including those merged in the write queue
+system.physmem.bytesReadDRAM 11761088 # Total number of bytes read from DRAM
+system.physmem.bytesReadWrQ 14784 # Total number of bytes read from write queue
+system.physmem.bytesWritten 9546240 # Total number of bytes written to DRAM
+system.physmem.bytesReadSys 11775872 # Total read bytes from the system interface side
+system.physmem.bytesWrittenSys 9547776 # Total written bytes from the system interface side
+system.physmem.servicedByWrQ 231 # Number of DRAM read bursts serviced by the write queue
system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
-system.physmem.neitherReadNorWriteReqs 58128 # Number of requests that are neither read nor write
-system.physmem.perBankRdBursts::0 11264 # Per bank write bursts
-system.physmem.perBankRdBursts::1 10595 # Per bank write bursts
-system.physmem.perBankRdBursts::2 12318 # Per bank write bursts
-system.physmem.perBankRdBursts::3 11595 # Per bank write bursts
-system.physmem.perBankRdBursts::4 11491 # Per bank write bursts
-system.physmem.perBankRdBursts::5 10948 # Per bank write bursts
-system.physmem.perBankRdBursts::6 11084 # Per bank write bursts
-system.physmem.perBankRdBursts::7 11123 # Per bank write bursts
-system.physmem.perBankRdBursts::8 10622 # Per bank write bursts
-system.physmem.perBankRdBursts::9 11029 # Per bank write bursts
-system.physmem.perBankRdBursts::10 11540 # Per bank write bursts
-system.physmem.perBankRdBursts::11 11371 # Per bank write bursts
-system.physmem.perBankRdBursts::12 12384 # Per bank write bursts
-system.physmem.perBankRdBursts::13 12484 # Per bank write bursts
-system.physmem.perBankRdBursts::14 11992 # Per bank write bursts
-system.physmem.perBankRdBursts::15 12225 # Per bank write bursts
-system.physmem.perBankWrBursts::0 9588 # Per bank write bursts
-system.physmem.perBankWrBursts::1 9011 # Per bank write bursts
-system.physmem.perBankWrBursts::2 9691 # Per bank write bursts
-system.physmem.perBankWrBursts::3 9485 # Per bank write bursts
-system.physmem.perBankWrBursts::4 9599 # Per bank write bursts
-system.physmem.perBankWrBursts::5 9316 # Per bank write bursts
-system.physmem.perBankWrBursts::6 9059 # Per bank write bursts
-system.physmem.perBankWrBursts::7 9052 # Per bank write bursts
-system.physmem.perBankWrBursts::8 8752 # Per bank write bursts
-system.physmem.perBankWrBursts::9 9407 # Per bank write bursts
-system.physmem.perBankWrBursts::10 9210 # Per bank write bursts
-system.physmem.perBankWrBursts::11 8756 # Per bank write bursts
-system.physmem.perBankWrBursts::12 9659 # Per bank write bursts
-system.physmem.perBankWrBursts::13 9383 # Per bank write bursts
-system.physmem.perBankWrBursts::14 9487 # Per bank write bursts
-system.physmem.perBankWrBursts::15 9633 # Per bank write bursts
+system.physmem.neitherReadNorWriteReqs 58239 # Number of requests that are neither read nor write
+system.physmem.perBankRdBursts::0 11315 # Per bank write bursts
+system.physmem.perBankRdBursts::1 10581 # Per bank write bursts
+system.physmem.perBankRdBursts::2 12129 # Per bank write bursts
+system.physmem.perBankRdBursts::3 11752 # Per bank write bursts
+system.physmem.perBankRdBursts::4 11319 # Per bank write bursts
+system.physmem.perBankRdBursts::5 10663 # Per bank write bursts
+system.physmem.perBankRdBursts::6 10930 # Per bank write bursts
+system.physmem.perBankRdBursts::7 11239 # Per bank write bursts
+system.physmem.perBankRdBursts::8 10920 # Per bank write bursts
+system.physmem.perBankRdBursts::9 11403 # Per bank write bursts
+system.physmem.perBankRdBursts::10 11471 # Per bank write bursts
+system.physmem.perBankRdBursts::11 11421 # Per bank write bursts
+system.physmem.perBankRdBursts::12 12415 # Per bank write bursts
+system.physmem.perBankRdBursts::13 12512 # Per bank write bursts
+system.physmem.perBankRdBursts::14 11823 # Per bank write bursts
+system.physmem.perBankRdBursts::15 11874 # Per bank write bursts
+system.physmem.perBankWrBursts::0 9756 # Per bank write bursts
+system.physmem.perBankWrBursts::1 9158 # Per bank write bursts
+system.physmem.perBankWrBursts::2 9767 # Per bank write bursts
+system.physmem.perBankWrBursts::3 9469 # Per bank write bursts
+system.physmem.perBankWrBursts::4 9300 # Per bank write bursts
+system.physmem.perBankWrBursts::5 9148 # Per bank write bursts
+system.physmem.perBankWrBursts::6 8815 # Per bank write bursts
+system.physmem.perBankWrBursts::7 8963 # Per bank write bursts
+system.physmem.perBankWrBursts::8 8876 # Per bank write bursts
+system.physmem.perBankWrBursts::9 9249 # Per bank write bursts
+system.physmem.perBankWrBursts::10 9141 # Per bank write bursts
+system.physmem.perBankWrBursts::11 9048 # Per bank write bursts
+system.physmem.perBankWrBursts::12 9841 # Per bank write bursts
+system.physmem.perBankWrBursts::13 9699 # Per bank write bursts
+system.physmem.perBankWrBursts::14 9635 # Per bank write bursts
+system.physmem.perBankWrBursts::15 9295 # Per bank write bursts
system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
-system.physmem.numWrRetry 6 # Number of times write queue was full causing retry
-system.physmem.totGap 5152313509500 # Total gap between requests
+system.physmem.numWrRetry 10 # Number of times write queue was full causing retry
+system.physmem.totGap 5144274759500 # Total gap between requests
system.physmem.readPktSize::0 0 # Read request sizes (log2)
system.physmem.readPktSize::1 0 # Read request sizes (log2)
system.physmem.readPktSize::2 0 # Read request sizes (log2)
system.physmem.readPktSize::3 0 # Read request sizes (log2)
system.physmem.readPktSize::4 0 # Read request sizes (log2)
system.physmem.readPktSize::5 0 # Read request sizes (log2)
-system.physmem.readPktSize::6 184264 # Read request sizes (log2)
+system.physmem.readPktSize::6 183998 # Read request sizes (log2)
system.physmem.writePktSize::0 0 # Write request sizes (log2)
system.physmem.writePktSize::1 0 # Write request sizes (log2)
system.physmem.writePktSize::2 0 # Write request sizes (log2)
system.physmem.writePktSize::3 0 # Write request sizes (log2)
system.physmem.writePktSize::4 0 # Write request sizes (log2)
system.physmem.writePktSize::5 0 # Write request sizes (log2)
-system.physmem.writePktSize::6 149106 # Write request sizes (log2)
-system.physmem.rdQLenPdf::0 169844 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 11471 # What read queue length does an incoming req see
+system.physmem.writePktSize::6 149184 # Write request sizes (log2)
+system.physmem.rdQLenPdf::0 169620 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 11412 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::2 1942 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::3 461 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::4 61 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::5 40 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::6 36 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::7 37 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::8 26 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 450 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 59 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::5 36 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::6 38 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::7 33 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::8 28 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::9 33 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::10 26 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::11 27 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::12 24 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::13 23 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::14 4 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::15 3 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::16 3 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::17 3 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::10 27 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::11 28 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::12 25 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::13 24 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::14 5 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::15 2 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::16 2 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::17 2 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::18 1 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see
@@ -156,300 +156,300 @@ system.physmem.wrQLenPdf::11 1 # Wh
system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::15 2273 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::16 2969 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::17 7394 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::18 7367 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::19 8312 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::20 8280 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::21 9465 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::22 8746 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::23 9965 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::24 9927 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::25 9938 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::26 11756 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::27 9034 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::28 8390 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::29 8612 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::30 7922 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::31 7664 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::32 7491 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::33 338 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::34 240 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::35 199 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::36 193 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::37 214 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::38 203 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::39 145 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::40 172 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::41 129 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::42 198 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::43 117 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::44 140 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::45 103 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::46 97 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::47 129 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::48 139 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::49 148 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::50 98 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::51 76 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::52 62 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::53 85 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::54 59 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::55 40 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::56 62 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::57 46 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::58 25 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::59 35 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::60 34 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::61 13 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::62 11 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::63 36 # What write queue length does an incoming req see
-system.physmem.bytesPerActivate::samples 73162 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean 291.431727 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean 174.195666 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev 313.031817 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::0-127 28160 38.49% 38.49% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128-255 17784 24.31% 62.80% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256-383 7754 10.60% 73.40% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384-511 4294 5.87% 79.27% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::512-639 2960 4.05% 83.31% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640-767 2393 3.27% 86.58% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::768-895 1365 1.87% 88.45% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::896-1023 1117 1.53% 89.97% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1024-1151 7335 10.03% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total 73162 # Bytes accessed per row activation
-system.physmem.rdPerTurnAround::samples 7284 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::mean 25.269357 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::stdev 562.815412 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::0-2047 7283 99.99% 99.99% # Reads before turning the bus around for writes
+system.physmem.wrQLenPdf::15 2270 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::16 2916 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::17 7399 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::18 7449 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::19 8122 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::20 8310 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::21 9443 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::22 8747 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::23 9907 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::24 10037 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::25 9884 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::26 11487 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::27 9002 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::28 8428 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::29 8682 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::30 8054 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::31 7610 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::32 7540 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::33 380 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::34 268 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::35 294 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::36 173 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::37 190 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::38 144 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::39 146 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::40 139 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::41 124 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::42 158 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::43 123 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::44 169 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::45 126 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::46 124 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::47 170 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::48 142 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::49 149 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::50 109 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::51 100 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::52 93 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::53 87 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::54 91 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::55 70 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::56 63 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::57 50 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::58 41 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::59 44 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::60 36 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::61 23 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::62 16 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::63 40 # What write queue length does an incoming req see
+system.physmem.bytesPerActivate::samples 72943 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 292.108413 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 174.353373 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 313.792232 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::0-127 28114 38.54% 38.54% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128-255 17711 24.28% 62.82% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256-383 7670 10.52% 73.34% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384-511 4213 5.78% 79.11% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::512-639 2951 4.05% 83.16% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::640-767 2449 3.36% 86.52% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768-895 1349 1.85% 88.37% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::896-1023 1138 1.56% 89.93% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024-1151 7348 10.07% 100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total 72943 # Bytes accessed per row activation
+system.physmem.rdPerTurnAround::samples 7277 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::mean 25.251615 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::stdev 563.083563 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::0-2047 7276 99.99% 99.99% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::47104-49151 1 0.01% 100.00% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::total 7284 # Reads before turning the bus around for writes
-system.physmem.wrPerTurnAround::samples 7284 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::mean 20.467875 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::gmean 18.652190 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::stdev 13.050833 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::16-19 6239 85.65% 85.65% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::20-23 170 2.33% 87.99% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::24-27 40 0.55% 88.54% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::28-31 173 2.38% 90.91% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::32-35 22 0.30% 91.21% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::36-39 151 2.07% 93.29% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::40-43 103 1.41% 94.70% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::44-47 10 0.14% 94.84% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::48-51 24 0.33% 95.17% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::52-55 33 0.45% 95.62% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::56-59 7 0.10% 95.72% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::60-63 8 0.11% 95.83% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::64-67 223 3.06% 98.89% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::68-71 4 0.05% 98.94% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::72-75 9 0.12% 99.07% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::76-79 29 0.40% 99.46% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::80-83 2 0.03% 99.49% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::84-87 2 0.03% 99.52% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::92-95 1 0.01% 99.53% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::100-103 6 0.08% 99.62% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::112-115 2 0.03% 99.64% # Writes before turning the bus around for reads
+system.physmem.rdPerTurnAround::total 7277 # Reads before turning the bus around for writes
+system.physmem.wrPerTurnAround::samples 7277 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::mean 20.497458 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::gmean 18.666266 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::stdev 13.148532 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::16-19 6223 85.52% 85.52% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::20-23 179 2.46% 87.98% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::24-27 37 0.51% 88.48% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::28-31 181 2.49% 90.97% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::32-35 17 0.23% 91.21% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::36-39 151 2.08% 93.28% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::40-43 102 1.40% 94.68% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::44-47 5 0.07% 94.75% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::48-51 29 0.40% 95.15% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::52-55 31 0.43% 95.58% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::56-59 5 0.07% 95.64% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::60-63 9 0.12% 95.77% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::64-67 222 3.05% 98.82% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::68-71 6 0.08% 98.90% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::72-75 6 0.08% 98.98% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::76-79 40 0.55% 99.53% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::80-83 1 0.01% 99.55% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::92-95 1 0.01% 99.56% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::100-103 5 0.07% 99.63% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::112-115 1 0.01% 99.64% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::120-123 1 0.01% 99.66% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::124-127 3 0.04% 99.70% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::128-131 18 0.25% 99.95% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::132-135 1 0.01% 99.96% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::152-155 1 0.01% 99.97% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::156-159 1 0.01% 99.99% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::164-167 1 0.01% 100.00% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::total 7284 # Writes before turning the bus around for reads
-system.physmem.totQLat 2101117298 # Total ticks spent queuing
-system.physmem.totMemAccLat 5552336048 # Total ticks spent from burst creation until serviced by the DRAM
-system.physmem.totBusLat 920325000 # Total ticks spent in databus transfers
-system.physmem.avgQLat 11415.08 # Average queueing delay per DRAM burst
+system.physmem.wrPerTurnAround::124-127 2 0.03% 99.68% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::128-131 17 0.23% 99.92% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::132-135 1 0.01% 99.93% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::144-147 1 0.01% 99.95% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::156-159 2 0.03% 99.97% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::164-167 1 0.01% 99.99% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::168-171 1 0.01% 100.00% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::total 7277 # Writes before turning the bus around for reads
+system.physmem.totQLat 2097648589 # Total ticks spent queuing
+system.physmem.totMemAccLat 5543279839 # Total ticks spent from burst creation until serviced by the DRAM
+system.physmem.totBusLat 918835000 # Total ticks spent in databus transfers
+system.physmem.avgQLat 11414.72 # Average queueing delay per DRAM burst
system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
-system.physmem.avgMemAccLat 30165.08 # Average memory access latency per DRAM burst
+system.physmem.avgMemAccLat 30164.72 # Average memory access latency per DRAM burst
system.physmem.avgRdBW 2.29 # Average DRAM read bandwidth in MiByte/s
-system.physmem.avgWrBW 1.85 # Average achieved write bandwidth in MiByte/s
+system.physmem.avgWrBW 1.86 # Average achieved write bandwidth in MiByte/s
system.physmem.avgRdBWSys 2.29 # Average system read bandwidth in MiByte/s
-system.physmem.avgWrBWSys 1.85 # Average system write bandwidth in MiByte/s
+system.physmem.avgWrBWSys 1.86 # Average system write bandwidth in MiByte/s
system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
system.physmem.busUtil 0.03 # Data bus utilization in percentage
system.physmem.busUtilRead 0.02 # Data bus utilization in percentage for reads
system.physmem.busUtilWrite 0.01 # Data bus utilization in percentage for writes
-system.physmem.avgRdQLen 1.05 # Average read queue length when enqueuing
-system.physmem.avgWrQLen 22.81 # Average write queue length when enqueuing
-system.physmem.readRowHits 150235 # Number of row buffer hits during reads
-system.physmem.writeRowHits 109755 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 81.62 # Row buffer hit rate for reads
-system.physmem.writeRowHitRate 73.61 # Row buffer hit rate for writes
-system.physmem.avgGap 15455240.45 # Average gap between requests
-system.physmem.pageHitRate 78.04 # Row buffer hit rate, read and write combined
-system.physmem_0.actEnergy 269725680 # Energy for activate commands per rank (pJ)
-system.physmem_0.preEnergy 147171750 # Energy for precharge commands per rank (pJ)
-system.physmem_0.readEnergy 705252600 # Energy for read commands per rank (pJ)
-system.physmem_0.writeEnergy 484710480 # Energy for write commands per rank (pJ)
-system.physmem_0.refreshEnergy 336523814640 # Energy for refresh commands per rank (pJ)
-system.physmem_0.actBackEnergy 132965791830 # Energy for active background per rank (pJ)
-system.physmem_0.preBackEnergy 2974749226500 # Energy for precharge background per rank (pJ)
-system.physmem_0.totalEnergy 3445845693480 # Total energy per rank (pJ)
-system.physmem_0.averagePower 668.796291 # Core power per rank (mW)
-system.physmem_0.memoryStateTime::IDLE 4948684136224 # Time in different power states
-system.physmem_0.memoryStateTime::REF 172046940000 # Time in different power states
+system.physmem.avgRdQLen 1.03 # Average read queue length when enqueuing
+system.physmem.avgWrQLen 21.26 # Average write queue length when enqueuing
+system.physmem.readRowHits 150147 # Number of row buffer hits during reads
+system.physmem.writeRowHits 109836 # Number of row buffer hits during writes
+system.physmem.readRowHitRate 81.71 # Row buffer hit rate for reads
+system.physmem.writeRowHitRate 73.62 # Row buffer hit rate for writes
+system.physmem.avgGap 15439833.96 # Average gap between requests
+system.physmem.pageHitRate 78.08 # Row buffer hit rate, read and write combined
+system.physmem_0.actEnergy 269030160 # Energy for activate commands per rank (pJ)
+system.physmem_0.preEnergy 146792250 # Energy for precharge commands per rank (pJ)
+system.physmem_0.readEnergy 701430600 # Energy for read commands per rank (pJ)
+system.physmem_0.writeEnergy 481956480 # Energy for write commands per rank (pJ)
+system.physmem_0.refreshEnergy 335998980720 # Energy for refresh commands per rank (pJ)
+system.physmem_0.actBackEnergy 132992885070 # Energy for active background per rank (pJ)
+system.physmem_0.preBackEnergy 2969904214500 # Energy for precharge background per rank (pJ)
+system.physmem_0.totalEnergy 3440495289780 # Total energy per rank (pJ)
+system.physmem_0.averagePower 668.800889 # Core power per rank (mW)
+system.physmem_0.memoryStateTime::IDLE 4940616567724 # Time in different power states
+system.physmem_0.memoryStateTime::REF 171778620000 # Time in different power states
system.physmem_0.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem_0.memoryStateTime::ACT 31582322276 # Time in different power states
+system.physmem_0.memoryStateTime::ACT 31879461276 # Time in different power states
system.physmem_0.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.physmem_1.actEnergy 283379040 # Energy for activate commands per rank (pJ)
-system.physmem_1.preEnergy 154621500 # Energy for precharge commands per rank (pJ)
-system.physmem_1.readEnergy 730446600 # Energy for read commands per rank (pJ)
-system.physmem_1.writeEnergy 481379760 # Energy for write commands per rank (pJ)
-system.physmem_1.refreshEnergy 336523814640 # Energy for refresh commands per rank (pJ)
-system.physmem_1.actBackEnergy 133234904790 # Energy for active background per rank (pJ)
-system.physmem_1.preBackEnergy 2974513162500 # Energy for precharge background per rank (pJ)
-system.physmem_1.totalEnergy 3445921708830 # Total energy per rank (pJ)
-system.physmem_1.averagePower 668.811045 # Core power per rank (mW)
-system.physmem_1.memoryStateTime::IDLE 4948281584736 # Time in different power states
-system.physmem_1.memoryStateTime::REF 172046940000 # Time in different power states
+system.physmem_1.actEnergy 282418920 # Energy for activate commands per rank (pJ)
+system.physmem_1.preEnergy 154097625 # Energy for precharge commands per rank (pJ)
+system.physmem_1.readEnergy 731944200 # Energy for read commands per rank (pJ)
+system.physmem_1.writeEnergy 484600320 # Energy for write commands per rank (pJ)
+system.physmem_1.refreshEnergy 335998980720 # Energy for refresh commands per rank (pJ)
+system.physmem_1.actBackEnergy 133085381535 # Energy for active background per rank (pJ)
+system.physmem_1.preBackEnergy 2969823077250 # Energy for precharge background per rank (pJ)
+system.physmem_1.totalEnergy 3440560500570 # Total energy per rank (pJ)
+system.physmem_1.averagePower 668.813565 # Core power per rank (mW)
+system.physmem_1.memoryStateTime::IDLE 4940481114488 # Time in different power states
+system.physmem_1.memoryStateTime::REF 171778620000 # Time in different power states
system.physmem_1.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem_1.memoryStateTime::ACT 31981299014 # Time in different power states
+system.physmem_1.memoryStateTime::ACT 32014679262 # Time in different power states
system.physmem_1.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.cpu.branchPred.lookups 86361942 # Number of BP lookups
-system.cpu.branchPred.condPredicted 86361942 # Number of conditional branches predicted
-system.cpu.branchPred.condIncorrect 844867 # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups 79712463 # Number of BTB lookups
-system.cpu.branchPred.BTBHits 77809670 # Number of BTB hits
+system.cpu.branchPred.lookups 86341843 # Number of BP lookups
+system.cpu.branchPred.condPredicted 86341843 # Number of conditional branches predicted
+system.cpu.branchPred.condIncorrect 843606 # Number of conditional branches incorrect
+system.cpu.branchPred.BTBLookups 79482226 # Number of BTB lookups
+system.cpu.branchPred.BTBHits 77803537 # Number of BTB hits
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 97.612929 # BTB Hit Percentage
-system.cpu.branchPred.usedRAS 1539914 # Number of times the RAS was used to get a target.
-system.cpu.branchPred.RASInCorrect 177576 # Number of incorrect RAS predictions.
+system.cpu.branchPred.BTBHitPct 97.887969 # BTB Hit Percentage
+system.cpu.branchPred.usedRAS 1532975 # Number of times the RAS was used to get a target.
+system.cpu.branchPred.RASInCorrect 177711 # Number of incorrect RAS predictions.
system.cpu_clk_domain.clock 500 # Clock period in ticks
system.cpu.apic_clk_domain.clock 8000 # Clock period in ticks
-system.cpu.numCycles 465537238 # number of cpu cycles simulated
+system.cpu.numCycles 465489033 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.fetch.icacheStallCycles 27283425 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 426658175 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 86361942 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 79349584 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 433433945 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 1774834 # Number of cycles fetch has spent squashing
-system.cpu.fetch.TlbCycles 138611 # Number of cycles fetch has spent waiting for tlb
-system.cpu.fetch.MiscStallCycles 62197 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
-system.cpu.fetch.PendingTrapStallCycles 198243 # Number of stall cycles due to pending traps
-system.cpu.fetch.PendingQuiesceStallCycles 56 # Number of stall cycles due to pending quiesce instructions
-system.cpu.fetch.IcacheWaitRetryStallCycles 777 # Number of stall cycles due to full MSHR
-system.cpu.fetch.CacheLines 8943730 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 426192 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.ItlbSquashes 4516 # Number of outstanding ITLB misses that were squashed
-system.cpu.fetch.rateDist::samples 462004671 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 1.822565 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 3.015508 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.icacheStallCycles 27349012 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 426558725 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 86341843 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 79336512 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 433328456 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 1773234 # Number of cycles fetch has spent squashing
+system.cpu.fetch.TlbCycles 140367 # Number of cycles fetch has spent waiting for tlb
+system.cpu.fetch.MiscStallCycles 61411 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
+system.cpu.fetch.PendingTrapStallCycles 195746 # Number of stall cycles due to pending traps
+system.cpu.fetch.PendingQuiesceStallCycles 62 # Number of stall cycles due to pending quiesce instructions
+system.cpu.fetch.IcacheWaitRetryStallCycles 949 # Number of stall cycles due to full MSHR
+system.cpu.fetch.CacheLines 8924695 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 425342 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.ItlbSquashes 4681 # Number of outstanding ITLB misses that were squashed
+system.cpu.fetch.rateDist::samples 461962620 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 1.822369 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 3.015343 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 297416009 64.38% 64.38% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 2127138 0.46% 64.84% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 72011199 15.59% 80.42% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 1542030 0.33% 80.76% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 2092912 0.45% 81.21% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 2282044 0.49% 81.70% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 1471797 0.32% 82.02% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 1847192 0.40% 82.42% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 81214350 17.58% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 297385469 64.37% 64.37% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 2141918 0.46% 64.84% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 72009169 15.59% 80.43% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 1542851 0.33% 80.76% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 2093373 0.45% 81.21% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 2277762 0.49% 81.71% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 1468275 0.32% 82.02% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 1844826 0.40% 82.42% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 81198977 17.58% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 462004671 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.185510 # Number of branch fetches per cycle
-system.cpu.fetch.rate 0.916486 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 22519882 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 281035605 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 150243041 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 7318726 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 887417 # Number of cycles decode is squashing
-system.cpu.decode.DecodedInsts 834212570 # Number of instructions handled by decode
-system.cpu.rename.SquashCycles 887417 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 25306548 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 229981312 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 14515163 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 154096108 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 37218123 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 830907338 # Number of instructions processed by rename
-system.cpu.rename.ROBFullEvents 454391 # Number of times rename has blocked due to ROB full
-system.cpu.rename.IQFullEvents 12058587 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LQFullEvents 208124 # Number of times rename has blocked due to LQ full
-system.cpu.rename.SQFullEvents 22290402 # Number of times rename has blocked due to SQ full
-system.cpu.rename.RenamedOperands 992604792 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 1804097397 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 1109074070 # Number of integer rename lookups
-system.cpu.rename.fp_rename_lookups 286 # Number of floating rename lookups
-system.cpu.rename.CommittedMaps 961885827 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 30718963 # Number of HB maps that are undone due to squashing
-system.cpu.rename.serializingInsts 460377 # count of serializing insts renamed
-system.cpu.rename.tempSerializingInsts 463475 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 38191150 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 17040621 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 10018939 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 1267546 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 1072117 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 825695768 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded 1151715 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 820812543 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 215202 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 22450912 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 33825927 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved 141995 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 462004671 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 1.776633 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 2.399879 # Number of insts issued each cycle
+system.cpu.fetch.rateDist::total 461962620 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.185486 # Number of branch fetches per cycle
+system.cpu.fetch.rate 0.916367 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 23051751 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 281963390 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 147749616 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 8311246 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 886617 # Number of cycles decode is squashing
+system.cpu.decode.DecodedInsts 834090099 # Number of instructions handled by decode
+system.cpu.rename.SquashCycles 886617 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 26334343 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 229948938 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 14545958 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 152100341 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 38146423 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 830806639 # Number of instructions processed by rename
+system.cpu.rename.ROBFullEvents 454355 # Number of times rename has blocked due to ROB full
+system.cpu.rename.IQFullEvents 12555277 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LQFullEvents 214921 # Number of times rename has blocked due to LQ full
+system.cpu.rename.SQFullEvents 22219847 # Number of times rename has blocked due to SQ full
+system.cpu.rename.RenamedOperands 992487524 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 1803840100 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 1108929979 # Number of integer rename lookups
+system.cpu.rename.fp_rename_lookups 295 # Number of floating rename lookups
+system.cpu.rename.CommittedMaps 961885153 # Number of HB maps that are committed
+system.cpu.rename.UndoneMaps 30602369 # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts 460175 # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts 463946 # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts 42648824 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 17020536 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 10013615 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 1265948 # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores 1065839 # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded 825617137 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 1152647 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 820744592 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 214843 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 22370068 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 33775079 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 142908 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 461962620 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 1.776647 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 2.400230 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 278825933 60.35% 60.35% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 13663917 2.96% 63.31% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 9689323 2.10% 65.41% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 6980180 1.51% 66.92% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 74150960 16.05% 82.97% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 4285873 0.93% 83.89% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 72643996 15.72% 99.62% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 1183653 0.26% 99.87% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 580836 0.13% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 278779319 60.35% 60.35% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 13677385 2.96% 63.31% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 9694463 2.10% 65.41% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 7479161 1.62% 67.02% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 73155086 15.84% 82.86% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 4780135 1.03% 83.90% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 72637826 15.72% 99.62% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 1181137 0.26% 99.87% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 578108 0.13% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 462004671 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 461962620 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 1923038 72.06% 72.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 0 0.00% 72.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 0 0.00% 72.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 0 0.00% 72.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 72.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 0 0.00% 72.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 0 0.00% 72.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 0 0.00% 72.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 72.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 72.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 72.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 72.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 72.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 72.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 72.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 72.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 72.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 72.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 72.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 72.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 72.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 72.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 72.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 72.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 72.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 72.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 72.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 72.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 72.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 586062 21.96% 94.02% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 159510 5.98% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 2412123 76.39% 76.39% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 0 0.00% 76.39% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 0 0.00% 76.39% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 0 0.00% 76.39% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 76.39% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 0 0.00% 76.39% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 0 0.00% 76.39% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 0 0.00% 76.39% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 76.39% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 76.39% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 76.39% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 76.39% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 76.39% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 76.39% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 76.39% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 76.39% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 76.39% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 76.39% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 76.39% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 76.39% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 76.39% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 76.39% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 76.39% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 76.39% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 76.39% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 76.39% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 76.39% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 76.39% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 76.39% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 586072 18.56% 94.95% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 159607 5.05% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
-system.cpu.iq.FU_type_0::No_OpClass 284391 0.03% 0.03% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 792925473 96.60% 96.64% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 149981 0.02% 96.66% # Type of FU issued
-system.cpu.iq.FU_type_0::IntDiv 126333 0.02% 96.67% # Type of FU issued
+system.cpu.iq.FU_type_0::No_OpClass 284241 0.03% 0.03% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 792878234 96.60% 96.64% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 149840 0.02% 96.66% # Type of FU issued
+system.cpu.iq.FU_type_0::IntDiv 126459 0.02% 96.67% # Type of FU issued
system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 96.67% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 96.67% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCvt 89 0.00% 96.67% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCvt 91 0.00% 96.67% # Type of FU issued
system.cpu.iq.FU_type_0::FloatMult 0 0.00% 96.67% # Type of FU issued
system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 96.67% # Type of FU issued
system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 96.67% # Type of FU issued
@@ -473,96 +473,96 @@ system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 96.67% # Ty
system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 96.67% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 96.67% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 96.67% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 18051798 2.20% 98.87% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 9274478 1.13% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 18033989 2.20% 98.87% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 9271738 1.13% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 820812543 # Type of FU issued
-system.cpu.iq.rate 1.763151 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 2668610 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.003251 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 2106513130 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 849310448 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 816528938 # Number of integer instruction queue wakeup accesses
-system.cpu.iq.fp_inst_queue_reads 438 # Number of floating instruction queue reads
-system.cpu.iq.fp_inst_queue_writes 438 # Number of floating instruction queue writes
-system.cpu.iq.fp_inst_queue_wakeup_accesses 154 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 823196553 # Number of integer alu accesses
-system.cpu.iq.fp_alu_accesses 209 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 1863533 # Number of loads that had data forwarded from stores
+system.cpu.iq.FU_type_0::total 820744592 # Type of FU issued
+system.cpu.iq.rate 1.763188 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 3157802 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.003847 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 2106824012 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 849151947 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 816471101 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.fp_inst_queue_reads 436 # Number of floating instruction queue reads
+system.cpu.iq.fp_inst_queue_writes 450 # Number of floating instruction queue writes
+system.cpu.iq.fp_inst_queue_wakeup_accesses 156 # Number of floating instruction queue wakeup accesses
+system.cpu.iq.int_alu_accesses 823617942 # Number of integer alu accesses
+system.cpu.iq.fp_alu_accesses 211 # Number of floating point alu accesses
+system.cpu.iew.lsq.thread0.forwLoads 1861954 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 3085538 # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses 14402 # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread0.memOrderViolation 13954 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 1597584 # Number of stores squashed
+system.cpu.iew.lsq.thread0.squashedLoads 3065804 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 14153 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.memOrderViolation 14111 # Number of memory ordering violations
+system.cpu.iew.lsq.thread0.squashedStores 1593948 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
-system.cpu.iew.lsq.thread0.rescheduledLoads 2095829 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread0.cacheBlocked 68627 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.lsq.thread0.rescheduledLoads 2095806 # Number of loads that were rescheduled
+system.cpu.iew.lsq.thread0.cacheBlocked 68873 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 887417 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 206161533 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 15636111 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 826847483 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 165160 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 17040642 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 10018939 # Number of dispatched store instructions
-system.cpu.iew.iewDispNonSpecInsts 682638 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 383814 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents 14427518 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.memOrderViolationEvents 13954 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 477334 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 506558 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 983892 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 819301527 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 17680087 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 1386795 # Number of squashed instructions skipped in execute
+system.cpu.iew.iewSquashCycles 886617 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 206103955 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 15659492 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 826769784 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 162986 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 17020536 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 10013615 # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts 683525 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewIQFullEvents 383471 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 14451239 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.memOrderViolationEvents 14111 # Number of memory order violations
+system.cpu.iew.predictedTakenIncorrect 476576 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 506351 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 982927 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 819239221 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 17663851 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 1381012 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
system.cpu.iew.exec_nop 0 # number of nop insts executed
-system.cpu.iew.exec_refs 26745143 # number of memory reference insts executed
-system.cpu.iew.exec_branches 82994335 # Number of branches executed
-system.cpu.iew.exec_stores 9065056 # Number of stores executed
-system.cpu.iew.exec_rate 1.759905 # Inst execution rate
-system.cpu.iew.wb_sent 818828086 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 816529092 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 638693519 # num instructions producing a value
-system.cpu.iew.wb_consumers 1046716801 # num instructions consuming a value
-system.cpu.iew.wb_rate 1.753950 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.610188 # average fanout of values written-back
-system.cpu.commit.commitSquashedInsts 22326581 # The number of squashed insts skipped by commit
-system.cpu.commit.commitNonSpecStalls 1009720 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 855503 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 458638769 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 1.753878 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 2.647523 # Number of insts commited each cycle
+system.cpu.iew.exec_refs 26724913 # number of memory reference insts executed
+system.cpu.iew.exec_branches 82983667 # Number of branches executed
+system.cpu.iew.exec_stores 9061062 # Number of stores executed
+system.cpu.iew.exec_rate 1.759954 # Inst execution rate
+system.cpu.iew.wb_sent 818769187 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 816471257 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 638649867 # num instructions producing a value
+system.cpu.iew.wb_consumers 1046653125 # num instructions consuming a value
+system.cpu.iew.wb_rate 1.754008 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.610183 # average fanout of values written-back
+system.cpu.commit.commitSquashedInsts 22245724 # The number of squashed insts skipped by commit
+system.cpu.commit.commitNonSpecStalls 1009739 # The number of times commit has been forced to stall to communicate backwards
+system.cpu.commit.branchMispredicts 854697 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 458607756 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 1.754004 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 2.647518 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 288181414 62.83% 62.83% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 11088145 2.42% 65.25% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 3640328 0.79% 66.05% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 74471829 16.24% 82.28% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 2429591 0.53% 82.81% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 1624239 0.35% 83.17% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 1000805 0.22% 83.39% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 70851455 15.45% 98.83% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 5350963 1.17% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 288145143 62.83% 62.83% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 11087272 2.42% 65.25% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 3640468 0.79% 66.04% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 74478879 16.24% 82.28% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 2430107 0.53% 82.81% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 1625402 0.35% 83.17% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 1001040 0.22% 83.38% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 70854372 15.45% 98.83% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 5345073 1.17% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 458638769 # Number of insts commited each cycle
-system.cpu.commit.committedInsts 406949634 # Number of instructions committed
-system.cpu.commit.committedOps 804396566 # Number of ops (including micro ops) committed
+system.cpu.commit.committed_per_cycle::total 458607756 # Number of insts commited each cycle
+system.cpu.commit.committedInsts 406947274 # Number of instructions committed
+system.cpu.commit.committedOps 804399711 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
-system.cpu.commit.refs 22376458 # Number of memory references committed
-system.cpu.commit.loads 13955103 # Number of loads committed
-system.cpu.commit.membars 448031 # Number of memory barriers committed
-system.cpu.commit.branches 82000860 # Number of branches committed
+system.cpu.commit.refs 22374398 # Number of memory references committed
+system.cpu.commit.loads 13954731 # Number of loads committed
+system.cpu.commit.membars 448033 # Number of memory barriers committed
+system.cpu.commit.branches 81999646 # Number of branches committed
system.cpu.commit.fp_insts 48 # Number of committed floating point instructions.
-system.cpu.commit.int_insts 733378889 # Number of committed integer instructions.
-system.cpu.commit.function_calls 1155590 # Number of function calls committed.
-system.cpu.commit.op_class_0::No_OpClass 171811 0.02% 0.02% # Class of committed instruction
-system.cpu.commit.op_class_0::IntAlu 781584496 97.16% 97.19% # Class of committed instruction
-system.cpu.commit.op_class_0::IntMult 144575 0.02% 97.20% # Class of committed instruction
-system.cpu.commit.op_class_0::IntDiv 121797 0.02% 97.22% # Class of committed instruction
+system.cpu.commit.int_insts 733379682 # Number of committed integer instructions.
+system.cpu.commit.function_calls 1155571 # Number of function calls committed.
+system.cpu.commit.op_class_0::No_OpClass 171831 0.02% 0.02% # Class of committed instruction
+system.cpu.commit.op_class_0::IntAlu 781589650 97.16% 97.19% # Class of committed instruction
+system.cpu.commit.op_class_0::IntMult 144528 0.02% 97.20% # Class of committed instruction
+system.cpu.commit.op_class_0::IntDiv 121874 0.02% 97.22% # Class of committed instruction
system.cpu.commit.op_class_0::FloatAdd 0 0.00% 97.22% # Class of committed instruction
system.cpu.commit.op_class_0::FloatCmp 0 0.00% 97.22% # Class of committed instruction
system.cpu.commit.op_class_0::FloatCvt 16 0.00% 97.22% # Class of committed instruction
@@ -589,231 +589,231 @@ system.cpu.commit.op_class_0::SimdFloatMisc 0 0.00% 97.22% #
system.cpu.commit.op_class_0::SimdFloatMult 0 0.00% 97.22% # Class of committed instruction
system.cpu.commit.op_class_0::SimdFloatMultAcc 0 0.00% 97.22% # Class of committed instruction
system.cpu.commit.op_class_0::SimdFloatSqrt 0 0.00% 97.22% # Class of committed instruction
-system.cpu.commit.op_class_0::MemRead 13952516 1.73% 98.95% # Class of committed instruction
-system.cpu.commit.op_class_0::MemWrite 8421355 1.05% 100.00% # Class of committed instruction
+system.cpu.commit.op_class_0::MemRead 13952145 1.73% 98.95% # Class of committed instruction
+system.cpu.commit.op_class_0::MemWrite 8419667 1.05% 100.00% # Class of committed instruction
system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction
system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction
-system.cpu.commit.op_class_0::total 804396566 # Class of committed instruction
-system.cpu.commit.bw_lim_events 5350963 # number cycles where commit BW limit reached
-system.cpu.rob.rob_reads 1279932650 # The number of ROB reads
-system.cpu.rob.rob_writes 1656830555 # The number of ROB writes
-system.cpu.timesIdled 287928 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 3532567 # Total number of cycles that the CPU has spent unscheduled due to idling
-system.cpu.quiesceCycles 9839087291 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
-system.cpu.committedInsts 406949634 # Number of Instructions Simulated
-system.cpu.committedOps 804396566 # Number of Ops (including micro ops) Simulated
-system.cpu.cpi 1.143968 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 1.143968 # CPI: Total CPI of All Threads
-system.cpu.ipc 0.874151 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 0.874151 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 1088094227 # number of integer regfile reads
-system.cpu.int_regfile_writes 653527011 # number of integer regfile writes
-system.cpu.fp_regfile_reads 154 # number of floating regfile reads
-system.cpu.cc_regfile_reads 414885669 # number of cc regfile reads
-system.cpu.cc_regfile_writes 320973068 # number of cc regfile writes
-system.cpu.misc_regfile_reads 264298420 # number of misc regfile reads
-system.cpu.misc_regfile_writes 400155 # number of misc regfile writes
-system.cpu.dcache.tags.replacements 1656768 # number of replacements
-system.cpu.dcache.tags.tagsinuse 511.992170 # Cycle average of tags in use
-system.cpu.dcache.tags.total_refs 18961019 # Total number of references to valid blocks.
-system.cpu.dcache.tags.sampled_refs 1657280 # Sample count of references to valid blocks.
-system.cpu.dcache.tags.avg_refs 11.441047 # Average number of references to valid blocks.
+system.cpu.commit.op_class_0::total 804399711 # Class of committed instruction
+system.cpu.commit.bw_lim_events 5345073 # number cycles where commit BW limit reached
+system.cpu.rob.rob_reads 1279829790 # The number of ROB reads
+system.cpu.rob.rob_writes 1656663443 # The number of ROB writes
+system.cpu.timesIdled 287506 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 3526413 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.quiesceCycles 9823058000 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
+system.cpu.committedInsts 406947274 # Number of Instructions Simulated
+system.cpu.committedOps 804399711 # Number of Ops (including micro ops) Simulated
+system.cpu.cpi 1.143856 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 1.143856 # CPI: Total CPI of All Threads
+system.cpu.ipc 0.874236 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 0.874236 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 1088022059 # number of integer regfile reads
+system.cpu.int_regfile_writes 653481018 # number of integer regfile writes
+system.cpu.fp_regfile_reads 156 # number of floating regfile reads
+system.cpu.cc_regfile_reads 414844045 # number of cc regfile reads
+system.cpu.cc_regfile_writes 320950754 # number of cc regfile writes
+system.cpu.misc_regfile_reads 264261421 # number of misc regfile reads
+system.cpu.misc_regfile_writes 400173 # number of misc regfile writes
+system.cpu.dcache.tags.replacements 1656014 # number of replacements
+system.cpu.dcache.tags.tagsinuse 511.995636 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 18946459 # Total number of references to valid blocks.
+system.cpu.dcache.tags.sampled_refs 1656526 # Sample count of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 11.437466 # Average number of references to valid blocks.
system.cpu.dcache.tags.warmup_cycle 65644500 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.data 511.992170 # Average occupied blocks per requestor
-system.cpu.dcache.tags.occ_percent::cpu.data 0.999985 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_percent::total 0.999985 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_blocks::cpu.data 511.995636 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.999991 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.999991 # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::0 190 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::1 303 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::2 19 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::0 229 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::1 262 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::2 21 # Occupied blocks per task id
system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
-system.cpu.dcache.tags.tag_accesses 87666283 # Number of tag accesses
-system.cpu.dcache.tags.data_accesses 87666283 # Number of data accesses
-system.cpu.dcache.ReadReq_hits::cpu.data 10818711 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 10818711 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 8076378 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 8076378 # number of WriteReq hits
-system.cpu.dcache.SoftPFReq_hits::cpu.data 63033 # number of SoftPFReq hits
-system.cpu.dcache.SoftPFReq_hits::total 63033 # number of SoftPFReq hits
-system.cpu.dcache.demand_hits::cpu.data 18895089 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 18895089 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 18958122 # number of overall hits
-system.cpu.dcache.overall_hits::total 18958122 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 1802383 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 1802383 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 335313 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 335313 # number of WriteReq misses
-system.cpu.dcache.SoftPFReq_misses::cpu.data 406423 # number of SoftPFReq misses
-system.cpu.dcache.SoftPFReq_misses::total 406423 # number of SoftPFReq misses
-system.cpu.dcache.demand_misses::cpu.data 2137696 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 2137696 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 2544119 # number of overall misses
-system.cpu.dcache.overall_misses::total 2544119 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 30109912500 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 30109912500 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 21130469723 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 21130469723 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 51240382223 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 51240382223 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 51240382223 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 51240382223 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 12621094 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 12621094 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses::cpu.data 8411691 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses::total 8411691 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.SoftPFReq_accesses::cpu.data 469456 # number of SoftPFReq accesses(hits+misses)
-system.cpu.dcache.SoftPFReq_accesses::total 469456 # number of SoftPFReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 21032785 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 21032785 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 21502241 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 21502241 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.142807 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.142807 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.039863 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.039863 # miss rate for WriteReq accesses
-system.cpu.dcache.SoftPFReq_miss_rate::cpu.data 0.865732 # miss rate for SoftPFReq accesses
-system.cpu.dcache.SoftPFReq_miss_rate::total 0.865732 # miss rate for SoftPFReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.101636 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.101636 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.118319 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.118319 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 16705.612792 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 16705.612792 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 63017.150313 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 63017.150313 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 23969.910700 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 23969.910700 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 20140.717562 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 20140.717562 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 552645 # number of cycles access was blocked
+system.cpu.dcache.tags.tag_accesses 87599396 # Number of tag accesses
+system.cpu.dcache.tags.data_accesses 87599396 # Number of data accesses
+system.cpu.dcache.ReadReq_hits::cpu.data 10805755 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 10805755 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 8075007 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 8075007 # number of WriteReq hits
+system.cpu.dcache.SoftPFReq_hits::cpu.data 62855 # number of SoftPFReq hits
+system.cpu.dcache.SoftPFReq_hits::total 62855 # number of SoftPFReq hits
+system.cpu.dcache.demand_hits::cpu.data 18880762 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 18880762 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 18943617 # number of overall hits
+system.cpu.dcache.overall_hits::total 18943617 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 1800696 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 1800696 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 334991 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 334991 # number of WriteReq misses
+system.cpu.dcache.SoftPFReq_misses::cpu.data 406405 # number of SoftPFReq misses
+system.cpu.dcache.SoftPFReq_misses::total 406405 # number of SoftPFReq misses
+system.cpu.dcache.demand_misses::cpu.data 2135687 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 2135687 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 2542092 # number of overall misses
+system.cpu.dcache.overall_misses::total 2542092 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 30137867500 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 30137867500 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 21089945740 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 21089945740 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 51227813240 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 51227813240 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 51227813240 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 51227813240 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 12606451 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 12606451 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::cpu.data 8409998 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::total 8409998 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.SoftPFReq_accesses::cpu.data 469260 # number of SoftPFReq accesses(hits+misses)
+system.cpu.dcache.SoftPFReq_accesses::total 469260 # number of SoftPFReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses::cpu.data 21016449 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 21016449 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 21485709 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 21485709 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.142839 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.142839 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.039832 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.039832 # miss rate for WriteReq accesses
+system.cpu.dcache.SoftPFReq_miss_rate::cpu.data 0.866055 # miss rate for SoftPFReq accesses
+system.cpu.dcache.SoftPFReq_miss_rate::total 0.866055 # miss rate for SoftPFReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.101620 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.101620 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.118315 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.118315 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 16736.788164 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 16736.788164 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 62956.753286 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 62956.753286 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 23986.573519 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 23986.573519 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 20151.832916 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 20151.832916 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 556428 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 52313 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 52454 # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 10.564200 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 10.607923 # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks::writebacks 1559051 # number of writebacks
-system.cpu.dcache.writebacks::total 1559051 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 836185 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 836185 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 44844 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 44844 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 881029 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 881029 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 881029 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 881029 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 966198 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 966198 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 290469 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 290469 # number of WriteReq MSHR misses
-system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data 402930 # number of SoftPFReq MSHR misses
-system.cpu.dcache.SoftPFReq_mshr_misses::total 402930 # number of SoftPFReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 1256667 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 1256667 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 1659597 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 1659597 # number of overall MSHR misses
+system.cpu.dcache.writebacks::writebacks 1558074 # number of writebacks
+system.cpu.dcache.writebacks::total 1558074 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 834885 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 834885 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 44903 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 44903 # number of WriteReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 879788 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 879788 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 879788 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 879788 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 965811 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 965811 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 290088 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 290088 # number of WriteReq MSHR misses
+system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data 402915 # number of SoftPFReq MSHR misses
+system.cpu.dcache.SoftPFReq_mshr_misses::total 402915 # number of SoftPFReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 1255899 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 1255899 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 1658814 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 1658814 # number of overall MSHR misses
system.cpu.dcache.ReadReq_mshr_uncacheable::cpu.data 573460 # number of ReadReq MSHR uncacheable
system.cpu.dcache.ReadReq_mshr_uncacheable::total 573460 # number of ReadReq MSHR uncacheable
-system.cpu.dcache.WriteReq_mshr_uncacheable::cpu.data 13902 # number of WriteReq MSHR uncacheable
-system.cpu.dcache.WriteReq_mshr_uncacheable::total 13902 # number of WriteReq MSHR uncacheable
-system.cpu.dcache.overall_mshr_uncacheable_misses::cpu.data 587362 # number of overall MSHR uncacheable misses
-system.cpu.dcache.overall_mshr_uncacheable_misses::total 587362 # number of overall MSHR uncacheable misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 14276500000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 14276500000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 19191766223 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 19191766223 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 6799993500 # number of SoftPFReq MSHR miss cycles
-system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 6799993500 # number of SoftPFReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 33468266223 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 33468266223 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 40268259723 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 40268259723 # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data 98146110500 # number of ReadReq MSHR uncacheable cycles
-system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total 98146110500 # number of ReadReq MSHR uncacheable cycles
-system.cpu.dcache.WriteReq_mshr_uncacheable_latency::cpu.data 2778958000 # number of WriteReq MSHR uncacheable cycles
-system.cpu.dcache.WriteReq_mshr_uncacheable_latency::total 2778958000 # number of WriteReq MSHR uncacheable cycles
-system.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data 100925068500 # number of overall MSHR uncacheable cycles
-system.cpu.dcache.overall_mshr_uncacheable_latency::total 100925068500 # number of overall MSHR uncacheable cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.076554 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.076554 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.034532 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.034532 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data 0.858291 # mshr miss rate for SoftPFReq accesses
-system.cpu.dcache.SoftPFReq_mshr_miss_rate::total 0.858291 # mshr miss rate for SoftPFReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.059748 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.059748 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.077183 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.077183 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 14775.956895 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 14775.956895 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 66071.650410 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 66071.650410 # average WriteReq mshr miss latency
-system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 16876.364381 # average SoftPFReq mshr miss latency
-system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 16876.364381 # average SoftPFReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 26632.565527 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 26632.565527 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 24263.878353 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 24263.878353 # average overall mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu.data 171147.264848 # average ReadReq mshr uncacheable latency
-system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::total 171147.264848 # average ReadReq mshr uncacheable latency
-system.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu.data 199896.273917 # average WriteReq mshr uncacheable latency
-system.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::total 199896.273917 # average WriteReq mshr uncacheable latency
-system.cpu.dcache.overall_avg_mshr_uncacheable_latency::cpu.data 171827.711871 # average overall mshr uncacheable latency
-system.cpu.dcache.overall_avg_mshr_uncacheable_latency::total 171827.711871 # average overall mshr uncacheable latency
+system.cpu.dcache.WriteReq_mshr_uncacheable::cpu.data 13899 # number of WriteReq MSHR uncacheable
+system.cpu.dcache.WriteReq_mshr_uncacheable::total 13899 # number of WriteReq MSHR uncacheable
+system.cpu.dcache.overall_mshr_uncacheable_misses::cpu.data 587359 # number of overall MSHR uncacheable misses
+system.cpu.dcache.overall_mshr_uncacheable_misses::total 587359 # number of overall MSHR uncacheable misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 14288232000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 14288232000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 19138141242 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 19138141242 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 6806565500 # number of SoftPFReq MSHR miss cycles
+system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 6806565500 # number of SoftPFReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 33426373242 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 33426373242 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 40232938742 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 40232938742 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data 98114325000 # number of ReadReq MSHR uncacheable cycles
+system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total 98114325000 # number of ReadReq MSHR uncacheable cycles
+system.cpu.dcache.WriteReq_mshr_uncacheable_latency::cpu.data 2778681500 # number of WriteReq MSHR uncacheable cycles
+system.cpu.dcache.WriteReq_mshr_uncacheable_latency::total 2778681500 # number of WriteReq MSHR uncacheable cycles
+system.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data 100893006500 # number of overall MSHR uncacheable cycles
+system.cpu.dcache.overall_mshr_uncacheable_latency::total 100893006500 # number of overall MSHR uncacheable cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.076612 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.076612 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.034493 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.034493 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data 0.858618 # mshr miss rate for SoftPFReq accesses
+system.cpu.dcache.SoftPFReq_mshr_miss_rate::total 0.858618 # mshr miss rate for SoftPFReq accesses
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.059758 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.059758 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.077205 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.077205 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 14794.024918 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 14794.024918 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 65973.570923 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 65973.570923 # average WriteReq mshr miss latency
+system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 16893.303799 # average SoftPFReq mshr miss latency
+system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 16893.303799 # average SoftPFReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 26615.494751 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 26615.494751 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 24254.038573 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 24254.038573 # average overall mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu.data 171091.837269 # average ReadReq mshr uncacheable latency
+system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::total 171091.837269 # average ReadReq mshr uncacheable latency
+system.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu.data 199919.526585 # average WriteReq mshr uncacheable latency
+system.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::total 199919.526585 # average WriteReq mshr uncacheable latency
+system.cpu.dcache.overall_avg_mshr_uncacheable_latency::cpu.data 171774.002782 # average overall mshr uncacheable latency
+system.cpu.dcache.overall_avg_mshr_uncacheable_latency::total 171774.002782 # average overall mshr uncacheable latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dtb_walker_cache.tags.replacements 70166 # number of replacements
-system.cpu.dtb_walker_cache.tags.tagsinuse 15.821895 # Cycle average of tags in use
-system.cpu.dtb_walker_cache.tags.total_refs 109067 # Total number of references to valid blocks.
-system.cpu.dtb_walker_cache.tags.sampled_refs 70181 # Sample count of references to valid blocks.
-system.cpu.dtb_walker_cache.tags.avg_refs 1.554082 # Average number of references to valid blocks.
-system.cpu.dtb_walker_cache.tags.warmup_cycle 199860126500 # Cycle when the warmup percentage was hit.
-system.cpu.dtb_walker_cache.tags.occ_blocks::cpu.dtb.walker 15.821895 # Average occupied blocks per requestor
-system.cpu.dtb_walker_cache.tags.occ_percent::cpu.dtb.walker 0.988868 # Average percentage of cache occupancy
-system.cpu.dtb_walker_cache.tags.occ_percent::total 0.988868 # Average percentage of cache occupancy
-system.cpu.dtb_walker_cache.tags.occ_task_id_blocks::1024 15 # Occupied blocks per task id
-system.cpu.dtb_walker_cache.tags.age_task_id_blocks_1024::0 9 # Occupied blocks per task id
-system.cpu.dtb_walker_cache.tags.age_task_id_blocks_1024::1 5 # Occupied blocks per task id
-system.cpu.dtb_walker_cache.tags.age_task_id_blocks_1024::2 1 # Occupied blocks per task id
-system.cpu.dtb_walker_cache.tags.occ_task_id_percent::1024 0.937500 # Percentage of cache occupancy per task id
-system.cpu.dtb_walker_cache.tags.tag_accesses 431964 # Number of tag accesses
-system.cpu.dtb_walker_cache.tags.data_accesses 431964 # Number of data accesses
-system.cpu.dtb_walker_cache.ReadReq_hits::cpu.dtb.walker 109068 # number of ReadReq hits
-system.cpu.dtb_walker_cache.ReadReq_hits::total 109068 # number of ReadReq hits
-system.cpu.dtb_walker_cache.demand_hits::cpu.dtb.walker 109068 # number of demand (read+write) hits
-system.cpu.dtb_walker_cache.demand_hits::total 109068 # number of demand (read+write) hits
-system.cpu.dtb_walker_cache.overall_hits::cpu.dtb.walker 109068 # number of overall hits
-system.cpu.dtb_walker_cache.overall_hits::total 109068 # number of overall hits
-system.cpu.dtb_walker_cache.ReadReq_misses::cpu.dtb.walker 71276 # number of ReadReq misses
-system.cpu.dtb_walker_cache.ReadReq_misses::total 71276 # number of ReadReq misses
-system.cpu.dtb_walker_cache.demand_misses::cpu.dtb.walker 71276 # number of demand (read+write) misses
-system.cpu.dtb_walker_cache.demand_misses::total 71276 # number of demand (read+write) misses
-system.cpu.dtb_walker_cache.overall_misses::cpu.dtb.walker 71276 # number of overall misses
-system.cpu.dtb_walker_cache.overall_misses::total 71276 # number of overall misses
-system.cpu.dtb_walker_cache.ReadReq_miss_latency::cpu.dtb.walker 917687000 # number of ReadReq miss cycles
-system.cpu.dtb_walker_cache.ReadReq_miss_latency::total 917687000 # number of ReadReq miss cycles
-system.cpu.dtb_walker_cache.demand_miss_latency::cpu.dtb.walker 917687000 # number of demand (read+write) miss cycles
-system.cpu.dtb_walker_cache.demand_miss_latency::total 917687000 # number of demand (read+write) miss cycles
-system.cpu.dtb_walker_cache.overall_miss_latency::cpu.dtb.walker 917687000 # number of overall miss cycles
-system.cpu.dtb_walker_cache.overall_miss_latency::total 917687000 # number of overall miss cycles
-system.cpu.dtb_walker_cache.ReadReq_accesses::cpu.dtb.walker 180344 # number of ReadReq accesses(hits+misses)
-system.cpu.dtb_walker_cache.ReadReq_accesses::total 180344 # number of ReadReq accesses(hits+misses)
-system.cpu.dtb_walker_cache.demand_accesses::cpu.dtb.walker 180344 # number of demand (read+write) accesses
-system.cpu.dtb_walker_cache.demand_accesses::total 180344 # number of demand (read+write) accesses
-system.cpu.dtb_walker_cache.overall_accesses::cpu.dtb.walker 180344 # number of overall (read+write) accesses
-system.cpu.dtb_walker_cache.overall_accesses::total 180344 # number of overall (read+write) accesses
-system.cpu.dtb_walker_cache.ReadReq_miss_rate::cpu.dtb.walker 0.395222 # miss rate for ReadReq accesses
-system.cpu.dtb_walker_cache.ReadReq_miss_rate::total 0.395222 # miss rate for ReadReq accesses
-system.cpu.dtb_walker_cache.demand_miss_rate::cpu.dtb.walker 0.395222 # miss rate for demand accesses
-system.cpu.dtb_walker_cache.demand_miss_rate::total 0.395222 # miss rate for demand accesses
-system.cpu.dtb_walker_cache.overall_miss_rate::cpu.dtb.walker 0.395222 # miss rate for overall accesses
-system.cpu.dtb_walker_cache.overall_miss_rate::total 0.395222 # miss rate for overall accesses
-system.cpu.dtb_walker_cache.ReadReq_avg_miss_latency::cpu.dtb.walker 12875.119255 # average ReadReq miss latency
-system.cpu.dtb_walker_cache.ReadReq_avg_miss_latency::total 12875.119255 # average ReadReq miss latency
-system.cpu.dtb_walker_cache.demand_avg_miss_latency::cpu.dtb.walker 12875.119255 # average overall miss latency
-system.cpu.dtb_walker_cache.demand_avg_miss_latency::total 12875.119255 # average overall miss latency
-system.cpu.dtb_walker_cache.overall_avg_miss_latency::cpu.dtb.walker 12875.119255 # average overall miss latency
-system.cpu.dtb_walker_cache.overall_avg_miss_latency::total 12875.119255 # average overall miss latency
+system.cpu.dtb_walker_cache.tags.replacements 76780 # number of replacements
+system.cpu.dtb_walker_cache.tags.tagsinuse 15.821773 # Cycle average of tags in use
+system.cpu.dtb_walker_cache.tags.total_refs 101894 # Total number of references to valid blocks.
+system.cpu.dtb_walker_cache.tags.sampled_refs 76796 # Sample count of references to valid blocks.
+system.cpu.dtb_walker_cache.tags.avg_refs 1.326814 # Average number of references to valid blocks.
+system.cpu.dtb_walker_cache.tags.warmup_cycle 199830391500 # Cycle when the warmup percentage was hit.
+system.cpu.dtb_walker_cache.tags.occ_blocks::cpu.dtb.walker 15.821773 # Average occupied blocks per requestor
+system.cpu.dtb_walker_cache.tags.occ_percent::cpu.dtb.walker 0.988861 # Average percentage of cache occupancy
+system.cpu.dtb_walker_cache.tags.occ_percent::total 0.988861 # Average percentage of cache occupancy
+system.cpu.dtb_walker_cache.tags.occ_task_id_blocks::1024 16 # Occupied blocks per task id
+system.cpu.dtb_walker_cache.tags.age_task_id_blocks_1024::0 6 # Occupied blocks per task id
+system.cpu.dtb_walker_cache.tags.age_task_id_blocks_1024::1 8 # Occupied blocks per task id
+system.cpu.dtb_walker_cache.tags.age_task_id_blocks_1024::2 2 # Occupied blocks per task id
+system.cpu.dtb_walker_cache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
+system.cpu.dtb_walker_cache.tags.tag_accesses 437119 # Number of tag accesses
+system.cpu.dtb_walker_cache.tags.data_accesses 437119 # Number of data accesses
+system.cpu.dtb_walker_cache.ReadReq_hits::cpu.dtb.walker 101894 # number of ReadReq hits
+system.cpu.dtb_walker_cache.ReadReq_hits::total 101894 # number of ReadReq hits
+system.cpu.dtb_walker_cache.demand_hits::cpu.dtb.walker 101894 # number of demand (read+write) hits
+system.cpu.dtb_walker_cache.demand_hits::total 101894 # number of demand (read+write) hits
+system.cpu.dtb_walker_cache.overall_hits::cpu.dtb.walker 101894 # number of overall hits
+system.cpu.dtb_walker_cache.overall_hits::total 101894 # number of overall hits
+system.cpu.dtb_walker_cache.ReadReq_misses::cpu.dtb.walker 77777 # number of ReadReq misses
+system.cpu.dtb_walker_cache.ReadReq_misses::total 77777 # number of ReadReq misses
+system.cpu.dtb_walker_cache.demand_misses::cpu.dtb.walker 77777 # number of demand (read+write) misses
+system.cpu.dtb_walker_cache.demand_misses::total 77777 # number of demand (read+write) misses
+system.cpu.dtb_walker_cache.overall_misses::cpu.dtb.walker 77777 # number of overall misses
+system.cpu.dtb_walker_cache.overall_misses::total 77777 # number of overall misses
+system.cpu.dtb_walker_cache.ReadReq_miss_latency::cpu.dtb.walker 965958500 # number of ReadReq miss cycles
+system.cpu.dtb_walker_cache.ReadReq_miss_latency::total 965958500 # number of ReadReq miss cycles
+system.cpu.dtb_walker_cache.demand_miss_latency::cpu.dtb.walker 965958500 # number of demand (read+write) miss cycles
+system.cpu.dtb_walker_cache.demand_miss_latency::total 965958500 # number of demand (read+write) miss cycles
+system.cpu.dtb_walker_cache.overall_miss_latency::cpu.dtb.walker 965958500 # number of overall miss cycles
+system.cpu.dtb_walker_cache.overall_miss_latency::total 965958500 # number of overall miss cycles
+system.cpu.dtb_walker_cache.ReadReq_accesses::cpu.dtb.walker 179671 # number of ReadReq accesses(hits+misses)
+system.cpu.dtb_walker_cache.ReadReq_accesses::total 179671 # number of ReadReq accesses(hits+misses)
+system.cpu.dtb_walker_cache.demand_accesses::cpu.dtb.walker 179671 # number of demand (read+write) accesses
+system.cpu.dtb_walker_cache.demand_accesses::total 179671 # number of demand (read+write) accesses
+system.cpu.dtb_walker_cache.overall_accesses::cpu.dtb.walker 179671 # number of overall (read+write) accesses
+system.cpu.dtb_walker_cache.overall_accesses::total 179671 # number of overall (read+write) accesses
+system.cpu.dtb_walker_cache.ReadReq_miss_rate::cpu.dtb.walker 0.432886 # miss rate for ReadReq accesses
+system.cpu.dtb_walker_cache.ReadReq_miss_rate::total 0.432886 # miss rate for ReadReq accesses
+system.cpu.dtb_walker_cache.demand_miss_rate::cpu.dtb.walker 0.432886 # miss rate for demand accesses
+system.cpu.dtb_walker_cache.demand_miss_rate::total 0.432886 # miss rate for demand accesses
+system.cpu.dtb_walker_cache.overall_miss_rate::cpu.dtb.walker 0.432886 # miss rate for overall accesses
+system.cpu.dtb_walker_cache.overall_miss_rate::total 0.432886 # miss rate for overall accesses
+system.cpu.dtb_walker_cache.ReadReq_avg_miss_latency::cpu.dtb.walker 12419.590624 # average ReadReq miss latency
+system.cpu.dtb_walker_cache.ReadReq_avg_miss_latency::total 12419.590624 # average ReadReq miss latency
+system.cpu.dtb_walker_cache.demand_avg_miss_latency::cpu.dtb.walker 12419.590624 # average overall miss latency
+system.cpu.dtb_walker_cache.demand_avg_miss_latency::total 12419.590624 # average overall miss latency
+system.cpu.dtb_walker_cache.overall_avg_miss_latency::cpu.dtb.walker 12419.590624 # average overall miss latency
+system.cpu.dtb_walker_cache.overall_avg_miss_latency::total 12419.590624 # average overall miss latency
system.cpu.dtb_walker_cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.dtb_walker_cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dtb_walker_cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -822,183 +822,182 @@ system.cpu.dtb_walker_cache.avg_blocked_cycles::no_mshrs nan
system.cpu.dtb_walker_cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.dtb_walker_cache.fast_writes 0 # number of fast writes performed
system.cpu.dtb_walker_cache.cache_copies 0 # number of cache copies performed
-system.cpu.dtb_walker_cache.writebacks::writebacks 21382 # number of writebacks
-system.cpu.dtb_walker_cache.writebacks::total 21382 # number of writebacks
-system.cpu.dtb_walker_cache.ReadReq_mshr_misses::cpu.dtb.walker 71276 # number of ReadReq MSHR misses
-system.cpu.dtb_walker_cache.ReadReq_mshr_misses::total 71276 # number of ReadReq MSHR misses
-system.cpu.dtb_walker_cache.demand_mshr_misses::cpu.dtb.walker 71276 # number of demand (read+write) MSHR misses
-system.cpu.dtb_walker_cache.demand_mshr_misses::total 71276 # number of demand (read+write) MSHR misses
-system.cpu.dtb_walker_cache.overall_mshr_misses::cpu.dtb.walker 71276 # number of overall MSHR misses
-system.cpu.dtb_walker_cache.overall_mshr_misses::total 71276 # number of overall MSHR misses
-system.cpu.dtb_walker_cache.ReadReq_mshr_miss_latency::cpu.dtb.walker 846411000 # number of ReadReq MSHR miss cycles
-system.cpu.dtb_walker_cache.ReadReq_mshr_miss_latency::total 846411000 # number of ReadReq MSHR miss cycles
-system.cpu.dtb_walker_cache.demand_mshr_miss_latency::cpu.dtb.walker 846411000 # number of demand (read+write) MSHR miss cycles
-system.cpu.dtb_walker_cache.demand_mshr_miss_latency::total 846411000 # number of demand (read+write) MSHR miss cycles
-system.cpu.dtb_walker_cache.overall_mshr_miss_latency::cpu.dtb.walker 846411000 # number of overall MSHR miss cycles
-system.cpu.dtb_walker_cache.overall_mshr_miss_latency::total 846411000 # number of overall MSHR miss cycles
-system.cpu.dtb_walker_cache.ReadReq_mshr_miss_rate::cpu.dtb.walker 0.395222 # mshr miss rate for ReadReq accesses
-system.cpu.dtb_walker_cache.ReadReq_mshr_miss_rate::total 0.395222 # mshr miss rate for ReadReq accesses
-system.cpu.dtb_walker_cache.demand_mshr_miss_rate::cpu.dtb.walker 0.395222 # mshr miss rate for demand accesses
-system.cpu.dtb_walker_cache.demand_mshr_miss_rate::total 0.395222 # mshr miss rate for demand accesses
-system.cpu.dtb_walker_cache.overall_mshr_miss_rate::cpu.dtb.walker 0.395222 # mshr miss rate for overall accesses
-system.cpu.dtb_walker_cache.overall_mshr_miss_rate::total 0.395222 # mshr miss rate for overall accesses
-system.cpu.dtb_walker_cache.ReadReq_avg_mshr_miss_latency::cpu.dtb.walker 11875.119255 # average ReadReq mshr miss latency
-system.cpu.dtb_walker_cache.ReadReq_avg_mshr_miss_latency::total 11875.119255 # average ReadReq mshr miss latency
-system.cpu.dtb_walker_cache.demand_avg_mshr_miss_latency::cpu.dtb.walker 11875.119255 # average overall mshr miss latency
-system.cpu.dtb_walker_cache.demand_avg_mshr_miss_latency::total 11875.119255 # average overall mshr miss latency
-system.cpu.dtb_walker_cache.overall_avg_mshr_miss_latency::cpu.dtb.walker 11875.119255 # average overall mshr miss latency
-system.cpu.dtb_walker_cache.overall_avg_mshr_miss_latency::total 11875.119255 # average overall mshr miss latency
+system.cpu.dtb_walker_cache.writebacks::writebacks 21553 # number of writebacks
+system.cpu.dtb_walker_cache.writebacks::total 21553 # number of writebacks
+system.cpu.dtb_walker_cache.ReadReq_mshr_misses::cpu.dtb.walker 77777 # number of ReadReq MSHR misses
+system.cpu.dtb_walker_cache.ReadReq_mshr_misses::total 77777 # number of ReadReq MSHR misses
+system.cpu.dtb_walker_cache.demand_mshr_misses::cpu.dtb.walker 77777 # number of demand (read+write) MSHR misses
+system.cpu.dtb_walker_cache.demand_mshr_misses::total 77777 # number of demand (read+write) MSHR misses
+system.cpu.dtb_walker_cache.overall_mshr_misses::cpu.dtb.walker 77777 # number of overall MSHR misses
+system.cpu.dtb_walker_cache.overall_mshr_misses::total 77777 # number of overall MSHR misses
+system.cpu.dtb_walker_cache.ReadReq_mshr_miss_latency::cpu.dtb.walker 888181500 # number of ReadReq MSHR miss cycles
+system.cpu.dtb_walker_cache.ReadReq_mshr_miss_latency::total 888181500 # number of ReadReq MSHR miss cycles
+system.cpu.dtb_walker_cache.demand_mshr_miss_latency::cpu.dtb.walker 888181500 # number of demand (read+write) MSHR miss cycles
+system.cpu.dtb_walker_cache.demand_mshr_miss_latency::total 888181500 # number of demand (read+write) MSHR miss cycles
+system.cpu.dtb_walker_cache.overall_mshr_miss_latency::cpu.dtb.walker 888181500 # number of overall MSHR miss cycles
+system.cpu.dtb_walker_cache.overall_mshr_miss_latency::total 888181500 # number of overall MSHR miss cycles
+system.cpu.dtb_walker_cache.ReadReq_mshr_miss_rate::cpu.dtb.walker 0.432886 # mshr miss rate for ReadReq accesses
+system.cpu.dtb_walker_cache.ReadReq_mshr_miss_rate::total 0.432886 # mshr miss rate for ReadReq accesses
+system.cpu.dtb_walker_cache.demand_mshr_miss_rate::cpu.dtb.walker 0.432886 # mshr miss rate for demand accesses
+system.cpu.dtb_walker_cache.demand_mshr_miss_rate::total 0.432886 # mshr miss rate for demand accesses
+system.cpu.dtb_walker_cache.overall_mshr_miss_rate::cpu.dtb.walker 0.432886 # mshr miss rate for overall accesses
+system.cpu.dtb_walker_cache.overall_mshr_miss_rate::total 0.432886 # mshr miss rate for overall accesses
+system.cpu.dtb_walker_cache.ReadReq_avg_mshr_miss_latency::cpu.dtb.walker 11419.590624 # average ReadReq mshr miss latency
+system.cpu.dtb_walker_cache.ReadReq_avg_mshr_miss_latency::total 11419.590624 # average ReadReq mshr miss latency
+system.cpu.dtb_walker_cache.demand_avg_mshr_miss_latency::cpu.dtb.walker 11419.590624 # average overall mshr miss latency
+system.cpu.dtb_walker_cache.demand_avg_mshr_miss_latency::total 11419.590624 # average overall mshr miss latency
+system.cpu.dtb_walker_cache.overall_avg_mshr_miss_latency::cpu.dtb.walker 11419.590624 # average overall mshr miss latency
+system.cpu.dtb_walker_cache.overall_avg_mshr_miss_latency::total 11419.590624 # average overall mshr miss latency
system.cpu.dtb_walker_cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.icache.tags.replacements 977252 # number of replacements
-system.cpu.icache.tags.tagsinuse 509.169999 # Cycle average of tags in use
-system.cpu.icache.tags.total_refs 7899773 # Total number of references to valid blocks.
-system.cpu.icache.tags.sampled_refs 977764 # Sample count of references to valid blocks.
-system.cpu.icache.tags.avg_refs 8.079427 # Average number of references to valid blocks.
-system.cpu.icache.tags.warmup_cycle 150383300500 # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst 509.169999 # Average occupied blocks per requestor
-system.cpu.icache.tags.occ_percent::cpu.inst 0.994473 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_percent::total 0.994473 # Average percentage of cache occupancy
+system.cpu.icache.tags.replacements 981325 # number of replacements
+system.cpu.icache.tags.tagsinuse 508.752321 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 7876209 # Total number of references to valid blocks.
+system.cpu.icache.tags.sampled_refs 981837 # Sample count of references to valid blocks.
+system.cpu.icache.tags.avg_refs 8.021911 # Average number of references to valid blocks.
+system.cpu.icache.tags.warmup_cycle 150355632500 # Cycle when the warmup percentage was hit.
+system.cpu.icache.tags.occ_blocks::cpu.inst 508.752321 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.993657 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.993657 # Average percentage of cache occupancy
system.cpu.icache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::0 99 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::1 286 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::2 127 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::0 88 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::1 293 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::2 131 # Occupied blocks per task id
system.cpu.icache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
-system.cpu.icache.tags.tag_accesses 9921559 # Number of tag accesses
-system.cpu.icache.tags.data_accesses 9921559 # Number of data accesses
-system.cpu.icache.ReadReq_hits::cpu.inst 7899773 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 7899773 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 7899773 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 7899773 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 7899773 # number of overall hits
-system.cpu.icache.overall_hits::total 7899773 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 1043950 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 1043950 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 1043950 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 1043950 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 1043950 # number of overall misses
-system.cpu.icache.overall_misses::total 1043950 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 15700851982 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 15700851982 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 15700851982 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 15700851982 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 15700851982 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 15700851982 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 8943723 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 8943723 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 8943723 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 8943723 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 8943723 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 8943723 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.116724 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.116724 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.116724 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.116724 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.116724 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.116724 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 15039.850550 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 15039.850550 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 15039.850550 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 15039.850550 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 15039.850550 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 15039.850550 # average overall miss latency
-system.cpu.icache.blocked_cycles::no_mshrs 15298 # number of cycles access was blocked
-system.cpu.icache.blocked_cycles::no_targets 183 # number of cycles access was blocked
-system.cpu.icache.blocked::no_mshrs 490 # number of cycles access was blocked
-system.cpu.icache.blocked::no_targets 2 # number of cycles access was blocked
-system.cpu.icache.avg_blocked_cycles::no_mshrs 31.220408 # average number of cycles each access was blocked
-system.cpu.icache.avg_blocked_cycles::no_targets 91.500000 # average number of cycles each access was blocked
+system.cpu.icache.tags.tag_accesses 9906588 # Number of tag accesses
+system.cpu.icache.tags.data_accesses 9906588 # Number of data accesses
+system.cpu.icache.ReadReq_hits::cpu.inst 7876209 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 7876209 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 7876209 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 7876209 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 7876209 # number of overall hits
+system.cpu.icache.overall_hits::total 7876209 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 1048476 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 1048476 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 1048476 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 1048476 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 1048476 # number of overall misses
+system.cpu.icache.overall_misses::total 1048476 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 15750091989 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 15750091989 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 15750091989 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 15750091989 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 15750091989 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 15750091989 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 8924685 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 8924685 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 8924685 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 8924685 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 8924685 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 8924685 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.117480 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.117480 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.117480 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.117480 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.117480 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.117480 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 15021.890810 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 15021.890810 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 15021.890810 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 15021.890810 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 15021.890810 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 15021.890810 # average overall miss latency
+system.cpu.icache.blocked_cycles::no_mshrs 14497 # number of cycles access was blocked
+system.cpu.icache.blocked_cycles::no_targets 291 # number of cycles access was blocked
+system.cpu.icache.blocked::no_mshrs 495 # number of cycles access was blocked
+system.cpu.icache.blocked::no_targets 4 # number of cycles access was blocked
+system.cpu.icache.avg_blocked_cycles::no_mshrs 29.286869 # average number of cycles each access was blocked
+system.cpu.icache.avg_blocked_cycles::no_targets 72.750000 # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.writebacks::writebacks 977252 # number of writebacks
-system.cpu.icache.writebacks::total 977252 # number of writebacks
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 66114 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 66114 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 66114 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 66114 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 66114 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 66114 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 977836 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 977836 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 977836 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 977836 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 977836 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 977836 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 13829997488 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 13829997488 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 13829997488 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 13829997488 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 13829997488 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 13829997488 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.109332 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.109332 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.109332 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.109332 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.109332 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.109332 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 14143.473433 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 14143.473433 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 14143.473433 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 14143.473433 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 14143.473433 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 14143.473433 # average overall mshr miss latency
+system.cpu.icache.writebacks::writebacks 981325 # number of writebacks
+system.cpu.icache.writebacks::total 981325 # number of writebacks
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 66573 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 66573 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 66573 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 66573 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 66573 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 66573 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 981903 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 981903 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 981903 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 981903 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 981903 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 981903 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 13872010992 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 13872010992 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 13872010992 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 13872010992 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 13872010992 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 13872010992 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.110021 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.110021 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.110021 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.110021 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.110021 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.110021 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 14127.679610 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 14127.679610 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 14127.679610 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 14127.679610 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 14127.679610 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 14127.679610 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.itb_walker_cache.tags.replacements 13555 # number of replacements
-system.cpu.itb_walker_cache.tags.tagsinuse 6.033283 # Cycle average of tags in use
-system.cpu.itb_walker_cache.tags.total_refs 24087 # Total number of references to valid blocks.
-system.cpu.itb_walker_cache.tags.sampled_refs 13571 # Sample count of references to valid blocks.
-system.cpu.itb_walker_cache.tags.avg_refs 1.774888 # Average number of references to valid blocks.
-system.cpu.itb_walker_cache.tags.warmup_cycle 5119783334000 # Cycle when the warmup percentage was hit.
-system.cpu.itb_walker_cache.tags.occ_blocks::cpu.itb.walker 6.033283 # Average occupied blocks per requestor
-system.cpu.itb_walker_cache.tags.occ_percent::cpu.itb.walker 0.377080 # Average percentage of cache occupancy
-system.cpu.itb_walker_cache.tags.occ_percent::total 0.377080 # Average percentage of cache occupancy
-system.cpu.itb_walker_cache.tags.occ_task_id_blocks::1024 16 # Occupied blocks per task id
+system.cpu.itb_walker_cache.tags.replacements 13612 # number of replacements
+system.cpu.itb_walker_cache.tags.tagsinuse 6.021123 # Cycle average of tags in use
+system.cpu.itb_walker_cache.tags.total_refs 25352 # Total number of references to valid blocks.
+system.cpu.itb_walker_cache.tags.sampled_refs 13625 # Sample count of references to valid blocks.
+system.cpu.itb_walker_cache.tags.avg_refs 1.860697 # Average number of references to valid blocks.
+system.cpu.itb_walker_cache.tags.warmup_cycle 5116302133500 # Cycle when the warmup percentage was hit.
+system.cpu.itb_walker_cache.tags.occ_blocks::cpu.itb.walker 6.021123 # Average occupied blocks per requestor
+system.cpu.itb_walker_cache.tags.occ_percent::cpu.itb.walker 0.376320 # Average percentage of cache occupancy
+system.cpu.itb_walker_cache.tags.occ_percent::total 0.376320 # Average percentage of cache occupancy
+system.cpu.itb_walker_cache.tags.occ_task_id_blocks::1024 13 # Occupied blocks per task id
system.cpu.itb_walker_cache.tags.age_task_id_blocks_1024::0 8 # Occupied blocks per task id
-system.cpu.itb_walker_cache.tags.age_task_id_blocks_1024::1 4 # Occupied blocks per task id
-system.cpu.itb_walker_cache.tags.age_task_id_blocks_1024::2 3 # Occupied blocks per task id
-system.cpu.itb_walker_cache.tags.age_task_id_blocks_1024::3 1 # Occupied blocks per task id
-system.cpu.itb_walker_cache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
-system.cpu.itb_walker_cache.tags.tag_accesses 91500 # Number of tag accesses
-system.cpu.itb_walker_cache.tags.data_accesses 91500 # Number of data accesses
-system.cpu.itb_walker_cache.ReadReq_hits::cpu.itb.walker 24085 # number of ReadReq hits
-system.cpu.itb_walker_cache.ReadReq_hits::total 24085 # number of ReadReq hits
+system.cpu.itb_walker_cache.tags.age_task_id_blocks_1024::1 1 # Occupied blocks per task id
+system.cpu.itb_walker_cache.tags.age_task_id_blocks_1024::2 4 # Occupied blocks per task id
+system.cpu.itb_walker_cache.tags.occ_task_id_percent::1024 0.812500 # Percentage of cache occupancy per task id
+system.cpu.itb_walker_cache.tags.tag_accesses 94236 # Number of tag accesses
+system.cpu.itb_walker_cache.tags.data_accesses 94236 # Number of data accesses
+system.cpu.itb_walker_cache.ReadReq_hits::cpu.itb.walker 25363 # number of ReadReq hits
+system.cpu.itb_walker_cache.ReadReq_hits::total 25363 # number of ReadReq hits
system.cpu.itb_walker_cache.WriteReq_hits::cpu.itb.walker 2 # number of WriteReq hits
system.cpu.itb_walker_cache.WriteReq_hits::total 2 # number of WriteReq hits
-system.cpu.itb_walker_cache.demand_hits::cpu.itb.walker 24087 # number of demand (read+write) hits
-system.cpu.itb_walker_cache.demand_hits::total 24087 # number of demand (read+write) hits
-system.cpu.itb_walker_cache.overall_hits::cpu.itb.walker 24087 # number of overall hits
-system.cpu.itb_walker_cache.overall_hits::total 24087 # number of overall hits
-system.cpu.itb_walker_cache.ReadReq_misses::cpu.itb.walker 14442 # number of ReadReq misses
-system.cpu.itb_walker_cache.ReadReq_misses::total 14442 # number of ReadReq misses
-system.cpu.itb_walker_cache.demand_misses::cpu.itb.walker 14442 # number of demand (read+write) misses
-system.cpu.itb_walker_cache.demand_misses::total 14442 # number of demand (read+write) misses
-system.cpu.itb_walker_cache.overall_misses::cpu.itb.walker 14442 # number of overall misses
-system.cpu.itb_walker_cache.overall_misses::total 14442 # number of overall misses
-system.cpu.itb_walker_cache.ReadReq_miss_latency::cpu.itb.walker 176053500 # number of ReadReq miss cycles
-system.cpu.itb_walker_cache.ReadReq_miss_latency::total 176053500 # number of ReadReq miss cycles
-system.cpu.itb_walker_cache.demand_miss_latency::cpu.itb.walker 176053500 # number of demand (read+write) miss cycles
-system.cpu.itb_walker_cache.demand_miss_latency::total 176053500 # number of demand (read+write) miss cycles
-system.cpu.itb_walker_cache.overall_miss_latency::cpu.itb.walker 176053500 # number of overall miss cycles
-system.cpu.itb_walker_cache.overall_miss_latency::total 176053500 # number of overall miss cycles
-system.cpu.itb_walker_cache.ReadReq_accesses::cpu.itb.walker 38527 # number of ReadReq accesses(hits+misses)
-system.cpu.itb_walker_cache.ReadReq_accesses::total 38527 # number of ReadReq accesses(hits+misses)
+system.cpu.itb_walker_cache.demand_hits::cpu.itb.walker 25365 # number of demand (read+write) hits
+system.cpu.itb_walker_cache.demand_hits::total 25365 # number of demand (read+write) hits
+system.cpu.itb_walker_cache.overall_hits::cpu.itb.walker 25365 # number of overall hits
+system.cpu.itb_walker_cache.overall_hits::total 25365 # number of overall hits
+system.cpu.itb_walker_cache.ReadReq_misses::cpu.itb.walker 14502 # number of ReadReq misses
+system.cpu.itb_walker_cache.ReadReq_misses::total 14502 # number of ReadReq misses
+system.cpu.itb_walker_cache.demand_misses::cpu.itb.walker 14502 # number of demand (read+write) misses
+system.cpu.itb_walker_cache.demand_misses::total 14502 # number of demand (read+write) misses
+system.cpu.itb_walker_cache.overall_misses::cpu.itb.walker 14502 # number of overall misses
+system.cpu.itb_walker_cache.overall_misses::total 14502 # number of overall misses
+system.cpu.itb_walker_cache.ReadReq_miss_latency::cpu.itb.walker 176957500 # number of ReadReq miss cycles
+system.cpu.itb_walker_cache.ReadReq_miss_latency::total 176957500 # number of ReadReq miss cycles
+system.cpu.itb_walker_cache.demand_miss_latency::cpu.itb.walker 176957500 # number of demand (read+write) miss cycles
+system.cpu.itb_walker_cache.demand_miss_latency::total 176957500 # number of demand (read+write) miss cycles
+system.cpu.itb_walker_cache.overall_miss_latency::cpu.itb.walker 176957500 # number of overall miss cycles
+system.cpu.itb_walker_cache.overall_miss_latency::total 176957500 # number of overall miss cycles
+system.cpu.itb_walker_cache.ReadReq_accesses::cpu.itb.walker 39865 # number of ReadReq accesses(hits+misses)
+system.cpu.itb_walker_cache.ReadReq_accesses::total 39865 # number of ReadReq accesses(hits+misses)
system.cpu.itb_walker_cache.WriteReq_accesses::cpu.itb.walker 2 # number of WriteReq accesses(hits+misses)
system.cpu.itb_walker_cache.WriteReq_accesses::total 2 # number of WriteReq accesses(hits+misses)
-system.cpu.itb_walker_cache.demand_accesses::cpu.itb.walker 38529 # number of demand (read+write) accesses
-system.cpu.itb_walker_cache.demand_accesses::total 38529 # number of demand (read+write) accesses
-system.cpu.itb_walker_cache.overall_accesses::cpu.itb.walker 38529 # number of overall (read+write) accesses
-system.cpu.itb_walker_cache.overall_accesses::total 38529 # number of overall (read+write) accesses
-system.cpu.itb_walker_cache.ReadReq_miss_rate::cpu.itb.walker 0.374854 # miss rate for ReadReq accesses
-system.cpu.itb_walker_cache.ReadReq_miss_rate::total 0.374854 # miss rate for ReadReq accesses
-system.cpu.itb_walker_cache.demand_miss_rate::cpu.itb.walker 0.374835 # miss rate for demand accesses
-system.cpu.itb_walker_cache.demand_miss_rate::total 0.374835 # miss rate for demand accesses
-system.cpu.itb_walker_cache.overall_miss_rate::cpu.itb.walker 0.374835 # miss rate for overall accesses
-system.cpu.itb_walker_cache.overall_miss_rate::total 0.374835 # miss rate for overall accesses
-system.cpu.itb_walker_cache.ReadReq_avg_miss_latency::cpu.itb.walker 12190.382219 # average ReadReq miss latency
-system.cpu.itb_walker_cache.ReadReq_avg_miss_latency::total 12190.382219 # average ReadReq miss latency
-system.cpu.itb_walker_cache.demand_avg_miss_latency::cpu.itb.walker 12190.382219 # average overall miss latency
-system.cpu.itb_walker_cache.demand_avg_miss_latency::total 12190.382219 # average overall miss latency
-system.cpu.itb_walker_cache.overall_avg_miss_latency::cpu.itb.walker 12190.382219 # average overall miss latency
-system.cpu.itb_walker_cache.overall_avg_miss_latency::total 12190.382219 # average overall miss latency
+system.cpu.itb_walker_cache.demand_accesses::cpu.itb.walker 39867 # number of demand (read+write) accesses
+system.cpu.itb_walker_cache.demand_accesses::total 39867 # number of demand (read+write) accesses
+system.cpu.itb_walker_cache.overall_accesses::cpu.itb.walker 39867 # number of overall (read+write) accesses
+system.cpu.itb_walker_cache.overall_accesses::total 39867 # number of overall (read+write) accesses
+system.cpu.itb_walker_cache.ReadReq_miss_rate::cpu.itb.walker 0.363778 # miss rate for ReadReq accesses
+system.cpu.itb_walker_cache.ReadReq_miss_rate::total 0.363778 # miss rate for ReadReq accesses
+system.cpu.itb_walker_cache.demand_miss_rate::cpu.itb.walker 0.363760 # miss rate for demand accesses
+system.cpu.itb_walker_cache.demand_miss_rate::total 0.363760 # miss rate for demand accesses
+system.cpu.itb_walker_cache.overall_miss_rate::cpu.itb.walker 0.363760 # miss rate for overall accesses
+system.cpu.itb_walker_cache.overall_miss_rate::total 0.363760 # miss rate for overall accesses
+system.cpu.itb_walker_cache.ReadReq_avg_miss_latency::cpu.itb.walker 12202.282444 # average ReadReq miss latency
+system.cpu.itb_walker_cache.ReadReq_avg_miss_latency::total 12202.282444 # average ReadReq miss latency
+system.cpu.itb_walker_cache.demand_avg_miss_latency::cpu.itb.walker 12202.282444 # average overall miss latency
+system.cpu.itb_walker_cache.demand_avg_miss_latency::total 12202.282444 # average overall miss latency
+system.cpu.itb_walker_cache.overall_avg_miss_latency::cpu.itb.walker 12202.282444 # average overall miss latency
+system.cpu.itb_walker_cache.overall_avg_miss_latency::total 12202.282444 # average overall miss latency
system.cpu.itb_walker_cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.itb_walker_cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.itb_walker_cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -1007,187 +1006,187 @@ system.cpu.itb_walker_cache.avg_blocked_cycles::no_mshrs nan
system.cpu.itb_walker_cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.itb_walker_cache.fast_writes 0 # number of fast writes performed
system.cpu.itb_walker_cache.cache_copies 0 # number of cache copies performed
-system.cpu.itb_walker_cache.writebacks::writebacks 2646 # number of writebacks
-system.cpu.itb_walker_cache.writebacks::total 2646 # number of writebacks
-system.cpu.itb_walker_cache.ReadReq_mshr_misses::cpu.itb.walker 14442 # number of ReadReq MSHR misses
-system.cpu.itb_walker_cache.ReadReq_mshr_misses::total 14442 # number of ReadReq MSHR misses
-system.cpu.itb_walker_cache.demand_mshr_misses::cpu.itb.walker 14442 # number of demand (read+write) MSHR misses
-system.cpu.itb_walker_cache.demand_mshr_misses::total 14442 # number of demand (read+write) MSHR misses
-system.cpu.itb_walker_cache.overall_mshr_misses::cpu.itb.walker 14442 # number of overall MSHR misses
-system.cpu.itb_walker_cache.overall_mshr_misses::total 14442 # number of overall MSHR misses
-system.cpu.itb_walker_cache.ReadReq_mshr_miss_latency::cpu.itb.walker 161611500 # number of ReadReq MSHR miss cycles
-system.cpu.itb_walker_cache.ReadReq_mshr_miss_latency::total 161611500 # number of ReadReq MSHR miss cycles
-system.cpu.itb_walker_cache.demand_mshr_miss_latency::cpu.itb.walker 161611500 # number of demand (read+write) MSHR miss cycles
-system.cpu.itb_walker_cache.demand_mshr_miss_latency::total 161611500 # number of demand (read+write) MSHR miss cycles
-system.cpu.itb_walker_cache.overall_mshr_miss_latency::cpu.itb.walker 161611500 # number of overall MSHR miss cycles
-system.cpu.itb_walker_cache.overall_mshr_miss_latency::total 161611500 # number of overall MSHR miss cycles
-system.cpu.itb_walker_cache.ReadReq_mshr_miss_rate::cpu.itb.walker 0.374854 # mshr miss rate for ReadReq accesses
-system.cpu.itb_walker_cache.ReadReq_mshr_miss_rate::total 0.374854 # mshr miss rate for ReadReq accesses
-system.cpu.itb_walker_cache.demand_mshr_miss_rate::cpu.itb.walker 0.374835 # mshr miss rate for demand accesses
-system.cpu.itb_walker_cache.demand_mshr_miss_rate::total 0.374835 # mshr miss rate for demand accesses
-system.cpu.itb_walker_cache.overall_mshr_miss_rate::cpu.itb.walker 0.374835 # mshr miss rate for overall accesses
-system.cpu.itb_walker_cache.overall_mshr_miss_rate::total 0.374835 # mshr miss rate for overall accesses
-system.cpu.itb_walker_cache.ReadReq_avg_mshr_miss_latency::cpu.itb.walker 11190.382219 # average ReadReq mshr miss latency
-system.cpu.itb_walker_cache.ReadReq_avg_mshr_miss_latency::total 11190.382219 # average ReadReq mshr miss latency
-system.cpu.itb_walker_cache.demand_avg_mshr_miss_latency::cpu.itb.walker 11190.382219 # average overall mshr miss latency
-system.cpu.itb_walker_cache.demand_avg_mshr_miss_latency::total 11190.382219 # average overall mshr miss latency
-system.cpu.itb_walker_cache.overall_avg_mshr_miss_latency::cpu.itb.walker 11190.382219 # average overall mshr miss latency
-system.cpu.itb_walker_cache.overall_avg_mshr_miss_latency::total 11190.382219 # average overall mshr miss latency
+system.cpu.itb_walker_cache.writebacks::writebacks 2767 # number of writebacks
+system.cpu.itb_walker_cache.writebacks::total 2767 # number of writebacks
+system.cpu.itb_walker_cache.ReadReq_mshr_misses::cpu.itb.walker 14502 # number of ReadReq MSHR misses
+system.cpu.itb_walker_cache.ReadReq_mshr_misses::total 14502 # number of ReadReq MSHR misses
+system.cpu.itb_walker_cache.demand_mshr_misses::cpu.itb.walker 14502 # number of demand (read+write) MSHR misses
+system.cpu.itb_walker_cache.demand_mshr_misses::total 14502 # number of demand (read+write) MSHR misses
+system.cpu.itb_walker_cache.overall_mshr_misses::cpu.itb.walker 14502 # number of overall MSHR misses
+system.cpu.itb_walker_cache.overall_mshr_misses::total 14502 # number of overall MSHR misses
+system.cpu.itb_walker_cache.ReadReq_mshr_miss_latency::cpu.itb.walker 162455500 # number of ReadReq MSHR miss cycles
+system.cpu.itb_walker_cache.ReadReq_mshr_miss_latency::total 162455500 # number of ReadReq MSHR miss cycles
+system.cpu.itb_walker_cache.demand_mshr_miss_latency::cpu.itb.walker 162455500 # number of demand (read+write) MSHR miss cycles
+system.cpu.itb_walker_cache.demand_mshr_miss_latency::total 162455500 # number of demand (read+write) MSHR miss cycles
+system.cpu.itb_walker_cache.overall_mshr_miss_latency::cpu.itb.walker 162455500 # number of overall MSHR miss cycles
+system.cpu.itb_walker_cache.overall_mshr_miss_latency::total 162455500 # number of overall MSHR miss cycles
+system.cpu.itb_walker_cache.ReadReq_mshr_miss_rate::cpu.itb.walker 0.363778 # mshr miss rate for ReadReq accesses
+system.cpu.itb_walker_cache.ReadReq_mshr_miss_rate::total 0.363778 # mshr miss rate for ReadReq accesses
+system.cpu.itb_walker_cache.demand_mshr_miss_rate::cpu.itb.walker 0.363760 # mshr miss rate for demand accesses
+system.cpu.itb_walker_cache.demand_mshr_miss_rate::total 0.363760 # mshr miss rate for demand accesses
+system.cpu.itb_walker_cache.overall_mshr_miss_rate::cpu.itb.walker 0.363760 # mshr miss rate for overall accesses
+system.cpu.itb_walker_cache.overall_mshr_miss_rate::total 0.363760 # mshr miss rate for overall accesses
+system.cpu.itb_walker_cache.ReadReq_avg_mshr_miss_latency::cpu.itb.walker 11202.282444 # average ReadReq mshr miss latency
+system.cpu.itb_walker_cache.ReadReq_avg_mshr_miss_latency::total 11202.282444 # average ReadReq mshr miss latency
+system.cpu.itb_walker_cache.demand_avg_mshr_miss_latency::cpu.itb.walker 11202.282444 # average overall mshr miss latency
+system.cpu.itb_walker_cache.demand_avg_mshr_miss_latency::total 11202.282444 # average overall mshr miss latency
+system.cpu.itb_walker_cache.overall_avg_mshr_miss_latency::cpu.itb.walker 11202.282444 # average overall mshr miss latency
+system.cpu.itb_walker_cache.overall_avg_mshr_miss_latency::total 11202.282444 # average overall mshr miss latency
system.cpu.itb_walker_cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.l2cache.tags.replacements 111866 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 64806.585136 # Cycle average of tags in use
-system.cpu.l2cache.tags.total_refs 4895184 # Total number of references to valid blocks.
-system.cpu.l2cache.tags.sampled_refs 176146 # Sample count of references to valid blocks.
-system.cpu.l2cache.tags.avg_refs 27.790492 # Average number of references to valid blocks.
+system.cpu.l2cache.tags.replacements 112087 # number of replacements
+system.cpu.l2cache.tags.tagsinuse 64799.238973 # Cycle average of tags in use
+system.cpu.l2cache.tags.total_refs 4898447 # Total number of references to valid blocks.
+system.cpu.l2cache.tags.sampled_refs 176177 # Sample count of references to valid blocks.
+system.cpu.l2cache.tags.avg_refs 27.804123 # Average number of references to valid blocks.
system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.tags.occ_blocks::writebacks 50665.331172 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.dtb.walker 16.461611 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.itb.walker 0.139358 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.inst 3133.879154 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.data 10990.773840 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_percent::writebacks 0.773092 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.dtb.walker 0.000251 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_blocks::writebacks 50590.672109 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.dtb.walker 12.620858 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.itb.walker 0.139554 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 3112.121923 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 11083.684529 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::writebacks 0.771952 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.dtb.walker 0.000193 # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_percent::cpu.itb.walker 0.000002 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.inst 0.047819 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.data 0.167706 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::total 0.988870 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_task_id_blocks::1024 64280 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::0 44 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::1 693 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::2 3370 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::3 6095 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::4 54078 # Occupied blocks per task id
-system.cpu.l2cache.tags.occ_task_id_percent::1024 0.980835 # Percentage of cache occupancy per task id
-system.cpu.l2cache.tags.tag_accesses 43505464 # Number of tag accesses
-system.cpu.l2cache.tags.data_accesses 43505464 # Number of data accesses
-system.cpu.l2cache.WritebackDirty_hits::writebacks 1583079 # number of WritebackDirty hits
-system.cpu.l2cache.WritebackDirty_hits::total 1583079 # number of WritebackDirty hits
-system.cpu.l2cache.WritebackClean_hits::writebacks 976106 # number of WritebackClean hits
-system.cpu.l2cache.WritebackClean_hits::total 976106 # number of WritebackClean hits
-system.cpu.l2cache.UpgradeReq_hits::cpu.data 322 # number of UpgradeReq hits
-system.cpu.l2cache.UpgradeReq_hits::total 322 # number of UpgradeReq hits
-system.cpu.l2cache.ReadExReq_hits::cpu.data 155501 # number of ReadExReq hits
-system.cpu.l2cache.ReadExReq_hits::total 155501 # number of ReadExReq hits
-system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 961509 # number of ReadCleanReq hits
-system.cpu.l2cache.ReadCleanReq_hits::total 961509 # number of ReadCleanReq hits
-system.cpu.l2cache.ReadSharedReq_hits::cpu.dtb.walker 64508 # number of ReadSharedReq hits
-system.cpu.l2cache.ReadSharedReq_hits::cpu.itb.walker 12006 # number of ReadSharedReq hits
-system.cpu.l2cache.ReadSharedReq_hits::cpu.data 1332683 # number of ReadSharedReq hits
-system.cpu.l2cache.ReadSharedReq_hits::total 1409197 # number of ReadSharedReq hits
-system.cpu.l2cache.demand_hits::cpu.dtb.walker 64508 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.itb.walker 12006 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.inst 961509 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.data 1488184 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 2526207 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.dtb.walker 64508 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.itb.walker 12006 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.inst 961509 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.data 1488184 # number of overall hits
-system.cpu.l2cache.overall_hits::total 2526207 # number of overall hits
-system.cpu.l2cache.UpgradeReq_misses::cpu.data 1468 # number of UpgradeReq misses
-system.cpu.l2cache.UpgradeReq_misses::total 1468 # number of UpgradeReq misses
-system.cpu.l2cache.ReadExReq_misses::cpu.data 132819 # number of ReadExReq misses
-system.cpu.l2cache.ReadExReq_misses::total 132819 # number of ReadExReq misses
-system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 16187 # number of ReadCleanReq misses
-system.cpu.l2cache.ReadCleanReq_misses::total 16187 # number of ReadCleanReq misses
-system.cpu.l2cache.ReadSharedReq_misses::cpu.dtb.walker 64 # number of ReadSharedReq misses
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.047487 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.data 0.169124 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.988758 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_task_id_blocks::1024 64090 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::0 63 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::1 706 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::2 3231 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::3 6108 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::4 53982 # Occupied blocks per task id
+system.cpu.l2cache.tags.occ_task_id_percent::1024 0.977936 # Percentage of cache occupancy per task id
+system.cpu.l2cache.tags.tag_accesses 43579518 # Number of tag accesses
+system.cpu.l2cache.tags.data_accesses 43579518 # Number of data accesses
+system.cpu.l2cache.WritebackDirty_hits::writebacks 1582394 # number of WritebackDirty hits
+system.cpu.l2cache.WritebackDirty_hits::total 1582394 # number of WritebackDirty hits
+system.cpu.l2cache.WritebackClean_hits::writebacks 980190 # number of WritebackClean hits
+system.cpu.l2cache.WritebackClean_hits::total 980190 # number of WritebackClean hits
+system.cpu.l2cache.UpgradeReq_hits::cpu.data 342 # number of UpgradeReq hits
+system.cpu.l2cache.UpgradeReq_hits::total 342 # number of UpgradeReq hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 155444 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 155444 # number of ReadExReq hits
+system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 965615 # number of ReadCleanReq hits
+system.cpu.l2cache.ReadCleanReq_hits::total 965615 # number of ReadCleanReq hits
+system.cpu.l2cache.ReadSharedReq_hits::cpu.dtb.walker 66816 # number of ReadSharedReq hits
+system.cpu.l2cache.ReadSharedReq_hits::cpu.itb.walker 12095 # number of ReadSharedReq hits
+system.cpu.l2cache.ReadSharedReq_hits::cpu.data 1332257 # number of ReadSharedReq hits
+system.cpu.l2cache.ReadSharedReq_hits::total 1411168 # number of ReadSharedReq hits
+system.cpu.l2cache.demand_hits::cpu.dtb.walker 66816 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.itb.walker 12095 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.inst 965615 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 1487701 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 2532227 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.dtb.walker 66816 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.itb.walker 12095 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.inst 965615 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.data 1487701 # number of overall hits
+system.cpu.l2cache.overall_hits::total 2532227 # number of overall hits
+system.cpu.l2cache.UpgradeReq_misses::cpu.data 1438 # number of UpgradeReq misses
+system.cpu.l2cache.UpgradeReq_misses::total 1438 # number of UpgradeReq misses
+system.cpu.l2cache.ReadExReq_misses::cpu.data 132521 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 132521 # number of ReadExReq misses
+system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 16160 # number of ReadCleanReq misses
+system.cpu.l2cache.ReadCleanReq_misses::total 16160 # number of ReadCleanReq misses
+system.cpu.l2cache.ReadSharedReq_misses::cpu.dtb.walker 60 # number of ReadSharedReq misses
system.cpu.l2cache.ReadSharedReq_misses::cpu.itb.walker 5 # number of ReadSharedReq misses
-system.cpu.l2cache.ReadSharedReq_misses::cpu.data 35692 # number of ReadSharedReq misses
-system.cpu.l2cache.ReadSharedReq_misses::total 35761 # number of ReadSharedReq misses
-system.cpu.l2cache.demand_misses::cpu.dtb.walker 64 # number of demand (read+write) misses
+system.cpu.l2cache.ReadSharedReq_misses::cpu.data 35761 # number of ReadSharedReq misses
+system.cpu.l2cache.ReadSharedReq_misses::total 35826 # number of ReadSharedReq misses
+system.cpu.l2cache.demand_misses::cpu.dtb.walker 60 # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::cpu.itb.walker 5 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.inst 16187 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 168511 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 184767 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.dtb.walker 64 # number of overall misses
+system.cpu.l2cache.demand_misses::cpu.inst 16160 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 168282 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 184507 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.dtb.walker 60 # number of overall misses
system.cpu.l2cache.overall_misses::cpu.itb.walker 5 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.inst 16187 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 168511 # number of overall misses
-system.cpu.l2cache.overall_misses::total 184767 # number of overall misses
-system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 60416500 # number of UpgradeReq miss cycles
-system.cpu.l2cache.UpgradeReq_miss_latency::total 60416500 # number of UpgradeReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 16987025000 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 16987025000 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 2173573500 # number of ReadCleanReq miss cycles
-system.cpu.l2cache.ReadCleanReq_miss_latency::total 2173573500 # number of ReadCleanReq miss cycles
-system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.dtb.walker 9251500 # number of ReadSharedReq miss cycles
-system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.itb.walker 665000 # number of ReadSharedReq miss cycles
-system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 4801171500 # number of ReadSharedReq miss cycles
-system.cpu.l2cache.ReadSharedReq_miss_latency::total 4811088000 # number of ReadSharedReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.dtb.walker 9251500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.itb.walker 665000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 2173573500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 21788196500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 23971686500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.dtb.walker 9251500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.itb.walker 665000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 2173573500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 21788196500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 23971686500 # number of overall miss cycles
-system.cpu.l2cache.WritebackDirty_accesses::writebacks 1583079 # number of WritebackDirty accesses(hits+misses)
-system.cpu.l2cache.WritebackDirty_accesses::total 1583079 # number of WritebackDirty accesses(hits+misses)
-system.cpu.l2cache.WritebackClean_accesses::writebacks 976106 # number of WritebackClean accesses(hits+misses)
-system.cpu.l2cache.WritebackClean_accesses::total 976106 # number of WritebackClean accesses(hits+misses)
-system.cpu.l2cache.UpgradeReq_accesses::cpu.data 1790 # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.UpgradeReq_accesses::total 1790 # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data 288320 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 288320 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 977696 # number of ReadCleanReq accesses(hits+misses)
-system.cpu.l2cache.ReadCleanReq_accesses::total 977696 # number of ReadCleanReq accesses(hits+misses)
-system.cpu.l2cache.ReadSharedReq_accesses::cpu.dtb.walker 64572 # number of ReadSharedReq accesses(hits+misses)
-system.cpu.l2cache.ReadSharedReq_accesses::cpu.itb.walker 12011 # number of ReadSharedReq accesses(hits+misses)
-system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 1368375 # number of ReadSharedReq accesses(hits+misses)
-system.cpu.l2cache.ReadSharedReq_accesses::total 1444958 # number of ReadSharedReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.dtb.walker 64572 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.itb.walker 12011 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.inst 977696 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 1656695 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 2710974 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.dtb.walker 64572 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.itb.walker 12011 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 977696 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 1656695 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 2710974 # number of overall (read+write) accesses
-system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.820112 # miss rate for UpgradeReq accesses
-system.cpu.l2cache.UpgradeReq_miss_rate::total 0.820112 # miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.460665 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::total 0.460665 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.016556 # miss rate for ReadCleanReq accesses
-system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.016556 # miss rate for ReadCleanReq accesses
-system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.dtb.walker 0.000991 # miss rate for ReadSharedReq accesses
-system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.itb.walker 0.000416 # miss rate for ReadSharedReq accesses
-system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.026083 # miss rate for ReadSharedReq accesses
-system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.024749 # miss rate for ReadSharedReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.dtb.walker 0.000991 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.itb.walker 0.000416 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.016556 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.101715 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.068155 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.dtb.walker 0.000991 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.itb.walker 0.000416 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.016556 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.101715 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.068155 # miss rate for overall accesses
-system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 41155.653951 # average UpgradeReq miss latency
-system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 41155.653951 # average UpgradeReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 127896.046499 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 127896.046499 # average ReadExReq miss latency
-system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 134278.958423 # average ReadCleanReq miss latency
-system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 134278.958423 # average ReadCleanReq miss latency
-system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.dtb.walker 144554.687500 # average ReadSharedReq miss latency
-system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.itb.walker 133000 # average ReadSharedReq miss latency
-system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 134516.740446 # average ReadSharedReq miss latency
-system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 134534.492883 # average ReadSharedReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.dtb.walker 144554.687500 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.itb.walker 133000 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 134278.958423 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 129298.363312 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 129740.086163 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.dtb.walker 144554.687500 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.itb.walker 133000 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 134278.958423 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 129298.363312 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 129740.086163 # average overall miss latency
+system.cpu.l2cache.overall_misses::cpu.inst 16160 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 168282 # number of overall misses
+system.cpu.l2cache.overall_misses::total 184507 # number of overall misses
+system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 57872000 # number of UpgradeReq miss cycles
+system.cpu.l2cache.UpgradeReq_miss_latency::total 57872000 # number of UpgradeReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 16936777500 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 16936777500 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 2166148500 # number of ReadCleanReq miss cycles
+system.cpu.l2cache.ReadCleanReq_miss_latency::total 2166148500 # number of ReadCleanReq miss cycles
+system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.dtb.walker 8579000 # number of ReadSharedReq miss cycles
+system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.itb.walker 679000 # number of ReadSharedReq miss cycles
+system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 4824922500 # number of ReadSharedReq miss cycles
+system.cpu.l2cache.ReadSharedReq_miss_latency::total 4834180500 # number of ReadSharedReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.dtb.walker 8579000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.itb.walker 679000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 2166148500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 21761700000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 23937106500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.dtb.walker 8579000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.itb.walker 679000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 2166148500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 21761700000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 23937106500 # number of overall miss cycles
+system.cpu.l2cache.WritebackDirty_accesses::writebacks 1582394 # number of WritebackDirty accesses(hits+misses)
+system.cpu.l2cache.WritebackDirty_accesses::total 1582394 # number of WritebackDirty accesses(hits+misses)
+system.cpu.l2cache.WritebackClean_accesses::writebacks 980190 # number of WritebackClean accesses(hits+misses)
+system.cpu.l2cache.WritebackClean_accesses::total 980190 # number of WritebackClean accesses(hits+misses)
+system.cpu.l2cache.UpgradeReq_accesses::cpu.data 1780 # number of UpgradeReq accesses(hits+misses)
+system.cpu.l2cache.UpgradeReq_accesses::total 1780 # number of UpgradeReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 287965 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 287965 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 981775 # number of ReadCleanReq accesses(hits+misses)
+system.cpu.l2cache.ReadCleanReq_accesses::total 981775 # number of ReadCleanReq accesses(hits+misses)
+system.cpu.l2cache.ReadSharedReq_accesses::cpu.dtb.walker 66876 # number of ReadSharedReq accesses(hits+misses)
+system.cpu.l2cache.ReadSharedReq_accesses::cpu.itb.walker 12100 # number of ReadSharedReq accesses(hits+misses)
+system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 1368018 # number of ReadSharedReq accesses(hits+misses)
+system.cpu.l2cache.ReadSharedReq_accesses::total 1446994 # number of ReadSharedReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.dtb.walker 66876 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.itb.walker 12100 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.inst 981775 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 1655983 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 2716734 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.dtb.walker 66876 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.itb.walker 12100 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 981775 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 1655983 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 2716734 # number of overall (read+write) accesses
+system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.807865 # miss rate for UpgradeReq accesses
+system.cpu.l2cache.UpgradeReq_miss_rate::total 0.807865 # miss rate for UpgradeReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.460198 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.460198 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.016460 # miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.016460 # miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.dtb.walker 0.000897 # miss rate for ReadSharedReq accesses
+system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.itb.walker 0.000413 # miss rate for ReadSharedReq accesses
+system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.026141 # miss rate for ReadSharedReq accesses
+system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.024759 # miss rate for ReadSharedReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.dtb.walker 0.000897 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.itb.walker 0.000413 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.016460 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.101621 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.067915 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.dtb.walker 0.000897 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.itb.walker 0.000413 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.016460 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.101621 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.067915 # miss rate for overall accesses
+system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 40244.784423 # average UpgradeReq miss latency
+system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 40244.784423 # average UpgradeReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 127804.480045 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 127804.480045 # average ReadExReq miss latency
+system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 134043.842822 # average ReadCleanReq miss latency
+system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 134043.842822 # average ReadCleanReq miss latency
+system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.dtb.walker 142983.333333 # average ReadSharedReq miss latency
+system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.itb.walker 135800 # average ReadSharedReq miss latency
+system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 134921.352870 # average ReadSharedReq miss latency
+system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 134934.977391 # average ReadSharedReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.dtb.walker 142983.333333 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.itb.walker 135800 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 134043.842822 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 129316.860983 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 129735.492420 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.dtb.walker 142983.333333 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.itb.walker 135800 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 134043.842822 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 129316.860983 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 129735.492420 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -1196,189 +1195,188 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.writebacks::writebacks 102439 # number of writebacks
-system.cpu.l2cache.writebacks::total 102439 # number of writebacks
+system.cpu.l2cache.writebacks::writebacks 102517 # number of writebacks
+system.cpu.l2cache.writebacks::total 102517 # number of writebacks
system.cpu.l2cache.ReadCleanReq_mshr_hits::cpu.inst 3 # number of ReadCleanReq MSHR hits
system.cpu.l2cache.ReadCleanReq_mshr_hits::total 3 # number of ReadCleanReq MSHR hits
-system.cpu.l2cache.ReadSharedReq_mshr_hits::cpu.data 2 # number of ReadSharedReq MSHR hits
-system.cpu.l2cache.ReadSharedReq_mshr_hits::total 2 # number of ReadSharedReq MSHR hits
+system.cpu.l2cache.ReadSharedReq_mshr_hits::cpu.data 1 # number of ReadSharedReq MSHR hits
+system.cpu.l2cache.ReadSharedReq_mshr_hits::total 1 # number of ReadSharedReq MSHR hits
system.cpu.l2cache.demand_mshr_hits::cpu.inst 3 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.demand_mshr_hits::cpu.data 2 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.demand_mshr_hits::total 5 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.demand_mshr_hits::cpu.data 1 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.demand_mshr_hits::total 4 # number of demand (read+write) MSHR hits
system.cpu.l2cache.overall_mshr_hits::cpu.inst 3 # number of overall MSHR hits
-system.cpu.l2cache.overall_mshr_hits::cpu.data 2 # number of overall MSHR hits
-system.cpu.l2cache.overall_mshr_hits::total 5 # number of overall MSHR hits
-system.cpu.l2cache.CleanEvict_mshr_misses::writebacks 9 # number of CleanEvict MSHR misses
-system.cpu.l2cache.CleanEvict_mshr_misses::total 9 # number of CleanEvict MSHR misses
-system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 1468 # number of UpgradeReq MSHR misses
-system.cpu.l2cache.UpgradeReq_mshr_misses::total 1468 # number of UpgradeReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 132819 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::total 132819 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 16184 # number of ReadCleanReq MSHR misses
-system.cpu.l2cache.ReadCleanReq_mshr_misses::total 16184 # number of ReadCleanReq MSHR misses
-system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.dtb.walker 64 # number of ReadSharedReq MSHR misses
+system.cpu.l2cache.overall_mshr_hits::cpu.data 1 # number of overall MSHR hits
+system.cpu.l2cache.overall_mshr_hits::total 4 # number of overall MSHR hits
+system.cpu.l2cache.CleanEvict_mshr_misses::writebacks 7 # number of CleanEvict MSHR misses
+system.cpu.l2cache.CleanEvict_mshr_misses::total 7 # number of CleanEvict MSHR misses
+system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 1438 # number of UpgradeReq MSHR misses
+system.cpu.l2cache.UpgradeReq_mshr_misses::total 1438 # number of UpgradeReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 132521 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 132521 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 16157 # number of ReadCleanReq MSHR misses
+system.cpu.l2cache.ReadCleanReq_mshr_misses::total 16157 # number of ReadCleanReq MSHR misses
+system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.dtb.walker 60 # number of ReadSharedReq MSHR misses
system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.itb.walker 5 # number of ReadSharedReq MSHR misses
-system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 35690 # number of ReadSharedReq MSHR misses
-system.cpu.l2cache.ReadSharedReq_mshr_misses::total 35759 # number of ReadSharedReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.dtb.walker 64 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 35760 # number of ReadSharedReq MSHR misses
+system.cpu.l2cache.ReadSharedReq_mshr_misses::total 35825 # number of ReadSharedReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.dtb.walker 60 # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.itb.walker 5 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 16184 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.data 168509 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 184762 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.dtb.walker 64 # number of overall MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 16157 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 168281 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 184503 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.dtb.walker 60 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.itb.walker 5 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 16184 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.data 168509 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 184762 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 16157 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 168281 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 184503 # number of overall MSHR misses
system.cpu.l2cache.ReadReq_mshr_uncacheable::cpu.data 573460 # number of ReadReq MSHR uncacheable
system.cpu.l2cache.ReadReq_mshr_uncacheable::total 573460 # number of ReadReq MSHR uncacheable
-system.cpu.l2cache.WriteReq_mshr_uncacheable::cpu.data 13902 # number of WriteReq MSHR uncacheable
-system.cpu.l2cache.WriteReq_mshr_uncacheable::total 13902 # number of WriteReq MSHR uncacheable
-system.cpu.l2cache.overall_mshr_uncacheable_misses::cpu.data 587362 # number of overall MSHR uncacheable misses
-system.cpu.l2cache.overall_mshr_uncacheable_misses::total 587362 # number of overall MSHR uncacheable misses
-system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 104998500 # number of UpgradeReq MSHR miss cycles
-system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 104998500 # number of UpgradeReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 15658835000 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 15658835000 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 2011501500 # number of ReadCleanReq MSHR miss cycles
-system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 2011501500 # number of ReadCleanReq MSHR miss cycles
-system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.dtb.walker 8611500 # number of ReadSharedReq MSHR miss cycles
-system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.itb.walker 615000 # number of ReadSharedReq MSHR miss cycles
-system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 4444509500 # number of ReadSharedReq MSHR miss cycles
-system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 4453736000 # number of ReadSharedReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.dtb.walker 8611500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.itb.walker 615000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 2011501500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 20103344500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 22124072500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.dtb.walker 8611500 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.itb.walker 615000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 2011501500 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 20103344500 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 22124072500 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data 90977820000 # number of ReadReq MSHR uncacheable cycles
-system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total 90977820000 # number of ReadReq MSHR uncacheable cycles
-system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::cpu.data 2619013000 # number of WriteReq MSHR uncacheable cycles
-system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::total 2619013000 # number of WriteReq MSHR uncacheable cycles
-system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data 93596833000 # number of overall MSHR uncacheable cycles
-system.cpu.l2cache.overall_mshr_uncacheable_latency::total 93596833000 # number of overall MSHR uncacheable cycles
+system.cpu.l2cache.WriteReq_mshr_uncacheable::cpu.data 13899 # number of WriteReq MSHR uncacheable
+system.cpu.l2cache.WriteReq_mshr_uncacheable::total 13899 # number of WriteReq MSHR uncacheable
+system.cpu.l2cache.overall_mshr_uncacheable_misses::cpu.data 587359 # number of overall MSHR uncacheable misses
+system.cpu.l2cache.overall_mshr_uncacheable_misses::total 587359 # number of overall MSHR uncacheable misses
+system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 102774999 # number of UpgradeReq MSHR miss cycles
+system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 102774999 # number of UpgradeReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 15611567500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 15611567500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 2004346500 # number of ReadCleanReq MSHR miss cycles
+system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 2004346500 # number of ReadCleanReq MSHR miss cycles
+system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.dtb.walker 7979000 # number of ReadSharedReq MSHR miss cycles
+system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.itb.walker 629000 # number of ReadSharedReq MSHR miss cycles
+system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 4468306500 # number of ReadSharedReq MSHR miss cycles
+system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 4476914500 # number of ReadSharedReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.dtb.walker 7979000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.itb.walker 629000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 2004346500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 20079874000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 22092828500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.dtb.walker 7979000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.itb.walker 629000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 2004346500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 20079874000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 22092828500 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data 90946019500 # number of ReadReq MSHR uncacheable cycles
+system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total 90946019500 # number of ReadReq MSHR uncacheable cycles
+system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::cpu.data 2618766000 # number of WriteReq MSHR uncacheable cycles
+system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::total 2618766000 # number of WriteReq MSHR uncacheable cycles
+system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data 93564785500 # number of overall MSHR uncacheable cycles
+system.cpu.l2cache.overall_mshr_uncacheable_latency::total 93564785500 # number of overall MSHR uncacheable cycles
system.cpu.l2cache.CleanEvict_mshr_miss_rate::writebacks inf # mshr miss rate for CleanEvict accesses
system.cpu.l2cache.CleanEvict_mshr_miss_rate::total inf # mshr miss rate for CleanEvict accesses
-system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.820112 # mshr miss rate for UpgradeReq accesses
-system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.820112 # mshr miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.460665 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.460665 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.016553 # mshr miss rate for ReadCleanReq accesses
-system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.016553 # mshr miss rate for ReadCleanReq accesses
-system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.dtb.walker 0.000991 # mshr miss rate for ReadSharedReq accesses
-system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.itb.walker 0.000416 # mshr miss rate for ReadSharedReq accesses
-system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.026082 # mshr miss rate for ReadSharedReq accesses
-system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.024747 # mshr miss rate for ReadSharedReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.dtb.walker 0.000991 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.itb.walker 0.000416 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.016553 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.101714 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.068153 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.dtb.walker 0.000991 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.itb.walker 0.000416 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.016553 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.101714 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.068153 # mshr miss rate for overall accesses
-system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 71524.863760 # average UpgradeReq mshr miss latency
-system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 71524.863760 # average UpgradeReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 117896.046499 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 117896.046499 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 124289.514335 # average ReadCleanReq mshr miss latency
-system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 124289.514335 # average ReadCleanReq mshr miss latency
-system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.dtb.walker 134554.687500 # average ReadSharedReq mshr miss latency
-system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.itb.walker 123000 # average ReadSharedReq mshr miss latency
-system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 124530.947044 # average ReadSharedReq mshr miss latency
-system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 124548.673061 # average ReadSharedReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.dtb.walker 134554.687500 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.itb.walker 123000 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 124289.514335 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 119301.310316 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 119743.629642 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.dtb.walker 134554.687500 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.itb.walker 123000 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 124289.514335 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 119301.310316 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 119743.629642 # average overall mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.data 158647.194225 # average ReadReq mshr uncacheable latency
-system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::total 158647.194225 # average ReadReq mshr uncacheable latency
-system.cpu.l2cache.WriteReq_avg_mshr_uncacheable_latency::cpu.data 188391.094807 # average WriteReq mshr uncacheable latency
-system.cpu.l2cache.WriteReq_avg_mshr_uncacheable_latency::total 188391.094807 # average WriteReq mshr uncacheable latency
-system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::cpu.data 159351.188875 # average overall mshr uncacheable latency
-system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::total 159351.188875 # average overall mshr uncacheable latency
+system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.807865 # mshr miss rate for UpgradeReq accesses
+system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.807865 # mshr miss rate for UpgradeReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.460198 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.460198 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.016457 # mshr miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.016457 # mshr miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.dtb.walker 0.000897 # mshr miss rate for ReadSharedReq accesses
+system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.itb.walker 0.000413 # mshr miss rate for ReadSharedReq accesses
+system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.026140 # mshr miss rate for ReadSharedReq accesses
+system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.024758 # mshr miss rate for ReadSharedReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.dtb.walker 0.000897 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.itb.walker 0.000413 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.016457 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.101620 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.067914 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.dtb.walker 0.000897 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.itb.walker 0.000413 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.016457 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.101620 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.067914 # mshr miss rate for overall accesses
+system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 71470.792072 # average UpgradeReq mshr miss latency
+system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 71470.792072 # average UpgradeReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 117804.480045 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 117804.480045 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 124054.372718 # average ReadCleanReq mshr miss latency
+system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 124054.372718 # average ReadCleanReq mshr miss latency
+system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.dtb.walker 132983.333333 # average ReadSharedReq mshr miss latency
+system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.itb.walker 125800 # average ReadSharedReq mshr miss latency
+system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 124952.642617 # average ReadSharedReq mshr miss latency
+system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 124966.210747 # average ReadSharedReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.dtb.walker 132983.333333 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.itb.walker 125800 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 124054.372718 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 119323.476804 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 119742.380883 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.dtb.walker 132983.333333 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.itb.walker 125800 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 124054.372718 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 119323.476804 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 119742.380883 # average overall mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.data 158591.740488 # average ReadReq mshr uncacheable latency
+system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::total 158591.740488 # average ReadReq mshr uncacheable latency
+system.cpu.l2cache.WriteReq_avg_mshr_uncacheable_latency::cpu.data 188413.986618 # average WriteReq mshr uncacheable latency
+system.cpu.l2cache.WriteReq_avg_mshr_uncacheable_latency::total 188413.986618 # average WriteReq mshr uncacheable latency
+system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::cpu.data 159297.440747 # average overall mshr uncacheable latency
+system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::total 159297.440747 # average overall mshr uncacheable latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.toL2Bus.snoop_filter.tot_requests 5440904 # Total number of requests made to the snoop filter.
-system.cpu.toL2Bus.snoop_filter.hit_single_requests 2708527 # Number of requests hitting in the snoop filter with a single holder of the requested data.
-system.cpu.toL2Bus.snoop_filter.hit_multi_requests 66581 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
-system.cpu.toL2Bus.snoop_filter.tot_snoops 1244 # Total number of snoops made to the snoop filter.
-system.cpu.toL2Bus.snoop_filter.hit_single_snoops 1244 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
+system.cpu.toL2Bus.snoop_filter.tot_requests 5460741 # Total number of requests made to the snoop filter.
+system.cpu.toL2Bus.snoop_filter.hit_single_requests 2718937 # Number of requests hitting in the snoop filter with a single holder of the requested data.
+system.cpu.toL2Bus.snoop_filter.hit_multi_requests 72407 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
+system.cpu.toL2Bus.snoop_filter.tot_snoops 1221 # Total number of snoops made to the snoop filter.
+system.cpu.toL2Bus.snoop_filter.hit_single_snoops 1221 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
system.cpu.toL2Bus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
system.cpu.toL2Bus.trans_dist::ReadReq 573460 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadResp 3006380 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::WriteReq 13902 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::WriteResp 13902 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::WritebackDirty 1732191 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::WritebackClean 976106 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::CleanEvict 117351 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::UpgradeReq 2287 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::UpgradeResp 2287 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExReq 288332 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExResp 288332 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadCleanReq 977836 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadSharedReq 1455618 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::MessageReq 1647 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::BadAddressError 4 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadResp 3016607 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::WriteReq 13899 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::WriteResp 13899 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::WritebackDirty 1731587 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::WritebackClean 980190 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::CleanEvict 117679 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::UpgradeReq 2259 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::UpgradeResp 2259 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExReq 287973 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExResp 287973 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadCleanReq 981903 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadSharedReq 1461779 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::MessageReq 1645 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::BadAddressError 9 # Transaction distribution
system.cpu.toL2Bus.trans_dist::InvalidateReq 46720 # Transaction distribution
-system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 2931638 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 6148755 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count_system.cpu.itb_walker_cache.mem_side::system.cpu.l2cache.cpu_side 31077 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count_system.cpu.dtb_walker_cache.mem_side::system.cpu.l2cache.cpu_side 165763 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count::total 9277233 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 125043328 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 207521115 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size_system.cpu.itb_walker_cache.mem_side::system.cpu.l2cache.cpu_side 938048 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size_system.cpu.dtb_walker_cache.mem_side::system.cpu.l2cache.cpu_side 5501056 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size::total 339003547 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.snoops 219501 # Total snoops (count)
-system.cpu.toL2Bus.snoop_fanout::samples 3519248 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::mean 0.019893 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::stdev 0.161869 # Request fanout histogram
+system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 2943868 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 6146532 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count_system.cpu.itb_walker_cache.mem_side::system.cpu.l2cache.cpu_side 31429 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count_system.cpu.dtb_walker_cache.mem_side::system.cpu.l2cache.cpu_side 174582 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count::total 9296411 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 125565760 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 207412623 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.itb_walker_cache.mem_side::system.cpu.l2cache.cpu_side 951488 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.dtb_walker_cache.mem_side::system.cpu.l2cache.cpu_side 5659456 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size::total 339589327 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.snoops 223808 # Total snoops (count)
+system.cpu.toL2Bus.snoop_fanout::samples 3529303 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::mean 0.021448 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::stdev 0.165576 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::0 3461036 98.35% 98.35% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::1 46415 1.32% 99.66% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::2 11797 0.34% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::0 3464951 98.18% 98.18% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::1 53009 1.50% 99.68% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::2 11343 0.32% 100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::3 0 0.00% 100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::4 0 0.00% 100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::min_value 0 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::max_value 2 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::total 3519248 # Request fanout histogram
-system.cpu.toL2Bus.reqLayer0.occupancy 5581428473 # Layer occupancy (ticks)
+system.cpu.toL2Bus.snoop_fanout::total 3529303 # Request fanout histogram
+system.cpu.toL2Bus.reqLayer0.occupancy 5594725985 # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization 0.1 # Layer utilization (%)
-system.cpu.toL2Bus.snoopLayer0.occupancy 673784 # Layer occupancy (ticks)
+system.cpu.toL2Bus.snoopLayer0.occupancy 671790 # Layer occupancy (ticks)
system.cpu.toL2Bus.snoopLayer0.utilization 0.0 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer0.occupancy 1468574841 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.occupancy 1474740212 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer1.occupancy 3067922715 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer1.occupancy 3066745270 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization 0.1 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer2.occupancy 21677471 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer2.occupancy 21763478 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer2.utilization 0.0 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer3.occupancy 106983360 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer3.occupancy 116728873 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer3.utilization 0.0 # Layer utilization (%)
-system.iobus.trans_dist::ReadReq 212021 # Transaction distribution
-system.iobus.trans_dist::ReadResp 212021 # Transaction distribution
+system.iobus.trans_dist::ReadReq 212016 # Transaction distribution
+system.iobus.trans_dist::ReadResp 212016 # Transaction distribution
system.iobus.trans_dist::WriteReq 57726 # Transaction distribution
system.iobus.trans_dist::WriteResp 57726 # Transaction distribution
-system.iobus.trans_dist::MessageReq 1647 # Transaction distribution
-system.iobus.trans_dist::MessageResp 1647 # Transaction distribution
+system.iobus.trans_dist::MessageReq 1645 # Transaction distribution
+system.iobus.trans_dist::MessageResp 1645 # Transaction distribution
system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.cmos.pio 44 # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.dma1.pio 6 # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.ide.pio 11088 # Packet count per connected master and slave (bytes)
-system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.ide-pciconf 180 # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.keyboard.pio 1364 # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.pic1.pio 86 # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.pic2.pio 54 # Packet count per connected master and slave (bytes)
@@ -1392,17 +1390,16 @@ system.iobus.pkt_count_system.bridge.master::system.pc.fake_com_2.pio
system.iobus.pkt_count_system.bridge.master::system.pc.fake_com_3.pio 12 # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.pc.fake_com_4.pio 12 # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.pc.fake_floppy.pio 10 # Packet count per connected master and slave (bytes)
-system.iobus.pkt_count_system.bridge.master::system.pc.pciconfig.pio 2128 # Packet count per connected master and slave (bytes)
+system.iobus.pkt_count_system.bridge.master::system.pc.pci_host.pio 2308 # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::total 444236 # Packet count per connected master and slave (bytes)
-system.iobus.pkt_count_system.pc.south_bridge.ide.dma::system.iocache.cpu_side 95258 # Packet count per connected master and slave (bytes)
-system.iobus.pkt_count_system.pc.south_bridge.ide.dma::total 95258 # Packet count per connected master and slave (bytes)
-system.iobus.pkt_count_system.pc.south_bridge.io_apic.int_master::system.apicbridge.slave 3294 # Packet count per connected master and slave (bytes)
-system.iobus.pkt_count_system.pc.south_bridge.io_apic.int_master::total 3294 # Packet count per connected master and slave (bytes)
-system.iobus.pkt_count::total 542788 # Packet count per connected master and slave (bytes)
+system.iobus.pkt_count_system.pc.south_bridge.ide.dma::system.iocache.cpu_side 95248 # Packet count per connected master and slave (bytes)
+system.iobus.pkt_count_system.pc.south_bridge.ide.dma::total 95248 # Packet count per connected master and slave (bytes)
+system.iobus.pkt_count_system.pc.south_bridge.io_apic.int_master::system.apicbridge.slave 3290 # Packet count per connected master and slave (bytes)
+system.iobus.pkt_count_system.pc.south_bridge.io_apic.int_master::total 3290 # Packet count per connected master and slave (bytes)
+system.iobus.pkt_count::total 542774 # Packet count per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.pc.south_bridge.cmos.pio 22 # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.pc.south_bridge.dma1.pio 3 # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.pc.south_bridge.ide.pio 6686 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.pkt_size_system.bridge.master::system.pc.south_bridge.ide-pciconf 221 # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.pc.south_bridge.keyboard.pio 682 # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.pc.south_bridge.pic1.pio 43 # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.pc.south_bridge.pic2.pio 27 # Cumulative packet size per connected master and slave (bytes)
@@ -1416,97 +1413,95 @@ system.iobus.pkt_size_system.bridge.master::system.pc.fake_com_2.pio
system.iobus.pkt_size_system.bridge.master::system.pc.fake_com_3.pio 6 # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.pc.fake_com_4.pio 6 # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.pc.fake_floppy.pio 5 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.pkt_size_system.bridge.master::system.pc.pciconfig.pio 4256 # Cumulative packet size per connected master and slave (bytes)
+system.iobus.pkt_size_system.bridge.master::system.pc.pci_host.pio 4477 # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::total 228398 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.pkt_size_system.pc.south_bridge.ide.dma::system.iocache.cpu_side 3027816 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.pkt_size_system.pc.south_bridge.ide.dma::total 3027816 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.pkt_size_system.pc.south_bridge.io_apic.int_master::system.apicbridge.slave 6588 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.pkt_size_system.pc.south_bridge.io_apic.int_master::total 6588 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.pkt_size::total 3262802 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.reqLayer0.occupancy 3986144 # Layer occupancy (ticks)
+system.iobus.pkt_size_system.pc.south_bridge.ide.dma::system.iocache.cpu_side 3027776 # Cumulative packet size per connected master and slave (bytes)
+system.iobus.pkt_size_system.pc.south_bridge.ide.dma::total 3027776 # Cumulative packet size per connected master and slave (bytes)
+system.iobus.pkt_size_system.pc.south_bridge.io_apic.int_master::system.apicbridge.slave 6580 # Cumulative packet size per connected master and slave (bytes)
+system.iobus.pkt_size_system.pc.south_bridge.io_apic.int_master::total 6580 # Cumulative packet size per connected master and slave (bytes)
+system.iobus.pkt_size::total 3262754 # Cumulative packet size per connected master and slave (bytes)
+system.iobus.reqLayer0.occupancy 3980596 # Layer occupancy (ticks)
system.iobus.reqLayer0.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer1.occupancy 43000 # Layer occupancy (ticks)
+system.iobus.reqLayer1.occupancy 42500 # Layer occupancy (ticks)
system.iobus.reqLayer1.utilization 0.0 # Layer utilization (%)
system.iobus.reqLayer2.occupancy 6500 # Layer occupancy (ticks)
system.iobus.reqLayer2.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer3.occupancy 10452000 # Layer occupancy (ticks)
+system.iobus.reqLayer3.occupancy 10514500 # Layer occupancy (ticks)
system.iobus.reqLayer3.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer4.occupancy 146500 # Layer occupancy (ticks)
+system.iobus.reqLayer4.occupancy 1031500 # Layer occupancy (ticks)
system.iobus.reqLayer4.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer5.occupancy 1029000 # Layer occupancy (ticks)
+system.iobus.reqLayer5.occupancy 92000 # Layer occupancy (ticks)
system.iobus.reqLayer5.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer6.occupancy 94000 # Layer occupancy (ticks)
+system.iobus.reqLayer6.occupancy 59000 # Layer occupancy (ticks)
system.iobus.reqLayer6.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer7.occupancy 58500 # Layer occupancy (ticks)
+system.iobus.reqLayer7.occupancy 32500 # Layer occupancy (ticks)
system.iobus.reqLayer7.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer8.occupancy 32500 # Layer occupancy (ticks)
+system.iobus.reqLayer8.occupancy 300003000 # Layer occupancy (ticks)
system.iobus.reqLayer8.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer9.occupancy 300003000 # Layer occupancy (ticks)
+system.iobus.reqLayer9.occupancy 1175500 # Layer occupancy (ticks)
system.iobus.reqLayer9.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer10.occupancy 1174500 # Layer occupancy (ticks)
+system.iobus.reqLayer10.occupancy 212500 # Layer occupancy (ticks)
system.iobus.reqLayer10.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer11.occupancy 212500 # Layer occupancy (ticks)
-system.iobus.reqLayer11.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer13.occupancy 2000 # Layer occupancy (ticks)
+system.iobus.reqLayer12.occupancy 2000 # Layer occupancy (ticks)
+system.iobus.reqLayer12.utilization 0.0 # Layer utilization (%)
+system.iobus.reqLayer13.occupancy 24561500 # Layer occupancy (ticks)
system.iobus.reqLayer13.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer14.occupancy 24568000 # Layer occupancy (ticks)
+system.iobus.reqLayer14.occupancy 10000 # Layer occupancy (ticks)
system.iobus.reqLayer14.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer15.occupancy 10500 # Layer occupancy (ticks)
+system.iobus.reqLayer15.occupancy 10000 # Layer occupancy (ticks)
system.iobus.reqLayer15.utilization 0.0 # Layer utilization (%)
system.iobus.reqLayer16.occupancy 10000 # Layer occupancy (ticks)
system.iobus.reqLayer16.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer17.occupancy 10000 # Layer occupancy (ticks)
+system.iobus.reqLayer17.occupancy 12000 # Layer occupancy (ticks)
system.iobus.reqLayer17.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer18.occupancy 11500 # Layer occupancy (ticks)
+system.iobus.reqLayer18.occupancy 241121329 # Layer occupancy (ticks)
system.iobus.reqLayer18.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer19.occupancy 241169809 # Layer occupancy (ticks)
+system.iobus.reqLayer19.occupancy 1231500 # Layer occupancy (ticks)
system.iobus.reqLayer19.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer20.occupancy 1085500 # Layer occupancy (ticks)
-system.iobus.reqLayer20.utilization 0.0 # Layer utilization (%)
system.iobus.respLayer0.occupancy 433230000 # Layer occupancy (ticks)
system.iobus.respLayer0.utilization 0.0 # Layer utilization (%)
-system.iobus.respLayer1.occupancy 50170000 # Layer occupancy (ticks)
+system.iobus.respLayer1.occupancy 50160000 # Layer occupancy (ticks)
system.iobus.respLayer1.utilization 0.0 # Layer utilization (%)
-system.iobus.respLayer2.occupancy 1647000 # Layer occupancy (ticks)
+system.iobus.respLayer2.occupancy 1645000 # Layer occupancy (ticks)
system.iobus.respLayer2.utilization 0.0 # Layer utilization (%)
-system.iocache.tags.replacements 47574 # number of replacements
-system.iocache.tags.tagsinuse 0.140717 # Cycle average of tags in use
+system.iocache.tags.replacements 47569 # number of replacements
+system.iocache.tags.tagsinuse 0.116025 # Cycle average of tags in use
system.iocache.tags.total_refs 0 # Total number of references to valid blocks.
-system.iocache.tags.sampled_refs 47590 # Sample count of references to valid blocks.
+system.iocache.tags.sampled_refs 47585 # Sample count of references to valid blocks.
system.iocache.tags.avg_refs 0 # Average number of references to valid blocks.
-system.iocache.tags.warmup_cycle 4999394542000 # Cycle when the warmup percentage was hit.
-system.iocache.tags.occ_blocks::pc.south_bridge.ide 0.140717 # Average occupied blocks per requestor
-system.iocache.tags.occ_percent::pc.south_bridge.ide 0.008795 # Average percentage of cache occupancy
-system.iocache.tags.occ_percent::total 0.008795 # Average percentage of cache occupancy
+system.iocache.tags.warmup_cycle 4999365177000 # Cycle when the warmup percentage was hit.
+system.iocache.tags.occ_blocks::pc.south_bridge.ide 0.116025 # Average occupied blocks per requestor
+system.iocache.tags.occ_percent::pc.south_bridge.ide 0.007252 # Average percentage of cache occupancy
+system.iocache.tags.occ_percent::total 0.007252 # Average percentage of cache occupancy
system.iocache.tags.occ_task_id_blocks::1023 16 # Occupied blocks per task id
system.iocache.tags.age_task_id_blocks_1023::2 16 # Occupied blocks per task id
system.iocache.tags.occ_task_id_percent::1023 1 # Percentage of cache occupancy per task id
-system.iocache.tags.tag_accesses 428661 # Number of tag accesses
-system.iocache.tags.data_accesses 428661 # Number of data accesses
-system.iocache.ReadReq_misses::pc.south_bridge.ide 909 # number of ReadReq misses
-system.iocache.ReadReq_misses::total 909 # number of ReadReq misses
+system.iocache.tags.tag_accesses 428616 # Number of tag accesses
+system.iocache.tags.data_accesses 428616 # Number of data accesses
+system.iocache.ReadReq_misses::pc.south_bridge.ide 904 # number of ReadReq misses
+system.iocache.ReadReq_misses::total 904 # number of ReadReq misses
system.iocache.WriteLineReq_misses::pc.south_bridge.ide 46720 # number of WriteLineReq misses
system.iocache.WriteLineReq_misses::total 46720 # number of WriteLineReq misses
-system.iocache.demand_misses::pc.south_bridge.ide 909 # number of demand (read+write) misses
-system.iocache.demand_misses::total 909 # number of demand (read+write) misses
-system.iocache.overall_misses::pc.south_bridge.ide 909 # number of overall misses
-system.iocache.overall_misses::total 909 # number of overall misses
-system.iocache.ReadReq_miss_latency::pc.south_bridge.ide 147582673 # number of ReadReq miss cycles
-system.iocache.ReadReq_miss_latency::total 147582673 # number of ReadReq miss cycles
-system.iocache.WriteLineReq_miss_latency::pc.south_bridge.ide 6073068136 # number of WriteLineReq miss cycles
-system.iocache.WriteLineReq_miss_latency::total 6073068136 # number of WriteLineReq miss cycles
-system.iocache.demand_miss_latency::pc.south_bridge.ide 147582673 # number of demand (read+write) miss cycles
-system.iocache.demand_miss_latency::total 147582673 # number of demand (read+write) miss cycles
-system.iocache.overall_miss_latency::pc.south_bridge.ide 147582673 # number of overall miss cycles
-system.iocache.overall_miss_latency::total 147582673 # number of overall miss cycles
-system.iocache.ReadReq_accesses::pc.south_bridge.ide 909 # number of ReadReq accesses(hits+misses)
-system.iocache.ReadReq_accesses::total 909 # number of ReadReq accesses(hits+misses)
+system.iocache.demand_misses::pc.south_bridge.ide 904 # number of demand (read+write) misses
+system.iocache.demand_misses::total 904 # number of demand (read+write) misses
+system.iocache.overall_misses::pc.south_bridge.ide 904 # number of overall misses
+system.iocache.overall_misses::total 904 # number of overall misses
+system.iocache.ReadReq_miss_latency::pc.south_bridge.ide 145501183 # number of ReadReq miss cycles
+system.iocache.ReadReq_miss_latency::total 145501183 # number of ReadReq miss cycles
+system.iocache.WriteLineReq_miss_latency::pc.south_bridge.ide 6077027146 # number of WriteLineReq miss cycles
+system.iocache.WriteLineReq_miss_latency::total 6077027146 # number of WriteLineReq miss cycles
+system.iocache.demand_miss_latency::pc.south_bridge.ide 145501183 # number of demand (read+write) miss cycles
+system.iocache.demand_miss_latency::total 145501183 # number of demand (read+write) miss cycles
+system.iocache.overall_miss_latency::pc.south_bridge.ide 145501183 # number of overall miss cycles
+system.iocache.overall_miss_latency::total 145501183 # number of overall miss cycles
+system.iocache.ReadReq_accesses::pc.south_bridge.ide 904 # number of ReadReq accesses(hits+misses)
+system.iocache.ReadReq_accesses::total 904 # number of ReadReq accesses(hits+misses)
system.iocache.WriteLineReq_accesses::pc.south_bridge.ide 46720 # number of WriteLineReq accesses(hits+misses)
system.iocache.WriteLineReq_accesses::total 46720 # number of WriteLineReq accesses(hits+misses)
-system.iocache.demand_accesses::pc.south_bridge.ide 909 # number of demand (read+write) accesses
-system.iocache.demand_accesses::total 909 # number of demand (read+write) accesses
-system.iocache.overall_accesses::pc.south_bridge.ide 909 # number of overall (read+write) accesses
-system.iocache.overall_accesses::total 909 # number of overall (read+write) accesses
+system.iocache.demand_accesses::pc.south_bridge.ide 904 # number of demand (read+write) accesses
+system.iocache.demand_accesses::total 904 # number of demand (read+write) accesses
+system.iocache.overall_accesses::pc.south_bridge.ide 904 # number of overall (read+write) accesses
+system.iocache.overall_accesses::total 904 # number of overall (read+write) accesses
system.iocache.ReadReq_miss_rate::pc.south_bridge.ide 1 # miss rate for ReadReq accesses
system.iocache.ReadReq_miss_rate::total 1 # miss rate for ReadReq accesses
system.iocache.WriteLineReq_miss_rate::pc.south_bridge.ide 1 # miss rate for WriteLineReq accesses
@@ -1515,40 +1510,40 @@ system.iocache.demand_miss_rate::pc.south_bridge.ide 1
system.iocache.demand_miss_rate::total 1 # miss rate for demand accesses
system.iocache.overall_miss_rate::pc.south_bridge.ide 1 # miss rate for overall accesses
system.iocache.overall_miss_rate::total 1 # miss rate for overall accesses
-system.iocache.ReadReq_avg_miss_latency::pc.south_bridge.ide 162357.176018 # average ReadReq miss latency
-system.iocache.ReadReq_avg_miss_latency::total 162357.176018 # average ReadReq miss latency
-system.iocache.WriteLineReq_avg_miss_latency::pc.south_bridge.ide 129988.615925 # average WriteLineReq miss latency
-system.iocache.WriteLineReq_avg_miss_latency::total 129988.615925 # average WriteLineReq miss latency
-system.iocache.demand_avg_miss_latency::pc.south_bridge.ide 162357.176018 # average overall miss latency
-system.iocache.demand_avg_miss_latency::total 162357.176018 # average overall miss latency
-system.iocache.overall_avg_miss_latency::pc.south_bridge.ide 162357.176018 # average overall miss latency
-system.iocache.overall_avg_miss_latency::total 162357.176018 # average overall miss latency
-system.iocache.blocked_cycles::no_mshrs 921 # number of cycles access was blocked
+system.iocache.ReadReq_avg_miss_latency::pc.south_bridge.ide 160952.636062 # average ReadReq miss latency
+system.iocache.ReadReq_avg_miss_latency::total 160952.636062 # average ReadReq miss latency
+system.iocache.WriteLineReq_avg_miss_latency::pc.south_bridge.ide 130073.355009 # average WriteLineReq miss latency
+system.iocache.WriteLineReq_avg_miss_latency::total 130073.355009 # average WriteLineReq miss latency
+system.iocache.demand_avg_miss_latency::pc.south_bridge.ide 160952.636062 # average overall miss latency
+system.iocache.demand_avg_miss_latency::total 160952.636062 # average overall miss latency
+system.iocache.overall_avg_miss_latency::pc.south_bridge.ide 160952.636062 # average overall miss latency
+system.iocache.overall_avg_miss_latency::total 160952.636062 # average overall miss latency
+system.iocache.blocked_cycles::no_mshrs 1232 # number of cycles access was blocked
system.iocache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.iocache.blocked::no_mshrs 104 # number of cycles access was blocked
+system.iocache.blocked::no_mshrs 114 # number of cycles access was blocked
system.iocache.blocked::no_targets 0 # number of cycles access was blocked
-system.iocache.avg_blocked_cycles::no_mshrs 8.855769 # average number of cycles each access was blocked
+system.iocache.avg_blocked_cycles::no_mshrs 10.807018 # average number of cycles each access was blocked
system.iocache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.iocache.fast_writes 0 # number of fast writes performed
system.iocache.cache_copies 0 # number of cache copies performed
system.iocache.writebacks::writebacks 46667 # number of writebacks
system.iocache.writebacks::total 46667 # number of writebacks
-system.iocache.ReadReq_mshr_misses::pc.south_bridge.ide 909 # number of ReadReq MSHR misses
-system.iocache.ReadReq_mshr_misses::total 909 # number of ReadReq MSHR misses
+system.iocache.ReadReq_mshr_misses::pc.south_bridge.ide 904 # number of ReadReq MSHR misses
+system.iocache.ReadReq_mshr_misses::total 904 # number of ReadReq MSHR misses
system.iocache.WriteLineReq_mshr_misses::pc.south_bridge.ide 46720 # number of WriteLineReq MSHR misses
system.iocache.WriteLineReq_mshr_misses::total 46720 # number of WriteLineReq MSHR misses
-system.iocache.demand_mshr_misses::pc.south_bridge.ide 909 # number of demand (read+write) MSHR misses
-system.iocache.demand_mshr_misses::total 909 # number of demand (read+write) MSHR misses
-system.iocache.overall_mshr_misses::pc.south_bridge.ide 909 # number of overall MSHR misses
-system.iocache.overall_mshr_misses::total 909 # number of overall MSHR misses
-system.iocache.ReadReq_mshr_miss_latency::pc.south_bridge.ide 102132673 # number of ReadReq MSHR miss cycles
-system.iocache.ReadReq_mshr_miss_latency::total 102132673 # number of ReadReq MSHR miss cycles
-system.iocache.WriteLineReq_mshr_miss_latency::pc.south_bridge.ide 3737068136 # number of WriteLineReq MSHR miss cycles
-system.iocache.WriteLineReq_mshr_miss_latency::total 3737068136 # number of WriteLineReq MSHR miss cycles
-system.iocache.demand_mshr_miss_latency::pc.south_bridge.ide 102132673 # number of demand (read+write) MSHR miss cycles
-system.iocache.demand_mshr_miss_latency::total 102132673 # number of demand (read+write) MSHR miss cycles
-system.iocache.overall_mshr_miss_latency::pc.south_bridge.ide 102132673 # number of overall MSHR miss cycles
-system.iocache.overall_mshr_miss_latency::total 102132673 # number of overall MSHR miss cycles
+system.iocache.demand_mshr_misses::pc.south_bridge.ide 904 # number of demand (read+write) MSHR misses
+system.iocache.demand_mshr_misses::total 904 # number of demand (read+write) MSHR misses
+system.iocache.overall_mshr_misses::pc.south_bridge.ide 904 # number of overall MSHR misses
+system.iocache.overall_mshr_misses::total 904 # number of overall MSHR misses
+system.iocache.ReadReq_mshr_miss_latency::pc.south_bridge.ide 100301183 # number of ReadReq MSHR miss cycles
+system.iocache.ReadReq_mshr_miss_latency::total 100301183 # number of ReadReq MSHR miss cycles
+system.iocache.WriteLineReq_mshr_miss_latency::pc.south_bridge.ide 3741027146 # number of WriteLineReq MSHR miss cycles
+system.iocache.WriteLineReq_mshr_miss_latency::total 3741027146 # number of WriteLineReq MSHR miss cycles
+system.iocache.demand_mshr_miss_latency::pc.south_bridge.ide 100301183 # number of demand (read+write) MSHR miss cycles
+system.iocache.demand_mshr_miss_latency::total 100301183 # number of demand (read+write) MSHR miss cycles
+system.iocache.overall_mshr_miss_latency::pc.south_bridge.ide 100301183 # number of overall MSHR miss cycles
+system.iocache.overall_mshr_miss_latency::total 100301183 # number of overall MSHR miss cycles
system.iocache.ReadReq_mshr_miss_rate::pc.south_bridge.ide 1 # mshr miss rate for ReadReq accesses
system.iocache.ReadReq_mshr_miss_rate::total 1 # mshr miss rate for ReadReq accesses
system.iocache.WriteLineReq_mshr_miss_rate::pc.south_bridge.ide 1 # mshr miss rate for WriteLineReq accesses
@@ -1557,81 +1552,81 @@ system.iocache.demand_mshr_miss_rate::pc.south_bridge.ide 1
system.iocache.demand_mshr_miss_rate::total 1 # mshr miss rate for demand accesses
system.iocache.overall_mshr_miss_rate::pc.south_bridge.ide 1 # mshr miss rate for overall accesses
system.iocache.overall_mshr_miss_rate::total 1 # mshr miss rate for overall accesses
-system.iocache.ReadReq_avg_mshr_miss_latency::pc.south_bridge.ide 112357.176018 # average ReadReq mshr miss latency
-system.iocache.ReadReq_avg_mshr_miss_latency::total 112357.176018 # average ReadReq mshr miss latency
-system.iocache.WriteLineReq_avg_mshr_miss_latency::pc.south_bridge.ide 79988.615925 # average WriteLineReq mshr miss latency
-system.iocache.WriteLineReq_avg_mshr_miss_latency::total 79988.615925 # average WriteLineReq mshr miss latency
-system.iocache.demand_avg_mshr_miss_latency::pc.south_bridge.ide 112357.176018 # average overall mshr miss latency
-system.iocache.demand_avg_mshr_miss_latency::total 112357.176018 # average overall mshr miss latency
-system.iocache.overall_avg_mshr_miss_latency::pc.south_bridge.ide 112357.176018 # average overall mshr miss latency
-system.iocache.overall_avg_mshr_miss_latency::total 112357.176018 # average overall mshr miss latency
+system.iocache.ReadReq_avg_mshr_miss_latency::pc.south_bridge.ide 110952.636062 # average ReadReq mshr miss latency
+system.iocache.ReadReq_avg_mshr_miss_latency::total 110952.636062 # average ReadReq mshr miss latency
+system.iocache.WriteLineReq_avg_mshr_miss_latency::pc.south_bridge.ide 80073.355009 # average WriteLineReq mshr miss latency
+system.iocache.WriteLineReq_avg_mshr_miss_latency::total 80073.355009 # average WriteLineReq mshr miss latency
+system.iocache.demand_avg_mshr_miss_latency::pc.south_bridge.ide 110952.636062 # average overall mshr miss latency
+system.iocache.demand_avg_mshr_miss_latency::total 110952.636062 # average overall mshr miss latency
+system.iocache.overall_avg_mshr_miss_latency::pc.south_bridge.ide 110952.636062 # average overall mshr miss latency
+system.iocache.overall_avg_mshr_miss_latency::total 110952.636062 # average overall mshr miss latency
system.iocache.no_allocate_misses 0 # Number of misses that were no-allocate
system.membus.trans_dist::ReadReq 573460 # Transaction distribution
-system.membus.trans_dist::ReadResp 626308 # Transaction distribution
-system.membus.trans_dist::WriteReq 13902 # Transaction distribution
-system.membus.trans_dist::WriteResp 13902 # Transaction distribution
-system.membus.trans_dist::WritebackDirty 149106 # Transaction distribution
-system.membus.trans_dist::CleanEvict 9689 # Transaction distribution
-system.membus.trans_dist::UpgradeReq 2235 # Transaction distribution
-system.membus.trans_dist::UpgradeResp 1738 # Transaction distribution
-system.membus.trans_dist::ReadExReq 132555 # Transaction distribution
-system.membus.trans_dist::ReadExResp 132549 # Transaction distribution
-system.membus.trans_dist::ReadSharedReq 52852 # Transaction distribution
-system.membus.trans_dist::MessageReq 1647 # Transaction distribution
-system.membus.trans_dist::MessageResp 1647 # Transaction distribution
-system.membus.trans_dist::BadAddressError 4 # Transaction distribution
+system.membus.trans_dist::ReadResp 626337 # Transaction distribution
+system.membus.trans_dist::WriteReq 13899 # Transaction distribution
+system.membus.trans_dist::WriteResp 13899 # Transaction distribution
+system.membus.trans_dist::WritebackDirty 149184 # Transaction distribution
+system.membus.trans_dist::CleanEvict 9829 # Transaction distribution
+system.membus.trans_dist::UpgradeReq 2188 # Transaction distribution
+system.membus.trans_dist::UpgradeResp 1709 # Transaction distribution
+system.membus.trans_dist::ReadExReq 132252 # Transaction distribution
+system.membus.trans_dist::ReadExResp 132250 # Transaction distribution
+system.membus.trans_dist::ReadSharedReq 52886 # Transaction distribution
+system.membus.trans_dist::MessageReq 1645 # Transaction distribution
+system.membus.trans_dist::MessageResp 1645 # Transaction distribution
+system.membus.trans_dist::BadAddressError 9 # Transaction distribution
system.membus.trans_dist::InvalidateReq 46720 # Transaction distribution
system.membus.trans_dist::InvalidateResp 46720 # Transaction distribution
-system.membus.pkt_count_system.apicbridge.master::system.cpu.interrupts.int_slave 3294 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count_system.apicbridge.master::total 3294 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.apicbridge.master::system.cpu.interrupts.int_slave 3290 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.apicbridge.master::total 3290 # Packet count per connected master and slave (bytes)
system.membus.pkt_count_system.cpu.l2cache.mem_side::system.bridge.slave 444236 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count_system.cpu.l2cache.mem_side::system.cpu.interrupts.pio 730488 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 484041 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count_system.cpu.l2cache.mem_side::system.membus.badaddr_responder.pio 8 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count_system.cpu.l2cache.mem_side::total 1658773 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count_system.iocache.mem_side::system.physmem.port 141815 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count_system.iocache.mem_side::total 141815 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count::total 1803882 # Packet count per connected master and slave (bytes)
-system.membus.pkt_size_system.apicbridge.master::system.cpu.interrupts.int_slave 6588 # Cumulative packet size per connected master and slave (bytes)
-system.membus.pkt_size_system.apicbridge.master::total 6588 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_count_system.cpu.l2cache.mem_side::system.cpu.interrupts.pio 730482 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 483648 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.cpu.l2cache.mem_side::system.membus.badaddr_responder.pio 18 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.cpu.l2cache.mem_side::total 1658384 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.iocache.mem_side::system.physmem.port 141810 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.iocache.mem_side::total 141810 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 1803484 # Packet count per connected master and slave (bytes)
+system.membus.pkt_size_system.apicbridge.master::system.cpu.interrupts.int_slave 6580 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size_system.apicbridge.master::total 6580 # Cumulative packet size per connected master and slave (bytes)
system.membus.pkt_size_system.cpu.l2cache.mem_side::system.bridge.slave 228398 # Cumulative packet size per connected master and slave (bytes)
-system.membus.pkt_size_system.cpu.l2cache.mem_side::system.cpu.interrupts.pio 1460973 # Cumulative packet size per connected master and slave (bytes)
-system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 18320640 # Cumulative packet size per connected master and slave (bytes)
-system.membus.pkt_size_system.cpu.l2cache.mem_side::total 20010011 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.l2cache.mem_side::system.cpu.interrupts.pio 1460961 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 18308608 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.l2cache.mem_side::total 19997967 # Cumulative packet size per connected master and slave (bytes)
system.membus.pkt_size_system.iocache.mem_side::system.physmem.port 3015040 # Cumulative packet size per connected master and slave (bytes)
system.membus.pkt_size_system.iocache.mem_side::total 3015040 # Cumulative packet size per connected master and slave (bytes)
-system.membus.pkt_size::total 23031639 # Cumulative packet size per connected master and slave (bytes)
-system.membus.snoops 1655 # Total snoops (count)
-system.membus.snoop_fanout::samples 982723 # Request fanout histogram
-system.membus.snoop_fanout::mean 1.001676 # Request fanout histogram
-system.membus.snoop_fanout::stdev 0.040904 # Request fanout histogram
+system.membus.pkt_size::total 23019587 # Cumulative packet size per connected master and slave (bytes)
+system.membus.snoops 1629 # Total snoops (count)
+system.membus.snoop_fanout::samples 982619 # Request fanout histogram
+system.membus.snoop_fanout::mean 1.001674 # Request fanout histogram
+system.membus.snoop_fanout::stdev 0.040881 # Request fanout histogram
system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
system.membus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
-system.membus.snoop_fanout::1 981076 99.83% 99.83% # Request fanout histogram
-system.membus.snoop_fanout::2 1647 0.17% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::1 980974 99.83% 99.83% # Request fanout histogram
+system.membus.snoop_fanout::2 1645 0.17% 100.00% # Request fanout histogram
system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
system.membus.snoop_fanout::min_value 1 # Request fanout histogram
system.membus.snoop_fanout::max_value 2 # Request fanout histogram
-system.membus.snoop_fanout::total 982723 # Request fanout histogram
-system.membus.reqLayer0.occupancy 338949500 # Layer occupancy (ticks)
+system.membus.snoop_fanout::total 982619 # Request fanout histogram
+system.membus.reqLayer0.occupancy 339006500 # Layer occupancy (ticks)
system.membus.reqLayer0.utilization 0.0 # Layer utilization (%)
-system.membus.reqLayer1.occupancy 369068500 # Layer occupancy (ticks)
+system.membus.reqLayer1.occupancy 369115500 # Layer occupancy (ticks)
system.membus.reqLayer1.utilization 0.0 # Layer utilization (%)
-system.membus.reqLayer2.occupancy 3985856 # Layer occupancy (ticks)
+system.membus.reqLayer2.occupancy 3980404 # Layer occupancy (ticks)
system.membus.reqLayer2.utilization 0.0 # Layer utilization (%)
-system.membus.reqLayer3.occupancy 1013663510 # Layer occupancy (ticks)
+system.membus.reqLayer3.occupancy 1013900787 # Layer occupancy (ticks)
system.membus.reqLayer3.utilization 0.0 # Layer utilization (%)
-system.membus.reqLayer4.occupancy 5500 # Layer occupancy (ticks)
+system.membus.reqLayer4.occupancy 12000 # Layer occupancy (ticks)
system.membus.reqLayer4.utilization 0.0 # Layer utilization (%)
-system.membus.respLayer0.occupancy 2338856 # Layer occupancy (ticks)
+system.membus.respLayer0.occupancy 2335404 # Layer occupancy (ticks)
system.membus.respLayer0.utilization 0.0 # Layer utilization (%)
-system.membus.respLayer2.occupancy 2140705292 # Layer occupancy (ticks)
+system.membus.respLayer2.occupancy 2139201818 # Layer occupancy (ticks)
system.membus.respLayer2.utilization 0.0 # Layer utilization (%)
-system.membus.respLayer4.occupancy 85841188 # Layer occupancy (ticks)
+system.membus.respLayer4.occupancy 85763851 # Layer occupancy (ticks)
system.membus.respLayer4.utilization 0.0 # Layer utilization (%)
system.pc.south_bridge.ide.disks0.dma_read_full_pages 0 # Number of full page size DMA reads (not PRD).
system.pc.south_bridge.ide.disks0.dma_read_bytes 34816 # Number of bytes transfered via DMA reads (not PRD).
-system.pc.south_bridge.ide.disks0.dma_read_txs 29 # Number of DMA read transactions (not PRD).
+system.pc.south_bridge.ide.disks0.dma_read_txs 30 # Number of DMA read transactions (not PRD).
system.pc.south_bridge.ide.disks0.dma_write_full_pages 693 # Number of full page size DMA writes.
system.pc.south_bridge.ide.disks0.dma_write_bytes 2985984 # Number of bytes transfered via DMA writes.
system.pc.south_bridge.ide.disks0.dma_write_txs 812 # Number of DMA write transactions.
diff --git a/tests/long/fs/10.linux-boot/ref/x86/linux/pc-o3-timing/system.pc.com_1.terminal b/tests/long/fs/10.linux-boot/ref/x86/linux/pc-o3-timing/system.pc.com_1.terminal
index dff91b228..5dc544b59 100644
--- a/tests/long/fs/10.linux-boot/ref/x86/linux/pc-o3-timing/system.pc.com_1.terminal
+++ b/tests/long/fs/10.linux-boot/ref/x86/linux/pc-o3-timing/system.pc.com_1.terminal
@@ -29,7 +29,7 @@ Built 1 zonelists. Total pages: 30610
Kernel command line: earlyprintk=ttyS0 console=ttyS0 lpj=7999923 root=/dev/hda1
Initializing CPU#0
PID hash table entries: 512 (order: 9, 4096 bytes)
-time.c: Detected 2000.000 MHz processor.
+time.c: Detected 2000.001 MHz processor.
Console: colour dummy device 80x25
console handover: boot [earlyser0] -> real [ttyS0]
Dentry cache hash table entries: 16384 (order: 5, 131072 bytes)
@@ -46,7 +46,7 @@ ACPI: Core revision 20070126
ACPI Exception (tbxface-0618): AE_NO_ACPI_TABLES, While loading namespace from ACPI tables [20070126]
ACPI: Unable to load the System Description Tables
Using local APIC timer interrupts.
-result 7812528
+result 7812523
Detected 7.812 MHz APIC timer.
NET: Registered protocol family 16
PCI: Using configuration type 1
diff --git a/tests/long/fs/10.linux-boot/ref/x86/linux/pc-switcheroo-full/config.ini b/tests/long/fs/10.linux-boot/ref/x86/linux/pc-switcheroo-full/config.ini
index d7ee3e6f6..bf97d6d87 100644
--- a/tests/long/fs/10.linux-boot/ref/x86/linux/pc-switcheroo-full/config.ini
+++ b/tests/long/fs/10.linux-boot/ref/x86/linux/pc-switcheroo-full/config.ini
@@ -20,7 +20,7 @@ eventq_index=0
init_param=0
intel_mp_pointer=system.intel_mp_pointer
intel_mp_table=system.intel_mp_table
-kernel=/scratch/nilay/GEM5/system/binaries/x86_64-vmlinux-2.6.22.9
+kernel=/work/gem5/dist/binaries/x86_64-vmlinux-2.6.22.9
kernel_addr_check=true
load_addr_mask=18446744073709551615
load_offset=0
@@ -28,8 +28,9 @@ mem_mode=atomic
mem_ranges=0:134217727
memories=system.physmem
mmap_using_noreserve=false
+multi_thread=false
num_work_ids=16
-readfile=/scratch/nilay/GEM5/gem5/tests/halt.sh
+readfile=/work/gem5/outgoing/gem5_2/tests/halt.sh
smbios_table=system.smbios_table
symbolfile=
work_begin_ckpt_count=0
@@ -139,6 +140,7 @@ children=tags
addr_ranges=0:18446744073709551615
assoc=4
clk_domain=system.cpu_clk_domain
+clusivity=mostly_incl
demand_mshr_reserve=1
eventq_index=0
forward_snoops=true
@@ -155,6 +157,7 @@ system=system
tags=system.cpu0.dcache.tags
tgts_per_mshr=20
write_buffers=8
+writeback_clean=false
cpu_side=system.cpu0.dcache_port
mem_side=system.toL2Bus.slave[1]
@@ -189,6 +192,7 @@ children=tags
addr_ranges=0:18446744073709551615
assoc=1
clk_domain=system.cpu_clk_domain
+clusivity=mostly_incl
demand_mshr_reserve=1
eventq_index=0
forward_snoops=true
@@ -205,6 +209,7 @@ system=system
tags=system.cpu0.icache.tags
tgts_per_mshr=20
write_buffers=8
+writeback_clean=true
cpu_side=system.cpu0.icache_port
mem_side=system.toL2Bus.slave[0]
@@ -267,7 +272,7 @@ dtb=system.cpu1.dtb
eventq_index=0
function_trace=false
function_trace_start=0
-interrupts=Null
+interrupts=
isa=system.cpu1.isa
itb=system.cpu1.itb
max_insts_all_threads=0
@@ -363,7 +368,7 @@ iewToCommitDelay=1
iewToDecodeDelay=1
iewToFetchDelay=1
iewToRenameDelay=1
-interrupts=Null
+interrupts=
isa=system.cpu2.isa
issueToExecuteDelay=1
issueWidth=8
@@ -1215,8 +1220,8 @@ frontend_latency=2
response_latency=2
use_default_range=false
width=16
-default=system.pc.pciconfig.pio
-master=system.apicbridge.slave system.pc.south_bridge.cmos.pio system.pc.south_bridge.dma1.pio system.pc.south_bridge.ide.pio system.pc.south_bridge.ide.config system.pc.south_bridge.keyboard.pio system.pc.south_bridge.pic1.pio system.pc.south_bridge.pic2.pio system.pc.south_bridge.pit.pio system.pc.south_bridge.speaker.pio system.pc.south_bridge.io_apic.pio system.pc.i_dont_exist1.pio system.pc.i_dont_exist2.pio system.pc.behind_pci.pio system.pc.com_1.pio system.pc.fake_com_2.pio system.pc.fake_com_3.pio system.pc.fake_com_4.pio system.pc.fake_floppy.pio system.iocache.cpu_side
+default=system.pc.pci_host.pio
+master=system.apicbridge.slave system.pc.south_bridge.cmos.pio system.pc.south_bridge.dma1.pio system.pc.south_bridge.ide.pio system.pc.south_bridge.keyboard.pio system.pc.south_bridge.pic1.pio system.pc.south_bridge.pic2.pio system.pc.south_bridge.pit.pio system.pc.south_bridge.speaker.pio system.pc.south_bridge.io_apic.pio system.pc.i_dont_exist1.pio system.pc.i_dont_exist2.pio system.pc.behind_pci.pio system.pc.com_1.pio system.pc.fake_com_2.pio system.pc.fake_com_3.pio system.pc.fake_com_4.pio system.pc.fake_floppy.pio system.iocache.cpu_side
slave=system.bridge.master system.pc.south_bridge.ide.dma system.pc.south_bridge.io_apic.int_master
[system.iocache]
@@ -1225,6 +1230,7 @@ children=tags
addr_ranges=0:134217727
assoc=8
clk_domain=system.clk_domain
+clusivity=mostly_incl
demand_mshr_reserve=1
eventq_index=0
forward_snoops=false
@@ -1241,7 +1247,8 @@ system=system
tags=system.iocache.tags
tgts_per_mshr=12
write_buffers=8
-cpu_side=system.iobus.master[19]
+writeback_clean=false
+cpu_side=system.iobus.master[18]
mem_side=system.membus.slave[4]
[system.iocache.tags]
@@ -1260,6 +1267,7 @@ children=tags
addr_ranges=0:18446744073709551615
assoc=8
clk_domain=system.cpu_clk_domain
+clusivity=mostly_incl
demand_mshr_reserve=1
eventq_index=0
forward_snoops=true
@@ -1276,6 +1284,7 @@ system=system
tags=system.l2c.tags
tgts_per_mshr=12
write_buffers=8
+writeback_clean=false
cpu_side=system.toL2Bus.master[0]
mem_side=system.membus.slave[2]
@@ -1326,7 +1335,7 @@ pio=system.membus.default
[system.pc]
type=Pc
-children=behind_pci com_1 fake_com_2 fake_com_3 fake_com_4 fake_floppy i_dont_exist1 i_dont_exist2 pciconfig south_bridge
+children=behind_pci com_1 fake_com_2 fake_com_3 fake_com_4 fake_floppy i_dont_exist1 i_dont_exist2 pci_host south_bridge
eventq_index=0
intrctrl=system.intrctrl
system=system
@@ -1347,7 +1356,7 @@ ret_data8=255
system=system
update_data=false
warn_access=
-pio=system.iobus.master[13]
+pio=system.iobus.master[12]
[system.pc.com_1]
type=Uart8250
@@ -1359,7 +1368,7 @@ pio_latency=100000
platform=system.pc
system=system
terminal=system.pc.com_1.terminal
-pio=system.iobus.master[14]
+pio=system.iobus.master[13]
[system.pc.com_1.terminal]
type=Terminal
@@ -1385,7 +1394,7 @@ ret_data8=255
system=system
update_data=false
warn_access=
-pio=system.iobus.master[15]
+pio=system.iobus.master[14]
[system.pc.fake_com_3]
type=IsaFake
@@ -1403,7 +1412,7 @@ ret_data8=255
system=system
update_data=false
warn_access=
-pio=system.iobus.master[16]
+pio=system.iobus.master[15]
[system.pc.fake_com_4]
type=IsaFake
@@ -1421,7 +1430,7 @@ ret_data8=255
system=system
update_data=false
warn_access=
-pio=system.iobus.master[17]
+pio=system.iobus.master[16]
[system.pc.fake_floppy]
type=IsaFake
@@ -1439,7 +1448,7 @@ ret_data8=255
system=system
update_data=false
warn_access=
-pio=system.iobus.master[18]
+pio=system.iobus.master[17]
[system.pc.i_dont_exist1]
type=IsaFake
@@ -1457,7 +1466,7 @@ ret_data8=255
system=system
update_data=false
warn_access=
-pio=system.iobus.master[11]
+pio=system.iobus.master[10]
[system.pc.i_dont_exist2]
type=IsaFake
@@ -1475,17 +1484,19 @@ ret_data8=255
system=system
update_data=false
warn_access=
-pio=system.iobus.master[12]
+pio=system.iobus.master[11]
-[system.pc.pciconfig]
-type=PciConfigAll
-bus=0
+[system.pc.pci_host]
+type=GenericPciHost
clk_domain=system.clk_domain
+conf_base=13835058055282163712
+conf_device_bits=8
+conf_size=16777216
eventq_index=0
-pio_addr=0
-pio_latency=30000
+pci_dma_base=0
+pci_mem_base=0
+pci_pio_base=9223372036854775808
platform=system.pc
-size=16777216
system=system
pio=system.iobus.default
@@ -1608,14 +1619,13 @@ config_latency=20000
ctrl_offset=0
disks=system.pc.south_bridge.ide.disks0 system.pc.south_bridge.ide.disks1
eventq_index=0
+host=system.pc.pci_host
io_shift=0
pci_bus=0
pci_dev=4
pci_func=0
pio_latency=30000
-platform=system.pc
system=system
-config=system.iobus.master[4]
dma=system.iobus.slave[1]
pio=system.iobus.master[3]
@@ -1639,7 +1649,7 @@ table_size=65536
[system.pc.south_bridge.ide.disks0.image.child]
type=RawDiskImage
eventq_index=0
-image_file=/scratch/nilay/GEM5/system/disks/linux-x86.img
+image_file=/work/gem5/dist/disks/linux-x86.img
read_only=true
[system.pc.south_bridge.ide.disks1]
@@ -1662,7 +1672,7 @@ table_size=65536
[system.pc.south_bridge.ide.disks1.image.child]
type=RawDiskImage
eventq_index=0
-image_file=/scratch/nilay/GEM5/system/disks/linux-bigswap2.img
+image_file=/work/gem5/dist/disks/linux-bigswap2.img
read_only=true
[system.pc.south_bridge.int_lines0]
@@ -1767,7 +1777,7 @@ pio_addr=4273995776
pio_latency=100000
system=system
int_master=system.iobus.slave[2]
-pio=system.iobus.master[10]
+pio=system.iobus.master[9]
[system.pc.south_bridge.keyboard]
type=I8042
@@ -1781,7 +1791,7 @@ mouse_int_pin=system.pc.south_bridge.keyboard.mouse_int_pin
pio_addr=0
pio_latency=100000
system=system
-pio=system.iobus.master[5]
+pio=system.iobus.master[4]
[system.pc.south_bridge.keyboard.keyboard_int_pin]
type=X86IntSourcePin
@@ -1802,7 +1812,7 @@ pio_addr=9223372036854775840
pio_latency=100000
slave=system.pc.south_bridge.pic2
system=system
-pio=system.iobus.master[6]
+pio=system.iobus.master[5]
[system.pc.south_bridge.pic1.output]
type=X86IntSourcePin
@@ -1819,7 +1829,7 @@ pio_addr=9223372036854775968
pio_latency=100000
slave=Null
system=system
-pio=system.iobus.master[7]
+pio=system.iobus.master[6]
[system.pc.south_bridge.pic2.output]
type=X86IntSourcePin
@@ -1834,7 +1844,7 @@ int_pin=system.pc.south_bridge.pit.int_pin
pio_addr=9223372036854775872
pio_latency=100000
system=system
-pio=system.iobus.master[8]
+pio=system.iobus.master[7]
[system.pc.south_bridge.pit.int_pin]
type=X86IntSourcePin
@@ -1848,7 +1858,7 @@ i8254=system.pc.south_bridge.pit
pio_addr=9223372036854775905
pio_latency=100000
system=system
-pio=system.iobus.master[9]
+pio=system.iobus.master[8]
[system.physmem]
type=DRAMCtrl
@@ -1952,12 +1962,13 @@ version=
[system.toL2Bus]
type=CoherentXBar
+children=snoop_filter
clk_domain=system.cpu_clk_domain
eventq_index=0
forward_latency=0
frontend_latency=1
response_latency=1
-snoop_filter=Null
+snoop_filter=system.toL2Bus.snoop_filter
snoop_response_latency=1
system=system
use_default_range=false
@@ -1965,6 +1976,13 @@ width=32
master=system.l2c.cpu_side
slave=system.cpu0.icache.mem_side system.cpu0.dcache.mem_side system.cpu0.itb.walker.port system.cpu0.dtb.walker.port
+[system.toL2Bus.snoop_filter]
+type=SnoopFilter
+eventq_index=0
+lookup_latency=0
+max_capacity=8388608
+system=system
+
[system.voltage_domain]
type=VoltageDomain
eventq_index=0
diff --git a/tests/long/fs/10.linux-boot/ref/x86/linux/pc-switcheroo-full/config.json b/tests/long/fs/10.linux-boot/ref/x86/linux/pc-switcheroo-full/config.json
index 6cc193075..aed66fce8 100644
--- a/tests/long/fs/10.linux-boot/ref/x86/linux/pc-switcheroo-full/config.json
+++ b/tests/long/fs/10.linux-boot/ref/x86/linux/pc-switcheroo-full/config.json
@@ -2,7 +2,7 @@
"name": null,
"sim_quantum": 0,
"system": {
- "kernel": "/scratch/nilay/GEM5/system/binaries/x86_64-vmlinux-2.6.22.9",
+ "kernel": "/work/gem5/dist/binaries/x86_64-vmlinux-2.6.22.9",
"mmap_using_noreserve": false,
"kernel_addr_check": true,
"bridge": {
@@ -40,7 +40,7 @@
},
"name": "iobus",
"default": {
- "peer": "system.pc.pciconfig.pio",
+ "peer": "system.pc.pci_host.pio",
"role": "MASTER"
},
"forward_latency": 1,
@@ -53,7 +53,6 @@
"system.pc.south_bridge.cmos.pio",
"system.pc.south_bridge.dma1.pio",
"system.pc.south_bridge.ide.pio",
- "system.pc.south_bridge.ide.config",
"system.pc.south_bridge.keyboard.pio",
"system.pc.south_bridge.pic1.pio",
"system.pc.south_bridge.pic2.pio",
@@ -107,6 +106,7 @@
"peer": "system.toL2Bus.master[0]",
"role": "SLAVE"
},
+ "clusivity": "mostly_incl",
"prefetcher": null,
"clk_domain": "system.cpu_clk_domain",
"write_buffers": 8,
@@ -133,11 +133,12 @@
"peer": "system.membus.slave[2]",
"role": "MASTER"
},
- "mshrs": 20,
+ "type": "Cache",
"forward_snoops": true,
+ "writeback_clean": false,
"hit_latency": 20,
- "demand_mshr_reserve": 1,
"tgts_per_mshr": 12,
+ "demand_mshr_reserve": 1,
"addr_ranges": [
"0:18446744073709551615"
],
@@ -145,11 +146,11 @@
"prefetch_on_access": false,
"path": "system.l2c",
"name": "l2c",
- "type": "Cache",
+ "mshrs": 20,
"sequential_access": false,
"assoc": 8
},
- "readfile": "/scratch/nilay/GEM5/gem5/tests/halt.sh",
+ "readfile": "/work/gem5/outgoing/gem5_2/tests/halt.sh",
"intel_mp_table": {
"oem_table_addr": 0,
"name": "intel_mp_table",
@@ -631,9 +632,10 @@
"load_offset": 0,
"iocache": {
"cpu_side": {
- "peer": "system.iobus.master[19]",
+ "peer": "system.iobus.master[18]",
"role": "SLAVE"
},
+ "clusivity": "mostly_incl",
"prefetcher": null,
"clk_domain": "system.clk_domain",
"write_buffers": 8,
@@ -660,11 +662,12 @@
"peer": "system.membus.slave[4]",
"role": "MASTER"
},
- "mshrs": 20,
+ "type": "Cache",
"forward_snoops": false,
+ "writeback_clean": false,
"hit_latency": 50,
- "demand_mshr_reserve": 1,
"tgts_per_mshr": 12,
+ "demand_mshr_reserve": 1,
"addr_ranges": [
"0:134217727"
],
@@ -672,7 +675,7 @@
"prefetch_on_access": false,
"path": "system.iocache",
"name": "iocache",
- "type": "Cache",
+ "mshrs": 20,
"sequential_access": false,
"assoc": 8
},
@@ -798,7 +801,7 @@
"name": "fake_com_4",
"warn_access": "",
"pio": {
- "peer": "system.iobus.master[17]",
+ "peer": "system.iobus.master[16]",
"role": "SLAVE"
},
"ret_bad_addr": false,
@@ -816,31 +819,13 @@
"type": "IsaFake",
"ret_data16": 65535
},
- "pciconfig": {
- "name": "pciconfig",
- "pio": {
- "peer": "system.iobus.default",
- "role": "SLAVE"
- },
- "bus": 0,
- "pio_latency": 30000,
- "clk_domain": "system.clk_domain",
- "system": "system",
- "platform": "system.pc",
- "eventq_index": 0,
- "cxx_class": "PciConfigAll",
- "path": "system.pc.pciconfig",
- "pio_addr": 0,
- "type": "PciConfigAll",
- "size": 16777216
- },
"fake_com_2": {
"system": "system",
"ret_data8": 255,
"name": "fake_com_2",
"warn_access": "",
"pio": {
- "peer": "system.iobus.master[15]",
+ "peer": "system.iobus.master[14]",
"role": "SLAVE"
},
"ret_bad_addr": false,
@@ -985,7 +970,7 @@
"speaker": {
"name": "speaker",
"pio": {
- "peer": "system.iobus.master[9]",
+ "peer": "system.iobus.master[8]",
"role": "SLAVE"
},
"pio_latency": 100000,
@@ -1003,7 +988,7 @@
"command_port": 9223372036854775908,
"name": "keyboard",
"pio": {
- "peer": "system.iobus.master[5]",
+ "peer": "system.iobus.master[4]",
"role": "SLAVE"
},
"mouse_int_pin": {
@@ -1032,7 +1017,7 @@
"pit": {
"name": "pit",
"pio": {
- "peer": "system.iobus.master[8]",
+ "peer": "system.iobus.master[7]",
"role": "SLAVE"
},
"pio_latency": 100000,
@@ -1058,7 +1043,7 @@
},
"name": "io_apic",
"pio": {
- "peer": "system.iobus.master[10]",
+ "peer": "system.iobus.master[9]",
"role": "SLAVE"
},
"pio_latency": 100000,
@@ -1084,7 +1069,7 @@
"cxx_class": "X86ISA::IntSourcePin"
},
"pio": {
- "peer": "system.iobus.master[6]",
+ "peer": "system.iobus.master[5]",
"role": "SLAVE"
},
"pio_latency": 100000,
@@ -1108,7 +1093,7 @@
"cxx_class": "X86ISA::IntSourcePin"
},
"pio": {
- "peer": "system.iobus.master[7]",
+ "peer": "system.iobus.master[6]",
"role": "SLAVE"
},
"pio_latency": 100000,
@@ -1151,7 +1136,6 @@
"Revision": 0,
"LegacyIOBase": 9223372036854775808,
"pio_latency": 30000,
- "platform": "system.pc",
"PXCAPLinkCap": 0,
"CapabilityPtr": 0,
"MSIXCAPBaseOffset": 0,
@@ -1183,7 +1167,7 @@
"eventq_index": 0,
"cxx_class": "RawDiskImage",
"path": "system.pc.south_bridge.ide.disks0.image.child",
- "image_file": "/scratch/nilay/GEM5/system/disks/linux-x86.img",
+ "image_file": "/work/gem5/dist/disks/linux-x86.img",
"type": "RawDiskImage"
},
"path": "system.pc.south_bridge.ide.disks0.image",
@@ -1211,7 +1195,7 @@
"eventq_index": 0,
"cxx_class": "RawDiskImage",
"path": "system.pc.south_bridge.ide.disks1.image.child",
- "image_file": "/scratch/nilay/GEM5/system/disks/linux-bigswap2.img",
+ "image_file": "/work/gem5/dist/disks/linux-bigswap2.img",
"type": "RawDiskImage"
},
"path": "system.pc.south_bridge.ide.disks1.image",
@@ -1242,6 +1226,7 @@
"PXCAPDevCap2": 0,
"PXCAPDevCtrl": 0,
"MSICAPMaskBits": 0,
+ "host": "system.pc.pci_host",
"Command": 0,
"SubClassCode": 1,
"pci_func": 0,
@@ -1285,10 +1270,6 @@
"clk_domain": "system.clk_domain",
"SubsystemVendorID": 0,
"PMCAPBaseOffset": 0,
- "config": {
- "peer": "system.iobus.master[4]",
- "role": "SLAVE"
- },
"MSICAPPendingBits": 0,
"MSIXTableOffset": 0,
"MSICAPMsgUpperAddr": 0,
@@ -1330,7 +1311,7 @@
"name": "fake_floppy",
"warn_access": "",
"pio": {
- "peer": "system.iobus.master[18]",
+ "peer": "system.iobus.master[17]",
"role": "SLAVE"
},
"ret_bad_addr": false,
@@ -1354,7 +1335,7 @@
"name": "i_dont_exist2",
"warn_access": "",
"pio": {
- "peer": "system.iobus.master[12]",
+ "peer": "system.iobus.master[11]",
"role": "SLAVE"
},
"ret_bad_addr": false,
@@ -1379,7 +1360,7 @@
"name": "i_dont_exist1",
"warn_access": "",
"pio": {
- "peer": "system.iobus.master[11]",
+ "peer": "system.iobus.master[10]",
"role": "SLAVE"
},
"ret_bad_addr": false,
@@ -1401,7 +1382,7 @@
"com_1": {
"name": "com_1",
"pio": {
- "peer": "system.iobus.master[14]",
+ "peer": "system.iobus.master[13]",
"role": "SLAVE"
},
"pio_latency": 100000,
@@ -1425,6 +1406,26 @@
"pio_addr": 9223372036854776824,
"type": "Uart8250"
},
+ "pci_host": {
+ "conf_size": 16777216,
+ "name": "pci_host",
+ "conf_device_bits": 8,
+ "pio": {
+ "peer": "system.iobus.default",
+ "role": "SLAVE"
+ },
+ "conf_base": 13835058055282163712,
+ "clk_domain": "system.clk_domain",
+ "system": "system",
+ "pci_dma_base": 0,
+ "platform": "system.pc",
+ "eventq_index": 0,
+ "cxx_class": "GenericPciHost",
+ "path": "system.pc.pci_host",
+ "pci_pio_base": 9223372036854775808,
+ "type": "GenericPciHost",
+ "pci_mem_base": 0
+ },
"eventq_index": 0,
"cxx_class": "Pc",
"path": "system.pc",
@@ -1434,7 +1435,7 @@
"name": "behind_pci",
"warn_access": "",
"pio": {
- "peer": "system.iobus.master[13]",
+ "peer": "system.iobus.master[12]",
"role": "SLAVE"
},
"ret_bad_addr": false,
@@ -1459,7 +1460,7 @@
"name": "fake_com_3",
"warn_access": "",
"pio": {
- "peer": "system.iobus.master[16]",
+ "peer": "system.iobus.master[15]",
"role": "SLAVE"
},
"ret_bad_addr": false,
@@ -1704,7 +1705,16 @@
"role": "SLAVE"
},
"name": "toL2Bus",
- "snoop_filter": null,
+ "snoop_filter": {
+ "name": "snoop_filter",
+ "system": "system",
+ "max_capacity": 8388608,
+ "eventq_index": 0,
+ "cxx_class": "SnoopFilter",
+ "path": "system.toL2Bus.snoop_filter",
+ "type": "SnoopFilter",
+ "lookup_latency": 0
+ },
"forward_latency": 0,
"clk_domain": "system.cpu_clk_domain",
"system": "system",
@@ -1793,6 +1803,7 @@
"peer": "system.cpu0.icache_port",
"role": "SLAVE"
},
+ "clusivity": "mostly_incl",
"prefetcher": null,
"clk_domain": "system.cpu_clk_domain",
"write_buffers": 8,
@@ -1819,11 +1830,12 @@
"peer": "system.toL2Bus.slave[0]",
"role": "MASTER"
},
- "mshrs": 4,
+ "type": "Cache",
"forward_snoops": true,
+ "writeback_clean": true,
"hit_latency": 2,
- "demand_mshr_reserve": 1,
"tgts_per_mshr": 20,
+ "demand_mshr_reserve": 1,
"addr_ranges": [
"0:18446744073709551615"
],
@@ -1831,34 +1843,36 @@
"prefetch_on_access": false,
"path": "system.cpu0.icache",
"name": "icache",
- "type": "Cache",
+ "mshrs": 4,
"sequential_access": false,
"assoc": 1
},
- "interrupts": {
- "int_master": {
- "peer": "system.membus.slave[3]",
- "role": "MASTER"
- },
- "name": "interrupts",
- "pio": {
- "peer": "system.membus.master[1]",
- "role": "SLAVE"
- },
- "int_slave": {
- "peer": "system.membus.master[2]",
- "role": "SLAVE"
- },
- "pio_latency": 100000,
- "clk_domain": "system.cpu0.apic_clk_domain",
- "system": "system",
- "int_latency": 1000,
- "eventq_index": 0,
- "cxx_class": "X86ISA::Interrupts",
- "path": "system.cpu0.interrupts",
- "pio_addr": 2305843009213693952,
- "type": "X86LocalApic"
- },
+ "interrupts": [
+ {
+ "int_master": {
+ "peer": "system.membus.slave[3]",
+ "role": "MASTER"
+ },
+ "name": "interrupts",
+ "pio": {
+ "peer": "system.membus.master[1]",
+ "role": "SLAVE"
+ },
+ "int_slave": {
+ "peer": "system.membus.master[2]",
+ "role": "SLAVE"
+ },
+ "pio_latency": 100000,
+ "clk_domain": "system.cpu0.apic_clk_domain",
+ "system": "system",
+ "int_latency": 1000,
+ "eventq_index": 0,
+ "cxx_class": "X86ISA::Interrupts",
+ "path": "system.cpu0.interrupts",
+ "pio_addr": 2305843009213693952,
+ "type": "X86LocalApic"
+ }
+ ],
"dcache_port": {
"peer": "system.cpu0.dcache.cpu_side",
"role": "MASTER"
@@ -1902,6 +1916,7 @@
"peer": "system.cpu0.dcache_port",
"role": "SLAVE"
},
+ "clusivity": "mostly_incl",
"prefetcher": null,
"clk_domain": "system.cpu_clk_domain",
"write_buffers": 8,
@@ -1928,11 +1943,12 @@
"peer": "system.toL2Bus.slave[1]",
"role": "MASTER"
},
- "mshrs": 4,
+ "type": "Cache",
"forward_snoops": true,
+ "writeback_clean": false,
"hit_latency": 2,
- "demand_mshr_reserve": 1,
"tgts_per_mshr": 20,
+ "demand_mshr_reserve": 1,
"addr_ranges": [
"0:18446744073709551615"
],
@@ -1940,7 +1956,7 @@
"prefetch_on_access": false,
"path": "system.cpu0.dcache",
"name": "dcache",
- "type": "Cache",
+ "mshrs": 4,
"sequential_access": false,
"assoc": 4
},
@@ -1995,7 +2011,7 @@
"do_quiesce": true,
"type": "TimingSimpleCPU",
"profile": 0,
- "interrupts": null,
+ "interrupts": [],
"socket_id": 0,
"max_insts_all_threads": 0,
"path": "system.cpu1",
@@ -2593,7 +2609,7 @@
"eventq_index": 0,
"type": "DerivO3CPU",
"wbWidth": 8,
- "interrupts": null,
+ "interrupts": [],
"smtCommitPolicy": "RoundRobin",
"issueToExecuteDelay": 1,
"dtb": {
@@ -2644,6 +2660,7 @@
"path": "system.intrctrl",
"type": "IntrControl"
},
+ "multi_thread": false,
"work_begin_ckpt_count": 0,
"work_begin_cpu_id_exit": -1,
"work_item_id": -1,
diff --git a/tests/long/fs/10.linux-boot/ref/x86/linux/pc-switcheroo-full/simerr b/tests/long/fs/10.linux-boot/ref/x86/linux/pc-switcheroo-full/simerr
index fb8fdc7fa..30a665fe2 100755
--- a/tests/long/fs/10.linux-boot/ref/x86/linux/pc-switcheroo-full/simerr
+++ b/tests/long/fs/10.linux-boot/ref/x86/linux/pc-switcheroo-full/simerr
@@ -3,17 +3,9 @@ warn: Sockets disabled, not accepting terminal connections
warn: Sockets disabled, not accepting gdb connections
warn: Reading current count from inactive timer.
warn: Don't know what interrupt to clear for console.
-warn: x86 cpuid: unknown family 0xbacc
-warn: x86 cpuid: unknown family 0xbacc
WARNING: One or more banks are active! REF requires all banks to be precharged.
Command: 4, Timestamp: 12458, Bank: 0
-WARNING: One or more banks are active! REF requires all banks to be precharged.
-Command: 4, Timestamp: 12458, Bank: 0
-warn: x86 cpuid: unknown family 0x8086
warn: x86 cpuid: unknown family 0x8086
-warn: x86 cpuid: unknown family 0x8086
-WARNING: One or more banks are active! REF requires all banks to be precharged.
-Command: 4, Timestamp: 12458, Bank: 0
WARNING: One or more banks are active! REF requires all banks to be precharged.
Command: 4, Timestamp: 12458, Bank: 0
WARNING: One or more banks are active! REF requires all banks to be precharged.
@@ -25,17 +17,7 @@ Command: 4, Timestamp: 12458, Bank: 0
WARNING: One or more banks are active! REF requires all banks to be precharged.
Command: 4, Timestamp: 12458, Bank: 0
WARNING: Bank is already active!
-Command: 0, Timestamp: 7191, Bank: 0
-WARNING: One or more banks are active! REF requires all banks to be precharged.
-Command: 4, Timestamp: 12458, Bank: 0
-WARNING: One or more banks are active! REF requires all banks to be precharged.
-Command: 4, Timestamp: 12458, Bank: 0
-WARNING: One or more banks are active! REF requires all banks to be precharged.
-Command: 4, Timestamp: 12458, Bank: 0
-WARNING: One or more banks are active! REF requires all banks to be precharged.
-Command: 4, Timestamp: 12458, Bank: 0
-WARNING: One or more banks are active! REF requires all banks to be precharged.
-Command: 4, Timestamp: 12458, Bank: 0
+Command: 0, Timestamp: 9400, Bank: 5
WARNING: One or more banks are active! REF requires all banks to be precharged.
Command: 4, Timestamp: 12458, Bank: 0
WARNING: One or more banks are active! REF requires all banks to be precharged.
@@ -43,33 +25,31 @@ Command: 4, Timestamp: 12458, Bank: 0
WARNING: One or more banks are active! REF requires all banks to be precharged.
Command: 4, Timestamp: 12458, Bank: 0
WARNING: Bank is already active!
-Command: 0, Timestamp: 6675, Bank: 2
-WARNING: One or more banks are active! REF requires all banks to be precharged.
-Command: 4, Timestamp: 12458, Bank: 0
-WARNING: One or more banks are active! REF requires all banks to be precharged.
-Command: 4, Timestamp: 12458, Bank: 0
+Command: 0, Timestamp: 6996, Bank: 0
WARNING: One or more banks are active! REF requires all banks to be precharged.
Command: 4, Timestamp: 12458, Bank: 0
+WARNING: Bank is already active!
+Command: 0, Timestamp: 12287, Bank: 1
WARNING: One or more banks are active! REF requires all banks to be precharged.
Command: 4, Timestamp: 12458, Bank: 0
WARNING: Bank is already active!
-Command: 0, Timestamp: 6767, Bank: 1
+Command: 0, Timestamp: 6448, Bank: 4
WARNING: Bank is already active!
-Command: 0, Timestamp: 6921, Bank: 6
-WARNING: Bank is already active!
-Command: 0, Timestamp: 11289, Bank: 4
-WARNING: Bank is already active!
-Command: 0, Timestamp: 7232, Bank: 3
-WARNING: Bank is already active!
-Command: 0, Timestamp: 11338, Bank: 4
-WARNING: One or more banks are active! REF requires all banks to be precharged.
-Command: 4, Timestamp: 12458, Bank: 0
+Command: 0, Timestamp: 7603, Bank: 3
WARNING: One or more banks are active! REF requires all banks to be precharged.
Command: 4, Timestamp: 12458, Bank: 0
WARNING: One or more banks are active! REF requires all banks to be precharged.
Command: 4, Timestamp: 12458, Bank: 0
+WARNING: Bank is already active!
+Command: 0, Timestamp: 10369, Bank: 4
+WARNING: Bank is already active!
+Command: 0, Timestamp: 9709, Bank: 5
WARNING: One or more banks are active! REF requires all banks to be precharged.
Command: 4, Timestamp: 12458, Bank: 0
+WARNING: Bank is already active!
+Command: 0, Timestamp: 7701, Bank: 2
+WARNING: Bank is already active!
+Command: 0, Timestamp: 11369, Bank: 1
WARNING: One or more banks are active! REF requires all banks to be precharged.
Command: 4, Timestamp: 12458, Bank: 0
WARNING: One or more banks are active! REF requires all banks to be precharged.
@@ -89,17 +69,19 @@ Command: 4, Timestamp: 12458, Bank: 0
WARNING: One or more banks are active! REF requires all banks to be precharged.
Command: 4, Timestamp: 12458, Bank: 0
warn: Tried to clear PCI interrupt 14
-WARNING: One or more banks are active! REF requires all banks to be precharged.
-Command: 4, Timestamp: 12458, Bank: 0
-WARNING: One or more banks are active! REF requires all banks to be precharged.
-Command: 4, Timestamp: 12458, Bank: 0
+WARNING: Bank is already active!
+Command: 0, Timestamp: 8909, Bank: 3
+WARNING: Bank is already active!
+Command: 0, Timestamp: 6789, Bank: 3
+WARNING: Bank is already active!
+Command: 0, Timestamp: 8215, Bank: 1
+WARNING: Bank is already active!
+Command: 0, Timestamp: 8557, Bank: 5
+WARNING: Bank is already active!
+Command: 0, Timestamp: 11226, Bank: 4
warn: Unknown mouse command 0xe1.
warn: instruction 'wbinvd' unimplemented
-WARNING: Bank is already active!
-Command: 0, Timestamp: 7075, Bank: 7
WARNING: One or more banks are active! REF requires all banks to be precharged.
Command: 4, Timestamp: 12458, Bank: 0
WARNING: Bank is already active!
-Command: 0, Timestamp: 6474, Bank: 4
-WARNING: Bank is already active!
-Command: 0, Timestamp: 6837, Bank: 6
+Command: 0, Timestamp: 7944, Bank: 0
diff --git a/tests/long/fs/10.linux-boot/ref/x86/linux/pc-switcheroo-full/simout b/tests/long/fs/10.linux-boot/ref/x86/linux/pc-switcheroo-full/simout
index 88f772da2..73370e2b3 100755
--- a/tests/long/fs/10.linux-boot/ref/x86/linux/pc-switcheroo-full/simout
+++ b/tests/long/fs/10.linux-boot/ref/x86/linux/pc-switcheroo-full/simout
@@ -1,10 +1,10 @@
gem5 Simulator System. http://gem5.org
gem5 is copyrighted software; use the --copyright option for details.
-gem5 compiled Jul 6 2015 14:29:04
-gem5 started Jul 7 2015 09:32:35
-gem5 executing on e104799-lin
-command line: build/X86/gem5.opt -d build/X86/tests/opt/long/fs/10.linux-boot/x86/linux/pc-switcheroo-full -re /work/gem5/outgoing/gem5/tests/run.py build/X86/tests/opt/long/fs/10.linux-boot/x86/linux/pc-switcheroo-full
+gem5 compiled Dec 4 2015 15:10:31
+gem5 started Dec 4 2015 16:03:32
+gem5 executing on e104799-lin, pid 2775
+command line: build/X86/gem5.opt -d build/X86/tests/opt/long/fs/10.linux-boot/x86/linux/pc-switcheroo-full -re /work/gem5/outgoing/gem5_2/tests/run.py build/X86/tests/opt/long/fs/10.linux-boot/x86/linux/pc-switcheroo-full
Global frequency set at 1000000000000 ticks per second
0: rtc: Real-time clock set to Sun Jan 1 00:00:00 2012
diff --git a/tests/long/fs/10.linux-boot/ref/x86/linux/pc-switcheroo-full/stats.txt b/tests/long/fs/10.linux-boot/ref/x86/linux/pc-switcheroo-full/stats.txt
index cc30b102c..df59304a0 100644
--- a/tests/long/fs/10.linux-boot/ref/x86/linux/pc-switcheroo-full/stats.txt
+++ b/tests/long/fs/10.linux-boot/ref/x86/linux/pc-switcheroo-full/stats.txt
@@ -1,145 +1,145 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 5.140310 # Number of seconds simulated
-sim_ticks 5140310077000 # Number of ticks simulated
-final_tick 5140310077000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 5.142345 # Number of seconds simulated
+sim_ticks 5142345332000 # Number of ticks simulated
+final_tick 5142345332000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 193642 # Simulator instruction rate (inst/s)
-host_op_rate 384932 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 4095276555 # Simulator tick rate (ticks/s)
-host_mem_usage 1038092 # Number of bytes of host memory used
-host_seconds 1255.18 # Real time elapsed on the host
-sim_insts 243055842 # Number of instructions simulated
-sim_ops 483158927 # Number of ops (including micro ops) simulated
+host_inst_rate 328643 # Simulator instruction rate (inst/s)
+host_op_rate 653294 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 6944434004 # Simulator tick rate (ticks/s)
+host_mem_usage 993680 # Number of bytes of host memory used
+host_seconds 740.50 # Real time elapsed on the host
+sim_insts 243359937 # Number of instructions simulated
+sim_ops 483763631 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
system.clk_domain.clock 1000 # Clock period in ticks
system.physmem.bytes_read::cpu0.itb.walker 320 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu0.inst 444160 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu0.data 5333440 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu1.inst 157504 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu1.data 1822656 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu2.dtb.walker 2112 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu2.inst 355968 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu2.data 3200064 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu0.inst 463872 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu0.data 5043712 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu1.inst 148160 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu1.data 2254656 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu2.dtb.walker 2176 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu2.inst 338432 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu2.data 3039936 # Number of bytes read from this memory
system.physmem.bytes_read::pc.south_bridge.ide 28352 # Number of bytes read from this memory
-system.physmem.bytes_read::total 11344576 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu0.inst 444160 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::cpu1.inst 157504 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::cpu2.inst 355968 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 957632 # Number of instructions bytes read from this memory
-system.physmem.bytes_written::writebacks 9154432 # Number of bytes written to this memory
-system.physmem.bytes_written::total 9154432 # Number of bytes written to this memory
+system.physmem.bytes_read::total 11319616 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu0.inst 463872 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::cpu1.inst 148160 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::cpu2.inst 338432 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 950464 # Number of instructions bytes read from this memory
+system.physmem.bytes_written::writebacks 9139904 # Number of bytes written to this memory
+system.physmem.bytes_written::total 9139904 # Number of bytes written to this memory
system.physmem.num_reads::cpu0.itb.walker 5 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu0.inst 6940 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu0.data 83335 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu1.inst 2461 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu1.data 28479 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu2.dtb.walker 33 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu2.inst 5562 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu2.data 50001 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu0.inst 7248 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu0.data 78808 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu1.inst 2315 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu1.data 35229 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu2.dtb.walker 34 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu2.inst 5288 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu2.data 47499 # Number of read requests responded to by this memory
system.physmem.num_reads::pc.south_bridge.ide 443 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 177259 # Number of read requests responded to by this memory
-system.physmem.num_writes::writebacks 143038 # Number of write requests responded to by this memory
-system.physmem.num_writes::total 143038 # Number of write requests responded to by this memory
+system.physmem.num_reads::total 176869 # Number of read requests responded to by this memory
+system.physmem.num_writes::writebacks 142811 # Number of write requests responded to by this memory
+system.physmem.num_writes::total 142811 # Number of write requests responded to by this memory
system.physmem.bw_read::cpu0.itb.walker 62 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu0.inst 86407 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu0.data 1037572 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu1.inst 30641 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu1.data 354581 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu2.dtb.walker 411 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu2.inst 69250 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu2.data 622543 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::pc.south_bridge.ide 5516 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 2206983 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu0.inst 86407 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu1.inst 30641 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu2.inst 69250 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 186298 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write::writebacks 1780910 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::total 1780910 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total::writebacks 1780910 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_read::cpu0.inst 90206 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu0.data 980819 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu1.inst 28812 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu1.data 438449 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu2.dtb.walker 423 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu2.inst 65813 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu2.data 591157 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::pc.south_bridge.ide 5513 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 2201256 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu0.inst 90206 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu1.inst 28812 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu2.inst 65813 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 184831 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 1777380 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 1777380 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 1777380 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu0.itb.walker 62 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu0.inst 86407 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu0.data 1037572 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu1.inst 30641 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu1.data 354581 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu2.dtb.walker 411 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu2.inst 69250 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu2.data 622543 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::pc.south_bridge.ide 5516 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 3987893 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.readReqs 86979 # Number of read requests accepted
-system.physmem.writeReqs 83143 # Number of write requests accepted
-system.physmem.readBursts 86979 # Number of DRAM read bursts, including those serviced by the write queue
-system.physmem.writeBursts 83143 # Number of DRAM write bursts, including those merged in the write queue
-system.physmem.bytesReadDRAM 5559296 # Total number of bytes read from DRAM
-system.physmem.bytesReadWrQ 7360 # Total number of bytes read from write queue
-system.physmem.bytesWritten 5321152 # Total number of bytes written to DRAM
-system.physmem.bytesReadSys 5566656 # Total read bytes from the system interface side
-system.physmem.bytesWrittenSys 5321152 # Total written bytes from the system interface side
-system.physmem.servicedByWrQ 115 # Number of DRAM read bursts serviced by the write queue
+system.physmem.bw_total::cpu0.inst 90206 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu0.data 980819 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu1.inst 28812 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu1.data 438449 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu2.dtb.walker 423 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu2.inst 65813 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu2.data 591157 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::pc.south_bridge.ide 5513 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 3978636 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 90808 # Number of read requests accepted
+system.physmem.writeReqs 80864 # Number of write requests accepted
+system.physmem.readBursts 90808 # Number of DRAM read bursts, including those serviced by the write queue
+system.physmem.writeBursts 80864 # Number of DRAM write bursts, including those merged in the write queue
+system.physmem.bytesReadDRAM 5799936 # Total number of bytes read from DRAM
+system.physmem.bytesReadWrQ 11776 # Total number of bytes read from write queue
+system.physmem.bytesWritten 5173504 # Total number of bytes written to DRAM
+system.physmem.bytesReadSys 5811712 # Total read bytes from the system interface side
+system.physmem.bytesWrittenSys 5175296 # Total written bytes from the system interface side
+system.physmem.servicedByWrQ 184 # Number of DRAM read bursts serviced by the write queue
system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
-system.physmem.neitherReadNorWriteReqs 33940 # Number of requests that are neither read nor write
-system.physmem.perBankRdBursts::0 5203 # Per bank write bursts
-system.physmem.perBankRdBursts::1 4657 # Per bank write bursts
-system.physmem.perBankRdBursts::2 5413 # Per bank write bursts
-system.physmem.perBankRdBursts::3 5303 # Per bank write bursts
-system.physmem.perBankRdBursts::4 5134 # Per bank write bursts
-system.physmem.perBankRdBursts::5 4786 # Per bank write bursts
-system.physmem.perBankRdBursts::6 5593 # Per bank write bursts
-system.physmem.perBankRdBursts::7 5448 # Per bank write bursts
-system.physmem.perBankRdBursts::8 5260 # Per bank write bursts
-system.physmem.perBankRdBursts::9 4897 # Per bank write bursts
-system.physmem.perBankRdBursts::10 5208 # Per bank write bursts
-system.physmem.perBankRdBursts::11 5207 # Per bank write bursts
-system.physmem.perBankRdBursts::12 5484 # Per bank write bursts
-system.physmem.perBankRdBursts::13 6574 # Per bank write bursts
-system.physmem.perBankRdBursts::14 6603 # Per bank write bursts
-system.physmem.perBankRdBursts::15 6094 # Per bank write bursts
-system.physmem.perBankWrBursts::0 5594 # Per bank write bursts
-system.physmem.perBankWrBursts::1 5124 # Per bank write bursts
-system.physmem.perBankWrBursts::2 5270 # Per bank write bursts
-system.physmem.perBankWrBursts::3 4838 # Per bank write bursts
-system.physmem.perBankWrBursts::4 5433 # Per bank write bursts
-system.physmem.perBankWrBursts::5 5211 # Per bank write bursts
-system.physmem.perBankWrBursts::6 5102 # Per bank write bursts
-system.physmem.perBankWrBursts::7 5101 # Per bank write bursts
-system.physmem.perBankWrBursts::8 5096 # Per bank write bursts
-system.physmem.perBankWrBursts::9 5186 # Per bank write bursts
-system.physmem.perBankWrBursts::10 5320 # Per bank write bursts
-system.physmem.perBankWrBursts::11 5088 # Per bank write bursts
-system.physmem.perBankWrBursts::12 4612 # Per bank write bursts
-system.physmem.perBankWrBursts::13 5363 # Per bank write bursts
-system.physmem.perBankWrBursts::14 5353 # Per bank write bursts
-system.physmem.perBankWrBursts::15 5452 # Per bank write bursts
+system.physmem.neitherReadNorWriteReqs 28946 # Number of requests that are neither read nor write
+system.physmem.perBankRdBursts::0 5471 # Per bank write bursts
+system.physmem.perBankRdBursts::1 4964 # Per bank write bursts
+system.physmem.perBankRdBursts::2 5622 # Per bank write bursts
+system.physmem.perBankRdBursts::3 5619 # Per bank write bursts
+system.physmem.perBankRdBursts::4 5375 # Per bank write bursts
+system.physmem.perBankRdBursts::5 4811 # Per bank write bursts
+system.physmem.perBankRdBursts::6 5429 # Per bank write bursts
+system.physmem.perBankRdBursts::7 5659 # Per bank write bursts
+system.physmem.perBankRdBursts::8 5571 # Per bank write bursts
+system.physmem.perBankRdBursts::9 5234 # Per bank write bursts
+system.physmem.perBankRdBursts::10 5583 # Per bank write bursts
+system.physmem.perBankRdBursts::11 5583 # Per bank write bursts
+system.physmem.perBankRdBursts::12 6015 # Per bank write bursts
+system.physmem.perBankRdBursts::13 6427 # Per bank write bursts
+system.physmem.perBankRdBursts::14 6843 # Per bank write bursts
+system.physmem.perBankRdBursts::15 6418 # Per bank write bursts
+system.physmem.perBankWrBursts::0 5328 # Per bank write bursts
+system.physmem.perBankWrBursts::1 5179 # Per bank write bursts
+system.physmem.perBankWrBursts::2 4756 # Per bank write bursts
+system.physmem.perBankWrBursts::3 4771 # Per bank write bursts
+system.physmem.perBankWrBursts::4 5274 # Per bank write bursts
+system.physmem.perBankWrBursts::5 4797 # Per bank write bursts
+system.physmem.perBankWrBursts::6 4981 # Per bank write bursts
+system.physmem.perBankWrBursts::7 4962 # Per bank write bursts
+system.physmem.perBankWrBursts::8 4826 # Per bank write bursts
+system.physmem.perBankWrBursts::9 4673 # Per bank write bursts
+system.physmem.perBankWrBursts::10 4967 # Per bank write bursts
+system.physmem.perBankWrBursts::11 4883 # Per bank write bursts
+system.physmem.perBankWrBursts::12 5134 # Per bank write bursts
+system.physmem.perBankWrBursts::13 5204 # Per bank write bursts
+system.physmem.perBankWrBursts::14 5383 # Per bank write bursts
+system.physmem.perBankWrBursts::15 5718 # Per bank write bursts
system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
-system.physmem.numWrRetry 3 # Number of times write queue was full causing retry
-system.physmem.totGap 5136428721000 # Total gap between requests
+system.physmem.numWrRetry 2 # Number of times write queue was full causing retry
+system.physmem.totGap 5141345197000 # Total gap between requests
system.physmem.readPktSize::0 0 # Read request sizes (log2)
system.physmem.readPktSize::1 0 # Read request sizes (log2)
system.physmem.readPktSize::2 0 # Read request sizes (log2)
system.physmem.readPktSize::3 0 # Read request sizes (log2)
system.physmem.readPktSize::4 0 # Read request sizes (log2)
system.physmem.readPktSize::5 0 # Read request sizes (log2)
-system.physmem.readPktSize::6 86979 # Read request sizes (log2)
+system.physmem.readPktSize::6 90808 # Read request sizes (log2)
system.physmem.writePktSize::0 0 # Write request sizes (log2)
system.physmem.writePktSize::1 0 # Write request sizes (log2)
system.physmem.writePktSize::2 0 # Write request sizes (log2)
system.physmem.writePktSize::3 0 # Write request sizes (log2)
system.physmem.writePktSize::4 0 # Write request sizes (log2)
system.physmem.writePktSize::5 0 # Write request sizes (log2)
-system.physmem.writePktSize::6 83143 # Write request sizes (log2)
-system.physmem.rdQLenPdf::0 81214 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 4352 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::2 808 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::3 172 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::4 44 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::5 34 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::6 35 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::7 38 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::8 27 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::9 27 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::10 27 # What read queue length does an incoming req see
+system.physmem.writePktSize::6 80864 # Write request sizes (log2)
+system.physmem.rdQLenPdf::0 85390 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 4130 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 610 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 178 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 38 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::5 40 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::6 32 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::7 42 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::8 26 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::9 26 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::10 26 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::11 26 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::12 24 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::13 24 # What read queue length does an incoming req see
@@ -161,1117 +161,1109 @@ system.physmem.rdQLenPdf::28 0 # Wh
system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
-system.physmem.wrQLenPdf::0 122 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::1 62 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::2 60 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::3 56 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::4 54 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::5 53 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::6 52 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::7 52 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::8 52 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::9 53 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::10 52 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::11 53 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::12 52 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::13 52 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::14 53 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::15 1442 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::16 1825 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::17 4081 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::18 4013 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::19 4467 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::20 4472 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::21 5233 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::22 4822 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::23 5573 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::24 5576 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::25 5555 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::26 6628 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::27 4990 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::28 4540 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::29 4569 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::30 4281 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::31 4085 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::32 4008 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::33 127 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::34 103 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::35 75 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::36 105 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::37 82 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::38 102 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::39 59 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::40 69 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::41 78 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::42 81 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::43 83 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::44 103 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::45 85 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::46 116 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::47 101 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::48 130 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::49 91 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::50 86 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::51 52 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::52 66 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::53 65 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::54 41 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::55 31 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::56 30 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::57 32 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::58 16 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::59 31 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::60 27 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::61 17 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::62 13 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::63 8 # What write queue length does an incoming req see
-system.physmem.bytesPerActivate::samples 39730 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean 273.859753 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean 164.661250 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev 301.445638 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::0-127 16103 40.53% 40.53% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128-255 9824 24.73% 65.26% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256-383 4113 10.35% 75.61% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384-511 2266 5.70% 81.31% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::512-639 1547 3.89% 85.21% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640-767 1072 2.70% 87.91% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::768-895 721 1.81% 89.72% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::896-1023 578 1.45% 91.18% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1024-1151 3506 8.82% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total 39730 # Bytes accessed per row activation
-system.physmem.rdPerTurnAround::samples 4019 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::mean 21.613337 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::stdev 232.441160 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::0-511 4016 99.93% 99.93% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::512-1023 1 0.02% 99.95% # Reads before turning the bus around for writes
+system.physmem.wrQLenPdf::0 123 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::1 64 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::2 61 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::3 58 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::4 57 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::5 63 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::6 65 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::7 54 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::8 57 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::9 69 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::10 55 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::11 55 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::12 69 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::13 54 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::14 54 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::15 1350 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::16 1610 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::17 4166 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::18 4074 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::19 4423 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::20 4467 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::21 5081 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::22 4725 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::23 5352 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::24 5355 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::25 5254 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::26 6050 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::27 4758 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::28 4488 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::29 4674 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::30 4325 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::31 4155 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::32 4114 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::33 151 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::34 114 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::35 79 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::36 84 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::37 52 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::38 60 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::39 43 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::40 65 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::41 52 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::42 49 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::43 35 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::44 49 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::45 51 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::46 36 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::47 62 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::48 78 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::49 80 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::50 45 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::51 36 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::52 35 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::53 51 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::54 35 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::55 29 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::56 28 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::57 20 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::58 11 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::59 15 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::60 15 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::61 14 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::62 6 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::63 5 # What write queue length does an incoming req see
+system.physmem.bytesPerActivate::samples 40174 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 273.144621 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 165.560811 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 297.725081 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::0-127 16113 40.11% 40.11% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128-255 9912 24.67% 64.78% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256-383 4303 10.71% 75.49% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384-511 2413 6.01% 81.50% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::512-639 1642 4.09% 85.59% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::640-767 1065 2.65% 88.24% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768-895 735 1.83% 90.07% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::896-1023 648 1.61% 91.68% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024-1151 3343 8.32% 100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total 40174 # Bytes accessed per row activation
+system.physmem.rdPerTurnAround::samples 4096 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::mean 22.121094 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::stdev 231.669266 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::0-511 4094 99.95% 99.95% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::1536-2047 1 0.02% 99.98% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::14336-14847 1 0.02% 100.00% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::total 4019 # Reads before turning the bus around for writes
-system.physmem.wrPerTurnAround::samples 4019 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::mean 20.687484 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::gmean 18.141176 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::stdev 13.818199 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::0-3 66 1.64% 1.64% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::4-7 4 0.10% 1.74% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::8-11 1 0.02% 1.77% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::12-15 5 0.12% 1.89% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::16-19 3291 81.89% 83.78% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::20-23 104 2.59% 86.36% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::24-27 32 0.80% 87.16% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::28-31 108 2.69% 89.85% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::32-35 15 0.37% 90.22% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::36-39 105 2.61% 92.83% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::40-43 59 1.47% 94.30% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::44-47 4 0.10% 94.40% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::48-51 14 0.35% 94.75% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::52-55 20 0.50% 95.25% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::56-59 2 0.05% 95.30% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::60-63 4 0.10% 95.40% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::64-67 144 3.58% 98.98% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::72-75 4 0.10% 99.08% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::76-79 15 0.37% 99.45% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::84-87 1 0.02% 99.48% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::92-95 1 0.02% 99.50% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::96-99 1 0.02% 99.53% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::100-103 3 0.07% 99.60% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::124-127 1 0.02% 99.63% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::128-131 10 0.25% 99.88% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::140-143 2 0.05% 99.93% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::152-155 1 0.02% 99.95% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::156-159 1 0.02% 99.98% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::160-163 1 0.02% 100.00% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::total 4019 # Writes before turning the bus around for reads
-system.physmem.totQLat 1059562475 # Total ticks spent queuing
-system.physmem.totMemAccLat 2688262475 # Total ticks spent from burst creation until serviced by the DRAM
-system.physmem.totBusLat 434320000 # Total ticks spent in databus transfers
-system.physmem.avgQLat 12197.95 # Average queueing delay per DRAM burst
+system.physmem.rdPerTurnAround::total 4096 # Reads before turning the bus around for writes
+system.physmem.wrPerTurnAround::samples 4096 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::mean 19.735352 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::gmean 17.630791 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::stdev 12.122766 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::0-3 68 1.66% 1.66% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::4-7 3 0.07% 1.73% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::8-11 1 0.02% 1.76% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::12-15 5 0.12% 1.88% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::16-19 3465 84.59% 86.47% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::20-23 91 2.22% 88.70% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::24-27 32 0.78% 89.48% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::28-31 114 2.78% 92.26% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::32-35 13 0.32% 92.58% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::36-39 74 1.81% 94.38% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::40-43 48 1.17% 95.56% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::44-47 3 0.07% 95.63% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::48-51 13 0.32% 95.95% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::52-55 10 0.24% 96.19% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::56-59 7 0.17% 96.36% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::60-63 2 0.05% 96.41% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::64-67 111 2.71% 99.12% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::68-71 4 0.10% 99.22% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::72-75 2 0.05% 99.27% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::76-79 16 0.39% 99.66% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::80-83 1 0.02% 99.68% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::100-103 3 0.07% 99.76% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::112-115 1 0.02% 99.78% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::124-127 1 0.02% 99.80% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::128-131 6 0.15% 99.95% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::164-167 1 0.02% 99.98% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::168-171 1 0.02% 100.00% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::total 4096 # Writes before turning the bus around for reads
+system.physmem.totQLat 1084591495 # Total ticks spent queuing
+system.physmem.totMemAccLat 2783791495 # Total ticks spent from burst creation until serviced by the DRAM
+system.physmem.totBusLat 453120000 # Total ticks spent in databus transfers
+system.physmem.avgQLat 11968.04 # Average queueing delay per DRAM burst
system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
-system.physmem.avgMemAccLat 30947.95 # Average memory access latency per DRAM burst
-system.physmem.avgRdBW 1.08 # Average DRAM read bandwidth in MiByte/s
-system.physmem.avgWrBW 1.04 # Average achieved write bandwidth in MiByte/s
-system.physmem.avgRdBWSys 1.08 # Average system read bandwidth in MiByte/s
-system.physmem.avgWrBWSys 1.04 # Average system write bandwidth in MiByte/s
+system.physmem.avgMemAccLat 30718.04 # Average memory access latency per DRAM burst
+system.physmem.avgRdBW 1.13 # Average DRAM read bandwidth in MiByte/s
+system.physmem.avgWrBW 1.01 # Average achieved write bandwidth in MiByte/s
+system.physmem.avgRdBWSys 1.13 # Average system read bandwidth in MiByte/s
+system.physmem.avgWrBWSys 1.01 # Average system write bandwidth in MiByte/s
system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
system.physmem.busUtil 0.02 # Data bus utilization in percentage
system.physmem.busUtilRead 0.01 # Data bus utilization in percentage for reads
system.physmem.busUtilWrite 0.01 # Data bus utilization in percentage for writes
-system.physmem.avgRdQLen 1.23 # Average read queue length when enqueuing
-system.physmem.avgWrQLen 6.40 # Average write queue length when enqueuing
-system.physmem.readRowHits 68770 # Number of row buffer hits during reads
-system.physmem.writeRowHits 61507 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 79.17 # Row buffer hit rate for reads
-system.physmem.writeRowHitRate 73.98 # Row buffer hit rate for writes
-system.physmem.avgGap 30192618.95 # Average gap between requests
-system.physmem.pageHitRate 76.63 # Row buffer hit rate, read and write combined
-system.physmem_0.actEnergy 145673640 # Energy for activate commands per rank (pJ)
-system.physmem_0.preEnergy 79307250 # Energy for precharge commands per rank (pJ)
-system.physmem_0.readEnergy 323988600 # Energy for read commands per rank (pJ)
-system.physmem_0.writeEnergy 270041040 # Energy for write commands per rank (pJ)
-system.physmem_0.refreshEnergy 250383413280 # Energy for refresh commands per rank (pJ)
-system.physmem_0.actBackEnergy 96324881400 # Energy for active background per rank (pJ)
-system.physmem_0.preBackEnergy 2240107908000 # Energy for precharge background per rank (pJ)
-system.physmem_0.totalEnergy 2587635213210 # Total energy per rank (pJ)
-system.physmem_0.averagePower 667.890753 # Core power per rank (mW)
-system.physmem_0.memoryStateTime::IDLE 3686018034728 # Time in different power states
-system.physmem_0.memoryStateTime::REF 128007880000 # Time in different power states
+system.physmem.avgRdQLen 1.00 # Average read queue length when enqueuing
+system.physmem.avgWrQLen 7.79 # Average write queue length when enqueuing
+system.physmem.readRowHits 72353 # Number of row buffer hits during reads
+system.physmem.writeRowHits 58932 # Number of row buffer hits during writes
+system.physmem.readRowHitRate 79.84 # Row buffer hit rate for reads
+system.physmem.writeRowHitRate 72.88 # Row buffer hit rate for writes
+system.physmem.avgGap 29948653.23 # Average gap between requests
+system.physmem.pageHitRate 76.56 # Row buffer hit rate, read and write combined
+system.physmem_0.actEnergy 144214560 # Energy for activate commands per rank (pJ)
+system.physmem_0.preEnergy 78573000 # Energy for precharge commands per rank (pJ)
+system.physmem_0.readEnergy 335010000 # Energy for read commands per rank (pJ)
+system.physmem_0.writeEnergy 259511040 # Energy for write commands per rank (pJ)
+system.physmem_0.refreshEnergy 250484108160 # Energy for refresh commands per rank (pJ)
+system.physmem_0.actBackEnergy 96378538635 # Energy for active background per rank (pJ)
+system.physmem_0.preBackEnergy 2237986517250 # Energy for precharge background per rank (pJ)
+system.physmem_0.totalEnergy 2585666472645 # Total energy per rank (pJ)
+system.physmem_0.averagePower 667.978665 # Core power per rank (mW)
+system.physmem_0.memoryStateTime::IDLE 3687486057488 # Time in different power states
+system.physmem_0.memoryStateTime::REF 128059360000 # Time in different power states
system.physmem_0.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem_0.memoryStateTime::ACT 19864390272 # Time in different power states
+system.physmem_0.memoryStateTime::ACT 19884905262 # Time in different power states
system.physmem_0.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.physmem_1.actEnergy 154685160 # Energy for activate commands per rank (pJ)
-system.physmem_1.preEnergy 84187125 # Energy for precharge commands per rank (pJ)
-system.physmem_1.readEnergy 353550600 # Energy for read commands per rank (pJ)
-system.physmem_1.writeEnergy 268725600 # Energy for write commands per rank (pJ)
-system.physmem_1.refreshEnergy 250383413280 # Energy for refresh commands per rank (pJ)
-system.physmem_1.actBackEnergy 96580278450 # Energy for active background per rank (pJ)
-system.physmem_1.preBackEnergy 2233317414750 # Energy for precharge background per rank (pJ)
-system.physmem_1.totalEnergy 2581142254965 # Total energy per rank (pJ)
-system.physmem_1.averagePower 668.102097 # Core power per rank (mW)
-system.physmem_1.memoryStateTime::IDLE 3685663172228 # Time in different power states
-system.physmem_1.memoryStateTime::REF 128007880000 # Time in different power states
+system.physmem_1.actEnergy 159500880 # Energy for activate commands per rank (pJ)
+system.physmem_1.preEnergy 86876625 # Energy for precharge commands per rank (pJ)
+system.physmem_1.readEnergy 371841600 # Energy for read commands per rank (pJ)
+system.physmem_1.writeEnergy 264306240 # Energy for write commands per rank (pJ)
+system.physmem_1.refreshEnergy 250484108160 # Energy for refresh commands per rank (pJ)
+system.physmem_1.actBackEnergy 97163933940 # Energy for active background per rank (pJ)
+system.physmem_1.preBackEnergy 2232534954750 # Energy for precharge background per rank (pJ)
+system.physmem_1.totalEnergy 2581065522195 # Total energy per rank (pJ)
+system.physmem_1.averagePower 668.160201 # Core power per rank (mW)
+system.physmem_1.memoryStateTime::IDLE 3686335779224 # Time in different power states
+system.physmem_1.memoryStateTime::REF 128059360000 # Time in different power states
system.physmem_1.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem_1.memoryStateTime::ACT 20186348022 # Time in different power states
+system.physmem_1.memoryStateTime::ACT 21009267026 # Time in different power states
system.physmem_1.memoryStateTime::ACT_PDN 0 # Time in different power states
system.cpu_clk_domain.clock 500 # Clock period in ticks
system.cpu0.apic_clk_domain.clock 8000 # Clock period in ticks
-system.cpu0.numCycles 1072285093 # number of cpu cycles simulated
+system.cpu0.numCycles 1088115959 # number of cpu cycles simulated
system.cpu0.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu0.numWorkItemsCompleted 0 # number of work items this cpu completed
system.cpu0.kern.inst.arm 0 # number of arm instructions executed
system.cpu0.kern.inst.quiesce 0 # number of quiesce instructions executed
-system.cpu0.committedInsts 71949472 # Number of instructions committed
-system.cpu0.committedOps 146629560 # Number of ops (including micro ops) committed
-system.cpu0.num_int_alu_accesses 134558000 # Number of integer alu accesses
+system.cpu0.committedInsts 71651877 # Number of instructions committed
+system.cpu0.committedOps 146177129 # Number of ops (including micro ops) committed
+system.cpu0.num_int_alu_accesses 134125177 # Number of integer alu accesses
system.cpu0.num_fp_alu_accesses 0 # Number of float alu accesses
-system.cpu0.num_func_calls 963710 # number of times a function call or return occured
-system.cpu0.num_conditional_control_insts 14252688 # number of instructions that are conditional controls
-system.cpu0.num_int_insts 134558000 # number of integer instructions
+system.cpu0.num_func_calls 958449 # number of times a function call or return occured
+system.cpu0.num_conditional_control_insts 14231951 # number of instructions that are conditional controls
+system.cpu0.num_int_insts 134125177 # number of integer instructions
system.cpu0.num_fp_insts 0 # number of float instructions
-system.cpu0.num_int_register_reads 246915381 # number of times the integer registers were read
-system.cpu0.num_int_register_writes 115616486 # number of times the integer registers were written
+system.cpu0.num_int_register_reads 245781224 # number of times the integer registers were read
+system.cpu0.num_int_register_writes 115362346 # number of times the integer registers were written
system.cpu0.num_fp_register_reads 0 # number of times the floating registers were read
system.cpu0.num_fp_register_writes 0 # number of times the floating registers were written
-system.cpu0.num_cc_register_reads 83804950 # number of times the CC registers were read
-system.cpu0.num_cc_register_writes 55920138 # number of times the CC registers were written
-system.cpu0.num_mem_refs 13826864 # number of memory refs
-system.cpu0.num_load_insts 10217566 # Number of load instructions
-system.cpu0.num_store_insts 3609298 # Number of store instructions
-system.cpu0.num_idle_cycles 1017808343.518800 # Number of idle cycles
-system.cpu0.num_busy_cycles 54476749.481200 # Number of busy cycles
-system.cpu0.not_idle_fraction 0.050804 # Percentage of non-idle cycles
-system.cpu0.idle_fraction 0.949196 # Percentage of idle cycles
-system.cpu0.Branches 15573120 # Number of branches fetched
-system.cpu0.op_class::No_OpClass 93861 0.06% 0.06% # Class of executed instruction
-system.cpu0.op_class::IntAlu 132602488 90.43% 90.50% # Class of executed instruction
-system.cpu0.op_class::IntMult 58992 0.04% 90.54% # Class of executed instruction
-system.cpu0.op_class::IntDiv 49734 0.03% 90.57% # Class of executed instruction
-system.cpu0.op_class::FloatAdd 0 0.00% 90.57% # Class of executed instruction
-system.cpu0.op_class::FloatCmp 0 0.00% 90.57% # Class of executed instruction
-system.cpu0.op_class::FloatCvt 0 0.00% 90.57% # Class of executed instruction
-system.cpu0.op_class::FloatMult 0 0.00% 90.57% # Class of executed instruction
-system.cpu0.op_class::FloatDiv 0 0.00% 90.57% # Class of executed instruction
-system.cpu0.op_class::FloatSqrt 0 0.00% 90.57% # Class of executed instruction
-system.cpu0.op_class::SimdAdd 0 0.00% 90.57% # Class of executed instruction
-system.cpu0.op_class::SimdAddAcc 0 0.00% 90.57% # Class of executed instruction
-system.cpu0.op_class::SimdAlu 0 0.00% 90.57% # Class of executed instruction
-system.cpu0.op_class::SimdCmp 0 0.00% 90.57% # Class of executed instruction
-system.cpu0.op_class::SimdCvt 0 0.00% 90.57% # Class of executed instruction
-system.cpu0.op_class::SimdMisc 0 0.00% 90.57% # Class of executed instruction
-system.cpu0.op_class::SimdMult 0 0.00% 90.57% # Class of executed instruction
-system.cpu0.op_class::SimdMultAcc 0 0.00% 90.57% # Class of executed instruction
-system.cpu0.op_class::SimdShift 0 0.00% 90.57% # Class of executed instruction
-system.cpu0.op_class::SimdShiftAcc 0 0.00% 90.57% # Class of executed instruction
-system.cpu0.op_class::SimdSqrt 0 0.00% 90.57% # Class of executed instruction
-system.cpu0.op_class::SimdFloatAdd 0 0.00% 90.57% # Class of executed instruction
-system.cpu0.op_class::SimdFloatAlu 0 0.00% 90.57% # Class of executed instruction
-system.cpu0.op_class::SimdFloatCmp 0 0.00% 90.57% # Class of executed instruction
-system.cpu0.op_class::SimdFloatCvt 0 0.00% 90.57% # Class of executed instruction
-system.cpu0.op_class::SimdFloatDiv 0 0.00% 90.57% # Class of executed instruction
-system.cpu0.op_class::SimdFloatMisc 0 0.00% 90.57% # Class of executed instruction
-system.cpu0.op_class::SimdFloatMult 0 0.00% 90.57% # Class of executed instruction
-system.cpu0.op_class::SimdFloatMultAcc 0 0.00% 90.57% # Class of executed instruction
-system.cpu0.op_class::SimdFloatSqrt 0 0.00% 90.57% # Class of executed instruction
-system.cpu0.op_class::MemRead 10215736 6.97% 97.54% # Class of executed instruction
-system.cpu0.op_class::MemWrite 3609298 2.46% 100.00% # Class of executed instruction
+system.cpu0.num_cc_register_reads 83627387 # number of times the CC registers were read
+system.cpu0.num_cc_register_writes 55829285 # number of times the CC registers were written
+system.cpu0.num_mem_refs 13623500 # number of memory refs
+system.cpu0.num_load_insts 10168797 # Number of load instructions
+system.cpu0.num_store_insts 3454703 # Number of store instructions
+system.cpu0.num_idle_cycles 1031530406.657702 # Number of idle cycles
+system.cpu0.num_busy_cycles 56585552.342298 # Number of busy cycles
+system.cpu0.not_idle_fraction 0.052003 # Percentage of non-idle cycles
+system.cpu0.idle_fraction 0.947997 # Percentage of idle cycles
+system.cpu0.Branches 15545637 # Number of branches fetched
+system.cpu0.op_class::No_OpClass 91075 0.06% 0.06% # Class of executed instruction
+system.cpu0.op_class::IntAlu 132356346 90.54% 90.61% # Class of executed instruction
+system.cpu0.op_class::IntMult 58823 0.04% 90.65% # Class of executed instruction
+system.cpu0.op_class::IntDiv 49650 0.03% 90.68% # Class of executed instruction
+system.cpu0.op_class::FloatAdd 0 0.00% 90.68% # Class of executed instruction
+system.cpu0.op_class::FloatCmp 0 0.00% 90.68% # Class of executed instruction
+system.cpu0.op_class::FloatCvt 0 0.00% 90.68% # Class of executed instruction
+system.cpu0.op_class::FloatMult 0 0.00% 90.68% # Class of executed instruction
+system.cpu0.op_class::FloatDiv 0 0.00% 90.68% # Class of executed instruction
+system.cpu0.op_class::FloatSqrt 0 0.00% 90.68% # Class of executed instruction
+system.cpu0.op_class::SimdAdd 0 0.00% 90.68% # Class of executed instruction
+system.cpu0.op_class::SimdAddAcc 0 0.00% 90.68% # Class of executed instruction
+system.cpu0.op_class::SimdAlu 0 0.00% 90.68% # Class of executed instruction
+system.cpu0.op_class::SimdCmp 0 0.00% 90.68% # Class of executed instruction
+system.cpu0.op_class::SimdCvt 0 0.00% 90.68% # Class of executed instruction
+system.cpu0.op_class::SimdMisc 0 0.00% 90.68% # Class of executed instruction
+system.cpu0.op_class::SimdMult 0 0.00% 90.68% # Class of executed instruction
+system.cpu0.op_class::SimdMultAcc 0 0.00% 90.68% # Class of executed instruction
+system.cpu0.op_class::SimdShift 0 0.00% 90.68% # Class of executed instruction
+system.cpu0.op_class::SimdShiftAcc 0 0.00% 90.68% # Class of executed instruction
+system.cpu0.op_class::SimdSqrt 0 0.00% 90.68% # Class of executed instruction
+system.cpu0.op_class::SimdFloatAdd 0 0.00% 90.68% # Class of executed instruction
+system.cpu0.op_class::SimdFloatAlu 0 0.00% 90.68% # Class of executed instruction
+system.cpu0.op_class::SimdFloatCmp 0 0.00% 90.68% # Class of executed instruction
+system.cpu0.op_class::SimdFloatCvt 0 0.00% 90.68% # Class of executed instruction
+system.cpu0.op_class::SimdFloatDiv 0 0.00% 90.68% # Class of executed instruction
+system.cpu0.op_class::SimdFloatMisc 0 0.00% 90.68% # Class of executed instruction
+system.cpu0.op_class::SimdFloatMult 0 0.00% 90.68% # Class of executed instruction
+system.cpu0.op_class::SimdFloatMultAcc 0 0.00% 90.68% # Class of executed instruction
+system.cpu0.op_class::SimdFloatSqrt 0 0.00% 90.68% # Class of executed instruction
+system.cpu0.op_class::MemRead 10166974 6.96% 97.64% # Class of executed instruction
+system.cpu0.op_class::MemWrite 3454703 2.36% 100.00% # Class of executed instruction
system.cpu0.op_class::IprAccess 0 0.00% 100.00% # Class of executed instruction
system.cpu0.op_class::InstPrefetch 0 0.00% 100.00% # Class of executed instruction
-system.cpu0.op_class::total 146630109 # Class of executed instruction
-system.cpu0.dcache.tags.replacements 1637608 # number of replacements
-system.cpu0.dcache.tags.tagsinuse 511.999082 # Cycle average of tags in use
-system.cpu0.dcache.tags.total_refs 19599059 # Total number of references to valid blocks.
-system.cpu0.dcache.tags.sampled_refs 1638120 # Sample count of references to valid blocks.
-system.cpu0.dcache.tags.avg_refs 11.964361 # Average number of references to valid blocks.
+system.cpu0.op_class::total 146177571 # Class of executed instruction
+system.cpu0.dcache.tags.replacements 1639042 # number of replacements
+system.cpu0.dcache.tags.tagsinuse 511.999458 # Cycle average of tags in use
+system.cpu0.dcache.tags.total_refs 19611882 # Total number of references to valid blocks.
+system.cpu0.dcache.tags.sampled_refs 1639554 # Sample count of references to valid blocks.
+system.cpu0.dcache.tags.avg_refs 11.961718 # Average number of references to valid blocks.
system.cpu0.dcache.tags.warmup_cycle 7549500 # Cycle when the warmup percentage was hit.
-system.cpu0.dcache.tags.occ_blocks::cpu0.data 184.195835 # Average occupied blocks per requestor
-system.cpu0.dcache.tags.occ_blocks::cpu1.data 211.604713 # Average occupied blocks per requestor
-system.cpu0.dcache.tags.occ_blocks::cpu2.data 116.198534 # Average occupied blocks per requestor
-system.cpu0.dcache.tags.occ_percent::cpu0.data 0.359757 # Average percentage of cache occupancy
-system.cpu0.dcache.tags.occ_percent::cpu1.data 0.413290 # Average percentage of cache occupancy
-system.cpu0.dcache.tags.occ_percent::cpu2.data 0.226950 # Average percentage of cache occupancy
-system.cpu0.dcache.tags.occ_percent::total 0.999998 # Average percentage of cache occupancy
+system.cpu0.dcache.tags.occ_blocks::cpu0.data 186.987910 # Average occupied blocks per requestor
+system.cpu0.dcache.tags.occ_blocks::cpu1.data 208.755532 # Average occupied blocks per requestor
+system.cpu0.dcache.tags.occ_blocks::cpu2.data 116.256017 # Average occupied blocks per requestor
+system.cpu0.dcache.tags.occ_percent::cpu0.data 0.365211 # Average percentage of cache occupancy
+system.cpu0.dcache.tags.occ_percent::cpu1.data 0.407726 # Average percentage of cache occupancy
+system.cpu0.dcache.tags.occ_percent::cpu2.data 0.227063 # Average percentage of cache occupancy
+system.cpu0.dcache.tags.occ_percent::total 0.999999 # Average percentage of cache occupancy
system.cpu0.dcache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id
-system.cpu0.dcache.tags.age_task_id_blocks_1024::0 241 # Occupied blocks per task id
-system.cpu0.dcache.tags.age_task_id_blocks_1024::1 250 # Occupied blocks per task id
-system.cpu0.dcache.tags.age_task_id_blocks_1024::2 21 # Occupied blocks per task id
+system.cpu0.dcache.tags.age_task_id_blocks_1024::0 215 # Occupied blocks per task id
+system.cpu0.dcache.tags.age_task_id_blocks_1024::1 279 # Occupied blocks per task id
+system.cpu0.dcache.tags.age_task_id_blocks_1024::2 18 # Occupied blocks per task id
system.cpu0.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
-system.cpu0.dcache.tags.tag_accesses 88196204 # Number of tag accesses
-system.cpu0.dcache.tags.data_accesses 88196204 # Number of data accesses
-system.cpu0.dcache.ReadReq_hits::cpu0.data 4977443 # number of ReadReq hits
-system.cpu0.dcache.ReadReq_hits::cpu1.data 2399002 # number of ReadReq hits
-system.cpu0.dcache.ReadReq_hits::cpu2.data 4079601 # number of ReadReq hits
-system.cpu0.dcache.ReadReq_hits::total 11456046 # number of ReadReq hits
-system.cpu0.dcache.WriteReq_hits::cpu0.data 3466928 # number of WriteReq hits
-system.cpu0.dcache.WriteReq_hits::cpu1.data 1632244 # number of WriteReq hits
-system.cpu0.dcache.WriteReq_hits::cpu2.data 2982379 # number of WriteReq hits
-system.cpu0.dcache.WriteReq_hits::total 8081551 # number of WriteReq hits
-system.cpu0.dcache.SoftPFReq_hits::cpu0.data 21705 # number of SoftPFReq hits
-system.cpu0.dcache.SoftPFReq_hits::cpu1.data 9720 # number of SoftPFReq hits
-system.cpu0.dcache.SoftPFReq_hits::cpu2.data 28160 # number of SoftPFReq hits
-system.cpu0.dcache.SoftPFReq_hits::total 59585 # number of SoftPFReq hits
-system.cpu0.dcache.demand_hits::cpu0.data 8444371 # number of demand (read+write) hits
-system.cpu0.dcache.demand_hits::cpu1.data 4031246 # number of demand (read+write) hits
-system.cpu0.dcache.demand_hits::cpu2.data 7061980 # number of demand (read+write) hits
-system.cpu0.dcache.demand_hits::total 19537597 # number of demand (read+write) hits
-system.cpu0.dcache.overall_hits::cpu0.data 8466076 # number of overall hits
-system.cpu0.dcache.overall_hits::cpu1.data 4040966 # number of overall hits
-system.cpu0.dcache.overall_hits::cpu2.data 7090140 # number of overall hits
-system.cpu0.dcache.overall_hits::total 19597182 # number of overall hits
-system.cpu0.dcache.ReadReq_misses::cpu0.data 370514 # number of ReadReq misses
-system.cpu0.dcache.ReadReq_misses::cpu1.data 153427 # number of ReadReq misses
-system.cpu0.dcache.ReadReq_misses::cpu2.data 785283 # number of ReadReq misses
-system.cpu0.dcache.ReadReq_misses::total 1309224 # number of ReadReq misses
-system.cpu0.dcache.WriteReq_misses::cpu0.data 138238 # number of WriteReq misses
-system.cpu0.dcache.WriteReq_misses::cpu1.data 55177 # number of WriteReq misses
-system.cpu0.dcache.WriteReq_misses::cpu2.data 133227 # number of WriteReq misses
-system.cpu0.dcache.WriteReq_misses::total 326642 # number of WriteReq misses
-system.cpu0.dcache.SoftPFReq_misses::cpu0.data 157440 # number of SoftPFReq misses
-system.cpu0.dcache.SoftPFReq_misses::cpu1.data 58723 # number of SoftPFReq misses
-system.cpu0.dcache.SoftPFReq_misses::cpu2.data 190307 # number of SoftPFReq misses
-system.cpu0.dcache.SoftPFReq_misses::total 406470 # number of SoftPFReq misses
-system.cpu0.dcache.demand_misses::cpu0.data 508752 # number of demand (read+write) misses
-system.cpu0.dcache.demand_misses::cpu1.data 208604 # number of demand (read+write) misses
-system.cpu0.dcache.demand_misses::cpu2.data 918510 # number of demand (read+write) misses
-system.cpu0.dcache.demand_misses::total 1635866 # number of demand (read+write) misses
-system.cpu0.dcache.overall_misses::cpu0.data 666192 # number of overall misses
-system.cpu0.dcache.overall_misses::cpu1.data 267327 # number of overall misses
-system.cpu0.dcache.overall_misses::cpu2.data 1108817 # number of overall misses
-system.cpu0.dcache.overall_misses::total 2042336 # number of overall misses
-system.cpu0.dcache.ReadReq_miss_latency::cpu1.data 2248261000 # number of ReadReq miss cycles
-system.cpu0.dcache.ReadReq_miss_latency::cpu2.data 12713989500 # number of ReadReq miss cycles
-system.cpu0.dcache.ReadReq_miss_latency::total 14962250500 # number of ReadReq miss cycles
-system.cpu0.dcache.WriteReq_miss_latency::cpu1.data 3673730495 # number of WriteReq miss cycles
-system.cpu0.dcache.WriteReq_miss_latency::cpu2.data 6566436401 # number of WriteReq miss cycles
-system.cpu0.dcache.WriteReq_miss_latency::total 10240166896 # number of WriteReq miss cycles
-system.cpu0.dcache.demand_miss_latency::cpu1.data 5921991495 # number of demand (read+write) miss cycles
-system.cpu0.dcache.demand_miss_latency::cpu2.data 19280425901 # number of demand (read+write) miss cycles
-system.cpu0.dcache.demand_miss_latency::total 25202417396 # number of demand (read+write) miss cycles
-system.cpu0.dcache.overall_miss_latency::cpu1.data 5921991495 # number of overall miss cycles
-system.cpu0.dcache.overall_miss_latency::cpu2.data 19280425901 # number of overall miss cycles
-system.cpu0.dcache.overall_miss_latency::total 25202417396 # number of overall miss cycles
-system.cpu0.dcache.ReadReq_accesses::cpu0.data 5347957 # number of ReadReq accesses(hits+misses)
-system.cpu0.dcache.ReadReq_accesses::cpu1.data 2552429 # number of ReadReq accesses(hits+misses)
-system.cpu0.dcache.ReadReq_accesses::cpu2.data 4864884 # number of ReadReq accesses(hits+misses)
-system.cpu0.dcache.ReadReq_accesses::total 12765270 # number of ReadReq accesses(hits+misses)
-system.cpu0.dcache.WriteReq_accesses::cpu0.data 3605166 # number of WriteReq accesses(hits+misses)
-system.cpu0.dcache.WriteReq_accesses::cpu1.data 1687421 # number of WriteReq accesses(hits+misses)
-system.cpu0.dcache.WriteReq_accesses::cpu2.data 3115606 # number of WriteReq accesses(hits+misses)
-system.cpu0.dcache.WriteReq_accesses::total 8408193 # number of WriteReq accesses(hits+misses)
-system.cpu0.dcache.SoftPFReq_accesses::cpu0.data 179145 # number of SoftPFReq accesses(hits+misses)
-system.cpu0.dcache.SoftPFReq_accesses::cpu1.data 68443 # number of SoftPFReq accesses(hits+misses)
-system.cpu0.dcache.SoftPFReq_accesses::cpu2.data 218467 # number of SoftPFReq accesses(hits+misses)
-system.cpu0.dcache.SoftPFReq_accesses::total 466055 # number of SoftPFReq accesses(hits+misses)
-system.cpu0.dcache.demand_accesses::cpu0.data 8953123 # number of demand (read+write) accesses
-system.cpu0.dcache.demand_accesses::cpu1.data 4239850 # number of demand (read+write) accesses
-system.cpu0.dcache.demand_accesses::cpu2.data 7980490 # number of demand (read+write) accesses
-system.cpu0.dcache.demand_accesses::total 21173463 # number of demand (read+write) accesses
-system.cpu0.dcache.overall_accesses::cpu0.data 9132268 # number of overall (read+write) accesses
-system.cpu0.dcache.overall_accesses::cpu1.data 4308293 # number of overall (read+write) accesses
-system.cpu0.dcache.overall_accesses::cpu2.data 8198957 # number of overall (read+write) accesses
-system.cpu0.dcache.overall_accesses::total 21639518 # number of overall (read+write) accesses
-system.cpu0.dcache.ReadReq_miss_rate::cpu0.data 0.069281 # miss rate for ReadReq accesses
-system.cpu0.dcache.ReadReq_miss_rate::cpu1.data 0.060110 # miss rate for ReadReq accesses
-system.cpu0.dcache.ReadReq_miss_rate::cpu2.data 0.161419 # miss rate for ReadReq accesses
-system.cpu0.dcache.ReadReq_miss_rate::total 0.102561 # miss rate for ReadReq accesses
-system.cpu0.dcache.WriteReq_miss_rate::cpu0.data 0.038344 # miss rate for WriteReq accesses
-system.cpu0.dcache.WriteReq_miss_rate::cpu1.data 0.032699 # miss rate for WriteReq accesses
-system.cpu0.dcache.WriteReq_miss_rate::cpu2.data 0.042761 # miss rate for WriteReq accesses
-system.cpu0.dcache.WriteReq_miss_rate::total 0.038848 # miss rate for WriteReq accesses
-system.cpu0.dcache.SoftPFReq_miss_rate::cpu0.data 0.878841 # miss rate for SoftPFReq accesses
-system.cpu0.dcache.SoftPFReq_miss_rate::cpu1.data 0.857984 # miss rate for SoftPFReq accesses
-system.cpu0.dcache.SoftPFReq_miss_rate::cpu2.data 0.871102 # miss rate for SoftPFReq accesses
-system.cpu0.dcache.SoftPFReq_miss_rate::total 0.872150 # miss rate for SoftPFReq accesses
-system.cpu0.dcache.demand_miss_rate::cpu0.data 0.056824 # miss rate for demand accesses
-system.cpu0.dcache.demand_miss_rate::cpu1.data 0.049201 # miss rate for demand accesses
-system.cpu0.dcache.demand_miss_rate::cpu2.data 0.115094 # miss rate for demand accesses
-system.cpu0.dcache.demand_miss_rate::total 0.077260 # miss rate for demand accesses
-system.cpu0.dcache.overall_miss_rate::cpu0.data 0.072949 # miss rate for overall accesses
-system.cpu0.dcache.overall_miss_rate::cpu1.data 0.062049 # miss rate for overall accesses
-system.cpu0.dcache.overall_miss_rate::cpu2.data 0.135239 # miss rate for overall accesses
-system.cpu0.dcache.overall_miss_rate::total 0.094380 # miss rate for overall accesses
-system.cpu0.dcache.ReadReq_avg_miss_latency::cpu1.data 14653.620288 # average ReadReq miss latency
-system.cpu0.dcache.ReadReq_avg_miss_latency::cpu2.data 16190.328200 # average ReadReq miss latency
-system.cpu0.dcache.ReadReq_avg_miss_latency::total 11428.335029 # average ReadReq miss latency
-system.cpu0.dcache.WriteReq_avg_miss_latency::cpu1.data 66580.830690 # average WriteReq miss latency
-system.cpu0.dcache.WriteReq_avg_miss_latency::cpu2.data 49287.579852 # average WriteReq miss latency
-system.cpu0.dcache.WriteReq_avg_miss_latency::total 31349.816913 # average WriteReq miss latency
-system.cpu0.dcache.demand_avg_miss_latency::cpu1.data 28388.676607 # average overall miss latency
-system.cpu0.dcache.demand_avg_miss_latency::cpu2.data 20990.980938 # average overall miss latency
-system.cpu0.dcache.demand_avg_miss_latency::total 15406.162483 # average overall miss latency
-system.cpu0.dcache.overall_avg_miss_latency::cpu1.data 22152.612699 # average overall miss latency
-system.cpu0.dcache.overall_avg_miss_latency::cpu2.data 17388.284903 # average overall miss latency
-system.cpu0.dcache.overall_avg_miss_latency::total 12339.995670 # average overall miss latency
-system.cpu0.dcache.blocked_cycles::no_mshrs 206528 # number of cycles access was blocked
+system.cpu0.dcache.tags.tag_accesses 88233009 # Number of tag accesses
+system.cpu0.dcache.tags.data_accesses 88233009 # Number of data accesses
+system.cpu0.dcache.ReadReq_hits::cpu0.data 4935475 # number of ReadReq hits
+system.cpu0.dcache.ReadReq_hits::cpu1.data 2488884 # number of ReadReq hits
+system.cpu0.dcache.ReadReq_hits::cpu2.data 4043023 # number of ReadReq hits
+system.cpu0.dcache.ReadReq_hits::total 11467382 # number of ReadReq hits
+system.cpu0.dcache.WriteReq_hits::cpu0.data 3326286 # number of WriteReq hits
+system.cpu0.dcache.WriteReq_hits::cpu1.data 1767826 # number of WriteReq hits
+system.cpu0.dcache.WriteReq_hits::cpu2.data 2988998 # number of WriteReq hits
+system.cpu0.dcache.WriteReq_hits::total 8083110 # number of WriteReq hits
+system.cpu0.dcache.SoftPFReq_hits::cpu0.data 21538 # number of SoftPFReq hits
+system.cpu0.dcache.SoftPFReq_hits::cpu1.data 9785 # number of SoftPFReq hits
+system.cpu0.dcache.SoftPFReq_hits::cpu2.data 28212 # number of SoftPFReq hits
+system.cpu0.dcache.SoftPFReq_hits::total 59535 # number of SoftPFReq hits
+system.cpu0.dcache.demand_hits::cpu0.data 8261761 # number of demand (read+write) hits
+system.cpu0.dcache.demand_hits::cpu1.data 4256710 # number of demand (read+write) hits
+system.cpu0.dcache.demand_hits::cpu2.data 7032021 # number of demand (read+write) hits
+system.cpu0.dcache.demand_hits::total 19550492 # number of demand (read+write) hits
+system.cpu0.dcache.overall_hits::cpu0.data 8283299 # number of overall hits
+system.cpu0.dcache.overall_hits::cpu1.data 4266495 # number of overall hits
+system.cpu0.dcache.overall_hits::cpu2.data 7060233 # number of overall hits
+system.cpu0.dcache.overall_hits::total 19610027 # number of overall hits
+system.cpu0.dcache.ReadReq_misses::cpu0.data 366824 # number of ReadReq misses
+system.cpu0.dcache.ReadReq_misses::cpu1.data 158843 # number of ReadReq misses
+system.cpu0.dcache.ReadReq_misses::cpu2.data 779794 # number of ReadReq misses
+system.cpu0.dcache.ReadReq_misses::total 1305461 # number of ReadReq misses
+system.cpu0.dcache.WriteReq_misses::cpu0.data 124701 # number of WriteReq misses
+system.cpu0.dcache.WriteReq_misses::cpu1.data 64481 # number of WriteReq misses
+system.cpu0.dcache.WriteReq_misses::cpu2.data 137348 # number of WriteReq misses
+system.cpu0.dcache.WriteReq_misses::total 326530 # number of WriteReq misses
+system.cpu0.dcache.SoftPFReq_misses::cpu0.data 154680 # number of SoftPFReq misses
+system.cpu0.dcache.SoftPFReq_misses::cpu1.data 59779 # number of SoftPFReq misses
+system.cpu0.dcache.SoftPFReq_misses::cpu2.data 191883 # number of SoftPFReq misses
+system.cpu0.dcache.SoftPFReq_misses::total 406342 # number of SoftPFReq misses
+system.cpu0.dcache.demand_misses::cpu0.data 491525 # number of demand (read+write) misses
+system.cpu0.dcache.demand_misses::cpu1.data 223324 # number of demand (read+write) misses
+system.cpu0.dcache.demand_misses::cpu2.data 917142 # number of demand (read+write) misses
+system.cpu0.dcache.demand_misses::total 1631991 # number of demand (read+write) misses
+system.cpu0.dcache.overall_misses::cpu0.data 646205 # number of overall misses
+system.cpu0.dcache.overall_misses::cpu1.data 283103 # number of overall misses
+system.cpu0.dcache.overall_misses::cpu2.data 1109025 # number of overall misses
+system.cpu0.dcache.overall_misses::total 2038333 # number of overall misses
+system.cpu0.dcache.ReadReq_miss_latency::cpu1.data 2324834000 # number of ReadReq miss cycles
+system.cpu0.dcache.ReadReq_miss_latency::cpu2.data 12051133500 # number of ReadReq miss cycles
+system.cpu0.dcache.ReadReq_miss_latency::total 14375967500 # number of ReadReq miss cycles
+system.cpu0.dcache.WriteReq_miss_latency::cpu1.data 4618815996 # number of WriteReq miss cycles
+system.cpu0.dcache.WriteReq_miss_latency::cpu2.data 6391491377 # number of WriteReq miss cycles
+system.cpu0.dcache.WriteReq_miss_latency::total 11010307373 # number of WriteReq miss cycles
+system.cpu0.dcache.demand_miss_latency::cpu1.data 6943649996 # number of demand (read+write) miss cycles
+system.cpu0.dcache.demand_miss_latency::cpu2.data 18442624877 # number of demand (read+write) miss cycles
+system.cpu0.dcache.demand_miss_latency::total 25386274873 # number of demand (read+write) miss cycles
+system.cpu0.dcache.overall_miss_latency::cpu1.data 6943649996 # number of overall miss cycles
+system.cpu0.dcache.overall_miss_latency::cpu2.data 18442624877 # number of overall miss cycles
+system.cpu0.dcache.overall_miss_latency::total 25386274873 # number of overall miss cycles
+system.cpu0.dcache.ReadReq_accesses::cpu0.data 5302299 # number of ReadReq accesses(hits+misses)
+system.cpu0.dcache.ReadReq_accesses::cpu1.data 2647727 # number of ReadReq accesses(hits+misses)
+system.cpu0.dcache.ReadReq_accesses::cpu2.data 4822817 # number of ReadReq accesses(hits+misses)
+system.cpu0.dcache.ReadReq_accesses::total 12772843 # number of ReadReq accesses(hits+misses)
+system.cpu0.dcache.WriteReq_accesses::cpu0.data 3450987 # number of WriteReq accesses(hits+misses)
+system.cpu0.dcache.WriteReq_accesses::cpu1.data 1832307 # number of WriteReq accesses(hits+misses)
+system.cpu0.dcache.WriteReq_accesses::cpu2.data 3126346 # number of WriteReq accesses(hits+misses)
+system.cpu0.dcache.WriteReq_accesses::total 8409640 # number of WriteReq accesses(hits+misses)
+system.cpu0.dcache.SoftPFReq_accesses::cpu0.data 176218 # number of SoftPFReq accesses(hits+misses)
+system.cpu0.dcache.SoftPFReq_accesses::cpu1.data 69564 # number of SoftPFReq accesses(hits+misses)
+system.cpu0.dcache.SoftPFReq_accesses::cpu2.data 220095 # number of SoftPFReq accesses(hits+misses)
+system.cpu0.dcache.SoftPFReq_accesses::total 465877 # number of SoftPFReq accesses(hits+misses)
+system.cpu0.dcache.demand_accesses::cpu0.data 8753286 # number of demand (read+write) accesses
+system.cpu0.dcache.demand_accesses::cpu1.data 4480034 # number of demand (read+write) accesses
+system.cpu0.dcache.demand_accesses::cpu2.data 7949163 # number of demand (read+write) accesses
+system.cpu0.dcache.demand_accesses::total 21182483 # number of demand (read+write) accesses
+system.cpu0.dcache.overall_accesses::cpu0.data 8929504 # number of overall (read+write) accesses
+system.cpu0.dcache.overall_accesses::cpu1.data 4549598 # number of overall (read+write) accesses
+system.cpu0.dcache.overall_accesses::cpu2.data 8169258 # number of overall (read+write) accesses
+system.cpu0.dcache.overall_accesses::total 21648360 # number of overall (read+write) accesses
+system.cpu0.dcache.ReadReq_miss_rate::cpu0.data 0.069182 # miss rate for ReadReq accesses
+system.cpu0.dcache.ReadReq_miss_rate::cpu1.data 0.059992 # miss rate for ReadReq accesses
+system.cpu0.dcache.ReadReq_miss_rate::cpu2.data 0.161688 # miss rate for ReadReq accesses
+system.cpu0.dcache.ReadReq_miss_rate::total 0.102206 # miss rate for ReadReq accesses
+system.cpu0.dcache.WriteReq_miss_rate::cpu0.data 0.036135 # miss rate for WriteReq accesses
+system.cpu0.dcache.WriteReq_miss_rate::cpu1.data 0.035191 # miss rate for WriteReq accesses
+system.cpu0.dcache.WriteReq_miss_rate::cpu2.data 0.043932 # miss rate for WriteReq accesses
+system.cpu0.dcache.WriteReq_miss_rate::total 0.038828 # miss rate for WriteReq accesses
+system.cpu0.dcache.SoftPFReq_miss_rate::cpu0.data 0.877776 # miss rate for SoftPFReq accesses
+system.cpu0.dcache.SoftPFReq_miss_rate::cpu1.data 0.859338 # miss rate for SoftPFReq accesses
+system.cpu0.dcache.SoftPFReq_miss_rate::cpu2.data 0.871819 # miss rate for SoftPFReq accesses
+system.cpu0.dcache.SoftPFReq_miss_rate::total 0.872209 # miss rate for SoftPFReq accesses
+system.cpu0.dcache.demand_miss_rate::cpu0.data 0.056153 # miss rate for demand accesses
+system.cpu0.dcache.demand_miss_rate::cpu1.data 0.049849 # miss rate for demand accesses
+system.cpu0.dcache.demand_miss_rate::cpu2.data 0.115376 # miss rate for demand accesses
+system.cpu0.dcache.demand_miss_rate::total 0.077044 # miss rate for demand accesses
+system.cpu0.dcache.overall_miss_rate::cpu0.data 0.072367 # miss rate for overall accesses
+system.cpu0.dcache.overall_miss_rate::cpu1.data 0.062226 # miss rate for overall accesses
+system.cpu0.dcache.overall_miss_rate::cpu2.data 0.135756 # miss rate for overall accesses
+system.cpu0.dcache.overall_miss_rate::total 0.094156 # miss rate for overall accesses
+system.cpu0.dcache.ReadReq_avg_miss_latency::cpu1.data 14636.049432 # average ReadReq miss latency
+system.cpu0.dcache.ReadReq_avg_miss_latency::cpu2.data 15454.252662 # average ReadReq miss latency
+system.cpu0.dcache.ReadReq_avg_miss_latency::total 11012.176924 # average ReadReq miss latency
+system.cpu0.dcache.WriteReq_avg_miss_latency::cpu1.data 71630.650827 # average WriteReq miss latency
+system.cpu0.dcache.WriteReq_avg_miss_latency::cpu2.data 46535.015996 # average WriteReq miss latency
+system.cpu0.dcache.WriteReq_avg_miss_latency::total 33719.129553 # average WriteReq miss latency
+system.cpu0.dcache.demand_avg_miss_latency::cpu1.data 31092.269510 # average overall miss latency
+system.cpu0.dcache.demand_avg_miss_latency::cpu2.data 20108.799812 # average overall miss latency
+system.cpu0.dcache.demand_avg_miss_latency::total 15555.401269 # average overall miss latency
+system.cpu0.dcache.overall_avg_miss_latency::cpu1.data 24526.938944 # average overall miss latency
+system.cpu0.dcache.overall_avg_miss_latency::cpu2.data 16629.584434 # average overall miss latency
+system.cpu0.dcache.overall_avg_miss_latency::total 12454.429611 # average overall miss latency
+system.cpu0.dcache.blocked_cycles::no_mshrs 209532 # number of cycles access was blocked
system.cpu0.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu0.dcache.blocked::no_mshrs 21989 # number of cycles access was blocked
+system.cpu0.dcache.blocked::no_mshrs 22224 # number of cycles access was blocked
system.cpu0.dcache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu0.dcache.avg_blocked_cycles::no_mshrs 9.392333 # average number of cycles each access was blocked
+system.cpu0.dcache.avg_blocked_cycles::no_mshrs 9.428186 # average number of cycles each access was blocked
system.cpu0.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu0.dcache.fast_writes 0 # number of fast writes performed
system.cpu0.dcache.cache_copies 0 # number of cache copies performed
-system.cpu0.dcache.writebacks::writebacks 1548069 # number of writebacks
-system.cpu0.dcache.writebacks::total 1548069 # number of writebacks
+system.cpu0.dcache.writebacks::writebacks 1549010 # number of writebacks
+system.cpu0.dcache.writebacks::total 1549010 # number of writebacks
system.cpu0.dcache.ReadReq_mshr_hits::cpu1.data 70 # number of ReadReq MSHR hits
-system.cpu0.dcache.ReadReq_mshr_hits::cpu2.data 363845 # number of ReadReq MSHR hits
-system.cpu0.dcache.ReadReq_mshr_hits::total 363915 # number of ReadReq MSHR hits
-system.cpu0.dcache.WriteReq_mshr_hits::cpu1.data 1660 # number of WriteReq MSHR hits
-system.cpu0.dcache.WriteReq_mshr_hits::cpu2.data 33563 # number of WriteReq MSHR hits
-system.cpu0.dcache.WriteReq_mshr_hits::total 35223 # number of WriteReq MSHR hits
-system.cpu0.dcache.demand_mshr_hits::cpu1.data 1730 # number of demand (read+write) MSHR hits
-system.cpu0.dcache.demand_mshr_hits::cpu2.data 397408 # number of demand (read+write) MSHR hits
-system.cpu0.dcache.demand_mshr_hits::total 399138 # number of demand (read+write) MSHR hits
-system.cpu0.dcache.overall_mshr_hits::cpu1.data 1730 # number of overall MSHR hits
-system.cpu0.dcache.overall_mshr_hits::cpu2.data 397408 # number of overall MSHR hits
-system.cpu0.dcache.overall_mshr_hits::total 399138 # number of overall MSHR hits
-system.cpu0.dcache.ReadReq_mshr_misses::cpu1.data 153357 # number of ReadReq MSHR misses
-system.cpu0.dcache.ReadReq_mshr_misses::cpu2.data 421438 # number of ReadReq MSHR misses
-system.cpu0.dcache.ReadReq_mshr_misses::total 574795 # number of ReadReq MSHR misses
-system.cpu0.dcache.WriteReq_mshr_misses::cpu1.data 53517 # number of WriteReq MSHR misses
-system.cpu0.dcache.WriteReq_mshr_misses::cpu2.data 99664 # number of WriteReq MSHR misses
-system.cpu0.dcache.WriteReq_mshr_misses::total 153181 # number of WriteReq MSHR misses
-system.cpu0.dcache.SoftPFReq_mshr_misses::cpu1.data 58722 # number of SoftPFReq MSHR misses
-system.cpu0.dcache.SoftPFReq_mshr_misses::cpu2.data 186898 # number of SoftPFReq MSHR misses
-system.cpu0.dcache.SoftPFReq_mshr_misses::total 245620 # number of SoftPFReq MSHR misses
-system.cpu0.dcache.demand_mshr_misses::cpu1.data 206874 # number of demand (read+write) MSHR misses
-system.cpu0.dcache.demand_mshr_misses::cpu2.data 521102 # number of demand (read+write) MSHR misses
-system.cpu0.dcache.demand_mshr_misses::total 727976 # number of demand (read+write) MSHR misses
-system.cpu0.dcache.overall_mshr_misses::cpu1.data 265596 # number of overall MSHR misses
-system.cpu0.dcache.overall_mshr_misses::cpu2.data 708000 # number of overall MSHR misses
-system.cpu0.dcache.overall_mshr_misses::total 973596 # number of overall MSHR misses
-system.cpu0.dcache.ReadReq_mshr_uncacheable::cpu1.data 176326 # number of ReadReq MSHR uncacheable
-system.cpu0.dcache.ReadReq_mshr_uncacheable::cpu2.data 193522 # number of ReadReq MSHR uncacheable
-system.cpu0.dcache.ReadReq_mshr_uncacheable::total 369848 # number of ReadReq MSHR uncacheable
-system.cpu0.dcache.WriteReq_mshr_uncacheable::cpu1.data 3494 # number of WriteReq MSHR uncacheable
-system.cpu0.dcache.WriteReq_mshr_uncacheable::cpu2.data 2876 # number of WriteReq MSHR uncacheable
-system.cpu0.dcache.WriteReq_mshr_uncacheable::total 6370 # number of WriteReq MSHR uncacheable
-system.cpu0.dcache.overall_mshr_uncacheable_misses::cpu1.data 179820 # number of overall MSHR uncacheable misses
-system.cpu0.dcache.overall_mshr_uncacheable_misses::cpu2.data 196398 # number of overall MSHR uncacheable misses
-system.cpu0.dcache.overall_mshr_uncacheable_misses::total 376218 # number of overall MSHR uncacheable misses
-system.cpu0.dcache.ReadReq_mshr_miss_latency::cpu1.data 2091939500 # number of ReadReq MSHR miss cycles
-system.cpu0.dcache.ReadReq_mshr_miss_latency::cpu2.data 6052493500 # number of ReadReq MSHR miss cycles
-system.cpu0.dcache.ReadReq_mshr_miss_latency::total 8144433000 # number of ReadReq MSHR miss cycles
-system.cpu0.dcache.WriteReq_mshr_miss_latency::cpu1.data 3446784995 # number of WriteReq MSHR miss cycles
-system.cpu0.dcache.WriteReq_mshr_miss_latency::cpu2.data 5707366401 # number of WriteReq MSHR miss cycles
-system.cpu0.dcache.WriteReq_mshr_miss_latency::total 9154151396 # number of WriteReq MSHR miss cycles
-system.cpu0.dcache.SoftPFReq_mshr_miss_latency::cpu1.data 1012257500 # number of SoftPFReq MSHR miss cycles
-system.cpu0.dcache.SoftPFReq_mshr_miss_latency::cpu2.data 2960769500 # number of SoftPFReq MSHR miss cycles
-system.cpu0.dcache.SoftPFReq_mshr_miss_latency::total 3973027000 # number of SoftPFReq MSHR miss cycles
-system.cpu0.dcache.demand_mshr_miss_latency::cpu1.data 5538724495 # number of demand (read+write) MSHR miss cycles
-system.cpu0.dcache.demand_mshr_miss_latency::cpu2.data 11759859901 # number of demand (read+write) MSHR miss cycles
-system.cpu0.dcache.demand_mshr_miss_latency::total 17298584396 # number of demand (read+write) MSHR miss cycles
-system.cpu0.dcache.overall_mshr_miss_latency::cpu1.data 6550981995 # number of overall MSHR miss cycles
-system.cpu0.dcache.overall_mshr_miss_latency::cpu2.data 14720629401 # number of overall MSHR miss cycles
-system.cpu0.dcache.overall_mshr_miss_latency::total 21271611396 # number of overall MSHR miss cycles
-system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::cpu1.data 30675451000 # number of ReadReq MSHR uncacheable cycles
-system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::cpu2.data 32998770000 # number of ReadReq MSHR uncacheable cycles
-system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::total 63674221000 # number of ReadReq MSHR uncacheable cycles
-system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::cpu1.data 673827500 # number of WriteReq MSHR uncacheable cycles
-system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::cpu2.data 612008500 # number of WriteReq MSHR uncacheable cycles
-system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::total 1285836000 # number of WriteReq MSHR uncacheable cycles
-system.cpu0.dcache.overall_mshr_uncacheable_latency::cpu1.data 31349278500 # number of overall MSHR uncacheable cycles
-system.cpu0.dcache.overall_mshr_uncacheable_latency::cpu2.data 33610778500 # number of overall MSHR uncacheable cycles
-system.cpu0.dcache.overall_mshr_uncacheable_latency::total 64960057000 # number of overall MSHR uncacheable cycles
-system.cpu0.dcache.ReadReq_mshr_miss_rate::cpu1.data 0.060083 # mshr miss rate for ReadReq accesses
-system.cpu0.dcache.ReadReq_mshr_miss_rate::cpu2.data 0.086629 # mshr miss rate for ReadReq accesses
-system.cpu0.dcache.ReadReq_mshr_miss_rate::total 0.045028 # mshr miss rate for ReadReq accesses
-system.cpu0.dcache.WriteReq_mshr_miss_rate::cpu1.data 0.031715 # mshr miss rate for WriteReq accesses
-system.cpu0.dcache.WriteReq_mshr_miss_rate::cpu2.data 0.031989 # mshr miss rate for WriteReq accesses
-system.cpu0.dcache.WriteReq_mshr_miss_rate::total 0.018218 # mshr miss rate for WriteReq accesses
-system.cpu0.dcache.SoftPFReq_mshr_miss_rate::cpu1.data 0.857969 # mshr miss rate for SoftPFReq accesses
-system.cpu0.dcache.SoftPFReq_mshr_miss_rate::cpu2.data 0.855498 # mshr miss rate for SoftPFReq accesses
-system.cpu0.dcache.SoftPFReq_mshr_miss_rate::total 0.527019 # mshr miss rate for SoftPFReq accesses
-system.cpu0.dcache.demand_mshr_miss_rate::cpu1.data 0.048793 # mshr miss rate for demand accesses
-system.cpu0.dcache.demand_mshr_miss_rate::cpu2.data 0.065297 # mshr miss rate for demand accesses
-system.cpu0.dcache.demand_mshr_miss_rate::total 0.034382 # mshr miss rate for demand accesses
-system.cpu0.dcache.overall_mshr_miss_rate::cpu1.data 0.061648 # mshr miss rate for overall accesses
-system.cpu0.dcache.overall_mshr_miss_rate::cpu2.data 0.086352 # mshr miss rate for overall accesses
-system.cpu0.dcache.overall_mshr_miss_rate::total 0.044992 # mshr miss rate for overall accesses
-system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::cpu1.data 13640.978240 # average ReadReq mshr miss latency
-system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::cpu2.data 14361.527674 # average ReadReq mshr miss latency
-system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::total 14169.282962 # average ReadReq mshr miss latency
-system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::cpu1.data 64405.422483 # average WriteReq mshr miss latency
-system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::cpu2.data 57266.078032 # average WriteReq mshr miss latency
-system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::total 59760.357982 # average WriteReq mshr miss latency
-system.cpu0.dcache.SoftPFReq_avg_mshr_miss_latency::cpu1.data 17238.130513 # average SoftPFReq mshr miss latency
-system.cpu0.dcache.SoftPFReq_avg_mshr_miss_latency::cpu2.data 15841.632869 # average SoftPFReq mshr miss latency
-system.cpu0.dcache.SoftPFReq_avg_mshr_miss_latency::total 16175.502809 # average SoftPFReq mshr miss latency
-system.cpu0.dcache.demand_avg_mshr_miss_latency::cpu1.data 26773.420029 # average overall mshr miss latency
-system.cpu0.dcache.demand_avg_mshr_miss_latency::cpu2.data 22567.289899 # average overall mshr miss latency
-system.cpu0.dcache.demand_avg_mshr_miss_latency::total 23762.575134 # average overall mshr miss latency
-system.cpu0.dcache.overall_avg_mshr_miss_latency::cpu1.data 24665.213313 # average overall mshr miss latency
-system.cpu0.dcache.overall_avg_mshr_miss_latency::cpu2.data 20791.849436 # average overall mshr miss latency
-system.cpu0.dcache.overall_avg_mshr_miss_latency::total 21848.499168 # average overall mshr miss latency
-system.cpu0.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu1.data 173970.095165 # average ReadReq mshr uncacheable latency
-system.cpu0.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu2.data 170516.892136 # average ReadReq mshr uncacheable latency
-system.cpu0.dcache.ReadReq_avg_mshr_uncacheable_latency::total 172163.215699 # average ReadReq mshr uncacheable latency
-system.cpu0.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu1.data 192852.747567 # average WriteReq mshr uncacheable latency
-system.cpu0.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu2.data 212798.504868 # average WriteReq mshr uncacheable latency
-system.cpu0.dcache.WriteReq_avg_mshr_uncacheable_latency::total 201858.084772 # average WriteReq mshr uncacheable latency
-system.cpu0.dcache.overall_avg_mshr_uncacheable_latency::cpu1.data 174336.995329 # average overall mshr uncacheable latency
-system.cpu0.dcache.overall_avg_mshr_uncacheable_latency::cpu2.data 171136.052811 # average overall mshr uncacheable latency
-system.cpu0.dcache.overall_avg_mshr_uncacheable_latency::total 172665.999500 # average overall mshr uncacheable latency
+system.cpu0.dcache.ReadReq_mshr_hits::cpu2.data 358190 # number of ReadReq MSHR hits
+system.cpu0.dcache.ReadReq_mshr_hits::total 358260 # number of ReadReq MSHR hits
+system.cpu0.dcache.WriteReq_mshr_hits::cpu1.data 1746 # number of WriteReq MSHR hits
+system.cpu0.dcache.WriteReq_mshr_hits::cpu2.data 33668 # number of WriteReq MSHR hits
+system.cpu0.dcache.WriteReq_mshr_hits::total 35414 # number of WriteReq MSHR hits
+system.cpu0.dcache.demand_mshr_hits::cpu1.data 1816 # number of demand (read+write) MSHR hits
+system.cpu0.dcache.demand_mshr_hits::cpu2.data 391858 # number of demand (read+write) MSHR hits
+system.cpu0.dcache.demand_mshr_hits::total 393674 # number of demand (read+write) MSHR hits
+system.cpu0.dcache.overall_mshr_hits::cpu1.data 1816 # number of overall MSHR hits
+system.cpu0.dcache.overall_mshr_hits::cpu2.data 391858 # number of overall MSHR hits
+system.cpu0.dcache.overall_mshr_hits::total 393674 # number of overall MSHR hits
+system.cpu0.dcache.ReadReq_mshr_misses::cpu1.data 158773 # number of ReadReq MSHR misses
+system.cpu0.dcache.ReadReq_mshr_misses::cpu2.data 421604 # number of ReadReq MSHR misses
+system.cpu0.dcache.ReadReq_mshr_misses::total 580377 # number of ReadReq MSHR misses
+system.cpu0.dcache.WriteReq_mshr_misses::cpu1.data 62735 # number of WriteReq MSHR misses
+system.cpu0.dcache.WriteReq_mshr_misses::cpu2.data 103680 # number of WriteReq MSHR misses
+system.cpu0.dcache.WriteReq_mshr_misses::total 166415 # number of WriteReq MSHR misses
+system.cpu0.dcache.SoftPFReq_mshr_misses::cpu1.data 59778 # number of SoftPFReq MSHR misses
+system.cpu0.dcache.SoftPFReq_mshr_misses::cpu2.data 188477 # number of SoftPFReq MSHR misses
+system.cpu0.dcache.SoftPFReq_mshr_misses::total 248255 # number of SoftPFReq MSHR misses
+system.cpu0.dcache.demand_mshr_misses::cpu1.data 221508 # number of demand (read+write) MSHR misses
+system.cpu0.dcache.demand_mshr_misses::cpu2.data 525284 # number of demand (read+write) MSHR misses
+system.cpu0.dcache.demand_mshr_misses::total 746792 # number of demand (read+write) MSHR misses
+system.cpu0.dcache.overall_mshr_misses::cpu1.data 281286 # number of overall MSHR misses
+system.cpu0.dcache.overall_mshr_misses::cpu2.data 713761 # number of overall MSHR misses
+system.cpu0.dcache.overall_mshr_misses::total 995047 # number of overall MSHR misses
+system.cpu0.dcache.ReadReq_mshr_uncacheable::cpu1.data 176153 # number of ReadReq MSHR uncacheable
+system.cpu0.dcache.ReadReq_mshr_uncacheable::cpu2.data 193877 # number of ReadReq MSHR uncacheable
+system.cpu0.dcache.ReadReq_mshr_uncacheable::total 370030 # number of ReadReq MSHR uncacheable
+system.cpu0.dcache.WriteReq_mshr_uncacheable::cpu1.data 3295 # number of WriteReq MSHR uncacheable
+system.cpu0.dcache.WriteReq_mshr_uncacheable::cpu2.data 3452 # number of WriteReq MSHR uncacheable
+system.cpu0.dcache.WriteReq_mshr_uncacheable::total 6747 # number of WriteReq MSHR uncacheable
+system.cpu0.dcache.overall_mshr_uncacheable_misses::cpu1.data 179448 # number of overall MSHR uncacheable misses
+system.cpu0.dcache.overall_mshr_uncacheable_misses::cpu2.data 197329 # number of overall MSHR uncacheable misses
+system.cpu0.dcache.overall_mshr_uncacheable_misses::total 376777 # number of overall MSHR uncacheable misses
+system.cpu0.dcache.ReadReq_mshr_miss_latency::cpu1.data 2163130500 # number of ReadReq MSHR miss cycles
+system.cpu0.dcache.ReadReq_mshr_miss_latency::cpu2.data 5958622500 # number of ReadReq MSHR miss cycles
+system.cpu0.dcache.ReadReq_mshr_miss_latency::total 8121753000 # number of ReadReq MSHR miss cycles
+system.cpu0.dcache.WriteReq_mshr_miss_latency::cpu1.data 4375430996 # number of WriteReq MSHR miss cycles
+system.cpu0.dcache.WriteReq_mshr_miss_latency::cpu2.data 5531064377 # number of WriteReq MSHR miss cycles
+system.cpu0.dcache.WriteReq_mshr_miss_latency::total 9906495373 # number of WriteReq MSHR miss cycles
+system.cpu0.dcache.SoftPFReq_mshr_miss_latency::cpu1.data 1034307500 # number of SoftPFReq MSHR miss cycles
+system.cpu0.dcache.SoftPFReq_mshr_miss_latency::cpu2.data 2977676500 # number of SoftPFReq MSHR miss cycles
+system.cpu0.dcache.SoftPFReq_mshr_miss_latency::total 4011984000 # number of SoftPFReq MSHR miss cycles
+system.cpu0.dcache.demand_mshr_miss_latency::cpu1.data 6538561496 # number of demand (read+write) MSHR miss cycles
+system.cpu0.dcache.demand_mshr_miss_latency::cpu2.data 11489686877 # number of demand (read+write) MSHR miss cycles
+system.cpu0.dcache.demand_mshr_miss_latency::total 18028248373 # number of demand (read+write) MSHR miss cycles
+system.cpu0.dcache.overall_mshr_miss_latency::cpu1.data 7572868996 # number of overall MSHR miss cycles
+system.cpu0.dcache.overall_mshr_miss_latency::cpu2.data 14467363377 # number of overall MSHR miss cycles
+system.cpu0.dcache.overall_mshr_miss_latency::total 22040232373 # number of overall MSHR miss cycles
+system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::cpu1.data 30638632000 # number of ReadReq MSHR uncacheable cycles
+system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::cpu2.data 33033633500 # number of ReadReq MSHR uncacheable cycles
+system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::total 63672265500 # number of ReadReq MSHR uncacheable cycles
+system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::cpu1.data 639710000 # number of WriteReq MSHR uncacheable cycles
+system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::cpu2.data 711714500 # number of WriteReq MSHR uncacheable cycles
+system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::total 1351424500 # number of WriteReq MSHR uncacheable cycles
+system.cpu0.dcache.overall_mshr_uncacheable_latency::cpu1.data 31278342000 # number of overall MSHR uncacheable cycles
+system.cpu0.dcache.overall_mshr_uncacheable_latency::cpu2.data 33745348000 # number of overall MSHR uncacheable cycles
+system.cpu0.dcache.overall_mshr_uncacheable_latency::total 65023690000 # number of overall MSHR uncacheable cycles
+system.cpu0.dcache.ReadReq_mshr_miss_rate::cpu1.data 0.059966 # mshr miss rate for ReadReq accesses
+system.cpu0.dcache.ReadReq_mshr_miss_rate::cpu2.data 0.087419 # mshr miss rate for ReadReq accesses
+system.cpu0.dcache.ReadReq_mshr_miss_rate::total 0.045438 # mshr miss rate for ReadReq accesses
+system.cpu0.dcache.WriteReq_mshr_miss_rate::cpu1.data 0.034238 # mshr miss rate for WriteReq accesses
+system.cpu0.dcache.WriteReq_mshr_miss_rate::cpu2.data 0.033163 # mshr miss rate for WriteReq accesses
+system.cpu0.dcache.WriteReq_mshr_miss_rate::total 0.019789 # mshr miss rate for WriteReq accesses
+system.cpu0.dcache.SoftPFReq_mshr_miss_rate::cpu1.data 0.859324 # mshr miss rate for SoftPFReq accesses
+system.cpu0.dcache.SoftPFReq_mshr_miss_rate::cpu2.data 0.856344 # mshr miss rate for SoftPFReq accesses
+system.cpu0.dcache.SoftPFReq_mshr_miss_rate::total 0.532877 # mshr miss rate for SoftPFReq accesses
+system.cpu0.dcache.demand_mshr_miss_rate::cpu1.data 0.049443 # mshr miss rate for demand accesses
+system.cpu0.dcache.demand_mshr_miss_rate::cpu2.data 0.066080 # mshr miss rate for demand accesses
+system.cpu0.dcache.demand_mshr_miss_rate::total 0.035255 # mshr miss rate for demand accesses
+system.cpu0.dcache.overall_mshr_miss_rate::cpu1.data 0.061827 # mshr miss rate for overall accesses
+system.cpu0.dcache.overall_mshr_miss_rate::cpu2.data 0.087372 # mshr miss rate for overall accesses
+system.cpu0.dcache.overall_mshr_miss_rate::total 0.045964 # mshr miss rate for overall accesses
+system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::cpu1.data 13624.045020 # average ReadReq mshr miss latency
+system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::cpu2.data 14133.220985 # average ReadReq mshr miss latency
+system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::total 13993.926362 # average ReadReq mshr miss latency
+system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::cpu1.data 69744.656029 # average WriteReq mshr miss latency
+system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::cpu2.data 53347.457340 # average WriteReq mshr miss latency
+system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::total 59528.860818 # average WriteReq mshr miss latency
+system.cpu0.dcache.SoftPFReq_avg_mshr_miss_latency::cpu1.data 17302.477500 # average SoftPFReq mshr miss latency
+system.cpu0.dcache.SoftPFReq_avg_mshr_miss_latency::cpu2.data 15798.619991 # average SoftPFReq mshr miss latency
+system.cpu0.dcache.SoftPFReq_avg_mshr_miss_latency::total 16160.737951 # average SoftPFReq mshr miss latency
+system.cpu0.dcache.demand_avg_mshr_miss_latency::cpu1.data 29518.398866 # average overall mshr miss latency
+system.cpu0.dcache.demand_avg_mshr_miss_latency::cpu2.data 21873.285455 # average overall mshr miss latency
+system.cpu0.dcache.demand_avg_mshr_miss_latency::total 24140.923273 # average overall mshr miss latency
+system.cpu0.dcache.overall_avg_mshr_miss_latency::cpu1.data 26922.310374 # average overall mshr miss latency
+system.cpu0.dcache.overall_avg_mshr_miss_latency::cpu2.data 20269.198481 # average overall mshr miss latency
+system.cpu0.dcache.overall_avg_mshr_miss_latency::total 22149.941031 # average overall mshr miss latency
+system.cpu0.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu1.data 173931.934171 # average ReadReq mshr uncacheable latency
+system.cpu0.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu2.data 170384.488619 # average ReadReq mshr uncacheable latency
+system.cpu0.dcache.ReadReq_avg_mshr_uncacheable_latency::total 172073.252169 # average ReadReq mshr uncacheable latency
+system.cpu0.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu1.data 194145.675266 # average WriteReq mshr uncacheable latency
+system.cpu0.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu2.data 206174.536501 # average WriteReq mshr uncacheable latency
+system.cpu0.dcache.WriteReq_avg_mshr_uncacheable_latency::total 200300.059286 # average WriteReq mshr uncacheable latency
+system.cpu0.dcache.overall_avg_mshr_uncacheable_latency::cpu1.data 174303.096162 # average overall mshr uncacheable latency
+system.cpu0.dcache.overall_avg_mshr_uncacheable_latency::cpu2.data 171010.586381 # average overall mshr uncacheable latency
+system.cpu0.dcache.overall_avg_mshr_uncacheable_latency::total 172578.713669 # average overall mshr uncacheable latency
system.cpu0.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu0.icache.tags.replacements 862096 # number of replacements
-system.cpu0.icache.tags.tagsinuse 510.743965 # Cycle average of tags in use
-system.cpu0.icache.tags.total_refs 129388053 # Total number of references to valid blocks.
-system.cpu0.icache.tags.sampled_refs 862608 # Sample count of references to valid blocks.
-system.cpu0.icache.tags.avg_refs 149.996352 # Average number of references to valid blocks.
-system.cpu0.icache.tags.warmup_cycle 149036221500 # Cycle when the warmup percentage was hit.
-system.cpu0.icache.tags.occ_blocks::cpu0.inst 146.474426 # Average occupied blocks per requestor
-system.cpu0.icache.tags.occ_blocks::cpu1.inst 126.886783 # Average occupied blocks per requestor
-system.cpu0.icache.tags.occ_blocks::cpu2.inst 237.382757 # Average occupied blocks per requestor
-system.cpu0.icache.tags.occ_percent::cpu0.inst 0.286083 # Average percentage of cache occupancy
-system.cpu0.icache.tags.occ_percent::cpu1.inst 0.247826 # Average percentage of cache occupancy
-system.cpu0.icache.tags.occ_percent::cpu2.inst 0.463638 # Average percentage of cache occupancy
-system.cpu0.icache.tags.occ_percent::total 0.997547 # Average percentage of cache occupancy
+system.cpu0.icache.tags.replacements 863213 # number of replacements
+system.cpu0.icache.tags.tagsinuse 510.772348 # Cycle average of tags in use
+system.cpu0.icache.tags.total_refs 129563028 # Total number of references to valid blocks.
+system.cpu0.icache.tags.sampled_refs 863725 # Sample count of references to valid blocks.
+system.cpu0.icache.tags.avg_refs 150.004953 # Average number of references to valid blocks.
+system.cpu0.icache.tags.warmup_cycle 149035233500 # Cycle when the warmup percentage was hit.
+system.cpu0.icache.tags.occ_blocks::cpu0.inst 148.852314 # Average occupied blocks per requestor
+system.cpu0.icache.tags.occ_blocks::cpu1.inst 120.504208 # Average occupied blocks per requestor
+system.cpu0.icache.tags.occ_blocks::cpu2.inst 241.415826 # Average occupied blocks per requestor
+system.cpu0.icache.tags.occ_percent::cpu0.inst 0.290727 # Average percentage of cache occupancy
+system.cpu0.icache.tags.occ_percent::cpu1.inst 0.235360 # Average percentage of cache occupancy
+system.cpu0.icache.tags.occ_percent::cpu2.inst 0.471515 # Average percentage of cache occupancy
+system.cpu0.icache.tags.occ_percent::total 0.997602 # Average percentage of cache occupancy
system.cpu0.icache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id
-system.cpu0.icache.tags.age_task_id_blocks_1024::0 81 # Occupied blocks per task id
-system.cpu0.icache.tags.age_task_id_blocks_1024::1 152 # Occupied blocks per task id
-system.cpu0.icache.tags.age_task_id_blocks_1024::2 277 # Occupied blocks per task id
-system.cpu0.icache.tags.age_task_id_blocks_1024::3 2 # Occupied blocks per task id
+system.cpu0.icache.tags.age_task_id_blocks_1024::0 97 # Occupied blocks per task id
+system.cpu0.icache.tags.age_task_id_blocks_1024::1 277 # Occupied blocks per task id
+system.cpu0.icache.tags.age_task_id_blocks_1024::2 138 # Occupied blocks per task id
system.cpu0.icache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
-system.cpu0.icache.tags.tag_accesses 131137351 # Number of tag accesses
-system.cpu0.icache.tags.data_accesses 131137351 # Number of data accesses
-system.cpu0.icache.ReadReq_hits::cpu0.inst 87656735 # number of ReadReq hits
-system.cpu0.icache.ReadReq_hits::cpu1.inst 38708289 # number of ReadReq hits
-system.cpu0.icache.ReadReq_hits::cpu2.inst 3023029 # number of ReadReq hits
-system.cpu0.icache.ReadReq_hits::total 129388053 # number of ReadReq hits
-system.cpu0.icache.demand_hits::cpu0.inst 87656735 # number of demand (read+write) hits
-system.cpu0.icache.demand_hits::cpu1.inst 38708289 # number of demand (read+write) hits
-system.cpu0.icache.demand_hits::cpu2.inst 3023029 # number of demand (read+write) hits
-system.cpu0.icache.demand_hits::total 129388053 # number of demand (read+write) hits
-system.cpu0.icache.overall_hits::cpu0.inst 87656735 # number of overall hits
-system.cpu0.icache.overall_hits::cpu1.inst 38708289 # number of overall hits
-system.cpu0.icache.overall_hits::cpu2.inst 3023029 # number of overall hits
-system.cpu0.icache.overall_hits::total 129388053 # number of overall hits
-system.cpu0.icache.ReadReq_misses::cpu0.inst 322601 # number of ReadReq misses
-system.cpu0.icache.ReadReq_misses::cpu1.inst 163645 # number of ReadReq misses
-system.cpu0.icache.ReadReq_misses::cpu2.inst 400432 # number of ReadReq misses
-system.cpu0.icache.ReadReq_misses::total 886678 # number of ReadReq misses
-system.cpu0.icache.demand_misses::cpu0.inst 322601 # number of demand (read+write) misses
-system.cpu0.icache.demand_misses::cpu1.inst 163645 # number of demand (read+write) misses
-system.cpu0.icache.demand_misses::cpu2.inst 400432 # number of demand (read+write) misses
-system.cpu0.icache.demand_misses::total 886678 # number of demand (read+write) misses
-system.cpu0.icache.overall_misses::cpu0.inst 322601 # number of overall misses
-system.cpu0.icache.overall_misses::cpu1.inst 163645 # number of overall misses
-system.cpu0.icache.overall_misses::cpu2.inst 400432 # number of overall misses
-system.cpu0.icache.overall_misses::total 886678 # number of overall misses
-system.cpu0.icache.ReadReq_miss_latency::cpu1.inst 2424283000 # number of ReadReq miss cycles
-system.cpu0.icache.ReadReq_miss_latency::cpu2.inst 5943999964 # number of ReadReq miss cycles
-system.cpu0.icache.ReadReq_miss_latency::total 8368282964 # number of ReadReq miss cycles
-system.cpu0.icache.demand_miss_latency::cpu1.inst 2424283000 # number of demand (read+write) miss cycles
-system.cpu0.icache.demand_miss_latency::cpu2.inst 5943999964 # number of demand (read+write) miss cycles
-system.cpu0.icache.demand_miss_latency::total 8368282964 # number of demand (read+write) miss cycles
-system.cpu0.icache.overall_miss_latency::cpu1.inst 2424283000 # number of overall miss cycles
-system.cpu0.icache.overall_miss_latency::cpu2.inst 5943999964 # number of overall miss cycles
-system.cpu0.icache.overall_miss_latency::total 8368282964 # number of overall miss cycles
-system.cpu0.icache.ReadReq_accesses::cpu0.inst 87979336 # number of ReadReq accesses(hits+misses)
-system.cpu0.icache.ReadReq_accesses::cpu1.inst 38871934 # number of ReadReq accesses(hits+misses)
-system.cpu0.icache.ReadReq_accesses::cpu2.inst 3423461 # number of ReadReq accesses(hits+misses)
-system.cpu0.icache.ReadReq_accesses::total 130274731 # number of ReadReq accesses(hits+misses)
-system.cpu0.icache.demand_accesses::cpu0.inst 87979336 # number of demand (read+write) accesses
-system.cpu0.icache.demand_accesses::cpu1.inst 38871934 # number of demand (read+write) accesses
-system.cpu0.icache.demand_accesses::cpu2.inst 3423461 # number of demand (read+write) accesses
-system.cpu0.icache.demand_accesses::total 130274731 # number of demand (read+write) accesses
-system.cpu0.icache.overall_accesses::cpu0.inst 87979336 # number of overall (read+write) accesses
-system.cpu0.icache.overall_accesses::cpu1.inst 38871934 # number of overall (read+write) accesses
-system.cpu0.icache.overall_accesses::cpu2.inst 3423461 # number of overall (read+write) accesses
-system.cpu0.icache.overall_accesses::total 130274731 # number of overall (read+write) accesses
-system.cpu0.icache.ReadReq_miss_rate::cpu0.inst 0.003667 # miss rate for ReadReq accesses
-system.cpu0.icache.ReadReq_miss_rate::cpu1.inst 0.004210 # miss rate for ReadReq accesses
-system.cpu0.icache.ReadReq_miss_rate::cpu2.inst 0.116967 # miss rate for ReadReq accesses
-system.cpu0.icache.ReadReq_miss_rate::total 0.006806 # miss rate for ReadReq accesses
-system.cpu0.icache.demand_miss_rate::cpu0.inst 0.003667 # miss rate for demand accesses
-system.cpu0.icache.demand_miss_rate::cpu1.inst 0.004210 # miss rate for demand accesses
-system.cpu0.icache.demand_miss_rate::cpu2.inst 0.116967 # miss rate for demand accesses
-system.cpu0.icache.demand_miss_rate::total 0.006806 # miss rate for demand accesses
-system.cpu0.icache.overall_miss_rate::cpu0.inst 0.003667 # miss rate for overall accesses
-system.cpu0.icache.overall_miss_rate::cpu1.inst 0.004210 # miss rate for overall accesses
-system.cpu0.icache.overall_miss_rate::cpu2.inst 0.116967 # miss rate for overall accesses
-system.cpu0.icache.overall_miss_rate::total 0.006806 # miss rate for overall accesses
-system.cpu0.icache.ReadReq_avg_miss_latency::cpu1.inst 14814.280913 # average ReadReq miss latency
-system.cpu0.icache.ReadReq_avg_miss_latency::cpu2.inst 14843.968424 # average ReadReq miss latency
-system.cpu0.icache.ReadReq_avg_miss_latency::total 9437.792484 # average ReadReq miss latency
-system.cpu0.icache.demand_avg_miss_latency::cpu1.inst 14814.280913 # average overall miss latency
-system.cpu0.icache.demand_avg_miss_latency::cpu2.inst 14843.968424 # average overall miss latency
-system.cpu0.icache.demand_avg_miss_latency::total 9437.792484 # average overall miss latency
-system.cpu0.icache.overall_avg_miss_latency::cpu1.inst 14814.280913 # average overall miss latency
-system.cpu0.icache.overall_avg_miss_latency::cpu2.inst 14843.968424 # average overall miss latency
-system.cpu0.icache.overall_avg_miss_latency::total 9437.792484 # average overall miss latency
-system.cpu0.icache.blocked_cycles::no_mshrs 12787 # number of cycles access was blocked
+system.cpu0.icache.tags.tag_accesses 131315867 # Number of tag accesses
+system.cpu0.icache.tags.data_accesses 131315867 # Number of data accesses
+system.cpu0.icache.ReadReq_hits::cpu0.inst 87303659 # number of ReadReq hits
+system.cpu0.icache.ReadReq_hits::cpu1.inst 39282323 # number of ReadReq hits
+system.cpu0.icache.ReadReq_hits::cpu2.inst 2977046 # number of ReadReq hits
+system.cpu0.icache.ReadReq_hits::total 129563028 # number of ReadReq hits
+system.cpu0.icache.demand_hits::cpu0.inst 87303659 # number of demand (read+write) hits
+system.cpu0.icache.demand_hits::cpu1.inst 39282323 # number of demand (read+write) hits
+system.cpu0.icache.demand_hits::cpu2.inst 2977046 # number of demand (read+write) hits
+system.cpu0.icache.demand_hits::total 129563028 # number of demand (read+write) hits
+system.cpu0.icache.overall_hits::cpu0.inst 87303659 # number of overall hits
+system.cpu0.icache.overall_hits::cpu1.inst 39282323 # number of overall hits
+system.cpu0.icache.overall_hits::cpu2.inst 2977046 # number of overall hits
+system.cpu0.icache.overall_hits::total 129563028 # number of overall hits
+system.cpu0.icache.ReadReq_misses::cpu0.inst 304214 # number of ReadReq misses
+system.cpu0.icache.ReadReq_misses::cpu1.inst 169918 # number of ReadReq misses
+system.cpu0.icache.ReadReq_misses::cpu2.inst 414967 # number of ReadReq misses
+system.cpu0.icache.ReadReq_misses::total 889099 # number of ReadReq misses
+system.cpu0.icache.demand_misses::cpu0.inst 304214 # number of demand (read+write) misses
+system.cpu0.icache.demand_misses::cpu1.inst 169918 # number of demand (read+write) misses
+system.cpu0.icache.demand_misses::cpu2.inst 414967 # number of demand (read+write) misses
+system.cpu0.icache.demand_misses::total 889099 # number of demand (read+write) misses
+system.cpu0.icache.overall_misses::cpu0.inst 304214 # number of overall misses
+system.cpu0.icache.overall_misses::cpu1.inst 169918 # number of overall misses
+system.cpu0.icache.overall_misses::cpu2.inst 414967 # number of overall misses
+system.cpu0.icache.overall_misses::total 889099 # number of overall misses
+system.cpu0.icache.ReadReq_miss_latency::cpu1.inst 2488615500 # number of ReadReq miss cycles
+system.cpu0.icache.ReadReq_miss_latency::cpu2.inst 6088929474 # number of ReadReq miss cycles
+system.cpu0.icache.ReadReq_miss_latency::total 8577544974 # number of ReadReq miss cycles
+system.cpu0.icache.demand_miss_latency::cpu1.inst 2488615500 # number of demand (read+write) miss cycles
+system.cpu0.icache.demand_miss_latency::cpu2.inst 6088929474 # number of demand (read+write) miss cycles
+system.cpu0.icache.demand_miss_latency::total 8577544974 # number of demand (read+write) miss cycles
+system.cpu0.icache.overall_miss_latency::cpu1.inst 2488615500 # number of overall miss cycles
+system.cpu0.icache.overall_miss_latency::cpu2.inst 6088929474 # number of overall miss cycles
+system.cpu0.icache.overall_miss_latency::total 8577544974 # number of overall miss cycles
+system.cpu0.icache.ReadReq_accesses::cpu0.inst 87607873 # number of ReadReq accesses(hits+misses)
+system.cpu0.icache.ReadReq_accesses::cpu1.inst 39452241 # number of ReadReq accesses(hits+misses)
+system.cpu0.icache.ReadReq_accesses::cpu2.inst 3392013 # number of ReadReq accesses(hits+misses)
+system.cpu0.icache.ReadReq_accesses::total 130452127 # number of ReadReq accesses(hits+misses)
+system.cpu0.icache.demand_accesses::cpu0.inst 87607873 # number of demand (read+write) accesses
+system.cpu0.icache.demand_accesses::cpu1.inst 39452241 # number of demand (read+write) accesses
+system.cpu0.icache.demand_accesses::cpu2.inst 3392013 # number of demand (read+write) accesses
+system.cpu0.icache.demand_accesses::total 130452127 # number of demand (read+write) accesses
+system.cpu0.icache.overall_accesses::cpu0.inst 87607873 # number of overall (read+write) accesses
+system.cpu0.icache.overall_accesses::cpu1.inst 39452241 # number of overall (read+write) accesses
+system.cpu0.icache.overall_accesses::cpu2.inst 3392013 # number of overall (read+write) accesses
+system.cpu0.icache.overall_accesses::total 130452127 # number of overall (read+write) accesses
+system.cpu0.icache.ReadReq_miss_rate::cpu0.inst 0.003472 # miss rate for ReadReq accesses
+system.cpu0.icache.ReadReq_miss_rate::cpu1.inst 0.004307 # miss rate for ReadReq accesses
+system.cpu0.icache.ReadReq_miss_rate::cpu2.inst 0.122337 # miss rate for ReadReq accesses
+system.cpu0.icache.ReadReq_miss_rate::total 0.006816 # miss rate for ReadReq accesses
+system.cpu0.icache.demand_miss_rate::cpu0.inst 0.003472 # miss rate for demand accesses
+system.cpu0.icache.demand_miss_rate::cpu1.inst 0.004307 # miss rate for demand accesses
+system.cpu0.icache.demand_miss_rate::cpu2.inst 0.122337 # miss rate for demand accesses
+system.cpu0.icache.demand_miss_rate::total 0.006816 # miss rate for demand accesses
+system.cpu0.icache.overall_miss_rate::cpu0.inst 0.003472 # miss rate for overall accesses
+system.cpu0.icache.overall_miss_rate::cpu1.inst 0.004307 # miss rate for overall accesses
+system.cpu0.icache.overall_miss_rate::cpu2.inst 0.122337 # miss rate for overall accesses
+system.cpu0.icache.overall_miss_rate::total 0.006816 # miss rate for overall accesses
+system.cpu0.icache.ReadReq_avg_miss_latency::cpu1.inst 14645.979237 # average ReadReq miss latency
+system.cpu0.icache.ReadReq_avg_miss_latency::cpu2.inst 14673.286006 # average ReadReq miss latency
+system.cpu0.icache.ReadReq_avg_miss_latency::total 9647.457678 # average ReadReq miss latency
+system.cpu0.icache.demand_avg_miss_latency::cpu1.inst 14645.979237 # average overall miss latency
+system.cpu0.icache.demand_avg_miss_latency::cpu2.inst 14673.286006 # average overall miss latency
+system.cpu0.icache.demand_avg_miss_latency::total 9647.457678 # average overall miss latency
+system.cpu0.icache.overall_avg_miss_latency::cpu1.inst 14645.979237 # average overall miss latency
+system.cpu0.icache.overall_avg_miss_latency::cpu2.inst 14673.286006 # average overall miss latency
+system.cpu0.icache.overall_avg_miss_latency::total 9647.457678 # average overall miss latency
+system.cpu0.icache.blocked_cycles::no_mshrs 13598 # number of cycles access was blocked
system.cpu0.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu0.icache.blocked::no_mshrs 569 # number of cycles access was blocked
+system.cpu0.icache.blocked::no_mshrs 573 # number of cycles access was blocked
system.cpu0.icache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu0.icache.avg_blocked_cycles::no_mshrs 22.472759 # average number of cycles each access was blocked
+system.cpu0.icache.avg_blocked_cycles::no_mshrs 23.731239 # average number of cycles each access was blocked
system.cpu0.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu0.icache.fast_writes 0 # number of fast writes performed
system.cpu0.icache.cache_copies 0 # number of cache copies performed
-system.cpu0.icache.writebacks::writebacks 862096 # number of writebacks
-system.cpu0.icache.writebacks::total 862096 # number of writebacks
-system.cpu0.icache.ReadReq_mshr_hits::cpu2.inst 24058 # number of ReadReq MSHR hits
-system.cpu0.icache.ReadReq_mshr_hits::total 24058 # number of ReadReq MSHR hits
-system.cpu0.icache.demand_mshr_hits::cpu2.inst 24058 # number of demand (read+write) MSHR hits
-system.cpu0.icache.demand_mshr_hits::total 24058 # number of demand (read+write) MSHR hits
-system.cpu0.icache.overall_mshr_hits::cpu2.inst 24058 # number of overall MSHR hits
-system.cpu0.icache.overall_mshr_hits::total 24058 # number of overall MSHR hits
-system.cpu0.icache.ReadReq_mshr_misses::cpu1.inst 163645 # number of ReadReq MSHR misses
-system.cpu0.icache.ReadReq_mshr_misses::cpu2.inst 376374 # number of ReadReq MSHR misses
-system.cpu0.icache.ReadReq_mshr_misses::total 540019 # number of ReadReq MSHR misses
-system.cpu0.icache.demand_mshr_misses::cpu1.inst 163645 # number of demand (read+write) MSHR misses
-system.cpu0.icache.demand_mshr_misses::cpu2.inst 376374 # number of demand (read+write) MSHR misses
-system.cpu0.icache.demand_mshr_misses::total 540019 # number of demand (read+write) MSHR misses
-system.cpu0.icache.overall_mshr_misses::cpu1.inst 163645 # number of overall MSHR misses
-system.cpu0.icache.overall_mshr_misses::cpu2.inst 376374 # number of overall MSHR misses
-system.cpu0.icache.overall_mshr_misses::total 540019 # number of overall MSHR misses
-system.cpu0.icache.ReadReq_mshr_miss_latency::cpu1.inst 2260638000 # number of ReadReq MSHR miss cycles
-system.cpu0.icache.ReadReq_mshr_miss_latency::cpu2.inst 5253786466 # number of ReadReq MSHR miss cycles
-system.cpu0.icache.ReadReq_mshr_miss_latency::total 7514424466 # number of ReadReq MSHR miss cycles
-system.cpu0.icache.demand_mshr_miss_latency::cpu1.inst 2260638000 # number of demand (read+write) MSHR miss cycles
-system.cpu0.icache.demand_mshr_miss_latency::cpu2.inst 5253786466 # number of demand (read+write) MSHR miss cycles
-system.cpu0.icache.demand_mshr_miss_latency::total 7514424466 # number of demand (read+write) MSHR miss cycles
-system.cpu0.icache.overall_mshr_miss_latency::cpu1.inst 2260638000 # number of overall MSHR miss cycles
-system.cpu0.icache.overall_mshr_miss_latency::cpu2.inst 5253786466 # number of overall MSHR miss cycles
-system.cpu0.icache.overall_mshr_miss_latency::total 7514424466 # number of overall MSHR miss cycles
-system.cpu0.icache.ReadReq_mshr_miss_rate::cpu1.inst 0.004210 # mshr miss rate for ReadReq accesses
-system.cpu0.icache.ReadReq_mshr_miss_rate::cpu2.inst 0.109940 # mshr miss rate for ReadReq accesses
-system.cpu0.icache.ReadReq_mshr_miss_rate::total 0.004145 # mshr miss rate for ReadReq accesses
-system.cpu0.icache.demand_mshr_miss_rate::cpu1.inst 0.004210 # mshr miss rate for demand accesses
-system.cpu0.icache.demand_mshr_miss_rate::cpu2.inst 0.109940 # mshr miss rate for demand accesses
-system.cpu0.icache.demand_mshr_miss_rate::total 0.004145 # mshr miss rate for demand accesses
-system.cpu0.icache.overall_mshr_miss_rate::cpu1.inst 0.004210 # mshr miss rate for overall accesses
-system.cpu0.icache.overall_mshr_miss_rate::cpu2.inst 0.109940 # mshr miss rate for overall accesses
-system.cpu0.icache.overall_mshr_miss_rate::total 0.004145 # mshr miss rate for overall accesses
-system.cpu0.icache.ReadReq_avg_mshr_miss_latency::cpu1.inst 13814.280913 # average ReadReq mshr miss latency
-system.cpu0.icache.ReadReq_avg_mshr_miss_latency::cpu2.inst 13958.951644 # average ReadReq mshr miss latency
-system.cpu0.icache.ReadReq_avg_mshr_miss_latency::total 13915.111257 # average ReadReq mshr miss latency
-system.cpu0.icache.demand_avg_mshr_miss_latency::cpu1.inst 13814.280913 # average overall mshr miss latency
-system.cpu0.icache.demand_avg_mshr_miss_latency::cpu2.inst 13958.951644 # average overall mshr miss latency
-system.cpu0.icache.demand_avg_mshr_miss_latency::total 13915.111257 # average overall mshr miss latency
-system.cpu0.icache.overall_avg_mshr_miss_latency::cpu1.inst 13814.280913 # average overall mshr miss latency
-system.cpu0.icache.overall_avg_mshr_miss_latency::cpu2.inst 13958.951644 # average overall mshr miss latency
-system.cpu0.icache.overall_avg_mshr_miss_latency::total 13915.111257 # average overall mshr miss latency
+system.cpu0.icache.writebacks::writebacks 863213 # number of writebacks
+system.cpu0.icache.writebacks::total 863213 # number of writebacks
+system.cpu0.icache.ReadReq_mshr_hits::cpu2.inst 25359 # number of ReadReq MSHR hits
+system.cpu0.icache.ReadReq_mshr_hits::total 25359 # number of ReadReq MSHR hits
+system.cpu0.icache.demand_mshr_hits::cpu2.inst 25359 # number of demand (read+write) MSHR hits
+system.cpu0.icache.demand_mshr_hits::total 25359 # number of demand (read+write) MSHR hits
+system.cpu0.icache.overall_mshr_hits::cpu2.inst 25359 # number of overall MSHR hits
+system.cpu0.icache.overall_mshr_hits::total 25359 # number of overall MSHR hits
+system.cpu0.icache.ReadReq_mshr_misses::cpu1.inst 169918 # number of ReadReq MSHR misses
+system.cpu0.icache.ReadReq_mshr_misses::cpu2.inst 389608 # number of ReadReq MSHR misses
+system.cpu0.icache.ReadReq_mshr_misses::total 559526 # number of ReadReq MSHR misses
+system.cpu0.icache.demand_mshr_misses::cpu1.inst 169918 # number of demand (read+write) MSHR misses
+system.cpu0.icache.demand_mshr_misses::cpu2.inst 389608 # number of demand (read+write) MSHR misses
+system.cpu0.icache.demand_mshr_misses::total 559526 # number of demand (read+write) MSHR misses
+system.cpu0.icache.overall_mshr_misses::cpu1.inst 169918 # number of overall MSHR misses
+system.cpu0.icache.overall_mshr_misses::cpu2.inst 389608 # number of overall MSHR misses
+system.cpu0.icache.overall_mshr_misses::total 559526 # number of overall MSHR misses
+system.cpu0.icache.ReadReq_mshr_miss_latency::cpu1.inst 2318697500 # number of ReadReq MSHR miss cycles
+system.cpu0.icache.ReadReq_mshr_miss_latency::cpu2.inst 5380005477 # number of ReadReq MSHR miss cycles
+system.cpu0.icache.ReadReq_mshr_miss_latency::total 7698702977 # number of ReadReq MSHR miss cycles
+system.cpu0.icache.demand_mshr_miss_latency::cpu1.inst 2318697500 # number of demand (read+write) MSHR miss cycles
+system.cpu0.icache.demand_mshr_miss_latency::cpu2.inst 5380005477 # number of demand (read+write) MSHR miss cycles
+system.cpu0.icache.demand_mshr_miss_latency::total 7698702977 # number of demand (read+write) MSHR miss cycles
+system.cpu0.icache.overall_mshr_miss_latency::cpu1.inst 2318697500 # number of overall MSHR miss cycles
+system.cpu0.icache.overall_mshr_miss_latency::cpu2.inst 5380005477 # number of overall MSHR miss cycles
+system.cpu0.icache.overall_mshr_miss_latency::total 7698702977 # number of overall MSHR miss cycles
+system.cpu0.icache.ReadReq_mshr_miss_rate::cpu1.inst 0.004307 # mshr miss rate for ReadReq accesses
+system.cpu0.icache.ReadReq_mshr_miss_rate::cpu2.inst 0.114860 # mshr miss rate for ReadReq accesses
+system.cpu0.icache.ReadReq_mshr_miss_rate::total 0.004289 # mshr miss rate for ReadReq accesses
+system.cpu0.icache.demand_mshr_miss_rate::cpu1.inst 0.004307 # mshr miss rate for demand accesses
+system.cpu0.icache.demand_mshr_miss_rate::cpu2.inst 0.114860 # mshr miss rate for demand accesses
+system.cpu0.icache.demand_mshr_miss_rate::total 0.004289 # mshr miss rate for demand accesses
+system.cpu0.icache.overall_mshr_miss_rate::cpu1.inst 0.004307 # mshr miss rate for overall accesses
+system.cpu0.icache.overall_mshr_miss_rate::cpu2.inst 0.114860 # mshr miss rate for overall accesses
+system.cpu0.icache.overall_mshr_miss_rate::total 0.004289 # mshr miss rate for overall accesses
+system.cpu0.icache.ReadReq_avg_mshr_miss_latency::cpu1.inst 13645.979237 # average ReadReq mshr miss latency
+system.cpu0.icache.ReadReq_avg_mshr_miss_latency::cpu2.inst 13808.765418 # average ReadReq mshr miss latency
+system.cpu0.icache.ReadReq_avg_mshr_miss_latency::total 13759.330178 # average ReadReq mshr miss latency
+system.cpu0.icache.demand_avg_mshr_miss_latency::cpu1.inst 13645.979237 # average overall mshr miss latency
+system.cpu0.icache.demand_avg_mshr_miss_latency::cpu2.inst 13808.765418 # average overall mshr miss latency
+system.cpu0.icache.demand_avg_mshr_miss_latency::total 13759.330178 # average overall mshr miss latency
+system.cpu0.icache.overall_avg_mshr_miss_latency::cpu1.inst 13645.979237 # average overall mshr miss latency
+system.cpu0.icache.overall_avg_mshr_miss_latency::cpu2.inst 13808.765418 # average overall mshr miss latency
+system.cpu0.icache.overall_avg_mshr_miss_latency::total 13759.330178 # average overall mshr miss latency
system.cpu0.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu1.numCycles 2606017773 # number of cpu cycles simulated
+system.cpu1.numCycles 2608019031 # number of cpu cycles simulated
system.cpu1.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu1.numWorkItemsCompleted 0 # number of work items this cpu completed
system.cpu1.kern.inst.arm 0 # number of arm instructions executed
system.cpu1.kern.inst.quiesce 0 # number of quiesce instructions executed
-system.cpu1.committedInsts 35434857 # Number of instructions committed
-system.cpu1.committedOps 68967174 # Number of ops (including micro ops) committed
-system.cpu1.num_int_alu_accesses 63950727 # Number of integer alu accesses
+system.cpu1.committedInsts 35872545 # Number of instructions committed
+system.cpu1.committedOps 69699402 # Number of ops (including micro ops) committed
+system.cpu1.num_int_alu_accesses 64677814 # Number of integer alu accesses
system.cpu1.num_fp_alu_accesses 0 # Number of float alu accesses
-system.cpu1.num_func_calls 471160 # number of times a function call or return occured
-system.cpu1.num_conditional_control_insts 6540311 # number of instructions that are conditional controls
-system.cpu1.num_int_insts 63950727 # number of integer instructions
+system.cpu1.num_func_calls 478121 # number of times a function call or return occured
+system.cpu1.num_conditional_control_insts 6602854 # number of instructions that are conditional controls
+system.cpu1.num_int_insts 64677814 # number of integer instructions
system.cpu1.num_fp_insts 0 # number of float instructions
-system.cpu1.num_int_register_reads 118144335 # number of times the integer registers were read
-system.cpu1.num_int_register_writes 55187205 # number of times the integer registers were written
+system.cpu1.num_int_register_reads 119785728 # number of times the integer registers were read
+system.cpu1.num_int_register_writes 55703367 # number of times the integer registers were written
system.cpu1.num_fp_register_reads 0 # number of times the floating registers were read
system.cpu1.num_fp_register_writes 0 # number of times the floating registers were written
-system.cpu1.num_cc_register_reads 36132607 # number of times the CC registers were read
-system.cpu1.num_cc_register_writes 26987111 # number of times the CC registers were written
-system.cpu1.num_mem_refs 4484202 # number of memory refs
-system.cpu1.num_load_insts 2795233 # Number of load instructions
-system.cpu1.num_store_insts 1688969 # Number of store instructions
-system.cpu1.num_idle_cycles 2475079638.158952 # Number of idle cycles
-system.cpu1.num_busy_cycles 130938134.841048 # Number of busy cycles
-system.cpu1.not_idle_fraction 0.050245 # Percentage of non-idle cycles
-system.cpu1.idle_fraction 0.949755 # Percentage of idle cycles
-system.cpu1.Branches 7181922 # Number of branches fetched
-system.cpu1.op_class::No_OpClass 31577 0.05% 0.05% # Class of executed instruction
-system.cpu1.op_class::IntAlu 64399053 93.38% 93.42% # Class of executed instruction
-system.cpu1.op_class::IntMult 30119 0.04% 93.47% # Class of executed instruction
-system.cpu1.op_class::IntDiv 23752 0.03% 93.50% # Class of executed instruction
-system.cpu1.op_class::FloatAdd 0 0.00% 93.50% # Class of executed instruction
-system.cpu1.op_class::FloatCmp 0 0.00% 93.50% # Class of executed instruction
-system.cpu1.op_class::FloatCvt 0 0.00% 93.50% # Class of executed instruction
-system.cpu1.op_class::FloatMult 0 0.00% 93.50% # Class of executed instruction
-system.cpu1.op_class::FloatDiv 0 0.00% 93.50% # Class of executed instruction
-system.cpu1.op_class::FloatSqrt 0 0.00% 93.50% # Class of executed instruction
-system.cpu1.op_class::SimdAdd 0 0.00% 93.50% # Class of executed instruction
-system.cpu1.op_class::SimdAddAcc 0 0.00% 93.50% # Class of executed instruction
-system.cpu1.op_class::SimdAlu 0 0.00% 93.50% # Class of executed instruction
-system.cpu1.op_class::SimdCmp 0 0.00% 93.50% # Class of executed instruction
-system.cpu1.op_class::SimdCvt 0 0.00% 93.50% # Class of executed instruction
-system.cpu1.op_class::SimdMisc 0 0.00% 93.50% # Class of executed instruction
-system.cpu1.op_class::SimdMult 0 0.00% 93.50% # Class of executed instruction
-system.cpu1.op_class::SimdMultAcc 0 0.00% 93.50% # Class of executed instruction
-system.cpu1.op_class::SimdShift 0 0.00% 93.50% # Class of executed instruction
-system.cpu1.op_class::SimdShiftAcc 0 0.00% 93.50% # Class of executed instruction
-system.cpu1.op_class::SimdSqrt 0 0.00% 93.50% # Class of executed instruction
-system.cpu1.op_class::SimdFloatAdd 0 0.00% 93.50% # Class of executed instruction
-system.cpu1.op_class::SimdFloatAlu 0 0.00% 93.50% # Class of executed instruction
-system.cpu1.op_class::SimdFloatCmp 0 0.00% 93.50% # Class of executed instruction
-system.cpu1.op_class::SimdFloatCvt 0 0.00% 93.50% # Class of executed instruction
-system.cpu1.op_class::SimdFloatDiv 0 0.00% 93.50% # Class of executed instruction
-system.cpu1.op_class::SimdFloatMisc 0 0.00% 93.50% # Class of executed instruction
-system.cpu1.op_class::SimdFloatMult 0 0.00% 93.50% # Class of executed instruction
-system.cpu1.op_class::SimdFloatMultAcc 0 0.00% 93.50% # Class of executed instruction
-system.cpu1.op_class::SimdFloatSqrt 0 0.00% 93.50% # Class of executed instruction
-system.cpu1.op_class::MemRead 2793873 4.05% 97.55% # Class of executed instruction
-system.cpu1.op_class::MemWrite 1688969 2.45% 100.00% # Class of executed instruction
+system.cpu1.num_cc_register_reads 36592003 # number of times the CC registers were read
+system.cpu1.num_cc_register_writes 27221835 # number of times the CC registers were written
+system.cpu1.num_mem_refs 4725252 # number of memory refs
+system.cpu1.num_load_insts 2891470 # Number of load instructions
+system.cpu1.num_store_insts 1833782 # Number of store instructions
+system.cpu1.num_idle_cycles 2475574417.457654 # Number of idle cycles
+system.cpu1.num_busy_cycles 132444613.542345 # Number of busy cycles
+system.cpu1.not_idle_fraction 0.050784 # Percentage of non-idle cycles
+system.cpu1.idle_fraction 0.949216 # Percentage of idle cycles
+system.cpu1.Branches 7256649 # Number of branches fetched
+system.cpu1.op_class::No_OpClass 36799 0.05% 0.05% # Class of executed instruction
+system.cpu1.op_class::IntAlu 64882747 93.09% 93.14% # Class of executed instruction
+system.cpu1.op_class::IntMult 30615 0.04% 93.19% # Class of executed instruction
+system.cpu1.op_class::IntDiv 25662 0.04% 93.22% # Class of executed instruction
+system.cpu1.op_class::FloatAdd 0 0.00% 93.22% # Class of executed instruction
+system.cpu1.op_class::FloatCmp 0 0.00% 93.22% # Class of executed instruction
+system.cpu1.op_class::FloatCvt 0 0.00% 93.22% # Class of executed instruction
+system.cpu1.op_class::FloatMult 0 0.00% 93.22% # Class of executed instruction
+system.cpu1.op_class::FloatDiv 0 0.00% 93.22% # Class of executed instruction
+system.cpu1.op_class::FloatSqrt 0 0.00% 93.22% # Class of executed instruction
+system.cpu1.op_class::SimdAdd 0 0.00% 93.22% # Class of executed instruction
+system.cpu1.op_class::SimdAddAcc 0 0.00% 93.22% # Class of executed instruction
+system.cpu1.op_class::SimdAlu 0 0.00% 93.22% # Class of executed instruction
+system.cpu1.op_class::SimdCmp 0 0.00% 93.22% # Class of executed instruction
+system.cpu1.op_class::SimdCvt 0 0.00% 93.22% # Class of executed instruction
+system.cpu1.op_class::SimdMisc 0 0.00% 93.22% # Class of executed instruction
+system.cpu1.op_class::SimdMult 0 0.00% 93.22% # Class of executed instruction
+system.cpu1.op_class::SimdMultAcc 0 0.00% 93.22% # Class of executed instruction
+system.cpu1.op_class::SimdShift 0 0.00% 93.22% # Class of executed instruction
+system.cpu1.op_class::SimdShiftAcc 0 0.00% 93.22% # Class of executed instruction
+system.cpu1.op_class::SimdSqrt 0 0.00% 93.22% # Class of executed instruction
+system.cpu1.op_class::SimdFloatAdd 0 0.00% 93.22% # Class of executed instruction
+system.cpu1.op_class::SimdFloatAlu 0 0.00% 93.22% # Class of executed instruction
+system.cpu1.op_class::SimdFloatCmp 0 0.00% 93.22% # Class of executed instruction
+system.cpu1.op_class::SimdFloatCvt 0 0.00% 93.22% # Class of executed instruction
+system.cpu1.op_class::SimdFloatDiv 0 0.00% 93.22% # Class of executed instruction
+system.cpu1.op_class::SimdFloatMisc 0 0.00% 93.22% # Class of executed instruction
+system.cpu1.op_class::SimdFloatMult 0 0.00% 93.22% # Class of executed instruction
+system.cpu1.op_class::SimdFloatMultAcc 0 0.00% 93.22% # Class of executed instruction
+system.cpu1.op_class::SimdFloatSqrt 0 0.00% 93.22% # Class of executed instruction
+system.cpu1.op_class::MemRead 2890134 4.15% 97.37% # Class of executed instruction
+system.cpu1.op_class::MemWrite 1833782 2.63% 100.00% # Class of executed instruction
system.cpu1.op_class::IprAccess 0 0.00% 100.00% # Class of executed instruction
system.cpu1.op_class::InstPrefetch 0 0.00% 100.00% # Class of executed instruction
-system.cpu1.op_class::total 68967343 # Class of executed instruction
-system.cpu2.branchPred.lookups 28923833 # Number of BP lookups
-system.cpu2.branchPred.condPredicted 28923833 # Number of conditional branches predicted
-system.cpu2.branchPred.condIncorrect 299320 # Number of conditional branches incorrect
-system.cpu2.branchPred.BTBLookups 26177104 # Number of BTB lookups
-system.cpu2.branchPred.BTBHits 25594852 # Number of BTB hits
+system.cpu1.op_class::total 69699739 # Class of executed instruction
+system.cpu2.branchPred.lookups 28904699 # Number of BP lookups
+system.cpu2.branchPred.condPredicted 28904699 # Number of conditional branches predicted
+system.cpu2.branchPred.condIncorrect 301799 # Number of conditional branches incorrect
+system.cpu2.branchPred.BTBLookups 26182960 # Number of BTB lookups
+system.cpu2.branchPred.BTBHits 25618019 # Number of BTB hits
system.cpu2.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu2.branchPred.BTBHitPct 97.775720 # BTB Hit Percentage
-system.cpu2.branchPred.usedRAS 576883 # Number of times the RAS was used to get a target.
-system.cpu2.branchPred.RASInCorrect 63148 # Number of incorrect RAS predictions.
-system.cpu2.numCycles 157005173 # number of cpu cycles simulated
+system.cpu2.branchPred.BTBHitPct 97.842333 # BTB Hit Percentage
+system.cpu2.branchPred.usedRAS 577766 # Number of times the RAS was used to get a target.
+system.cpu2.branchPred.RASInCorrect 65377 # Number of incorrect RAS predictions.
+system.cpu2.numCycles 157028917 # number of cpu cycles simulated
system.cpu2.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu2.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu2.fetch.icacheStallCycles 10541640 # Number of cycles fetch is stalled on an Icache miss
-system.cpu2.fetch.Insts 142873863 # Number of instructions fetch has processed
-system.cpu2.fetch.Branches 28923833 # Number of branches that fetch encountered
-system.cpu2.fetch.predictedBranches 26171735 # Number of branches that fetch has predicted taken
-system.cpu2.fetch.Cycles 144747848 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu2.fetch.SquashCycles 631807 # Number of cycles fetch has spent squashing
-system.cpu2.fetch.TlbCycles 102981 # Number of cycles fetch has spent waiting for tlb
-system.cpu2.fetch.MiscStallCycles 10810 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
-system.cpu2.fetch.PendingDrainCycles 7821 # Number of cycles fetch has spent waiting on pipes to drain
-system.cpu2.fetch.PendingTrapStallCycles 69710 # Number of stall cycles due to pending traps
-system.cpu2.fetch.PendingQuiesceStallCycles 26 # Number of stall cycles due to pending quiesce instructions
-system.cpu2.fetch.IcacheWaitRetryStallCycles 1766 # Number of stall cycles due to full MSHR
-system.cpu2.fetch.CacheLines 3423471 # Number of cache lines fetched
-system.cpu2.fetch.IcacheSquashes 155018 # Number of outstanding Icache misses that were squashed
-system.cpu2.fetch.ItlbSquashes 2920 # Number of outstanding ITLB misses that were squashed
-system.cpu2.fetch.rateDist::samples 155797854 # Number of instructions fetched each cycle (Total)
-system.cpu2.fetch.rateDist::mean 1.805083 # Number of instructions fetched each cycle (Total)
-system.cpu2.fetch.rateDist::stdev 3.007319 # Number of instructions fetched each cycle (Total)
+system.cpu2.fetch.icacheStallCycles 10756065 # Number of cycles fetch is stalled on an Icache miss
+system.cpu2.fetch.Insts 142934226 # Number of instructions fetch has processed
+system.cpu2.fetch.Branches 28904699 # Number of branches that fetch encountered
+system.cpu2.fetch.predictedBranches 26195785 # Number of branches that fetch has predicted taken
+system.cpu2.fetch.Cycles 144559167 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu2.fetch.SquashCycles 634442 # Number of cycles fetch has spent squashing
+system.cpu2.fetch.TlbCycles 102497 # Number of cycles fetch has spent waiting for tlb
+system.cpu2.fetch.MiscStallCycles 11445 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
+system.cpu2.fetch.PendingDrainCycles 9293 # Number of cycles fetch has spent waiting on pipes to drain
+system.cpu2.fetch.PendingTrapStallCycles 61170 # Number of stall cycles due to pending traps
+system.cpu2.fetch.PendingQuiesceStallCycles 12 # Number of stall cycles due to pending quiesce instructions
+system.cpu2.fetch.IcacheWaitRetryStallCycles 1572 # Number of stall cycles due to full MSHR
+system.cpu2.fetch.CacheLines 3392030 # Number of cache lines fetched
+system.cpu2.fetch.IcacheSquashes 159049 # Number of outstanding Icache misses that were squashed
+system.cpu2.fetch.ItlbSquashes 2822 # Number of outstanding ITLB misses that were squashed
+system.cpu2.fetch.rateDist::samples 155817791 # Number of instructions fetched each cycle (Total)
+system.cpu2.fetch.rateDist::mean 1.805701 # Number of instructions fetched each cycle (Total)
+system.cpu2.fetch.rateDist::stdev 3.007704 # Number of instructions fetched each cycle (Total)
system.cpu2.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu2.fetch.rateDist::0 100986987 64.82% 64.82% # Number of instructions fetched each cycle (Total)
-system.cpu2.fetch.rateDist::1 876917 0.56% 65.38% # Number of instructions fetched each cycle (Total)
-system.cpu2.fetch.rateDist::2 23450339 15.05% 80.43% # Number of instructions fetched each cycle (Total)
-system.cpu2.fetch.rateDist::3 581596 0.37% 80.81% # Number of instructions fetched each cycle (Total)
-system.cpu2.fetch.rateDist::4 798015 0.51% 81.32% # Number of instructions fetched each cycle (Total)
-system.cpu2.fetch.rateDist::5 839359 0.54% 81.86% # Number of instructions fetched each cycle (Total)
-system.cpu2.fetch.rateDist::6 536249 0.34% 82.20% # Number of instructions fetched each cycle (Total)
-system.cpu2.fetch.rateDist::7 727748 0.47% 82.67% # Number of instructions fetched each cycle (Total)
-system.cpu2.fetch.rateDist::8 27000644 17.33% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu2.fetch.rateDist::0 100969926 64.80% 64.80% # Number of instructions fetched each cycle (Total)
+system.cpu2.fetch.rateDist::1 864181 0.55% 65.35% # Number of instructions fetched each cycle (Total)
+system.cpu2.fetch.rateDist::2 23515186 15.09% 80.45% # Number of instructions fetched each cycle (Total)
+system.cpu2.fetch.rateDist::3 574321 0.37% 80.81% # Number of instructions fetched each cycle (Total)
+system.cpu2.fetch.rateDist::4 784323 0.50% 81.32% # Number of instructions fetched each cycle (Total)
+system.cpu2.fetch.rateDist::5 832797 0.53% 81.85% # Number of instructions fetched each cycle (Total)
+system.cpu2.fetch.rateDist::6 526849 0.34% 82.19% # Number of instructions fetched each cycle (Total)
+system.cpu2.fetch.rateDist::7 721182 0.46% 82.65% # Number of instructions fetched each cycle (Total)
+system.cpu2.fetch.rateDist::8 27029026 17.35% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu2.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu2.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu2.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu2.fetch.rateDist::total 155797854 # Number of instructions fetched each cycle (Total)
-system.cpu2.fetch.branchRate 0.184222 # Number of branch fetches per cycle
-system.cpu2.fetch.rate 0.909995 # Number of inst fetches per cycle
-system.cpu2.decode.IdleCycles 9166837 # Number of cycles decode is idle
-system.cpu2.decode.BlockedCycles 95859954 # Number of cycles decode is blocked
-system.cpu2.decode.RunCycles 22256485 # Number of cycles decode is running
-system.cpu2.decode.UnblockCycles 3994112 # Number of cycles decode is unblocking
-system.cpu2.decode.SquashCycles 316555 # Number of cycles decode is squashing
-system.cpu2.decode.DecodedInsts 278482972 # Number of instructions handled by decode
-system.cpu2.rename.SquashCycles 316555 # Number of cycles rename is squashing
-system.cpu2.rename.IdleCycles 10781931 # Number of cycles rename is idle
-system.cpu2.rename.BlockCycles 77376747 # Number of cycles rename is blocking
-system.cpu2.rename.serializeStallCycles 5125883 # count of cycles rename stalled for serializing inst
-system.cpu2.rename.RunCycles 24368379 # Number of cycles rename is running
-system.cpu2.rename.UnblockCycles 13624506 # Number of cycles rename is unblocking
-system.cpu2.rename.RenamedInsts 277324695 # Number of instructions processed by rename
-system.cpu2.rename.ROBFullEvents 194123 # Number of times rename has blocked due to ROB full
-system.cpu2.rename.IQFullEvents 5339465 # Number of times rename has blocked due to IQ full
-system.cpu2.rename.LQFullEvents 70652 # Number of times rename has blocked due to LQ full
-system.cpu2.rename.SQFullEvents 6671965 # Number of times rename has blocked due to SQ full
-system.cpu2.rename.RenamedOperands 331399724 # Number of destination operands rename has renamed
-system.cpu2.rename.RenameLookups 605057293 # Number of register rename lookups that rename has made
-system.cpu2.rename.int_rename_lookups 371622887 # Number of integer rename lookups
-system.cpu2.rename.fp_rename_lookups 206 # Number of floating rename lookups
-system.cpu2.rename.CommittedMaps 320041085 # Number of HB maps that are committed
-system.cpu2.rename.UndoneMaps 11358639 # Number of HB maps that are undone due to squashing
-system.cpu2.rename.serializingInsts 162877 # count of serializing insts renamed
-system.cpu2.rename.tempSerializingInsts 164126 # count of temporary serializing insts renamed
-system.cpu2.rename.skidInsts 19798687 # count of insts added to the skid buffer
-system.cpu2.memDep0.insertedLoads 6564509 # Number of loads inserted to the mem dependence unit.
-system.cpu2.memDep0.insertedStores 3714734 # Number of stores inserted to the mem dependence unit.
-system.cpu2.memDep0.conflictingLoads 445796 # Number of conflicting loads.
-system.cpu2.memDep0.conflictingStores 396085 # Number of conflicting stores.
-system.cpu2.iq.iqInstsAdded 275510749 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu2.iq.iqNonSpecInstsAdded 407738 # Number of non-speculative instructions added to the IQ
-system.cpu2.iq.iqInstsIssued 273563069 # Number of instructions issued
-system.cpu2.iq.iqSquashedInstsIssued 95252 # Number of squashed instructions issued
-system.cpu2.iq.iqSquashedInstsExamined 8356294 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu2.iq.iqSquashedOperandsExamined 12697185 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu2.iq.iqSquashedNonSpecRemoved 62746 # Number of squashed non-spec instructions that were removed
-system.cpu2.iq.issued_per_cycle::samples 155797854 # Number of insts issued each cycle
-system.cpu2.iq.issued_per_cycle::mean 1.755885 # Number of insts issued each cycle
-system.cpu2.iq.issued_per_cycle::stdev 2.385565 # Number of insts issued each cycle
+system.cpu2.fetch.rateDist::total 155817791 # Number of instructions fetched each cycle (Total)
+system.cpu2.fetch.branchRate 0.184072 # Number of branch fetches per cycle
+system.cpu2.fetch.rate 0.910241 # Number of inst fetches per cycle
+system.cpu2.decode.IdleCycles 9372643 # Number of cycles decode is idle
+system.cpu2.decode.BlockedCycles 95636804 # Number of cycles decode is blocked
+system.cpu2.decode.RunCycles 20963245 # Number of cycles decode is running
+system.cpu2.decode.UnblockCycles 4000269 # Number of cycles decode is unblocking
+system.cpu2.decode.SquashCycles 317872 # Number of cycles decode is squashing
+system.cpu2.decode.DecodedInsts 278646605 # Number of instructions handled by decode
+system.cpu2.rename.SquashCycles 317872 # Number of cycles rename is squashing
+system.cpu2.rename.IdleCycles 10991831 # Number of cycles rename is idle
+system.cpu2.rename.BlockCycles 77276692 # Number of cycles rename is blocking
+system.cpu2.rename.serializeStallCycles 5181011 # count of cycles rename stalled for serializing inst
+system.cpu2.rename.RunCycles 23079329 # Number of cycles rename is running
+system.cpu2.rename.UnblockCycles 13444163 # Number of cycles rename is unblocking
+system.cpu2.rename.RenamedInsts 277492076 # Number of instructions processed by rename
+system.cpu2.rename.ROBFullEvents 194116 # Number of times rename has blocked due to ROB full
+system.cpu2.rename.IQFullEvents 5314185 # Number of times rename has blocked due to IQ full
+system.cpu2.rename.LQFullEvents 68849 # Number of times rename has blocked due to LQ full
+system.cpu2.rename.SQFullEvents 6513408 # Number of times rename has blocked due to SQ full
+system.cpu2.rename.RenamedOperands 331462631 # Number of destination operands rename has renamed
+system.cpu2.rename.RenameLookups 605120715 # Number of register rename lookups that rename has made
+system.cpu2.rename.int_rename_lookups 371802312 # Number of integer rename lookups
+system.cpu2.rename.fp_rename_lookups 234 # Number of floating rename lookups
+system.cpu2.rename.CommittedMaps 320362920 # Number of HB maps that are committed
+system.cpu2.rename.UndoneMaps 11099709 # Number of HB maps that are undone due to squashing
+system.cpu2.rename.serializingInsts 163935 # count of serializing insts renamed
+system.cpu2.rename.tempSerializingInsts 165202 # count of temporary serializing insts renamed
+system.cpu2.rename.skidInsts 19836823 # count of insts added to the skid buffer
+system.cpu2.memDep0.insertedLoads 6505105 # Number of loads inserted to the mem dependence unit.
+system.cpu2.memDep0.insertedStores 3734190 # Number of stores inserted to the mem dependence unit.
+system.cpu2.memDep0.conflictingLoads 446981 # Number of conflicting loads.
+system.cpu2.memDep0.conflictingStores 391369 # Number of conflicting stores.
+system.cpu2.iq.iqInstsAdded 275686580 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu2.iq.iqNonSpecInstsAdded 411981 # Number of non-speculative instructions added to the IQ
+system.cpu2.iq.iqInstsIssued 273842853 # Number of instructions issued
+system.cpu2.iq.iqSquashedInstsIssued 94839 # Number of squashed instructions issued
+system.cpu2.iq.iqSquashedInstsExamined 8211456 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu2.iq.iqSquashedOperandsExamined 12322633 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu2.iq.iqSquashedNonSpecRemoved 64605 # Number of squashed non-spec instructions that were removed
+system.cpu2.iq.issued_per_cycle::samples 155817791 # Number of insts issued each cycle
+system.cpu2.iq.issued_per_cycle::mean 1.757456 # Number of insts issued each cycle
+system.cpu2.iq.issued_per_cycle::stdev 2.386043 # Number of insts issued each cycle
system.cpu2.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu2.iq.issued_per_cycle::0 93882941 60.26% 60.26% # Number of insts issued each cycle
-system.cpu2.iq.issued_per_cycle::1 5118927 3.29% 63.55% # Number of insts issued each cycle
-system.cpu2.iq.issued_per_cycle::2 3721264 2.39% 65.93% # Number of insts issued each cycle
-system.cpu2.iq.issued_per_cycle::3 3253797 2.09% 68.02% # Number of insts issued each cycle
-system.cpu2.iq.issued_per_cycle::4 23197295 14.89% 82.91% # Number of insts issued each cycle
-system.cpu2.iq.issued_per_cycle::5 2207034 1.42% 84.33% # Number of insts issued each cycle
-system.cpu2.iq.issued_per_cycle::6 23724652 15.23% 99.56% # Number of insts issued each cycle
-system.cpu2.iq.issued_per_cycle::7 467591 0.30% 99.86% # Number of insts issued each cycle
-system.cpu2.iq.issued_per_cycle::8 224353 0.14% 100.00% # Number of insts issued each cycle
+system.cpu2.iq.issued_per_cycle::0 93841974 60.23% 60.23% # Number of insts issued each cycle
+system.cpu2.iq.issued_per_cycle::1 5140662 3.30% 63.52% # Number of insts issued each cycle
+system.cpu2.iq.issued_per_cycle::2 3701702 2.38% 65.90% # Number of insts issued each cycle
+system.cpu2.iq.issued_per_cycle::3 3241767 2.08% 67.98% # Number of insts issued each cycle
+system.cpu2.iq.issued_per_cycle::4 23231728 14.91% 82.89% # Number of insts issued each cycle
+system.cpu2.iq.issued_per_cycle::5 2206356 1.42% 84.31% # Number of insts issued each cycle
+system.cpu2.iq.issued_per_cycle::6 23779364 15.26% 99.57% # Number of insts issued each cycle
+system.cpu2.iq.issued_per_cycle::7 455294 0.29% 99.86% # Number of insts issued each cycle
+system.cpu2.iq.issued_per_cycle::8 218944 0.14% 100.00% # Number of insts issued each cycle
system.cpu2.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu2.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu2.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu2.iq.issued_per_cycle::total 155797854 # Number of insts issued each cycle
+system.cpu2.iq.issued_per_cycle::total 155817791 # Number of insts issued each cycle
system.cpu2.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu2.iq.fu_full::IntAlu 1207723 81.78% 81.78% # attempts to use FU when none available
-system.cpu2.iq.fu_full::IntMult 0 0.00% 81.78% # attempts to use FU when none available
-system.cpu2.iq.fu_full::IntDiv 0 0.00% 81.78% # attempts to use FU when none available
-system.cpu2.iq.fu_full::FloatAdd 0 0.00% 81.78% # attempts to use FU when none available
-system.cpu2.iq.fu_full::FloatCmp 0 0.00% 81.78% # attempts to use FU when none available
-system.cpu2.iq.fu_full::FloatCvt 0 0.00% 81.78% # attempts to use FU when none available
-system.cpu2.iq.fu_full::FloatMult 0 0.00% 81.78% # attempts to use FU when none available
-system.cpu2.iq.fu_full::FloatDiv 0 0.00% 81.78% # attempts to use FU when none available
-system.cpu2.iq.fu_full::FloatSqrt 0 0.00% 81.78% # attempts to use FU when none available
-system.cpu2.iq.fu_full::SimdAdd 0 0.00% 81.78% # attempts to use FU when none available
-system.cpu2.iq.fu_full::SimdAddAcc 0 0.00% 81.78% # attempts to use FU when none available
-system.cpu2.iq.fu_full::SimdAlu 0 0.00% 81.78% # attempts to use FU when none available
-system.cpu2.iq.fu_full::SimdCmp 0 0.00% 81.78% # attempts to use FU when none available
-system.cpu2.iq.fu_full::SimdCvt 0 0.00% 81.78% # attempts to use FU when none available
-system.cpu2.iq.fu_full::SimdMisc 0 0.00% 81.78% # attempts to use FU when none available
-system.cpu2.iq.fu_full::SimdMult 0 0.00% 81.78% # attempts to use FU when none available
-system.cpu2.iq.fu_full::SimdMultAcc 0 0.00% 81.78% # attempts to use FU when none available
-system.cpu2.iq.fu_full::SimdShift 0 0.00% 81.78% # attempts to use FU when none available
-system.cpu2.iq.fu_full::SimdShiftAcc 0 0.00% 81.78% # attempts to use FU when none available
-system.cpu2.iq.fu_full::SimdSqrt 0 0.00% 81.78% # attempts to use FU when none available
-system.cpu2.iq.fu_full::SimdFloatAdd 0 0.00% 81.78% # attempts to use FU when none available
-system.cpu2.iq.fu_full::SimdFloatAlu 0 0.00% 81.78% # attempts to use FU when none available
-system.cpu2.iq.fu_full::SimdFloatCmp 0 0.00% 81.78% # attempts to use FU when none available
-system.cpu2.iq.fu_full::SimdFloatCvt 0 0.00% 81.78% # attempts to use FU when none available
-system.cpu2.iq.fu_full::SimdFloatDiv 0 0.00% 81.78% # attempts to use FU when none available
-system.cpu2.iq.fu_full::SimdFloatMisc 0 0.00% 81.78% # attempts to use FU when none available
-system.cpu2.iq.fu_full::SimdFloatMult 0 0.00% 81.78% # attempts to use FU when none available
-system.cpu2.iq.fu_full::SimdFloatMultAcc 0 0.00% 81.78% # attempts to use FU when none available
-system.cpu2.iq.fu_full::SimdFloatSqrt 0 0.00% 81.78% # attempts to use FU when none available
-system.cpu2.iq.fu_full::MemRead 207267 14.03% 95.81% # attempts to use FU when none available
-system.cpu2.iq.fu_full::MemWrite 61876 4.19% 100.00% # attempts to use FU when none available
+system.cpu2.iq.fu_full::IntAlu 1209883 81.76% 81.76% # attempts to use FU when none available
+system.cpu2.iq.fu_full::IntMult 0 0.00% 81.76% # attempts to use FU when none available
+system.cpu2.iq.fu_full::IntDiv 0 0.00% 81.76% # attempts to use FU when none available
+system.cpu2.iq.fu_full::FloatAdd 0 0.00% 81.76% # attempts to use FU when none available
+system.cpu2.iq.fu_full::FloatCmp 0 0.00% 81.76% # attempts to use FU when none available
+system.cpu2.iq.fu_full::FloatCvt 0 0.00% 81.76% # attempts to use FU when none available
+system.cpu2.iq.fu_full::FloatMult 0 0.00% 81.76% # attempts to use FU when none available
+system.cpu2.iq.fu_full::FloatDiv 0 0.00% 81.76% # attempts to use FU when none available
+system.cpu2.iq.fu_full::FloatSqrt 0 0.00% 81.76% # attempts to use FU when none available
+system.cpu2.iq.fu_full::SimdAdd 0 0.00% 81.76% # attempts to use FU when none available
+system.cpu2.iq.fu_full::SimdAddAcc 0 0.00% 81.76% # attempts to use FU when none available
+system.cpu2.iq.fu_full::SimdAlu 0 0.00% 81.76% # attempts to use FU when none available
+system.cpu2.iq.fu_full::SimdCmp 0 0.00% 81.76% # attempts to use FU when none available
+system.cpu2.iq.fu_full::SimdCvt 0 0.00% 81.76% # attempts to use FU when none available
+system.cpu2.iq.fu_full::SimdMisc 0 0.00% 81.76% # attempts to use FU when none available
+system.cpu2.iq.fu_full::SimdMult 0 0.00% 81.76% # attempts to use FU when none available
+system.cpu2.iq.fu_full::SimdMultAcc 0 0.00% 81.76% # attempts to use FU when none available
+system.cpu2.iq.fu_full::SimdShift 0 0.00% 81.76% # attempts to use FU when none available
+system.cpu2.iq.fu_full::SimdShiftAcc 0 0.00% 81.76% # attempts to use FU when none available
+system.cpu2.iq.fu_full::SimdSqrt 0 0.00% 81.76% # attempts to use FU when none available
+system.cpu2.iq.fu_full::SimdFloatAdd 0 0.00% 81.76% # attempts to use FU when none available
+system.cpu2.iq.fu_full::SimdFloatAlu 0 0.00% 81.76% # attempts to use FU when none available
+system.cpu2.iq.fu_full::SimdFloatCmp 0 0.00% 81.76% # attempts to use FU when none available
+system.cpu2.iq.fu_full::SimdFloatCvt 0 0.00% 81.76% # attempts to use FU when none available
+system.cpu2.iq.fu_full::SimdFloatDiv 0 0.00% 81.76% # attempts to use FU when none available
+system.cpu2.iq.fu_full::SimdFloatMisc 0 0.00% 81.76% # attempts to use FU when none available
+system.cpu2.iq.fu_full::SimdFloatMult 0 0.00% 81.76% # attempts to use FU when none available
+system.cpu2.iq.fu_full::SimdFloatMultAcc 0 0.00% 81.76% # attempts to use FU when none available
+system.cpu2.iq.fu_full::SimdFloatSqrt 0 0.00% 81.76% # attempts to use FU when none available
+system.cpu2.iq.fu_full::MemRead 208644 14.10% 95.86% # attempts to use FU when none available
+system.cpu2.iq.fu_full::MemWrite 61248 4.14% 100.00% # attempts to use FU when none available
system.cpu2.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu2.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
-system.cpu2.iq.FU_type_0::No_OpClass 77671 0.03% 0.03% # Type of FU issued
-system.cpu2.iq.FU_type_0::IntAlu 263072310 96.17% 96.19% # Type of FU issued
-system.cpu2.iq.FU_type_0::IntMult 56421 0.02% 96.21% # Type of FU issued
-system.cpu2.iq.FU_type_0::IntDiv 50248 0.02% 96.23% # Type of FU issued
-system.cpu2.iq.FU_type_0::FloatAdd 0 0.00% 96.23% # Type of FU issued
-system.cpu2.iq.FU_type_0::FloatCmp 0 0.00% 96.23% # Type of FU issued
-system.cpu2.iq.FU_type_0::FloatCvt 74 0.00% 96.23% # Type of FU issued
-system.cpu2.iq.FU_type_0::FloatMult 0 0.00% 96.23% # Type of FU issued
-system.cpu2.iq.FU_type_0::FloatDiv 0 0.00% 96.23% # Type of FU issued
-system.cpu2.iq.FU_type_0::FloatSqrt 0 0.00% 96.23% # Type of FU issued
-system.cpu2.iq.FU_type_0::SimdAdd 0 0.00% 96.23% # Type of FU issued
-system.cpu2.iq.FU_type_0::SimdAddAcc 0 0.00% 96.23% # Type of FU issued
-system.cpu2.iq.FU_type_0::SimdAlu 0 0.00% 96.23% # Type of FU issued
-system.cpu2.iq.FU_type_0::SimdCmp 0 0.00% 96.23% # Type of FU issued
-system.cpu2.iq.FU_type_0::SimdCvt 0 0.00% 96.23% # Type of FU issued
-system.cpu2.iq.FU_type_0::SimdMisc 0 0.00% 96.23% # Type of FU issued
-system.cpu2.iq.FU_type_0::SimdMult 0 0.00% 96.23% # Type of FU issued
-system.cpu2.iq.FU_type_0::SimdMultAcc 0 0.00% 96.23% # Type of FU issued
-system.cpu2.iq.FU_type_0::SimdShift 0 0.00% 96.23% # Type of FU issued
-system.cpu2.iq.FU_type_0::SimdShiftAcc 0 0.00% 96.23% # Type of FU issued
-system.cpu2.iq.FU_type_0::SimdSqrt 0 0.00% 96.23% # Type of FU issued
-system.cpu2.iq.FU_type_0::SimdFloatAdd 0 0.00% 96.23% # Type of FU issued
-system.cpu2.iq.FU_type_0::SimdFloatAlu 0 0.00% 96.23% # Type of FU issued
-system.cpu2.iq.FU_type_0::SimdFloatCmp 0 0.00% 96.23% # Type of FU issued
-system.cpu2.iq.FU_type_0::SimdFloatCvt 0 0.00% 96.23% # Type of FU issued
-system.cpu2.iq.FU_type_0::SimdFloatDiv 0 0.00% 96.23% # Type of FU issued
-system.cpu2.iq.FU_type_0::SimdFloatMisc 0 0.00% 96.23% # Type of FU issued
-system.cpu2.iq.FU_type_0::SimdFloatMult 0 0.00% 96.23% # Type of FU issued
-system.cpu2.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 96.23% # Type of FU issued
-system.cpu2.iq.FU_type_0::SimdFloatSqrt 0 0.00% 96.23% # Type of FU issued
-system.cpu2.iq.FU_type_0::MemRead 6863613 2.51% 98.74% # Type of FU issued
-system.cpu2.iq.FU_type_0::MemWrite 3442732 1.26% 100.00% # Type of FU issued
+system.cpu2.iq.FU_type_0::No_OpClass 74059 0.03% 0.03% # Type of FU issued
+system.cpu2.iq.FU_type_0::IntAlu 263387979 96.18% 96.21% # Type of FU issued
+system.cpu2.iq.FU_type_0::IntMult 56208 0.02% 96.23% # Type of FU issued
+system.cpu2.iq.FU_type_0::IntDiv 48343 0.02% 96.25% # Type of FU issued
+system.cpu2.iq.FU_type_0::FloatAdd 0 0.00% 96.25% # Type of FU issued
+system.cpu2.iq.FU_type_0::FloatCmp 0 0.00% 96.25% # Type of FU issued
+system.cpu2.iq.FU_type_0::FloatCvt 104 0.00% 96.25% # Type of FU issued
+system.cpu2.iq.FU_type_0::FloatMult 0 0.00% 96.25% # Type of FU issued
+system.cpu2.iq.FU_type_0::FloatDiv 0 0.00% 96.25% # Type of FU issued
+system.cpu2.iq.FU_type_0::FloatSqrt 0 0.00% 96.25% # Type of FU issued
+system.cpu2.iq.FU_type_0::SimdAdd 0 0.00% 96.25% # Type of FU issued
+system.cpu2.iq.FU_type_0::SimdAddAcc 0 0.00% 96.25% # Type of FU issued
+system.cpu2.iq.FU_type_0::SimdAlu 0 0.00% 96.25% # Type of FU issued
+system.cpu2.iq.FU_type_0::SimdCmp 0 0.00% 96.25% # Type of FU issued
+system.cpu2.iq.FU_type_0::SimdCvt 0 0.00% 96.25% # Type of FU issued
+system.cpu2.iq.FU_type_0::SimdMisc 0 0.00% 96.25% # Type of FU issued
+system.cpu2.iq.FU_type_0::SimdMult 0 0.00% 96.25% # Type of FU issued
+system.cpu2.iq.FU_type_0::SimdMultAcc 0 0.00% 96.25% # Type of FU issued
+system.cpu2.iq.FU_type_0::SimdShift 0 0.00% 96.25% # Type of FU issued
+system.cpu2.iq.FU_type_0::SimdShiftAcc 0 0.00% 96.25% # Type of FU issued
+system.cpu2.iq.FU_type_0::SimdSqrt 0 0.00% 96.25% # Type of FU issued
+system.cpu2.iq.FU_type_0::SimdFloatAdd 0 0.00% 96.25% # Type of FU issued
+system.cpu2.iq.FU_type_0::SimdFloatAlu 0 0.00% 96.25% # Type of FU issued
+system.cpu2.iq.FU_type_0::SimdFloatCmp 0 0.00% 96.25% # Type of FU issued
+system.cpu2.iq.FU_type_0::SimdFloatCvt 0 0.00% 96.25% # Type of FU issued
+system.cpu2.iq.FU_type_0::SimdFloatDiv 0 0.00% 96.25% # Type of FU issued
+system.cpu2.iq.FU_type_0::SimdFloatMisc 0 0.00% 96.25% # Type of FU issued
+system.cpu2.iq.FU_type_0::SimdFloatMult 0 0.00% 96.25% # Type of FU issued
+system.cpu2.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 96.25% # Type of FU issued
+system.cpu2.iq.FU_type_0::SimdFloatSqrt 0 0.00% 96.25% # Type of FU issued
+system.cpu2.iq.FU_type_0::MemRead 6817856 2.49% 98.74% # Type of FU issued
+system.cpu2.iq.FU_type_0::MemWrite 3458304 1.26% 100.00% # Type of FU issued
system.cpu2.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu2.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu2.iq.FU_type_0::total 273563069 # Type of FU issued
-system.cpu2.iq.rate 1.742383 # Inst issue rate
-system.cpu2.iq.fu_busy_cnt 1476866 # FU busy when requested
-system.cpu2.iq.fu_busy_rate 0.005399 # FU busy rate (busy events/executed inst)
-system.cpu2.iq.int_inst_queue_reads 704495801 # Number of integer instruction queue reads
-system.cpu2.iq.int_inst_queue_writes 284279079 # Number of integer instruction queue writes
-system.cpu2.iq.int_inst_queue_wakeup_accesses 272064636 # Number of integer instruction queue wakeup accesses
-system.cpu2.iq.fp_inst_queue_reads 309 # Number of floating instruction queue reads
-system.cpu2.iq.fp_inst_queue_writes 294 # Number of floating instruction queue writes
-system.cpu2.iq.fp_inst_queue_wakeup_accesses 118 # Number of floating instruction queue wakeup accesses
-system.cpu2.iq.int_alu_accesses 274962115 # Number of integer alu accesses
-system.cpu2.iq.fp_alu_accesses 149 # Number of floating point alu accesses
-system.cpu2.iew.lsq.thread0.forwLoads 723478 # Number of loads that had data forwarded from stores
+system.cpu2.iq.FU_type_0::total 273842853 # Type of FU issued
+system.cpu2.iq.rate 1.743901 # Inst issue rate
+system.cpu2.iq.fu_busy_cnt 1479775 # FU busy when requested
+system.cpu2.iq.fu_busy_rate 0.005404 # FU busy rate (busy events/executed inst)
+system.cpu2.iq.int_inst_queue_reads 705077754 # Number of integer instruction queue reads
+system.cpu2.iq.int_inst_queue_writes 284314372 # Number of integer instruction queue writes
+system.cpu2.iq.int_inst_queue_wakeup_accesses 272343231 # Number of integer instruction queue wakeup accesses
+system.cpu2.iq.fp_inst_queue_reads 356 # Number of floating instruction queue reads
+system.cpu2.iq.fp_inst_queue_writes 332 # Number of floating instruction queue writes
+system.cpu2.iq.fp_inst_queue_wakeup_accesses 144 # Number of floating instruction queue wakeup accesses
+system.cpu2.iq.int_alu_accesses 275248392 # Number of integer alu accesses
+system.cpu2.iq.fp_alu_accesses 177 # Number of floating point alu accesses
+system.cpu2.iew.lsq.thread0.forwLoads 717023 # Number of loads that had data forwarded from stores
system.cpu2.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu2.iew.lsq.thread0.squashedLoads 1134849 # Number of loads squashed
-system.cpu2.iew.lsq.thread0.ignoredResponses 5659 # Number of memory responses ignored because the instruction is squashed
-system.cpu2.iew.lsq.thread0.memOrderViolation 5111 # Number of memory ordering violations
-system.cpu2.iew.lsq.thread0.squashedStores 595348 # Number of stores squashed
+system.cpu2.iew.lsq.thread0.squashedLoads 1119882 # Number of loads squashed
+system.cpu2.iew.lsq.thread0.ignoredResponses 5658 # Number of memory responses ignored because the instruction is squashed
+system.cpu2.iew.lsq.thread0.memOrderViolation 5248 # Number of memory ordering violations
+system.cpu2.iew.lsq.thread0.squashedStores 603569 # Number of stores squashed
system.cpu2.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu2.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
-system.cpu2.iew.lsq.thread0.rescheduledLoads 712058 # Number of loads that were rescheduled
-system.cpu2.iew.lsq.thread0.cacheBlocked 23525 # Number of times an access to memory failed due to the cache being blocked
+system.cpu2.iew.lsq.thread0.rescheduledLoads 712184 # Number of loads that were rescheduled
+system.cpu2.iew.lsq.thread0.cacheBlocked 25029 # Number of times an access to memory failed due to the cache being blocked
system.cpu2.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu2.iew.iewSquashCycles 316555 # Number of cycles IEW is squashing
-system.cpu2.iew.iewBlockCycles 69932049 # Number of cycles IEW is blocking
-system.cpu2.iew.iewUnblockCycles 4483827 # Number of cycles IEW is unblocking
-system.cpu2.iew.iewDispatchedInsts 275918487 # Number of instructions dispatched to IQ
-system.cpu2.iew.iewDispSquashedInsts 35063 # Number of squashed instructions skipped by dispatch
-system.cpu2.iew.iewDispLoadInsts 6564509 # Number of dispatched load instructions
-system.cpu2.iew.iewDispStoreInsts 3714734 # Number of dispatched store instructions
-system.cpu2.iew.iewDispNonSpecInsts 243249 # Number of dispatched non-speculative instructions
-system.cpu2.iew.iewIQFullEvents 162438 # Number of times the IQ has become full, causing a stall
-system.cpu2.iew.iewLSQFullEvents 4010481 # Number of times the LSQ has become full, causing a stall
-system.cpu2.iew.memOrderViolationEvents 5111 # Number of memory order violations
-system.cpu2.iew.predictedTakenIncorrect 167096 # Number of branches that were predicted taken incorrectly
-system.cpu2.iew.predictedNotTakenIncorrect 181001 # Number of branches that were predicted not taken incorrectly
-system.cpu2.iew.branchMispredicts 348097 # Number of branch mispredicts detected at execute
-system.cpu2.iew.iewExecutedInsts 273015158 # Number of executed instructions
-system.cpu2.iew.iewExecLoadInsts 6728091 # Number of load instructions executed
-system.cpu2.iew.iewExecSquashedInsts 497866 # Number of squashed instructions skipped in execute
+system.cpu2.iew.iewSquashCycles 317872 # Number of cycles IEW is squashing
+system.cpu2.iew.iewBlockCycles 69999671 # Number of cycles IEW is blocking
+system.cpu2.iew.iewUnblockCycles 4334406 # Number of cycles IEW is unblocking
+system.cpu2.iew.iewDispatchedInsts 276098561 # Number of instructions dispatched to IQ
+system.cpu2.iew.iewDispSquashedInsts 36227 # Number of squashed instructions skipped by dispatch
+system.cpu2.iew.iewDispLoadInsts 6505105 # Number of dispatched load instructions
+system.cpu2.iew.iewDispStoreInsts 3734190 # Number of dispatched store instructions
+system.cpu2.iew.iewDispNonSpecInsts 245180 # Number of dispatched non-speculative instructions
+system.cpu2.iew.iewIQFullEvents 161697 # Number of times the IQ has become full, causing a stall
+system.cpu2.iew.iewLSQFullEvents 3862519 # Number of times the LSQ has become full, causing a stall
+system.cpu2.iew.memOrderViolationEvents 5248 # Number of memory order violations
+system.cpu2.iew.predictedTakenIncorrect 168896 # Number of branches that were predicted taken incorrectly
+system.cpu2.iew.predictedNotTakenIncorrect 180792 # Number of branches that were predicted not taken incorrectly
+system.cpu2.iew.branchMispredicts 349688 # Number of branch mispredicts detected at execute
+system.cpu2.iew.iewExecutedInsts 273296807 # Number of executed instructions
+system.cpu2.iew.iewExecLoadInsts 6682967 # Number of load instructions executed
+system.cpu2.iew.iewExecSquashedInsts 496833 # Number of squashed instructions skipped in execute
system.cpu2.iew.exec_swp 0 # number of swp insts executed
system.cpu2.iew.exec_nop 0 # number of nop insts executed
-system.cpu2.iew.exec_refs 10090158 # number of memory reference insts executed
-system.cpu2.iew.exec_branches 27708578 # Number of branches executed
-system.cpu2.iew.exec_stores 3362067 # Number of stores executed
-system.cpu2.iew.exec_rate 1.738893 # Inst execution rate
-system.cpu2.iew.wb_sent 272843265 # cumulative count of insts sent to commit
-system.cpu2.iew.wb_count 272064754 # cumulative count of insts written-back
-system.cpu2.iew.wb_producers 212267822 # num instructions producing a value
-system.cpu2.iew.wb_consumers 348193993 # num instructions consuming a value
-system.cpu2.iew.wb_rate 1.732839 # insts written-back per cycle
-system.cpu2.iew.wb_fanout 0.609625 # average fanout of values written-back
-system.cpu2.commit.commitSquashedInsts 8353767 # The number of squashed insts skipped by commit
-system.cpu2.commit.commitNonSpecStalls 344992 # The number of times commit has been forced to stall to communicate backwards
-system.cpu2.commit.branchMispredicts 303032 # The number of times a branch was mispredicted
-system.cpu2.commit.committed_per_cycle::samples 154549869 # Number of insts commited each cycle
-system.cpu2.commit.committed_per_cycle::mean 1.731235 # Number of insts commited each cycle
-system.cpu2.commit.committed_per_cycle::stdev 2.636337 # Number of insts commited each cycle
+system.cpu2.iew.exec_refs 10058933 # number of memory reference insts executed
+system.cpu2.iew.exec_branches 27720177 # Number of branches executed
+system.cpu2.iew.exec_stores 3375966 # Number of stores executed
+system.cpu2.iew.exec_rate 1.740423 # Inst execution rate
+system.cpu2.iew.wb_sent 273120714 # cumulative count of insts sent to commit
+system.cpu2.iew.wb_count 272343375 # cumulative count of insts written-back
+system.cpu2.iew.wb_producers 212424693 # num instructions producing a value
+system.cpu2.iew.wb_consumers 348436865 # num instructions consuming a value
+system.cpu2.iew.wb_rate 1.734352 # insts written-back per cycle
+system.cpu2.iew.wb_fanout 0.609650 # average fanout of values written-back
+system.cpu2.commit.commitSquashedInsts 8207919 # The number of squashed insts skipped by commit
+system.cpu2.commit.commitNonSpecStalls 347376 # The number of times commit has been forced to stall to communicate backwards
+system.cpu2.commit.branchMispredicts 304652 # The number of times a branch was mispredicted
+system.cpu2.commit.committed_per_cycle::samples 154587808 # Number of insts commited each cycle
+system.cpu2.commit.committed_per_cycle::mean 1.732912 # Number of insts commited each cycle
+system.cpu2.commit.committed_per_cycle::stdev 2.636931 # Number of insts commited each cycle
system.cpu2.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu2.commit.committed_per_cycle::0 97453895 63.06% 63.06% # Number of insts commited each cycle
-system.cpu2.commit.committed_per_cycle::1 4255487 2.75% 65.81% # Number of insts commited each cycle
-system.cpu2.commit.committed_per_cycle::2 1275451 0.83% 66.64% # Number of insts commited each cycle
-system.cpu2.commit.committed_per_cycle::3 24388605 15.78% 82.42% # Number of insts commited each cycle
-system.cpu2.commit.committed_per_cycle::4 953115 0.62% 83.03% # Number of insts commited each cycle
-system.cpu2.commit.committed_per_cycle::5 708142 0.46% 83.49% # Number of insts commited each cycle
-system.cpu2.commit.committed_per_cycle::6 433200 0.28% 83.77% # Number of insts commited each cycle
-system.cpu2.commit.committed_per_cycle::7 23018173 14.89% 98.66% # Number of insts commited each cycle
-system.cpu2.commit.committed_per_cycle::8 2063801 1.34% 100.00% # Number of insts commited each cycle
+system.cpu2.commit.committed_per_cycle::0 97422616 63.02% 63.02% # Number of insts commited each cycle
+system.cpu2.commit.committed_per_cycle::1 4263028 2.76% 65.78% # Number of insts commited each cycle
+system.cpu2.commit.committed_per_cycle::2 1258481 0.81% 66.59% # Number of insts commited each cycle
+system.cpu2.commit.committed_per_cycle::3 24441508 15.81% 82.40% # Number of insts commited each cycle
+system.cpu2.commit.committed_per_cycle::4 948995 0.61% 83.02% # Number of insts commited each cycle
+system.cpu2.commit.committed_per_cycle::5 702646 0.45% 83.47% # Number of insts commited each cycle
+system.cpu2.commit.committed_per_cycle::6 422583 0.27% 83.75% # Number of insts commited each cycle
+system.cpu2.commit.committed_per_cycle::7 23085730 14.93% 98.68% # Number of insts commited each cycle
+system.cpu2.commit.committed_per_cycle::8 2042221 1.32% 100.00% # Number of insts commited each cycle
system.cpu2.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu2.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu2.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu2.commit.committed_per_cycle::total 154549869 # Number of insts commited each cycle
-system.cpu2.commit.committedInsts 135671513 # Number of instructions committed
-system.cpu2.commit.committedOps 267562193 # Number of ops (including micro ops) committed
+system.cpu2.commit.committed_per_cycle::total 154587808 # Number of insts commited each cycle
+system.cpu2.commit.committedInsts 135835515 # Number of instructions committed
+system.cpu2.commit.committedOps 267887100 # Number of ops (including micro ops) committed
system.cpu2.commit.swp_count 0 # Number of s/w prefetches committed
-system.cpu2.commit.refs 8549046 # Number of memory references committed
-system.cpu2.commit.loads 5429660 # Number of loads committed
-system.cpu2.commit.membars 149565 # Number of memory barriers committed
-system.cpu2.commit.branches 27339925 # Number of branches committed
+system.cpu2.commit.refs 8515843 # Number of memory references committed
+system.cpu2.commit.loads 5385222 # Number of loads committed
+system.cpu2.commit.membars 151391 # Number of memory barriers committed
+system.cpu2.commit.branches 27354284 # Number of branches committed
system.cpu2.commit.fp_insts 48 # Number of committed floating point instructions.
-system.cpu2.commit.int_insts 244518367 # Number of committed integer instructions.
-system.cpu2.commit.function_calls 438140 # Number of function calls committed.
-system.cpu2.commit.op_class_0::No_OpClass 46308 0.02% 0.02% # Class of committed instruction
-system.cpu2.commit.op_class_0::IntAlu 258864003 96.75% 96.77% # Class of committed instruction
-system.cpu2.commit.op_class_0::IntMult 54521 0.02% 96.79% # Class of committed instruction
-system.cpu2.commit.op_class_0::IntDiv 48349 0.02% 96.80% # Class of committed instruction
-system.cpu2.commit.op_class_0::FloatAdd 0 0.00% 96.80% # Class of committed instruction
-system.cpu2.commit.op_class_0::FloatCmp 0 0.00% 96.80% # Class of committed instruction
-system.cpu2.commit.op_class_0::FloatCvt 16 0.00% 96.80% # Class of committed instruction
-system.cpu2.commit.op_class_0::FloatMult 0 0.00% 96.80% # Class of committed instruction
-system.cpu2.commit.op_class_0::FloatDiv 0 0.00% 96.80% # Class of committed instruction
-system.cpu2.commit.op_class_0::FloatSqrt 0 0.00% 96.80% # Class of committed instruction
-system.cpu2.commit.op_class_0::SimdAdd 0 0.00% 96.80% # Class of committed instruction
-system.cpu2.commit.op_class_0::SimdAddAcc 0 0.00% 96.80% # Class of committed instruction
-system.cpu2.commit.op_class_0::SimdAlu 0 0.00% 96.80% # Class of committed instruction
-system.cpu2.commit.op_class_0::SimdCmp 0 0.00% 96.80% # Class of committed instruction
-system.cpu2.commit.op_class_0::SimdCvt 0 0.00% 96.80% # Class of committed instruction
-system.cpu2.commit.op_class_0::SimdMisc 0 0.00% 96.80% # Class of committed instruction
-system.cpu2.commit.op_class_0::SimdMult 0 0.00% 96.80% # Class of committed instruction
-system.cpu2.commit.op_class_0::SimdMultAcc 0 0.00% 96.80% # Class of committed instruction
-system.cpu2.commit.op_class_0::SimdShift 0 0.00% 96.80% # Class of committed instruction
-system.cpu2.commit.op_class_0::SimdShiftAcc 0 0.00% 96.80% # Class of committed instruction
-system.cpu2.commit.op_class_0::SimdSqrt 0 0.00% 96.80% # Class of committed instruction
-system.cpu2.commit.op_class_0::SimdFloatAdd 0 0.00% 96.80% # Class of committed instruction
-system.cpu2.commit.op_class_0::SimdFloatAlu 0 0.00% 96.80% # Class of committed instruction
-system.cpu2.commit.op_class_0::SimdFloatCmp 0 0.00% 96.80% # Class of committed instruction
-system.cpu2.commit.op_class_0::SimdFloatCvt 0 0.00% 96.80% # Class of committed instruction
-system.cpu2.commit.op_class_0::SimdFloatDiv 0 0.00% 96.80% # Class of committed instruction
-system.cpu2.commit.op_class_0::SimdFloatMisc 0 0.00% 96.80% # Class of committed instruction
-system.cpu2.commit.op_class_0::SimdFloatMult 0 0.00% 96.80% # Class of committed instruction
-system.cpu2.commit.op_class_0::SimdFloatMultAcc 0 0.00% 96.80% # Class of committed instruction
-system.cpu2.commit.op_class_0::SimdFloatSqrt 0 0.00% 96.80% # Class of committed instruction
-system.cpu2.commit.op_class_0::MemRead 5429610 2.03% 98.83% # Class of committed instruction
-system.cpu2.commit.op_class_0::MemWrite 3119386 1.17% 100.00% # Class of committed instruction
+system.cpu2.commit.int_insts 244770291 # Number of committed integer instructions.
+system.cpu2.commit.function_calls 437535 # Number of function calls committed.
+system.cpu2.commit.op_class_0::No_OpClass 44208 0.02% 0.02% # Class of committed instruction
+system.cpu2.commit.op_class_0::IntAlu 259226210 96.77% 96.78% # Class of committed instruction
+system.cpu2.commit.op_class_0::IntMult 54262 0.02% 96.80% # Class of committed instruction
+system.cpu2.commit.op_class_0::IntDiv 46624 0.02% 96.82% # Class of committed instruction
+system.cpu2.commit.op_class_0::FloatAdd 0 0.00% 96.82% # Class of committed instruction
+system.cpu2.commit.op_class_0::FloatCmp 0 0.00% 96.82% # Class of committed instruction
+system.cpu2.commit.op_class_0::FloatCvt 16 0.00% 96.82% # Class of committed instruction
+system.cpu2.commit.op_class_0::FloatMult 0 0.00% 96.82% # Class of committed instruction
+system.cpu2.commit.op_class_0::FloatDiv 0 0.00% 96.82% # Class of committed instruction
+system.cpu2.commit.op_class_0::FloatSqrt 0 0.00% 96.82% # Class of committed instruction
+system.cpu2.commit.op_class_0::SimdAdd 0 0.00% 96.82% # Class of committed instruction
+system.cpu2.commit.op_class_0::SimdAddAcc 0 0.00% 96.82% # Class of committed instruction
+system.cpu2.commit.op_class_0::SimdAlu 0 0.00% 96.82% # Class of committed instruction
+system.cpu2.commit.op_class_0::SimdCmp 0 0.00% 96.82% # Class of committed instruction
+system.cpu2.commit.op_class_0::SimdCvt 0 0.00% 96.82% # Class of committed instruction
+system.cpu2.commit.op_class_0::SimdMisc 0 0.00% 96.82% # Class of committed instruction
+system.cpu2.commit.op_class_0::SimdMult 0 0.00% 96.82% # Class of committed instruction
+system.cpu2.commit.op_class_0::SimdMultAcc 0 0.00% 96.82% # Class of committed instruction
+system.cpu2.commit.op_class_0::SimdShift 0 0.00% 96.82% # Class of committed instruction
+system.cpu2.commit.op_class_0::SimdShiftAcc 0 0.00% 96.82% # Class of committed instruction
+system.cpu2.commit.op_class_0::SimdSqrt 0 0.00% 96.82% # Class of committed instruction
+system.cpu2.commit.op_class_0::SimdFloatAdd 0 0.00% 96.82% # Class of committed instruction
+system.cpu2.commit.op_class_0::SimdFloatAlu 0 0.00% 96.82% # Class of committed instruction
+system.cpu2.commit.op_class_0::SimdFloatCmp 0 0.00% 96.82% # Class of committed instruction
+system.cpu2.commit.op_class_0::SimdFloatCvt 0 0.00% 96.82% # Class of committed instruction
+system.cpu2.commit.op_class_0::SimdFloatDiv 0 0.00% 96.82% # Class of committed instruction
+system.cpu2.commit.op_class_0::SimdFloatMisc 0 0.00% 96.82% # Class of committed instruction
+system.cpu2.commit.op_class_0::SimdFloatMult 0 0.00% 96.82% # Class of committed instruction
+system.cpu2.commit.op_class_0::SimdFloatMultAcc 0 0.00% 96.82% # Class of committed instruction
+system.cpu2.commit.op_class_0::SimdFloatSqrt 0 0.00% 96.82% # Class of committed instruction
+system.cpu2.commit.op_class_0::MemRead 5385159 2.01% 98.83% # Class of committed instruction
+system.cpu2.commit.op_class_0::MemWrite 3130621 1.17% 100.00% # Class of committed instruction
system.cpu2.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction
system.cpu2.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction
-system.cpu2.commit.op_class_0::total 267562193 # Class of committed instruction
-system.cpu2.commit.bw_lim_events 2063801 # number cycles where commit BW limit reached
-system.cpu2.rob.rob_reads 428372162 # The number of ROB reads
-system.cpu2.rob.rob_writes 553085882 # The number of ROB writes
-system.cpu2.timesIdled 112358 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu2.idleCycles 1207319 # Total number of cycles that the CPU has spent unscheduled due to idling
-system.cpu2.quiesceCycles 4910585893 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
-system.cpu2.committedInsts 135671513 # Number of Instructions Simulated
-system.cpu2.committedOps 267562193 # Number of Ops (including micro ops) Simulated
-system.cpu2.cpi 1.157245 # CPI: Cycles Per Instruction
-system.cpu2.cpi_total 1.157245 # CPI: Total CPI of All Threads
-system.cpu2.ipc 0.864121 # IPC: Instructions Per Cycle
-system.cpu2.ipc_total 0.864121 # IPC: Total IPC of All Threads
-system.cpu2.int_regfile_reads 363757841 # number of integer regfile reads
-system.cpu2.int_regfile_writes 218039219 # number of integer regfile writes
-system.cpu2.fp_regfile_reads 73086 # number of floating regfile reads
-system.cpu2.fp_regfile_writes 72968 # number of floating regfile writes
-system.cpu2.cc_regfile_reads 138801079 # number of cc regfile reads
-system.cpu2.cc_regfile_writes 106740366 # number of cc regfile writes
-system.cpu2.misc_regfile_reads 88776769 # number of misc regfile reads
-system.cpu2.misc_regfile_writes 143860 # number of misc regfile writes
-system.iobus.trans_dist::ReadReq 3545348 # Transaction distribution
-system.iobus.trans_dist::ReadResp 3545348 # Transaction distribution
-system.iobus.trans_dist::WriteReq 57726 # Transaction distribution
-system.iobus.trans_dist::WriteResp 57726 # Transaction distribution
-system.iobus.trans_dist::MessageReq 1644 # Transaction distribution
-system.iobus.trans_dist::MessageResp 1644 # Transaction distribution
+system.cpu2.commit.op_class_0::total 267887100 # Class of committed instruction
+system.cpu2.commit.bw_lim_events 2042221 # number cycles where commit BW limit reached
+system.cpu2.rob.rob_reads 428611967 # The number of ROB reads
+system.cpu2.rob.rob_writes 553425779 # The number of ROB writes
+system.cpu2.timesIdled 117856 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu2.idleCycles 1211126 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu2.quiesceCycles 4911627157 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
+system.cpu2.committedInsts 135835515 # Number of Instructions Simulated
+system.cpu2.committedOps 267887100 # Number of Ops (including micro ops) Simulated
+system.cpu2.cpi 1.156023 # CPI: Cycles Per Instruction
+system.cpu2.cpi_total 1.156023 # CPI: Total CPI of All Threads
+system.cpu2.ipc 0.865035 # IPC: Instructions Per Cycle
+system.cpu2.ipc_total 0.865035 # IPC: Total IPC of All Threads
+system.cpu2.int_regfile_reads 364164831 # number of integer regfile reads
+system.cpu2.int_regfile_writes 218212592 # number of integer regfile writes
+system.cpu2.fp_regfile_reads 73112 # number of floating regfile reads
+system.cpu2.fp_regfile_writes 73024 # number of floating regfile writes
+system.cpu2.cc_regfile_reads 138818129 # number of cc regfile reads
+system.cpu2.cc_regfile_writes 106823368 # number of cc regfile writes
+system.cpu2.misc_regfile_reads 88818544 # number of misc regfile reads
+system.cpu2.misc_regfile_writes 142989 # number of misc regfile writes
+system.iobus.trans_dist::ReadReq 3545369 # Transaction distribution
+system.iobus.trans_dist::ReadResp 3545369 # Transaction distribution
+system.iobus.trans_dist::WriteReq 57733 # Transaction distribution
+system.iobus.trans_dist::WriteResp 57733 # Transaction distribution
+system.iobus.trans_dist::MessageReq 1667 # Transaction distribution
+system.iobus.trans_dist::MessageResp 1667 # Transaction distribution
system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.cmos.pio 44 # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.dma1.pio 6 # Packet count per connected master and slave (bytes)
-system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.ide.pio 11088 # Packet count per connected master and slave (bytes)
-system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.ide-pciconf 180 # Packet count per connected master and slave (bytes)
+system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.ide.pio 11134 # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.keyboard.pio 1364 # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.pic1.pio 86 # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.pic2.pio 54 # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.pit.pio 30 # Packet count per connected master and slave (bytes)
-system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.speaker.pio 7066648 # Packet count per connected master and slave (bytes)
-system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.io_apic.pio 1210 # Packet count per connected master and slave (bytes)
+system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.speaker.pio 7066646 # Packet count per connected master and slave (bytes)
+system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.io_apic.pio 1182 # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.pc.i_dont_exist1.pio 170 # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.pc.behind_pci.pio 2 # Packet count per connected master and slave (bytes)
-system.iobus.pkt_count_system.bridge.master::system.pc.com_1.pio 27824 # Packet count per connected master and slave (bytes)
+system.iobus.pkt_count_system.bridge.master::system.pc.com_1.pio 27866 # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.pc.fake_com_2.pio 12 # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.pc.fake_com_3.pio 12 # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.pc.fake_com_4.pio 12 # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.pc.fake_floppy.pio 10 # Packet count per connected master and slave (bytes)
-system.iobus.pkt_count_system.bridge.master::system.pc.pciconfig.pio 2128 # Packet count per connected master and slave (bytes)
-system.iobus.pkt_count_system.bridge.master::total 7110880 # Packet count per connected master and slave (bytes)
-system.iobus.pkt_count_system.pc.south_bridge.ide.dma::system.iocache.cpu_side 95268 # Packet count per connected master and slave (bytes)
-system.iobus.pkt_count_system.pc.south_bridge.ide.dma::total 95268 # Packet count per connected master and slave (bytes)
-system.iobus.pkt_count_system.pc.south_bridge.io_apic.int_master::system.apicbridge.slave 3288 # Packet count per connected master and slave (bytes)
-system.iobus.pkt_count_system.pc.south_bridge.io_apic.int_master::total 3288 # Packet count per connected master and slave (bytes)
-system.iobus.pkt_count::total 7209436 # Packet count per connected master and slave (bytes)
+system.iobus.pkt_count_system.bridge.master::system.pc.pci_host.pio 2308 # Packet count per connected master and slave (bytes)
+system.iobus.pkt_count_system.bridge.master::total 7110938 # Packet count per connected master and slave (bytes)
+system.iobus.pkt_count_system.pc.south_bridge.ide.dma::system.iocache.cpu_side 95266 # Packet count per connected master and slave (bytes)
+system.iobus.pkt_count_system.pc.south_bridge.ide.dma::total 95266 # Packet count per connected master and slave (bytes)
+system.iobus.pkt_count_system.pc.south_bridge.io_apic.int_master::system.apicbridge.slave 3334 # Packet count per connected master and slave (bytes)
+system.iobus.pkt_count_system.pc.south_bridge.io_apic.int_master::total 3334 # Packet count per connected master and slave (bytes)
+system.iobus.pkt_count::total 7209538 # Packet count per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.pc.south_bridge.cmos.pio 22 # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.pc.south_bridge.dma1.pio 3 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.pkt_size_system.bridge.master::system.pc.south_bridge.ide.pio 6686 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.pkt_size_system.bridge.master::system.pc.south_bridge.ide-pciconf 221 # Cumulative packet size per connected master and slave (bytes)
+system.iobus.pkt_size_system.bridge.master::system.pc.south_bridge.ide.pio 6712 # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.pc.south_bridge.keyboard.pio 682 # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.pc.south_bridge.pic1.pio 43 # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.pc.south_bridge.pic2.pio 27 # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.pc.south_bridge.pit.pio 15 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.pkt_size_system.bridge.master::system.pc.south_bridge.speaker.pio 3533324 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.pkt_size_system.bridge.master::system.pc.south_bridge.io_apic.pio 2420 # Cumulative packet size per connected master and slave (bytes)
+system.iobus.pkt_size_system.bridge.master::system.pc.south_bridge.speaker.pio 3533323 # Cumulative packet size per connected master and slave (bytes)
+system.iobus.pkt_size_system.bridge.master::system.pc.south_bridge.io_apic.pio 2364 # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.pc.i_dont_exist1.pio 85 # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.pc.behind_pci.pio 1 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.pkt_size_system.bridge.master::system.pc.com_1.pio 13912 # Cumulative packet size per connected master and slave (bytes)
+system.iobus.pkt_size_system.bridge.master::system.pc.com_1.pio 13933 # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.pc.fake_com_2.pio 6 # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.pc.fake_com_3.pio 6 # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.pc.fake_com_4.pio 6 # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.pc.fake_floppy.pio 5 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.pkt_size_system.bridge.master::system.pc.pciconfig.pio 4256 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.pkt_size_system.bridge.master::total 3561720 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.pkt_size_system.pc.south_bridge.ide.dma::system.iocache.cpu_side 3027856 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.pkt_size_system.pc.south_bridge.ide.dma::total 3027856 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.pkt_size_system.pc.south_bridge.io_apic.int_master::system.apicbridge.slave 6576 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.pkt_size_system.pc.south_bridge.io_apic.int_master::total 6576 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.pkt_size::total 6596152 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.reqLayer0.occupancy 2378420 # Layer occupancy (ticks)
+system.iobus.pkt_size_system.bridge.master::system.pc.pci_host.pio 4477 # Cumulative packet size per connected master and slave (bytes)
+system.iobus.pkt_size_system.bridge.master::total 3561710 # Cumulative packet size per connected master and slave (bytes)
+system.iobus.pkt_size_system.pc.south_bridge.ide.dma::system.iocache.cpu_side 3027848 # Cumulative packet size per connected master and slave (bytes)
+system.iobus.pkt_size_system.pc.south_bridge.ide.dma::total 3027848 # Cumulative packet size per connected master and slave (bytes)
+system.iobus.pkt_size_system.pc.south_bridge.io_apic.int_master::system.apicbridge.slave 6668 # Cumulative packet size per connected master and slave (bytes)
+system.iobus.pkt_size_system.pc.south_bridge.io_apic.int_master::total 6668 # Cumulative packet size per connected master and slave (bytes)
+system.iobus.pkt_size::total 6596226 # Cumulative packet size per connected master and slave (bytes)
+system.iobus.reqLayer0.occupancy 2386632 # Layer occupancy (ticks)
system.iobus.reqLayer0.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer1.occupancy 41500 # Layer occupancy (ticks)
+system.iobus.reqLayer1.occupancy 41000 # Layer occupancy (ticks)
system.iobus.reqLayer1.utilization 0.0 # Layer utilization (%)
system.iobus.reqLayer2.occupancy 2000 # Layer occupancy (ticks)
system.iobus.reqLayer2.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer3.occupancy 5416500 # Layer occupancy (ticks)
+system.iobus.reqLayer3.occupancy 6479000 # Layer occupancy (ticks)
system.iobus.reqLayer3.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer4.occupancy 8500 # Layer occupancy (ticks)
+system.iobus.reqLayer4.occupancy 921000 # Layer occupancy (ticks)
system.iobus.reqLayer4.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer5.occupancy 921000 # Layer occupancy (ticks)
+system.iobus.reqLayer5.occupancy 40500 # Layer occupancy (ticks)
system.iobus.reqLayer5.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer6.occupancy 40500 # Layer occupancy (ticks)
+system.iobus.reqLayer6.occupancy 18000 # Layer occupancy (ticks)
system.iobus.reqLayer6.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer7.occupancy 18000 # Layer occupancy (ticks)
+system.iobus.reqLayer7.occupancy 21000 # Layer occupancy (ticks)
system.iobus.reqLayer7.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer8.occupancy 21000 # Layer occupancy (ticks)
+system.iobus.reqLayer8.occupancy 199976000 # Layer occupancy (ticks)
system.iobus.reqLayer8.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer9.occupancy 199977500 # Layer occupancy (ticks)
+system.iobus.reqLayer9.occupancy 478500 # Layer occupancy (ticks)
system.iobus.reqLayer9.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer10.occupancy 507000 # Layer occupancy (ticks)
+system.iobus.reqLayer10.occupancy 170000 # Layer occupancy (ticks)
system.iobus.reqLayer10.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer11.occupancy 170000 # Layer occupancy (ticks)
-system.iobus.reqLayer11.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer14.occupancy 11026500 # Layer occupancy (ticks)
+system.iobus.reqLayer13.occupancy 11054500 # Layer occupancy (ticks)
+system.iobus.reqLayer13.utilization 0.0 # Layer utilization (%)
+system.iobus.reqLayer14.occupancy 11500 # Layer occupancy (ticks)
system.iobus.reqLayer14.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer15.occupancy 11000 # Layer occupancy (ticks)
+system.iobus.reqLayer15.occupancy 10500 # Layer occupancy (ticks)
system.iobus.reqLayer15.utilization 0.0 # Layer utilization (%)
system.iobus.reqLayer16.occupancy 10500 # Layer occupancy (ticks)
system.iobus.reqLayer16.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer17.occupancy 10500 # Layer occupancy (ticks)
+system.iobus.reqLayer17.occupancy 11000 # Layer occupancy (ticks)
system.iobus.reqLayer17.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer18.occupancy 11500 # Layer occupancy (ticks)
+system.iobus.reqLayer18.occupancy 117264991 # Layer occupancy (ticks)
system.iobus.reqLayer18.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer19.occupancy 144387481 # Layer occupancy (ticks)
+system.iobus.reqLayer19.occupancy 1060500 # Layer occupancy (ticks)
system.iobus.reqLayer19.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer20.occupancy 1052000 # Layer occupancy (ticks)
-system.iobus.reqLayer20.utilization 0.0 # Layer utilization (%)
-system.iobus.respLayer0.occupancy 283491000 # Layer occupancy (ticks)
+system.iobus.respLayer0.occupancy 284201000 # Layer occupancy (ticks)
system.iobus.respLayer0.utilization 0.0 # Layer utilization (%)
-system.iobus.respLayer1.occupancy 31080000 # Layer occupancy (ticks)
+system.iobus.respLayer1.occupancy 25798000 # Layer occupancy (ticks)
system.iobus.respLayer1.utilization 0.0 # Layer utilization (%)
-system.iobus.respLayer2.occupancy 979000 # Layer occupancy (ticks)
+system.iobus.respLayer2.occupancy 987000 # Layer occupancy (ticks)
system.iobus.respLayer2.utilization 0.0 # Layer utilization (%)
-system.iocache.tags.replacements 47579 # number of replacements
-system.iocache.tags.tagsinuse 0.099877 # Cycle average of tags in use
+system.iocache.tags.replacements 47578 # number of replacements
+system.iocache.tags.tagsinuse 0.106179 # Cycle average of tags in use
system.iocache.tags.total_refs 0 # Total number of references to valid blocks.
-system.iocache.tags.sampled_refs 47595 # Sample count of references to valid blocks.
+system.iocache.tags.sampled_refs 47594 # Sample count of references to valid blocks.
system.iocache.tags.avg_refs 0 # Average number of references to valid blocks.
-system.iocache.tags.warmup_cycle 5000697713509 # Cycle when the warmup percentage was hit.
-system.iocache.tags.occ_blocks::pc.south_bridge.ide 0.099877 # Average occupied blocks per requestor
-system.iocache.tags.occ_percent::pc.south_bridge.ide 0.006242 # Average percentage of cache occupancy
-system.iocache.tags.occ_percent::total 0.006242 # Average percentage of cache occupancy
+system.iocache.tags.warmup_cycle 5000689447509 # Cycle when the warmup percentage was hit.
+system.iocache.tags.occ_blocks::pc.south_bridge.ide 0.106179 # Average occupied blocks per requestor
+system.iocache.tags.occ_percent::pc.south_bridge.ide 0.006636 # Average percentage of cache occupancy
+system.iocache.tags.occ_percent::total 0.006636 # Average percentage of cache occupancy
system.iocache.tags.occ_task_id_blocks::1023 16 # Occupied blocks per task id
system.iocache.tags.age_task_id_blocks_1023::2 16 # Occupied blocks per task id
system.iocache.tags.occ_task_id_percent::1023 1 # Percentage of cache occupancy per task id
-system.iocache.tags.tag_accesses 428706 # Number of tag accesses
-system.iocache.tags.data_accesses 428706 # Number of data accesses
-system.iocache.ReadReq_misses::pc.south_bridge.ide 914 # number of ReadReq misses
-system.iocache.ReadReq_misses::total 914 # number of ReadReq misses
+system.iocache.tags.tag_accesses 428697 # Number of tag accesses
+system.iocache.tags.data_accesses 428697 # Number of data accesses
+system.iocache.ReadReq_misses::pc.south_bridge.ide 913 # number of ReadReq misses
+system.iocache.ReadReq_misses::total 913 # number of ReadReq misses
system.iocache.WriteLineReq_misses::pc.south_bridge.ide 46720 # number of WriteLineReq misses
system.iocache.WriteLineReq_misses::total 46720 # number of WriteLineReq misses
-system.iocache.demand_misses::pc.south_bridge.ide 914 # number of demand (read+write) misses
-system.iocache.demand_misses::total 914 # number of demand (read+write) misses
-system.iocache.overall_misses::pc.south_bridge.ide 914 # number of overall misses
-system.iocache.overall_misses::total 914 # number of overall misses
-system.iocache.ReadReq_miss_latency::pc.south_bridge.ide 126880776 # number of ReadReq miss cycles
-system.iocache.ReadReq_miss_latency::total 126880776 # number of ReadReq miss cycles
-system.iocache.WriteLineReq_miss_latency::pc.south_bridge.ide 3631478705 # number of WriteLineReq miss cycles
-system.iocache.WriteLineReq_miss_latency::total 3631478705 # number of WriteLineReq miss cycles
-system.iocache.demand_miss_latency::pc.south_bridge.ide 126880776 # number of demand (read+write) miss cycles
-system.iocache.demand_miss_latency::total 126880776 # number of demand (read+write) miss cycles
-system.iocache.overall_miss_latency::pc.south_bridge.ide 126880776 # number of overall miss cycles
-system.iocache.overall_miss_latency::total 126880776 # number of overall miss cycles
-system.iocache.ReadReq_accesses::pc.south_bridge.ide 914 # number of ReadReq accesses(hits+misses)
-system.iocache.ReadReq_accesses::total 914 # number of ReadReq accesses(hits+misses)
+system.iocache.demand_misses::pc.south_bridge.ide 913 # number of demand (read+write) misses
+system.iocache.demand_misses::total 913 # number of demand (read+write) misses
+system.iocache.overall_misses::pc.south_bridge.ide 913 # number of overall misses
+system.iocache.overall_misses::total 913 # number of overall misses
+system.iocache.ReadReq_miss_latency::pc.south_bridge.ide 126475754 # number of ReadReq miss cycles
+system.iocache.ReadReq_miss_latency::total 126475754 # number of ReadReq miss cycles
+system.iocache.WriteLineReq_miss_latency::pc.south_bridge.ide 2945894237 # number of WriteLineReq miss cycles
+system.iocache.WriteLineReq_miss_latency::total 2945894237 # number of WriteLineReq miss cycles
+system.iocache.demand_miss_latency::pc.south_bridge.ide 126475754 # number of demand (read+write) miss cycles
+system.iocache.demand_miss_latency::total 126475754 # number of demand (read+write) miss cycles
+system.iocache.overall_miss_latency::pc.south_bridge.ide 126475754 # number of overall miss cycles
+system.iocache.overall_miss_latency::total 126475754 # number of overall miss cycles
+system.iocache.ReadReq_accesses::pc.south_bridge.ide 913 # number of ReadReq accesses(hits+misses)
+system.iocache.ReadReq_accesses::total 913 # number of ReadReq accesses(hits+misses)
system.iocache.WriteLineReq_accesses::pc.south_bridge.ide 46720 # number of WriteLineReq accesses(hits+misses)
system.iocache.WriteLineReq_accesses::total 46720 # number of WriteLineReq accesses(hits+misses)
-system.iocache.demand_accesses::pc.south_bridge.ide 914 # number of demand (read+write) accesses
-system.iocache.demand_accesses::total 914 # number of demand (read+write) accesses
-system.iocache.overall_accesses::pc.south_bridge.ide 914 # number of overall (read+write) accesses
-system.iocache.overall_accesses::total 914 # number of overall (read+write) accesses
+system.iocache.demand_accesses::pc.south_bridge.ide 913 # number of demand (read+write) accesses
+system.iocache.demand_accesses::total 913 # number of demand (read+write) accesses
+system.iocache.overall_accesses::pc.south_bridge.ide 913 # number of overall (read+write) accesses
+system.iocache.overall_accesses::total 913 # number of overall (read+write) accesses
system.iocache.ReadReq_miss_rate::pc.south_bridge.ide 1 # miss rate for ReadReq accesses
system.iocache.ReadReq_miss_rate::total 1 # miss rate for ReadReq accesses
system.iocache.WriteLineReq_miss_rate::pc.south_bridge.ide 1 # miss rate for WriteLineReq accesses
@@ -1280,327 +1272,327 @@ system.iocache.demand_miss_rate::pc.south_bridge.ide 1
system.iocache.demand_miss_rate::total 1 # miss rate for demand accesses
system.iocache.overall_miss_rate::pc.south_bridge.ide 1 # miss rate for overall accesses
system.iocache.overall_miss_rate::total 1 # miss rate for overall accesses
-system.iocache.ReadReq_avg_miss_latency::pc.south_bridge.ide 138819.229759 # average ReadReq miss latency
-system.iocache.ReadReq_avg_miss_latency::total 138819.229759 # average ReadReq miss latency
-system.iocache.WriteLineReq_avg_miss_latency::pc.south_bridge.ide 77728.568172 # average WriteLineReq miss latency
-system.iocache.WriteLineReq_avg_miss_latency::total 77728.568172 # average WriteLineReq miss latency
-system.iocache.demand_avg_miss_latency::pc.south_bridge.ide 138819.229759 # average overall miss latency
-system.iocache.demand_avg_miss_latency::total 138819.229759 # average overall miss latency
-system.iocache.overall_avg_miss_latency::pc.south_bridge.ide 138819.229759 # average overall miss latency
-system.iocache.overall_avg_miss_latency::total 138819.229759 # average overall miss latency
-system.iocache.blocked_cycles::no_mshrs 769 # number of cycles access was blocked
+system.iocache.ReadReq_avg_miss_latency::pc.south_bridge.ide 138527.660460 # average ReadReq miss latency
+system.iocache.ReadReq_avg_miss_latency::total 138527.660460 # average ReadReq miss latency
+system.iocache.WriteLineReq_avg_miss_latency::pc.south_bridge.ide 63054.243086 # average WriteLineReq miss latency
+system.iocache.WriteLineReq_avg_miss_latency::total 63054.243086 # average WriteLineReq miss latency
+system.iocache.demand_avg_miss_latency::pc.south_bridge.ide 138527.660460 # average overall miss latency
+system.iocache.demand_avg_miss_latency::total 138527.660460 # average overall miss latency
+system.iocache.overall_avg_miss_latency::pc.south_bridge.ide 138527.660460 # average overall miss latency
+system.iocache.overall_avg_miss_latency::total 138527.660460 # average overall miss latency
+system.iocache.blocked_cycles::no_mshrs 657 # number of cycles access was blocked
system.iocache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.iocache.blocked::no_mshrs 71 # number of cycles access was blocked
+system.iocache.blocked::no_mshrs 59 # number of cycles access was blocked
system.iocache.blocked::no_targets 0 # number of cycles access was blocked
-system.iocache.avg_blocked_cycles::no_mshrs 10.830986 # average number of cycles each access was blocked
+system.iocache.avg_blocked_cycles::no_mshrs 11.135593 # average number of cycles each access was blocked
system.iocache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.iocache.fast_writes 0 # number of fast writes performed
system.iocache.cache_copies 0 # number of cache copies performed
system.iocache.writebacks::writebacks 46667 # number of writebacks
system.iocache.writebacks::total 46667 # number of writebacks
-system.iocache.ReadReq_mshr_misses::pc.south_bridge.ide 756 # number of ReadReq MSHR misses
-system.iocache.ReadReq_mshr_misses::total 756 # number of ReadReq MSHR misses
-system.iocache.WriteLineReq_mshr_misses::pc.south_bridge.ide 27936 # number of WriteLineReq MSHR misses
-system.iocache.WriteLineReq_mshr_misses::total 27936 # number of WriteLineReq MSHR misses
-system.iocache.demand_mshr_misses::pc.south_bridge.ide 756 # number of demand (read+write) MSHR misses
-system.iocache.demand_mshr_misses::total 756 # number of demand (read+write) MSHR misses
-system.iocache.overall_mshr_misses::pc.south_bridge.ide 756 # number of overall MSHR misses
-system.iocache.overall_mshr_misses::total 756 # number of overall MSHR misses
-system.iocache.ReadReq_mshr_miss_latency::pc.south_bridge.ide 89080776 # number of ReadReq MSHR miss cycles
-system.iocache.ReadReq_mshr_miss_latency::total 89080776 # number of ReadReq MSHR miss cycles
-system.iocache.WriteLineReq_mshr_miss_latency::pc.south_bridge.ide 2234678705 # number of WriteLineReq MSHR miss cycles
-system.iocache.WriteLineReq_mshr_miss_latency::total 2234678705 # number of WriteLineReq MSHR miss cycles
-system.iocache.demand_mshr_miss_latency::pc.south_bridge.ide 89080776 # number of demand (read+write) MSHR miss cycles
-system.iocache.demand_mshr_miss_latency::total 89080776 # number of demand (read+write) MSHR miss cycles
-system.iocache.overall_mshr_miss_latency::pc.south_bridge.ide 89080776 # number of overall MSHR miss cycles
-system.iocache.overall_mshr_miss_latency::total 89080776 # number of overall MSHR miss cycles
-system.iocache.ReadReq_mshr_miss_rate::pc.south_bridge.ide 0.827133 # mshr miss rate for ReadReq accesses
-system.iocache.ReadReq_mshr_miss_rate::total 0.827133 # mshr miss rate for ReadReq accesses
-system.iocache.WriteLineReq_mshr_miss_rate::pc.south_bridge.ide 0.597945 # mshr miss rate for WriteLineReq accesses
-system.iocache.WriteLineReq_mshr_miss_rate::total 0.597945 # mshr miss rate for WriteLineReq accesses
-system.iocache.demand_mshr_miss_rate::pc.south_bridge.ide 0.827133 # mshr miss rate for demand accesses
-system.iocache.demand_mshr_miss_rate::total 0.827133 # mshr miss rate for demand accesses
-system.iocache.overall_mshr_miss_rate::pc.south_bridge.ide 0.827133 # mshr miss rate for overall accesses
-system.iocache.overall_mshr_miss_rate::total 0.827133 # mshr miss rate for overall accesses
-system.iocache.ReadReq_avg_mshr_miss_latency::pc.south_bridge.ide 117831.714286 # average ReadReq mshr miss latency
-system.iocache.ReadReq_avg_mshr_miss_latency::total 117831.714286 # average ReadReq mshr miss latency
-system.iocache.WriteLineReq_avg_mshr_miss_latency::pc.south_bridge.ide 79992.794423 # average WriteLineReq mshr miss latency
-system.iocache.WriteLineReq_avg_mshr_miss_latency::total 79992.794423 # average WriteLineReq mshr miss latency
-system.iocache.demand_avg_mshr_miss_latency::pc.south_bridge.ide 117831.714286 # average overall mshr miss latency
-system.iocache.demand_avg_mshr_miss_latency::total 117831.714286 # average overall mshr miss latency
-system.iocache.overall_avg_mshr_miss_latency::pc.south_bridge.ide 117831.714286 # average overall mshr miss latency
-system.iocache.overall_avg_mshr_miss_latency::total 117831.714286 # average overall mshr miss latency
+system.iocache.ReadReq_mshr_misses::pc.south_bridge.ide 755 # number of ReadReq MSHR misses
+system.iocache.ReadReq_mshr_misses::total 755 # number of ReadReq MSHR misses
+system.iocache.WriteLineReq_mshr_misses::pc.south_bridge.ide 22656 # number of WriteLineReq MSHR misses
+system.iocache.WriteLineReq_mshr_misses::total 22656 # number of WriteLineReq MSHR misses
+system.iocache.demand_mshr_misses::pc.south_bridge.ide 755 # number of demand (read+write) MSHR misses
+system.iocache.demand_mshr_misses::total 755 # number of demand (read+write) MSHR misses
+system.iocache.overall_mshr_misses::pc.south_bridge.ide 755 # number of overall MSHR misses
+system.iocache.overall_mshr_misses::total 755 # number of overall MSHR misses
+system.iocache.ReadReq_mshr_miss_latency::pc.south_bridge.ide 88725754 # number of ReadReq MSHR miss cycles
+system.iocache.ReadReq_mshr_miss_latency::total 88725754 # number of ReadReq MSHR miss cycles
+system.iocache.WriteLineReq_mshr_miss_latency::pc.south_bridge.ide 1813094237 # number of WriteLineReq MSHR miss cycles
+system.iocache.WriteLineReq_mshr_miss_latency::total 1813094237 # number of WriteLineReq MSHR miss cycles
+system.iocache.demand_mshr_miss_latency::pc.south_bridge.ide 88725754 # number of demand (read+write) MSHR miss cycles
+system.iocache.demand_mshr_miss_latency::total 88725754 # number of demand (read+write) MSHR miss cycles
+system.iocache.overall_mshr_miss_latency::pc.south_bridge.ide 88725754 # number of overall MSHR miss cycles
+system.iocache.overall_mshr_miss_latency::total 88725754 # number of overall MSHR miss cycles
+system.iocache.ReadReq_mshr_miss_rate::pc.south_bridge.ide 0.826944 # mshr miss rate for ReadReq accesses
+system.iocache.ReadReq_mshr_miss_rate::total 0.826944 # mshr miss rate for ReadReq accesses
+system.iocache.WriteLineReq_mshr_miss_rate::pc.south_bridge.ide 0.484932 # mshr miss rate for WriteLineReq accesses
+system.iocache.WriteLineReq_mshr_miss_rate::total 0.484932 # mshr miss rate for WriteLineReq accesses
+system.iocache.demand_mshr_miss_rate::pc.south_bridge.ide 0.826944 # mshr miss rate for demand accesses
+system.iocache.demand_mshr_miss_rate::total 0.826944 # mshr miss rate for demand accesses
+system.iocache.overall_mshr_miss_rate::pc.south_bridge.ide 0.826944 # mshr miss rate for overall accesses
+system.iocache.overall_mshr_miss_rate::total 0.826944 # mshr miss rate for overall accesses
+system.iocache.ReadReq_avg_mshr_miss_latency::pc.south_bridge.ide 117517.554967 # average ReadReq mshr miss latency
+system.iocache.ReadReq_avg_mshr_miss_latency::total 117517.554967 # average ReadReq mshr miss latency
+system.iocache.WriteLineReq_avg_mshr_miss_latency::pc.south_bridge.ide 80027.111450 # average WriteLineReq mshr miss latency
+system.iocache.WriteLineReq_avg_mshr_miss_latency::total 80027.111450 # average WriteLineReq mshr miss latency
+system.iocache.demand_avg_mshr_miss_latency::pc.south_bridge.ide 117517.554967 # average overall mshr miss latency
+system.iocache.demand_avg_mshr_miss_latency::total 117517.554967 # average overall mshr miss latency
+system.iocache.overall_avg_mshr_miss_latency::pc.south_bridge.ide 117517.554967 # average overall mshr miss latency
+system.iocache.overall_avg_mshr_miss_latency::total 117517.554967 # average overall mshr miss latency
system.iocache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.l2c.tags.replacements 104623 # number of replacements
-system.l2c.tags.tagsinuse 64807.193930 # Cycle average of tags in use
-system.l2c.tags.total_refs 4639141 # Total number of references to valid blocks.
-system.l2c.tags.sampled_refs 168699 # Sample count of references to valid blocks.
-system.l2c.tags.avg_refs 27.499517 # Average number of references to valid blocks.
+system.l2c.tags.replacements 104233 # number of replacements
+system.l2c.tags.tagsinuse 64807.184468 # Cycle average of tags in use
+system.l2c.tags.total_refs 4648895 # Total number of references to valid blocks.
+system.l2c.tags.sampled_refs 168429 # Sample count of references to valid blocks.
+system.l2c.tags.avg_refs 27.601512 # Average number of references to valid blocks.
system.l2c.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.l2c.tags.occ_blocks::writebacks 51005.580247 # Average occupied blocks per requestor
-system.l2c.tags.occ_blocks::cpu0.itb.walker 0.135096 # Average occupied blocks per requestor
-system.l2c.tags.occ_blocks::cpu0.inst 1646.367272 # Average occupied blocks per requestor
-system.l2c.tags.occ_blocks::cpu0.data 4933.030076 # Average occupied blocks per requestor
-system.l2c.tags.occ_blocks::cpu1.inst 515.170725 # Average occupied blocks per requestor
-system.l2c.tags.occ_blocks::cpu1.data 1886.196797 # Average occupied blocks per requestor
-system.l2c.tags.occ_blocks::cpu2.dtb.walker 9.248761 # Average occupied blocks per requestor
-system.l2c.tags.occ_blocks::cpu2.inst 884.127622 # Average occupied blocks per requestor
-system.l2c.tags.occ_blocks::cpu2.data 3927.337333 # Average occupied blocks per requestor
-system.l2c.tags.occ_percent::writebacks 0.778283 # Average percentage of cache occupancy
+system.l2c.tags.occ_blocks::writebacks 50959.111320 # Average occupied blocks per requestor
+system.l2c.tags.occ_blocks::cpu0.itb.walker 0.136263 # Average occupied blocks per requestor
+system.l2c.tags.occ_blocks::cpu0.inst 1606.978228 # Average occupied blocks per requestor
+system.l2c.tags.occ_blocks::cpu0.data 4944.954504 # Average occupied blocks per requestor
+system.l2c.tags.occ_blocks::cpu1.inst 496.939087 # Average occupied blocks per requestor
+system.l2c.tags.occ_blocks::cpu1.data 1891.921055 # Average occupied blocks per requestor
+system.l2c.tags.occ_blocks::cpu2.dtb.walker 9.257150 # Average occupied blocks per requestor
+system.l2c.tags.occ_blocks::cpu2.inst 951.270746 # Average occupied blocks per requestor
+system.l2c.tags.occ_blocks::cpu2.data 3946.616114 # Average occupied blocks per requestor
+system.l2c.tags.occ_percent::writebacks 0.777574 # Average percentage of cache occupancy
system.l2c.tags.occ_percent::cpu0.itb.walker 0.000002 # Average percentage of cache occupancy
-system.l2c.tags.occ_percent::cpu0.inst 0.025122 # Average percentage of cache occupancy
-system.l2c.tags.occ_percent::cpu0.data 0.075272 # Average percentage of cache occupancy
-system.l2c.tags.occ_percent::cpu1.inst 0.007861 # Average percentage of cache occupancy
-system.l2c.tags.occ_percent::cpu1.data 0.028781 # Average percentage of cache occupancy
+system.l2c.tags.occ_percent::cpu0.inst 0.024521 # Average percentage of cache occupancy
+system.l2c.tags.occ_percent::cpu0.data 0.075454 # Average percentage of cache occupancy
+system.l2c.tags.occ_percent::cpu1.inst 0.007583 # Average percentage of cache occupancy
+system.l2c.tags.occ_percent::cpu1.data 0.028868 # Average percentage of cache occupancy
system.l2c.tags.occ_percent::cpu2.dtb.walker 0.000141 # Average percentage of cache occupancy
-system.l2c.tags.occ_percent::cpu2.inst 0.013491 # Average percentage of cache occupancy
-system.l2c.tags.occ_percent::cpu2.data 0.059926 # Average percentage of cache occupancy
+system.l2c.tags.occ_percent::cpu2.inst 0.014515 # Average percentage of cache occupancy
+system.l2c.tags.occ_percent::cpu2.data 0.060221 # Average percentage of cache occupancy
system.l2c.tags.occ_percent::total 0.988879 # Average percentage of cache occupancy
-system.l2c.tags.occ_task_id_blocks::1024 64076 # Occupied blocks per task id
-system.l2c.tags.age_task_id_blocks_1024::0 39 # Occupied blocks per task id
-system.l2c.tags.age_task_id_blocks_1024::1 267 # Occupied blocks per task id
-system.l2c.tags.age_task_id_blocks_1024::2 2840 # Occupied blocks per task id
-system.l2c.tags.age_task_id_blocks_1024::3 6926 # Occupied blocks per task id
-system.l2c.tags.age_task_id_blocks_1024::4 54004 # Occupied blocks per task id
-system.l2c.tags.occ_task_id_percent::1024 0.977722 # Percentage of cache occupancy per task id
-system.l2c.tags.tag_accesses 41427151 # Number of tag accesses
-system.l2c.tags.data_accesses 41427151 # Number of data accesses
-system.l2c.ReadReq_hits::cpu0.dtb.walker 20684 # number of ReadReq hits
-system.l2c.ReadReq_hits::cpu0.itb.walker 10937 # number of ReadReq hits
-system.l2c.ReadReq_hits::cpu1.dtb.walker 10806 # number of ReadReq hits
-system.l2c.ReadReq_hits::cpu1.itb.walker 5737 # number of ReadReq hits
-system.l2c.ReadReq_hits::cpu2.dtb.walker 57444 # number of ReadReq hits
-system.l2c.ReadReq_hits::cpu2.itb.walker 12625 # number of ReadReq hits
-system.l2c.ReadReq_hits::total 118233 # number of ReadReq hits
+system.l2c.tags.occ_task_id_blocks::1024 64196 # Occupied blocks per task id
+system.l2c.tags.age_task_id_blocks_1024::0 74 # Occupied blocks per task id
+system.l2c.tags.age_task_id_blocks_1024::1 668 # Occupied blocks per task id
+system.l2c.tags.age_task_id_blocks_1024::2 3069 # Occupied blocks per task id
+system.l2c.tags.age_task_id_blocks_1024::3 5065 # Occupied blocks per task id
+system.l2c.tags.age_task_id_blocks_1024::4 55320 # Occupied blocks per task id
+system.l2c.tags.occ_task_id_percent::1024 0.979553 # Percentage of cache occupancy per task id
+system.l2c.tags.tag_accesses 41479817 # Number of tag accesses
+system.l2c.tags.data_accesses 41479817 # Number of data accesses
+system.l2c.ReadReq_hits::cpu0.dtb.walker 19668 # number of ReadReq hits
+system.l2c.ReadReq_hits::cpu0.itb.walker 10402 # number of ReadReq hits
+system.l2c.ReadReq_hits::cpu1.dtb.walker 11752 # number of ReadReq hits
+system.l2c.ReadReq_hits::cpu1.itb.walker 6500 # number of ReadReq hits
+system.l2c.ReadReq_hits::cpu2.dtb.walker 59100 # number of ReadReq hits
+system.l2c.ReadReq_hits::cpu2.itb.walker 12594 # number of ReadReq hits
+system.l2c.ReadReq_hits::total 120016 # number of ReadReq hits
system.l2c.WriteReq_hits::cpu0.itb.walker 2 # number of WriteReq hits
system.l2c.WriteReq_hits::total 2 # number of WriteReq hits
-system.l2c.WritebackDirty_hits::writebacks 1548069 # number of WritebackDirty hits
-system.l2c.WritebackDirty_hits::total 1548069 # number of WritebackDirty hits
-system.l2c.WritebackClean_hits::writebacks 861756 # number of WritebackClean hits
-system.l2c.WritebackClean_hits::total 861756 # number of WritebackClean hits
-system.l2c.UpgradeReq_hits::cpu0.data 130 # number of UpgradeReq hits
-system.l2c.UpgradeReq_hits::cpu1.data 31 # number of UpgradeReq hits
-system.l2c.UpgradeReq_hits::cpu2.data 115 # number of UpgradeReq hits
-system.l2c.UpgradeReq_hits::total 276 # number of UpgradeReq hits
-system.l2c.ReadExReq_hits::cpu0.data 69082 # number of ReadExReq hits
-system.l2c.ReadExReq_hits::cpu1.data 29187 # number of ReadExReq hits
-system.l2c.ReadExReq_hits::cpu2.data 61537 # number of ReadExReq hits
-system.l2c.ReadExReq_hits::total 159806 # number of ReadExReq hits
-system.l2c.ReadCleanReq_hits::cpu0.inst 315648 # number of ReadCleanReq hits
-system.l2c.ReadCleanReq_hits::cpu1.inst 161184 # number of ReadCleanReq hits
-system.l2c.ReadCleanReq_hits::cpu2.inst 370798 # number of ReadCleanReq hits
-system.l2c.ReadCleanReq_hits::total 847630 # number of ReadCleanReq hits
-system.l2c.ReadSharedReq_hits::cpu0.data 512537 # number of ReadSharedReq hits
-system.l2c.ReadSharedReq_hits::cpu1.data 207468 # number of ReadSharedReq hits
-system.l2c.ReadSharedReq_hits::cpu2.data 595557 # number of ReadSharedReq hits
-system.l2c.ReadSharedReq_hits::total 1315562 # number of ReadSharedReq hits
-system.l2c.demand_hits::cpu0.dtb.walker 20684 # number of demand (read+write) hits
-system.l2c.demand_hits::cpu0.itb.walker 10939 # number of demand (read+write) hits
-system.l2c.demand_hits::cpu0.inst 315648 # number of demand (read+write) hits
-system.l2c.demand_hits::cpu0.data 581619 # number of demand (read+write) hits
-system.l2c.demand_hits::cpu1.dtb.walker 10806 # number of demand (read+write) hits
-system.l2c.demand_hits::cpu1.itb.walker 5737 # number of demand (read+write) hits
-system.l2c.demand_hits::cpu1.inst 161184 # number of demand (read+write) hits
-system.l2c.demand_hits::cpu1.data 236655 # number of demand (read+write) hits
-system.l2c.demand_hits::cpu2.dtb.walker 57444 # number of demand (read+write) hits
-system.l2c.demand_hits::cpu2.itb.walker 12625 # number of demand (read+write) hits
-system.l2c.demand_hits::cpu2.inst 370798 # number of demand (read+write) hits
-system.l2c.demand_hits::cpu2.data 657094 # number of demand (read+write) hits
-system.l2c.demand_hits::total 2441233 # number of demand (read+write) hits
-system.l2c.overall_hits::cpu0.dtb.walker 20684 # number of overall hits
-system.l2c.overall_hits::cpu0.itb.walker 10939 # number of overall hits
-system.l2c.overall_hits::cpu0.inst 315648 # number of overall hits
-system.l2c.overall_hits::cpu0.data 581619 # number of overall hits
-system.l2c.overall_hits::cpu1.dtb.walker 10806 # number of overall hits
-system.l2c.overall_hits::cpu1.itb.walker 5737 # number of overall hits
-system.l2c.overall_hits::cpu1.inst 161184 # number of overall hits
-system.l2c.overall_hits::cpu1.data 236655 # number of overall hits
-system.l2c.overall_hits::cpu2.dtb.walker 57444 # number of overall hits
-system.l2c.overall_hits::cpu2.itb.walker 12625 # number of overall hits
-system.l2c.overall_hits::cpu2.inst 370798 # number of overall hits
-system.l2c.overall_hits::cpu2.data 657094 # number of overall hits
-system.l2c.overall_hits::total 2441233 # number of overall hits
+system.l2c.WritebackDirty_hits::writebacks 1549010 # number of WritebackDirty hits
+system.l2c.WritebackDirty_hits::total 1549010 # number of WritebackDirty hits
+system.l2c.WritebackClean_hits::writebacks 862717 # number of WritebackClean hits
+system.l2c.WritebackClean_hits::total 862717 # number of WritebackClean hits
+system.l2c.UpgradeReq_hits::cpu0.data 97 # number of UpgradeReq hits
+system.l2c.UpgradeReq_hits::cpu1.data 74 # number of UpgradeReq hits
+system.l2c.UpgradeReq_hits::cpu2.data 95 # number of UpgradeReq hits
+system.l2c.UpgradeReq_hits::total 266 # number of UpgradeReq hits
+system.l2c.ReadExReq_hits::cpu0.data 60797 # number of ReadExReq hits
+system.l2c.ReadExReq_hits::cpu1.data 31555 # number of ReadExReq hits
+system.l2c.ReadExReq_hits::cpu2.data 67417 # number of ReadExReq hits
+system.l2c.ReadExReq_hits::total 159769 # number of ReadExReq hits
+system.l2c.ReadCleanReq_hits::cpu0.inst 296952 # number of ReadCleanReq hits
+system.l2c.ReadCleanReq_hits::cpu1.inst 167603 # number of ReadCleanReq hits
+system.l2c.ReadCleanReq_hits::cpu2.inst 384294 # number of ReadCleanReq hits
+system.l2c.ReadCleanReq_hits::total 848849 # number of ReadCleanReq hits
+system.l2c.ReadSharedReq_hits::cpu0.data 505674 # number of ReadSharedReq hits
+system.l2c.ReadSharedReq_hits::cpu1.data 213822 # number of ReadSharedReq hits
+system.l2c.ReadSharedReq_hits::cpu2.data 597828 # number of ReadSharedReq hits
+system.l2c.ReadSharedReq_hits::total 1317324 # number of ReadSharedReq hits
+system.l2c.demand_hits::cpu0.dtb.walker 19668 # number of demand (read+write) hits
+system.l2c.demand_hits::cpu0.itb.walker 10404 # number of demand (read+write) hits
+system.l2c.demand_hits::cpu0.inst 296952 # number of demand (read+write) hits
+system.l2c.demand_hits::cpu0.data 566471 # number of demand (read+write) hits
+system.l2c.demand_hits::cpu1.dtb.walker 11752 # number of demand (read+write) hits
+system.l2c.demand_hits::cpu1.itb.walker 6500 # number of demand (read+write) hits
+system.l2c.demand_hits::cpu1.inst 167603 # number of demand (read+write) hits
+system.l2c.demand_hits::cpu1.data 245377 # number of demand (read+write) hits
+system.l2c.demand_hits::cpu2.dtb.walker 59100 # number of demand (read+write) hits
+system.l2c.demand_hits::cpu2.itb.walker 12594 # number of demand (read+write) hits
+system.l2c.demand_hits::cpu2.inst 384294 # number of demand (read+write) hits
+system.l2c.demand_hits::cpu2.data 665245 # number of demand (read+write) hits
+system.l2c.demand_hits::total 2445960 # number of demand (read+write) hits
+system.l2c.overall_hits::cpu0.dtb.walker 19668 # number of overall hits
+system.l2c.overall_hits::cpu0.itb.walker 10404 # number of overall hits
+system.l2c.overall_hits::cpu0.inst 296952 # number of overall hits
+system.l2c.overall_hits::cpu0.data 566471 # number of overall hits
+system.l2c.overall_hits::cpu1.dtb.walker 11752 # number of overall hits
+system.l2c.overall_hits::cpu1.itb.walker 6500 # number of overall hits
+system.l2c.overall_hits::cpu1.inst 167603 # number of overall hits
+system.l2c.overall_hits::cpu1.data 245377 # number of overall hits
+system.l2c.overall_hits::cpu2.dtb.walker 59100 # number of overall hits
+system.l2c.overall_hits::cpu2.itb.walker 12594 # number of overall hits
+system.l2c.overall_hits::cpu2.inst 384294 # number of overall hits
+system.l2c.overall_hits::cpu2.data 665245 # number of overall hits
+system.l2c.overall_hits::total 2445960 # number of overall hits
system.l2c.ReadReq_misses::cpu0.itb.walker 5 # number of ReadReq misses
-system.l2c.ReadReq_misses::cpu2.dtb.walker 33 # number of ReadReq misses
-system.l2c.ReadReq_misses::total 38 # number of ReadReq misses
-system.l2c.UpgradeReq_misses::cpu0.data 707 # number of UpgradeReq misses
-system.l2c.UpgradeReq_misses::cpu1.data 151 # number of UpgradeReq misses
-system.l2c.UpgradeReq_misses::cpu2.data 525 # number of UpgradeReq misses
-system.l2c.UpgradeReq_misses::total 1383 # number of UpgradeReq misses
-system.l2c.ReadExReq_misses::cpu0.data 68319 # number of ReadExReq misses
-system.l2c.ReadExReq_misses::cpu1.data 24150 # number of ReadExReq misses
-system.l2c.ReadExReq_misses::cpu2.data 37538 # number of ReadExReq misses
-system.l2c.ReadExReq_misses::total 130007 # number of ReadExReq misses
-system.l2c.ReadCleanReq_misses::cpu0.inst 6940 # number of ReadCleanReq misses
-system.l2c.ReadCleanReq_misses::cpu1.inst 2461 # number of ReadCleanReq misses
-system.l2c.ReadCleanReq_misses::cpu2.inst 5563 # number of ReadCleanReq misses
-system.l2c.ReadCleanReq_misses::total 14964 # number of ReadCleanReq misses
-system.l2c.ReadSharedReq_misses::cpu0.data 15417 # number of ReadSharedReq misses
-system.l2c.ReadSharedReq_misses::cpu1.data 4611 # number of ReadSharedReq misses
-system.l2c.ReadSharedReq_misses::cpu2.data 12729 # number of ReadSharedReq misses
-system.l2c.ReadSharedReq_misses::total 32757 # number of ReadSharedReq misses
+system.l2c.ReadReq_misses::cpu2.dtb.walker 34 # number of ReadReq misses
+system.l2c.ReadReq_misses::total 39 # number of ReadReq misses
+system.l2c.UpgradeReq_misses::cpu0.data 611 # number of UpgradeReq misses
+system.l2c.UpgradeReq_misses::cpu1.data 342 # number of UpgradeReq misses
+system.l2c.UpgradeReq_misses::cpu2.data 467 # number of UpgradeReq misses
+system.l2c.UpgradeReq_misses::total 1420 # number of UpgradeReq misses
+system.l2c.ReadExReq_misses::cpu0.data 63196 # number of ReadExReq misses
+system.l2c.ReadExReq_misses::cpu1.data 30766 # number of ReadExReq misses
+system.l2c.ReadExReq_misses::cpu2.data 35749 # number of ReadExReq misses
+system.l2c.ReadExReq_misses::total 129711 # number of ReadExReq misses
+system.l2c.ReadCleanReq_misses::cpu0.inst 7249 # number of ReadCleanReq misses
+system.l2c.ReadCleanReq_misses::cpu1.inst 2315 # number of ReadCleanReq misses
+system.l2c.ReadCleanReq_misses::cpu2.inst 5289 # number of ReadCleanReq misses
+system.l2c.ReadCleanReq_misses::total 14853 # number of ReadCleanReq misses
+system.l2c.ReadSharedReq_misses::cpu0.data 15830 # number of ReadSharedReq misses
+system.l2c.ReadSharedReq_misses::cpu1.data 4729 # number of ReadSharedReq misses
+system.l2c.ReadSharedReq_misses::cpu2.data 12206 # number of ReadSharedReq misses
+system.l2c.ReadSharedReq_misses::total 32765 # number of ReadSharedReq misses
system.l2c.demand_misses::cpu0.itb.walker 5 # number of demand (read+write) misses
-system.l2c.demand_misses::cpu0.inst 6940 # number of demand (read+write) misses
-system.l2c.demand_misses::cpu0.data 83736 # number of demand (read+write) misses
-system.l2c.demand_misses::cpu1.inst 2461 # number of demand (read+write) misses
-system.l2c.demand_misses::cpu1.data 28761 # number of demand (read+write) misses
-system.l2c.demand_misses::cpu2.dtb.walker 33 # number of demand (read+write) misses
-system.l2c.demand_misses::cpu2.inst 5563 # number of demand (read+write) misses
-system.l2c.demand_misses::cpu2.data 50267 # number of demand (read+write) misses
-system.l2c.demand_misses::total 177766 # number of demand (read+write) misses
+system.l2c.demand_misses::cpu0.inst 7249 # number of demand (read+write) misses
+system.l2c.demand_misses::cpu0.data 79026 # number of demand (read+write) misses
+system.l2c.demand_misses::cpu1.inst 2315 # number of demand (read+write) misses
+system.l2c.demand_misses::cpu1.data 35495 # number of demand (read+write) misses
+system.l2c.demand_misses::cpu2.dtb.walker 34 # number of demand (read+write) misses
+system.l2c.demand_misses::cpu2.inst 5289 # number of demand (read+write) misses
+system.l2c.demand_misses::cpu2.data 47955 # number of demand (read+write) misses
+system.l2c.demand_misses::total 177368 # number of demand (read+write) misses
system.l2c.overall_misses::cpu0.itb.walker 5 # number of overall misses
-system.l2c.overall_misses::cpu0.inst 6940 # number of overall misses
-system.l2c.overall_misses::cpu0.data 83736 # number of overall misses
-system.l2c.overall_misses::cpu1.inst 2461 # number of overall misses
-system.l2c.overall_misses::cpu1.data 28761 # number of overall misses
-system.l2c.overall_misses::cpu2.dtb.walker 33 # number of overall misses
-system.l2c.overall_misses::cpu2.inst 5563 # number of overall misses
-system.l2c.overall_misses::cpu2.data 50267 # number of overall misses
-system.l2c.overall_misses::total 177766 # number of overall misses
-system.l2c.ReadReq_miss_latency::cpu2.dtb.walker 4629000 # number of ReadReq miss cycles
-system.l2c.ReadReq_miss_latency::total 4629000 # number of ReadReq miss cycles
-system.l2c.UpgradeReq_miss_latency::cpu1.data 6534500 # number of UpgradeReq miss cycles
-system.l2c.UpgradeReq_miss_latency::cpu2.data 20109000 # number of UpgradeReq miss cycles
-system.l2c.UpgradeReq_miss_latency::total 26643500 # number of UpgradeReq miss cycles
-system.l2c.ReadExReq_miss_latency::cpu1.data 3047020000 # number of ReadExReq miss cycles
-system.l2c.ReadExReq_miss_latency::cpu2.data 4863678000 # number of ReadExReq miss cycles
-system.l2c.ReadExReq_miss_latency::total 7910698000 # number of ReadExReq miss cycles
-system.l2c.ReadCleanReq_miss_latency::cpu1.inst 320798500 # number of ReadCleanReq miss cycles
-system.l2c.ReadCleanReq_miss_latency::cpu2.inst 758990000 # number of ReadCleanReq miss cycles
-system.l2c.ReadCleanReq_miss_latency::total 1079788500 # number of ReadCleanReq miss cycles
-system.l2c.ReadSharedReq_miss_latency::cpu1.data 606156000 # number of ReadSharedReq miss cycles
-system.l2c.ReadSharedReq_miss_latency::cpu2.data 1752917000 # number of ReadSharedReq miss cycles
-system.l2c.ReadSharedReq_miss_latency::total 2359073000 # number of ReadSharedReq miss cycles
-system.l2c.demand_miss_latency::cpu1.inst 320798500 # number of demand (read+write) miss cycles
-system.l2c.demand_miss_latency::cpu1.data 3653176000 # number of demand (read+write) miss cycles
-system.l2c.demand_miss_latency::cpu2.dtb.walker 4629000 # number of demand (read+write) miss cycles
-system.l2c.demand_miss_latency::cpu2.inst 758990000 # number of demand (read+write) miss cycles
-system.l2c.demand_miss_latency::cpu2.data 6616595000 # number of demand (read+write) miss cycles
-system.l2c.demand_miss_latency::total 11354188500 # number of demand (read+write) miss cycles
-system.l2c.overall_miss_latency::cpu1.inst 320798500 # number of overall miss cycles
-system.l2c.overall_miss_latency::cpu1.data 3653176000 # number of overall miss cycles
-system.l2c.overall_miss_latency::cpu2.dtb.walker 4629000 # number of overall miss cycles
-system.l2c.overall_miss_latency::cpu2.inst 758990000 # number of overall miss cycles
-system.l2c.overall_miss_latency::cpu2.data 6616595000 # number of overall miss cycles
-system.l2c.overall_miss_latency::total 11354188500 # number of overall miss cycles
-system.l2c.ReadReq_accesses::cpu0.dtb.walker 20684 # number of ReadReq accesses(hits+misses)
-system.l2c.ReadReq_accesses::cpu0.itb.walker 10942 # number of ReadReq accesses(hits+misses)
-system.l2c.ReadReq_accesses::cpu1.dtb.walker 10806 # number of ReadReq accesses(hits+misses)
-system.l2c.ReadReq_accesses::cpu1.itb.walker 5737 # number of ReadReq accesses(hits+misses)
-system.l2c.ReadReq_accesses::cpu2.dtb.walker 57477 # number of ReadReq accesses(hits+misses)
-system.l2c.ReadReq_accesses::cpu2.itb.walker 12625 # number of ReadReq accesses(hits+misses)
-system.l2c.ReadReq_accesses::total 118271 # number of ReadReq accesses(hits+misses)
+system.l2c.overall_misses::cpu0.inst 7249 # number of overall misses
+system.l2c.overall_misses::cpu0.data 79026 # number of overall misses
+system.l2c.overall_misses::cpu1.inst 2315 # number of overall misses
+system.l2c.overall_misses::cpu1.data 35495 # number of overall misses
+system.l2c.overall_misses::cpu2.dtb.walker 34 # number of overall misses
+system.l2c.overall_misses::cpu2.inst 5289 # number of overall misses
+system.l2c.overall_misses::cpu2.data 47955 # number of overall misses
+system.l2c.overall_misses::total 177368 # number of overall misses
+system.l2c.ReadReq_miss_latency::cpu2.dtb.walker 5019000 # number of ReadReq miss cycles
+system.l2c.ReadReq_miss_latency::total 5019000 # number of ReadReq miss cycles
+system.l2c.UpgradeReq_miss_latency::cpu1.data 13631500 # number of UpgradeReq miss cycles
+system.l2c.UpgradeReq_miss_latency::cpu2.data 17398500 # number of UpgradeReq miss cycles
+system.l2c.UpgradeReq_miss_latency::total 31030000 # number of UpgradeReq miss cycles
+system.l2c.ReadExReq_miss_latency::cpu1.data 3921117000 # number of ReadExReq miss cycles
+system.l2c.ReadExReq_miss_latency::cpu2.data 4624066500 # number of ReadExReq miss cycles
+system.l2c.ReadExReq_miss_latency::total 8545183500 # number of ReadExReq miss cycles
+system.l2c.ReadCleanReq_miss_latency::cpu1.inst 301980000 # number of ReadCleanReq miss cycles
+system.l2c.ReadCleanReq_miss_latency::cpu2.inst 721894000 # number of ReadCleanReq miss cycles
+system.l2c.ReadCleanReq_miss_latency::total 1023874000 # number of ReadCleanReq miss cycles
+system.l2c.ReadSharedReq_miss_latency::cpu1.data 622884000 # number of ReadSharedReq miss cycles
+system.l2c.ReadSharedReq_miss_latency::cpu2.data 1648246500 # number of ReadSharedReq miss cycles
+system.l2c.ReadSharedReq_miss_latency::total 2271130500 # number of ReadSharedReq miss cycles
+system.l2c.demand_miss_latency::cpu1.inst 301980000 # number of demand (read+write) miss cycles
+system.l2c.demand_miss_latency::cpu1.data 4544001000 # number of demand (read+write) miss cycles
+system.l2c.demand_miss_latency::cpu2.dtb.walker 5019000 # number of demand (read+write) miss cycles
+system.l2c.demand_miss_latency::cpu2.inst 721894000 # number of demand (read+write) miss cycles
+system.l2c.demand_miss_latency::cpu2.data 6272313000 # number of demand (read+write) miss cycles
+system.l2c.demand_miss_latency::total 11845207000 # number of demand (read+write) miss cycles
+system.l2c.overall_miss_latency::cpu1.inst 301980000 # number of overall miss cycles
+system.l2c.overall_miss_latency::cpu1.data 4544001000 # number of overall miss cycles
+system.l2c.overall_miss_latency::cpu2.dtb.walker 5019000 # number of overall miss cycles
+system.l2c.overall_miss_latency::cpu2.inst 721894000 # number of overall miss cycles
+system.l2c.overall_miss_latency::cpu2.data 6272313000 # number of overall miss cycles
+system.l2c.overall_miss_latency::total 11845207000 # number of overall miss cycles
+system.l2c.ReadReq_accesses::cpu0.dtb.walker 19668 # number of ReadReq accesses(hits+misses)
+system.l2c.ReadReq_accesses::cpu0.itb.walker 10407 # number of ReadReq accesses(hits+misses)
+system.l2c.ReadReq_accesses::cpu1.dtb.walker 11752 # number of ReadReq accesses(hits+misses)
+system.l2c.ReadReq_accesses::cpu1.itb.walker 6500 # number of ReadReq accesses(hits+misses)
+system.l2c.ReadReq_accesses::cpu2.dtb.walker 59134 # number of ReadReq accesses(hits+misses)
+system.l2c.ReadReq_accesses::cpu2.itb.walker 12594 # number of ReadReq accesses(hits+misses)
+system.l2c.ReadReq_accesses::total 120055 # number of ReadReq accesses(hits+misses)
system.l2c.WriteReq_accesses::cpu0.itb.walker 2 # number of WriteReq accesses(hits+misses)
system.l2c.WriteReq_accesses::total 2 # number of WriteReq accesses(hits+misses)
-system.l2c.WritebackDirty_accesses::writebacks 1548069 # number of WritebackDirty accesses(hits+misses)
-system.l2c.WritebackDirty_accesses::total 1548069 # number of WritebackDirty accesses(hits+misses)
-system.l2c.WritebackClean_accesses::writebacks 861756 # number of WritebackClean accesses(hits+misses)
-system.l2c.WritebackClean_accesses::total 861756 # number of WritebackClean accesses(hits+misses)
-system.l2c.UpgradeReq_accesses::cpu0.data 837 # number of UpgradeReq accesses(hits+misses)
-system.l2c.UpgradeReq_accesses::cpu1.data 182 # number of UpgradeReq accesses(hits+misses)
-system.l2c.UpgradeReq_accesses::cpu2.data 640 # number of UpgradeReq accesses(hits+misses)
-system.l2c.UpgradeReq_accesses::total 1659 # number of UpgradeReq accesses(hits+misses)
-system.l2c.ReadExReq_accesses::cpu0.data 137401 # number of ReadExReq accesses(hits+misses)
-system.l2c.ReadExReq_accesses::cpu1.data 53337 # number of ReadExReq accesses(hits+misses)
-system.l2c.ReadExReq_accesses::cpu2.data 99075 # number of ReadExReq accesses(hits+misses)
-system.l2c.ReadExReq_accesses::total 289813 # number of ReadExReq accesses(hits+misses)
-system.l2c.ReadCleanReq_accesses::cpu0.inst 322588 # number of ReadCleanReq accesses(hits+misses)
-system.l2c.ReadCleanReq_accesses::cpu1.inst 163645 # number of ReadCleanReq accesses(hits+misses)
-system.l2c.ReadCleanReq_accesses::cpu2.inst 376361 # number of ReadCleanReq accesses(hits+misses)
-system.l2c.ReadCleanReq_accesses::total 862594 # number of ReadCleanReq accesses(hits+misses)
-system.l2c.ReadSharedReq_accesses::cpu0.data 527954 # number of ReadSharedReq accesses(hits+misses)
-system.l2c.ReadSharedReq_accesses::cpu1.data 212079 # number of ReadSharedReq accesses(hits+misses)
-system.l2c.ReadSharedReq_accesses::cpu2.data 608286 # number of ReadSharedReq accesses(hits+misses)
-system.l2c.ReadSharedReq_accesses::total 1348319 # number of ReadSharedReq accesses(hits+misses)
-system.l2c.demand_accesses::cpu0.dtb.walker 20684 # number of demand (read+write) accesses
-system.l2c.demand_accesses::cpu0.itb.walker 10944 # number of demand (read+write) accesses
-system.l2c.demand_accesses::cpu0.inst 322588 # number of demand (read+write) accesses
-system.l2c.demand_accesses::cpu0.data 665355 # number of demand (read+write) accesses
-system.l2c.demand_accesses::cpu1.dtb.walker 10806 # number of demand (read+write) accesses
-system.l2c.demand_accesses::cpu1.itb.walker 5737 # number of demand (read+write) accesses
-system.l2c.demand_accesses::cpu1.inst 163645 # number of demand (read+write) accesses
-system.l2c.demand_accesses::cpu1.data 265416 # number of demand (read+write) accesses
-system.l2c.demand_accesses::cpu2.dtb.walker 57477 # number of demand (read+write) accesses
-system.l2c.demand_accesses::cpu2.itb.walker 12625 # number of demand (read+write) accesses
-system.l2c.demand_accesses::cpu2.inst 376361 # number of demand (read+write) accesses
-system.l2c.demand_accesses::cpu2.data 707361 # number of demand (read+write) accesses
-system.l2c.demand_accesses::total 2618999 # number of demand (read+write) accesses
-system.l2c.overall_accesses::cpu0.dtb.walker 20684 # number of overall (read+write) accesses
-system.l2c.overall_accesses::cpu0.itb.walker 10944 # number of overall (read+write) accesses
-system.l2c.overall_accesses::cpu0.inst 322588 # number of overall (read+write) accesses
-system.l2c.overall_accesses::cpu0.data 665355 # number of overall (read+write) accesses
-system.l2c.overall_accesses::cpu1.dtb.walker 10806 # number of overall (read+write) accesses
-system.l2c.overall_accesses::cpu1.itb.walker 5737 # number of overall (read+write) accesses
-system.l2c.overall_accesses::cpu1.inst 163645 # number of overall (read+write) accesses
-system.l2c.overall_accesses::cpu1.data 265416 # number of overall (read+write) accesses
-system.l2c.overall_accesses::cpu2.dtb.walker 57477 # number of overall (read+write) accesses
-system.l2c.overall_accesses::cpu2.itb.walker 12625 # number of overall (read+write) accesses
-system.l2c.overall_accesses::cpu2.inst 376361 # number of overall (read+write) accesses
-system.l2c.overall_accesses::cpu2.data 707361 # number of overall (read+write) accesses
-system.l2c.overall_accesses::total 2618999 # number of overall (read+write) accesses
-system.l2c.ReadReq_miss_rate::cpu0.itb.walker 0.000457 # miss rate for ReadReq accesses
-system.l2c.ReadReq_miss_rate::cpu2.dtb.walker 0.000574 # miss rate for ReadReq accesses
-system.l2c.ReadReq_miss_rate::total 0.000321 # miss rate for ReadReq accesses
-system.l2c.UpgradeReq_miss_rate::cpu0.data 0.844683 # miss rate for UpgradeReq accesses
-system.l2c.UpgradeReq_miss_rate::cpu1.data 0.829670 # miss rate for UpgradeReq accesses
-system.l2c.UpgradeReq_miss_rate::cpu2.data 0.820312 # miss rate for UpgradeReq accesses
-system.l2c.UpgradeReq_miss_rate::total 0.833635 # miss rate for UpgradeReq accesses
-system.l2c.ReadExReq_miss_rate::cpu0.data 0.497223 # miss rate for ReadExReq accesses
-system.l2c.ReadExReq_miss_rate::cpu1.data 0.452781 # miss rate for ReadExReq accesses
-system.l2c.ReadExReq_miss_rate::cpu2.data 0.378885 # miss rate for ReadExReq accesses
-system.l2c.ReadExReq_miss_rate::total 0.448589 # miss rate for ReadExReq accesses
-system.l2c.ReadCleanReq_miss_rate::cpu0.inst 0.021514 # miss rate for ReadCleanReq accesses
-system.l2c.ReadCleanReq_miss_rate::cpu1.inst 0.015039 # miss rate for ReadCleanReq accesses
-system.l2c.ReadCleanReq_miss_rate::cpu2.inst 0.014781 # miss rate for ReadCleanReq accesses
-system.l2c.ReadCleanReq_miss_rate::total 0.017348 # miss rate for ReadCleanReq accesses
-system.l2c.ReadSharedReq_miss_rate::cpu0.data 0.029201 # miss rate for ReadSharedReq accesses
-system.l2c.ReadSharedReq_miss_rate::cpu1.data 0.021742 # miss rate for ReadSharedReq accesses
-system.l2c.ReadSharedReq_miss_rate::cpu2.data 0.020926 # miss rate for ReadSharedReq accesses
-system.l2c.ReadSharedReq_miss_rate::total 0.024295 # miss rate for ReadSharedReq accesses
-system.l2c.demand_miss_rate::cpu0.itb.walker 0.000457 # miss rate for demand accesses
-system.l2c.demand_miss_rate::cpu0.inst 0.021514 # miss rate for demand accesses
-system.l2c.demand_miss_rate::cpu0.data 0.125852 # miss rate for demand accesses
-system.l2c.demand_miss_rate::cpu1.inst 0.015039 # miss rate for demand accesses
-system.l2c.demand_miss_rate::cpu1.data 0.108362 # miss rate for demand accesses
-system.l2c.demand_miss_rate::cpu2.dtb.walker 0.000574 # miss rate for demand accesses
-system.l2c.demand_miss_rate::cpu2.inst 0.014781 # miss rate for demand accesses
-system.l2c.demand_miss_rate::cpu2.data 0.071063 # miss rate for demand accesses
-system.l2c.demand_miss_rate::total 0.067876 # miss rate for demand accesses
-system.l2c.overall_miss_rate::cpu0.itb.walker 0.000457 # miss rate for overall accesses
-system.l2c.overall_miss_rate::cpu0.inst 0.021514 # miss rate for overall accesses
-system.l2c.overall_miss_rate::cpu0.data 0.125852 # miss rate for overall accesses
-system.l2c.overall_miss_rate::cpu1.inst 0.015039 # miss rate for overall accesses
-system.l2c.overall_miss_rate::cpu1.data 0.108362 # miss rate for overall accesses
-system.l2c.overall_miss_rate::cpu2.dtb.walker 0.000574 # miss rate for overall accesses
-system.l2c.overall_miss_rate::cpu2.inst 0.014781 # miss rate for overall accesses
-system.l2c.overall_miss_rate::cpu2.data 0.071063 # miss rate for overall accesses
-system.l2c.overall_miss_rate::total 0.067876 # miss rate for overall accesses
-system.l2c.ReadReq_avg_miss_latency::cpu2.dtb.walker 140272.727273 # average ReadReq miss latency
-system.l2c.ReadReq_avg_miss_latency::total 121815.789474 # average ReadReq miss latency
-system.l2c.UpgradeReq_avg_miss_latency::cpu1.data 43274.834437 # average UpgradeReq miss latency
-system.l2c.UpgradeReq_avg_miss_latency::cpu2.data 38302.857143 # average UpgradeReq miss latency
-system.l2c.UpgradeReq_avg_miss_latency::total 19265.003615 # average UpgradeReq miss latency
-system.l2c.ReadExReq_avg_miss_latency::cpu1.data 126170.600414 # average ReadExReq miss latency
-system.l2c.ReadExReq_avg_miss_latency::cpu2.data 129566.785657 # average ReadExReq miss latency
-system.l2c.ReadExReq_avg_miss_latency::total 60848.246633 # average ReadExReq miss latency
-system.l2c.ReadCleanReq_avg_miss_latency::cpu1.inst 130352.905323 # average ReadCleanReq miss latency
-system.l2c.ReadCleanReq_avg_miss_latency::cpu2.inst 136435.376595 # average ReadCleanReq miss latency
-system.l2c.ReadCleanReq_avg_miss_latency::total 72159.081796 # average ReadCleanReq miss latency
-system.l2c.ReadSharedReq_avg_miss_latency::cpu1.data 131458.685751 # average ReadSharedReq miss latency
-system.l2c.ReadSharedReq_avg_miss_latency::cpu2.data 137710.503575 # average ReadSharedReq miss latency
-system.l2c.ReadSharedReq_avg_miss_latency::total 72017.370333 # average ReadSharedReq miss latency
-system.l2c.demand_avg_miss_latency::cpu1.inst 130352.905323 # average overall miss latency
-system.l2c.demand_avg_miss_latency::cpu1.data 127018.392963 # average overall miss latency
-system.l2c.demand_avg_miss_latency::cpu2.dtb.walker 140272.727273 # average overall miss latency
-system.l2c.demand_avg_miss_latency::cpu2.inst 136435.376595 # average overall miss latency
-system.l2c.demand_avg_miss_latency::cpu2.data 131629.001134 # average overall miss latency
-system.l2c.demand_avg_miss_latency::total 63871.541802 # average overall miss latency
-system.l2c.overall_avg_miss_latency::cpu1.inst 130352.905323 # average overall miss latency
-system.l2c.overall_avg_miss_latency::cpu1.data 127018.392963 # average overall miss latency
-system.l2c.overall_avg_miss_latency::cpu2.dtb.walker 140272.727273 # average overall miss latency
-system.l2c.overall_avg_miss_latency::cpu2.inst 136435.376595 # average overall miss latency
-system.l2c.overall_avg_miss_latency::cpu2.data 131629.001134 # average overall miss latency
-system.l2c.overall_avg_miss_latency::total 63871.541802 # average overall miss latency
+system.l2c.WritebackDirty_accesses::writebacks 1549010 # number of WritebackDirty accesses(hits+misses)
+system.l2c.WritebackDirty_accesses::total 1549010 # number of WritebackDirty accesses(hits+misses)
+system.l2c.WritebackClean_accesses::writebacks 862717 # number of WritebackClean accesses(hits+misses)
+system.l2c.WritebackClean_accesses::total 862717 # number of WritebackClean accesses(hits+misses)
+system.l2c.UpgradeReq_accesses::cpu0.data 708 # number of UpgradeReq accesses(hits+misses)
+system.l2c.UpgradeReq_accesses::cpu1.data 416 # number of UpgradeReq accesses(hits+misses)
+system.l2c.UpgradeReq_accesses::cpu2.data 562 # number of UpgradeReq accesses(hits+misses)
+system.l2c.UpgradeReq_accesses::total 1686 # number of UpgradeReq accesses(hits+misses)
+system.l2c.ReadExReq_accesses::cpu0.data 123993 # number of ReadExReq accesses(hits+misses)
+system.l2c.ReadExReq_accesses::cpu1.data 62321 # number of ReadExReq accesses(hits+misses)
+system.l2c.ReadExReq_accesses::cpu2.data 103166 # number of ReadExReq accesses(hits+misses)
+system.l2c.ReadExReq_accesses::total 289480 # number of ReadExReq accesses(hits+misses)
+system.l2c.ReadCleanReq_accesses::cpu0.inst 304201 # number of ReadCleanReq accesses(hits+misses)
+system.l2c.ReadCleanReq_accesses::cpu1.inst 169918 # number of ReadCleanReq accesses(hits+misses)
+system.l2c.ReadCleanReq_accesses::cpu2.inst 389583 # number of ReadCleanReq accesses(hits+misses)
+system.l2c.ReadCleanReq_accesses::total 863702 # number of ReadCleanReq accesses(hits+misses)
+system.l2c.ReadSharedReq_accesses::cpu0.data 521504 # number of ReadSharedReq accesses(hits+misses)
+system.l2c.ReadSharedReq_accesses::cpu1.data 218551 # number of ReadSharedReq accesses(hits+misses)
+system.l2c.ReadSharedReq_accesses::cpu2.data 610034 # number of ReadSharedReq accesses(hits+misses)
+system.l2c.ReadSharedReq_accesses::total 1350089 # number of ReadSharedReq accesses(hits+misses)
+system.l2c.demand_accesses::cpu0.dtb.walker 19668 # number of demand (read+write) accesses
+system.l2c.demand_accesses::cpu0.itb.walker 10409 # number of demand (read+write) accesses
+system.l2c.demand_accesses::cpu0.inst 304201 # number of demand (read+write) accesses
+system.l2c.demand_accesses::cpu0.data 645497 # number of demand (read+write) accesses
+system.l2c.demand_accesses::cpu1.dtb.walker 11752 # number of demand (read+write) accesses
+system.l2c.demand_accesses::cpu1.itb.walker 6500 # number of demand (read+write) accesses
+system.l2c.demand_accesses::cpu1.inst 169918 # number of demand (read+write) accesses
+system.l2c.demand_accesses::cpu1.data 280872 # number of demand (read+write) accesses
+system.l2c.demand_accesses::cpu2.dtb.walker 59134 # number of demand (read+write) accesses
+system.l2c.demand_accesses::cpu2.itb.walker 12594 # number of demand (read+write) accesses
+system.l2c.demand_accesses::cpu2.inst 389583 # number of demand (read+write) accesses
+system.l2c.demand_accesses::cpu2.data 713200 # number of demand (read+write) accesses
+system.l2c.demand_accesses::total 2623328 # number of demand (read+write) accesses
+system.l2c.overall_accesses::cpu0.dtb.walker 19668 # number of overall (read+write) accesses
+system.l2c.overall_accesses::cpu0.itb.walker 10409 # number of overall (read+write) accesses
+system.l2c.overall_accesses::cpu0.inst 304201 # number of overall (read+write) accesses
+system.l2c.overall_accesses::cpu0.data 645497 # number of overall (read+write) accesses
+system.l2c.overall_accesses::cpu1.dtb.walker 11752 # number of overall (read+write) accesses
+system.l2c.overall_accesses::cpu1.itb.walker 6500 # number of overall (read+write) accesses
+system.l2c.overall_accesses::cpu1.inst 169918 # number of overall (read+write) accesses
+system.l2c.overall_accesses::cpu1.data 280872 # number of overall (read+write) accesses
+system.l2c.overall_accesses::cpu2.dtb.walker 59134 # number of overall (read+write) accesses
+system.l2c.overall_accesses::cpu2.itb.walker 12594 # number of overall (read+write) accesses
+system.l2c.overall_accesses::cpu2.inst 389583 # number of overall (read+write) accesses
+system.l2c.overall_accesses::cpu2.data 713200 # number of overall (read+write) accesses
+system.l2c.overall_accesses::total 2623328 # number of overall (read+write) accesses
+system.l2c.ReadReq_miss_rate::cpu0.itb.walker 0.000480 # miss rate for ReadReq accesses
+system.l2c.ReadReq_miss_rate::cpu2.dtb.walker 0.000575 # miss rate for ReadReq accesses
+system.l2c.ReadReq_miss_rate::total 0.000325 # miss rate for ReadReq accesses
+system.l2c.UpgradeReq_miss_rate::cpu0.data 0.862994 # miss rate for UpgradeReq accesses
+system.l2c.UpgradeReq_miss_rate::cpu1.data 0.822115 # miss rate for UpgradeReq accesses
+system.l2c.UpgradeReq_miss_rate::cpu2.data 0.830961 # miss rate for UpgradeReq accesses
+system.l2c.UpgradeReq_miss_rate::total 0.842230 # miss rate for UpgradeReq accesses
+system.l2c.ReadExReq_miss_rate::cpu0.data 0.509674 # miss rate for ReadExReq accesses
+system.l2c.ReadExReq_miss_rate::cpu1.data 0.493670 # miss rate for ReadExReq accesses
+system.l2c.ReadExReq_miss_rate::cpu2.data 0.346519 # miss rate for ReadExReq accesses
+system.l2c.ReadExReq_miss_rate::total 0.448083 # miss rate for ReadExReq accesses
+system.l2c.ReadCleanReq_miss_rate::cpu0.inst 0.023830 # miss rate for ReadCleanReq accesses
+system.l2c.ReadCleanReq_miss_rate::cpu1.inst 0.013624 # miss rate for ReadCleanReq accesses
+system.l2c.ReadCleanReq_miss_rate::cpu2.inst 0.013576 # miss rate for ReadCleanReq accesses
+system.l2c.ReadCleanReq_miss_rate::total 0.017197 # miss rate for ReadCleanReq accesses
+system.l2c.ReadSharedReq_miss_rate::cpu0.data 0.030355 # miss rate for ReadSharedReq accesses
+system.l2c.ReadSharedReq_miss_rate::cpu1.data 0.021638 # miss rate for ReadSharedReq accesses
+system.l2c.ReadSharedReq_miss_rate::cpu2.data 0.020009 # miss rate for ReadSharedReq accesses
+system.l2c.ReadSharedReq_miss_rate::total 0.024269 # miss rate for ReadSharedReq accesses
+system.l2c.demand_miss_rate::cpu0.itb.walker 0.000480 # miss rate for demand accesses
+system.l2c.demand_miss_rate::cpu0.inst 0.023830 # miss rate for demand accesses
+system.l2c.demand_miss_rate::cpu0.data 0.122427 # miss rate for demand accesses
+system.l2c.demand_miss_rate::cpu1.inst 0.013624 # miss rate for demand accesses
+system.l2c.demand_miss_rate::cpu1.data 0.126374 # miss rate for demand accesses
+system.l2c.demand_miss_rate::cpu2.dtb.walker 0.000575 # miss rate for demand accesses
+system.l2c.demand_miss_rate::cpu2.inst 0.013576 # miss rate for demand accesses
+system.l2c.demand_miss_rate::cpu2.data 0.067239 # miss rate for demand accesses
+system.l2c.demand_miss_rate::total 0.067612 # miss rate for demand accesses
+system.l2c.overall_miss_rate::cpu0.itb.walker 0.000480 # miss rate for overall accesses
+system.l2c.overall_miss_rate::cpu0.inst 0.023830 # miss rate for overall accesses
+system.l2c.overall_miss_rate::cpu0.data 0.122427 # miss rate for overall accesses
+system.l2c.overall_miss_rate::cpu1.inst 0.013624 # miss rate for overall accesses
+system.l2c.overall_miss_rate::cpu1.data 0.126374 # miss rate for overall accesses
+system.l2c.overall_miss_rate::cpu2.dtb.walker 0.000575 # miss rate for overall accesses
+system.l2c.overall_miss_rate::cpu2.inst 0.013576 # miss rate for overall accesses
+system.l2c.overall_miss_rate::cpu2.data 0.067239 # miss rate for overall accesses
+system.l2c.overall_miss_rate::total 0.067612 # miss rate for overall accesses
+system.l2c.ReadReq_avg_miss_latency::cpu2.dtb.walker 147617.647059 # average ReadReq miss latency
+system.l2c.ReadReq_avg_miss_latency::total 128692.307692 # average ReadReq miss latency
+system.l2c.UpgradeReq_avg_miss_latency::cpu1.data 39858.187135 # average UpgradeReq miss latency
+system.l2c.UpgradeReq_avg_miss_latency::cpu2.data 37255.888651 # average UpgradeReq miss latency
+system.l2c.UpgradeReq_avg_miss_latency::total 21852.112676 # average UpgradeReq miss latency
+system.l2c.ReadExReq_avg_miss_latency::cpu1.data 127449.684717 # average ReadExReq miss latency
+system.l2c.ReadExReq_avg_miss_latency::cpu2.data 129348.135612 # average ReadExReq miss latency
+system.l2c.ReadExReq_avg_miss_latency::total 65878.634040 # average ReadExReq miss latency
+system.l2c.ReadCleanReq_avg_miss_latency::cpu1.inst 130444.924406 # average ReadCleanReq miss latency
+system.l2c.ReadCleanReq_avg_miss_latency::cpu2.inst 136489.695595 # average ReadCleanReq miss latency
+system.l2c.ReadCleanReq_avg_miss_latency::total 68933.818084 # average ReadCleanReq miss latency
+system.l2c.ReadSharedReq_avg_miss_latency::cpu1.data 131715.796151 # average ReadSharedReq miss latency
+system.l2c.ReadSharedReq_avg_miss_latency::cpu2.data 135035.761101 # average ReadSharedReq miss latency
+system.l2c.ReadSharedReq_avg_miss_latency::total 69315.748512 # average ReadSharedReq miss latency
+system.l2c.demand_avg_miss_latency::cpu1.inst 130444.924406 # average overall miss latency
+system.l2c.demand_avg_miss_latency::cpu1.data 128018.058882 # average overall miss latency
+system.l2c.demand_avg_miss_latency::cpu2.dtb.walker 147617.647059 # average overall miss latency
+system.l2c.demand_avg_miss_latency::cpu2.inst 136489.695595 # average overall miss latency
+system.l2c.demand_avg_miss_latency::cpu2.data 130795.808571 # average overall miss latency
+system.l2c.demand_avg_miss_latency::total 66783.224708 # average overall miss latency
+system.l2c.overall_avg_miss_latency::cpu1.inst 130444.924406 # average overall miss latency
+system.l2c.overall_avg_miss_latency::cpu1.data 128018.058882 # average overall miss latency
+system.l2c.overall_avg_miss_latency::cpu2.dtb.walker 147617.647059 # average overall miss latency
+system.l2c.overall_avg_miss_latency::cpu2.inst 136489.695595 # average overall miss latency
+system.l2c.overall_avg_miss_latency::cpu2.data 130795.808571 # average overall miss latency
+system.l2c.overall_avg_miss_latency::total 66783.224708 # average overall miss latency
system.l2c.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.l2c.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.l2c.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -1609,204 +1601,204 @@ system.l2c.avg_blocked_cycles::no_mshrs nan # av
system.l2c.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.l2c.fast_writes 0 # number of fast writes performed
system.l2c.cache_copies 0 # number of cache copies performed
-system.l2c.writebacks::writebacks 96371 # number of writebacks
-system.l2c.writebacks::total 96371 # number of writebacks
+system.l2c.writebacks::writebacks 96144 # number of writebacks
+system.l2c.writebacks::total 96144 # number of writebacks
system.l2c.ReadCleanReq_mshr_hits::cpu2.inst 1 # number of ReadCleanReq MSHR hits
system.l2c.ReadCleanReq_mshr_hits::total 1 # number of ReadCleanReq MSHR hits
system.l2c.demand_mshr_hits::cpu2.inst 1 # number of demand (read+write) MSHR hits
system.l2c.demand_mshr_hits::total 1 # number of demand (read+write) MSHR hits
system.l2c.overall_mshr_hits::cpu2.inst 1 # number of overall MSHR hits
system.l2c.overall_mshr_hits::total 1 # number of overall MSHR hits
-system.l2c.ReadReq_mshr_misses::cpu2.dtb.walker 33 # number of ReadReq MSHR misses
-system.l2c.ReadReq_mshr_misses::total 33 # number of ReadReq MSHR misses
-system.l2c.UpgradeReq_mshr_misses::cpu1.data 151 # number of UpgradeReq MSHR misses
-system.l2c.UpgradeReq_mshr_misses::cpu2.data 525 # number of UpgradeReq MSHR misses
-system.l2c.UpgradeReq_mshr_misses::total 676 # number of UpgradeReq MSHR misses
-system.l2c.ReadExReq_mshr_misses::cpu1.data 24150 # number of ReadExReq MSHR misses
-system.l2c.ReadExReq_mshr_misses::cpu2.data 37538 # number of ReadExReq MSHR misses
-system.l2c.ReadExReq_mshr_misses::total 61688 # number of ReadExReq MSHR misses
-system.l2c.ReadCleanReq_mshr_misses::cpu1.inst 2461 # number of ReadCleanReq MSHR misses
-system.l2c.ReadCleanReq_mshr_misses::cpu2.inst 5562 # number of ReadCleanReq MSHR misses
-system.l2c.ReadCleanReq_mshr_misses::total 8023 # number of ReadCleanReq MSHR misses
-system.l2c.ReadSharedReq_mshr_misses::cpu1.data 4611 # number of ReadSharedReq MSHR misses
-system.l2c.ReadSharedReq_mshr_misses::cpu2.data 12729 # number of ReadSharedReq MSHR misses
-system.l2c.ReadSharedReq_mshr_misses::total 17340 # number of ReadSharedReq MSHR misses
-system.l2c.demand_mshr_misses::cpu1.inst 2461 # number of demand (read+write) MSHR misses
-system.l2c.demand_mshr_misses::cpu1.data 28761 # number of demand (read+write) MSHR misses
-system.l2c.demand_mshr_misses::cpu2.dtb.walker 33 # number of demand (read+write) MSHR misses
-system.l2c.demand_mshr_misses::cpu2.inst 5562 # number of demand (read+write) MSHR misses
-system.l2c.demand_mshr_misses::cpu2.data 50267 # number of demand (read+write) MSHR misses
-system.l2c.demand_mshr_misses::total 87084 # number of demand (read+write) MSHR misses
-system.l2c.overall_mshr_misses::cpu1.inst 2461 # number of overall MSHR misses
-system.l2c.overall_mshr_misses::cpu1.data 28761 # number of overall MSHR misses
-system.l2c.overall_mshr_misses::cpu2.dtb.walker 33 # number of overall MSHR misses
-system.l2c.overall_mshr_misses::cpu2.inst 5562 # number of overall MSHR misses
-system.l2c.overall_mshr_misses::cpu2.data 50267 # number of overall MSHR misses
-system.l2c.overall_mshr_misses::total 87084 # number of overall MSHR misses
-system.l2c.ReadReq_mshr_uncacheable::cpu1.data 176326 # number of ReadReq MSHR uncacheable
-system.l2c.ReadReq_mshr_uncacheable::cpu2.data 193522 # number of ReadReq MSHR uncacheable
-system.l2c.ReadReq_mshr_uncacheable::total 369848 # number of ReadReq MSHR uncacheable
-system.l2c.WriteReq_mshr_uncacheable::cpu1.data 3494 # number of WriteReq MSHR uncacheable
-system.l2c.WriteReq_mshr_uncacheable::cpu2.data 2876 # number of WriteReq MSHR uncacheable
-system.l2c.WriteReq_mshr_uncacheable::total 6370 # number of WriteReq MSHR uncacheable
-system.l2c.overall_mshr_uncacheable_misses::cpu1.data 179820 # number of overall MSHR uncacheable misses
-system.l2c.overall_mshr_uncacheable_misses::cpu2.data 196398 # number of overall MSHR uncacheable misses
-system.l2c.overall_mshr_uncacheable_misses::total 376218 # number of overall MSHR uncacheable misses
-system.l2c.ReadReq_mshr_miss_latency::cpu2.dtb.walker 4299000 # number of ReadReq MSHR miss cycles
-system.l2c.ReadReq_mshr_miss_latency::total 4299000 # number of ReadReq MSHR miss cycles
-system.l2c.UpgradeReq_mshr_miss_latency::cpu1.data 10668000 # number of UpgradeReq MSHR miss cycles
-system.l2c.UpgradeReq_mshr_miss_latency::cpu2.data 37173000 # number of UpgradeReq MSHR miss cycles
-system.l2c.UpgradeReq_mshr_miss_latency::total 47841000 # number of UpgradeReq MSHR miss cycles
-system.l2c.ReadExReq_mshr_miss_latency::cpu1.data 2805520000 # number of ReadExReq MSHR miss cycles
-system.l2c.ReadExReq_mshr_miss_latency::cpu2.data 4488298000 # number of ReadExReq MSHR miss cycles
-system.l2c.ReadExReq_mshr_miss_latency::total 7293818000 # number of ReadExReq MSHR miss cycles
-system.l2c.ReadCleanReq_mshr_miss_latency::cpu1.inst 296188500 # number of ReadCleanReq MSHR miss cycles
-system.l2c.ReadCleanReq_mshr_miss_latency::cpu2.inst 703281000 # number of ReadCleanReq MSHR miss cycles
-system.l2c.ReadCleanReq_mshr_miss_latency::total 999469500 # number of ReadCleanReq MSHR miss cycles
-system.l2c.ReadSharedReq_mshr_miss_latency::cpu1.data 560046000 # number of ReadSharedReq MSHR miss cycles
-system.l2c.ReadSharedReq_mshr_miss_latency::cpu2.data 1625627000 # number of ReadSharedReq MSHR miss cycles
-system.l2c.ReadSharedReq_mshr_miss_latency::total 2185673000 # number of ReadSharedReq MSHR miss cycles
-system.l2c.demand_mshr_miss_latency::cpu1.inst 296188500 # number of demand (read+write) MSHR miss cycles
-system.l2c.demand_mshr_miss_latency::cpu1.data 3365566000 # number of demand (read+write) MSHR miss cycles
-system.l2c.demand_mshr_miss_latency::cpu2.dtb.walker 4299000 # number of demand (read+write) MSHR miss cycles
-system.l2c.demand_mshr_miss_latency::cpu2.inst 703281000 # number of demand (read+write) MSHR miss cycles
-system.l2c.demand_mshr_miss_latency::cpu2.data 6113925000 # number of demand (read+write) MSHR miss cycles
-system.l2c.demand_mshr_miss_latency::total 10483259500 # number of demand (read+write) MSHR miss cycles
-system.l2c.overall_mshr_miss_latency::cpu1.inst 296188500 # number of overall MSHR miss cycles
-system.l2c.overall_mshr_miss_latency::cpu1.data 3365566000 # number of overall MSHR miss cycles
-system.l2c.overall_mshr_miss_latency::cpu2.dtb.walker 4299000 # number of overall MSHR miss cycles
-system.l2c.overall_mshr_miss_latency::cpu2.inst 703281000 # number of overall MSHR miss cycles
-system.l2c.overall_mshr_miss_latency::cpu2.data 6113925000 # number of overall MSHR miss cycles
-system.l2c.overall_mshr_miss_latency::total 10483259500 # number of overall MSHR miss cycles
-system.l2c.ReadReq_mshr_uncacheable_latency::cpu1.data 28471375500 # number of ReadReq MSHR uncacheable cycles
-system.l2c.ReadReq_mshr_uncacheable_latency::cpu2.data 30579727000 # number of ReadReq MSHR uncacheable cycles
-system.l2c.ReadReq_mshr_uncacheable_latency::total 59051102500 # number of ReadReq MSHR uncacheable cycles
-system.l2c.WriteReq_mshr_uncacheable_latency::cpu1.data 633646000 # number of WriteReq MSHR uncacheable cycles
-system.l2c.WriteReq_mshr_uncacheable_latency::cpu2.data 578915000 # number of WriteReq MSHR uncacheable cycles
-system.l2c.WriteReq_mshr_uncacheable_latency::total 1212561000 # number of WriteReq MSHR uncacheable cycles
-system.l2c.overall_mshr_uncacheable_latency::cpu1.data 29105021500 # number of overall MSHR uncacheable cycles
-system.l2c.overall_mshr_uncacheable_latency::cpu2.data 31158642000 # number of overall MSHR uncacheable cycles
-system.l2c.overall_mshr_uncacheable_latency::total 60263663500 # number of overall MSHR uncacheable cycles
-system.l2c.ReadReq_mshr_miss_rate::cpu2.dtb.walker 0.000574 # mshr miss rate for ReadReq accesses
-system.l2c.ReadReq_mshr_miss_rate::total 0.000279 # mshr miss rate for ReadReq accesses
-system.l2c.UpgradeReq_mshr_miss_rate::cpu1.data 0.829670 # mshr miss rate for UpgradeReq accesses
-system.l2c.UpgradeReq_mshr_miss_rate::cpu2.data 0.820312 # mshr miss rate for UpgradeReq accesses
-system.l2c.UpgradeReq_mshr_miss_rate::total 0.407474 # mshr miss rate for UpgradeReq accesses
-system.l2c.ReadExReq_mshr_miss_rate::cpu1.data 0.452781 # mshr miss rate for ReadExReq accesses
-system.l2c.ReadExReq_mshr_miss_rate::cpu2.data 0.378885 # mshr miss rate for ReadExReq accesses
-system.l2c.ReadExReq_mshr_miss_rate::total 0.212854 # mshr miss rate for ReadExReq accesses
-system.l2c.ReadCleanReq_mshr_miss_rate::cpu1.inst 0.015039 # mshr miss rate for ReadCleanReq accesses
-system.l2c.ReadCleanReq_mshr_miss_rate::cpu2.inst 0.014778 # mshr miss rate for ReadCleanReq accesses
-system.l2c.ReadCleanReq_mshr_miss_rate::total 0.009301 # mshr miss rate for ReadCleanReq accesses
-system.l2c.ReadSharedReq_mshr_miss_rate::cpu1.data 0.021742 # mshr miss rate for ReadSharedReq accesses
-system.l2c.ReadSharedReq_mshr_miss_rate::cpu2.data 0.020926 # mshr miss rate for ReadSharedReq accesses
-system.l2c.ReadSharedReq_mshr_miss_rate::total 0.012860 # mshr miss rate for ReadSharedReq accesses
-system.l2c.demand_mshr_miss_rate::cpu1.inst 0.015039 # mshr miss rate for demand accesses
-system.l2c.demand_mshr_miss_rate::cpu1.data 0.108362 # mshr miss rate for demand accesses
-system.l2c.demand_mshr_miss_rate::cpu2.dtb.walker 0.000574 # mshr miss rate for demand accesses
-system.l2c.demand_mshr_miss_rate::cpu2.inst 0.014778 # mshr miss rate for demand accesses
-system.l2c.demand_mshr_miss_rate::cpu2.data 0.071063 # mshr miss rate for demand accesses
-system.l2c.demand_mshr_miss_rate::total 0.033251 # mshr miss rate for demand accesses
-system.l2c.overall_mshr_miss_rate::cpu1.inst 0.015039 # mshr miss rate for overall accesses
-system.l2c.overall_mshr_miss_rate::cpu1.data 0.108362 # mshr miss rate for overall accesses
-system.l2c.overall_mshr_miss_rate::cpu2.dtb.walker 0.000574 # mshr miss rate for overall accesses
-system.l2c.overall_mshr_miss_rate::cpu2.inst 0.014778 # mshr miss rate for overall accesses
-system.l2c.overall_mshr_miss_rate::cpu2.data 0.071063 # mshr miss rate for overall accesses
-system.l2c.overall_mshr_miss_rate::total 0.033251 # mshr miss rate for overall accesses
-system.l2c.ReadReq_avg_mshr_miss_latency::cpu2.dtb.walker 130272.727273 # average ReadReq mshr miss latency
-system.l2c.ReadReq_avg_mshr_miss_latency::total 130272.727273 # average ReadReq mshr miss latency
-system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu1.data 70649.006623 # average UpgradeReq mshr miss latency
-system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu2.data 70805.714286 # average UpgradeReq mshr miss latency
-system.l2c.UpgradeReq_avg_mshr_miss_latency::total 70770.710059 # average UpgradeReq mshr miss latency
-system.l2c.ReadExReq_avg_mshr_miss_latency::cpu1.data 116170.600414 # average ReadExReq mshr miss latency
-system.l2c.ReadExReq_avg_mshr_miss_latency::cpu2.data 119566.785657 # average ReadExReq mshr miss latency
-system.l2c.ReadExReq_avg_mshr_miss_latency::total 118237.226041 # average ReadExReq mshr miss latency
-system.l2c.ReadCleanReq_avg_mshr_miss_latency::cpu1.inst 120352.905323 # average ReadCleanReq mshr miss latency
-system.l2c.ReadCleanReq_avg_mshr_miss_latency::cpu2.inst 126443.905070 # average ReadCleanReq mshr miss latency
-system.l2c.ReadCleanReq_avg_mshr_miss_latency::total 124575.532843 # average ReadCleanReq mshr miss latency
-system.l2c.ReadSharedReq_avg_mshr_miss_latency::cpu1.data 121458.685751 # average ReadSharedReq mshr miss latency
-system.l2c.ReadSharedReq_avg_mshr_miss_latency::cpu2.data 127710.503575 # average ReadSharedReq mshr miss latency
-system.l2c.ReadSharedReq_avg_mshr_miss_latency::total 126048.039216 # average ReadSharedReq mshr miss latency
-system.l2c.demand_avg_mshr_miss_latency::cpu1.inst 120352.905323 # average overall mshr miss latency
-system.l2c.demand_avg_mshr_miss_latency::cpu1.data 117018.392963 # average overall mshr miss latency
-system.l2c.demand_avg_mshr_miss_latency::cpu2.dtb.walker 130272.727273 # average overall mshr miss latency
-system.l2c.demand_avg_mshr_miss_latency::cpu2.inst 126443.905070 # average overall mshr miss latency
-system.l2c.demand_avg_mshr_miss_latency::cpu2.data 121629.001134 # average overall mshr miss latency
-system.l2c.demand_avg_mshr_miss_latency::total 120381.005696 # average overall mshr miss latency
-system.l2c.overall_avg_mshr_miss_latency::cpu1.inst 120352.905323 # average overall mshr miss latency
-system.l2c.overall_avg_mshr_miss_latency::cpu1.data 117018.392963 # average overall mshr miss latency
-system.l2c.overall_avg_mshr_miss_latency::cpu2.dtb.walker 130272.727273 # average overall mshr miss latency
-system.l2c.overall_avg_mshr_miss_latency::cpu2.inst 126443.905070 # average overall mshr miss latency
-system.l2c.overall_avg_mshr_miss_latency::cpu2.data 121629.001134 # average overall mshr miss latency
-system.l2c.overall_avg_mshr_miss_latency::total 120381.005696 # average overall mshr miss latency
-system.l2c.ReadReq_avg_mshr_uncacheable_latency::cpu1.data 161470.092329 # average ReadReq mshr uncacheable latency
-system.l2c.ReadReq_avg_mshr_uncacheable_latency::cpu2.data 158016.799124 # average ReadReq mshr uncacheable latency
-system.l2c.ReadReq_avg_mshr_uncacheable_latency::total 159663.165679 # average ReadReq mshr uncacheable latency
-system.l2c.WriteReq_avg_mshr_uncacheable_latency::cpu1.data 181352.604465 # average WriteReq mshr uncacheable latency
-system.l2c.WriteReq_avg_mshr_uncacheable_latency::cpu2.data 201291.724618 # average WriteReq mshr uncacheable latency
-system.l2c.WriteReq_avg_mshr_uncacheable_latency::total 190354.945055 # average WriteReq mshr uncacheable latency
-system.l2c.overall_avg_mshr_uncacheable_latency::cpu1.data 161856.420309 # average overall mshr uncacheable latency
-system.l2c.overall_avg_mshr_uncacheable_latency::cpu2.data 158650.505606 # average overall mshr uncacheable latency
-system.l2c.overall_avg_mshr_uncacheable_latency::total 160182.828839 # average overall mshr uncacheable latency
+system.l2c.ReadReq_mshr_misses::cpu2.dtb.walker 34 # number of ReadReq MSHR misses
+system.l2c.ReadReq_mshr_misses::total 34 # number of ReadReq MSHR misses
+system.l2c.UpgradeReq_mshr_misses::cpu1.data 342 # number of UpgradeReq MSHR misses
+system.l2c.UpgradeReq_mshr_misses::cpu2.data 467 # number of UpgradeReq MSHR misses
+system.l2c.UpgradeReq_mshr_misses::total 809 # number of UpgradeReq MSHR misses
+system.l2c.ReadExReq_mshr_misses::cpu1.data 30766 # number of ReadExReq MSHR misses
+system.l2c.ReadExReq_mshr_misses::cpu2.data 35749 # number of ReadExReq MSHR misses
+system.l2c.ReadExReq_mshr_misses::total 66515 # number of ReadExReq MSHR misses
+system.l2c.ReadCleanReq_mshr_misses::cpu1.inst 2315 # number of ReadCleanReq MSHR misses
+system.l2c.ReadCleanReq_mshr_misses::cpu2.inst 5288 # number of ReadCleanReq MSHR misses
+system.l2c.ReadCleanReq_mshr_misses::total 7603 # number of ReadCleanReq MSHR misses
+system.l2c.ReadSharedReq_mshr_misses::cpu1.data 4729 # number of ReadSharedReq MSHR misses
+system.l2c.ReadSharedReq_mshr_misses::cpu2.data 12206 # number of ReadSharedReq MSHR misses
+system.l2c.ReadSharedReq_mshr_misses::total 16935 # number of ReadSharedReq MSHR misses
+system.l2c.demand_mshr_misses::cpu1.inst 2315 # number of demand (read+write) MSHR misses
+system.l2c.demand_mshr_misses::cpu1.data 35495 # number of demand (read+write) MSHR misses
+system.l2c.demand_mshr_misses::cpu2.dtb.walker 34 # number of demand (read+write) MSHR misses
+system.l2c.demand_mshr_misses::cpu2.inst 5288 # number of demand (read+write) MSHR misses
+system.l2c.demand_mshr_misses::cpu2.data 47955 # number of demand (read+write) MSHR misses
+system.l2c.demand_mshr_misses::total 91087 # number of demand (read+write) MSHR misses
+system.l2c.overall_mshr_misses::cpu1.inst 2315 # number of overall MSHR misses
+system.l2c.overall_mshr_misses::cpu1.data 35495 # number of overall MSHR misses
+system.l2c.overall_mshr_misses::cpu2.dtb.walker 34 # number of overall MSHR misses
+system.l2c.overall_mshr_misses::cpu2.inst 5288 # number of overall MSHR misses
+system.l2c.overall_mshr_misses::cpu2.data 47955 # number of overall MSHR misses
+system.l2c.overall_mshr_misses::total 91087 # number of overall MSHR misses
+system.l2c.ReadReq_mshr_uncacheable::cpu1.data 176153 # number of ReadReq MSHR uncacheable
+system.l2c.ReadReq_mshr_uncacheable::cpu2.data 193877 # number of ReadReq MSHR uncacheable
+system.l2c.ReadReq_mshr_uncacheable::total 370030 # number of ReadReq MSHR uncacheable
+system.l2c.WriteReq_mshr_uncacheable::cpu1.data 3295 # number of WriteReq MSHR uncacheable
+system.l2c.WriteReq_mshr_uncacheable::cpu2.data 3452 # number of WriteReq MSHR uncacheable
+system.l2c.WriteReq_mshr_uncacheable::total 6747 # number of WriteReq MSHR uncacheable
+system.l2c.overall_mshr_uncacheable_misses::cpu1.data 179448 # number of overall MSHR uncacheable misses
+system.l2c.overall_mshr_uncacheable_misses::cpu2.data 197329 # number of overall MSHR uncacheable misses
+system.l2c.overall_mshr_uncacheable_misses::total 376777 # number of overall MSHR uncacheable misses
+system.l2c.ReadReq_mshr_miss_latency::cpu2.dtb.walker 4679000 # number of ReadReq MSHR miss cycles
+system.l2c.ReadReq_mshr_miss_latency::total 4679000 # number of ReadReq MSHR miss cycles
+system.l2c.UpgradeReq_mshr_miss_latency::cpu1.data 24153500 # number of UpgradeReq MSHR miss cycles
+system.l2c.UpgradeReq_mshr_miss_latency::cpu2.data 33128000 # number of UpgradeReq MSHR miss cycles
+system.l2c.UpgradeReq_mshr_miss_latency::total 57281500 # number of UpgradeReq MSHR miss cycles
+system.l2c.ReadExReq_mshr_miss_latency::cpu1.data 3613457000 # number of ReadExReq MSHR miss cycles
+system.l2c.ReadExReq_mshr_miss_latency::cpu2.data 4266576500 # number of ReadExReq MSHR miss cycles
+system.l2c.ReadExReq_mshr_miss_latency::total 7880033500 # number of ReadExReq MSHR miss cycles
+system.l2c.ReadCleanReq_mshr_miss_latency::cpu1.inst 278830000 # number of ReadCleanReq MSHR miss cycles
+system.l2c.ReadCleanReq_mshr_miss_latency::cpu2.inst 668925000 # number of ReadCleanReq MSHR miss cycles
+system.l2c.ReadCleanReq_mshr_miss_latency::total 947755000 # number of ReadCleanReq MSHR miss cycles
+system.l2c.ReadSharedReq_mshr_miss_latency::cpu1.data 575594000 # number of ReadSharedReq MSHR miss cycles
+system.l2c.ReadSharedReq_mshr_miss_latency::cpu2.data 1526186500 # number of ReadSharedReq MSHR miss cycles
+system.l2c.ReadSharedReq_mshr_miss_latency::total 2101780500 # number of ReadSharedReq MSHR miss cycles
+system.l2c.demand_mshr_miss_latency::cpu1.inst 278830000 # number of demand (read+write) MSHR miss cycles
+system.l2c.demand_mshr_miss_latency::cpu1.data 4189051000 # number of demand (read+write) MSHR miss cycles
+system.l2c.demand_mshr_miss_latency::cpu2.dtb.walker 4679000 # number of demand (read+write) MSHR miss cycles
+system.l2c.demand_mshr_miss_latency::cpu2.inst 668925000 # number of demand (read+write) MSHR miss cycles
+system.l2c.demand_mshr_miss_latency::cpu2.data 5792763000 # number of demand (read+write) MSHR miss cycles
+system.l2c.demand_mshr_miss_latency::total 10934248000 # number of demand (read+write) MSHR miss cycles
+system.l2c.overall_mshr_miss_latency::cpu1.inst 278830000 # number of overall MSHR miss cycles
+system.l2c.overall_mshr_miss_latency::cpu1.data 4189051000 # number of overall MSHR miss cycles
+system.l2c.overall_mshr_miss_latency::cpu2.dtb.walker 4679000 # number of overall MSHR miss cycles
+system.l2c.overall_mshr_miss_latency::cpu2.inst 668925000 # number of overall MSHR miss cycles
+system.l2c.overall_mshr_miss_latency::cpu2.data 5792763000 # number of overall MSHR miss cycles
+system.l2c.overall_mshr_miss_latency::total 10934248000 # number of overall MSHR miss cycles
+system.l2c.ReadReq_mshr_uncacheable_latency::cpu1.data 28436719000 # number of ReadReq MSHR uncacheable cycles
+system.l2c.ReadReq_mshr_uncacheable_latency::cpu2.data 30610149000 # number of ReadReq MSHR uncacheable cycles
+system.l2c.ReadReq_mshr_uncacheable_latency::total 59046868000 # number of ReadReq MSHR uncacheable cycles
+system.l2c.WriteReq_mshr_uncacheable_latency::cpu1.data 601817000 # number of WriteReq MSHR uncacheable cycles
+system.l2c.WriteReq_mshr_uncacheable_latency::cpu2.data 671983500 # number of WriteReq MSHR uncacheable cycles
+system.l2c.WriteReq_mshr_uncacheable_latency::total 1273800500 # number of WriteReq MSHR uncacheable cycles
+system.l2c.overall_mshr_uncacheable_latency::cpu1.data 29038536000 # number of overall MSHR uncacheable cycles
+system.l2c.overall_mshr_uncacheable_latency::cpu2.data 31282132500 # number of overall MSHR uncacheable cycles
+system.l2c.overall_mshr_uncacheable_latency::total 60320668500 # number of overall MSHR uncacheable cycles
+system.l2c.ReadReq_mshr_miss_rate::cpu2.dtb.walker 0.000575 # mshr miss rate for ReadReq accesses
+system.l2c.ReadReq_mshr_miss_rate::total 0.000283 # mshr miss rate for ReadReq accesses
+system.l2c.UpgradeReq_mshr_miss_rate::cpu1.data 0.822115 # mshr miss rate for UpgradeReq accesses
+system.l2c.UpgradeReq_mshr_miss_rate::cpu2.data 0.830961 # mshr miss rate for UpgradeReq accesses
+system.l2c.UpgradeReq_mshr_miss_rate::total 0.479834 # mshr miss rate for UpgradeReq accesses
+system.l2c.ReadExReq_mshr_miss_rate::cpu1.data 0.493670 # mshr miss rate for ReadExReq accesses
+system.l2c.ReadExReq_mshr_miss_rate::cpu2.data 0.346519 # mshr miss rate for ReadExReq accesses
+system.l2c.ReadExReq_mshr_miss_rate::total 0.229774 # mshr miss rate for ReadExReq accesses
+system.l2c.ReadCleanReq_mshr_miss_rate::cpu1.inst 0.013624 # mshr miss rate for ReadCleanReq accesses
+system.l2c.ReadCleanReq_mshr_miss_rate::cpu2.inst 0.013573 # mshr miss rate for ReadCleanReq accesses
+system.l2c.ReadCleanReq_mshr_miss_rate::total 0.008803 # mshr miss rate for ReadCleanReq accesses
+system.l2c.ReadSharedReq_mshr_miss_rate::cpu1.data 0.021638 # mshr miss rate for ReadSharedReq accesses
+system.l2c.ReadSharedReq_mshr_miss_rate::cpu2.data 0.020009 # mshr miss rate for ReadSharedReq accesses
+system.l2c.ReadSharedReq_mshr_miss_rate::total 0.012544 # mshr miss rate for ReadSharedReq accesses
+system.l2c.demand_mshr_miss_rate::cpu1.inst 0.013624 # mshr miss rate for demand accesses
+system.l2c.demand_mshr_miss_rate::cpu1.data 0.126374 # mshr miss rate for demand accesses
+system.l2c.demand_mshr_miss_rate::cpu2.dtb.walker 0.000575 # mshr miss rate for demand accesses
+system.l2c.demand_mshr_miss_rate::cpu2.inst 0.013573 # mshr miss rate for demand accesses
+system.l2c.demand_mshr_miss_rate::cpu2.data 0.067239 # mshr miss rate for demand accesses
+system.l2c.demand_mshr_miss_rate::total 0.034722 # mshr miss rate for demand accesses
+system.l2c.overall_mshr_miss_rate::cpu1.inst 0.013624 # mshr miss rate for overall accesses
+system.l2c.overall_mshr_miss_rate::cpu1.data 0.126374 # mshr miss rate for overall accesses
+system.l2c.overall_mshr_miss_rate::cpu2.dtb.walker 0.000575 # mshr miss rate for overall accesses
+system.l2c.overall_mshr_miss_rate::cpu2.inst 0.013573 # mshr miss rate for overall accesses
+system.l2c.overall_mshr_miss_rate::cpu2.data 0.067239 # mshr miss rate for overall accesses
+system.l2c.overall_mshr_miss_rate::total 0.034722 # mshr miss rate for overall accesses
+system.l2c.ReadReq_avg_mshr_miss_latency::cpu2.dtb.walker 137617.647059 # average ReadReq mshr miss latency
+system.l2c.ReadReq_avg_mshr_miss_latency::total 137617.647059 # average ReadReq mshr miss latency
+system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu1.data 70624.269006 # average UpgradeReq mshr miss latency
+system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu2.data 70937.901499 # average UpgradeReq mshr miss latency
+system.l2c.UpgradeReq_avg_mshr_miss_latency::total 70805.315204 # average UpgradeReq mshr miss latency
+system.l2c.ReadExReq_avg_mshr_miss_latency::cpu1.data 117449.684717 # average ReadExReq mshr miss latency
+system.l2c.ReadExReq_avg_mshr_miss_latency::cpu2.data 119348.135612 # average ReadExReq mshr miss latency
+system.l2c.ReadExReq_avg_mshr_miss_latency::total 118470.021800 # average ReadExReq mshr miss latency
+system.l2c.ReadCleanReq_avg_mshr_miss_latency::cpu1.inst 120444.924406 # average ReadCleanReq mshr miss latency
+system.l2c.ReadCleanReq_avg_mshr_miss_latency::cpu2.inst 126498.676248 # average ReadCleanReq mshr miss latency
+system.l2c.ReadCleanReq_avg_mshr_miss_latency::total 124655.399185 # average ReadCleanReq mshr miss latency
+system.l2c.ReadSharedReq_avg_mshr_miss_latency::cpu1.data 121715.796151 # average ReadSharedReq mshr miss latency
+system.l2c.ReadSharedReq_avg_mshr_miss_latency::cpu2.data 125035.761101 # average ReadSharedReq mshr miss latency
+system.l2c.ReadSharedReq_avg_mshr_miss_latency::total 124108.680248 # average ReadSharedReq mshr miss latency
+system.l2c.demand_avg_mshr_miss_latency::cpu1.inst 120444.924406 # average overall mshr miss latency
+system.l2c.demand_avg_mshr_miss_latency::cpu1.data 118018.058882 # average overall mshr miss latency
+system.l2c.demand_avg_mshr_miss_latency::cpu2.dtb.walker 137617.647059 # average overall mshr miss latency
+system.l2c.demand_avg_mshr_miss_latency::cpu2.inst 126498.676248 # average overall mshr miss latency
+system.l2c.demand_avg_mshr_miss_latency::cpu2.data 120795.808571 # average overall mshr miss latency
+system.l2c.demand_avg_mshr_miss_latency::total 120041.806185 # average overall mshr miss latency
+system.l2c.overall_avg_mshr_miss_latency::cpu1.inst 120444.924406 # average overall mshr miss latency
+system.l2c.overall_avg_mshr_miss_latency::cpu1.data 118018.058882 # average overall mshr miss latency
+system.l2c.overall_avg_mshr_miss_latency::cpu2.dtb.walker 137617.647059 # average overall mshr miss latency
+system.l2c.overall_avg_mshr_miss_latency::cpu2.inst 126498.676248 # average overall mshr miss latency
+system.l2c.overall_avg_mshr_miss_latency::cpu2.data 120795.808571 # average overall mshr miss latency
+system.l2c.overall_avg_mshr_miss_latency::total 120041.806185 # average overall mshr miss latency
+system.l2c.ReadReq_avg_mshr_uncacheable_latency::cpu1.data 161431.931332 # average ReadReq mshr uncacheable latency
+system.l2c.ReadReq_avg_mshr_uncacheable_latency::cpu2.data 157884.375145 # average ReadReq mshr uncacheable latency
+system.l2c.ReadReq_avg_mshr_uncacheable_latency::total 159573.191363 # average ReadReq mshr uncacheable latency
+system.l2c.WriteReq_avg_mshr_uncacheable_latency::cpu1.data 182645.523520 # average WriteReq mshr uncacheable latency
+system.l2c.WriteReq_avg_mshr_uncacheable_latency::cpu2.data 194664.976825 # average WriteReq mshr uncacheable latency
+system.l2c.WriteReq_avg_mshr_uncacheable_latency::total 188795.094116 # average WriteReq mshr uncacheable latency
+system.l2c.overall_avg_mshr_uncacheable_latency::cpu1.data 161821.452454 # average overall mshr uncacheable latency
+system.l2c.overall_avg_mshr_uncacheable_latency::cpu2.data 158527.801286 # average overall mshr uncacheable latency
+system.l2c.overall_avg_mshr_uncacheable_latency::total 160096.472184 # average overall mshr uncacheable latency
system.l2c.no_allocate_misses 0 # Number of misses that were no-allocate
-system.membus.trans_dist::ReadReq 5063565 # Transaction distribution
-system.membus.trans_dist::ReadResp 5112237 # Transaction distribution
-system.membus.trans_dist::WriteReq 13898 # Transaction distribution
-system.membus.trans_dist::WriteResp 13898 # Transaction distribution
-system.membus.trans_dist::WritebackDirty 143038 # Transaction distribution
-system.membus.trans_dist::CleanEvict 8555 # Transaction distribution
-system.membus.trans_dist::UpgradeReq 1675 # Transaction distribution
-system.membus.trans_dist::UpgradeResp 1675 # Transaction distribution
-system.membus.trans_dist::ReadExReq 129715 # Transaction distribution
-system.membus.trans_dist::ReadExResp 129715 # Transaction distribution
-system.membus.trans_dist::ReadSharedReq 48672 # Transaction distribution
-system.membus.trans_dist::MessageReq 1644 # Transaction distribution
-system.membus.trans_dist::MessageResp 1644 # Transaction distribution
+system.membus.trans_dist::ReadReq 5063475 # Transaction distribution
+system.membus.trans_dist::ReadResp 5112044 # Transaction distribution
+system.membus.trans_dist::WriteReq 13928 # Transaction distribution
+system.membus.trans_dist::WriteResp 13928 # Transaction distribution
+system.membus.trans_dist::WritebackDirty 142811 # Transaction distribution
+system.membus.trans_dist::CleanEvict 8387 # Transaction distribution
+system.membus.trans_dist::UpgradeReq 1702 # Transaction distribution
+system.membus.trans_dist::UpgradeResp 1702 # Transaction distribution
+system.membus.trans_dist::ReadExReq 129429 # Transaction distribution
+system.membus.trans_dist::ReadExResp 129429 # Transaction distribution
+system.membus.trans_dist::ReadSharedReq 48569 # Transaction distribution
+system.membus.trans_dist::MessageReq 1667 # Transaction distribution
+system.membus.trans_dist::MessageResp 1667 # Transaction distribution
system.membus.trans_dist::InvalidateReq 46720 # Transaction distribution
system.membus.trans_dist::InvalidateResp 46720 # Transaction distribution
-system.membus.pkt_count_system.apicbridge.master::system.cpu0.interrupts.int_slave 3288 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count_system.apicbridge.master::total 3288 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count_system.l2c.mem_side::system.bridge.slave 7110880 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count_system.l2c.mem_side::system.cpu0.interrupts.pio 3044046 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count_system.l2c.mem_side::system.physmem.port 462505 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count_system.l2c.mem_side::total 10617431 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count_system.iocache.mem_side::system.physmem.port 141987 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count_system.iocache.mem_side::total 141987 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count::total 10762706 # Packet count per connected master and slave (bytes)
-system.membus.pkt_size_system.apicbridge.master::system.cpu0.interrupts.int_slave 6576 # Cumulative packet size per connected master and slave (bytes)
-system.membus.pkt_size_system.apicbridge.master::total 6576 # Cumulative packet size per connected master and slave (bytes)
-system.membus.pkt_size_system.l2c.mem_side::system.bridge.slave 3561720 # Cumulative packet size per connected master and slave (bytes)
-system.membus.pkt_size_system.l2c.mem_side::system.cpu0.interrupts.pio 6088089 # Cumulative packet size per connected master and slave (bytes)
-system.membus.pkt_size_system.l2c.mem_side::system.physmem.port 17503808 # Cumulative packet size per connected master and slave (bytes)
-system.membus.pkt_size_system.l2c.mem_side::total 27153617 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_count_system.apicbridge.master::system.cpu0.interrupts.int_slave 3334 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.apicbridge.master::total 3334 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.l2c.mem_side::system.bridge.slave 7110938 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.l2c.mem_side::system.cpu0.interrupts.pio 3043868 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.l2c.mem_side::system.physmem.port 461232 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.l2c.mem_side::total 10616038 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.iocache.mem_side::system.physmem.port 141982 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.iocache.mem_side::total 141982 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 10761354 # Packet count per connected master and slave (bytes)
+system.membus.pkt_size_system.apicbridge.master::system.cpu0.interrupts.int_slave 6668 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size_system.apicbridge.master::total 6668 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size_system.l2c.mem_side::system.bridge.slave 3561710 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size_system.l2c.mem_side::system.cpu0.interrupts.pio 6087733 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size_system.l2c.mem_side::system.physmem.port 17454144 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size_system.l2c.mem_side::total 27103587 # Cumulative packet size per connected master and slave (bytes)
system.membus.pkt_size_system.iocache.mem_side::system.physmem.port 3025152 # Cumulative packet size per connected master and slave (bytes)
system.membus.pkt_size_system.iocache.mem_side::total 3025152 # Cumulative packet size per connected master and slave (bytes)
-system.membus.pkt_size::total 30185345 # Cumulative packet size per connected master and slave (bytes)
-system.membus.snoops 665 # Total snoops (count)
-system.membus.snoop_fanout::samples 5458032 # Request fanout histogram
-system.membus.snoop_fanout::mean 1.000301 # Request fanout histogram
-system.membus.snoop_fanout::stdev 0.017353 # Request fanout histogram
+system.membus.pkt_size::total 30135407 # Cumulative packet size per connected master and slave (bytes)
+system.membus.snoops 824 # Total snoops (count)
+system.membus.snoop_fanout::samples 5457240 # Request fanout histogram
+system.membus.snoop_fanout::mean 1.000305 # Request fanout histogram
+system.membus.snoop_fanout::stdev 0.017475 # Request fanout histogram
system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
system.membus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
-system.membus.snoop_fanout::1 5456388 99.97% 99.97% # Request fanout histogram
-system.membus.snoop_fanout::2 1644 0.03% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::1 5455573 99.97% 99.97% # Request fanout histogram
+system.membus.snoop_fanout::2 1667 0.03% 100.00% # Request fanout histogram
system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
system.membus.snoop_fanout::min_value 1 # Request fanout histogram
system.membus.snoop_fanout::max_value 2 # Request fanout histogram
-system.membus.snoop_fanout::total 5458032 # Request fanout histogram
-system.membus.reqLayer0.occupancy 219245500 # Layer occupancy (ticks)
+system.membus.snoop_fanout::total 5457240 # Request fanout histogram
+system.membus.reqLayer0.occupancy 220305500 # Layer occupancy (ticks)
system.membus.reqLayer0.utilization 0.0 # Layer utilization (%)
-system.membus.reqLayer1.occupancy 286800000 # Layer occupancy (ticks)
+system.membus.reqLayer1.occupancy 286836500 # Layer occupancy (ticks)
system.membus.reqLayer1.utilization 0.0 # Layer utilization (%)
-system.membus.reqLayer2.occupancy 2376580 # Layer occupancy (ticks)
+system.membus.reqLayer2.occupancy 2385368 # Layer occupancy (ticks)
system.membus.reqLayer2.utilization 0.0 # Layer utilization (%)
-system.membus.reqLayer3.occupancy 547442853 # Layer occupancy (ticks)
+system.membus.reqLayer3.occupancy 534782231 # Layer occupancy (ticks)
system.membus.reqLayer3.utilization 0.0 # Layer utilization (%)
-system.membus.respLayer0.occupancy 1397580 # Layer occupancy (ticks)
+system.membus.respLayer0.occupancy 1398368 # Layer occupancy (ticks)
system.membus.respLayer0.utilization 0.0 # Layer utilization (%)
-system.membus.respLayer2.occupancy 1208317879 # Layer occupancy (ticks)
+system.membus.respLayer2.occupancy 1230215238 # Layer occupancy (ticks)
system.membus.respLayer2.utilization 0.0 # Layer utilization (%)
-system.membus.respLayer4.occupancy 52360943 # Layer occupancy (ticks)
+system.membus.respLayer4.occupancy 43264654 # Layer occupancy (ticks)
system.membus.respLayer4.utilization 0.0 # Layer utilization (%)
system.pc.south_bridge.ide.disks0.dma_read_full_pages 0 # Number of full page size DMA reads (not PRD).
system.pc.south_bridge.ide.disks0.dma_read_bytes 34816 # Number of bytes transfered via DMA reads (not PRD).
@@ -1820,60 +1812,60 @@ system.pc.south_bridge.ide.disks1.dma_read_txs 0
system.pc.south_bridge.ide.disks1.dma_write_full_pages 1 # Number of full page size DMA writes.
system.pc.south_bridge.ide.disks1.dma_write_bytes 4096 # Number of bytes transfered via DMA writes.
system.pc.south_bridge.ide.disks1.dma_write_txs 1 # Number of DMA write transactions.
-system.toL2Bus.snoop_filter.tot_requests 5045447 # Total number of requests made to the snoop filter.
-system.toL2Bus.snoop_filter.hit_single_requests 2544703 # Number of requests hitting in the snoop filter with a single holder of the requested data.
-system.toL2Bus.snoop_filter.hit_multi_requests 484 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
-system.toL2Bus.snoop_filter.tot_snoops 1173 # Total number of snoops made to the snoop filter.
-system.toL2Bus.snoop_filter.hit_single_snoops 1173 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
+system.toL2Bus.snoop_filter.tot_requests 5045999 # Total number of requests made to the snoop filter.
+system.toL2Bus.snoop_filter.hit_single_requests 2542699 # Number of requests hitting in the snoop filter with a single holder of the requested data.
+system.toL2Bus.snoop_filter.hit_multi_requests 716 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
+system.toL2Bus.snoop_filter.tot_snoops 1209 # Total number of snoops made to the snoop filter.
+system.toL2Bus.snoop_filter.hit_single_snoops 1209 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
system.toL2Bus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
-system.toL2Bus.trans_dist::ReadReq 5213999 # Transaction distribution
-system.toL2Bus.trans_dist::ReadResp 7425168 # Transaction distribution
-system.toL2Bus.trans_dist::WriteReq 13900 # Transaction distribution
-system.toL2Bus.trans_dist::WriteResp 13900 # Transaction distribution
-system.toL2Bus.trans_dist::WritebackDirty 1631215 # Transaction distribution
-system.toL2Bus.trans_dist::WritebackClean 861756 # Transaction distribution
-system.toL2Bus.trans_dist::CleanEvict 94957 # Transaction distribution
-system.toL2Bus.trans_dist::UpgradeReq 1659 # Transaction distribution
-system.toL2Bus.trans_dist::UpgradeResp 1659 # Transaction distribution
-system.toL2Bus.trans_dist::ReadExReq 289813 # Transaction distribution
-system.toL2Bus.trans_dist::ReadExResp 289813 # Transaction distribution
-system.toL2Bus.trans_dist::ReadCleanReq 862620 # Transaction distribution
-system.toL2Bus.trans_dist::ReadSharedReq 1349075 # Transaction distribution
-system.toL2Bus.trans_dist::MessageReq 979 # Transaction distribution
-system.toL2Bus.trans_dist::InvalidateReq 27936 # Transaction distribution
-system.toL2Bus.pkt_count_system.cpu0.icache.mem_side::system.l2c.cpu_side 2586983 # Packet count per connected master and slave (bytes)
-system.toL2Bus.pkt_count_system.cpu0.dcache.mem_side::system.l2c.cpu_side 15072215 # Packet count per connected master and slave (bytes)
-system.toL2Bus.pkt_count_system.cpu0.itb.walker.port::system.l2c.cpu_side 70159 # Packet count per connected master and slave (bytes)
-system.toL2Bus.pkt_count_system.cpu0.dtb.walker.port::system.l2c.cpu_side 206201 # Packet count per connected master and slave (bytes)
-system.toL2Bus.pkt_count::total 17935558 # Packet count per connected master and slave (bytes)
-system.toL2Bus.pkt_size_system.cpu0.icache.mem_side::system.l2c.cpu_side 110359232 # Cumulative packet size per connected master and slave (bytes)
-system.toL2Bus.pkt_size_system.cpu0.dcache.mem_side::system.l2c.cpu_side 213581393 # Cumulative packet size per connected master and slave (bytes)
-system.toL2Bus.pkt_size_system.cpu0.itb.walker.port::system.l2c.cpu_side 258600 # Cumulative packet size per connected master and slave (bytes)
-system.toL2Bus.pkt_size_system.cpu0.dtb.walker.port::system.l2c.cpu_side 748792 # Cumulative packet size per connected master and slave (bytes)
-system.toL2Bus.pkt_size::total 324948017 # Cumulative packet size per connected master and slave (bytes)
-system.toL2Bus.snoops 226396 # Total snoops (count)
-system.toL2Bus.snoop_fanout::samples 8918852 # Request fanout histogram
-system.toL2Bus.snoop_fanout::mean 0.005051 # Request fanout histogram
-system.toL2Bus.snoop_fanout::stdev 0.070893 # Request fanout histogram
+system.toL2Bus.trans_dist::ReadReq 5211020 # Transaction distribution
+system.toL2Bus.trans_dist::ReadResp 7425092 # Transaction distribution
+system.toL2Bus.trans_dist::WriteReq 13930 # Transaction distribution
+system.toL2Bus.trans_dist::WriteResp 13930 # Transaction distribution
+system.toL2Bus.trans_dist::WritebackDirty 1629876 # Transaction distribution
+system.toL2Bus.trans_dist::WritebackClean 862717 # Transaction distribution
+system.toL2Bus.trans_dist::CleanEvict 95523 # Transaction distribution
+system.toL2Bus.trans_dist::UpgradeReq 1686 # Transaction distribution
+system.toL2Bus.trans_dist::UpgradeResp 1686 # Transaction distribution
+system.toL2Bus.trans_dist::ReadExReq 289480 # Transaction distribution
+system.toL2Bus.trans_dist::ReadExResp 289480 # Transaction distribution
+system.toL2Bus.trans_dist::ReadCleanReq 863740 # Transaction distribution
+system.toL2Bus.trans_dist::ReadSharedReq 1350844 # Transaction distribution
+system.toL2Bus.trans_dist::MessageReq 987 # Transaction distribution
+system.toL2Bus.trans_dist::InvalidateReq 22656 # Transaction distribution
+system.toL2Bus.pkt_count_system.cpu0.icache.mem_side::system.l2c.cpu_side 2590172 # Packet count per connected master and slave (bytes)
+system.toL2Bus.pkt_count_system.cpu0.dcache.mem_side::system.l2c.cpu_side 15076396 # Packet count per connected master and slave (bytes)
+system.toL2Bus.pkt_count_system.cpu0.itb.walker.port::system.l2c.cpu_side 68863 # Packet count per connected master and slave (bytes)
+system.toL2Bus.pkt_count_system.cpu0.dtb.walker.port::system.l2c.cpu_side 204307 # Packet count per connected master and slave (bytes)
+system.toL2Bus.pkt_count::total 17939738 # Packet count per connected master and slave (bytes)
+system.toL2Bus.pkt_size_system.cpu0.icache.mem_side::system.l2c.cpu_side 110491648 # Cumulative packet size per connected master and slave (bytes)
+system.toL2Bus.pkt_size_system.cpu0.dcache.mem_side::system.l2c.cpu_side 213734051 # Cumulative packet size per connected master and slave (bytes)
+system.toL2Bus.pkt_size_system.cpu0.itb.walker.port::system.l2c.cpu_side 254408 # Cumulative packet size per connected master and slave (bytes)
+system.toL2Bus.pkt_size_system.cpu0.dtb.walker.port::system.l2c.cpu_side 750576 # Cumulative packet size per connected master and slave (bytes)
+system.toL2Bus.pkt_size::total 325230683 # Cumulative packet size per connected master and slave (bytes)
+system.toL2Bus.snoops 223463 # Total snoops (count)
+system.toL2Bus.snoop_fanout::samples 8879878 # Request fanout histogram
+system.toL2Bus.snoop_fanout::mean 0.004588 # Request fanout histogram
+system.toL2Bus.snoop_fanout::stdev 0.067577 # Request fanout histogram
system.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
-system.toL2Bus.snoop_fanout::0 8873800 99.49% 99.49% # Request fanout histogram
-system.toL2Bus.snoop_fanout::1 45052 0.51% 100.00% # Request fanout histogram
+system.toL2Bus.snoop_fanout::0 8839140 99.54% 99.54% # Request fanout histogram
+system.toL2Bus.snoop_fanout::1 40738 0.46% 100.00% # Request fanout histogram
system.toL2Bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram
system.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
system.toL2Bus.snoop_fanout::min_value 0 # Request fanout histogram
system.toL2Bus.snoop_fanout::max_value 1 # Request fanout histogram
-system.toL2Bus.snoop_fanout::total 8918852 # Request fanout histogram
-system.toL2Bus.reqLayer0.occupancy 3217820998 # Layer occupancy (ticks)
+system.toL2Bus.snoop_fanout::total 8879878 # Request fanout histogram
+system.toL2Bus.reqLayer0.occupancy 3300004999 # Layer occupancy (ticks)
system.toL2Bus.reqLayer0.utilization 0.1 # Layer utilization (%)
-system.toL2Bus.snoopLayer0.occupancy 406876 # Layer occupancy (ticks)
+system.toL2Bus.snoopLayer0.occupancy 437354 # Layer occupancy (ticks)
system.toL2Bus.snoopLayer0.utilization 0.0 # Layer utilization (%)
-system.toL2Bus.respLayer0.occupancy 810576399 # Layer occupancy (ticks)
+system.toL2Bus.respLayer0.occupancy 839896281 # Layer occupancy (ticks)
system.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%)
-system.toL2Bus.respLayer1.occupancy 1832733252 # Layer occupancy (ticks)
+system.toL2Bus.respLayer1.occupancy 1865125250 # Layer occupancy (ticks)
system.toL2Bus.respLayer1.utilization 0.0 # Layer utilization (%)
-system.toL2Bus.respLayer2.occupancy 23881478 # Layer occupancy (ticks)
+system.toL2Bus.respLayer2.occupancy 24363482 # Layer occupancy (ticks)
system.toL2Bus.respLayer2.utilization 0.0 # Layer utilization (%)
-system.toL2Bus.respLayer3.occupancy 87500568 # Layer occupancy (ticks)
+system.toL2Bus.respLayer3.occupancy 87735122 # Layer occupancy (ticks)
system.toL2Bus.respLayer3.utilization 0.0 # Layer utilization (%)
system.cpu2.kern.inst.arm 0 # number of arm instructions executed
system.cpu2.kern.inst.quiesce 0 # number of quiesce instructions executed
diff --git a/tests/long/fs/10.linux-boot/ref/x86/linux/pc-switcheroo-full/system.pc.com_1.terminal b/tests/long/fs/10.linux-boot/ref/x86/linux/pc-switcheroo-full/system.pc.com_1.terminal
index 898984ead..2e4dba06f 100644
--- a/tests/long/fs/10.linux-boot/ref/x86/linux/pc-switcheroo-full/system.pc.com_1.terminal
+++ b/tests/long/fs/10.linux-boot/ref/x86/linux/pc-switcheroo-full/system.pc.com_1.terminal
@@ -29,7 +29,7 @@ Built 1 zonelists. Total pages: 30610
Kernel command line: earlyprintk=ttyS0 console=ttyS0 lpj=7999923 root=/dev/hda1
Initializing CPU#0
PID hash table entries: 512 (order: 9, 4096 bytes)
-time.c: Detected 2000.005 MHz processor.
+time.c: Detected 2000.003 MHz processor.
Console: colour dummy device 80x25
console handover: boot [earlyser0] -> real [ttyS0]
Dentry cache hash table entries: 16384 (order: 5, 131072 bytes)
@@ -46,7 +46,7 @@ ACPI: Core revision 20070126
ACPI Exception (tbxface-0618): AE_NO_ACPI_TABLES, While loading namespace from ACPI tables [20070126]
ACPI: Unable to load the System Description Tables
Using local APIC timer interrupts.
-result 7812539
+result 7812530
Detected 7.812 MHz APIC timer.
NET: Registered protocol family 16
PCI: Using configuration type 1