diff options
Diffstat (limited to 'tests/long/se/00.gzip/ref/arm')
9 files changed, 841 insertions, 857 deletions
diff --git a/tests/long/se/00.gzip/ref/arm/linux/o3-timing/config.ini b/tests/long/se/00.gzip/ref/arm/linux/o3-timing/config.ini index c1e9b189c..d26a36061 100644 --- a/tests/long/se/00.gzip/ref/arm/linux/o3-timing/config.ini +++ b/tests/long/se/00.gzip/ref/arm/linux/o3-timing/config.ini @@ -507,7 +507,7 @@ type=ExeTracer [system.cpu.workload] type=LiveProcess cmd=gzip input.log 1 -cwd=build/ARM/tests/opt/long/se/00.gzip/arm/linux/o3-timing +cwd=build/ARM/tests/fast/long/se/00.gzip/arm/linux/o3-timing egid=100 env= errout=cerr diff --git a/tests/long/se/00.gzip/ref/arm/linux/o3-timing/simout b/tests/long/se/00.gzip/ref/arm/linux/o3-timing/simout index 1edb7f5fa..2a1e3a459 100755 --- a/tests/long/se/00.gzip/ref/arm/linux/o3-timing/simout +++ b/tests/long/se/00.gzip/ref/arm/linux/o3-timing/simout @@ -1,10 +1,10 @@ gem5 Simulator System. http://gem5.org gem5 is copyrighted software; use the --copyright option for details. -gem5 compiled Jun 4 2012 12:14:06 -gem5 started Jun 4 2012 17:27:39 +gem5 compiled Jun 28 2012 22:10:14 +gem5 started Jun 29 2012 00:37:13 gem5 executing on zizzer -command line: build/ARM/gem5.opt -d build/ARM/tests/opt/long/se/00.gzip/arm/linux/o3-timing -re tests/run.py build/ARM/tests/opt/long/se/00.gzip/arm/linux/o3-timing +command line: build/ARM/gem5.fast -d build/ARM/tests/fast/long/se/00.gzip/arm/linux/o3-timing -re tests/run.py build/ARM/tests/fast/long/se/00.gzip/arm/linux/o3-timing Global frequency set at 1000000000000 ticks per second info: Entering event queue @ 0. Starting simulation... spec_init @@ -38,4 +38,4 @@ Uncompressing Data Uncompressed data 1048576 bytes in length Uncompressed data compared correctly Tested 1MB buffer: OK! -Exiting @ tick 164248292500 because target called exit() +Exiting @ tick 163291004000 because target called exit() diff --git a/tests/long/se/00.gzip/ref/arm/linux/o3-timing/stats.txt b/tests/long/se/00.gzip/ref/arm/linux/o3-timing/stats.txt index ed106fd55..4e7834f0d 100644 --- a/tests/long/se/00.gzip/ref/arm/linux/o3-timing/stats.txt +++ b/tests/long/se/00.gzip/ref/arm/linux/o3-timing/stats.txt @@ -1,39 +1,39 @@ ---------- Begin Simulation Statistics ---------- -sim_seconds 0.164248 # Number of seconds simulated -sim_ticks 164248292500 # Number of ticks simulated -final_tick 164248292500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) +sim_seconds 0.163291 # Number of seconds simulated +sim_ticks 163291004000 # Number of ticks simulated +final_tick 163291004000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) sim_freq 1000000000000 # Frequency of simulated ticks -host_inst_rate 143439 # Simulator instruction rate (inst/s) -host_op_rate 151568 # Simulator op (including micro ops) rate (op/s) -host_tick_rate 41328806 # Simulator tick rate (ticks/s) -host_mem_usage 231960 # Number of bytes of host memory used -host_seconds 3974.18 # Real time elapsed on the host -sim_insts 570052728 # Number of instructions simulated -sim_ops 602360935 # Number of ops (including micro ops) simulated -system.physmem.bytes_read::cpu.inst 51136 # Number of bytes read from this memory -system.physmem.bytes_read::cpu.data 5799296 # Number of bytes read from this memory -system.physmem.bytes_read::total 5850432 # Number of bytes read from this memory -system.physmem.bytes_inst_read::cpu.inst 51136 # Number of instructions bytes read from this memory -system.physmem.bytes_inst_read::total 51136 # Number of instructions bytes read from this memory -system.physmem.bytes_written::writebacks 3722112 # Number of bytes written to this memory -system.physmem.bytes_written::total 3722112 # Number of bytes written to this memory -system.physmem.num_reads::cpu.inst 799 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu.data 90614 # Number of read requests responded to by this memory -system.physmem.num_reads::total 91413 # Number of read requests responded to by this memory -system.physmem.num_writes::writebacks 58158 # Number of write requests responded to by this memory -system.physmem.num_writes::total 58158 # Number of write requests responded to by this memory -system.physmem.bw_read::cpu.inst 311334 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu.data 35308105 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::total 35619439 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::cpu.inst 311334 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::total 311334 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_write::writebacks 22661496 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_write::total 22661496 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_total::writebacks 22661496 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.inst 311334 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.data 35308105 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::total 58280935 # Total bandwidth to/from this memory (bytes/s) +host_inst_rate 225808 # Simulator instruction rate (inst/s) +host_op_rate 238605 # Simulator op (including micro ops) rate (op/s) +host_tick_rate 64682367 # Simulator tick rate (ticks/s) +host_mem_usage 234804 # Number of bytes of host memory used +host_seconds 2524.51 # Real time elapsed on the host +sim_insts 570052735 # Number of instructions simulated +sim_ops 602360941 # Number of ops (including micro ops) simulated +system.physmem.bytes_read::cpu.inst 47872 # Number of bytes read from this memory +system.physmem.bytes_read::cpu.data 1770240 # Number of bytes read from this memory +system.physmem.bytes_read::total 1818112 # Number of bytes read from this memory +system.physmem.bytes_inst_read::cpu.inst 47872 # Number of instructions bytes read from this memory +system.physmem.bytes_inst_read::total 47872 # Number of instructions bytes read from this memory +system.physmem.bytes_written::writebacks 203264 # Number of bytes written to this memory +system.physmem.bytes_written::total 203264 # Number of bytes written to this memory +system.physmem.num_reads::cpu.inst 748 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu.data 27660 # Number of read requests responded to by this memory +system.physmem.num_reads::total 28408 # Number of read requests responded to by this memory +system.physmem.num_writes::writebacks 3176 # Number of write requests responded to by this memory +system.physmem.num_writes::total 3176 # Number of write requests responded to by this memory +system.physmem.bw_read::cpu.inst 293170 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu.data 10841014 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::total 11134183 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::cpu.inst 293170 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::total 293170 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_write::writebacks 1244796 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_write::total 1244796 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_total::writebacks 1244796 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.inst 293170 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.data 10841014 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::total 12378980 # Total bandwidth to/from this memory (bytes/s) system.cpu.dtb.inst_hits 0 # ITB inst hits system.cpu.dtb.inst_misses 0 # ITB inst misses system.cpu.dtb.read_hits 0 # DTB read hits @@ -77,141 +77,141 @@ system.cpu.itb.hits 0 # DT system.cpu.itb.misses 0 # DTB misses system.cpu.itb.accesses 0 # DTB accesses system.cpu.workload.num_syscalls 48 # Number of system calls -system.cpu.numCycles 328496586 # number of cpu cycles simulated +system.cpu.numCycles 326582009 # number of cpu cycles simulated system.cpu.numWorkItemsStarted 0 # number of work items this cpu started system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed -system.cpu.BPredUnit.lookups 85500889 # Number of BP lookups -system.cpu.BPredUnit.condPredicted 80301573 # Number of conditional branches predicted -system.cpu.BPredUnit.condIncorrect 2363462 # Number of conditional branches incorrect -system.cpu.BPredUnit.BTBLookups 47194810 # Number of BTB lookups -system.cpu.BPredUnit.BTBHits 46809578 # Number of BTB hits +system.cpu.BPredUnit.lookups 85496783 # Number of BP lookups +system.cpu.BPredUnit.condPredicted 80297868 # Number of conditional branches predicted +system.cpu.BPredUnit.condIncorrect 2361759 # Number of conditional branches incorrect +system.cpu.BPredUnit.BTBLookups 47129611 # Number of BTB lookups +system.cpu.BPredUnit.BTBHits 46810915 # Number of BTB hits system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. -system.cpu.BPredUnit.usedRAS 1441693 # Number of times the RAS was used to get a target. -system.cpu.BPredUnit.RASInCorrect 2047 # Number of incorrect RAS predictions. -system.cpu.fetch.icacheStallCycles 68928725 # Number of cycles fetch is stalled on an Icache miss -system.cpu.fetch.Insts 669724193 # Number of instructions fetch has processed -system.cpu.fetch.Branches 85500889 # Number of branches that fetch encountered -system.cpu.fetch.predictedBranches 48251271 # Number of branches that fetch has predicted taken -system.cpu.fetch.Cycles 130040939 # Number of cycles fetch has run and was not squashing or blocked -system.cpu.fetch.SquashCycles 13471504 # Number of cycles fetch has spent squashing -system.cpu.fetch.BlockedCycles 117632066 # Number of cycles fetch has spent blocked -system.cpu.fetch.MiscStallCycles 26 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs -system.cpu.fetch.PendingTrapStallCycles 466 # Number of stall cycles due to pending traps -system.cpu.fetch.CacheLines 67495318 # Number of cache lines fetched -system.cpu.fetch.IcacheSquashes 807242 # Number of outstanding Icache misses that were squashed -system.cpu.fetch.rateDist::samples 327633093 # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::mean 2.178244 # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::stdev 3.200456 # Number of instructions fetched each cycle (Total) +system.cpu.BPredUnit.usedRAS 1442822 # Number of times the RAS was used to get a target. +system.cpu.BPredUnit.RASInCorrect 939 # Number of incorrect RAS predictions. +system.cpu.fetch.icacheStallCycles 68930661 # Number of cycles fetch is stalled on an Icache miss +system.cpu.fetch.Insts 669745010 # Number of instructions fetch has processed +system.cpu.fetch.Branches 85496783 # Number of branches that fetch encountered +system.cpu.fetch.predictedBranches 48253737 # Number of branches that fetch has predicted taken +system.cpu.fetch.Cycles 130048027 # Number of cycles fetch has run and was not squashing or blocked +system.cpu.fetch.SquashCycles 13475244 # Number of cycles fetch has spent squashing +system.cpu.fetch.BlockedCycles 116341672 # Number of cycles fetch has spent blocked +system.cpu.fetch.MiscStallCycles 2 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs +system.cpu.fetch.PendingTrapStallCycles 687 # Number of stall cycles due to pending traps +system.cpu.fetch.CacheLines 67499108 # Number of cache lines fetched +system.cpu.fetch.IcacheSquashes 807540 # Number of outstanding Icache misses that were squashed +system.cpu.fetch.rateDist::samples 326356874 # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::mean 2.186850 # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::stdev 3.203825 # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::0 197592366 60.31% 60.31% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::1 20955363 6.40% 66.71% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::2 4944852 1.51% 68.21% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::3 14316797 4.37% 72.58% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::4 8978717 2.74% 75.32% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::5 9406752 2.87% 78.20% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::6 4386482 1.34% 79.53% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::7 5812411 1.77% 81.31% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::8 61239353 18.69% 100.00% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::0 196309073 60.15% 60.15% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::1 20957347 6.42% 66.57% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::2 4946491 1.52% 68.09% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::3 14317000 4.39% 72.48% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::4 8978746 2.75% 75.23% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::5 9407391 2.88% 78.11% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::6 4385745 1.34% 79.45% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::7 5814869 1.78% 81.24% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::8 61240212 18.76% 100.00% # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::total 327633093 # Number of instructions fetched each cycle (Total) -system.cpu.fetch.branchRate 0.260279 # Number of branch fetches per cycle -system.cpu.fetch.rate 2.038755 # Number of inst fetches per cycle -system.cpu.decode.IdleCycles 93122772 # Number of cycles decode is idle -system.cpu.decode.BlockedCycles 94805335 # Number of cycles decode is blocked -system.cpu.decode.RunCycles 108615724 # Number of cycles decode is running -system.cpu.decode.UnblockCycles 20060132 # Number of cycles decode is unblocking -system.cpu.decode.SquashCycles 11029130 # Number of cycles decode is squashing -system.cpu.decode.BranchResolved 4785077 # Number of times decode resolved a branch -system.cpu.decode.BranchMispred 1812 # Number of times decode detected a branch misprediction -system.cpu.decode.DecodedInsts 705993706 # Number of instructions handled by decode -system.cpu.decode.SquashedInsts 5866 # Number of squashed instructions handled by decode -system.cpu.rename.SquashCycles 11029130 # Number of cycles rename is squashing -system.cpu.rename.IdleCycles 107405098 # Number of cycles rename is idle -system.cpu.rename.BlockCycles 13994903 # Number of cycles rename is blocking -system.cpu.rename.serializeStallCycles 53643 # count of cycles rename stalled for serializing inst -system.cpu.rename.RunCycles 114322395 # Number of cycles rename is running -system.cpu.rename.UnblockCycles 80827924 # Number of cycles rename is unblocking -system.cpu.rename.RenamedInsts 697209083 # Number of instructions processed by rename -system.cpu.rename.ROBFullEvents 245 # Number of times rename has blocked due to ROB full -system.cpu.rename.IQFullEvents 59229209 # Number of times rename has blocked due to IQ full -system.cpu.rename.LSQFullEvents 19383033 # Number of times rename has blocked due to LSQ full -system.cpu.rename.FullRegisterEvents 653 # Number of times there has been no free registers -system.cpu.rename.RenamedOperands 723812839 # Number of destination operands rename has renamed -system.cpu.rename.RenameLookups 3241314962 # Number of register rename lookups that rename has made -system.cpu.rename.int_rename_lookups 3241314834 # Number of integer rename lookups +system.cpu.fetch.rateDist::total 326356874 # Number of instructions fetched each cycle (Total) +system.cpu.fetch.branchRate 0.261793 # Number of branch fetches per cycle +system.cpu.fetch.rate 2.050771 # Number of inst fetches per cycle +system.cpu.decode.IdleCycles 93064197 # Number of cycles decode is idle +system.cpu.decode.BlockedCycles 93574356 # Number of cycles decode is blocked +system.cpu.decode.RunCycles 108736934 # Number of cycles decode is running +system.cpu.decode.UnblockCycles 19947205 # Number of cycles decode is unblocking +system.cpu.decode.SquashCycles 11034182 # Number of cycles decode is squashing +system.cpu.decode.BranchResolved 4784985 # Number of times decode resolved a branch +system.cpu.decode.BranchMispred 1738 # Number of times decode detected a branch misprediction +system.cpu.decode.DecodedInsts 706036905 # Number of instructions handled by decode +system.cpu.decode.SquashedInsts 6288 # Number of squashed instructions handled by decode +system.cpu.rename.SquashCycles 11034182 # Number of cycles rename is squashing +system.cpu.rename.IdleCycles 107346412 # Number of cycles rename is idle +system.cpu.rename.BlockCycles 13092326 # Number of cycles rename is blocking +system.cpu.rename.serializeStallCycles 46822 # count of cycles rename stalled for serializing inst +system.cpu.rename.RunCycles 114338400 # Number of cycles rename is running +system.cpu.rename.UnblockCycles 80498732 # Number of cycles rename is unblocking +system.cpu.rename.RenamedInsts 697255622 # Number of instructions processed by rename +system.cpu.rename.ROBFullEvents 101 # Number of times rename has blocked due to ROB full +system.cpu.rename.IQFullEvents 59224108 # Number of times rename has blocked due to IQ full +system.cpu.rename.LSQFullEvents 19051405 # Number of times rename has blocked due to LSQ full +system.cpu.rename.FullRegisterEvents 625 # Number of times there has been no free registers +system.cpu.rename.RenamedOperands 723858007 # Number of destination operands rename has renamed +system.cpu.rename.RenameLookups 3241539667 # Number of register rename lookups that rename has made +system.cpu.rename.int_rename_lookups 3241539539 # Number of integer rename lookups system.cpu.rename.fp_rename_lookups 128 # Number of floating rename lookups -system.cpu.rename.CommittedMaps 627419202 # Number of HB maps that are committed -system.cpu.rename.UndoneMaps 96393637 # Number of HB maps that are undone due to squashing -system.cpu.rename.serializingInsts 6694 # count of serializing insts renamed -system.cpu.rename.tempSerializingInsts 6687 # count of temporary serializing insts renamed -system.cpu.rename.skidInsts 169956085 # count of insts added to the skid buffer -system.cpu.memDep0.insertedLoads 172904405 # Number of loads inserted to the mem dependence unit. -system.cpu.memDep0.insertedStores 80621547 # Number of stores inserted to the mem dependence unit. -system.cpu.memDep0.conflictingLoads 21577919 # Number of conflicting loads. -system.cpu.memDep0.conflictingStores 28225780 # Number of conflicting stores. -system.cpu.iq.iqInstsAdded 681971655 # Number of instructions added to the IQ (excludes non-spec) -system.cpu.iq.iqNonSpecInstsAdded 4856 # Number of non-speculative instructions added to the IQ -system.cpu.iq.iqInstsIssued 646826004 # Number of instructions issued -system.cpu.iq.iqSquashedInstsIssued 1423990 # Number of squashed instructions issued -system.cpu.iq.iqSquashedInstsExamined 79433587 # Number of squashed instructions iterated over during squash; mainly for profiling -system.cpu.iq.iqSquashedOperandsExamined 197870891 # Number of squashed operands that are examined and possibly removed from graph -system.cpu.iq.iqSquashedNonSpecRemoved 1925 # Number of squashed non-spec instructions that were removed -system.cpu.iq.issued_per_cycle::samples 327633093 # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::mean 1.974239 # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::stdev 1.736392 # Number of insts issued each cycle +system.cpu.rename.CommittedMaps 627419213 # Number of HB maps that are committed +system.cpu.rename.UndoneMaps 96438794 # Number of HB maps that are undone due to squashing +system.cpu.rename.serializingInsts 6501 # count of serializing insts renamed +system.cpu.rename.tempSerializingInsts 6457 # count of temporary serializing insts renamed +system.cpu.rename.skidInsts 169431016 # count of insts added to the skid buffer +system.cpu.memDep0.insertedLoads 172916819 # Number of loads inserted to the mem dependence unit. +system.cpu.memDep0.insertedStores 80629893 # Number of stores inserted to the mem dependence unit. +system.cpu.memDep0.conflictingLoads 21434071 # Number of conflicting loads. +system.cpu.memDep0.conflictingStores 27751379 # Number of conflicting stores. +system.cpu.iq.iqInstsAdded 682016489 # Number of instructions added to the IQ (excludes non-spec) +system.cpu.iq.iqNonSpecInstsAdded 4774 # Number of non-speculative instructions added to the IQ +system.cpu.iq.iqInstsIssued 646845145 # Number of instructions issued +system.cpu.iq.iqSquashedInstsIssued 1424192 # Number of squashed instructions issued +system.cpu.iq.iqSquashedInstsExamined 79472523 # Number of squashed instructions iterated over during squash; mainly for profiling +system.cpu.iq.iqSquashedOperandsExamined 197906343 # Number of squashed operands that are examined and possibly removed from graph +system.cpu.iq.iqSquashedNonSpecRemoved 1840 # Number of squashed non-spec instructions that were removed +system.cpu.iq.issued_per_cycle::samples 326356874 # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::mean 1.982018 # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::stdev 1.741007 # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::0 68428283 20.89% 20.89% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::1 84743637 25.87% 46.75% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::2 75345420 23.00% 69.75% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::3 40565003 12.38% 82.13% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::4 28664322 8.75% 90.88% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::5 15213545 4.64% 95.52% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::6 5876273 1.79% 97.32% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::7 6659013 2.03% 99.35% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::8 2137597 0.65% 100.00% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::0 67525997 20.69% 20.69% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::1 84702389 25.95% 46.64% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::2 74951613 22.97% 69.61% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::3 40526195 12.42% 82.03% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::4 28606192 8.77% 90.79% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::5 15221367 4.66% 95.46% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::6 5979021 1.83% 97.29% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::7 6497584 1.99% 99.28% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::8 2346516 0.72% 100.00% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::total 327633093 # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::total 326356874 # Number of insts issued each cycle system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available -system.cpu.iq.fu_full::IntAlu 205009 5.12% 5.12% # attempts to use FU when none available -system.cpu.iq.fu_full::IntMult 0 0.00% 5.12% # attempts to use FU when none available -system.cpu.iq.fu_full::IntDiv 0 0.00% 5.12% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatAdd 0 0.00% 5.12% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatCmp 0 0.00% 5.12% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatCvt 0 0.00% 5.12% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatMult 0 0.00% 5.12% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatDiv 0 0.00% 5.12% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatSqrt 0 0.00% 5.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdAdd 0 0.00% 5.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 5.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdAlu 0 0.00% 5.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdCmp 0 0.00% 5.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdCvt 0 0.00% 5.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdMisc 0 0.00% 5.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdMult 0 0.00% 5.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 5.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdShift 0 0.00% 5.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 5.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdSqrt 0 0.00% 5.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 5.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 5.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 5.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 5.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 5.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 5.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 5.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 5.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 5.12% # attempts to use FU when none available -system.cpu.iq.fu_full::MemRead 2904405 72.49% 77.61% # attempts to use FU when none available -system.cpu.iq.fu_full::MemWrite 897167 22.39% 100.00% # attempts to use FU when none available +system.cpu.iq.fu_full::IntAlu 204976 4.99% 4.99% # attempts to use FU when none available +system.cpu.iq.fu_full::IntMult 0 0.00% 4.99% # attempts to use FU when none available +system.cpu.iq.fu_full::IntDiv 0 0.00% 4.99% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatAdd 0 0.00% 4.99% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatCmp 0 0.00% 4.99% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatCvt 0 0.00% 4.99% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatMult 0 0.00% 4.99% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatDiv 0 0.00% 4.99% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatSqrt 0 0.00% 4.99% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdAdd 0 0.00% 4.99% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 4.99% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdAlu 0 0.00% 4.99% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdCmp 0 0.00% 4.99% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdCvt 0 0.00% 4.99% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdMisc 0 0.00% 4.99% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdMult 0 0.00% 4.99% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 4.99% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdShift 0 0.00% 4.99% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 4.99% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdSqrt 0 0.00% 4.99% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 4.99% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 4.99% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 4.99% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 4.99% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 4.99% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 4.99% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 4.99% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 4.99% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 4.99% # attempts to use FU when none available +system.cpu.iq.fu_full::MemRead 2983992 72.63% 77.62% # attempts to use FU when none available +system.cpu.iq.fu_full::MemWrite 919347 22.38% 100.00% # attempts to use FU when none available system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued -system.cpu.iq.FU_type_0::IntAlu 403920644 62.45% 62.45% # Type of FU issued -system.cpu.iq.FU_type_0::IntMult 6585 0.00% 62.45% # Type of FU issued +system.cpu.iq.FU_type_0::IntAlu 403923414 62.45% 62.45% # Type of FU issued +system.cpu.iq.FU_type_0::IntMult 6566 0.00% 62.45% # Type of FU issued system.cpu.iq.FU_type_0::IntDiv 0 0.00% 62.45% # Type of FU issued system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 62.45% # Type of FU issued system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 62.45% # Type of FU issued @@ -239,159 +239,159 @@ system.cpu.iq.FU_type_0::SimdFloatMisc 3 0.00% 62.45% # Ty system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 62.45% # Type of FU issued system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 62.45% # Type of FU issued system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 62.45% # Type of FU issued -system.cpu.iq.FU_type_0::MemRead 166111461 25.68% 88.13% # Type of FU issued -system.cpu.iq.FU_type_0::MemWrite 76787311 11.87% 100.00% # Type of FU issued +system.cpu.iq.FU_type_0::MemRead 166112206 25.68% 88.13% # Type of FU issued +system.cpu.iq.FU_type_0::MemWrite 76802956 11.87% 100.00% # Type of FU issued system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued -system.cpu.iq.FU_type_0::total 646826004 # Type of FU issued -system.cpu.iq.rate 1.969049 # Inst issue rate -system.cpu.iq.fu_busy_cnt 4006581 # FU busy when requested -system.cpu.iq.fu_busy_rate 0.006194 # FU busy rate (busy events/executed inst) -system.cpu.iq.int_inst_queue_reads 1626715636 # Number of integer instruction queue reads -system.cpu.iq.int_inst_queue_writes 761421594 # Number of integer instruction queue writes -system.cpu.iq.int_inst_queue_wakeup_accesses 638533475 # Number of integer instruction queue wakeup accesses +system.cpu.iq.FU_type_0::total 646845145 # Type of FU issued +system.cpu.iq.rate 1.980651 # Inst issue rate +system.cpu.iq.fu_busy_cnt 4108315 # FU busy when requested +system.cpu.iq.fu_busy_rate 0.006351 # FU busy rate (busy events/executed inst) +system.cpu.iq.int_inst_queue_reads 1625579635 # Number of integer instruction queue reads +system.cpu.iq.int_inst_queue_writes 761505232 # Number of integer instruction queue writes +system.cpu.iq.int_inst_queue_wakeup_accesses 638567907 # Number of integer instruction queue wakeup accesses system.cpu.iq.fp_inst_queue_reads 36 # Number of floating instruction queue reads system.cpu.iq.fp_inst_queue_writes 16 # Number of floating instruction queue writes system.cpu.iq.fp_inst_queue_wakeup_accesses 16 # Number of floating instruction queue wakeup accesses -system.cpu.iq.int_alu_accesses 650832565 # Number of integer alu accesses +system.cpu.iq.int_alu_accesses 650953440 # Number of integer alu accesses system.cpu.iq.fp_alu_accesses 20 # Number of floating point alu accesses -system.cpu.iew.lsq.thread0.forwLoads 30420680 # Number of loads that had data forwarded from stores +system.cpu.iew.lsq.thread0.forwLoads 30447417 # Number of loads that had data forwarded from stores system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address -system.cpu.iew.lsq.thread0.squashedLoads 23951584 # Number of loads squashed -system.cpu.iew.lsq.thread0.ignoredResponses 127945 # Number of memory responses ignored because the instruction is squashed -system.cpu.iew.lsq.thread0.memOrderViolation 11724 # Number of memory ordering violations -system.cpu.iew.lsq.thread0.squashedStores 10400307 # Number of stores squashed +system.cpu.iew.lsq.thread0.squashedLoads 23963996 # Number of loads squashed +system.cpu.iew.lsq.thread0.ignoredResponses 129674 # Number of memory responses ignored because the instruction is squashed +system.cpu.iew.lsq.thread0.memOrderViolation 11684 # Number of memory ordering violations +system.cpu.iew.lsq.thread0.squashedStores 10408650 # Number of stores squashed system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding -system.cpu.iew.lsq.thread0.rescheduledLoads 12832 # Number of loads that were rescheduled -system.cpu.iew.lsq.thread0.cacheBlocked 12549 # Number of times an access to memory failed due to the cache being blocked +system.cpu.iew.lsq.thread0.rescheduledLoads 12812 # Number of loads that were rescheduled +system.cpu.iew.lsq.thread0.cacheBlocked 13814 # Number of times an access to memory failed due to the cache being blocked system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle -system.cpu.iew.iewSquashCycles 11029130 # Number of cycles IEW is squashing -system.cpu.iew.iewBlockCycles 827373 # Number of cycles IEW is blocking -system.cpu.iew.iewUnblockCycles 62655 # Number of cycles IEW is unblocking -system.cpu.iew.iewDispatchedInsts 682042744 # Number of instructions dispatched to IQ -system.cpu.iew.iewDispSquashedInsts 662438 # Number of squashed instructions skipped by dispatch -system.cpu.iew.iewDispLoadInsts 172904405 # Number of dispatched load instructions -system.cpu.iew.iewDispStoreInsts 80621547 # Number of dispatched store instructions -system.cpu.iew.iewDispNonSpecInsts 3504 # Number of dispatched non-speculative instructions -system.cpu.iew.iewIQFullEvents 13090 # Number of times the IQ has become full, causing a stall -system.cpu.iew.iewLSQFullEvents 6258 # Number of times the LSQ has become full, causing a stall -system.cpu.iew.memOrderViolationEvents 11724 # Number of memory order violations -system.cpu.iew.predictedTakenIncorrect 1313555 # Number of branches that were predicted taken incorrectly -system.cpu.iew.predictedNotTakenIncorrect 1583724 # Number of branches that were predicted not taken incorrectly -system.cpu.iew.branchMispredicts 2897279 # Number of branch mispredicts detected at execute -system.cpu.iew.iewExecutedInsts 642671991 # Number of executed instructions -system.cpu.iew.iewExecLoadInsts 163979527 # Number of load instructions executed -system.cpu.iew.iewExecSquashedInsts 4154013 # Number of squashed instructions skipped in execute +system.cpu.iew.iewSquashCycles 11034182 # Number of cycles IEW is squashing +system.cpu.iew.iewBlockCycles 314683 # Number of cycles IEW is blocking +system.cpu.iew.iewUnblockCycles 40041 # Number of cycles IEW is unblocking +system.cpu.iew.iewDispatchedInsts 682087415 # Number of instructions dispatched to IQ +system.cpu.iew.iewDispSquashedInsts 655237 # Number of squashed instructions skipped by dispatch +system.cpu.iew.iewDispLoadInsts 172916819 # Number of dispatched load instructions +system.cpu.iew.iewDispStoreInsts 80629893 # Number of dispatched store instructions +system.cpu.iew.iewDispNonSpecInsts 3420 # Number of dispatched non-speculative instructions +system.cpu.iew.iewIQFullEvents 12514 # Number of times the IQ has become full, causing a stall +system.cpu.iew.iewLSQFullEvents 1466 # Number of times the LSQ has become full, causing a stall +system.cpu.iew.memOrderViolationEvents 11684 # Number of memory order violations +system.cpu.iew.predictedTakenIncorrect 1312850 # Number of branches that were predicted taken incorrectly +system.cpu.iew.predictedNotTakenIncorrect 1582780 # Number of branches that were predicted not taken incorrectly +system.cpu.iew.branchMispredicts 2895630 # Number of branch mispredicts detected at execute +system.cpu.iew.iewExecutedInsts 642706502 # Number of executed instructions +system.cpu.iew.iewExecLoadInsts 163991051 # Number of load instructions executed +system.cpu.iew.iewExecSquashedInsts 4138643 # Number of squashed instructions skipped in execute system.cpu.iew.exec_swp 0 # number of swp insts executed -system.cpu.iew.exec_nop 66233 # number of nop insts executed -system.cpu.iew.exec_refs 239982954 # number of memory reference insts executed -system.cpu.iew.exec_branches 74668739 # Number of branches executed -system.cpu.iew.exec_stores 76003427 # Number of stores executed -system.cpu.iew.exec_rate 1.956404 # Inst execution rate -system.cpu.iew.wb_sent 640027985 # cumulative count of insts sent to commit -system.cpu.iew.wb_count 638533491 # cumulative count of insts written-back -system.cpu.iew.wb_producers 420151811 # num instructions producing a value -system.cpu.iew.wb_consumers 654946950 # num instructions consuming a value +system.cpu.iew.exec_nop 66152 # number of nop insts executed +system.cpu.iew.exec_refs 240011876 # number of memory reference insts executed +system.cpu.iew.exec_branches 74666851 # Number of branches executed +system.cpu.iew.exec_stores 76020825 # Number of stores executed +system.cpu.iew.exec_rate 1.967979 # Inst execution rate +system.cpu.iew.wb_sent 640060409 # cumulative count of insts sent to commit +system.cpu.iew.wb_count 638567923 # cumulative count of insts written-back +system.cpu.iew.wb_producers 420584081 # num instructions producing a value +system.cpu.iew.wb_consumers 656222195 # num instructions consuming a value system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ -system.cpu.iew.wb_rate 1.943806 # insts written-back per cycle -system.cpu.iew.wb_fanout 0.641505 # average fanout of values written-back +system.cpu.iew.wb_rate 1.955306 # insts written-back per cycle +system.cpu.iew.wb_fanout 0.640917 # average fanout of values written-back system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ -system.cpu.commit.commitCommittedInsts 570052779 # The number of committed instructions -system.cpu.commit.commitCommittedOps 602360986 # The number of committed instructions -system.cpu.commit.commitSquashedInsts 79691237 # The number of squashed insts skipped by commit -system.cpu.commit.commitNonSpecStalls 2931 # The number of times commit has been forced to stall to communicate backwards -system.cpu.commit.branchMispredicts 2423863 # The number of times a branch was mispredicted -system.cpu.commit.committed_per_cycle::samples 316603964 # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::mean 1.902569 # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::stdev 2.239613 # Number of insts commited each cycle +system.cpu.commit.commitCommittedInsts 570052786 # The number of committed instructions +system.cpu.commit.commitCommittedOps 602360992 # The number of committed instructions +system.cpu.commit.commitSquashedInsts 79735934 # The number of squashed insts skipped by commit +system.cpu.commit.commitNonSpecStalls 2934 # The number of times commit has been forced to stall to communicate backwards +system.cpu.commit.branchMispredicts 2422217 # The number of times a branch was mispredicted +system.cpu.commit.committed_per_cycle::samples 315322693 # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::mean 1.910300 # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::stdev 2.242360 # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::0 92664555 29.27% 29.27% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::1 103983968 32.84% 62.11% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::2 43054287 13.60% 75.71% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::3 8920631 2.82% 78.53% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::4 25673085 8.11% 86.64% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::5 13110941 4.14% 90.78% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::6 7578873 2.39% 93.17% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::7 1154724 0.36% 93.54% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::8 20462900 6.46% 100.00% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::0 91618801 29.06% 29.06% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::1 103774162 32.91% 61.97% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::2 42992063 13.63% 75.60% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::3 8898067 2.82% 78.42% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::4 25658030 8.14% 86.56% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::5 13146506 4.17% 90.73% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::6 7589457 2.41% 93.14% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::7 1157745 0.37% 93.50% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::8 20487862 6.50% 100.00% # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::total 316603964 # Number of insts commited each cycle -system.cpu.commit.committedInsts 570052779 # Number of instructions committed -system.cpu.commit.committedOps 602360986 # Number of ops (including micro ops) committed +system.cpu.commit.committed_per_cycle::total 315322693 # Number of insts commited each cycle +system.cpu.commit.committedInsts 570052786 # Number of instructions committed +system.cpu.commit.committedOps 602360992 # Number of ops (including micro ops) committed system.cpu.commit.swp_count 0 # Number of s/w prefetches committed -system.cpu.commit.refs 219174061 # Number of memory references committed -system.cpu.commit.loads 148952821 # Number of loads committed +system.cpu.commit.refs 219174066 # Number of memory references committed +system.cpu.commit.loads 148952823 # Number of loads committed system.cpu.commit.membars 1328 # Number of memory barriers committed -system.cpu.commit.branches 70828828 # Number of branches committed +system.cpu.commit.branches 70828830 # Number of branches committed system.cpu.commit.fp_insts 16 # Number of committed floating point instructions. -system.cpu.commit.int_insts 533523547 # Number of committed integer instructions. +system.cpu.commit.int_insts 533523551 # Number of committed integer instructions. system.cpu.commit.function_calls 997573 # Number of function calls committed. -system.cpu.commit.bw_lim_events 20462900 # number cycles where commit BW limit reached +system.cpu.commit.bw_lim_events 20487862 # number cycles where commit BW limit reached system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits -system.cpu.rob.rob_reads 978192675 # The number of ROB reads -system.cpu.rob.rob_writes 1375166180 # The number of ROB writes -system.cpu.timesIdled 37006 # Number of times that the entire CPU went into an idle state and unscheduled itself -system.cpu.idleCycles 863493 # Total number of cycles that the CPU has spent unscheduled due to idling -system.cpu.committedInsts 570052728 # Number of Instructions Simulated -system.cpu.committedOps 602360935 # Number of Ops (including micro ops) Simulated -system.cpu.committedInsts_total 570052728 # Number of Instructions Simulated -system.cpu.cpi 0.576256 # CPI: Cycles Per Instruction -system.cpu.cpi_total 0.576256 # CPI: Total CPI of All Threads -system.cpu.ipc 1.735338 # IPC: Instructions Per Cycle -system.cpu.ipc_total 1.735338 # IPC: Total IPC of All Threads -system.cpu.int_regfile_reads 3210352058 # number of integer regfile reads -system.cpu.int_regfile_writes 664199500 # number of integer regfile writes +system.cpu.rob.rob_reads 976931145 # The number of ROB reads +system.cpu.rob.rob_writes 1375260810 # The number of ROB writes +system.cpu.timesIdled 9894 # Number of times that the entire CPU went into an idle state and unscheduled itself +system.cpu.idleCycles 225135 # Total number of cycles that the CPU has spent unscheduled due to idling +system.cpu.committedInsts 570052735 # Number of Instructions Simulated +system.cpu.committedOps 602360941 # Number of Ops (including micro ops) Simulated +system.cpu.committedInsts_total 570052735 # Number of Instructions Simulated +system.cpu.cpi 0.572898 # CPI: Cycles Per Instruction +system.cpu.cpi_total 0.572898 # CPI: Total CPI of All Threads +system.cpu.ipc 1.745512 # IPC: Instructions Per Cycle +system.cpu.ipc_total 1.745512 # IPC: Total IPC of All Threads +system.cpu.int_regfile_reads 3210543463 # number of integer regfile reads +system.cpu.int_regfile_writes 664223214 # number of integer regfile writes system.cpu.fp_regfile_reads 16 # number of floating regfile reads -system.cpu.misc_regfile_reads 905055598 # number of misc regfile reads -system.cpu.misc_regfile_writes 3110 # number of misc regfile writes -system.cpu.icache.replacements 66 # number of replacements -system.cpu.icache.tagsinuse 704.852693 # Cycle average of tags in use -system.cpu.icache.total_refs 67494169 # Total number of references to valid blocks. -system.cpu.icache.sampled_refs 836 # Sample count of references to valid blocks. -system.cpu.icache.avg_refs 80734.651914 # Average number of references to valid blocks. +system.cpu.misc_regfile_reads 905101471 # number of misc regfile reads +system.cpu.misc_regfile_writes 3116 # number of misc regfile writes +system.cpu.icache.replacements 67 # number of replacements +system.cpu.icache.tagsinuse 689.277263 # Cycle average of tags in use +system.cpu.icache.total_refs 67498009 # Total number of references to valid blocks. +system.cpu.icache.sampled_refs 823 # Sample count of references to valid blocks. +system.cpu.icache.avg_refs 82014.591738 # Average number of references to valid blocks. system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit. -system.cpu.icache.occ_blocks::cpu.inst 704.852693 # Average occupied blocks per requestor -system.cpu.icache.occ_percent::cpu.inst 0.344166 # Average percentage of cache occupancy -system.cpu.icache.occ_percent::total 0.344166 # Average percentage of cache occupancy -system.cpu.icache.ReadReq_hits::cpu.inst 67494169 # number of ReadReq hits -system.cpu.icache.ReadReq_hits::total 67494169 # number of ReadReq hits -system.cpu.icache.demand_hits::cpu.inst 67494169 # number of demand (read+write) hits -system.cpu.icache.demand_hits::total 67494169 # number of demand (read+write) hits -system.cpu.icache.overall_hits::cpu.inst 67494169 # number of overall hits -system.cpu.icache.overall_hits::total 67494169 # number of overall hits -system.cpu.icache.ReadReq_misses::cpu.inst 1149 # number of ReadReq misses -system.cpu.icache.ReadReq_misses::total 1149 # number of ReadReq misses -system.cpu.icache.demand_misses::cpu.inst 1149 # number of demand (read+write) misses -system.cpu.icache.demand_misses::total 1149 # number of demand (read+write) misses -system.cpu.icache.overall_misses::cpu.inst 1149 # number of overall misses -system.cpu.icache.overall_misses::total 1149 # number of overall misses -system.cpu.icache.ReadReq_miss_latency::cpu.inst 39292000 # number of ReadReq miss cycles -system.cpu.icache.ReadReq_miss_latency::total 39292000 # number of ReadReq miss cycles -system.cpu.icache.demand_miss_latency::cpu.inst 39292000 # number of demand (read+write) miss cycles -system.cpu.icache.demand_miss_latency::total 39292000 # number of demand (read+write) miss cycles -system.cpu.icache.overall_miss_latency::cpu.inst 39292000 # number of overall miss cycles -system.cpu.icache.overall_miss_latency::total 39292000 # number of overall miss cycles -system.cpu.icache.ReadReq_accesses::cpu.inst 67495318 # number of ReadReq accesses(hits+misses) -system.cpu.icache.ReadReq_accesses::total 67495318 # number of ReadReq accesses(hits+misses) -system.cpu.icache.demand_accesses::cpu.inst 67495318 # number of demand (read+write) accesses -system.cpu.icache.demand_accesses::total 67495318 # number of demand (read+write) accesses -system.cpu.icache.overall_accesses::cpu.inst 67495318 # number of overall (read+write) accesses -system.cpu.icache.overall_accesses::total 67495318 # number of overall (read+write) accesses -system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000017 # miss rate for ReadReq accesses -system.cpu.icache.ReadReq_miss_rate::total 0.000017 # miss rate for ReadReq accesses -system.cpu.icache.demand_miss_rate::cpu.inst 0.000017 # miss rate for demand accesses -system.cpu.icache.demand_miss_rate::total 0.000017 # miss rate for demand accesses -system.cpu.icache.overall_miss_rate::cpu.inst 0.000017 # miss rate for overall accesses -system.cpu.icache.overall_miss_rate::total 0.000017 # miss rate for overall accesses -system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 34196.692776 # average ReadReq miss latency -system.cpu.icache.ReadReq_avg_miss_latency::total 34196.692776 # average ReadReq miss latency -system.cpu.icache.demand_avg_miss_latency::cpu.inst 34196.692776 # average overall miss latency -system.cpu.icache.demand_avg_miss_latency::total 34196.692776 # average overall miss latency -system.cpu.icache.overall_avg_miss_latency::cpu.inst 34196.692776 # average overall miss latency -system.cpu.icache.overall_avg_miss_latency::total 34196.692776 # average overall miss latency +system.cpu.icache.occ_blocks::cpu.inst 689.277263 # Average occupied blocks per requestor +system.cpu.icache.occ_percent::cpu.inst 0.336561 # Average percentage of cache occupancy +system.cpu.icache.occ_percent::total 0.336561 # Average percentage of cache occupancy +system.cpu.icache.ReadReq_hits::cpu.inst 67498009 # number of ReadReq hits +system.cpu.icache.ReadReq_hits::total 67498009 # number of ReadReq hits +system.cpu.icache.demand_hits::cpu.inst 67498009 # number of demand (read+write) hits +system.cpu.icache.demand_hits::total 67498009 # number of demand (read+write) hits +system.cpu.icache.overall_hits::cpu.inst 67498009 # number of overall hits +system.cpu.icache.overall_hits::total 67498009 # number of overall hits +system.cpu.icache.ReadReq_misses::cpu.inst 1099 # number of ReadReq misses +system.cpu.icache.ReadReq_misses::total 1099 # number of ReadReq misses +system.cpu.icache.demand_misses::cpu.inst 1099 # number of demand (read+write) misses +system.cpu.icache.demand_misses::total 1099 # number of demand (read+write) misses +system.cpu.icache.overall_misses::cpu.inst 1099 # number of overall misses +system.cpu.icache.overall_misses::total 1099 # number of overall misses +system.cpu.icache.ReadReq_miss_latency::cpu.inst 36702500 # number of ReadReq miss cycles +system.cpu.icache.ReadReq_miss_latency::total 36702500 # number of ReadReq miss cycles +system.cpu.icache.demand_miss_latency::cpu.inst 36702500 # number of demand (read+write) miss cycles +system.cpu.icache.demand_miss_latency::total 36702500 # number of demand (read+write) miss cycles +system.cpu.icache.overall_miss_latency::cpu.inst 36702500 # number of overall miss cycles +system.cpu.icache.overall_miss_latency::total 36702500 # number of overall miss cycles +system.cpu.icache.ReadReq_accesses::cpu.inst 67499108 # number of ReadReq accesses(hits+misses) +system.cpu.icache.ReadReq_accesses::total 67499108 # number of ReadReq accesses(hits+misses) +system.cpu.icache.demand_accesses::cpu.inst 67499108 # number of demand (read+write) accesses +system.cpu.icache.demand_accesses::total 67499108 # number of demand (read+write) accesses +system.cpu.icache.overall_accesses::cpu.inst 67499108 # number of overall (read+write) accesses +system.cpu.icache.overall_accesses::total 67499108 # number of overall (read+write) accesses +system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000016 # miss rate for ReadReq accesses +system.cpu.icache.ReadReq_miss_rate::total 0.000016 # miss rate for ReadReq accesses +system.cpu.icache.demand_miss_rate::cpu.inst 0.000016 # miss rate for demand accesses +system.cpu.icache.demand_miss_rate::total 0.000016 # miss rate for demand accesses +system.cpu.icache.overall_miss_rate::cpu.inst 0.000016 # miss rate for overall accesses +system.cpu.icache.overall_miss_rate::total 0.000016 # miss rate for overall accesses +system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 33396.269336 # average ReadReq miss latency +system.cpu.icache.ReadReq_avg_miss_latency::total 33396.269336 # average ReadReq miss latency +system.cpu.icache.demand_avg_miss_latency::cpu.inst 33396.269336 # average overall miss latency +system.cpu.icache.demand_avg_miss_latency::total 33396.269336 # average overall miss latency +system.cpu.icache.overall_avg_miss_latency::cpu.inst 33396.269336 # average overall miss latency +system.cpu.icache.overall_avg_miss_latency::total 33396.269336 # average overall miss latency system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked @@ -400,146 +400,146 @@ system.cpu.icache.avg_blocked_cycles::no_mshrs nan system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.cpu.icache.fast_writes 0 # number of fast writes performed system.cpu.icache.cache_copies 0 # number of cache copies performed -system.cpu.icache.ReadReq_mshr_hits::cpu.inst 310 # number of ReadReq MSHR hits -system.cpu.icache.ReadReq_mshr_hits::total 310 # number of ReadReq MSHR hits -system.cpu.icache.demand_mshr_hits::cpu.inst 310 # number of demand (read+write) MSHR hits -system.cpu.icache.demand_mshr_hits::total 310 # number of demand (read+write) MSHR hits -system.cpu.icache.overall_mshr_hits::cpu.inst 310 # number of overall MSHR hits -system.cpu.icache.overall_mshr_hits::total 310 # number of overall MSHR hits -system.cpu.icache.ReadReq_mshr_misses::cpu.inst 839 # number of ReadReq MSHR misses -system.cpu.icache.ReadReq_mshr_misses::total 839 # number of ReadReq MSHR misses -system.cpu.icache.demand_mshr_misses::cpu.inst 839 # number of demand (read+write) MSHR misses -system.cpu.icache.demand_mshr_misses::total 839 # number of demand (read+write) MSHR misses -system.cpu.icache.overall_mshr_misses::cpu.inst 839 # number of overall MSHR misses -system.cpu.icache.overall_mshr_misses::total 839 # number of overall MSHR misses -system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 28616000 # number of ReadReq MSHR miss cycles -system.cpu.icache.ReadReq_mshr_miss_latency::total 28616000 # number of ReadReq MSHR miss cycles -system.cpu.icache.demand_mshr_miss_latency::cpu.inst 28616000 # number of demand (read+write) MSHR miss cycles -system.cpu.icache.demand_mshr_miss_latency::total 28616000 # number of demand (read+write) MSHR miss cycles -system.cpu.icache.overall_mshr_miss_latency::cpu.inst 28616000 # number of overall MSHR miss cycles -system.cpu.icache.overall_mshr_miss_latency::total 28616000 # number of overall MSHR miss cycles +system.cpu.icache.ReadReq_mshr_hits::cpu.inst 276 # number of ReadReq MSHR hits +system.cpu.icache.ReadReq_mshr_hits::total 276 # number of ReadReq MSHR hits +system.cpu.icache.demand_mshr_hits::cpu.inst 276 # number of demand (read+write) MSHR hits +system.cpu.icache.demand_mshr_hits::total 276 # number of demand (read+write) MSHR hits +system.cpu.icache.overall_mshr_hits::cpu.inst 276 # number of overall MSHR hits +system.cpu.icache.overall_mshr_hits::total 276 # number of overall MSHR hits +system.cpu.icache.ReadReq_mshr_misses::cpu.inst 823 # number of ReadReq MSHR misses +system.cpu.icache.ReadReq_mshr_misses::total 823 # number of ReadReq MSHR misses +system.cpu.icache.demand_mshr_misses::cpu.inst 823 # number of demand (read+write) MSHR misses +system.cpu.icache.demand_mshr_misses::total 823 # number of demand (read+write) MSHR misses +system.cpu.icache.overall_mshr_misses::cpu.inst 823 # number of overall MSHR misses +system.cpu.icache.overall_mshr_misses::total 823 # number of overall MSHR misses +system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 26927500 # number of ReadReq MSHR miss cycles +system.cpu.icache.ReadReq_mshr_miss_latency::total 26927500 # number of ReadReq MSHR miss cycles +system.cpu.icache.demand_mshr_miss_latency::cpu.inst 26927500 # number of demand (read+write) MSHR miss cycles +system.cpu.icache.demand_mshr_miss_latency::total 26927500 # number of demand (read+write) MSHR miss cycles +system.cpu.icache.overall_mshr_miss_latency::cpu.inst 26927500 # number of overall MSHR miss cycles +system.cpu.icache.overall_mshr_miss_latency::total 26927500 # number of overall MSHR miss cycles system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000012 # mshr miss rate for ReadReq accesses system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000012 # mshr miss rate for ReadReq accesses system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000012 # mshr miss rate for demand accesses system.cpu.icache.demand_mshr_miss_rate::total 0.000012 # mshr miss rate for demand accesses system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000012 # mshr miss rate for overall accesses system.cpu.icache.overall_mshr_miss_rate::total 0.000012 # mshr miss rate for overall accesses -system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 34107.270560 # average ReadReq mshr miss latency -system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 34107.270560 # average ReadReq mshr miss latency -system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 34107.270560 # average overall mshr miss latency -system.cpu.icache.demand_avg_mshr_miss_latency::total 34107.270560 # average overall mshr miss latency -system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 34107.270560 # average overall mshr miss latency -system.cpu.icache.overall_avg_mshr_miss_latency::total 34107.270560 # average overall mshr miss latency +system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 32718.712029 # average ReadReq mshr miss latency +system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 32718.712029 # average ReadReq mshr miss latency +system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 32718.712029 # average overall mshr miss latency +system.cpu.icache.demand_avg_mshr_miss_latency::total 32718.712029 # average overall mshr miss latency +system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 32718.712029 # average overall mshr miss latency +system.cpu.icache.overall_avg_mshr_miss_latency::total 32718.712029 # average overall mshr miss latency system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu.dcache.replacements 440506 # number of replacements -system.cpu.dcache.tagsinuse 4094.673413 # Cycle average of tags in use -system.cpu.dcache.total_refs 199917627 # Total number of references to valid blocks. -system.cpu.dcache.sampled_refs 444602 # Sample count of references to valid blocks. -system.cpu.dcache.avg_refs 449.655258 # Average number of references to valid blocks. -system.cpu.dcache.warmup_cycle 87177000 # Cycle when the warmup percentage was hit. -system.cpu.dcache.occ_blocks::cpu.data 4094.673413 # Average occupied blocks per requestor -system.cpu.dcache.occ_percent::cpu.data 0.999676 # Average percentage of cache occupancy -system.cpu.dcache.occ_percent::total 0.999676 # Average percentage of cache occupancy -system.cpu.dcache.ReadReq_hits::cpu.data 132064751 # number of ReadReq hits -system.cpu.dcache.ReadReq_hits::total 132064751 # number of ReadReq hits -system.cpu.dcache.WriteReq_hits::cpu.data 67849620 # number of WriteReq hits -system.cpu.dcache.WriteReq_hits::total 67849620 # number of WriteReq hits -system.cpu.dcache.LoadLockedReq_hits::cpu.data 1690 # number of LoadLockedReq hits -system.cpu.dcache.LoadLockedReq_hits::total 1690 # number of LoadLockedReq hits -system.cpu.dcache.StoreCondReq_hits::cpu.data 1554 # number of StoreCondReq hits -system.cpu.dcache.StoreCondReq_hits::total 1554 # number of StoreCondReq hits -system.cpu.dcache.demand_hits::cpu.data 199914371 # number of demand (read+write) hits -system.cpu.dcache.demand_hits::total 199914371 # number of demand (read+write) hits -system.cpu.dcache.overall_hits::cpu.data 199914371 # number of overall hits -system.cpu.dcache.overall_hits::total 199914371 # number of overall hits -system.cpu.dcache.ReadReq_misses::cpu.data 249324 # number of ReadReq misses -system.cpu.dcache.ReadReq_misses::total 249324 # number of ReadReq misses -system.cpu.dcache.WriteReq_misses::cpu.data 1567911 # number of WriteReq misses -system.cpu.dcache.WriteReq_misses::total 1567911 # number of WriteReq misses -system.cpu.dcache.LoadLockedReq_misses::cpu.data 16 # number of LoadLockedReq misses -system.cpu.dcache.LoadLockedReq_misses::total 16 # number of LoadLockedReq misses -system.cpu.dcache.demand_misses::cpu.data 1817235 # number of demand (read+write) misses -system.cpu.dcache.demand_misses::total 1817235 # number of demand (read+write) misses -system.cpu.dcache.overall_misses::cpu.data 1817235 # number of overall misses -system.cpu.dcache.overall_misses::total 1817235 # number of overall misses -system.cpu.dcache.ReadReq_miss_latency::cpu.data 3293272500 # number of ReadReq miss cycles -system.cpu.dcache.ReadReq_miss_latency::total 3293272500 # number of ReadReq miss cycles -system.cpu.dcache.WriteReq_miss_latency::cpu.data 27061002013 # number of WriteReq miss cycles -system.cpu.dcache.WriteReq_miss_latency::total 27061002013 # number of WriteReq miss cycles -system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 203000 # number of LoadLockedReq miss cycles -system.cpu.dcache.LoadLockedReq_miss_latency::total 203000 # number of LoadLockedReq miss cycles -system.cpu.dcache.demand_miss_latency::cpu.data 30354274513 # number of demand (read+write) miss cycles -system.cpu.dcache.demand_miss_latency::total 30354274513 # number of demand (read+write) miss cycles -system.cpu.dcache.overall_miss_latency::cpu.data 30354274513 # number of overall miss cycles -system.cpu.dcache.overall_miss_latency::total 30354274513 # number of overall miss cycles -system.cpu.dcache.ReadReq_accesses::cpu.data 132314075 # number of ReadReq accesses(hits+misses) -system.cpu.dcache.ReadReq_accesses::total 132314075 # number of ReadReq accesses(hits+misses) +system.cpu.dcache.replacements 440493 # number of replacements +system.cpu.dcache.tagsinuse 4094.665054 # Cycle average of tags in use +system.cpu.dcache.total_refs 200200644 # Total number of references to valid blocks. +system.cpu.dcache.sampled_refs 444589 # Sample count of references to valid blocks. +system.cpu.dcache.avg_refs 450.304987 # Average number of references to valid blocks. +system.cpu.dcache.warmup_cycle 87327000 # Cycle when the warmup percentage was hit. +system.cpu.dcache.occ_blocks::cpu.data 4094.665054 # Average occupied blocks per requestor +system.cpu.dcache.occ_percent::cpu.data 0.999674 # Average percentage of cache occupancy +system.cpu.dcache.occ_percent::total 0.999674 # Average percentage of cache occupancy +system.cpu.dcache.ReadReq_hits::cpu.data 132070479 # number of ReadReq hits +system.cpu.dcache.ReadReq_hits::total 132070479 # number of ReadReq hits +system.cpu.dcache.WriteReq_hits::cpu.data 68126925 # number of WriteReq hits +system.cpu.dcache.WriteReq_hits::total 68126925 # number of WriteReq hits +system.cpu.dcache.LoadLockedReq_hits::cpu.data 1683 # number of LoadLockedReq hits +system.cpu.dcache.LoadLockedReq_hits::total 1683 # number of LoadLockedReq hits +system.cpu.dcache.StoreCondReq_hits::cpu.data 1557 # number of StoreCondReq hits +system.cpu.dcache.StoreCondReq_hits::total 1557 # number of StoreCondReq hits +system.cpu.dcache.demand_hits::cpu.data 200197404 # number of demand (read+write) hits +system.cpu.dcache.demand_hits::total 200197404 # number of demand (read+write) hits +system.cpu.dcache.overall_hits::cpu.data 200197404 # number of overall hits +system.cpu.dcache.overall_hits::total 200197404 # number of overall hits +system.cpu.dcache.ReadReq_misses::cpu.data 228400 # number of ReadReq misses +system.cpu.dcache.ReadReq_misses::total 228400 # number of ReadReq misses +system.cpu.dcache.WriteReq_misses::cpu.data 1290606 # number of WriteReq misses +system.cpu.dcache.WriteReq_misses::total 1290606 # number of WriteReq misses +system.cpu.dcache.LoadLockedReq_misses::cpu.data 22 # number of LoadLockedReq misses +system.cpu.dcache.LoadLockedReq_misses::total 22 # number of LoadLockedReq misses +system.cpu.dcache.demand_misses::cpu.data 1519006 # number of demand (read+write) misses +system.cpu.dcache.demand_misses::total 1519006 # number of demand (read+write) misses +system.cpu.dcache.overall_misses::cpu.data 1519006 # number of overall misses +system.cpu.dcache.overall_misses::total 1519006 # number of overall misses +system.cpu.dcache.ReadReq_miss_latency::cpu.data 1639819000 # number of ReadReq miss cycles +system.cpu.dcache.ReadReq_miss_latency::total 1639819000 # number of ReadReq miss cycles +system.cpu.dcache.WriteReq_miss_latency::cpu.data 12328996350 # number of WriteReq miss cycles +system.cpu.dcache.WriteReq_miss_latency::total 12328996350 # number of WriteReq miss cycles +system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 168000 # number of LoadLockedReq miss cycles +system.cpu.dcache.LoadLockedReq_miss_latency::total 168000 # number of LoadLockedReq miss cycles +system.cpu.dcache.demand_miss_latency::cpu.data 13968815350 # number of demand (read+write) miss cycles +system.cpu.dcache.demand_miss_latency::total 13968815350 # number of demand (read+write) miss cycles +system.cpu.dcache.overall_miss_latency::cpu.data 13968815350 # number of overall miss cycles +system.cpu.dcache.overall_miss_latency::total 13968815350 # number of overall miss cycles +system.cpu.dcache.ReadReq_accesses::cpu.data 132298879 # number of ReadReq accesses(hits+misses) +system.cpu.dcache.ReadReq_accesses::total 132298879 # number of ReadReq accesses(hits+misses) system.cpu.dcache.WriteReq_accesses::cpu.data 69417531 # number of WriteReq accesses(hits+misses) system.cpu.dcache.WriteReq_accesses::total 69417531 # number of WriteReq accesses(hits+misses) -system.cpu.dcache.LoadLockedReq_accesses::cpu.data 1706 # number of LoadLockedReq accesses(hits+misses) -system.cpu.dcache.LoadLockedReq_accesses::total 1706 # number of LoadLockedReq accesses(hits+misses) -system.cpu.dcache.StoreCondReq_accesses::cpu.data 1554 # number of StoreCondReq accesses(hits+misses) -system.cpu.dcache.StoreCondReq_accesses::total 1554 # number of StoreCondReq accesses(hits+misses) -system.cpu.dcache.demand_accesses::cpu.data 201731606 # number of demand (read+write) accesses -system.cpu.dcache.demand_accesses::total 201731606 # number of demand (read+write) accesses -system.cpu.dcache.overall_accesses::cpu.data 201731606 # number of overall (read+write) accesses -system.cpu.dcache.overall_accesses::total 201731606 # number of overall (read+write) accesses -system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.001884 # miss rate for ReadReq accesses -system.cpu.dcache.ReadReq_miss_rate::total 0.001884 # miss rate for ReadReq accesses -system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.022587 # miss rate for WriteReq accesses -system.cpu.dcache.WriteReq_miss_rate::total 0.022587 # miss rate for WriteReq accesses -system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.009379 # miss rate for LoadLockedReq accesses -system.cpu.dcache.LoadLockedReq_miss_rate::total 0.009379 # miss rate for LoadLockedReq accesses -system.cpu.dcache.demand_miss_rate::cpu.data 0.009008 # miss rate for demand accesses -system.cpu.dcache.demand_miss_rate::total 0.009008 # miss rate for demand accesses -system.cpu.dcache.overall_miss_rate::cpu.data 0.009008 # miss rate for overall accesses -system.cpu.dcache.overall_miss_rate::total 0.009008 # miss rate for overall accesses -system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 13208.806613 # average ReadReq miss latency -system.cpu.dcache.ReadReq_avg_miss_latency::total 13208.806613 # average ReadReq miss latency -system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 17259.271740 # average WriteReq miss latency -system.cpu.dcache.WriteReq_avg_miss_latency::total 17259.271740 # average WriteReq miss latency -system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 12687.500000 # average LoadLockedReq miss latency -system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 12687.500000 # average LoadLockedReq miss latency -system.cpu.dcache.demand_avg_miss_latency::cpu.data 16703.549355 # average overall miss latency -system.cpu.dcache.demand_avg_miss_latency::total 16703.549355 # average overall miss latency -system.cpu.dcache.overall_avg_miss_latency::cpu.data 16703.549355 # average overall miss latency -system.cpu.dcache.overall_avg_miss_latency::total 16703.549355 # average overall miss latency -system.cpu.dcache.blocked_cycles::no_mshrs 9569014 # number of cycles access was blocked +system.cpu.dcache.LoadLockedReq_accesses::cpu.data 1705 # number of LoadLockedReq accesses(hits+misses) +system.cpu.dcache.LoadLockedReq_accesses::total 1705 # number of LoadLockedReq accesses(hits+misses) +system.cpu.dcache.StoreCondReq_accesses::cpu.data 1557 # number of StoreCondReq accesses(hits+misses) +system.cpu.dcache.StoreCondReq_accesses::total 1557 # number of StoreCondReq accesses(hits+misses) +system.cpu.dcache.demand_accesses::cpu.data 201716410 # number of demand (read+write) accesses +system.cpu.dcache.demand_accesses::total 201716410 # number of demand (read+write) accesses +system.cpu.dcache.overall_accesses::cpu.data 201716410 # number of overall (read+write) accesses +system.cpu.dcache.overall_accesses::total 201716410 # number of overall (read+write) accesses +system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.001726 # miss rate for ReadReq accesses +system.cpu.dcache.ReadReq_miss_rate::total 0.001726 # miss rate for ReadReq accesses +system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.018592 # miss rate for WriteReq accesses +system.cpu.dcache.WriteReq_miss_rate::total 0.018592 # miss rate for WriteReq accesses +system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.012903 # miss rate for LoadLockedReq accesses +system.cpu.dcache.LoadLockedReq_miss_rate::total 0.012903 # miss rate for LoadLockedReq accesses +system.cpu.dcache.demand_miss_rate::cpu.data 0.007530 # miss rate for demand accesses +system.cpu.dcache.demand_miss_rate::total 0.007530 # miss rate for demand accesses +system.cpu.dcache.overall_miss_rate::cpu.data 0.007530 # miss rate for overall accesses +system.cpu.dcache.overall_miss_rate::total 0.007530 # miss rate for overall accesses +system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 7179.592820 # average ReadReq miss latency +system.cpu.dcache.ReadReq_avg_miss_latency::total 7179.592820 # average ReadReq miss latency +system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 9552.873883 # average WriteReq miss latency +system.cpu.dcache.WriteReq_avg_miss_latency::total 9552.873883 # average WriteReq miss latency +system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 7636.363636 # average LoadLockedReq miss latency +system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 7636.363636 # average LoadLockedReq miss latency +system.cpu.dcache.demand_avg_miss_latency::cpu.data 9196.023814 # average overall miss latency +system.cpu.dcache.demand_avg_miss_latency::total 9196.023814 # average overall miss latency +system.cpu.dcache.overall_avg_miss_latency::cpu.data 9196.023814 # average overall miss latency +system.cpu.dcache.overall_avg_miss_latency::total 9196.023814 # average overall miss latency +system.cpu.dcache.blocked_cycles::no_mshrs 9916851 # number of cycles access was blocked system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked -system.cpu.dcache.blocked::no_mshrs 2180 # number of cycles access was blocked +system.cpu.dcache.blocked::no_mshrs 2339 # number of cycles access was blocked system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked -system.cpu.dcache.avg_blocked_cycles::no_mshrs 4389.455963 # average number of cycles each access was blocked +system.cpu.dcache.avg_blocked_cycles::no_mshrs 4239.782386 # average number of cycles each access was blocked system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.cpu.dcache.fast_writes 0 # number of fast writes performed system.cpu.dcache.cache_copies 0 # number of cache copies performed -system.cpu.dcache.writebacks::writebacks 394908 # number of writebacks -system.cpu.dcache.writebacks::total 394908 # number of writebacks -system.cpu.dcache.ReadReq_mshr_hits::cpu.data 51828 # number of ReadReq MSHR hits -system.cpu.dcache.ReadReq_mshr_hits::total 51828 # number of ReadReq MSHR hits -system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1320801 # number of WriteReq MSHR hits -system.cpu.dcache.WriteReq_mshr_hits::total 1320801 # number of WriteReq MSHR hits -system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 16 # number of LoadLockedReq MSHR hits -system.cpu.dcache.LoadLockedReq_mshr_hits::total 16 # number of LoadLockedReq MSHR hits -system.cpu.dcache.demand_mshr_hits::cpu.data 1372629 # number of demand (read+write) MSHR hits -system.cpu.dcache.demand_mshr_hits::total 1372629 # number of demand (read+write) MSHR hits -system.cpu.dcache.overall_mshr_hits::cpu.data 1372629 # number of overall MSHR hits -system.cpu.dcache.overall_mshr_hits::total 1372629 # number of overall MSHR hits -system.cpu.dcache.ReadReq_mshr_misses::cpu.data 197496 # number of ReadReq MSHR misses -system.cpu.dcache.ReadReq_mshr_misses::total 197496 # number of ReadReq MSHR misses -system.cpu.dcache.WriteReq_mshr_misses::cpu.data 247110 # number of WriteReq MSHR misses -system.cpu.dcache.WriteReq_mshr_misses::total 247110 # number of WriteReq MSHR misses -system.cpu.dcache.demand_mshr_misses::cpu.data 444606 # number of demand (read+write) MSHR misses -system.cpu.dcache.demand_mshr_misses::total 444606 # number of demand (read+write) MSHR misses -system.cpu.dcache.overall_mshr_misses::cpu.data 444606 # number of overall MSHR misses -system.cpu.dcache.overall_mshr_misses::total 444606 # number of overall MSHR misses -system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 1630743000 # number of ReadReq MSHR miss cycles -system.cpu.dcache.ReadReq_mshr_miss_latency::total 1630743000 # number of ReadReq MSHR miss cycles -system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 2541828513 # number of WriteReq MSHR miss cycles -system.cpu.dcache.WriteReq_mshr_miss_latency::total 2541828513 # number of WriteReq MSHR miss cycles -system.cpu.dcache.demand_mshr_miss_latency::cpu.data 4172571513 # number of demand (read+write) MSHR miss cycles -system.cpu.dcache.demand_mshr_miss_latency::total 4172571513 # number of demand (read+write) MSHR miss cycles -system.cpu.dcache.overall_mshr_miss_latency::cpu.data 4172571513 # number of overall MSHR miss cycles -system.cpu.dcache.overall_mshr_miss_latency::total 4172571513 # number of overall MSHR miss cycles +system.cpu.dcache.writebacks::writebacks 421148 # number of writebacks +system.cpu.dcache.writebacks::total 421148 # number of writebacks +system.cpu.dcache.ReadReq_mshr_hits::cpu.data 30933 # number of ReadReq MSHR hits +system.cpu.dcache.ReadReq_mshr_hits::total 30933 # number of ReadReq MSHR hits +system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1043483 # number of WriteReq MSHR hits +system.cpu.dcache.WriteReq_mshr_hits::total 1043483 # number of WriteReq MSHR hits +system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 22 # number of LoadLockedReq MSHR hits +system.cpu.dcache.LoadLockedReq_mshr_hits::total 22 # number of LoadLockedReq MSHR hits +system.cpu.dcache.demand_mshr_hits::cpu.data 1074416 # number of demand (read+write) MSHR hits +system.cpu.dcache.demand_mshr_hits::total 1074416 # number of demand (read+write) MSHR hits +system.cpu.dcache.overall_mshr_hits::cpu.data 1074416 # number of overall MSHR hits +system.cpu.dcache.overall_mshr_hits::total 1074416 # number of overall MSHR hits +system.cpu.dcache.ReadReq_mshr_misses::cpu.data 197467 # number of ReadReq MSHR misses +system.cpu.dcache.ReadReq_mshr_misses::total 197467 # number of ReadReq MSHR misses +system.cpu.dcache.WriteReq_mshr_misses::cpu.data 247123 # number of WriteReq MSHR misses +system.cpu.dcache.WriteReq_mshr_misses::total 247123 # number of WriteReq MSHR misses +system.cpu.dcache.demand_mshr_misses::cpu.data 444590 # number of demand (read+write) MSHR misses +system.cpu.dcache.demand_mshr_misses::total 444590 # number of demand (read+write) MSHR misses +system.cpu.dcache.overall_mshr_misses::cpu.data 444590 # number of overall MSHR misses +system.cpu.dcache.overall_mshr_misses::total 444590 # number of overall MSHR misses +system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 754200000 # number of ReadReq MSHR miss cycles +system.cpu.dcache.ReadReq_mshr_miss_latency::total 754200000 # number of ReadReq MSHR miss cycles +system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 1366160851 # number of WriteReq MSHR miss cycles +system.cpu.dcache.WriteReq_mshr_miss_latency::total 1366160851 # number of WriteReq MSHR miss cycles +system.cpu.dcache.demand_mshr_miss_latency::cpu.data 2120360851 # number of demand (read+write) MSHR miss cycles +system.cpu.dcache.demand_mshr_miss_latency::total 2120360851 # number of demand (read+write) MSHR miss cycles +system.cpu.dcache.overall_mshr_miss_latency::cpu.data 2120360851 # number of overall MSHR miss cycles +system.cpu.dcache.overall_mshr_miss_latency::total 2120360851 # number of overall MSHR miss cycles system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.001493 # mshr miss rate for ReadReq accesses system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.001493 # mshr miss rate for ReadReq accesses system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.003560 # mshr miss rate for WriteReq accesses @@ -548,177 +548,161 @@ system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.002204 system.cpu.dcache.demand_mshr_miss_rate::total 0.002204 # mshr miss rate for demand accesses system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.002204 # mshr miss rate for overall accesses system.cpu.dcache.overall_mshr_miss_rate::total 0.002204 # mshr miss rate for overall accesses -system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 8257.093815 # average ReadReq mshr miss latency -system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 8257.093815 # average ReadReq mshr miss latency -system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 10286.222787 # average WriteReq mshr miss latency -system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 10286.222787 # average WriteReq mshr miss latency -system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 9384.874502 # average overall mshr miss latency -system.cpu.dcache.demand_avg_mshr_miss_latency::total 9384.874502 # average overall mshr miss latency -system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 9384.874502 # average overall mshr miss latency -system.cpu.dcache.overall_avg_mshr_miss_latency::total 9384.874502 # average overall mshr miss latency +system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 3819.372351 # average ReadReq mshr miss latency +system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 3819.372351 # average ReadReq mshr miss latency +system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 5528.262651 # average WriteReq mshr miss latency +system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 5528.262651 # average WriteReq mshr miss latency +system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 4769.249985 # average overall mshr miss latency +system.cpu.dcache.demand_avg_mshr_miss_latency::total 4769.249985 # average overall mshr miss latency +system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 4769.249985 # average overall mshr miss latency +system.cpu.dcache.overall_avg_mshr_miss_latency::total 4769.249985 # average overall mshr miss latency system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu.l2cache.replacements 73212 # number of replacements -system.cpu.l2cache.tagsinuse 17814.608666 # Cycle average of tags in use -system.cpu.l2cache.total_refs 421435 # Total number of references to valid blocks. -system.cpu.l2cache.sampled_refs 88732 # Sample count of references to valid blocks. -system.cpu.l2cache.avg_refs 4.749527 # Average number of references to valid blocks. +system.cpu.l2cache.replacements 4232 # number of replacements +system.cpu.l2cache.tagsinuse 21916.989023 # Cycle average of tags in use +system.cpu.l2cache.total_refs 505361 # Total number of references to valid blocks. +system.cpu.l2cache.sampled_refs 25263 # Sample count of references to valid blocks. +system.cpu.l2cache.avg_refs 20.003998 # Average number of references to valid blocks. system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit. -system.cpu.l2cache.occ_blocks::writebacks 15925.956754 # Average occupied blocks per requestor -system.cpu.l2cache.occ_blocks::cpu.inst 38.298458 # Average occupied blocks per requestor -system.cpu.l2cache.occ_blocks::cpu.data 1850.353454 # Average occupied blocks per requestor -system.cpu.l2cache.occ_percent::writebacks 0.486022 # Average percentage of cache occupancy -system.cpu.l2cache.occ_percent::cpu.inst 0.001169 # Average percentage of cache occupancy -system.cpu.l2cache.occ_percent::cpu.data 0.056468 # Average percentage of cache occupancy -system.cpu.l2cache.occ_percent::total 0.543659 # Average percentage of cache occupancy -system.cpu.l2cache.ReadReq_hits::cpu.inst 36 # number of ReadReq hits -system.cpu.l2cache.ReadReq_hits::cpu.data 165185 # number of ReadReq hits -system.cpu.l2cache.ReadReq_hits::total 165221 # number of ReadReq hits -system.cpu.l2cache.Writeback_hits::writebacks 394908 # number of Writeback hits -system.cpu.l2cache.Writeback_hits::total 394908 # number of Writeback hits -system.cpu.l2cache.UpgradeReq_hits::cpu.data 2 # number of UpgradeReq hits -system.cpu.l2cache.UpgradeReq_hits::total 2 # number of UpgradeReq hits -system.cpu.l2cache.ReadExReq_hits::cpu.data 188795 # number of ReadExReq hits -system.cpu.l2cache.ReadExReq_hits::total 188795 # number of ReadExReq hits -system.cpu.l2cache.demand_hits::cpu.inst 36 # number of demand (read+write) hits -system.cpu.l2cache.demand_hits::cpu.data 353980 # number of demand (read+write) hits -system.cpu.l2cache.demand_hits::total 354016 # number of demand (read+write) hits -system.cpu.l2cache.overall_hits::cpu.inst 36 # number of overall hits -system.cpu.l2cache.overall_hits::cpu.data 353980 # number of overall hits -system.cpu.l2cache.overall_hits::total 354016 # number of overall hits -system.cpu.l2cache.ReadReq_misses::cpu.inst 800 # number of ReadReq misses -system.cpu.l2cache.ReadReq_misses::cpu.data 32306 # number of ReadReq misses -system.cpu.l2cache.ReadReq_misses::total 33106 # number of ReadReq misses -system.cpu.l2cache.UpgradeReq_misses::cpu.data 1 # number of UpgradeReq misses -system.cpu.l2cache.UpgradeReq_misses::total 1 # number of UpgradeReq misses -system.cpu.l2cache.ReadExReq_misses::cpu.data 58317 # number of ReadExReq misses -system.cpu.l2cache.ReadExReq_misses::total 58317 # number of ReadExReq misses -system.cpu.l2cache.demand_misses::cpu.inst 800 # number of demand (read+write) misses -system.cpu.l2cache.demand_misses::cpu.data 90623 # number of demand (read+write) misses -system.cpu.l2cache.demand_misses::total 91423 # number of demand (read+write) misses -system.cpu.l2cache.overall_misses::cpu.inst 800 # number of overall misses -system.cpu.l2cache.overall_misses::cpu.data 90623 # number of overall misses -system.cpu.l2cache.overall_misses::total 91423 # number of overall misses -system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 27465500 # number of ReadReq miss cycles -system.cpu.l2cache.ReadReq_miss_latency::cpu.data 1108067500 # number of ReadReq miss cycles -system.cpu.l2cache.ReadReq_miss_latency::total 1135533000 # number of ReadReq miss cycles -system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 2001435500 # number of ReadExReq miss cycles -system.cpu.l2cache.ReadExReq_miss_latency::total 2001435500 # number of ReadExReq miss cycles -system.cpu.l2cache.demand_miss_latency::cpu.inst 27465500 # number of demand (read+write) miss cycles -system.cpu.l2cache.demand_miss_latency::cpu.data 3109503000 # number of demand (read+write) miss cycles -system.cpu.l2cache.demand_miss_latency::total 3136968500 # number of demand (read+write) miss cycles -system.cpu.l2cache.overall_miss_latency::cpu.inst 27465500 # number of overall miss cycles -system.cpu.l2cache.overall_miss_latency::cpu.data 3109503000 # number of overall miss cycles -system.cpu.l2cache.overall_miss_latency::total 3136968500 # number of overall miss cycles -system.cpu.l2cache.ReadReq_accesses::cpu.inst 836 # number of ReadReq accesses(hits+misses) -system.cpu.l2cache.ReadReq_accesses::cpu.data 197491 # number of ReadReq accesses(hits+misses) -system.cpu.l2cache.ReadReq_accesses::total 198327 # number of ReadReq accesses(hits+misses) -system.cpu.l2cache.Writeback_accesses::writebacks 394908 # number of Writeback accesses(hits+misses) -system.cpu.l2cache.Writeback_accesses::total 394908 # number of Writeback accesses(hits+misses) -system.cpu.l2cache.UpgradeReq_accesses::cpu.data 3 # number of UpgradeReq accesses(hits+misses) -system.cpu.l2cache.UpgradeReq_accesses::total 3 # number of UpgradeReq accesses(hits+misses) -system.cpu.l2cache.ReadExReq_accesses::cpu.data 247112 # number of ReadExReq accesses(hits+misses) -system.cpu.l2cache.ReadExReq_accesses::total 247112 # number of ReadExReq accesses(hits+misses) -system.cpu.l2cache.demand_accesses::cpu.inst 836 # number of demand (read+write) accesses -system.cpu.l2cache.demand_accesses::cpu.data 444603 # number of demand (read+write) accesses -system.cpu.l2cache.demand_accesses::total 445439 # number of demand (read+write) accesses -system.cpu.l2cache.overall_accesses::cpu.inst 836 # number of overall (read+write) accesses -system.cpu.l2cache.overall_accesses::cpu.data 444603 # number of overall (read+write) accesses -system.cpu.l2cache.overall_accesses::total 445439 # number of overall (read+write) accesses -system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.956938 # miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.163582 # miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_miss_rate::total 0.166926 # miss rate for ReadReq accesses -system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.333333 # miss rate for UpgradeReq accesses -system.cpu.l2cache.UpgradeReq_miss_rate::total 0.333333 # miss rate for UpgradeReq accesses -system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.235994 # miss rate for ReadExReq accesses -system.cpu.l2cache.ReadExReq_miss_rate::total 0.235994 # miss rate for ReadExReq accesses -system.cpu.l2cache.demand_miss_rate::cpu.inst 0.956938 # miss rate for demand accesses -system.cpu.l2cache.demand_miss_rate::cpu.data 0.203829 # miss rate for demand accesses -system.cpu.l2cache.demand_miss_rate::total 0.205242 # miss rate for demand accesses -system.cpu.l2cache.overall_miss_rate::cpu.inst 0.956938 # miss rate for overall accesses -system.cpu.l2cache.overall_miss_rate::cpu.data 0.203829 # miss rate for overall accesses -system.cpu.l2cache.overall_miss_rate::total 0.205242 # miss rate for overall accesses -system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 34331.875000 # average ReadReq miss latency -system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 34299.124002 # average ReadReq miss latency -system.cpu.l2cache.ReadReq_avg_miss_latency::total 34299.915423 # average ReadReq miss latency -system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 34319.932438 # average ReadExReq miss latency -system.cpu.l2cache.ReadExReq_avg_miss_latency::total 34319.932438 # average ReadExReq miss latency -system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 34331.875000 # average overall miss latency -system.cpu.l2cache.demand_avg_miss_latency::cpu.data 34312.514483 # average overall miss latency -system.cpu.l2cache.demand_avg_miss_latency::total 34312.683898 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 34331.875000 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::cpu.data 34312.514483 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::total 34312.683898 # average overall miss latency -system.cpu.l2cache.blocked_cycles::no_mshrs 2005000 # number of cycles access was blocked +system.cpu.l2cache.occ_blocks::writebacks 20776.737847 # Average occupied blocks per requestor +system.cpu.l2cache.occ_blocks::cpu.inst 177.343583 # Average occupied blocks per requestor +system.cpu.l2cache.occ_blocks::cpu.data 962.907593 # Average occupied blocks per requestor +system.cpu.l2cache.occ_percent::writebacks 0.634056 # Average percentage of cache occupancy +system.cpu.l2cache.occ_percent::cpu.inst 0.005412 # Average percentage of cache occupancy +system.cpu.l2cache.occ_percent::cpu.data 0.029386 # Average percentage of cache occupancy +system.cpu.l2cache.occ_percent::total 0.668853 # Average percentage of cache occupancy +system.cpu.l2cache.ReadReq_hits::cpu.inst 74 # number of ReadReq hits +system.cpu.l2cache.ReadReq_hits::cpu.data 191964 # number of ReadReq hits +system.cpu.l2cache.ReadReq_hits::total 192038 # number of ReadReq hits +system.cpu.l2cache.Writeback_hits::writebacks 421148 # number of Writeback hits +system.cpu.l2cache.Writeback_hits::total 421148 # number of Writeback hits +system.cpu.l2cache.ReadExReq_hits::cpu.data 224955 # number of ReadExReq hits +system.cpu.l2cache.ReadExReq_hits::total 224955 # number of ReadExReq hits +system.cpu.l2cache.demand_hits::cpu.inst 74 # number of demand (read+write) hits +system.cpu.l2cache.demand_hits::cpu.data 416919 # number of demand (read+write) hits +system.cpu.l2cache.demand_hits::total 416993 # number of demand (read+write) hits +system.cpu.l2cache.overall_hits::cpu.inst 74 # number of overall hits +system.cpu.l2cache.overall_hits::cpu.data 416919 # number of overall hits +system.cpu.l2cache.overall_hits::total 416993 # number of overall hits +system.cpu.l2cache.ReadReq_misses::cpu.inst 749 # number of ReadReq misses +system.cpu.l2cache.ReadReq_misses::cpu.data 5501 # number of ReadReq misses +system.cpu.l2cache.ReadReq_misses::total 6250 # number of ReadReq misses +system.cpu.l2cache.ReadExReq_misses::cpu.data 22170 # number of ReadExReq misses +system.cpu.l2cache.ReadExReq_misses::total 22170 # number of ReadExReq misses +system.cpu.l2cache.demand_misses::cpu.inst 749 # number of demand (read+write) misses +system.cpu.l2cache.demand_misses::cpu.data 27671 # number of demand (read+write) misses +system.cpu.l2cache.demand_misses::total 28420 # number of demand (read+write) misses +system.cpu.l2cache.overall_misses::cpu.inst 749 # number of overall misses +system.cpu.l2cache.overall_misses::cpu.data 27671 # number of overall misses +system.cpu.l2cache.overall_misses::total 28420 # number of overall misses +system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 25729000 # number of ReadReq miss cycles +system.cpu.l2cache.ReadReq_miss_latency::cpu.data 189531000 # number of ReadReq miss cycles +system.cpu.l2cache.ReadReq_miss_latency::total 215260000 # number of ReadReq miss cycles +system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 766936500 # number of ReadExReq miss cycles +system.cpu.l2cache.ReadExReq_miss_latency::total 766936500 # number of ReadExReq miss cycles +system.cpu.l2cache.demand_miss_latency::cpu.inst 25729000 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_latency::cpu.data 956467500 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_latency::total 982196500 # number of demand (read+write) miss cycles +system.cpu.l2cache.overall_miss_latency::cpu.inst 25729000 # number of overall miss cycles +system.cpu.l2cache.overall_miss_latency::cpu.data 956467500 # number of overall miss cycles +system.cpu.l2cache.overall_miss_latency::total 982196500 # number of overall miss cycles +system.cpu.l2cache.ReadReq_accesses::cpu.inst 823 # number of ReadReq accesses(hits+misses) +system.cpu.l2cache.ReadReq_accesses::cpu.data 197465 # number of ReadReq accesses(hits+misses) +system.cpu.l2cache.ReadReq_accesses::total 198288 # number of ReadReq accesses(hits+misses) +system.cpu.l2cache.Writeback_accesses::writebacks 421148 # number of Writeback accesses(hits+misses) +system.cpu.l2cache.Writeback_accesses::total 421148 # number of Writeback accesses(hits+misses) +system.cpu.l2cache.ReadExReq_accesses::cpu.data 247125 # number of ReadExReq accesses(hits+misses) +system.cpu.l2cache.ReadExReq_accesses::total 247125 # number of ReadExReq accesses(hits+misses) +system.cpu.l2cache.demand_accesses::cpu.inst 823 # number of demand (read+write) accesses +system.cpu.l2cache.demand_accesses::cpu.data 444590 # number of demand (read+write) accesses +system.cpu.l2cache.demand_accesses::total 445413 # number of demand (read+write) accesses +system.cpu.l2cache.overall_accesses::cpu.inst 823 # number of overall (read+write) accesses +system.cpu.l2cache.overall_accesses::cpu.data 444590 # number of overall (read+write) accesses +system.cpu.l2cache.overall_accesses::total 445413 # number of overall (read+write) accesses +system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.910085 # miss rate for ReadReq accesses +system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.027858 # miss rate for ReadReq accesses +system.cpu.l2cache.ReadReq_miss_rate::total 0.031520 # miss rate for ReadReq accesses +system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.089712 # miss rate for ReadExReq accesses +system.cpu.l2cache.ReadExReq_miss_rate::total 0.089712 # miss rate for ReadExReq accesses +system.cpu.l2cache.demand_miss_rate::cpu.inst 0.910085 # miss rate for demand accesses +system.cpu.l2cache.demand_miss_rate::cpu.data 0.062239 # miss rate for demand accesses +system.cpu.l2cache.demand_miss_rate::total 0.063806 # miss rate for demand accesses +system.cpu.l2cache.overall_miss_rate::cpu.inst 0.910085 # miss rate for overall accesses +system.cpu.l2cache.overall_miss_rate::cpu.data 0.062239 # miss rate for overall accesses +system.cpu.l2cache.overall_miss_rate::total 0.063806 # miss rate for overall accesses +system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 34351.134846 # average ReadReq miss latency +system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 34453.917470 # average ReadReq miss latency +system.cpu.l2cache.ReadReq_avg_miss_latency::total 34441.600000 # average ReadReq miss latency +system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 34593.437077 # average ReadExReq miss latency +system.cpu.l2cache.ReadExReq_avg_miss_latency::total 34593.437077 # average ReadExReq miss latency +system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 34351.134846 # average overall miss latency +system.cpu.l2cache.demand_avg_miss_latency::cpu.data 34565.700553 # average overall miss latency +system.cpu.l2cache.demand_avg_miss_latency::total 34560.045742 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 34351.134846 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::cpu.data 34565.700553 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::total 34560.045742 # average overall miss latency +system.cpu.l2cache.blocked_cycles::no_mshrs 2032500 # number of cycles access was blocked system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked -system.cpu.l2cache.blocked::no_mshrs 332 # number of cycles access was blocked +system.cpu.l2cache.blocked::no_mshrs 322 # number of cycles access was blocked system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked -system.cpu.l2cache.avg_blocked_cycles::no_mshrs 6039.156627 # average number of cycles each access was blocked +system.cpu.l2cache.avg_blocked_cycles::no_mshrs 6312.111801 # average number of cycles each access was blocked system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.cpu.l2cache.fast_writes 0 # number of fast writes performed system.cpu.l2cache.cache_copies 0 # number of cache copies performed -system.cpu.l2cache.writebacks::writebacks 58158 # number of writebacks -system.cpu.l2cache.writebacks::total 58158 # number of writebacks +system.cpu.l2cache.writebacks::writebacks 3176 # number of writebacks +system.cpu.l2cache.writebacks::total 3176 # number of writebacks system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 1 # number of ReadReq MSHR hits -system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 9 # number of ReadReq MSHR hits -system.cpu.l2cache.ReadReq_mshr_hits::total 10 # number of ReadReq MSHR hits +system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 11 # number of ReadReq MSHR hits +system.cpu.l2cache.ReadReq_mshr_hits::total 12 # number of ReadReq MSHR hits system.cpu.l2cache.demand_mshr_hits::cpu.inst 1 # number of demand (read+write) MSHR hits -system.cpu.l2cache.demand_mshr_hits::cpu.data 9 # number of demand (read+write) MSHR hits -system.cpu.l2cache.demand_mshr_hits::total 10 # number of demand (read+write) MSHR hits +system.cpu.l2cache.demand_mshr_hits::cpu.data 11 # number of demand (read+write) MSHR hits +system.cpu.l2cache.demand_mshr_hits::total 12 # number of demand (read+write) MSHR hits system.cpu.l2cache.overall_mshr_hits::cpu.inst 1 # number of overall MSHR hits -system.cpu.l2cache.overall_mshr_hits::cpu.data 9 # number of overall MSHR hits -system.cpu.l2cache.overall_mshr_hits::total 10 # number of overall MSHR hits -system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 799 # number of ReadReq MSHR misses -system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 32297 # number of ReadReq MSHR misses -system.cpu.l2cache.ReadReq_mshr_misses::total 33096 # number of ReadReq MSHR misses -system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 1 # number of UpgradeReq MSHR misses -system.cpu.l2cache.UpgradeReq_mshr_misses::total 1 # number of UpgradeReq MSHR misses -system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 58317 # number of ReadExReq MSHR misses -system.cpu.l2cache.ReadExReq_mshr_misses::total 58317 # number of ReadExReq MSHR misses -system.cpu.l2cache.demand_mshr_misses::cpu.inst 799 # number of demand (read+write) MSHR misses -system.cpu.l2cache.demand_mshr_misses::cpu.data 90614 # number of demand (read+write) MSHR misses -system.cpu.l2cache.demand_mshr_misses::total 91413 # number of demand (read+write) MSHR misses -system.cpu.l2cache.overall_mshr_misses::cpu.inst 799 # number of overall MSHR misses -system.cpu.l2cache.overall_mshr_misses::cpu.data 90614 # number of overall MSHR misses -system.cpu.l2cache.overall_mshr_misses::total 91413 # number of overall MSHR misses -system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 24875000 # number of ReadReq MSHR miss cycles -system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 1003961000 # number of ReadReq MSHR miss cycles -system.cpu.l2cache.ReadReq_mshr_miss_latency::total 1028836000 # number of ReadReq MSHR miss cycles -system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 31000 # number of UpgradeReq MSHR miss cycles -system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 31000 # number of UpgradeReq MSHR miss cycles -system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 1821234000 # number of ReadExReq MSHR miss cycles -system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 1821234000 # number of ReadExReq MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 24875000 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 2825195000 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::total 2850070000 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 24875000 # number of overall MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 2825195000 # number of overall MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::total 2850070000 # number of overall MSHR miss cycles -system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.955742 # mshr miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.163537 # mshr miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.166876 # mshr miss rate for ReadReq accesses -system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.333333 # mshr miss rate for UpgradeReq accesses -system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.333333 # mshr miss rate for UpgradeReq accesses -system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.235994 # mshr miss rate for ReadExReq accesses -system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.235994 # mshr miss rate for ReadExReq accesses -system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.955742 # mshr miss rate for demand accesses -system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.203809 # mshr miss rate for demand accesses -system.cpu.l2cache.demand_mshr_miss_rate::total 0.205220 # mshr miss rate for demand accesses -system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.955742 # mshr miss rate for overall accesses -system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.203809 # mshr miss rate for overall accesses -system.cpu.l2cache.overall_mshr_miss_rate::total 0.205220 # mshr miss rate for overall accesses -system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 31132.665832 # average ReadReq mshr miss latency -system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 31085.271078 # average ReadReq mshr miss latency -system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 31086.415277 # average ReadReq mshr miss latency -system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 31000 # average UpgradeReq mshr miss latency -system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 31000 # average UpgradeReq mshr miss latency -system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 31229.898657 # average ReadExReq mshr miss latency -system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 31229.898657 # average ReadExReq mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 31132.665832 # average overall mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 31178.349924 # average overall mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::total 31177.950620 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 31132.665832 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 31178.349924 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::total 31177.950620 # average overall mshr miss latency +system.cpu.l2cache.overall_mshr_hits::cpu.data 11 # number of overall MSHR hits +system.cpu.l2cache.overall_mshr_hits::total 12 # number of overall MSHR hits +system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 748 # number of ReadReq MSHR misses +system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 5490 # number of ReadReq MSHR misses +system.cpu.l2cache.ReadReq_mshr_misses::total 6238 # number of ReadReq MSHR misses +system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 22170 # number of ReadExReq MSHR misses +system.cpu.l2cache.ReadExReq_mshr_misses::total 22170 # number of ReadExReq MSHR misses +system.cpu.l2cache.demand_mshr_misses::cpu.inst 748 # number of demand (read+write) MSHR misses +system.cpu.l2cache.demand_mshr_misses::cpu.data 27660 # number of demand (read+write) MSHR misses +system.cpu.l2cache.demand_mshr_misses::total 28408 # number of demand (read+write) MSHR misses +system.cpu.l2cache.overall_mshr_misses::cpu.inst 748 # number of overall MSHR misses +system.cpu.l2cache.overall_mshr_misses::cpu.data 27660 # number of overall MSHR misses +system.cpu.l2cache.overall_mshr_misses::total 28408 # number of overall MSHR misses +system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 23297500 # number of ReadReq MSHR miss cycles +system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 171301000 # number of ReadReq MSHR miss cycles +system.cpu.l2cache.ReadReq_mshr_miss_latency::total 194598500 # number of ReadReq MSHR miss cycles +system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 698565000 # number of ReadExReq MSHR miss cycles +system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 698565000 # number of ReadExReq MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 23297500 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 869866000 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::total 893163500 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 23297500 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 869866000 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::total 893163500 # number of overall MSHR miss cycles +system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.908870 # mshr miss rate for ReadReq accesses +system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.027802 # mshr miss rate for ReadReq accesses +system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.031459 # mshr miss rate for ReadReq accesses +system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.089712 # mshr miss rate for ReadExReq accesses +system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.089712 # mshr miss rate for ReadExReq accesses +system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.908870 # mshr miss rate for demand accesses +system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.062215 # mshr miss rate for demand accesses +system.cpu.l2cache.demand_mshr_miss_rate::total 0.063779 # mshr miss rate for demand accesses +system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.908870 # mshr miss rate for overall accesses +system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.062215 # mshr miss rate for overall accesses +system.cpu.l2cache.overall_mshr_miss_rate::total 0.063779 # mshr miss rate for overall accesses +system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 31146.390374 # average ReadReq mshr miss latency +system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 31202.367942 # average ReadReq mshr miss latency +system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 31195.655659 # average ReadReq mshr miss latency +system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 31509.472260 # average ReadExReq mshr miss latency +system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 31509.472260 # average ReadExReq mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 31146.390374 # average overall mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 31448.517715 # average overall mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::total 31440.562518 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 31146.390374 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 31448.517715 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::total 31440.562518 # average overall mshr miss latency system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate ---------- End Simulation Statistics ---------- diff --git a/tests/long/se/00.gzip/ref/arm/linux/simple-atomic/config.ini b/tests/long/se/00.gzip/ref/arm/linux/simple-atomic/config.ini index c0d4f8993..ad449ce69 100644 --- a/tests/long/se/00.gzip/ref/arm/linux/simple-atomic/config.ini +++ b/tests/long/se/00.gzip/ref/arm/linux/simple-atomic/config.ini @@ -95,7 +95,7 @@ type=ExeTracer [system.cpu.workload] type=LiveProcess cmd=gzip input.log 1 -cwd=build/ARM/tests/opt/long/se/00.gzip/arm/linux/simple-atomic +cwd=build/ARM/tests/fast/long/se/00.gzip/arm/linux/simple-atomic egid=100 env= errout=cerr diff --git a/tests/long/se/00.gzip/ref/arm/linux/simple-atomic/simout b/tests/long/se/00.gzip/ref/arm/linux/simple-atomic/simout index 3264273f7..2afc8e322 100755 --- a/tests/long/se/00.gzip/ref/arm/linux/simple-atomic/simout +++ b/tests/long/se/00.gzip/ref/arm/linux/simple-atomic/simout @@ -1,10 +1,10 @@ gem5 Simulator System. http://gem5.org gem5 is copyrighted software; use the --copyright option for details. -gem5 compiled Jun 4 2012 12:14:06 -gem5 started Jun 4 2012 17:27:49 +gem5 compiled Jun 28 2012 22:10:14 +gem5 started Jun 29 2012 00:38:20 gem5 executing on zizzer -command line: build/ARM/gem5.opt -d build/ARM/tests/opt/long/se/00.gzip/arm/linux/simple-atomic -re tests/run.py build/ARM/tests/opt/long/se/00.gzip/arm/linux/simple-atomic +command line: build/ARM/gem5.fast -d build/ARM/tests/fast/long/se/00.gzip/arm/linux/simple-atomic -re tests/run.py build/ARM/tests/fast/long/se/00.gzip/arm/linux/simple-atomic Global frequency set at 1000000000000 ticks per second info: Entering event queue @ 0. Starting simulation... spec_init @@ -38,4 +38,4 @@ Uncompressing Data Uncompressed data 1048576 bytes in length Uncompressed data compared correctly Tested 1MB buffer: OK! -Exiting @ tick 301191370000 because target called exit() +Exiting @ tick 301191365000 because target called exit() diff --git a/tests/long/se/00.gzip/ref/arm/linux/simple-atomic/stats.txt b/tests/long/se/00.gzip/ref/arm/linux/simple-atomic/stats.txt index ab951a1c0..d2a90d0bb 100644 --- a/tests/long/se/00.gzip/ref/arm/linux/simple-atomic/stats.txt +++ b/tests/long/se/00.gzip/ref/arm/linux/simple-atomic/stats.txt @@ -1,38 +1,38 @@ ---------- Begin Simulation Statistics ---------- sim_seconds 0.301191 # Number of seconds simulated -sim_ticks 301191370000 # Number of ticks simulated -final_tick 301191370000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) +sim_ticks 301191365000 # Number of ticks simulated +final_tick 301191365000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) sim_freq 1000000000000 # Frequency of simulated ticks -host_inst_rate 2291609 # Simulator instruction rate (inst/s) -host_op_rate 2421488 # Simulator op (including micro ops) rate (op/s) -host_tick_rate 1210789798 # Simulator tick rate (ticks/s) -host_mem_usage 221260 # Number of bytes of host memory used -host_seconds 248.76 # Real time elapsed on the host -sim_insts 570051644 # Number of instructions simulated -sim_ops 602359851 # Number of ops (including micro ops) simulated -system.physmem.bytes_read::cpu.inst 2280298136 # Number of bytes read from this memory -system.physmem.bytes_read::cpu.data 399862021 # Number of bytes read from this memory -system.physmem.bytes_read::total 2680160157 # Number of bytes read from this memory -system.physmem.bytes_inst_read::cpu.inst 2280298136 # Number of instructions bytes read from this memory -system.physmem.bytes_inst_read::total 2280298136 # Number of instructions bytes read from this memory +host_inst_rate 3330708 # Simulator instruction rate (inst/s) +host_op_rate 3519478 # Simulator op (including micro ops) rate (op/s) +host_tick_rate 1759805795 # Simulator tick rate (ticks/s) +host_mem_usage 224176 # Number of bytes of host memory used +host_seconds 171.15 # Real time elapsed on the host +sim_insts 570051636 # Number of instructions simulated +sim_ops 602359842 # Number of ops (including micro ops) simulated +system.physmem.bytes_read::cpu.inst 2280298100 # Number of bytes read from this memory +system.physmem.bytes_read::cpu.data 399862020 # Number of bytes read from this memory +system.physmem.bytes_read::total 2680160120 # Number of bytes read from this memory +system.physmem.bytes_inst_read::cpu.inst 2280298100 # Number of instructions bytes read from this memory +system.physmem.bytes_inst_read::total 2280298100 # Number of instructions bytes read from this memory system.physmem.bytes_written::cpu.data 236359611 # Number of bytes written to this memory system.physmem.bytes_written::total 236359611 # Number of bytes written to this memory -system.physmem.num_reads::cpu.inst 570074534 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu.data 147793179 # Number of read requests responded to by this memory -system.physmem.num_reads::total 717867713 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu.inst 570074525 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu.data 147793178 # Number of read requests responded to by this memory +system.physmem.num_reads::total 717867703 # Number of read requests responded to by this memory system.physmem.num_writes::cpu.data 69418858 # Number of write requests responded to by this memory system.physmem.num_writes::total 69418858 # Number of write requests responded to by this memory -system.physmem.bw_read::cpu.inst 7570927866 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu.data 1327601189 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::total 8898529055 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::cpu.inst 7570927866 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::total 7570927866 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_write::cpu.data 784748949 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_write::total 784748949 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_total::cpu.inst 7570927866 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.data 2112350138 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::total 9683278004 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_read::cpu.inst 7570927872 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu.data 1327601208 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::total 8898529080 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::cpu.inst 7570927872 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::total 7570927872 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_write::cpu.data 784748962 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_write::total 784748962 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_total::cpu.inst 7570927872 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.data 2112350170 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::total 9683278042 # Total bandwidth to/from this memory (bytes/s) system.cpu.dtb.inst_hits 0 # ITB inst hits system.cpu.dtb.inst_misses 0 # ITB inst misses system.cpu.dtb.read_hits 0 # DTB read hits @@ -76,26 +76,26 @@ system.cpu.itb.hits 0 # DT system.cpu.itb.misses 0 # DTB misses system.cpu.itb.accesses 0 # DTB accesses system.cpu.workload.num_syscalls 48 # Number of system calls -system.cpu.numCycles 602382741 # number of cpu cycles simulated +system.cpu.numCycles 602382731 # number of cpu cycles simulated system.cpu.numWorkItemsStarted 0 # number of work items this cpu started system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed -system.cpu.committedInsts 570051644 # Number of instructions committed -system.cpu.committedOps 602359851 # Number of ops (including micro ops) committed -system.cpu.num_int_alu_accesses 533522639 # Number of integer alu accesses +system.cpu.committedInsts 570051636 # Number of instructions committed +system.cpu.committedOps 602359842 # Number of ops (including micro ops) committed +system.cpu.num_int_alu_accesses 533522631 # Number of integer alu accesses system.cpu.num_fp_alu_accesses 16 # Number of float alu accesses -system.cpu.num_func_calls 1993546 # number of times a function call or return occured -system.cpu.num_conditional_control_insts 67017095 # number of instructions that are conditional controls -system.cpu.num_int_insts 533522639 # number of integer instructions +system.cpu.num_func_calls 1995305 # number of times a function call or return occured +system.cpu.num_conditional_control_insts 67017094 # number of instructions that are conditional controls +system.cpu.num_int_insts 533522631 # number of integer instructions system.cpu.num_fp_insts 16 # number of float instructions -system.cpu.num_int_register_reads 2770243005 # number of times the integer registers were read -system.cpu.num_int_register_writes 614470985 # number of times the integer registers were written +system.cpu.num_int_register_reads 2770242967 # number of times the integer registers were read +system.cpu.num_int_register_writes 614470972 # number of times the integer registers were written system.cpu.num_fp_register_reads 16 # number of times the floating registers were read system.cpu.num_fp_register_writes 0 # number of times the floating registers were written -system.cpu.num_mem_refs 219173607 # number of memory refs -system.cpu.num_load_insts 148952594 # Number of load instructions +system.cpu.num_mem_refs 219173606 # number of memory refs +system.cpu.num_load_insts 148952593 # Number of load instructions system.cpu.num_store_insts 70221013 # Number of store instructions system.cpu.num_idle_cycles 0 # Number of idle cycles -system.cpu.num_busy_cycles 602382741 # Number of busy cycles +system.cpu.num_busy_cycles 602382731 # Number of busy cycles system.cpu.not_idle_fraction 1 # Percentage of non-idle cycles system.cpu.idle_fraction 0 # Percentage of idle cycles diff --git a/tests/long/se/00.gzip/ref/arm/linux/simple-timing/config.ini b/tests/long/se/00.gzip/ref/arm/linux/simple-timing/config.ini index 81852cb71..02db72141 100644 --- a/tests/long/se/00.gzip/ref/arm/linux/simple-timing/config.ini +++ b/tests/long/se/00.gzip/ref/arm/linux/simple-timing/config.ini @@ -176,7 +176,7 @@ type=ExeTracer [system.cpu.workload] type=LiveProcess cmd=gzip input.log 1 -cwd=build/ARM/tests/opt/long/se/00.gzip/arm/linux/simple-timing +cwd=build/ARM/tests/fast/long/se/00.gzip/arm/linux/simple-timing egid=100 env= errout=cerr diff --git a/tests/long/se/00.gzip/ref/arm/linux/simple-timing/simout b/tests/long/se/00.gzip/ref/arm/linux/simple-timing/simout index dd5e622ba..b63306c7d 100755 --- a/tests/long/se/00.gzip/ref/arm/linux/simple-timing/simout +++ b/tests/long/se/00.gzip/ref/arm/linux/simple-timing/simout @@ -1,10 +1,10 @@ gem5 Simulator System. http://gem5.org gem5 is copyrighted software; use the --copyright option for details. -gem5 compiled Jun 4 2012 12:14:06 -gem5 started Jun 4 2012 17:27:51 +gem5 compiled Jun 28 2012 22:10:14 +gem5 started Jun 29 2012 00:38:23 gem5 executing on zizzer -command line: build/ARM/gem5.opt -d build/ARM/tests/opt/long/se/00.gzip/arm/linux/simple-timing -re tests/run.py build/ARM/tests/opt/long/se/00.gzip/arm/linux/simple-timing +command line: build/ARM/gem5.fast -d build/ARM/tests/fast/long/se/00.gzip/arm/linux/simple-timing -re tests/run.py build/ARM/tests/fast/long/se/00.gzip/arm/linux/simple-timing Global frequency set at 1000000000000 ticks per second info: Entering event queue @ 0. Starting simulation... spec_init @@ -38,4 +38,4 @@ Uncompressing Data Uncompressed data 1048576 bytes in length Uncompressed data compared correctly Tested 1MB buffer: OK! -Exiting @ tick 796762926000 because target called exit() +Exiting @ tick 794147534000 because target called exit() diff --git a/tests/long/se/00.gzip/ref/arm/linux/simple-timing/stats.txt b/tests/long/se/00.gzip/ref/arm/linux/simple-timing/stats.txt index 44a2387d1..759b7639a 100644 --- a/tests/long/se/00.gzip/ref/arm/linux/simple-timing/stats.txt +++ b/tests/long/se/00.gzip/ref/arm/linux/simple-timing/stats.txt @@ -1,39 +1,39 @@ ---------- Begin Simulation Statistics ---------- -sim_seconds 0.796763 # Number of seconds simulated -sim_ticks 796762926000 # Number of ticks simulated -final_tick 796762926000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) +sim_seconds 0.794148 # Number of seconds simulated +sim_ticks 794147534000 # Number of ticks simulated +final_tick 794147534000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) sim_freq 1000000000000 # Frequency of simulated ticks -host_inst_rate 1154549 # Simulator instruction rate (inst/s) -host_op_rate 1219245 # Simulator op (including micro ops) rate (op/s) -host_tick_rate 1618008338 # Simulator tick rate (ticks/s) -host_mem_usage 230404 # Number of bytes of host memory used -host_seconds 492.43 # Real time elapsed on the host -sim_insts 568539343 # Number of instructions simulated -sim_ops 600398281 # Number of ops (including micro ops) simulated -system.physmem.bytes_read::cpu.inst 39424 # Number of bytes read from this memory -system.physmem.bytes_read::cpu.data 5720064 # Number of bytes read from this memory -system.physmem.bytes_read::total 5759488 # Number of bytes read from this memory -system.physmem.bytes_inst_read::cpu.inst 39424 # Number of instructions bytes read from this memory -system.physmem.bytes_inst_read::total 39424 # Number of instructions bytes read from this memory -system.physmem.bytes_written::writebacks 3704704 # Number of bytes written to this memory -system.physmem.bytes_written::total 3704704 # Number of bytes written to this memory -system.physmem.num_reads::cpu.inst 616 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu.data 89376 # Number of read requests responded to by this memory -system.physmem.num_reads::total 89992 # Number of read requests responded to by this memory -system.physmem.num_writes::writebacks 57886 # Number of write requests responded to by this memory -system.physmem.num_writes::total 57886 # Number of write requests responded to by this memory -system.physmem.bw_read::cpu.inst 49480 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu.data 7179129 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::total 7228609 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::cpu.inst 49480 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::total 49480 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_write::writebacks 4649694 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_write::total 4649694 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_total::writebacks 4649694 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.inst 49480 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.data 7179129 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::total 11878304 # Total bandwidth to/from this memory (bytes/s) +host_inst_rate 1549107 # Simulator instruction rate (inst/s) +host_op_rate 1635914 # Simulator op (including micro ops) rate (op/s) +host_tick_rate 2163825213 # Simulator tick rate (ticks/s) +host_mem_usage 232760 # Number of bytes of host memory used +host_seconds 367.01 # Real time elapsed on the host +sim_insts 568539335 # Number of instructions simulated +sim_ops 600398272 # Number of ops (including micro ops) simulated +system.physmem.bytes_read::cpu.inst 39104 # Number of bytes read from this memory +system.physmem.bytes_read::cpu.data 1735040 # Number of bytes read from this memory +system.physmem.bytes_read::total 1774144 # Number of bytes read from this memory +system.physmem.bytes_inst_read::cpu.inst 39104 # Number of instructions bytes read from this memory +system.physmem.bytes_inst_read::total 39104 # Number of instructions bytes read from this memory +system.physmem.bytes_written::writebacks 194752 # Number of bytes written to this memory +system.physmem.bytes_written::total 194752 # Number of bytes written to this memory +system.physmem.num_reads::cpu.inst 611 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu.data 27110 # Number of read requests responded to by this memory +system.physmem.num_reads::total 27721 # Number of read requests responded to by this memory +system.physmem.num_writes::writebacks 3043 # Number of write requests responded to by this memory +system.physmem.num_writes::total 3043 # Number of write requests responded to by this memory +system.physmem.bw_read::cpu.inst 49240 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu.data 2184783 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::total 2234023 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::cpu.inst 49240 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::total 49240 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_write::writebacks 245234 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_write::total 245234 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_total::writebacks 245234 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.inst 49240 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.data 2184783 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::total 2479257 # Total bandwidth to/from this memory (bytes/s) system.cpu.dtb.inst_hits 0 # ITB inst hits system.cpu.dtb.inst_misses 0 # ITB inst misses system.cpu.dtb.read_hits 0 # DTB read hits @@ -77,73 +77,73 @@ system.cpu.itb.hits 0 # DT system.cpu.itb.misses 0 # DTB misses system.cpu.itb.accesses 0 # DTB accesses system.cpu.workload.num_syscalls 48 # Number of system calls -system.cpu.numCycles 1593525852 # number of cpu cycles simulated +system.cpu.numCycles 1588295068 # number of cpu cycles simulated system.cpu.numWorkItemsStarted 0 # number of work items this cpu started system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed -system.cpu.committedInsts 568539343 # Number of instructions committed -system.cpu.committedOps 600398281 # Number of ops (including micro ops) committed -system.cpu.num_int_alu_accesses 533522639 # Number of integer alu accesses +system.cpu.committedInsts 568539335 # Number of instructions committed +system.cpu.committedOps 600398272 # Number of ops (including micro ops) committed +system.cpu.num_int_alu_accesses 533522631 # Number of integer alu accesses system.cpu.num_fp_alu_accesses 16 # Number of float alu accesses -system.cpu.num_func_calls 1993546 # number of times a function call or return occured -system.cpu.num_conditional_control_insts 67017095 # number of instructions that are conditional controls -system.cpu.num_int_insts 533522639 # number of integer instructions +system.cpu.num_func_calls 1995305 # number of times a function call or return occured +system.cpu.num_conditional_control_insts 67017094 # number of instructions that are conditional controls +system.cpu.num_int_insts 533522631 # number of integer instructions system.cpu.num_fp_insts 16 # number of float instructions -system.cpu.num_int_register_reads 3212467108 # number of times the integer registers were read -system.cpu.num_int_register_writes 614470985 # number of times the integer registers were written +system.cpu.num_int_register_reads 3212467067 # number of times the integer registers were read +system.cpu.num_int_register_writes 614470972 # number of times the integer registers were written system.cpu.num_fp_register_reads 16 # number of times the floating registers were read system.cpu.num_fp_register_writes 0 # number of times the floating registers were written -system.cpu.num_mem_refs 219173607 # number of memory refs -system.cpu.num_load_insts 148952594 # Number of load instructions +system.cpu.num_mem_refs 219173606 # number of memory refs +system.cpu.num_load_insts 148952593 # Number of load instructions system.cpu.num_store_insts 70221013 # Number of store instructions system.cpu.num_idle_cycles 0 # Number of idle cycles -system.cpu.num_busy_cycles 1593525852 # Number of busy cycles +system.cpu.num_busy_cycles 1588295068 # Number of busy cycles system.cpu.not_idle_fraction 1 # Percentage of non-idle cycles system.cpu.idle_fraction 0 # Percentage of idle cycles system.cpu.icache.replacements 12 # number of replacements -system.cpu.icache.tagsinuse 577.728532 # Cycle average of tags in use -system.cpu.icache.total_refs 570073892 # Total number of references to valid blocks. +system.cpu.icache.tagsinuse 577.753136 # Cycle average of tags in use +system.cpu.icache.total_refs 570073883 # Total number of references to valid blocks. system.cpu.icache.sampled_refs 643 # Sample count of references to valid blocks. -system.cpu.icache.avg_refs 886584.590980 # Average number of references to valid blocks. +system.cpu.icache.avg_refs 886584.576983 # Average number of references to valid blocks. system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit. -system.cpu.icache.occ_blocks::cpu.inst 577.728532 # Average occupied blocks per requestor -system.cpu.icache.occ_percent::cpu.inst 0.282094 # Average percentage of cache occupancy -system.cpu.icache.occ_percent::total 0.282094 # Average percentage of cache occupancy -system.cpu.icache.ReadReq_hits::cpu.inst 570073892 # number of ReadReq hits -system.cpu.icache.ReadReq_hits::total 570073892 # number of ReadReq hits -system.cpu.icache.demand_hits::cpu.inst 570073892 # number of demand (read+write) hits -system.cpu.icache.demand_hits::total 570073892 # number of demand (read+write) hits -system.cpu.icache.overall_hits::cpu.inst 570073892 # number of overall hits -system.cpu.icache.overall_hits::total 570073892 # number of overall hits +system.cpu.icache.occ_blocks::cpu.inst 577.753136 # Average occupied blocks per requestor +system.cpu.icache.occ_percent::cpu.inst 0.282106 # Average percentage of cache occupancy +system.cpu.icache.occ_percent::total 0.282106 # Average percentage of cache occupancy +system.cpu.icache.ReadReq_hits::cpu.inst 570073883 # number of ReadReq hits +system.cpu.icache.ReadReq_hits::total 570073883 # number of ReadReq hits +system.cpu.icache.demand_hits::cpu.inst 570073883 # number of demand (read+write) hits +system.cpu.icache.demand_hits::total 570073883 # number of demand (read+write) hits +system.cpu.icache.overall_hits::cpu.inst 570073883 # number of overall hits +system.cpu.icache.overall_hits::total 570073883 # number of overall hits system.cpu.icache.ReadReq_misses::cpu.inst 643 # number of ReadReq misses system.cpu.icache.ReadReq_misses::total 643 # number of ReadReq misses system.cpu.icache.demand_misses::cpu.inst 643 # number of demand (read+write) misses system.cpu.icache.demand_misses::total 643 # number of demand (read+write) misses system.cpu.icache.overall_misses::cpu.inst 643 # number of overall misses system.cpu.icache.overall_misses::total 643 # number of overall misses -system.cpu.icache.ReadReq_miss_latency::cpu.inst 34874000 # number of ReadReq miss cycles -system.cpu.icache.ReadReq_miss_latency::total 34874000 # number of ReadReq miss cycles -system.cpu.icache.demand_miss_latency::cpu.inst 34874000 # number of demand (read+write) miss cycles -system.cpu.icache.demand_miss_latency::total 34874000 # number of demand (read+write) miss cycles -system.cpu.icache.overall_miss_latency::cpu.inst 34874000 # number of overall miss cycles -system.cpu.icache.overall_miss_latency::total 34874000 # number of overall miss cycles -system.cpu.icache.ReadReq_accesses::cpu.inst 570074535 # number of ReadReq accesses(hits+misses) -system.cpu.icache.ReadReq_accesses::total 570074535 # number of ReadReq accesses(hits+misses) -system.cpu.icache.demand_accesses::cpu.inst 570074535 # number of demand (read+write) accesses -system.cpu.icache.demand_accesses::total 570074535 # number of demand (read+write) accesses -system.cpu.icache.overall_accesses::cpu.inst 570074535 # number of overall (read+write) accesses -system.cpu.icache.overall_accesses::total 570074535 # number of overall (read+write) accesses +system.cpu.icache.ReadReq_miss_latency::cpu.inst 34664000 # number of ReadReq miss cycles +system.cpu.icache.ReadReq_miss_latency::total 34664000 # number of ReadReq miss cycles +system.cpu.icache.demand_miss_latency::cpu.inst 34664000 # number of demand (read+write) miss cycles +system.cpu.icache.demand_miss_latency::total 34664000 # number of demand (read+write) miss cycles +system.cpu.icache.overall_miss_latency::cpu.inst 34664000 # number of overall miss cycles +system.cpu.icache.overall_miss_latency::total 34664000 # number of overall miss cycles +system.cpu.icache.ReadReq_accesses::cpu.inst 570074526 # number of ReadReq accesses(hits+misses) +system.cpu.icache.ReadReq_accesses::total 570074526 # number of ReadReq accesses(hits+misses) +system.cpu.icache.demand_accesses::cpu.inst 570074526 # number of demand (read+write) accesses +system.cpu.icache.demand_accesses::total 570074526 # number of demand (read+write) accesses +system.cpu.icache.overall_accesses::cpu.inst 570074526 # number of overall (read+write) accesses +system.cpu.icache.overall_accesses::total 570074526 # number of overall (read+write) accesses system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000001 # miss rate for ReadReq accesses system.cpu.icache.ReadReq_miss_rate::total 0.000001 # miss rate for ReadReq accesses system.cpu.icache.demand_miss_rate::cpu.inst 0.000001 # miss rate for demand accesses system.cpu.icache.demand_miss_rate::total 0.000001 # miss rate for demand accesses system.cpu.icache.overall_miss_rate::cpu.inst 0.000001 # miss rate for overall accesses system.cpu.icache.overall_miss_rate::total 0.000001 # miss rate for overall accesses -system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 54236.391913 # average ReadReq miss latency -system.cpu.icache.ReadReq_avg_miss_latency::total 54236.391913 # average ReadReq miss latency -system.cpu.icache.demand_avg_miss_latency::cpu.inst 54236.391913 # average overall miss latency -system.cpu.icache.demand_avg_miss_latency::total 54236.391913 # average overall miss latency -system.cpu.icache.overall_avg_miss_latency::cpu.inst 54236.391913 # average overall miss latency -system.cpu.icache.overall_avg_miss_latency::total 54236.391913 # average overall miss latency +system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 53909.797823 # average ReadReq miss latency +system.cpu.icache.ReadReq_avg_miss_latency::total 53909.797823 # average ReadReq miss latency +system.cpu.icache.demand_avg_miss_latency::cpu.inst 53909.797823 # average overall miss latency +system.cpu.icache.demand_avg_miss_latency::total 53909.797823 # average overall miss latency +system.cpu.icache.overall_avg_miss_latency::cpu.inst 53909.797823 # average overall miss latency +system.cpu.icache.overall_avg_miss_latency::total 53909.797823 # average overall miss latency system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked @@ -158,46 +158,46 @@ system.cpu.icache.demand_mshr_misses::cpu.inst 643 system.cpu.icache.demand_mshr_misses::total 643 # number of demand (read+write) MSHR misses system.cpu.icache.overall_mshr_misses::cpu.inst 643 # number of overall MSHR misses system.cpu.icache.overall_mshr_misses::total 643 # number of overall MSHR misses -system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 32945000 # number of ReadReq MSHR miss cycles -system.cpu.icache.ReadReq_mshr_miss_latency::total 32945000 # number of ReadReq MSHR miss cycles -system.cpu.icache.demand_mshr_miss_latency::cpu.inst 32945000 # number of demand (read+write) MSHR miss cycles -system.cpu.icache.demand_mshr_miss_latency::total 32945000 # number of demand (read+write) MSHR miss cycles -system.cpu.icache.overall_mshr_miss_latency::cpu.inst 32945000 # number of overall MSHR miss cycles -system.cpu.icache.overall_mshr_miss_latency::total 32945000 # number of overall MSHR miss cycles +system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 32735000 # number of ReadReq MSHR miss cycles +system.cpu.icache.ReadReq_mshr_miss_latency::total 32735000 # number of ReadReq MSHR miss cycles +system.cpu.icache.demand_mshr_miss_latency::cpu.inst 32735000 # number of demand (read+write) MSHR miss cycles +system.cpu.icache.demand_mshr_miss_latency::total 32735000 # number of demand (read+write) MSHR miss cycles +system.cpu.icache.overall_mshr_miss_latency::cpu.inst 32735000 # number of overall MSHR miss cycles +system.cpu.icache.overall_mshr_miss_latency::total 32735000 # number of overall MSHR miss cycles system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000001 # mshr miss rate for ReadReq accesses system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000001 # mshr miss rate for ReadReq accesses system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000001 # mshr miss rate for demand accesses system.cpu.icache.demand_mshr_miss_rate::total 0.000001 # mshr miss rate for demand accesses system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000001 # mshr miss rate for overall accesses system.cpu.icache.overall_mshr_miss_rate::total 0.000001 # mshr miss rate for overall accesses -system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 51236.391913 # average ReadReq mshr miss latency -system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 51236.391913 # average ReadReq mshr miss latency -system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 51236.391913 # average overall mshr miss latency -system.cpu.icache.demand_avg_mshr_miss_latency::total 51236.391913 # average overall mshr miss latency -system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 51236.391913 # average overall mshr miss latency -system.cpu.icache.overall_avg_mshr_miss_latency::total 51236.391913 # average overall mshr miss latency +system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 50909.797823 # average ReadReq mshr miss latency +system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 50909.797823 # average ReadReq mshr miss latency +system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 50909.797823 # average overall mshr miss latency +system.cpu.icache.demand_avg_mshr_miss_latency::total 50909.797823 # average overall mshr miss latency +system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 50909.797823 # average overall mshr miss latency +system.cpu.icache.overall_avg_mshr_miss_latency::total 50909.797823 # average overall mshr miss latency system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate system.cpu.dcache.replacements 433468 # number of replacements -system.cpu.dcache.tagsinuse 4094.222434 # Cycle average of tags in use -system.cpu.dcache.total_refs 216774473 # Total number of references to valid blocks. +system.cpu.dcache.tagsinuse 4094.217417 # Cycle average of tags in use +system.cpu.dcache.total_refs 216774472 # Total number of references to valid blocks. system.cpu.dcache.sampled_refs 437564 # Sample count of references to valid blocks. -system.cpu.dcache.avg_refs 495.412038 # Average number of references to valid blocks. -system.cpu.dcache.warmup_cycle 537031000 # Cycle when the warmup percentage was hit. -system.cpu.dcache.occ_blocks::cpu.data 4094.222434 # Average occupied blocks per requestor -system.cpu.dcache.occ_percent::cpu.data 0.999566 # Average percentage of cache occupancy -system.cpu.dcache.occ_percent::total 0.999566 # Average percentage of cache occupancy -system.cpu.dcache.ReadReq_hits::cpu.data 147602036 # number of ReadReq hits -system.cpu.dcache.ReadReq_hits::total 147602036 # number of ReadReq hits +system.cpu.dcache.avg_refs 495.412036 # Average number of references to valid blocks. +system.cpu.dcache.warmup_cycle 536853000 # Cycle when the warmup percentage was hit. +system.cpu.dcache.occ_blocks::cpu.data 4094.217417 # Average occupied blocks per requestor +system.cpu.dcache.occ_percent::cpu.data 0.999565 # Average percentage of cache occupancy +system.cpu.dcache.occ_percent::total 0.999565 # Average percentage of cache occupancy +system.cpu.dcache.ReadReq_hits::cpu.data 147602035 # number of ReadReq hits +system.cpu.dcache.ReadReq_hits::total 147602035 # number of ReadReq hits system.cpu.dcache.WriteReq_hits::cpu.data 69169783 # number of WriteReq hits system.cpu.dcache.WriteReq_hits::total 69169783 # number of WriteReq hits system.cpu.dcache.LoadLockedReq_hits::cpu.data 1327 # number of LoadLockedReq hits system.cpu.dcache.LoadLockedReq_hits::total 1327 # number of LoadLockedReq hits system.cpu.dcache.StoreCondReq_hits::cpu.data 1327 # number of StoreCondReq hits system.cpu.dcache.StoreCondReq_hits::total 1327 # number of StoreCondReq hits -system.cpu.dcache.demand_hits::cpu.data 216771819 # number of demand (read+write) hits -system.cpu.dcache.demand_hits::total 216771819 # number of demand (read+write) hits -system.cpu.dcache.overall_hits::cpu.data 216771819 # number of overall hits -system.cpu.dcache.overall_hits::total 216771819 # number of overall hits +system.cpu.dcache.demand_hits::cpu.data 216771818 # number of demand (read+write) hits +system.cpu.dcache.demand_hits::total 216771818 # number of demand (read+write) hits +system.cpu.dcache.overall_hits::cpu.data 216771818 # number of overall hits +system.cpu.dcache.overall_hits::total 216771818 # number of overall hits system.cpu.dcache.ReadReq_misses::cpu.data 189816 # number of ReadReq misses system.cpu.dcache.ReadReq_misses::total 189816 # number of ReadReq misses system.cpu.dcache.WriteReq_misses::cpu.data 247748 # number of WriteReq misses @@ -206,26 +206,26 @@ system.cpu.dcache.demand_misses::cpu.data 437564 # n system.cpu.dcache.demand_misses::total 437564 # number of demand (read+write) misses system.cpu.dcache.overall_misses::cpu.data 437564 # number of overall misses system.cpu.dcache.overall_misses::total 437564 # number of overall misses -system.cpu.dcache.ReadReq_miss_latency::cpu.data 3956274000 # number of ReadReq miss cycles -system.cpu.dcache.ReadReq_miss_latency::total 3956274000 # number of ReadReq miss cycles -system.cpu.dcache.WriteReq_miss_latency::cpu.data 5923414000 # number of WriteReq miss cycles -system.cpu.dcache.WriteReq_miss_latency::total 5923414000 # number of WriteReq miss cycles -system.cpu.dcache.demand_miss_latency::cpu.data 9879688000 # number of demand (read+write) miss cycles -system.cpu.dcache.demand_miss_latency::total 9879688000 # number of demand (read+write) miss cycles -system.cpu.dcache.overall_miss_latency::cpu.data 9879688000 # number of overall miss cycles -system.cpu.dcache.overall_miss_latency::total 9879688000 # number of overall miss cycles -system.cpu.dcache.ReadReq_accesses::cpu.data 147791852 # number of ReadReq accesses(hits+misses) -system.cpu.dcache.ReadReq_accesses::total 147791852 # number of ReadReq accesses(hits+misses) +system.cpu.dcache.ReadReq_miss_latency::cpu.data 2865114000 # number of ReadReq miss cycles +system.cpu.dcache.ReadReq_miss_latency::total 2865114000 # number of ReadReq miss cycles +system.cpu.dcache.WriteReq_miss_latency::cpu.data 4399402000 # number of WriteReq miss cycles +system.cpu.dcache.WriteReq_miss_latency::total 4399402000 # number of WriteReq miss cycles +system.cpu.dcache.demand_miss_latency::cpu.data 7264516000 # number of demand (read+write) miss cycles +system.cpu.dcache.demand_miss_latency::total 7264516000 # number of demand (read+write) miss cycles +system.cpu.dcache.overall_miss_latency::cpu.data 7264516000 # number of overall miss cycles +system.cpu.dcache.overall_miss_latency::total 7264516000 # number of overall miss cycles +system.cpu.dcache.ReadReq_accesses::cpu.data 147791851 # number of ReadReq accesses(hits+misses) +system.cpu.dcache.ReadReq_accesses::total 147791851 # number of ReadReq accesses(hits+misses) system.cpu.dcache.WriteReq_accesses::cpu.data 69417531 # number of WriteReq accesses(hits+misses) system.cpu.dcache.WriteReq_accesses::total 69417531 # number of WriteReq accesses(hits+misses) system.cpu.dcache.LoadLockedReq_accesses::cpu.data 1327 # number of LoadLockedReq accesses(hits+misses) system.cpu.dcache.LoadLockedReq_accesses::total 1327 # number of LoadLockedReq accesses(hits+misses) system.cpu.dcache.StoreCondReq_accesses::cpu.data 1327 # number of StoreCondReq accesses(hits+misses) system.cpu.dcache.StoreCondReq_accesses::total 1327 # number of StoreCondReq accesses(hits+misses) -system.cpu.dcache.demand_accesses::cpu.data 217209383 # number of demand (read+write) accesses -system.cpu.dcache.demand_accesses::total 217209383 # number of demand (read+write) accesses -system.cpu.dcache.overall_accesses::cpu.data 217209383 # number of overall (read+write) accesses -system.cpu.dcache.overall_accesses::total 217209383 # number of overall (read+write) accesses +system.cpu.dcache.demand_accesses::cpu.data 217209382 # number of demand (read+write) accesses +system.cpu.dcache.demand_accesses::total 217209382 # number of demand (read+write) accesses +system.cpu.dcache.overall_accesses::cpu.data 217209382 # number of overall (read+write) accesses +system.cpu.dcache.overall_accesses::total 217209382 # number of overall (read+write) accesses system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.001284 # miss rate for ReadReq accesses system.cpu.dcache.ReadReq_miss_rate::total 0.001284 # miss rate for ReadReq accesses system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.003569 # miss rate for WriteReq accesses @@ -234,14 +234,14 @@ system.cpu.dcache.demand_miss_rate::cpu.data 0.002014 system.cpu.dcache.demand_miss_rate::total 0.002014 # miss rate for demand accesses system.cpu.dcache.overall_miss_rate::cpu.data 0.002014 # miss rate for overall accesses system.cpu.dcache.overall_miss_rate::total 0.002014 # miss rate for overall accesses -system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 20842.679226 # average ReadReq miss latency -system.cpu.dcache.ReadReq_avg_miss_latency::total 20842.679226 # average ReadReq miss latency -system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 23909.028529 # average WriteReq miss latency -system.cpu.dcache.WriteReq_avg_miss_latency::total 23909.028529 # average WriteReq miss latency -system.cpu.dcache.demand_avg_miss_latency::cpu.data 22578.841038 # average overall miss latency -system.cpu.dcache.demand_avg_miss_latency::total 22578.841038 # average overall miss latency -system.cpu.dcache.overall_avg_miss_latency::cpu.data 22578.841038 # average overall miss latency -system.cpu.dcache.overall_avg_miss_latency::total 22578.841038 # average overall miss latency +system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 15094.164875 # average ReadReq miss latency +system.cpu.dcache.ReadReq_avg_miss_latency::total 15094.164875 # average ReadReq miss latency +system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 17757.568174 # average WriteReq miss latency +system.cpu.dcache.WriteReq_avg_miss_latency::total 17757.568174 # average WriteReq miss latency +system.cpu.dcache.demand_avg_miss_latency::cpu.data 16602.179338 # average overall miss latency +system.cpu.dcache.demand_avg_miss_latency::total 16602.179338 # average overall miss latency +system.cpu.dcache.overall_avg_miss_latency::cpu.data 16602.179338 # average overall miss latency +system.cpu.dcache.overall_avg_miss_latency::total 16602.179338 # average overall miss latency system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked @@ -250,8 +250,8 @@ system.cpu.dcache.avg_blocked_cycles::no_mshrs nan system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.cpu.dcache.fast_writes 0 # number of fast writes performed system.cpu.dcache.cache_copies 0 # number of cache copies performed -system.cpu.dcache.writebacks::writebacks 392392 # number of writebacks -system.cpu.dcache.writebacks::total 392392 # number of writebacks +system.cpu.dcache.writebacks::writebacks 418219 # number of writebacks +system.cpu.dcache.writebacks::total 418219 # number of writebacks system.cpu.dcache.ReadReq_mshr_misses::cpu.data 189816 # number of ReadReq MSHR misses system.cpu.dcache.ReadReq_mshr_misses::total 189816 # number of ReadReq MSHR misses system.cpu.dcache.WriteReq_mshr_misses::cpu.data 247748 # number of WriteReq MSHR misses @@ -260,14 +260,14 @@ system.cpu.dcache.demand_mshr_misses::cpu.data 437564 system.cpu.dcache.demand_mshr_misses::total 437564 # number of demand (read+write) MSHR misses system.cpu.dcache.overall_mshr_misses::cpu.data 437564 # number of overall MSHR misses system.cpu.dcache.overall_mshr_misses::total 437564 # number of overall MSHR misses -system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 3386826000 # number of ReadReq MSHR miss cycles -system.cpu.dcache.ReadReq_mshr_miss_latency::total 3386826000 # number of ReadReq MSHR miss cycles -system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 5180170000 # number of WriteReq MSHR miss cycles -system.cpu.dcache.WriteReq_mshr_miss_latency::total 5180170000 # number of WriteReq MSHR miss cycles -system.cpu.dcache.demand_mshr_miss_latency::cpu.data 8566996000 # number of demand (read+write) MSHR miss cycles -system.cpu.dcache.demand_mshr_miss_latency::total 8566996000 # number of demand (read+write) MSHR miss cycles -system.cpu.dcache.overall_mshr_miss_latency::cpu.data 8566996000 # number of overall MSHR miss cycles -system.cpu.dcache.overall_mshr_miss_latency::total 8566996000 # number of overall MSHR miss cycles +system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 2295666000 # number of ReadReq MSHR miss cycles +system.cpu.dcache.ReadReq_mshr_miss_latency::total 2295666000 # number of ReadReq MSHR miss cycles +system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 3656158000 # number of WriteReq MSHR miss cycles +system.cpu.dcache.WriteReq_mshr_miss_latency::total 3656158000 # number of WriteReq MSHR miss cycles +system.cpu.dcache.demand_mshr_miss_latency::cpu.data 5951824000 # number of demand (read+write) MSHR miss cycles +system.cpu.dcache.demand_mshr_miss_latency::total 5951824000 # number of demand (read+write) MSHR miss cycles +system.cpu.dcache.overall_mshr_miss_latency::cpu.data 5951824000 # number of overall MSHR miss cycles +system.cpu.dcache.overall_mshr_miss_latency::total 5951824000 # number of overall MSHR miss cycles system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.001284 # mshr miss rate for ReadReq accesses system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.001284 # mshr miss rate for ReadReq accesses system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.003569 # mshr miss rate for WriteReq accesses @@ -276,68 +276,68 @@ system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.002014 system.cpu.dcache.demand_mshr_miss_rate::total 0.002014 # mshr miss rate for demand accesses system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.002014 # mshr miss rate for overall accesses system.cpu.dcache.overall_mshr_miss_rate::total 0.002014 # mshr miss rate for overall accesses -system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 17842.679226 # average ReadReq mshr miss latency -system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 17842.679226 # average ReadReq mshr miss latency -system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 20909.028529 # average WriteReq mshr miss latency -system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 20909.028529 # average WriteReq mshr miss latency -system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 19578.841038 # average overall mshr miss latency -system.cpu.dcache.demand_avg_mshr_miss_latency::total 19578.841038 # average overall mshr miss latency -system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 19578.841038 # average overall mshr miss latency -system.cpu.dcache.overall_avg_mshr_miss_latency::total 19578.841038 # average overall mshr miss latency +system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 12094.164875 # average ReadReq mshr miss latency +system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 12094.164875 # average ReadReq mshr miss latency +system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 14757.568174 # average WriteReq mshr miss latency +system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 14757.568174 # average WriteReq mshr miss latency +system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 13602.179338 # average overall mshr miss latency +system.cpu.dcache.demand_avg_mshr_miss_latency::total 13602.179338 # average overall mshr miss latency +system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 13602.179338 # average overall mshr miss latency +system.cpu.dcache.overall_avg_mshr_miss_latency::total 13602.179338 # average overall mshr miss latency system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu.l2cache.replacements 71804 # number of replacements -system.cpu.l2cache.tagsinuse 17904.014680 # Cycle average of tags in use -system.cpu.l2cache.total_refs 411836 # Total number of references to valid blocks. -system.cpu.l2cache.sampled_refs 87286 # Sample count of references to valid blocks. -system.cpu.l2cache.avg_refs 4.718237 # Average number of references to valid blocks. +system.cpu.l2cache.replacements 3963 # number of replacements +system.cpu.l2cache.tagsinuse 21581.956920 # Cycle average of tags in use +system.cpu.l2cache.total_refs 495400 # Total number of references to valid blocks. +system.cpu.l2cache.sampled_refs 24559 # Sample count of references to valid blocks. +system.cpu.l2cache.avg_refs 20.171831 # Average number of references to valid blocks. system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit. -system.cpu.l2cache.occ_blocks::writebacks 16141.835335 # Average occupied blocks per requestor -system.cpu.l2cache.occ_blocks::cpu.inst 24.672100 # Average occupied blocks per requestor -system.cpu.l2cache.occ_blocks::cpu.data 1737.507245 # Average occupied blocks per requestor -system.cpu.l2cache.occ_percent::writebacks 0.492610 # Average percentage of cache occupancy -system.cpu.l2cache.occ_percent::cpu.inst 0.000753 # Average percentage of cache occupancy -system.cpu.l2cache.occ_percent::cpu.data 0.053025 # Average percentage of cache occupancy -system.cpu.l2cache.occ_percent::total 0.546387 # Average percentage of cache occupancy -system.cpu.l2cache.ReadReq_hits::cpu.inst 27 # number of ReadReq hits -system.cpu.l2cache.ReadReq_hits::cpu.data 158891 # number of ReadReq hits -system.cpu.l2cache.ReadReq_hits::total 158918 # number of ReadReq hits -system.cpu.l2cache.Writeback_hits::writebacks 392392 # number of Writeback hits -system.cpu.l2cache.Writeback_hits::total 392392 # number of Writeback hits -system.cpu.l2cache.ReadExReq_hits::cpu.data 189297 # number of ReadExReq hits -system.cpu.l2cache.ReadExReq_hits::total 189297 # number of ReadExReq hits -system.cpu.l2cache.demand_hits::cpu.inst 27 # number of demand (read+write) hits -system.cpu.l2cache.demand_hits::cpu.data 348188 # number of demand (read+write) hits -system.cpu.l2cache.demand_hits::total 348215 # number of demand (read+write) hits -system.cpu.l2cache.overall_hits::cpu.inst 27 # number of overall hits -system.cpu.l2cache.overall_hits::cpu.data 348188 # number of overall hits -system.cpu.l2cache.overall_hits::total 348215 # number of overall hits -system.cpu.l2cache.ReadReq_misses::cpu.inst 616 # number of ReadReq misses -system.cpu.l2cache.ReadReq_misses::cpu.data 30925 # number of ReadReq misses -system.cpu.l2cache.ReadReq_misses::total 31541 # number of ReadReq misses -system.cpu.l2cache.ReadExReq_misses::cpu.data 58451 # number of ReadExReq misses -system.cpu.l2cache.ReadExReq_misses::total 58451 # number of ReadExReq misses -system.cpu.l2cache.demand_misses::cpu.inst 616 # number of demand (read+write) misses -system.cpu.l2cache.demand_misses::cpu.data 89376 # number of demand (read+write) misses -system.cpu.l2cache.demand_misses::total 89992 # number of demand (read+write) misses -system.cpu.l2cache.overall_misses::cpu.inst 616 # number of overall misses -system.cpu.l2cache.overall_misses::cpu.data 89376 # number of overall misses -system.cpu.l2cache.overall_misses::total 89992 # number of overall misses -system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 32032000 # number of ReadReq miss cycles -system.cpu.l2cache.ReadReq_miss_latency::cpu.data 1608100000 # number of ReadReq miss cycles -system.cpu.l2cache.ReadReq_miss_latency::total 1640132000 # number of ReadReq miss cycles -system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 3039452000 # number of ReadExReq miss cycles -system.cpu.l2cache.ReadExReq_miss_latency::total 3039452000 # number of ReadExReq miss cycles -system.cpu.l2cache.demand_miss_latency::cpu.inst 32032000 # number of demand (read+write) miss cycles -system.cpu.l2cache.demand_miss_latency::cpu.data 4647552000 # number of demand (read+write) miss cycles -system.cpu.l2cache.demand_miss_latency::total 4679584000 # number of demand (read+write) miss cycles -system.cpu.l2cache.overall_miss_latency::cpu.inst 32032000 # number of overall miss cycles -system.cpu.l2cache.overall_miss_latency::cpu.data 4647552000 # number of overall miss cycles -system.cpu.l2cache.overall_miss_latency::total 4679584000 # number of overall miss cycles +system.cpu.l2cache.occ_blocks::writebacks 20942.700989 # Average occupied blocks per requestor +system.cpu.l2cache.occ_blocks::cpu.inst 130.076740 # Average occupied blocks per requestor +system.cpu.l2cache.occ_blocks::cpu.data 509.179191 # Average occupied blocks per requestor +system.cpu.l2cache.occ_percent::writebacks 0.639121 # Average percentage of cache occupancy +system.cpu.l2cache.occ_percent::cpu.inst 0.003970 # Average percentage of cache occupancy +system.cpu.l2cache.occ_percent::cpu.data 0.015539 # Average percentage of cache occupancy +system.cpu.l2cache.occ_percent::total 0.658629 # Average percentage of cache occupancy +system.cpu.l2cache.ReadReq_hits::cpu.inst 32 # number of ReadReq hits +system.cpu.l2cache.ReadReq_hits::cpu.data 184871 # number of ReadReq hits +system.cpu.l2cache.ReadReq_hits::total 184903 # number of ReadReq hits +system.cpu.l2cache.Writeback_hits::writebacks 418219 # number of Writeback hits +system.cpu.l2cache.Writeback_hits::total 418219 # number of Writeback hits +system.cpu.l2cache.ReadExReq_hits::cpu.data 225583 # number of ReadExReq hits +system.cpu.l2cache.ReadExReq_hits::total 225583 # number of ReadExReq hits +system.cpu.l2cache.demand_hits::cpu.inst 32 # number of demand (read+write) hits +system.cpu.l2cache.demand_hits::cpu.data 410454 # number of demand (read+write) hits +system.cpu.l2cache.demand_hits::total 410486 # number of demand (read+write) hits +system.cpu.l2cache.overall_hits::cpu.inst 32 # number of overall hits +system.cpu.l2cache.overall_hits::cpu.data 410454 # number of overall hits +system.cpu.l2cache.overall_hits::total 410486 # number of overall hits +system.cpu.l2cache.ReadReq_misses::cpu.inst 611 # number of ReadReq misses +system.cpu.l2cache.ReadReq_misses::cpu.data 4945 # number of ReadReq misses +system.cpu.l2cache.ReadReq_misses::total 5556 # number of ReadReq misses +system.cpu.l2cache.ReadExReq_misses::cpu.data 22165 # number of ReadExReq misses +system.cpu.l2cache.ReadExReq_misses::total 22165 # number of ReadExReq misses +system.cpu.l2cache.demand_misses::cpu.inst 611 # number of demand (read+write) misses +system.cpu.l2cache.demand_misses::cpu.data 27110 # number of demand (read+write) misses +system.cpu.l2cache.demand_misses::total 27721 # number of demand (read+write) misses +system.cpu.l2cache.overall_misses::cpu.inst 611 # number of overall misses +system.cpu.l2cache.overall_misses::cpu.data 27110 # number of overall misses +system.cpu.l2cache.overall_misses::total 27721 # number of overall misses +system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 31772000 # number of ReadReq miss cycles +system.cpu.l2cache.ReadReq_miss_latency::cpu.data 257140000 # number of ReadReq miss cycles +system.cpu.l2cache.ReadReq_miss_latency::total 288912000 # number of ReadReq miss cycles +system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 1152580000 # number of ReadExReq miss cycles +system.cpu.l2cache.ReadExReq_miss_latency::total 1152580000 # number of ReadExReq miss cycles +system.cpu.l2cache.demand_miss_latency::cpu.inst 31772000 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_latency::cpu.data 1409720000 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_latency::total 1441492000 # number of demand (read+write) miss cycles +system.cpu.l2cache.overall_miss_latency::cpu.inst 31772000 # number of overall miss cycles +system.cpu.l2cache.overall_miss_latency::cpu.data 1409720000 # number of overall miss cycles +system.cpu.l2cache.overall_miss_latency::total 1441492000 # number of overall miss cycles system.cpu.l2cache.ReadReq_accesses::cpu.inst 643 # number of ReadReq accesses(hits+misses) system.cpu.l2cache.ReadReq_accesses::cpu.data 189816 # number of ReadReq accesses(hits+misses) system.cpu.l2cache.ReadReq_accesses::total 190459 # number of ReadReq accesses(hits+misses) -system.cpu.l2cache.Writeback_accesses::writebacks 392392 # number of Writeback accesses(hits+misses) -system.cpu.l2cache.Writeback_accesses::total 392392 # number of Writeback accesses(hits+misses) +system.cpu.l2cache.Writeback_accesses::writebacks 418219 # number of Writeback accesses(hits+misses) +system.cpu.l2cache.Writeback_accesses::total 418219 # number of Writeback accesses(hits+misses) system.cpu.l2cache.ReadExReq_accesses::cpu.data 247748 # number of ReadExReq accesses(hits+misses) system.cpu.l2cache.ReadExReq_accesses::total 247748 # number of ReadExReq accesses(hits+misses) system.cpu.l2cache.demand_accesses::cpu.inst 643 # number of demand (read+write) accesses @@ -346,17 +346,17 @@ system.cpu.l2cache.demand_accesses::total 438207 # n system.cpu.l2cache.overall_accesses::cpu.inst 643 # number of overall (read+write) accesses system.cpu.l2cache.overall_accesses::cpu.data 437564 # number of overall (read+write) accesses system.cpu.l2cache.overall_accesses::total 438207 # number of overall (read+write) accesses -system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.958009 # miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.162921 # miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_miss_rate::total 0.165605 # miss rate for ReadReq accesses -system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.235929 # miss rate for ReadExReq accesses -system.cpu.l2cache.ReadExReq_miss_rate::total 0.235929 # miss rate for ReadExReq accesses -system.cpu.l2cache.demand_miss_rate::cpu.inst 0.958009 # miss rate for demand accesses -system.cpu.l2cache.demand_miss_rate::cpu.data 0.204258 # miss rate for demand accesses -system.cpu.l2cache.demand_miss_rate::total 0.205364 # miss rate for demand accesses -system.cpu.l2cache.overall_miss_rate::cpu.inst 0.958009 # miss rate for overall accesses -system.cpu.l2cache.overall_miss_rate::cpu.data 0.204258 # miss rate for overall accesses -system.cpu.l2cache.overall_miss_rate::total 0.205364 # miss rate for overall accesses +system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.950233 # miss rate for ReadReq accesses +system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.026052 # miss rate for ReadReq accesses +system.cpu.l2cache.ReadReq_miss_rate::total 0.029172 # miss rate for ReadReq accesses +system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.089466 # miss rate for ReadExReq accesses +system.cpu.l2cache.ReadExReq_miss_rate::total 0.089466 # miss rate for ReadExReq accesses +system.cpu.l2cache.demand_miss_rate::cpu.inst 0.950233 # miss rate for demand accesses +system.cpu.l2cache.demand_miss_rate::cpu.data 0.061957 # miss rate for demand accesses +system.cpu.l2cache.demand_miss_rate::total 0.063260 # miss rate for demand accesses +system.cpu.l2cache.overall_miss_rate::cpu.inst 0.950233 # miss rate for overall accesses +system.cpu.l2cache.overall_miss_rate::cpu.data 0.061957 # miss rate for overall accesses +system.cpu.l2cache.overall_miss_rate::total 0.063260 # miss rate for overall accesses system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 52000 # average ReadReq miss latency system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 52000 # average ReadReq miss latency system.cpu.l2cache.ReadReq_avg_miss_latency::total 52000 # average ReadReq miss latency @@ -376,41 +376,41 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.cpu.l2cache.fast_writes 0 # number of fast writes performed system.cpu.l2cache.cache_copies 0 # number of cache copies performed -system.cpu.l2cache.writebacks::writebacks 57886 # number of writebacks -system.cpu.l2cache.writebacks::total 57886 # number of writebacks -system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 616 # number of ReadReq MSHR misses -system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 30925 # number of ReadReq MSHR misses -system.cpu.l2cache.ReadReq_mshr_misses::total 31541 # number of ReadReq MSHR misses -system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 58451 # number of ReadExReq MSHR misses -system.cpu.l2cache.ReadExReq_mshr_misses::total 58451 # number of ReadExReq MSHR misses -system.cpu.l2cache.demand_mshr_misses::cpu.inst 616 # number of demand (read+write) MSHR misses -system.cpu.l2cache.demand_mshr_misses::cpu.data 89376 # number of demand (read+write) MSHR misses -system.cpu.l2cache.demand_mshr_misses::total 89992 # number of demand (read+write) MSHR misses -system.cpu.l2cache.overall_mshr_misses::cpu.inst 616 # number of overall MSHR misses -system.cpu.l2cache.overall_mshr_misses::cpu.data 89376 # number of overall MSHR misses -system.cpu.l2cache.overall_mshr_misses::total 89992 # number of overall MSHR misses -system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 24640000 # number of ReadReq MSHR miss cycles -system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 1237000000 # number of ReadReq MSHR miss cycles -system.cpu.l2cache.ReadReq_mshr_miss_latency::total 1261640000 # number of ReadReq MSHR miss cycles -system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 2338040000 # number of ReadExReq MSHR miss cycles -system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 2338040000 # number of ReadExReq MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 24640000 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 3575040000 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::total 3599680000 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 24640000 # number of overall MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 3575040000 # number of overall MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::total 3599680000 # number of overall MSHR miss cycles -system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.958009 # mshr miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.162921 # mshr miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.165605 # mshr miss rate for ReadReq accesses -system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.235929 # mshr miss rate for ReadExReq accesses -system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.235929 # mshr miss rate for ReadExReq accesses -system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.958009 # mshr miss rate for demand accesses -system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.204258 # mshr miss rate for demand accesses -system.cpu.l2cache.demand_mshr_miss_rate::total 0.205364 # mshr miss rate for demand accesses -system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.958009 # mshr miss rate for overall accesses -system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.204258 # mshr miss rate for overall accesses -system.cpu.l2cache.overall_mshr_miss_rate::total 0.205364 # mshr miss rate for overall accesses +system.cpu.l2cache.writebacks::writebacks 3043 # number of writebacks +system.cpu.l2cache.writebacks::total 3043 # number of writebacks +system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 611 # number of ReadReq MSHR misses +system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 4945 # number of ReadReq MSHR misses +system.cpu.l2cache.ReadReq_mshr_misses::total 5556 # number of ReadReq MSHR misses +system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 22165 # number of ReadExReq MSHR misses +system.cpu.l2cache.ReadExReq_mshr_misses::total 22165 # number of ReadExReq MSHR misses +system.cpu.l2cache.demand_mshr_misses::cpu.inst 611 # number of demand (read+write) MSHR misses +system.cpu.l2cache.demand_mshr_misses::cpu.data 27110 # number of demand (read+write) MSHR misses +system.cpu.l2cache.demand_mshr_misses::total 27721 # number of demand (read+write) MSHR misses +system.cpu.l2cache.overall_mshr_misses::cpu.inst 611 # number of overall MSHR misses +system.cpu.l2cache.overall_mshr_misses::cpu.data 27110 # number of overall MSHR misses +system.cpu.l2cache.overall_mshr_misses::total 27721 # number of overall MSHR misses +system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 24440000 # number of ReadReq MSHR miss cycles +system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 197800000 # number of ReadReq MSHR miss cycles +system.cpu.l2cache.ReadReq_mshr_miss_latency::total 222240000 # number of ReadReq MSHR miss cycles +system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 886600000 # number of ReadExReq MSHR miss cycles +system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 886600000 # number of ReadExReq MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 24440000 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 1084400000 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::total 1108840000 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 24440000 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 1084400000 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::total 1108840000 # number of overall MSHR miss cycles +system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.950233 # mshr miss rate for ReadReq accesses +system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.026052 # mshr miss rate for ReadReq accesses +system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.029172 # mshr miss rate for ReadReq accesses +system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.089466 # mshr miss rate for ReadExReq accesses +system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.089466 # mshr miss rate for ReadExReq accesses +system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.950233 # mshr miss rate for demand accesses +system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.061957 # mshr miss rate for demand accesses +system.cpu.l2cache.demand_mshr_miss_rate::total 0.063260 # mshr miss rate for demand accesses +system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.950233 # mshr miss rate for overall accesses +system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.061957 # mshr miss rate for overall accesses +system.cpu.l2cache.overall_mshr_miss_rate::total 0.063260 # mshr miss rate for overall accesses system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 40000 # average ReadReq mshr miss latency system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 40000 # average ReadReq mshr miss latency system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 40000 # average ReadReq mshr miss latency |