summaryrefslogtreecommitdiff
path: root/tests/long/se/00.gzip/ref/x86/linux/simple-timing
diff options
context:
space:
mode:
Diffstat (limited to 'tests/long/se/00.gzip/ref/x86/linux/simple-timing')
-rw-r--r--tests/long/se/00.gzip/ref/x86/linux/simple-timing/config.ini205
-rwxr-xr-xtests/long/se/00.gzip/ref/x86/linux/simple-timing/simerr4
-rwxr-xr-xtests/long/se/00.gzip/ref/x86/linux/simple-timing/simout42
-rw-r--r--tests/long/se/00.gzip/ref/x86/linux/simple-timing/stats.txt234
4 files changed, 485 insertions, 0 deletions
diff --git a/tests/long/se/00.gzip/ref/x86/linux/simple-timing/config.ini b/tests/long/se/00.gzip/ref/x86/linux/simple-timing/config.ini
new file mode 100644
index 000000000..f841786ec
--- /dev/null
+++ b/tests/long/se/00.gzip/ref/x86/linux/simple-timing/config.ini
@@ -0,0 +1,205 @@
+[root]
+type=Root
+children=system
+time_sync_enable=false
+time_sync_period=100000000000
+time_sync_spin_threshold=100000000
+
+[system]
+type=System
+children=cpu membus physmem
+mem_mode=atomic
+memories=system.physmem
+num_work_ids=16
+physmem=system.physmem
+work_begin_ckpt_count=0
+work_begin_cpu_id_exit=-1
+work_begin_exit_count=0
+work_cpus_ckpt_count=0
+work_end_ckpt_count=0
+work_end_exit_count=0
+work_item_id=-1
+system_port=system.membus.port[0]
+
+[system.cpu]
+type=TimingSimpleCPU
+children=dcache dtb icache itb l2cache toL2Bus tracer workload
+checker=Null
+clock=500
+cpu_id=0
+defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
+dtb=system.cpu.dtb
+function_trace=false
+function_trace_start=0
+itb=system.cpu.itb
+max_insts_all_threads=0
+max_insts_any_thread=0
+max_loads_all_threads=0
+max_loads_any_thread=0
+numThreads=1
+phase=0
+progress_interval=0
+system=system
+tracer=system.cpu.tracer
+workload=system.cpu.workload
+dcache_port=system.cpu.dcache.cpu_side
+icache_port=system.cpu.icache.cpu_side
+
+[system.cpu.dcache]
+type=BaseCache
+addr_range=0:18446744073709551615
+assoc=2
+block_size=64
+forward_snoops=true
+hash_delay=1
+is_top_level=true
+latency=1000
+max_miss_count=0
+mshrs=10
+num_cpus=1
+prefetch_data_accesses_only=false
+prefetch_degree=1
+prefetch_latency=10000
+prefetch_on_access=false
+prefetch_past_page=false
+prefetch_policy=none
+prefetch_serial_squash=false
+prefetch_use_cpu_id=true
+prefetcher_size=100
+prioritizeRequests=false
+repl=Null
+size=262144
+subblock_size=0
+tgts_per_mshr=5
+trace_addr=0
+two_queue=false
+write_buffers=8
+cpu_side=system.cpu.dcache_port
+mem_side=system.cpu.toL2Bus.port[1]
+
+[system.cpu.dtb]
+type=X86TLB
+size=64
+
+[system.cpu.icache]
+type=BaseCache
+addr_range=0:18446744073709551615
+assoc=2
+block_size=64
+forward_snoops=true
+hash_delay=1
+is_top_level=true
+latency=1000
+max_miss_count=0
+mshrs=10
+num_cpus=1
+prefetch_data_accesses_only=false
+prefetch_degree=1
+prefetch_latency=10000
+prefetch_on_access=false
+prefetch_past_page=false
+prefetch_policy=none
+prefetch_serial_squash=false
+prefetch_use_cpu_id=true
+prefetcher_size=100
+prioritizeRequests=false
+repl=Null
+size=131072
+subblock_size=0
+tgts_per_mshr=5
+trace_addr=0
+two_queue=false
+write_buffers=8
+cpu_side=system.cpu.icache_port
+mem_side=system.cpu.toL2Bus.port[0]
+
+[system.cpu.itb]
+type=X86TLB
+size=64
+
+[system.cpu.l2cache]
+type=BaseCache
+addr_range=0:18446744073709551615
+assoc=2
+block_size=64
+forward_snoops=true
+hash_delay=1
+is_top_level=false
+latency=10000
+max_miss_count=0
+mshrs=10
+num_cpus=1
+prefetch_data_accesses_only=false
+prefetch_degree=1
+prefetch_latency=100000
+prefetch_on_access=false
+prefetch_past_page=false
+prefetch_policy=none
+prefetch_serial_squash=false
+prefetch_use_cpu_id=true
+prefetcher_size=100
+prioritizeRequests=false
+repl=Null
+size=2097152
+subblock_size=0
+tgts_per_mshr=5
+trace_addr=0
+two_queue=false
+write_buffers=8
+cpu_side=system.cpu.toL2Bus.port[2]
+mem_side=system.membus.port[2]
+
+[system.cpu.toL2Bus]
+type=Bus
+block_size=64
+bus_id=0
+clock=1000
+header_cycles=1
+use_default_range=false
+width=64
+port=system.cpu.icache.mem_side system.cpu.dcache.mem_side system.cpu.l2cache.cpu_side
+
+[system.cpu.tracer]
+type=ExeTracer
+
+[system.cpu.workload]
+type=LiveProcess
+cmd=gzip input.log 1
+cwd=build/X86_SE/tests/opt/long/00.gzip/x86/linux/simple-timing
+egid=100
+env=
+errout=cerr
+euid=100
+executable=/dist/m5/cpu2000/binaries/x86/linux/gzip
+gid=100
+input=cin
+max_stack_size=67108864
+output=cout
+pid=100
+ppid=99
+simpoint=0
+system=system
+uid=100
+
+[system.membus]
+type=Bus
+block_size=64
+bus_id=0
+clock=1000
+header_cycles=1
+use_default_range=false
+width=64
+port=system.system_port system.physmem.port[0] system.cpu.l2cache.mem_side
+
+[system.physmem]
+type=PhysicalMemory
+file=
+latency=30000
+latency_var=0
+null=false
+range=0:134217727
+zero=false
+port=system.membus.port[1]
+
diff --git a/tests/long/se/00.gzip/ref/x86/linux/simple-timing/simerr b/tests/long/se/00.gzip/ref/x86/linux/simple-timing/simerr
new file mode 100755
index 000000000..ac4ad20a5
--- /dev/null
+++ b/tests/long/se/00.gzip/ref/x86/linux/simple-timing/simerr
@@ -0,0 +1,4 @@
+warn: Sockets disabled, not accepting gdb connections
+warn: instruction 'fnstcw_Mw' unimplemented
+warn: instruction 'fldcw_Mw' unimplemented
+hack: be nice to actually delete the event here
diff --git a/tests/long/se/00.gzip/ref/x86/linux/simple-timing/simout b/tests/long/se/00.gzip/ref/x86/linux/simple-timing/simout
new file mode 100755
index 000000000..c3d33da65
--- /dev/null
+++ b/tests/long/se/00.gzip/ref/x86/linux/simple-timing/simout
@@ -0,0 +1,42 @@
+gem5 Simulator System. http://gem5.org
+gem5 is copyrighted software; use the --copyright option for details.
+
+gem5 compiled Jan 23 2012 04:08:34
+gem5 started Jan 23 2012 06:37:10
+gem5 executing on zizzer
+command line: build/X86_SE/gem5.opt -d build/X86_SE/tests/opt/long/00.gzip/x86/linux/simple-timing -re tests/run.py build/X86_SE/tests/opt/long/00.gzip/x86/linux/simple-timing
+Global frequency set at 1000000000000 ticks per second
+info: Entering event queue @ 0. Starting simulation...
+spec_init
+Loading Input Data
+Duplicating 262144 bytes
+Duplicating 524288 bytes
+Input data 1048576 bytes in length
+Compressing Input Data, level 1
+Compressed data 108074 bytes in length
+Uncompressing Data
+info: Increasing stack size by one page.
+Uncompressed data 1048576 bytes in length
+Uncompressed data compared correctly
+Compressing Input Data, level 3
+Compressed data 97831 bytes in length
+Uncompressing Data
+Uncompressed data 1048576 bytes in length
+Uncompressed data compared correctly
+Compressing Input Data, level 5
+Compressed data 83382 bytes in length
+Uncompressing Data
+Uncompressed data 1048576 bytes in length
+Uncompressed data compared correctly
+Compressing Input Data, level 7
+Compressed data 76606 bytes in length
+Uncompressing Data
+Uncompressed data 1048576 bytes in length
+Uncompressed data compared correctly
+Compressing Input Data, level 9
+Compressed data 73189 bytes in length
+Uncompressing Data
+Uncompressed data 1048576 bytes in length
+Uncompressed data compared correctly
+Tested 1MB buffer: OK!
+Exiting @ tick 1803258587000 because target called exit()
diff --git a/tests/long/se/00.gzip/ref/x86/linux/simple-timing/stats.txt b/tests/long/se/00.gzip/ref/x86/linux/simple-timing/stats.txt
new file mode 100644
index 000000000..8e512b7b9
--- /dev/null
+++ b/tests/long/se/00.gzip/ref/x86/linux/simple-timing/stats.txt
@@ -0,0 +1,234 @@
+
+---------- Begin Simulation Statistics ----------
+sim_seconds 1.803259 # Number of seconds simulated
+sim_ticks 1803258587000 # Number of ticks simulated
+final_tick 1803258587000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_freq 1000000000000 # Frequency of simulated ticks
+host_inst_rate 1279975 # Simulator instruction rate (inst/s)
+host_tick_rate 1423455894 # Simulator tick rate (ticks/s)
+host_mem_usage 213784 # Number of bytes of host memory used
+host_seconds 1266.82 # Real time elapsed on the host
+sim_insts 1621493983 # Number of instructions simulated
+system.physmem.bytes_read 5725952 # Number of bytes read from this memory
+system.physmem.bytes_inst_read 46208 # Number of instructions bytes read from this memory
+system.physmem.bytes_written 3712448 # Number of bytes written to this memory
+system.physmem.num_reads 89468 # Number of read requests responded to by this memory
+system.physmem.num_writes 58007 # Number of write requests responded to by this memory
+system.physmem.num_other 0 # Number of other requests responded to by this memory
+system.physmem.bw_read 3175336 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read 25625 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write 2058744 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total 5234080 # Total bandwidth to/from this memory (bytes/s)
+system.cpu.workload.num_syscalls 48 # Number of system calls
+system.cpu.numCycles 3606517174 # number of cpu cycles simulated
+system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
+system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
+system.cpu.num_insts 1621493983 # Number of instructions executed
+system.cpu.num_int_alu_accesses 1621354493 # Number of integer alu accesses
+system.cpu.num_fp_alu_accesses 0 # Number of float alu accesses
+system.cpu.num_func_calls 0 # number of times a function call or return occured
+system.cpu.num_conditional_control_insts 99478861 # number of instructions that are conditional controls
+system.cpu.num_int_insts 1621354493 # number of integer instructions
+system.cpu.num_fp_insts 0 # number of float instructions
+system.cpu.num_int_register_reads 3953866002 # number of times the integer registers were read
+system.cpu.num_int_register_writes 1617994650 # number of times the integer registers were written
+system.cpu.num_fp_register_reads 0 # number of times the floating registers were read
+system.cpu.num_fp_register_writes 0 # number of times the floating registers were written
+system.cpu.num_mem_refs 607228182 # number of memory refs
+system.cpu.num_load_insts 419042125 # Number of load instructions
+system.cpu.num_store_insts 188186057 # Number of store instructions
+system.cpu.num_idle_cycles 0 # Number of idle cycles
+system.cpu.num_busy_cycles 3606517174 # Number of busy cycles
+system.cpu.not_idle_fraction 1 # Percentage of non-idle cycles
+system.cpu.idle_fraction 0 # Percentage of idle cycles
+system.cpu.icache.replacements 4 # number of replacements
+system.cpu.icache.tagsinuse 660.186297 # Cycle average of tags in use
+system.cpu.icache.total_refs 1186516018 # Total number of references to valid blocks.
+system.cpu.icache.sampled_refs 722 # Sample count of references to valid blocks.
+system.cpu.icache.avg_refs 1643373.986150 # Average number of references to valid blocks.
+system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
+system.cpu.icache.occ_blocks::0 660.186297 # Average occupied blocks per context
+system.cpu.icache.occ_percent::0 0.322357 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits 1186516018 # number of ReadReq hits
+system.cpu.icache.demand_hits 1186516018 # number of demand (read+write) hits
+system.cpu.icache.overall_hits 1186516018 # number of overall hits
+system.cpu.icache.ReadReq_misses 722 # number of ReadReq misses
+system.cpu.icache.demand_misses 722 # number of demand (read+write) misses
+system.cpu.icache.overall_misses 722 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency 40432000 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency 40432000 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency 40432000 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses 1186516740 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses 1186516740 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses 1186516740 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate 0.000001 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate 0.000001 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate 0.000001 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency 56000 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency 56000 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency 56000 # average overall miss latency
+system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
+system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
+system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
+system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
+system.cpu.icache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
+system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
+system.cpu.icache.fast_writes 0 # number of fast writes performed
+system.cpu.icache.cache_copies 0 # number of cache copies performed
+system.cpu.icache.writebacks 0 # number of writebacks
+system.cpu.icache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits 0 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses 722 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses 722 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses 722 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
+system.cpu.icache.ReadReq_mshr_miss_latency 38266000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency 38266000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency 38266000 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
+system.cpu.icache.ReadReq_mshr_miss_rate 0.000001 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate 0.000001 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate 0.000001 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency 53000 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency 53000 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency 53000 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
+system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
+system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
+system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
+system.cpu.dcache.replacements 437952 # number of replacements
+system.cpu.dcache.tagsinuse 4094.896939 # Cycle average of tags in use
+system.cpu.dcache.total_refs 606786134 # Total number of references to valid blocks.
+system.cpu.dcache.sampled_refs 442048 # Sample count of references to valid blocks.
+system.cpu.dcache.avg_refs 1372.670239 # Average number of references to valid blocks.
+system.cpu.dcache.warmup_cycle 778540000 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.occ_blocks::0 4094.896939 # Average occupied blocks per context
+system.cpu.dcache.occ_percent::0 0.999731 # Average percentage of cache occupancy
+system.cpu.dcache.ReadReq_hits 418844799 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits 187941335 # number of WriteReq hits
+system.cpu.dcache.demand_hits 606786134 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits 606786134 # number of overall hits
+system.cpu.dcache.ReadReq_misses 197326 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses 244722 # number of WriteReq misses
+system.cpu.dcache.demand_misses 442048 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses 442048 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency 4043270000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency 5872734000 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency 9916004000 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency 9916004000 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses 419042125 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses 188186057 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses 607228182 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses 607228182 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate 0.000471 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate 0.001300 # miss rate for WriteReq accesses
+system.cpu.dcache.demand_miss_rate 0.000728 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate 0.000728 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency 20490.305383 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency 23997.572756 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency 22431.962140 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency 22431.962140 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
+system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
+system.cpu.dcache.fast_writes 0 # number of fast writes performed
+system.cpu.dcache.cache_copies 0 # number of cache copies performed
+system.cpu.dcache.writebacks 396372 # number of writebacks
+system.cpu.dcache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits 0 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses 197326 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses 244722 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses 442048 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses 442048 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
+system.cpu.dcache.ReadReq_mshr_miss_latency 3451292000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency 5138568000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency 8589860000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency 8589860000 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate 0.000471 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate 0.001300 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.demand_mshr_miss_rate 0.000728 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate 0.000728 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency 17490.305383 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency 20997.572756 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency 19431.962140 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency 19431.962140 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
+system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
+system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
+system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
+system.cpu.l2cache.replacements 71208 # number of replacements
+system.cpu.l2cache.tagsinuse 18056.923092 # Cycle average of tags in use
+system.cpu.l2cache.total_refs 423014 # Total number of references to valid blocks.
+system.cpu.l2cache.sampled_refs 86793 # Sample count of references to valid blocks.
+system.cpu.l2cache.avg_refs 4.873826 # Average number of references to valid blocks.
+system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
+system.cpu.l2cache.occ_blocks::0 1869.199731 # Average occupied blocks per context
+system.cpu.l2cache.occ_blocks::1 16187.723361 # Average occupied blocks per context
+system.cpu.l2cache.occ_percent::0 0.057043 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::1 0.494010 # Average percentage of cache occupancy
+system.cpu.l2cache.ReadReq_hits 166833 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits 396372 # number of Writeback hits
+system.cpu.l2cache.ReadExReq_hits 186469 # number of ReadExReq hits
+system.cpu.l2cache.demand_hits 353302 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits 353302 # number of overall hits
+system.cpu.l2cache.ReadReq_misses 31215 # number of ReadReq misses
+system.cpu.l2cache.ReadExReq_misses 58253 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses 89468 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses 89468 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency 1623180000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency 3029156000 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency 4652336000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency 4652336000 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses 198048 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses 396372 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses 244722 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses 442770 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses 442770 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate 0.157613 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate 0.238037 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate 0.202064 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate 0.202064 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency 52000 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency 52000 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency 52000 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency 52000 # average overall miss latency
+system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
+system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
+system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
+system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
+system.cpu.l2cache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
+system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
+system.cpu.l2cache.fast_writes 0 # number of fast writes performed
+system.cpu.l2cache.cache_copies 0 # number of cache copies performed
+system.cpu.l2cache.writebacks 58007 # number of writebacks
+system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
+system.cpu.l2cache.ReadReq_mshr_misses 31215 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses 58253 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses 89468 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses 89468 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency 1248600000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency 2330120000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency 3578720000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency 3578720000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate 0.157613 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate 0.238037 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate 0.202064 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate 0.202064 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 40000 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 40000 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency 40000 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency 40000 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
+system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
+system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
+system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
+
+---------- End Simulation Statistics ----------