summaryrefslogtreecommitdiff
path: root/tests/long/se/00.gzip
diff options
context:
space:
mode:
Diffstat (limited to 'tests/long/se/00.gzip')
-rw-r--r--tests/long/se/00.gzip/ref/alpha/tru64/inorder-timing/stats.txt228
-rw-r--r--tests/long/se/00.gzip/ref/alpha/tru64/o3-timing/stats.txt1052
-rw-r--r--tests/long/se/00.gzip/ref/arm/linux/o3-timing/stats.txt1018
-rw-r--r--tests/long/se/00.gzip/ref/sparc/linux/o3-timing/stats.txt168
4 files changed, 1233 insertions, 1233 deletions
diff --git a/tests/long/se/00.gzip/ref/alpha/tru64/inorder-timing/stats.txt b/tests/long/se/00.gzip/ref/alpha/tru64/inorder-timing/stats.txt
index 5b9902e79..56312634f 100644
--- a/tests/long/se/00.gzip/ref/alpha/tru64/inorder-timing/stats.txt
+++ b/tests/long/se/00.gzip/ref/alpha/tru64/inorder-timing/stats.txt
@@ -1,14 +1,14 @@
---------- Begin Simulation Statistics ----------
sim_seconds 0.274137 # Number of seconds simulated
-sim_ticks 274137499500 # Number of ticks simulated
-final_tick 274137499500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_ticks 274137453500 # Number of ticks simulated
+final_tick 274137453500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 167497 # Simulator instruction rate (inst/s)
-host_op_rate 167497 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 76292716 # Simulator tick rate (ticks/s)
-host_mem_usage 218988 # Number of bytes of host memory used
-host_seconds 3593.23 # Real time elapsed on the host
+host_inst_rate 134061 # Simulator instruction rate (inst/s)
+host_op_rate 134061 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 61063086 # Simulator tick rate (ticks/s)
+host_mem_usage 219148 # Number of bytes of host memory used
+host_seconds 4489.41 # Real time elapsed on the host
sim_insts 601856964 # Number of instructions simulated
sim_ops 601856964 # Number of ops (including micro ops) simulated
system.physmem.bytes_read::cpu.inst 53824 # Number of bytes read from this memory
@@ -24,32 +24,32 @@ system.physmem.num_reads::total 26157 # Nu
system.physmem.num_writes::writebacks 891 # Number of write requests responded to by this memory
system.physmem.num_writes::total 891 # Number of write requests responded to by this memory
system.physmem.bw_read::cpu.inst 196339 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 5910260 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 6106600 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 5910261 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 6106601 # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_inst_read::cpu.inst 196339 # Instruction read bandwidth from this memory (bytes/s)
system.physmem.bw_inst_read::total 196339 # Instruction read bandwidth from this memory (bytes/s)
system.physmem.bw_write::writebacks 208012 # Write bandwidth from this memory (bytes/s)
system.physmem.bw_write::total 208012 # Write bandwidth from this memory (bytes/s)
system.physmem.bw_total::writebacks 208012 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu.inst 196339 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 5910260 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 6314612 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 5910261 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 6314613 # Total bandwidth to/from this memory (bytes/s)
system.cpu.dtb.fetch_hits 0 # ITB hits
system.cpu.dtb.fetch_misses 0 # ITB misses
system.cpu.dtb.fetch_acv 0 # ITB acv
system.cpu.dtb.fetch_accesses 0 # ITB accesses
-system.cpu.dtb.read_hits 114518785 # DTB read hits
+system.cpu.dtb.read_hits 114518787 # DTB read hits
system.cpu.dtb.read_misses 2631 # DTB read misses
system.cpu.dtb.read_acv 0 # DTB read access violations
-system.cpu.dtb.read_accesses 114521416 # DTB read accesses
-system.cpu.dtb.write_hits 39662429 # DTB write hits
+system.cpu.dtb.read_accesses 114521418 # DTB read accesses
+system.cpu.dtb.write_hits 39662426 # DTB write hits
system.cpu.dtb.write_misses 2302 # DTB write misses
system.cpu.dtb.write_acv 0 # DTB write access violations
-system.cpu.dtb.write_accesses 39664731 # DTB write accesses
-system.cpu.dtb.data_hits 154181214 # DTB hits
+system.cpu.dtb.write_accesses 39664728 # DTB write accesses
+system.cpu.dtb.data_hits 154181213 # DTB hits
system.cpu.dtb.data_misses 4933 # DTB misses
system.cpu.dtb.data_acv 0 # DTB access violations
-system.cpu.dtb.data_accesses 154186147 # DTB accesses
+system.cpu.dtb.data_accesses 154186146 # DTB accesses
system.cpu.itb.fetch_hits 25086764 # ITB hits
system.cpu.itb.fetch_misses 22 # ITB misses
system.cpu.itb.fetch_acv 0 # ITB acv
@@ -67,7 +67,7 @@ system.cpu.itb.data_misses 0 # DT
system.cpu.itb.data_acv 0 # DTB access violations
system.cpu.itb.data_accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 17 # Number of system calls
-system.cpu.numCycles 548275000 # number of cpu cycles simulated
+system.cpu.numCycles 548274908 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
system.cpu.branch_predictor.lookups 86322538 # Number of BP lookups
@@ -80,13 +80,13 @@ system.cpu.branch_predictor.RASInCorrect 6 # Nu
system.cpu.branch_predictor.BTBHitPct 64.827784 # BTB Hit Percentage
system.cpu.branch_predictor.predictedTaken 36908227 # Number of Branches Predicted As Taken (True).
system.cpu.branch_predictor.predictedNotTaken 49414311 # Number of Branches Predicted As Not Taken (False).
-system.cpu.regfile_manager.intRegFileReads 541561070 # Number of Reads from Int. Register File
+system.cpu.regfile_manager.intRegFileReads 541561072 # Number of Reads from Int. Register File
system.cpu.regfile_manager.intRegFileWrites 463854846 # Number of Writes to Int. Register File
-system.cpu.regfile_manager.intRegFileAccesses 1005415916 # Total Accesses (Read+Write) to the Int. Register File
+system.cpu.regfile_manager.intRegFileAccesses 1005415918 # Total Accesses (Read+Write) to the Int. Register File
system.cpu.regfile_manager.floatRegFileReads 162 # Number of Reads from FP Register File
system.cpu.regfile_manager.floatRegFileWrites 42 # Number of Writes to FP Register File
system.cpu.regfile_manager.floatRegFileAccesses 204 # Total Accesses (Read+Write) to the FP Register File
-system.cpu.regfile_manager.regForwards 255070177 # Number of Registers Read Through Forwarding Logic
+system.cpu.regfile_manager.regForwards 255070175 # Number of Registers Read Through Forwarding Logic
system.cpu.agen_unit.agens 155050348 # Number of Address Generations
system.cpu.execution_unit.predictedTakenIncorrect 33771595 # Number of Branches Incorrectly Predicted As Taken.
system.cpu.execution_unit.predictedNotTakenIncorrect 2589470 # Number of Branches Incorrectly Predicted As Not Taken).
@@ -97,12 +97,12 @@ system.cpu.execution_unit.executions 412334459 # Nu
system.cpu.mult_div_unit.multiplies 6482 # Number of Multipy Operations Executed
system.cpu.mult_div_unit.divides 0 # Number of Divide Operations Executed
system.cpu.contextSwitches 1 # Number of context switches
-system.cpu.threadCycles 539843930 # Total Number of Cycles A Thread Was Active in CPU (Per-Thread)
+system.cpu.threadCycles 539843953 # Total Number of Cycles A Thread Was Active in CPU (Per-Thread)
system.cpu.smtCycles 0 # Total number of cycles that the CPU was in SMT-mode
-system.cpu.timesIdled 672410 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 59138192 # Number of cycles cpu's stages were not processed
-system.cpu.runCycles 489136808 # Number of cycles cpu stages are processed.
-system.cpu.activity 89.213772 # Percentage of cycles cpu is active
+system.cpu.timesIdled 672397 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 59138093 # Number of cycles cpu's stages were not processed
+system.cpu.runCycles 489136815 # Number of cycles cpu stages are processed.
+system.cpu.activity 89.213788 # Percentage of cycles cpu is active
system.cpu.comLoads 114514042 # Number of Load instructions committed
system.cpu.comStores 39451321 # Number of Store instructions committed
system.cpu.comBranches 62547159 # Number of Branches instructions committed
@@ -120,28 +120,28 @@ system.cpu.cpi_total 0.910972 # CP
system.cpu.ipc 1.097728 # IPC: Instructions Per Cycle (Per-Thread)
system.cpu.smt_ipc nan # IPC: Total SMT-IPC
system.cpu.ipc_total 1.097728 # IPC: Total IPC of All Threads
-system.cpu.stage0.idleCycles 209383014 # Number of cycles 0 instructions are processed.
-system.cpu.stage0.runCycles 338891986 # Number of cycles 1+ instructions are processed.
-system.cpu.stage0.utilization 61.810585 # Percentage of cycles stage was utilized (processing insts).
-system.cpu.stage1.idleCycles 237433241 # Number of cycles 0 instructions are processed.
-system.cpu.stage1.runCycles 310841759 # Number of cycles 1+ instructions are processed.
-system.cpu.stage1.utilization 56.694498 # Percentage of cycles stage was utilized (processing insts).
-system.cpu.stage2.idleCycles 206489440 # Number of cycles 0 instructions are processed.
-system.cpu.stage2.runCycles 341785560 # Number of cycles 1+ instructions are processed.
-system.cpu.stage2.utilization 62.338345 # Percentage of cycles stage was utilized (processing insts).
-system.cpu.stage3.idleCycles 436702963 # Number of cycles 0 instructions are processed.
+system.cpu.stage0.idleCycles 209382923 # Number of cycles 0 instructions are processed.
+system.cpu.stage0.runCycles 338891985 # Number of cycles 1+ instructions are processed.
+system.cpu.stage0.utilization 61.810595 # Percentage of cycles stage was utilized (processing insts).
+system.cpu.stage1.idleCycles 237433150 # Number of cycles 0 instructions are processed.
+system.cpu.stage1.runCycles 310841758 # Number of cycles 1+ instructions are processed.
+system.cpu.stage1.utilization 56.694507 # Percentage of cycles stage was utilized (processing insts).
+system.cpu.stage2.idleCycles 206489347 # Number of cycles 0 instructions are processed.
+system.cpu.stage2.runCycles 341785561 # Number of cycles 1+ instructions are processed.
+system.cpu.stage2.utilization 62.338355 # Percentage of cycles stage was utilized (processing insts).
+system.cpu.stage3.idleCycles 436702871 # Number of cycles 0 instructions are processed.
system.cpu.stage3.runCycles 111572037 # Number of cycles 1+ instructions are processed.
-system.cpu.stage3.utilization 20.349649 # Percentage of cycles stage was utilized (processing insts).
-system.cpu.stage4.idleCycles 201266098 # Number of cycles 0 instructions are processed.
-system.cpu.stage4.runCycles 347008902 # Number of cycles 1+ instructions are processed.
-system.cpu.stage4.utilization 63.291031 # Percentage of cycles stage was utilized (processing insts).
+system.cpu.stage3.utilization 20.349652 # Percentage of cycles stage was utilized (processing insts).
+system.cpu.stage4.idleCycles 201266007 # Number of cycles 0 instructions are processed.
+system.cpu.stage4.runCycles 347008901 # Number of cycles 1+ instructions are processed.
+system.cpu.stage4.utilization 63.291042 # Percentage of cycles stage was utilized (processing insts).
system.cpu.icache.replacements 30 # number of replacements
-system.cpu.icache.tagsinuse 728.512372 # Cycle average of tags in use
+system.cpu.icache.tagsinuse 728.512382 # Cycle average of tags in use
system.cpu.icache.total_refs 25085741 # Total number of references to valid blocks.
system.cpu.icache.sampled_refs 855 # Sample count of references to valid blocks.
system.cpu.icache.avg_refs 29340.047953 # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::cpu.inst 728.512372 # Average occupied blocks per requestor
+system.cpu.icache.occ_blocks::cpu.inst 728.512382 # Average occupied blocks per requestor
system.cpu.icache.occ_percent::cpu.inst 0.355719 # Average percentage of cache occupancy
system.cpu.icache.occ_percent::total 0.355719 # Average percentage of cache occupancy
system.cpu.icache.ReadReq_hits::cpu.inst 25085741 # number of ReadReq hits
@@ -220,12 +220,12 @@ system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 54774.853801
system.cpu.icache.overall_avg_mshr_miss_latency::total 54774.853801 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.dcache.replacements 451299 # number of replacements
-system.cpu.dcache.tagsinuse 4093.836595 # Cycle average of tags in use
+system.cpu.dcache.tagsinuse 4093.836594 # Cycle average of tags in use
system.cpu.dcache.total_refs 152406041 # Total number of references to valid blocks.
system.cpu.dcache.sampled_refs 455395 # Sample count of references to valid blocks.
system.cpu.dcache.avg_refs 334.667796 # Average number of references to valid blocks.
system.cpu.dcache.warmup_cycle 294657000 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::cpu.data 4093.836595 # Average occupied blocks per requestor
+system.cpu.dcache.occ_blocks::cpu.data 4093.836594 # Average occupied blocks per requestor
system.cpu.dcache.occ_percent::cpu.data 0.999472 # Average percentage of cache occupancy
system.cpu.dcache.occ_percent::total 0.999472 # Average percentage of cache occupancy
system.cpu.dcache.ReadReq_hits::cpu.data 114120497 # number of ReadReq hits
@@ -244,14 +244,14 @@ system.cpu.dcache.demand_misses::cpu.data 1559322 # n
system.cpu.dcache.demand_misses::total 1559322 # number of demand (read+write) misses
system.cpu.dcache.overall_misses::cpu.data 1559322 # number of overall misses
system.cpu.dcache.overall_misses::total 1559322 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 7771987500 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 7771987500 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 30228669000 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 30228669000 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 38000656500 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 38000656500 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 38000656500 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 38000656500 # number of overall miss cycles
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 7771987000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 7771987000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 30228329000 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 30228329000 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 38000316000 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 38000316000 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 38000316000 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 38000316000 # number of overall miss cycles
system.cpu.dcache.ReadReq_accesses::cpu.data 114514042 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.ReadReq_accesses::total 114514042 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 39451321 # number of WriteReq accesses(hits+misses)
@@ -268,19 +268,19 @@ system.cpu.dcache.demand_miss_rate::cpu.data 0.010128
system.cpu.dcache.demand_miss_rate::total 0.010128 # miss rate for demand accesses
system.cpu.dcache.overall_miss_rate::cpu.data 0.010128 # miss rate for overall accesses
system.cpu.dcache.overall_miss_rate::total 0.010128 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 19748.662796 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 19748.662796 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 25930.061238 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 25930.061238 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 24369.986763 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 24369.986763 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 24369.986763 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 24369.986763 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 28255500 # number of cycles access was blocked
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 19748.661525 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 19748.661525 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 25929.769587 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 25929.769587 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 24369.768399 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 24369.768399 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 24369.768399 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 24369.768399 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 28216000 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 3255084000 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 3561 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 3564 # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets 211493 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 7934.709351 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 7916.947250 # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets 15390.977479 # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
@@ -302,14 +302,14 @@ system.cpu.dcache.demand_mshr_misses::cpu.data 455395
system.cpu.dcache.demand_mshr_misses::total 455395 # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses::cpu.data 455395 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_misses::total 455395 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 2683978500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 2683978500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 5136800000 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 5136800000 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 7820778500 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 7820778500 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 7820778500 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 7820778500 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 2683978000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 2683978000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 5136655500 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 5136655500 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 7820633500 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 7820633500 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 7820633500 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 7820633500 # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.001757 # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.001757 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.006442 # mshr miss rate for WriteReq accesses
@@ -318,24 +318,24 @@ system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.002958
system.cpu.dcache.demand_mshr_miss_rate::total 0.002958 # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.002958 # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_miss_rate::total 0.002958 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 13337.732070 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 13337.732070 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 20210.652219 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 20210.652219 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 17173.615213 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 17173.615213 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 17173.615213 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 17173.615213 # average overall mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 13337.729586 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 13337.729586 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 20210.083686 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 20210.083686 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 17173.296808 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 17173.296808 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 17173.296808 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 17173.296808 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.replacements 917 # number of replacements
-system.cpu.l2cache.tagsinuse 22837.818259 # Cycle average of tags in use
+system.cpu.l2cache.tagsinuse 22837.818508 # Cycle average of tags in use
system.cpu.l2cache.total_refs 538848 # Total number of references to valid blocks.
system.cpu.l2cache.sampled_refs 23142 # Sample count of references to valid blocks.
system.cpu.l2cache.avg_refs 23.284418 # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::writebacks 21635.297134 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.inst 719.415397 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.data 483.105728 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::writebacks 21635.297320 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.inst 719.415407 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.data 483.105781 # Average occupied blocks per requestor
system.cpu.l2cache.occ_percent::writebacks 0.660257 # Average percentage of cache occupancy
system.cpu.l2cache.occ_percent::cpu.inst 0.021955 # Average percentage of cache occupancy
system.cpu.l2cache.occ_percent::cpu.data 0.014743 # Average percentage of cache occupancy
@@ -365,16 +365,16 @@ system.cpu.l2cache.overall_misses::cpu.inst 841 #
system.cpu.l2cache.overall_misses::cpu.data 25316 # number of overall misses
system.cpu.l2cache.overall_misses::total 26157 # number of overall misses
system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 45384000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 214860500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 260244500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 1215316500 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 1215316500 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 214860000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 260244000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 1215397500 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 1215397500 # number of ReadExReq miss cycles
system.cpu.l2cache.demand_miss_latency::cpu.inst 45384000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 1430177000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 1475561000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 1430257500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 1475641500 # number of demand (read+write) miss cycles
system.cpu.l2cache.overall_miss_latency::cpu.inst 45384000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 1430177000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 1475561000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 1430257500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 1475641500 # number of overall miss cycles
system.cpu.l2cache.ReadReq_accesses::cpu.inst 855 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::cpu.data 201219 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::total 202074 # number of ReadReq accesses(hits+misses)
@@ -400,21 +400,21 @@ system.cpu.l2cache.overall_miss_rate::cpu.inst 0.983626
system.cpu.l2cache.overall_miss_rate::cpu.data 0.055591 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::total 0.057330 # miss rate for overall accesses
system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 53964.328181 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 52150.606796 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 52458.072969 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 57337.068315 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 57337.068315 # average ReadExReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 52150.485437 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 52457.972183 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 57340.889791 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 57340.889791 # average ReadExReq miss latency
system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 53964.328181 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 56493.008374 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 56411.706235 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 56496.188181 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 56414.783805 # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 53964.328181 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 56493.008374 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 56411.706235 # average overall miss latency
-system.cpu.l2cache.blocked_cycles::no_mshrs 3459500 # number of cycles access was blocked
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 56496.188181 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 56414.783805 # average overall miss latency
+system.cpu.l2cache.blocked_cycles::no_mshrs 3419500 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.l2cache.blocked::no_mshrs 116 # number of cycles access was blocked
+system.cpu.l2cache.blocked::no_mshrs 115 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.l2cache.avg_blocked_cycles::no_mshrs 29823.275862 # average number of cycles each access was blocked
+system.cpu.l2cache.avg_blocked_cycles::no_mshrs 29734.782609 # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
@@ -434,14 +434,14 @@ system.cpu.l2cache.overall_mshr_misses::total 26157
system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 35146000 # number of ReadReq MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 165361000 # number of ReadReq MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_latency::total 200507000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 954428500 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 954428500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 954509500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 954509500 # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 35146000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 1119789500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 1154935500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 1119870500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 1155016500 # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 35146000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 1119789500 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 1154935500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 1119870500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 1155016500 # number of overall MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.983626 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.020475 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.024550 # mshr miss rate for ReadReq accesses
@@ -456,14 +456,14 @@ system.cpu.l2cache.overall_mshr_miss_rate::total 0.057330
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 41790.725327 # average ReadReq mshr miss latency
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 40136.165049 # average ReadReq mshr miss latency
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 40416.649869 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 45028.708247 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 45028.708247 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 45032.529723 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 45032.529723 # average ReadExReq mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 41790.725327 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 44232.481435 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 44153.974080 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 44235.680992 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 44157.070765 # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 41790.725327 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 44232.481435 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 44153.974080 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 44235.680992 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 44157.070765 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
diff --git a/tests/long/se/00.gzip/ref/alpha/tru64/o3-timing/stats.txt b/tests/long/se/00.gzip/ref/alpha/tru64/o3-timing/stats.txt
index 5f66a5052..f78f2bef4 100644
--- a/tests/long/se/00.gzip/ref/alpha/tru64/o3-timing/stats.txt
+++ b/tests/long/se/00.gzip/ref/alpha/tru64/o3-timing/stats.txt
@@ -1,59 +1,59 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.135505 # Number of seconds simulated
-sim_ticks 135504709500 # Number of ticks simulated
-final_tick 135504709500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.135471 # Number of seconds simulated
+sim_ticks 135471331500 # Number of ticks simulated
+final_tick 135471331500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 302966 # Simulator instruction rate (inst/s)
-host_op_rate 302966 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 72589653 # Simulator tick rate (ticks/s)
-host_mem_usage 220016 # Number of bytes of host memory used
-host_seconds 1866.72 # Real time elapsed on the host
+host_inst_rate 255662 # Simulator instruction rate (inst/s)
+host_op_rate 255662 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 61240707 # Simulator tick rate (ticks/s)
+host_mem_usage 220172 # Number of bytes of host memory used
+host_seconds 2212.11 # Real time elapsed on the host
sim_insts 565552443 # Number of instructions simulated
sim_ops 565552443 # Number of ops (including micro ops) simulated
-system.physmem.bytes_read::cpu.inst 61760 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.data 1627200 # Number of bytes read from this memory
-system.physmem.bytes_read::total 1688960 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 61760 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 61760 # Number of instructions bytes read from this memory
-system.physmem.bytes_written::writebacks 58880 # Number of bytes written to this memory
-system.physmem.bytes_written::total 58880 # Number of bytes written to this memory
-system.physmem.num_reads::cpu.inst 965 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 25425 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 26390 # Number of read requests responded to by this memory
-system.physmem.num_writes::writebacks 920 # Number of write requests responded to by this memory
-system.physmem.num_writes::total 920 # Number of write requests responded to by this memory
-system.physmem.bw_read::cpu.inst 455778 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 12008439 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 12464216 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 455778 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 455778 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write::writebacks 434524 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::total 434524 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total::writebacks 434524 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 455778 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 12008439 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 12898740 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bytes_read::cpu.inst 61888 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 1627392 # Number of bytes read from this memory
+system.physmem.bytes_read::total 1689280 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 61888 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 61888 # Number of instructions bytes read from this memory
+system.physmem.bytes_written::writebacks 58944 # Number of bytes written to this memory
+system.physmem.bytes_written::total 58944 # Number of bytes written to this memory
+system.physmem.num_reads::cpu.inst 967 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 25428 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 26395 # Number of read requests responded to by this memory
+system.physmem.num_writes::writebacks 921 # Number of write requests responded to by this memory
+system.physmem.num_writes::total 921 # Number of write requests responded to by this memory
+system.physmem.bw_read::cpu.inst 456835 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 12012815 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 12469649 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 456835 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 456835 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 435103 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 435103 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 435103 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 456835 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 12012815 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 12904752 # Total bandwidth to/from this memory (bytes/s)
system.cpu.dtb.fetch_hits 0 # ITB hits
system.cpu.dtb.fetch_misses 0 # ITB misses
system.cpu.dtb.fetch_acv 0 # ITB acv
system.cpu.dtb.fetch_accesses 0 # ITB accesses
-system.cpu.dtb.read_hits 123973202 # DTB read hits
-system.cpu.dtb.read_misses 28801 # DTB read misses
+system.cpu.dtb.read_hits 123970603 # DTB read hits
+system.cpu.dtb.read_misses 28720 # DTB read misses
system.cpu.dtb.read_acv 0 # DTB read access violations
-system.cpu.dtb.read_accesses 124002003 # DTB read accesses
-system.cpu.dtb.write_hits 40826098 # DTB write hits
-system.cpu.dtb.write_misses 43038 # DTB write misses
+system.cpu.dtb.read_accesses 123999323 # DTB read accesses
+system.cpu.dtb.write_hits 40821734 # DTB write hits
+system.cpu.dtb.write_misses 42993 # DTB write misses
system.cpu.dtb.write_acv 0 # DTB write access violations
-system.cpu.dtb.write_accesses 40869136 # DTB write accesses
-system.cpu.dtb.data_hits 164799300 # DTB hits
-system.cpu.dtb.data_misses 71839 # DTB misses
+system.cpu.dtb.write_accesses 40864727 # DTB write accesses
+system.cpu.dtb.data_hits 164792337 # DTB hits
+system.cpu.dtb.data_misses 71713 # DTB misses
system.cpu.dtb.data_acv 0 # DTB access violations
-system.cpu.dtb.data_accesses 164871139 # DTB accesses
-system.cpu.itb.fetch_hits 66654125 # ITB hits
+system.cpu.dtb.data_accesses 164864050 # DTB accesses
+system.cpu.itb.fetch_hits 66629589 # ITB hits
system.cpu.itb.fetch_misses 39 # ITB misses
system.cpu.itb.fetch_acv 0 # ITB acv
-system.cpu.itb.fetch_accesses 66654164 # ITB accesses
+system.cpu.itb.fetch_accesses 66629628 # ITB accesses
system.cpu.itb.read_hits 0 # DTB read hits
system.cpu.itb.read_misses 0 # DTB read misses
system.cpu.itb.read_acv 0 # DTB read access violations
@@ -67,140 +67,140 @@ system.cpu.itb.data_misses 0 # DT
system.cpu.itb.data_acv 0 # DTB access violations
system.cpu.itb.data_accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 17 # Number of system calls
-system.cpu.numCycles 271009420 # number of cpu cycles simulated
+system.cpu.numCycles 270942664 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.BPredUnit.lookups 78550084 # Number of BP lookups
-system.cpu.BPredUnit.condPredicted 72909802 # Number of conditional branches predicted
-system.cpu.BPredUnit.condIncorrect 3049618 # Number of conditional branches incorrect
-system.cpu.BPredUnit.BTBLookups 42960098 # Number of BTB lookups
-system.cpu.BPredUnit.BTBHits 41697412 # Number of BTB hits
+system.cpu.BPredUnit.lookups 78540801 # Number of BP lookups
+system.cpu.BPredUnit.condPredicted 72908130 # Number of conditional branches predicted
+system.cpu.BPredUnit.condIncorrect 3045250 # Number of conditional branches incorrect
+system.cpu.BPredUnit.BTBLookups 42784442 # Number of BTB lookups
+system.cpu.BPredUnit.BTBHits 41679238 # Number of BTB hits
system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.BPredUnit.usedRAS 1627945 # Number of times the RAS was used to get a target.
-system.cpu.BPredUnit.RASInCorrect 225 # Number of incorrect RAS predictions.
-system.cpu.fetch.icacheStallCycles 68633140 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 712310900 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 78550084 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 43325357 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 119402153 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 13096957 # Number of cycles fetch has spent squashing
-system.cpu.fetch.BlockedCycles 72942972 # Number of cycles fetch has spent blocked
+system.cpu.BPredUnit.usedRAS 1625962 # Number of times the RAS was used to get a target.
+system.cpu.BPredUnit.RASInCorrect 231 # Number of incorrect RAS predictions.
+system.cpu.fetch.icacheStallCycles 68608304 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 712216936 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 78540801 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 43305200 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 119376688 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 13084394 # Number of cycles fetch has spent squashing
+system.cpu.fetch.BlockedCycles 72934666 # Number of cycles fetch has spent blocked
system.cpu.fetch.MiscStallCycles 29 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
system.cpu.fetch.PendingTrapStallCycles 1077 # Number of stall cycles due to pending traps
-system.cpu.fetch.CacheLines 66654125 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 952316 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 270973447 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 2.628711 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 3.455670 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.CacheLines 66629589 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 948387 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.rateDist::samples 270906593 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 2.629013 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 3.455853 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 151571294 55.94% 55.94% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 10370513 3.83% 59.76% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 11843929 4.37% 64.13% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 10611726 3.92% 68.05% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 6997698 2.58% 70.63% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 2669321 0.99% 71.62% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 3542857 1.31% 72.92% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 3106060 1.15% 74.07% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 70260049 25.93% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 151529905 55.93% 55.93% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 10364245 3.83% 59.76% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 11839822 4.37% 64.13% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 10610225 3.92% 68.05% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 6991463 2.58% 70.63% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 2667986 0.98% 71.61% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 3540757 1.31% 72.92% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 3105472 1.15% 74.07% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 70256718 25.93% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 270973447 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.289843 # Number of branch fetches per cycle
-system.cpu.fetch.rate 2.628362 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 86239898 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 56889648 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 104078394 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 13772489 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 9993018 # Number of cycles decode is squashing
-system.cpu.decode.BranchResolved 3907857 # Number of times decode resolved a branch
-system.cpu.decode.BranchMispred 1149 # Number of times decode detected a branch misprediction
-system.cpu.decode.DecodedInsts 703284399 # Number of instructions handled by decode
-system.cpu.decode.SquashedInsts 4152 # Number of squashed instructions handled by decode
-system.cpu.rename.SquashCycles 9993018 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 94515684 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 12291800 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 1567 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 104313558 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 49857820 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 691204157 # Number of instructions processed by rename
-system.cpu.rename.ROBFullEvents 5604 # Number of times rename has blocked due to ROB full
-system.cpu.rename.IQFullEvents 37465189 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LSQFullEvents 6251536 # Number of times rename has blocked due to LSQ full
-system.cpu.rename.RenamedOperands 527653035 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 907560525 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 907557502 # Number of integer rename lookups
-system.cpu.rename.fp_rename_lookups 3023 # Number of floating rename lookups
+system.cpu.fetch.rateDist::total 270906593 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.289880 # Number of branch fetches per cycle
+system.cpu.fetch.rate 2.628663 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 86218522 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 56873885 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 104030125 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 13799230 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 9984831 # Number of cycles decode is squashing
+system.cpu.decode.BranchResolved 3903379 # Number of times decode resolved a branch
+system.cpu.decode.BranchMispred 1089 # Number of times decode detected a branch misprediction
+system.cpu.decode.DecodedInsts 703205131 # Number of instructions handled by decode
+system.cpu.decode.SquashedInsts 4386 # Number of squashed instructions handled by decode
+system.cpu.rename.SquashCycles 9984831 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 94485896 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 12289062 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 1666 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 104300720 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 49844418 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 691143238 # Number of instructions processed by rename
+system.cpu.rename.ROBFullEvents 5409 # Number of times rename has blocked due to ROB full
+system.cpu.rename.IQFullEvents 37459217 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LSQFullEvents 6250189 # Number of times rename has blocked due to LSQ full
+system.cpu.rename.RenamedOperands 527606706 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 907468723 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 907465803 # Number of integer rename lookups
+system.cpu.rename.fp_rename_lookups 2920 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 463854889 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 63798146 # Number of HB maps that are undone due to squashing
-system.cpu.rename.serializingInsts 98 # count of serializing insts renamed
-system.cpu.rename.tempSerializingInsts 109 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 110554649 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 129201281 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 42494660 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 14706454 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 9724071 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 626942555 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded 88 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 608726605 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 349964 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 60693556 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 33842727 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved 71 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 270973447 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 2.246444 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 1.833475 # Number of insts issued each cycle
+system.cpu.rename.UndoneMaps 63751817 # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts 108 # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts 122 # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts 110700400 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 129196942 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 42484118 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 14760258 # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores 9703253 # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded 626892028 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 99 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 608695355 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 350153 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 60644934 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 33797171 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 82 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 270906593 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 2.246883 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 1.833563 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 55588929 20.51% 20.51% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 55068872 20.32% 40.84% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 54063102 19.95% 60.79% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 36829632 13.59% 74.38% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 31174989 11.50% 85.88% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 23761374 8.77% 94.65% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 10484912 3.87% 98.52% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 3386761 1.25% 99.77% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 614876 0.23% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 55377469 20.44% 20.44% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 55325876 20.42% 40.86% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 54071762 19.96% 60.82% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 36846414 13.60% 74.42% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 30891550 11.40% 85.83% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 23842623 8.80% 94.63% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 10560250 3.90% 98.53% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 3379294 1.25% 99.77% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 611355 0.23% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 270973447 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 270906593 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 2718607 75.19% 75.19% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 33 0.00% 75.19% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 0 0.00% 75.19% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 0 0.00% 75.19% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 75.19% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 0 0.00% 75.19% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 0 0.00% 75.19% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 0 0.00% 75.19% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 75.19% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 75.19% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 75.19% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 75.19% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 75.19% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 75.19% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 75.19% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 75.19% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 75.19% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 75.19% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 75.19% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 75.19% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 75.19% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 75.19% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 75.19% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 75.19% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 75.19% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 75.19% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 75.19% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 75.19% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 75.19% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 573635 15.86% 91.05% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 323505 8.95% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 2755770 75.48% 75.48% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 30 0.00% 75.48% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 0 0.00% 75.48% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 0 0.00% 75.48% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 75.48% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 0 0.00% 75.48% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 0 0.00% 75.48% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 0 0.00% 75.48% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 75.48% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 75.48% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 75.48% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 75.48% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 75.48% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 75.48% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 75.48% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 75.48% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 75.48% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 75.48% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 75.48% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 75.48% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 75.48% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 75.48% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 75.48% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 75.48% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 75.48% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 75.48% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 75.48% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 75.48% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 75.48% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 573872 15.72% 91.20% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 321392 8.80% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 441168683 72.47% 72.47% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 7348 0.00% 72.48% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 441149057 72.47% 72.47% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 7297 0.00% 72.48% # Type of FU issued
system.cpu.iq.FU_type_0::IntDiv 0 0.00% 72.48% # Type of FU issued
system.cpu.iq.FU_type_0::FloatAdd 30 0.00% 72.48% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCmp 5 0.00% 72.48% # Type of FU issued
@@ -228,84 +228,84 @@ system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 72.48% # Ty
system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 72.48% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 72.48% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 72.48% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 126287390 20.75% 93.22% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 41263140 6.78% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 126283457 20.75% 93.22% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 41255500 6.78% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 608726605 # Type of FU issued
-system.cpu.iq.rate 2.246146 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 3615780 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.005940 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 1492388483 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 687638825 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 598965859 # Number of integer instruction queue wakeup accesses
-system.cpu.iq.fp_inst_queue_reads 3918 # Number of floating instruction queue reads
-system.cpu.iq.fp_inst_queue_writes 2476 # Number of floating instruction queue writes
+system.cpu.iq.FU_type_0::total 608695355 # Type of FU issued
+system.cpu.iq.rate 2.246584 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 3651064 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.005998 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 1492294648 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 687539732 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 598944947 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.fp_inst_queue_reads 3872 # Number of floating instruction queue reads
+system.cpu.iq.fp_inst_queue_writes 2425 # Number of floating instruction queue writes
system.cpu.iq.fp_inst_queue_wakeup_accesses 1713 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 612340430 # Number of integer alu accesses
-system.cpu.iq.fp_alu_accesses 1955 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 12180256 # Number of loads that had data forwarded from stores
+system.cpu.iq.int_alu_accesses 612344476 # Number of integer alu accesses
+system.cpu.iq.fp_alu_accesses 1943 # Number of floating point alu accesses
+system.cpu.iew.lsq.thread0.forwLoads 12180058 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 14687239 # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses 33196 # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread0.memOrderViolation 5150 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 3043339 # Number of stores squashed
+system.cpu.iew.lsq.thread0.squashedLoads 14682900 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 33847 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.memOrderViolation 5158 # Number of memory ordering violations
+system.cpu.iew.lsq.thread0.squashedStores 3032797 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
-system.cpu.iew.lsq.thread0.rescheduledLoads 6743 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread0.cacheBlocked 162277 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.lsq.thread0.rescheduledLoads 6745 # Number of loads that were rescheduled
+system.cpu.iew.lsq.thread0.cacheBlocked 162513 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 9993018 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 593522 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 81920 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 671227772 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 1733098 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 129201281 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 42494660 # Number of dispatched store instructions
-system.cpu.iew.iewDispNonSpecInsts 88 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 9721 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents 904 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.memOrderViolationEvents 5150 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 1349008 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 2205914 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 3554922 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 602873827 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 124002105 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 5852778 # Number of squashed instructions skipped in execute
+system.cpu.iew.iewSquashCycles 9984831 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 591994 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 80208 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 671175480 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 1733020 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 129196942 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 42484118 # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts 99 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewIQFullEvents 8476 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 909 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.memOrderViolationEvents 5158 # Number of memory order violations
+system.cpu.iew.predictedTakenIncorrect 1342632 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 2208039 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 3550671 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 602850413 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 123999444 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 5844942 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
-system.cpu.iew.exec_nop 44285129 # number of nop insts executed
-system.cpu.iew.exec_refs 164888589 # number of memory reference insts executed
-system.cpu.iew.exec_branches 67046898 # Number of branches executed
-system.cpu.iew.exec_stores 40886484 # Number of stores executed
-system.cpu.iew.exec_rate 2.224549 # Inst execution rate
-system.cpu.iew.wb_sent 600233130 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 598967572 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 417280903 # num instructions producing a value
-system.cpu.iew.wb_consumers 532263406 # num instructions consuming a value
+system.cpu.iew.exec_nop 44283353 # number of nop insts executed
+system.cpu.iew.exec_refs 164880697 # number of memory reference insts executed
+system.cpu.iew.exec_branches 67045865 # Number of branches executed
+system.cpu.iew.exec_stores 40881253 # Number of stores executed
+system.cpu.iew.exec_rate 2.225011 # Inst execution rate
+system.cpu.iew.wb_sent 600209978 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 598946660 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 417271834 # num instructions producing a value
+system.cpu.iew.wb_consumers 532298467 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 2.210136 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.783974 # average fanout of values written-back
+system.cpu.iew.wb_rate 2.210603 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.783906 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.commit.commitSquashedInsts 69254422 # The number of squashed insts skipped by commit
+system.cpu.commit.commitSquashedInsts 69202424 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 17 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 3048560 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 260980429 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 2.306138 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 2.692981 # Number of insts commited each cycle
+system.cpu.commit.branchMispredicts 3044252 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 260921762 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 2.306657 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 2.693748 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 82002311 31.42% 31.42% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 72802901 27.90% 59.32% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 26180796 10.03% 69.35% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 8233037 3.15% 72.50% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 10839669 4.15% 76.66% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 20863917 7.99% 84.65% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 6243794 2.39% 87.04% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 3659698 1.40% 88.45% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 30154306 11.55% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 81870366 31.38% 31.38% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 72918515 27.95% 59.32% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 26232772 10.05% 69.38% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 8204750 3.14% 72.52% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 10788682 4.13% 76.66% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 20849092 7.99% 84.65% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 6203888 2.38% 87.03% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 3594438 1.38% 88.40% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 30259259 11.60% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 260980429 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::total 260921762 # Number of insts commited each cycle
system.cpu.commit.committedInsts 601856963 # Number of instructions committed
system.cpu.commit.committedOps 601856963 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
@@ -316,70 +316,70 @@ system.cpu.commit.branches 62547159 # Nu
system.cpu.commit.fp_insts 1520 # Number of committed floating point instructions.
system.cpu.commit.int_insts 563954763 # Number of committed integer instructions.
system.cpu.commit.function_calls 1197610 # Number of function calls committed.
-system.cpu.commit.bw_lim_events 30154306 # number cycles where commit BW limit reached
+system.cpu.commit.bw_lim_events 30259259 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 901873119 # The number of ROB reads
-system.cpu.rob.rob_writes 1352238413 # The number of ROB writes
-system.cpu.timesIdled 924 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 35973 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.rob.rob_reads 901657501 # The number of ROB reads
+system.cpu.rob.rob_writes 1352126118 # The number of ROB writes
+system.cpu.timesIdled 919 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 36071 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 565552443 # Number of Instructions Simulated
system.cpu.committedOps 565552443 # Number of Ops (including micro ops) Simulated
system.cpu.committedInsts_total 565552443 # Number of Instructions Simulated
-system.cpu.cpi 0.479194 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 0.479194 # CPI: Total CPI of All Threads
-system.cpu.ipc 2.086837 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 2.086837 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 848955638 # number of integer regfile reads
-system.cpu.int_regfile_writes 492807399 # number of integer regfile writes
-system.cpu.fp_regfile_reads 373 # number of floating regfile reads
+system.cpu.cpi 0.479076 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 0.479076 # CPI: Total CPI of All Threads
+system.cpu.ipc 2.087351 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 2.087351 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 848921354 # number of integer regfile reads
+system.cpu.int_regfile_writes 492788777 # number of integer regfile writes
+system.cpu.fp_regfile_reads 376 # number of floating regfile reads
system.cpu.fp_regfile_writes 51 # number of floating regfile writes
system.cpu.misc_regfile_reads 1 # number of misc regfile reads
system.cpu.misc_regfile_writes 1 # number of misc regfile writes
-system.cpu.icache.replacements 45 # number of replacements
-system.cpu.icache.tagsinuse 834.184340 # Cycle average of tags in use
-system.cpu.icache.total_refs 66652701 # Total number of references to valid blocks.
-system.cpu.icache.sampled_refs 988 # Sample count of references to valid blocks.
-system.cpu.icache.avg_refs 67462.247976 # Average number of references to valid blocks.
+system.cpu.icache.replacements 46 # number of replacements
+system.cpu.icache.tagsinuse 834.348638 # Cycle average of tags in use
+system.cpu.icache.total_refs 66628172 # Total number of references to valid blocks.
+system.cpu.icache.sampled_refs 990 # Sample count of references to valid blocks.
+system.cpu.icache.avg_refs 67301.183838 # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::cpu.inst 834.184340 # Average occupied blocks per requestor
-system.cpu.icache.occ_percent::cpu.inst 0.407317 # Average percentage of cache occupancy
-system.cpu.icache.occ_percent::total 0.407317 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits::cpu.inst 66652701 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 66652701 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 66652701 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 66652701 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 66652701 # number of overall hits
-system.cpu.icache.overall_hits::total 66652701 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 1424 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 1424 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 1424 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 1424 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 1424 # number of overall misses
-system.cpu.icache.overall_misses::total 1424 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 52187000 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 52187000 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 52187000 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 52187000 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 52187000 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 52187000 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 66654125 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 66654125 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 66654125 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 66654125 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 66654125 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 66654125 # number of overall (read+write) accesses
+system.cpu.icache.occ_blocks::cpu.inst 834.348638 # Average occupied blocks per requestor
+system.cpu.icache.occ_percent::cpu.inst 0.407397 # Average percentage of cache occupancy
+system.cpu.icache.occ_percent::total 0.407397 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits::cpu.inst 66628172 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 66628172 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 66628172 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 66628172 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 66628172 # number of overall hits
+system.cpu.icache.overall_hits::total 66628172 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 1417 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 1417 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 1417 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 1417 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 1417 # number of overall misses
+system.cpu.icache.overall_misses::total 1417 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 51973000 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 51973000 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 51973000 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 51973000 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 51973000 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 51973000 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 66629589 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 66629589 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 66629589 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 66629589 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 66629589 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 66629589 # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000021 # miss rate for ReadReq accesses
system.cpu.icache.ReadReq_miss_rate::total 0.000021 # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate::cpu.inst 0.000021 # miss rate for demand accesses
system.cpu.icache.demand_miss_rate::total 0.000021 # miss rate for demand accesses
system.cpu.icache.overall_miss_rate::cpu.inst 0.000021 # miss rate for overall accesses
system.cpu.icache.overall_miss_rate::total 0.000021 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 36648.174157 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 36648.174157 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 36648.174157 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 36648.174157 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 36648.174157 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 36648.174157 # average overall miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 36678.193366 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 36678.193366 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 36678.193366 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 36678.193366 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 36678.193366 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 36678.193366 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -388,296 +388,296 @@ system.cpu.icache.avg_blocked_cycles::no_mshrs nan
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 436 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 436 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 436 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 436 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 436 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 436 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 988 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 988 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 988 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 988 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 988 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 988 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 37189000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 37189000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 37189000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 37189000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 37189000 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 37189000 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 427 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 427 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 427 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 427 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 427 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 427 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 990 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 990 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 990 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 990 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 990 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 990 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 37151000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 37151000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 37151000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 37151000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 37151000 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 37151000 # number of overall MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000015 # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000015 # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000015 # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_miss_rate::total 0.000015 # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000015 # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_miss_rate::total 0.000015 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 37640.688259 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 37640.688259 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 37640.688259 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 37640.688259 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 37640.688259 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 37640.688259 # average overall mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 37526.262626 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 37526.262626 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 37526.262626 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 37526.262626 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 37526.262626 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 37526.262626 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.replacements 460628 # number of replacements
-system.cpu.dcache.tagsinuse 4093.382195 # Cycle average of tags in use
-system.cpu.dcache.total_refs 148766128 # Total number of references to valid blocks.
-system.cpu.dcache.sampled_refs 464724 # Sample count of references to valid blocks.
-system.cpu.dcache.avg_refs 320.117162 # Average number of references to valid blocks.
+system.cpu.dcache.replacements 460520 # number of replacements
+system.cpu.dcache.tagsinuse 4093.381550 # Cycle average of tags in use
+system.cpu.dcache.total_refs 148763474 # Total number of references to valid blocks.
+system.cpu.dcache.sampled_refs 464616 # Sample count of references to valid blocks.
+system.cpu.dcache.avg_refs 320.185861 # Average number of references to valid blocks.
system.cpu.dcache.warmup_cycle 141133000 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::cpu.data 4093.382195 # Average occupied blocks per requestor
+system.cpu.dcache.occ_blocks::cpu.data 4093.381550 # Average occupied blocks per requestor
system.cpu.dcache.occ_percent::cpu.data 0.999361 # Average percentage of cache occupancy
system.cpu.dcache.occ_percent::total 0.999361 # Average percentage of cache occupancy
-system.cpu.dcache.ReadReq_hits::cpu.data 111085210 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 111085210 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 37680869 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 37680869 # number of WriteReq hits
-system.cpu.dcache.LoadLockedReq_hits::cpu.data 49 # number of LoadLockedReq hits
-system.cpu.dcache.LoadLockedReq_hits::total 49 # number of LoadLockedReq hits
-system.cpu.dcache.demand_hits::cpu.data 148766079 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 148766079 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 148766079 # number of overall hits
-system.cpu.dcache.overall_hits::total 148766079 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 577881 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 577881 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 1770452 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 1770452 # number of WriteReq misses
-system.cpu.dcache.LoadLockedReq_misses::cpu.data 2 # number of LoadLockedReq misses
-system.cpu.dcache.LoadLockedReq_misses::total 2 # number of LoadLockedReq misses
-system.cpu.dcache.demand_misses::cpu.data 2348333 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 2348333 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 2348333 # number of overall misses
-system.cpu.dcache.overall_misses::total 2348333 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 8220967500 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 8220967500 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 45275400067 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 45275400067 # number of WriteReq miss cycles
-system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 31000 # number of LoadLockedReq miss cycles
-system.cpu.dcache.LoadLockedReq_miss_latency::total 31000 # number of LoadLockedReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 53496367567 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 53496367567 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 53496367567 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 53496367567 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 111663091 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 111663091 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_hits::cpu.data 111082723 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 111082723 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 37680696 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 37680696 # number of WriteReq hits
+system.cpu.dcache.LoadLockedReq_hits::cpu.data 55 # number of LoadLockedReq hits
+system.cpu.dcache.LoadLockedReq_hits::total 55 # number of LoadLockedReq hits
+system.cpu.dcache.demand_hits::cpu.data 148763419 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 148763419 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 148763419 # number of overall hits
+system.cpu.dcache.overall_hits::total 148763419 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 577759 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 577759 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 1770625 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 1770625 # number of WriteReq misses
+system.cpu.dcache.LoadLockedReq_misses::cpu.data 1 # number of LoadLockedReq misses
+system.cpu.dcache.LoadLockedReq_misses::total 1 # number of LoadLockedReq misses
+system.cpu.dcache.demand_misses::cpu.data 2348384 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 2348384 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 2348384 # number of overall misses
+system.cpu.dcache.overall_misses::total 2348384 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 8217146500 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 8217146500 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 45283421033 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 45283421033 # number of WriteReq miss cycles
+system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 15500 # number of LoadLockedReq miss cycles
+system.cpu.dcache.LoadLockedReq_miss_latency::total 15500 # number of LoadLockedReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 53500567533 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 53500567533 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 53500567533 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 53500567533 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 111660482 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 111660482 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 39451321 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 39451321 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::cpu.data 51 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::total 51 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 151114412 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 151114412 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 151114412 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 151114412 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.005175 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.005175 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.044877 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.044877 # miss rate for WriteReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.039216 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate::total 0.039216 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.015540 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.015540 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.015540 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.015540 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 14226.056057 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 14226.056057 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 25572.791619 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 25572.791619 # average WriteReq miss latency
+system.cpu.dcache.LoadLockedReq_accesses::cpu.data 56 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::total 56 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses::cpu.data 151111803 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 151111803 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 151111803 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 151111803 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.005174 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.005174 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.044881 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.044881 # miss rate for WriteReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.017857 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate::total 0.017857 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.015541 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.015541 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.015541 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.015541 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 14222.446556 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 14222.446556 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 25574.823033 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 25574.823033 # average WriteReq miss latency
system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 15500 # average LoadLockedReq miss latency
system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 15500 # average LoadLockedReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 22780.571396 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 22780.571396 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 22780.571396 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 22780.571396 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 267496 # number of cycles access was blocked
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 22781.865118 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 22781.865118 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 22781.865118 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 22781.865118 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 260996 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 204500 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 117 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 99 # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets 10 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 2286.290598 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 2636.323232 # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets 20450 # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks::writebacks 444923 # number of writebacks
-system.cpu.dcache.writebacks::total 444923 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 367661 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 367661 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1515948 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 1515948 # number of WriteReq MSHR hits
-system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 2 # number of LoadLockedReq MSHR hits
-system.cpu.dcache.LoadLockedReq_mshr_hits::total 2 # number of LoadLockedReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 1883609 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 1883609 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 1883609 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 1883609 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 210220 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 210220 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 254504 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 254504 # number of WriteReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 464724 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 464724 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 464724 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 464724 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 1663922500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 1663922500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 5123963342 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 5123963342 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 6787885842 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 6787885842 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 6787885842 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 6787885842 # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.001883 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.001883 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.writebacks::writebacks 444797 # number of writebacks
+system.cpu.dcache.writebacks::total 444797 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 367652 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 367652 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1516116 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 1516116 # number of WriteReq MSHR hits
+system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 1 # number of LoadLockedReq MSHR hits
+system.cpu.dcache.LoadLockedReq_mshr_hits::total 1 # number of LoadLockedReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 1883768 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 1883768 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 1883768 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 1883768 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 210107 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 210107 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 254509 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 254509 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 464616 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 464616 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 464616 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 464616 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 1661680500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 1661680500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 5124983839 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 5124983839 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 6786664339 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 6786664339 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 6786664339 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 6786664339 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.001882 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.001882 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.006451 # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.006451 # mshr miss rate for WriteReq accesses
system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.003075 # mshr miss rate for demand accesses
system.cpu.dcache.demand_mshr_miss_rate::total 0.003075 # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.003075 # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_miss_rate::total 0.003075 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 7915.148416 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 7915.148416 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 20133.134811 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 20133.134811 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 14606.273491 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 14606.273491 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 14606.273491 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 14606.273491 # average overall mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 7908.734597 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 7908.734597 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 20136.748952 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 20136.748952 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 14607.039661 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 14607.039661 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 14607.039661 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 14607.039661 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.l2cache.replacements 949 # number of replacements
-system.cpu.l2cache.tagsinuse 22947.355822 # Cycle average of tags in use
-system.cpu.l2cache.total_refs 555465 # Total number of references to valid blocks.
-system.cpu.l2cache.sampled_refs 23383 # Sample count of references to valid blocks.
-system.cpu.l2cache.avg_refs 23.755078 # Average number of references to valid blocks.
+system.cpu.l2cache.replacements 950 # number of replacements
+system.cpu.l2cache.tagsinuse 22952.523790 # Cycle average of tags in use
+system.cpu.l2cache.total_refs 555154 # Total number of references to valid blocks.
+system.cpu.l2cache.sampled_refs 23388 # Sample count of references to valid blocks.
+system.cpu.l2cache.avg_refs 23.736703 # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::writebacks 21503.111139 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.inst 828.347740 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.data 615.896944 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_percent::writebacks 0.656223 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.inst 0.025279 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.data 0.018796 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::total 0.700298 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_blocks::writebacks 21504.844350 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.inst 828.512552 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.data 619.166888 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_percent::writebacks 0.656276 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.inst 0.025284 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.data 0.018895 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::total 0.700455 # Average percentage of cache occupancy
system.cpu.l2cache.ReadReq_hits::cpu.inst 23 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::cpu.data 205921 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 205944 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits::writebacks 444923 # number of Writeback hits
-system.cpu.l2cache.Writeback_hits::total 444923 # number of Writeback hits
-system.cpu.l2cache.ReadExReq_hits::cpu.data 233378 # number of ReadExReq hits
-system.cpu.l2cache.ReadExReq_hits::total 233378 # number of ReadExReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.data 205806 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 205829 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits::writebacks 444797 # number of Writeback hits
+system.cpu.l2cache.Writeback_hits::total 444797 # number of Writeback hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 233382 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 233382 # number of ReadExReq hits
system.cpu.l2cache.demand_hits::cpu.inst 23 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.data 439299 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 439322 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 439188 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 439211 # number of demand (read+write) hits
system.cpu.l2cache.overall_hits::cpu.inst 23 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.data 439299 # number of overall hits
-system.cpu.l2cache.overall_hits::total 439322 # number of overall hits
-system.cpu.l2cache.ReadReq_misses::cpu.inst 965 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.data 4295 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 5260 # number of ReadReq misses
-system.cpu.l2cache.ReadExReq_misses::cpu.data 21130 # number of ReadExReq misses
-system.cpu.l2cache.ReadExReq_misses::total 21130 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 965 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 25425 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 26390 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 965 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 25425 # number of overall misses
-system.cpu.l2cache.overall_misses::total 26390 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 34622500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 149004000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 183626500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 818980496 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 818980496 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 34622500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 967984496 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 1002606996 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 34622500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 967984496 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 1002606996 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 988 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.data 210216 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 211204 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::writebacks 444923 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::total 444923 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data 254508 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 254508 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 988 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 464724 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 465712 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 988 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 464724 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 465712 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.976721 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.020431 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.024905 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.083023 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::total 0.083023 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.976721 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.054710 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.056666 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.976721 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.054710 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.056666 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 35878.238342 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 34692.433062 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 34909.980989 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 38759.133743 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 38759.133743 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 35878.238342 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 38072.153235 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 37991.928609 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 35878.238342 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 38072.153235 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 37991.928609 # average overall miss latency
-system.cpu.l2cache.blocked_cycles::no_mshrs 81496 # number of cycles access was blocked
+system.cpu.l2cache.overall_hits::cpu.data 439188 # number of overall hits
+system.cpu.l2cache.overall_hits::total 439211 # number of overall hits
+system.cpu.l2cache.ReadReq_misses::cpu.inst 967 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.data 4296 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 5263 # number of ReadReq misses
+system.cpu.l2cache.ReadExReq_misses::cpu.data 21132 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 21132 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 967 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 25428 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 26395 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 967 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 25428 # number of overall misses
+system.cpu.l2cache.overall_misses::total 26395 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 34718000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 149139500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 183857500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 818881496 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 818881496 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 34718000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 968020996 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 1002738996 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 34718000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 968020996 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 1002738996 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 990 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 210102 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 211092 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::writebacks 444797 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::total 444797 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 254514 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 254514 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 990 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 464616 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 465606 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 990 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 464616 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 465606 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.976768 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.020447 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.024932 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.083029 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.083029 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.976768 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.054729 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.056690 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.976768 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.054729 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.056690 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 35902.792141 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 34715.898510 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 34933.973019 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 38750.780617 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 38750.780617 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 35902.792141 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 38069.096901 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 37989.732752 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 35902.792141 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 38069.096901 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 37989.732752 # average overall miss latency
+system.cpu.l2cache.blocked_cycles::no_mshrs 73496 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.l2cache.blocked::no_mshrs 8 # number of cycles access was blocked
+system.cpu.l2cache.blocked::no_mshrs 7 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.l2cache.avg_blocked_cycles::no_mshrs 10187 # average number of cycles each access was blocked
+system.cpu.l2cache.avg_blocked_cycles::no_mshrs 10499.428571 # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.writebacks::writebacks 920 # number of writebacks
-system.cpu.l2cache.writebacks::total 920 # number of writebacks
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 965 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 4295 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 5260 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 21130 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::total 21130 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 965 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.data 25425 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 26390 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 965 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.data 25425 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 26390 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 31552000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 135966500 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 167518500 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 754186996 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 754186996 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 31552000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 890153496 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 921705496 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 31552000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 890153496 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 921705496 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.976721 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.020431 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.024905 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.083023 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.083023 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.976721 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.054710 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.056666 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.976721 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.054710 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.056666 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 32696.373057 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 31656.926659 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 31847.623574 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 35692.711595 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 35692.711595 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 32696.373057 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 35010.953628 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 34926.316635 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 32696.373057 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 35010.953628 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 34926.316635 # average overall mshr miss latency
+system.cpu.l2cache.writebacks::writebacks 921 # number of writebacks
+system.cpu.l2cache.writebacks::total 921 # number of writebacks
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 967 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 4296 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 5263 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 21132 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 21132 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 967 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 25428 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 26395 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 967 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 25428 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 26395 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 31640000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 136100000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 167740000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 754125496 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 754125496 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 31640000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 890225496 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 921865496 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 31640000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 890225496 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 921865496 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.976768 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.020447 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.024932 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.083029 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.083029 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.976768 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.054729 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.056690 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.976768 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.054729 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.056690 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 32719.751810 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 31680.633147 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 31871.556147 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 35686.423244 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 35686.423244 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 32719.751810 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 35009.654554 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 34925.762303 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 32719.751810 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 35009.654554 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 34925.762303 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
diff --git a/tests/long/se/00.gzip/ref/arm/linux/o3-timing/stats.txt b/tests/long/se/00.gzip/ref/arm/linux/o3-timing/stats.txt
index 373e7efc5..c74978b2c 100644
--- a/tests/long/se/00.gzip/ref/arm/linux/o3-timing/stats.txt
+++ b/tests/long/se/00.gzip/ref/arm/linux/o3-timing/stats.txt
@@ -1,39 +1,39 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.164812 # Number of seconds simulated
-sim_ticks 164812294500 # Number of ticks simulated
-final_tick 164812294500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.164804 # Number of seconds simulated
+sim_ticks 164803697500 # Number of ticks simulated
+final_tick 164803697500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 186522 # Simulator instruction rate (inst/s)
-host_op_rate 197094 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 53926880 # Simulator tick rate (ticks/s)
-host_mem_usage 234728 # Number of bytes of host memory used
-host_seconds 3056.22 # Real time elapsed on the host
-sim_insts 570052720 # Number of instructions simulated
-sim_ops 602360926 # Number of ops (including micro ops) simulated
-system.physmem.bytes_read::cpu.inst 48192 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.data 1770688 # Number of bytes read from this memory
-system.physmem.bytes_read::total 1818880 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 48192 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 48192 # Number of instructions bytes read from this memory
-system.physmem.bytes_written::writebacks 203712 # Number of bytes written to this memory
-system.physmem.bytes_written::total 203712 # Number of bytes written to this memory
-system.physmem.num_reads::cpu.inst 753 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 27667 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 28420 # Number of read requests responded to by this memory
-system.physmem.num_writes::writebacks 3183 # Number of write requests responded to by this memory
-system.physmem.num_writes::total 3183 # Number of write requests responded to by this memory
-system.physmem.bw_read::cpu.inst 292405 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 10743665 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 11036070 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 292405 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 292405 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write::writebacks 1236024 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::total 1236024 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total::writebacks 1236024 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 292405 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 10743665 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 12272094 # Total bandwidth to/from this memory (bytes/s)
+host_inst_rate 225505 # Simulator instruction rate (inst/s)
+host_op_rate 238286 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 65194032 # Simulator tick rate (ticks/s)
+host_mem_usage 234780 # Number of bytes of host memory used
+host_seconds 2527.90 # Real time elapsed on the host
+sim_insts 570052730 # Number of instructions simulated
+sim_ops 602360936 # Number of ops (including micro ops) simulated
+system.physmem.bytes_read::cpu.inst 47616 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 1769280 # Number of bytes read from this memory
+system.physmem.bytes_read::total 1816896 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 47616 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 47616 # Number of instructions bytes read from this memory
+system.physmem.bytes_written::writebacks 202944 # Number of bytes written to this memory
+system.physmem.bytes_written::total 202944 # Number of bytes written to this memory
+system.physmem.num_reads::cpu.inst 744 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 27645 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 28389 # Number of read requests responded to by this memory
+system.physmem.num_writes::writebacks 3171 # Number of write requests responded to by this memory
+system.physmem.num_writes::total 3171 # Number of write requests responded to by this memory
+system.physmem.bw_read::cpu.inst 288926 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 10735681 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 11024607 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 288926 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 288926 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 1231429 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 1231429 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 1231429 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 288926 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 10735681 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 12256036 # Total bandwidth to/from this memory (bytes/s)
system.cpu.dtb.inst_hits 0 # ITB inst hits
system.cpu.dtb.inst_misses 0 # ITB inst misses
system.cpu.dtb.read_hits 0 # DTB read hits
@@ -77,106 +77,106 @@ system.cpu.itb.hits 0 # DT
system.cpu.itb.misses 0 # DTB misses
system.cpu.itb.accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 48 # Number of system calls
-system.cpu.numCycles 329624590 # number of cpu cycles simulated
+system.cpu.numCycles 329607396 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.BPredUnit.lookups 85521151 # Number of BP lookups
-system.cpu.BPredUnit.condPredicted 80320824 # Number of conditional branches predicted
-system.cpu.BPredUnit.condIncorrect 2362426 # Number of conditional branches incorrect
-system.cpu.BPredUnit.BTBLookups 47149352 # Number of BTB lookups
-system.cpu.BPredUnit.BTBHits 46837857 # Number of BTB hits
+system.cpu.BPredUnit.lookups 85521262 # Number of BP lookups
+system.cpu.BPredUnit.condPredicted 80324005 # Number of conditional branches predicted
+system.cpu.BPredUnit.condIncorrect 2361364 # Number of conditional branches incorrect
+system.cpu.BPredUnit.BTBLookups 47163773 # Number of BTB lookups
+system.cpu.BPredUnit.BTBHits 46836425 # Number of BTB hits
system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.BPredUnit.usedRAS 1443093 # Number of times the RAS was used to get a target.
-system.cpu.BPredUnit.RASInCorrect 967 # Number of incorrect RAS predictions.
-system.cpu.fetch.icacheStallCycles 68941793 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 669884423 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 85521151 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 48280950 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 130081078 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 13500418 # Number of cycles fetch has spent squashing
-system.cpu.fetch.BlockedCycles 119459363 # Number of cycles fetch has spent blocked
+system.cpu.BPredUnit.usedRAS 1442496 # Number of times the RAS was used to get a target.
+system.cpu.BPredUnit.RASInCorrect 971 # Number of incorrect RAS predictions.
+system.cpu.fetch.icacheStallCycles 68931742 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 669855776 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 85521262 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 48278921 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 130072968 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 13495551 # Number of cycles fetch has spent squashing
+system.cpu.fetch.BlockedCycles 119465420 # Number of cycles fetch has spent blocked
system.cpu.fetch.MiscStallCycles 2 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
-system.cpu.fetch.PendingTrapStallCycles 639 # Number of stall cycles due to pending traps
-system.cpu.fetch.CacheLines 67507706 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 807322 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 329533342 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 2.166395 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 3.195647 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.PendingTrapStallCycles 697 # Number of stall cycles due to pending traps
+system.cpu.fetch.CacheLines 67497575 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 806206 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.rateDist::samples 329517095 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 2.166390 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 3.195660 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 199452502 60.53% 60.53% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 20948711 6.36% 66.88% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 4950582 1.50% 68.39% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 14318865 4.35% 72.73% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 8979173 2.72% 75.46% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 9434613 2.86% 78.32% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 4385548 1.33% 79.65% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 5816824 1.77% 81.41% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 61246524 18.59% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 199444353 60.53% 60.53% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 20947099 6.36% 66.88% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 4950101 1.50% 68.39% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 14318334 4.35% 72.73% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 8976585 2.72% 75.45% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 9434873 2.86% 78.32% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 4385962 1.33% 79.65% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 5814434 1.76% 81.41% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 61245354 18.59% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 329533342 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.259450 # Number of branch fetches per cycle
-system.cpu.fetch.rate 2.032265 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 93614628 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 96158900 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 108189069 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 20521940 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 11048805 # Number of cycles decode is squashing
-system.cpu.decode.BranchResolved 4786965 # Number of times decode resolved a branch
-system.cpu.decode.BranchMispred 1741 # Number of times decode detected a branch misprediction
-system.cpu.decode.DecodedInsts 706200361 # Number of instructions handled by decode
-system.cpu.decode.SquashedInsts 6232 # Number of squashed instructions handled by decode
-system.cpu.rename.SquashCycles 11048805 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 107837275 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 14152380 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 49672 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 114426981 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 82018229 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 697376779 # Number of instructions processed by rename
-system.cpu.rename.ROBFullEvents 154 # Number of times rename has blocked due to ROB full
-system.cpu.rename.IQFullEvents 59681814 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LSQFullEvents 20119568 # Number of times rename has blocked due to LSQ full
-system.cpu.rename.FullRegisterEvents 658 # Number of times there has been no free registers
-system.cpu.rename.RenamedOperands 723981883 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 3242139777 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 3242139649 # Number of integer rename lookups
+system.cpu.fetch.rateDist::total 329517095 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.259464 # Number of branch fetches per cycle
+system.cpu.fetch.rate 2.032284 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 93615293 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 96153951 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 108189677 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 20513543 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 11044631 # Number of cycles decode is squashing
+system.cpu.decode.BranchResolved 4783839 # Number of times decode resolved a branch
+system.cpu.decode.BranchMispred 1715 # Number of times decode detected a branch misprediction
+system.cpu.decode.DecodedInsts 706162861 # Number of instructions handled by decode
+system.cpu.decode.SquashedInsts 6102 # Number of squashed instructions handled by decode
+system.cpu.rename.SquashCycles 11044631 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 107837587 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 14124315 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 49845 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 114419609 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 82041108 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 697343102 # Number of instructions processed by rename
+system.cpu.rename.ROBFullEvents 146 # Number of times rename has blocked due to ROB full
+system.cpu.rename.IQFullEvents 59702950 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LSQFullEvents 20121716 # Number of times rename has blocked due to LSQ full
+system.cpu.rename.FullRegisterEvents 628 # Number of times there has been no free registers
+system.cpu.rename.RenamedOperands 723953896 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 3241969745 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 3241969617 # Number of integer rename lookups
system.cpu.rename.fp_rename_lookups 128 # Number of floating rename lookups
-system.cpu.rename.CommittedMaps 627419189 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 96562694 # Number of HB maps that are undone due to squashing
-system.cpu.rename.serializingInsts 6452 # count of serializing insts renamed
-system.cpu.rename.tempSerializingInsts 6400 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 169999822 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 172950765 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 80642212 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 21622434 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 28168591 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 682111188 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded 4787 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 646911424 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 1425738 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 79572817 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 198257861 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved 1856 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 329533342 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 1.963114 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 1.727328 # Number of insts issued each cycle
+system.cpu.rename.CommittedMaps 627419205 # Number of HB maps that are committed
+system.cpu.rename.UndoneMaps 96534691 # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts 6461 # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts 6411 # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts 169960309 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 172942863 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 80636505 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 21738448 # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores 28392401 # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded 682081084 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 4755 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 646873471 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 1427255 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 79546312 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 198336630 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 1822 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 329517095 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 1.963095 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 1.726025 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 69109124 20.97% 20.97% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 85502964 25.95% 46.92% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 75902592 23.03% 69.95% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 41003361 12.44% 82.39% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 28586147 8.67% 91.07% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 15096087 4.58% 95.65% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 5691070 1.73% 97.38% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 6514226 1.98% 99.35% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 2127771 0.65% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 69073062 20.96% 20.96% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 85428169 25.93% 46.89% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 76011979 23.07% 69.95% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 40983157 12.44% 82.39% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 28619491 8.69% 91.08% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 15088313 4.58% 95.66% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 5676552 1.72% 97.38% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 6597944 2.00% 99.38% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 2038428 0.62% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 329533342 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 329517095 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 205938 5.35% 5.35% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 205689 5.35% 5.35% # attempts to use FU when none available
system.cpu.iq.fu_full::IntMult 0 0.00% 5.35% # attempts to use FU when none available
system.cpu.iq.fu_full::IntDiv 0 0.00% 5.35% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatAdd 0 0.00% 5.35% # attempts to use FU when none available
@@ -205,13 +205,13 @@ system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 5.35% # at
system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 5.35% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 5.35% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 5.35% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 2629007 68.31% 73.66% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 1013747 26.34% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 2625601 68.27% 73.62% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 1014507 26.38% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 403964135 62.45% 62.45% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 6565 0.00% 62.45% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 403948716 62.45% 62.45% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 6566 0.00% 62.45% # Type of FU issued
system.cpu.iq.FU_type_0::IntDiv 0 0.00% 62.45% # Type of FU issued
system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 62.45% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 62.45% # Type of FU issued
@@ -239,157 +239,157 @@ system.cpu.iq.FU_type_0::SimdFloatMisc 3 0.00% 62.45% # Ty
system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 62.45% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 62.45% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 62.45% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 166144548 25.68% 88.13% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 76796173 11.87% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 166134463 25.68% 88.13% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 76783723 11.87% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 646911424 # Type of FU issued
-system.cpu.iq.rate 1.962570 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 3848692 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.005949 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 1628630584 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 761700595 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 638589501 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.FU_type_0::total 646873471 # Type of FU issued
+system.cpu.iq.rate 1.962558 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 3845797 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.005945 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 1628537053 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 761643882 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 638542497 # Number of integer instruction queue wakeup accesses
system.cpu.iq.fp_inst_queue_reads 36 # Number of floating instruction queue reads
system.cpu.iq.fp_inst_queue_writes 16 # Number of floating instruction queue writes
system.cpu.iq.fp_inst_queue_wakeup_accesses 16 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 650760096 # Number of integer alu accesses
+system.cpu.iq.int_alu_accesses 650719248 # Number of integer alu accesses
system.cpu.iq.fp_alu_accesses 20 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 30444381 # Number of loads that had data forwarded from stores
+system.cpu.iew.lsq.thread0.forwLoads 30433842 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 23997945 # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses 128330 # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread0.memOrderViolation 12058 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 10420972 # Number of stores squashed
+system.cpu.iew.lsq.thread0.squashedLoads 23990041 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 126515 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.memOrderViolation 11992 # Number of memory ordering violations
+system.cpu.iew.lsq.thread0.squashedStores 10415263 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
-system.cpu.iew.lsq.thread0.rescheduledLoads 12743 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread0.cacheBlocked 33964 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.lsq.thread0.rescheduledLoads 12768 # Number of loads that were rescheduled
+system.cpu.iew.lsq.thread0.cacheBlocked 35443 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 11048805 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 670880 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 80193 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 682182162 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 671811 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 172950765 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 80642212 # Number of dispatched store instructions
-system.cpu.iew.iewDispNonSpecInsts 3436 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 21821 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents 3936 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.memOrderViolationEvents 12058 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 1313101 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 1582689 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 2895790 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 642749974 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 164016211 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 4161450 # Number of squashed instructions skipped in execute
+system.cpu.iew.iewSquashCycles 11044631 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 670742 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 80165 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 682151912 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 669326 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 172942863 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 80636505 # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts 3402 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewIQFullEvents 21938 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 3947 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.memOrderViolationEvents 11992 # Number of memory order violations
+system.cpu.iew.predictedTakenIncorrect 1313002 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 1582154 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 2895156 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 642705109 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 164002272 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 4168362 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
-system.cpu.iew.exec_nop 66187 # number of nop insts executed
-system.cpu.iew.exec_refs 240022824 # number of memory reference insts executed
-system.cpu.iew.exec_branches 74673150 # Number of branches executed
-system.cpu.iew.exec_stores 76006613 # Number of stores executed
-system.cpu.iew.exec_rate 1.949945 # Inst execution rate
-system.cpu.iew.wb_sent 640083965 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 638589517 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 419034564 # num instructions producing a value
-system.cpu.iew.wb_consumers 650591569 # num instructions consuming a value
+system.cpu.iew.exec_nop 66073 # number of nop insts executed
+system.cpu.iew.exec_refs 239994615 # number of memory reference insts executed
+system.cpu.iew.exec_branches 74670654 # Number of branches executed
+system.cpu.iew.exec_stores 75992343 # Number of stores executed
+system.cpu.iew.exec_rate 1.949911 # Inst execution rate
+system.cpu.iew.wb_sent 640039570 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 638542513 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 419139421 # num instructions producing a value
+system.cpu.iew.wb_consumers 650719166 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 1.937324 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.644082 # average fanout of values written-back
+system.cpu.iew.wb_rate 1.937282 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.644117 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.commit.commitSquashedInsts 79830456 # The number of squashed insts skipped by commit
-system.cpu.commit.commitNonSpecStalls 2931 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 2422889 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 318484538 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 1.891335 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 2.233401 # Number of insts commited each cycle
+system.cpu.commit.commitSquashedInsts 79800581 # The number of squashed insts skipped by commit
+system.cpu.commit.commitNonSpecStalls 2933 # The number of times commit has been forced to stall to communicate backwards
+system.cpu.commit.branchMispredicts 2421751 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 318472465 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 1.891407 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 2.233429 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 93876011 29.48% 29.48% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 104566020 32.83% 62.31% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 43293403 13.59% 75.90% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 8795442 2.76% 78.66% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 26035150 8.17% 86.84% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 12750697 4.00% 90.84% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 7572699 2.38% 93.22% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 1269382 0.40% 93.62% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 20325734 6.38% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 93877002 29.48% 29.48% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 104551194 32.83% 62.31% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 43288621 13.59% 75.90% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 8793504 2.76% 78.66% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 26039044 8.18% 86.84% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 12759663 4.01% 90.84% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 7570973 2.38% 93.22% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 1268002 0.40% 93.62% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 20324462 6.38% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 318484538 # Number of insts commited each cycle
-system.cpu.commit.committedInsts 570052771 # Number of instructions committed
-system.cpu.commit.committedOps 602360977 # Number of ops (including micro ops) committed
+system.cpu.commit.committed_per_cycle::total 318472465 # Number of insts commited each cycle
+system.cpu.commit.committedInsts 570052781 # Number of instructions committed
+system.cpu.commit.committedOps 602360987 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
-system.cpu.commit.refs 219174060 # Number of memory references committed
-system.cpu.commit.loads 148952820 # Number of loads committed
+system.cpu.commit.refs 219174064 # Number of memory references committed
+system.cpu.commit.loads 148952822 # Number of loads committed
system.cpu.commit.membars 1328 # Number of memory barriers committed
-system.cpu.commit.branches 70828827 # Number of branches committed
+system.cpu.commit.branches 70828829 # Number of branches committed
system.cpu.commit.fp_insts 16 # Number of committed floating point instructions.
-system.cpu.commit.int_insts 533523539 # Number of committed integer instructions.
+system.cpu.commit.int_insts 533523547 # Number of committed integer instructions.
system.cpu.commit.function_calls 997573 # Number of function calls committed.
-system.cpu.commit.bw_lim_events 20325734 # number cycles where commit BW limit reached
+system.cpu.commit.bw_lim_events 20324462 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 980349625 # The number of ROB reads
-system.cpu.rob.rob_writes 1375464218 # The number of ROB writes
-system.cpu.timesIdled 6594 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 91248 # Total number of cycles that the CPU has spent unscheduled due to idling
-system.cpu.committedInsts 570052720 # Number of Instructions Simulated
-system.cpu.committedOps 602360926 # Number of Ops (including micro ops) Simulated
-system.cpu.committedInsts_total 570052720 # Number of Instructions Simulated
-system.cpu.cpi 0.578235 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 0.578235 # CPI: Total CPI of All Threads
-system.cpu.ipc 1.729400 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 1.729400 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 3210711882 # number of integer regfile reads
-system.cpu.int_regfile_writes 664273083 # number of integer regfile writes
+system.cpu.rob.rob_reads 980308959 # The number of ROB reads
+system.cpu.rob.rob_writes 1375400190 # The number of ROB writes
+system.cpu.timesIdled 6717 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 90301 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.committedInsts 570052730 # Number of Instructions Simulated
+system.cpu.committedOps 602360936 # Number of Ops (including micro ops) Simulated
+system.cpu.committedInsts_total 570052730 # Number of Instructions Simulated
+system.cpu.cpi 0.578205 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 0.578205 # CPI: Total CPI of All Threads
+system.cpu.ipc 1.729490 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 1.729490 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 3210477235 # number of integer regfile reads
+system.cpu.int_regfile_writes 664240650 # number of integer regfile writes
system.cpu.fp_regfile_reads 16 # number of floating regfile reads
-system.cpu.misc_regfile_reads 905231466 # number of misc regfile reads
-system.cpu.misc_regfile_writes 3110 # number of misc regfile writes
-system.cpu.icache.replacements 57 # number of replacements
-system.cpu.icache.tagsinuse 692.699547 # Cycle average of tags in use
-system.cpu.icache.total_refs 67506606 # Total number of references to valid blocks.
-system.cpu.icache.sampled_refs 819 # Sample count of references to valid blocks.
-system.cpu.icache.avg_refs 82425.648352 # Average number of references to valid blocks.
+system.cpu.misc_regfile_reads 905174301 # number of misc regfile reads
+system.cpu.misc_regfile_writes 3114 # number of misc regfile writes
+system.cpu.icache.replacements 52 # number of replacements
+system.cpu.icache.tagsinuse 687.184912 # Cycle average of tags in use
+system.cpu.icache.total_refs 67496491 # Total number of references to valid blocks.
+system.cpu.icache.sampled_refs 806 # Sample count of references to valid blocks.
+system.cpu.icache.avg_refs 83742.544665 # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::cpu.inst 692.699547 # Average occupied blocks per requestor
-system.cpu.icache.occ_percent::cpu.inst 0.338232 # Average percentage of cache occupancy
-system.cpu.icache.occ_percent::total 0.338232 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits::cpu.inst 67506606 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 67506606 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 67506606 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 67506606 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 67506606 # number of overall hits
-system.cpu.icache.overall_hits::total 67506606 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 1100 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 1100 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 1100 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 1100 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 1100 # number of overall misses
-system.cpu.icache.overall_misses::total 1100 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 38665000 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 38665000 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 38665000 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 38665000 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 38665000 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 38665000 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 67507706 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 67507706 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 67507706 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 67507706 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 67507706 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 67507706 # number of overall (read+write) accesses
+system.cpu.icache.occ_blocks::cpu.inst 687.184912 # Average occupied blocks per requestor
+system.cpu.icache.occ_percent::cpu.inst 0.335540 # Average percentage of cache occupancy
+system.cpu.icache.occ_percent::total 0.335540 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits::cpu.inst 67496491 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 67496491 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 67496491 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 67496491 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 67496491 # number of overall hits
+system.cpu.icache.overall_hits::total 67496491 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 1084 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 1084 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 1084 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 1084 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 1084 # number of overall misses
+system.cpu.icache.overall_misses::total 1084 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 38240500 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 38240500 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 38240500 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 38240500 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 38240500 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 38240500 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 67497575 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 67497575 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 67497575 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 67497575 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 67497575 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 67497575 # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000016 # miss rate for ReadReq accesses
system.cpu.icache.ReadReq_miss_rate::total 0.000016 # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate::cpu.inst 0.000016 # miss rate for demand accesses
system.cpu.icache.demand_miss_rate::total 0.000016 # miss rate for demand accesses
system.cpu.icache.overall_miss_rate::cpu.inst 0.000016 # miss rate for overall accesses
system.cpu.icache.overall_miss_rate::total 0.000016 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 35150 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 35150 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 35150 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 35150 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 35150 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 35150 # average overall miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 35277.214022 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 35277.214022 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 35277.214022 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 35277.214022 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 35277.214022 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 35277.214022 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -398,146 +398,146 @@ system.cpu.icache.avg_blocked_cycles::no_mshrs nan
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 281 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 281 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 281 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 281 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 281 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 281 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 819 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 819 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 819 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 819 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 819 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 819 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 28673500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 28673500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 28673500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 28673500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 28673500 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 28673500 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 278 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 278 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 278 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 278 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 278 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 278 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 806 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 806 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 806 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 806 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 806 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 806 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 28447000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 28447000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 28447000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 28447000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 28447000 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 28447000 # number of overall MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000012 # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000012 # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000012 # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_miss_rate::total 0.000012 # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000012 # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_miss_rate::total 0.000012 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 35010.378510 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 35010.378510 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 35010.378510 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 35010.378510 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 35010.378510 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 35010.378510 # average overall mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 35294.044665 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 35294.044665 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 35294.044665 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 35294.044665 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 35294.044665 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 35294.044665 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.replacements 440349 # number of replacements
-system.cpu.dcache.tagsinuse 4094.167847 # Cycle average of tags in use
-system.cpu.dcache.total_refs 198867214 # Total number of references to valid blocks.
-system.cpu.dcache.sampled_refs 444445 # Sample count of references to valid blocks.
-system.cpu.dcache.avg_refs 447.450672 # Average number of references to valid blocks.
-system.cpu.dcache.warmup_cycle 114097000 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::cpu.data 4094.167847 # Average occupied blocks per requestor
-system.cpu.dcache.occ_percent::cpu.data 0.999553 # Average percentage of cache occupancy
-system.cpu.dcache.occ_percent::total 0.999553 # Average percentage of cache occupancy
-system.cpu.dcache.ReadReq_hits::cpu.data 132006402 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 132006402 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 66857562 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 66857562 # number of WriteReq hits
-system.cpu.dcache.LoadLockedReq_hits::cpu.data 1696 # number of LoadLockedReq hits
-system.cpu.dcache.LoadLockedReq_hits::total 1696 # number of LoadLockedReq hits
-system.cpu.dcache.StoreCondReq_hits::cpu.data 1554 # number of StoreCondReq hits
-system.cpu.dcache.StoreCondReq_hits::total 1554 # number of StoreCondReq hits
-system.cpu.dcache.demand_hits::cpu.data 198863964 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 198863964 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 198863964 # number of overall hits
-system.cpu.dcache.overall_hits::total 198863964 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 301447 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 301447 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 2559969 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 2559969 # number of WriteReq misses
+system.cpu.dcache.replacements 440291 # number of replacements
+system.cpu.dcache.tagsinuse 4094.113591 # Cycle average of tags in use
+system.cpu.dcache.total_refs 198859922 # Total number of references to valid blocks.
+system.cpu.dcache.sampled_refs 444387 # Sample count of references to valid blocks.
+system.cpu.dcache.avg_refs 447.492663 # Average number of references to valid blocks.
+system.cpu.dcache.warmup_cycle 116513000 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.occ_blocks::cpu.data 4094.113591 # Average occupied blocks per requestor
+system.cpu.dcache.occ_percent::cpu.data 0.999539 # Average percentage of cache occupancy
+system.cpu.dcache.occ_percent::total 0.999539 # Average percentage of cache occupancy
+system.cpu.dcache.ReadReq_hits::cpu.data 132001023 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 132001023 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 66855661 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 66855661 # number of WriteReq hits
+system.cpu.dcache.LoadLockedReq_hits::cpu.data 1682 # number of LoadLockedReq hits
+system.cpu.dcache.LoadLockedReq_hits::total 1682 # number of LoadLockedReq hits
+system.cpu.dcache.StoreCondReq_hits::cpu.data 1556 # number of StoreCondReq hits
+system.cpu.dcache.StoreCondReq_hits::total 1556 # number of StoreCondReq hits
+system.cpu.dcache.demand_hits::cpu.data 198856684 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 198856684 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 198856684 # number of overall hits
+system.cpu.dcache.overall_hits::total 198856684 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 301329 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 301329 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 2561870 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 2561870 # number of WriteReq misses
system.cpu.dcache.LoadLockedReq_misses::cpu.data 21 # number of LoadLockedReq misses
system.cpu.dcache.LoadLockedReq_misses::total 21 # number of LoadLockedReq misses
-system.cpu.dcache.demand_misses::cpu.data 2861416 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 2861416 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 2861416 # number of overall misses
-system.cpu.dcache.overall_misses::total 2861416 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 3693455500 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 3693455500 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 40398908535 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 40398908535 # number of WriteReq miss cycles
-system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 237000 # number of LoadLockedReq miss cycles
-system.cpu.dcache.LoadLockedReq_miss_latency::total 237000 # number of LoadLockedReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 44092364035 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 44092364035 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 44092364035 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 44092364035 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 132307849 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 132307849 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.demand_misses::cpu.data 2863199 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 2863199 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 2863199 # number of overall misses
+system.cpu.dcache.overall_misses::total 2863199 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 3693934500 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 3693934500 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 40457905629 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 40457905629 # number of WriteReq miss cycles
+system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 239500 # number of LoadLockedReq miss cycles
+system.cpu.dcache.LoadLockedReq_miss_latency::total 239500 # number of LoadLockedReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 44151840129 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 44151840129 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 44151840129 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 44151840129 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 132302352 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 132302352 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 69417531 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 69417531 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::cpu.data 1717 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::total 1717 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.StoreCondReq_accesses::cpu.data 1554 # number of StoreCondReq accesses(hits+misses)
-system.cpu.dcache.StoreCondReq_accesses::total 1554 # number of StoreCondReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 201725380 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 201725380 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 201725380 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 201725380 # number of overall (read+write) accesses
+system.cpu.dcache.LoadLockedReq_accesses::cpu.data 1703 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::total 1703 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.StoreCondReq_accesses::cpu.data 1556 # number of StoreCondReq accesses(hits+misses)
+system.cpu.dcache.StoreCondReq_accesses::total 1556 # number of StoreCondReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses::cpu.data 201719883 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 201719883 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 201719883 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 201719883 # number of overall (read+write) accesses
system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.002278 # miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_miss_rate::total 0.002278 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.036878 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.036878 # miss rate for WriteReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.012231 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate::total 0.012231 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.014185 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.014185 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.014185 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.014185 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 12252.420824 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 12252.420824 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 15781.014745 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 15781.014745 # average WriteReq miss latency
-system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 11285.714286 # average LoadLockedReq miss latency
-system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 11285.714286 # average LoadLockedReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 15409.281291 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 15409.281291 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 15409.281291 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 15409.281291 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 30249535 # number of cycles access was blocked
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.036905 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.036905 # miss rate for WriteReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.012331 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate::total 0.012331 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.014194 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.014194 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.014194 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.014194 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 12258.808478 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 12258.808478 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 15792.333580 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 15792.333580 # average WriteReq miss latency
+system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 11404.761905 # average LoadLockedReq miss latency
+system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 11404.761905 # average LoadLockedReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 15420.458071 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 15420.458071 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 15420.458071 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 15420.458071 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 30335630 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 47000 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 3035 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 2896 # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets 2 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 9966.897858 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 10475.010359 # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets 23500 # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks::writebacks 420982 # number of writebacks
-system.cpu.dcache.writebacks::total 420982 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 104126 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 104126 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 2312844 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 2312844 # number of WriteReq MSHR hits
+system.cpu.dcache.writebacks::writebacks 420959 # number of writebacks
+system.cpu.dcache.writebacks::total 420959 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 104056 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 104056 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 2314755 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 2314755 # number of WriteReq MSHR hits
system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 21 # number of LoadLockedReq MSHR hits
system.cpu.dcache.LoadLockedReq_mshr_hits::total 21 # number of LoadLockedReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 2416970 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 2416970 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 2416970 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 2416970 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 197321 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 197321 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 247125 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 247125 # number of WriteReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 444446 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 444446 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 444446 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 444446 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 1545858000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 1545858000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 2729554035 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 2729554035 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 4275412035 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 4275412035 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 4275412035 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 4275412035 # number of overall MSHR miss cycles
+system.cpu.dcache.demand_mshr_hits::cpu.data 2418811 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 2418811 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 2418811 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 2418811 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 197273 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 197273 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 247115 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 247115 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 444388 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 444388 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 444388 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 444388 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 1546524000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 1546524000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 2753005629 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 2753005629 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 4299529629 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 4299529629 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 4299529629 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 4299529629 # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.001491 # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.001491 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.003560 # mshr miss rate for WriteReq accesses
@@ -546,161 +546,161 @@ system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.002203
system.cpu.dcache.demand_mshr_miss_rate::total 0.002203 # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.002203 # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_miss_rate::total 0.002203 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 7834.229504 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 7834.229504 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 11045.236358 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 11045.236358 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 9619.643410 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 9619.643410 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 9619.643410 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 9619.643410 # average overall mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 7839.511743 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 7839.511743 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 11140.584865 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 11140.584865 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 9675.170412 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 9675.170412 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 9675.170412 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 9675.170412 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.l2cache.replacements 4243 # number of replacements
-system.cpu.l2cache.tagsinuse 21902.752747 # Cycle average of tags in use
-system.cpu.l2cache.total_refs 504961 # Total number of references to valid blocks.
-system.cpu.l2cache.sampled_refs 25275 # Sample count of references to valid blocks.
-system.cpu.l2cache.avg_refs 19.978675 # Average number of references to valid blocks.
+system.cpu.l2cache.replacements 4217 # number of replacements
+system.cpu.l2cache.tagsinuse 21894.602072 # Cycle average of tags in use
+system.cpu.l2cache.total_refs 504860 # Total number of references to valid blocks.
+system.cpu.l2cache.sampled_refs 25241 # Sample count of references to valid blocks.
+system.cpu.l2cache.avg_refs 20.001585 # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::writebacks 20758.350420 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.inst 181.193003 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.data 963.209324 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_percent::writebacks 0.633495 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.inst 0.005530 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.data 0.029395 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::total 0.668419 # Average percentage of cache occupancy
-system.cpu.l2cache.ReadReq_hits::cpu.inst 63 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::cpu.data 191816 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 191879 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits::writebacks 420982 # number of Writeback hits
-system.cpu.l2cache.Writeback_hits::total 420982 # number of Writeback hits
-system.cpu.l2cache.ReadExReq_hits::cpu.data 224953 # number of ReadExReq hits
-system.cpu.l2cache.ReadExReq_hits::total 224953 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits::cpu.inst 63 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.data 416769 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 416832 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.inst 63 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.data 416769 # number of overall hits
-system.cpu.l2cache.overall_hits::total 416832 # number of overall hits
-system.cpu.l2cache.ReadReq_misses::cpu.inst 756 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.data 5500 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 6256 # number of ReadReq misses
-system.cpu.l2cache.ReadExReq_misses::cpu.data 22177 # number of ReadExReq misses
-system.cpu.l2cache.ReadExReq_misses::total 22177 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 756 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 27677 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 28433 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 756 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 27677 # number of overall misses
-system.cpu.l2cache.overall_misses::total 28433 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 27067500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 193993000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 221060500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 879298285 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 879298285 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 27067500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 1073291285 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 1100358785 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 27067500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 1073291285 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 1100358785 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 819 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.data 197316 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 198135 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::writebacks 420982 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::total 420982 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data 247130 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 247130 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 819 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 444446 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 445265 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 819 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 444446 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 445265 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.923077 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.027874 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.031574 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.089738 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::total 0.089738 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.923077 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.062273 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.063856 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.923077 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.062273 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.063856 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 35803.571429 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 35271.454545 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 35335.757673 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 39649.108761 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 39649.108761 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 35803.571429 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 38779.177115 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 38700.059262 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 35803.571429 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 38779.177115 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 38700.059262 # average overall miss latency
-system.cpu.l2cache.blocked_cycles::no_mshrs 5679785 # number of cycles access was blocked
+system.cpu.l2cache.occ_blocks::writebacks 20759.338160 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.inst 175.468440 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.data 959.795472 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_percent::writebacks 0.633525 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.inst 0.005355 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.data 0.029291 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::total 0.668170 # Average percentage of cache occupancy
+system.cpu.l2cache.ReadReq_hits::cpu.inst 59 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.data 191780 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 191839 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits::writebacks 420959 # number of Writeback hits
+system.cpu.l2cache.Writeback_hits::total 420959 # number of Writeback hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 224954 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 224954 # number of ReadExReq hits
+system.cpu.l2cache.demand_hits::cpu.inst 59 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 416734 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 416793 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.inst 59 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.data 416734 # number of overall hits
+system.cpu.l2cache.overall_hits::total 416793 # number of overall hits
+system.cpu.l2cache.ReadReq_misses::cpu.inst 747 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.data 5486 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 6233 # number of ReadReq misses
+system.cpu.l2cache.ReadExReq_misses::cpu.data 22168 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 22168 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 747 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 27654 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 28401 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 747 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 27654 # number of overall misses
+system.cpu.l2cache.overall_misses::total 28401 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 26795000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 193549000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 220344000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 905171285 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 905171285 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 26795000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 1098720285 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 1125515285 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 26795000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 1098720285 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 1125515285 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 806 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 197266 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 198072 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::writebacks 420959 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::total 420959 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 247122 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 247122 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 806 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 444388 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 445194 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 806 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 444388 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 445194 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.926799 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.027810 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.031468 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.089705 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.089705 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.926799 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.062229 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.063795 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.926799 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.062229 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.063795 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 35870.147256 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 35280.532264 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 35351.195251 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 40832.338732 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 40832.338732 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 35870.147256 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 39730.971469 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 39629.424492 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 35870.147256 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 39730.971469 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 39629.424492 # average overall miss latency
+system.cpu.l2cache.blocked_cycles::no_mshrs 7329785 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.l2cache.blocked::no_mshrs 478 # number of cycles access was blocked
+system.cpu.l2cache.blocked::no_mshrs 547 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.l2cache.avg_blocked_cycles::no_mshrs 11882.395397 # average number of cycles each access was blocked
+system.cpu.l2cache.avg_blocked_cycles::no_mshrs 13399.972578 # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.writebacks::writebacks 3183 # number of writebacks
-system.cpu.l2cache.writebacks::total 3183 # number of writebacks
+system.cpu.l2cache.writebacks::writebacks 3171 # number of writebacks
+system.cpu.l2cache.writebacks::total 3171 # number of writebacks
system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 3 # number of ReadReq MSHR hits
-system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 10 # number of ReadReq MSHR hits
-system.cpu.l2cache.ReadReq_mshr_hits::total 13 # number of ReadReq MSHR hits
+system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 9 # number of ReadReq MSHR hits
+system.cpu.l2cache.ReadReq_mshr_hits::total 12 # number of ReadReq MSHR hits
system.cpu.l2cache.demand_mshr_hits::cpu.inst 3 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.demand_mshr_hits::cpu.data 10 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.demand_mshr_hits::total 13 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.demand_mshr_hits::cpu.data 9 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.demand_mshr_hits::total 12 # number of demand (read+write) MSHR hits
system.cpu.l2cache.overall_mshr_hits::cpu.inst 3 # number of overall MSHR hits
-system.cpu.l2cache.overall_mshr_hits::cpu.data 10 # number of overall MSHR hits
-system.cpu.l2cache.overall_mshr_hits::total 13 # number of overall MSHR hits
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 753 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 5490 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 6243 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 22177 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::total 22177 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 753 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.data 27667 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 28420 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 753 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.data 27667 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 28420 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 24642000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 175481000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 200123000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 812123285 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 812123285 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 24642000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 987604285 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 1012246285 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 24642000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 987604285 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 1012246285 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.919414 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.027823 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.031509 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.089738 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.089738 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.919414 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.062251 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.063827 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.919414 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.062251 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.063827 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 32725.099602 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 31963.752277 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 32055.582252 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 36620.069667 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 36620.069667 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 32725.099602 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 35696.110348 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 35617.392153 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 32725.099602 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 35696.110348 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 35617.392153 # average overall mshr miss latency
+system.cpu.l2cache.overall_mshr_hits::cpu.data 9 # number of overall MSHR hits
+system.cpu.l2cache.overall_mshr_hits::total 12 # number of overall MSHR hits
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 744 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 5477 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 6221 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 22168 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 22168 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 744 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 27645 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 28389 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 744 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 27645 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 28389 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 24393000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 175108500 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 199501500 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 838007785 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 838007785 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 24393000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 1013116285 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 1037509285 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 24393000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 1013116285 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 1037509285 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.923077 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.027765 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.031408 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.089705 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.089705 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.923077 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.062209 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.063768 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.923077 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.062209 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.063768 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 32786.290323 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 31971.608545 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 32069.040347 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 37802.588641 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 37802.588641 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 32786.290323 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 36647.360644 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 36546.172285 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 32786.290323 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 36647.360644 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 36546.172285 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
diff --git a/tests/long/se/00.gzip/ref/sparc/linux/o3-timing/stats.txt b/tests/long/se/00.gzip/ref/sparc/linux/o3-timing/stats.txt
index 009981c70..c0dac2931 100644
--- a/tests/long/se/00.gzip/ref/sparc/linux/o3-timing/stats.txt
+++ b/tests/long/se/00.gzip/ref/sparc/linux/o3-timing/stats.txt
@@ -1,14 +1,14 @@
---------- Begin Simulation Statistics ----------
sim_seconds 0.389171 # Number of seconds simulated
-sim_ticks 389171398000 # Number of ticks simulated
-final_tick 389171398000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_ticks 389171400000 # Number of ticks simulated
+final_tick 389171400000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 172352 # Simulator instruction rate (inst/s)
-host_op_rate 172895 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 47869738 # Simulator tick rate (ticks/s)
-host_mem_usage 232600 # Number of bytes of host memory used
-host_seconds 8129.80 # Real time elapsed on the host
+host_inst_rate 248197 # Simulator instruction rate (inst/s)
+host_op_rate 248980 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 68935275 # Simulator tick rate (ticks/s)
+host_mem_usage 223264 # Number of bytes of host memory used
+host_seconds 5645.46 # Real time elapsed on the host
sim_insts 1401188945 # Number of instructions simulated
sim_ops 1405604139 # Number of ops (including micro ops) simulated
system.physmem.bytes_read::cpu.inst 78528 # Number of bytes read from this memory
@@ -35,7 +35,7 @@ system.physmem.bw_total::cpu.inst 201783 # To
system.physmem.bw_total::cpu.data 4314891 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::total 4936519 # Total bandwidth to/from this memory (bytes/s)
system.cpu.workload.num_syscalls 49 # Number of system calls
-system.cpu.numCycles 778342797 # number of cpu cycles simulated
+system.cpu.numCycles 778342801 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
system.cpu.BPredUnit.lookups 98197174 # Number of BP lookups
@@ -52,16 +52,16 @@ system.cpu.fetch.Branches 98197174 # Nu
system.cpu.fetch.predictedBranches 65666167 # Number of branches that fetch has predicted taken
system.cpu.fetch.Cycles 330411204 # Number of cycles fetch has run and was not squashing or blocked
system.cpu.fetch.SquashCycles 21674066 # Number of cycles fetch has spent squashing
-system.cpu.fetch.BlockedCycles 264316799 # Number of cycles fetch has spent blocked
+system.cpu.fetch.BlockedCycles 264316803 # Number of cycles fetch has spent blocked
system.cpu.fetch.MiscStallCycles 122 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
system.cpu.fetch.PendingTrapStallCycles 2684 # Number of stall cycles due to pending traps
system.cpu.fetch.CacheLines 162819499 # Number of cache lines fetched
system.cpu.fetch.IcacheSquashes 755607 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 778298464 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::samples 778298468 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::mean 2.124294 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::stdev 3.146110 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 447887260 57.55% 57.55% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 447887264 57.55% 57.55% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::1 74376407 9.56% 67.10% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::2 37977630 4.88% 71.98% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::3 9084449 1.17% 73.15% # Number of instructions fetched each cycle (Total)
@@ -73,24 +73,24 @@ system.cpu.fetch.rateDist::8 146598890 18.84% 100.00% # Nu
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 778298464 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::total 778298468 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.branchRate 0.126162 # Number of branch fetches per cycle
system.cpu.fetch.rate 2.118344 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 217730423 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 214714894 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 285147826 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 43019383 # Number of cycles decode is unblocking
+system.cpu.decode.IdleCycles 217730424 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 214714897 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 285147825 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 43019384 # Number of cycles decode is unblocking
system.cpu.decode.SquashCycles 17685938 # Number of cycles decode is squashing
system.cpu.decode.DecodedInsts 1642518992 # Number of instructions handled by decode
system.cpu.rename.SquashCycles 17685938 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 241679768 # Number of cycles rename is idle
+system.cpu.rename.IdleCycles 241679770 # Number of cycles rename is idle
system.cpu.rename.BlockCycles 36912628 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 51960575 # count of cycles rename stalled for serializing inst
+system.cpu.rename.serializeStallCycles 51960576 # count of cycles rename stalled for serializing inst
system.cpu.rename.RunCycles 303022356 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 127037199 # Number of cycles rename is unblocking
+system.cpu.rename.UnblockCycles 127037200 # Number of cycles rename is unblocking
system.cpu.rename.RenamedInsts 1631180439 # Number of instructions processed by rename
system.cpu.rename.IQFullEvents 31545211 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LSQFullEvents 73402474 # Number of times rename has blocked due to LSQ full
+system.cpu.rename.LSQFullEvents 73402475 # Number of times rename has blocked due to LSQ full
system.cpu.rename.FullRegisterEvents 3147906 # Number of times there has been no free registers
system.cpu.rename.RenamedOperands 1360824399 # Number of destination operands rename has renamed
system.cpu.rename.RenameLookups 2755700072 # Number of register rename lookups that rename has made
@@ -104,7 +104,7 @@ system.cpu.rename.skidInsts 273063750 # co
system.cpu.memDep0.insertedLoads 438707438 # Number of loads inserted to the mem dependence unit.
system.cpu.memDep0.insertedStores 180249753 # Number of stores inserted to the mem dependence unit.
system.cpu.memDep0.conflictingLoads 255184370 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 82754828 # Number of conflicting stores.
+system.cpu.memDep0.conflictingStores 82754827 # Number of conflicting stores.
system.cpu.iq.iqInstsAdded 1516941659 # Number of instructions added to the IQ (excludes non-spec)
system.cpu.iq.iqNonSpecInstsAdded 2635026 # Number of non-speculative instructions added to the IQ
system.cpu.iq.iqInstsIssued 1460769058 # Number of instructions issued
@@ -112,23 +112,23 @@ system.cpu.iq.iqSquashedInstsIssued 54636 # Nu
system.cpu.iq.iqSquashedInstsExamined 113641063 # Number of squashed instructions iterated over during squash; mainly for profiling
system.cpu.iq.iqSquashedOperandsExamined 136677185 # Number of squashed operands that are examined and possibly removed from graph
system.cpu.iq.iqSquashedNonSpecRemoved 391355 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 778298464 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::samples 778298468 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::mean 1.876875 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::stdev 1.427909 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 147064057 18.90% 18.90% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 186545297 23.97% 42.86% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 210910023 27.10% 69.96% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 147064058 18.90% 18.90% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 186545303 23.97% 42.86% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 210910021 27.10% 69.96% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::3 130868567 16.81% 86.78% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 70782480 9.09% 95.87% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 70782478 9.09% 95.87% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::5 20278912 2.61% 98.48% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 7762488 1.00% 99.47% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 7762489 1.00% 99.47% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::7 3994514 0.51% 99.99% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::8 92126 0.01% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 778298464 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 778298468 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IntAlu 113664 7.00% 7.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IntMult 0 0.00% 7.00% # attempts to use FU when none available
@@ -159,7 +159,7 @@ system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 17.26% # at
system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 17.26% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 17.26% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 17.26% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 1139490 70.19% 87.45% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 1139492 70.19% 87.45% # attempts to use FU when none available
system.cpu.iq.fu_full::MemWrite 203791 12.55% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
@@ -199,15 +199,15 @@ system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Ty
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::total 1460769058 # Type of FU issued
system.cpu.iq.rate 1.876768 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 1623524 # FU busy when requested
+system.cpu.iq.fu_busy_cnt 1623526 # FU busy when requested
system.cpu.iq.fu_busy_rate 0.001111 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 3683829696 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_reads 3683829702 # Number of integer instruction queue reads
system.cpu.iq.int_inst_queue_writes 1624339460 # Number of integer instruction queue writes
system.cpu.iq.int_inst_queue_wakeup_accesses 1444358901 # Number of integer instruction queue wakeup accesses
system.cpu.iq.fp_inst_queue_reads 17685044 # Number of floating instruction queue reads
system.cpu.iq.fp_inst_queue_writes 9115270 # Number of floating instruction queue writes
system.cpu.iq.fp_inst_queue_wakeup_accesses 8537907 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 1453371390 # Number of integer alu accesses
+system.cpu.iq.int_alu_accesses 1453371392 # Number of integer alu accesses
system.cpu.iq.fp_alu_accesses 9021192 # Number of floating point alu accesses
system.cpu.iew.lsq.thread0.forwLoads 215484580 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
@@ -245,8 +245,8 @@ system.cpu.iew.exec_stores 170572268 # Nu
system.cpu.iew.exec_rate 1.869642 # Inst execution rate
system.cpu.iew.wb_sent 1453822475 # cumulative count of insts sent to commit
system.cpu.iew.wb_count 1452896808 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 1154316777 # num instructions producing a value
-system.cpu.iew.wb_consumers 1205166277 # num instructions consuming a value
+system.cpu.iew.wb_producers 1154316776 # num instructions producing a value
+system.cpu.iew.wb_consumers 1205166275 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
system.cpu.iew.wb_rate 1.866654 # insts written-back per cycle
system.cpu.iew.wb_fanout 0.957807 # average fanout of values written-back
@@ -254,23 +254,23 @@ system.cpu.iew.wb_penalized_rate 0 # fr
system.cpu.commit.commitSquashedInsts 124161815 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 2243671 # The number of times commit has been forced to stall to communicate backwards
system.cpu.commit.branchMispredicts 3785239 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 760613137 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::samples 760613141 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::mean 1.958319 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::stdev 2.503249 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::0 241688690 31.78% 31.78% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 276879553 36.40% 68.18% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 43195227 5.68% 73.86% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 276879555 36.40% 68.18% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 43195229 5.68% 73.86% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::3 54904670 7.22% 81.08% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 19686775 2.59% 83.66% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 13341138 1.75% 85.42% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 19686776 2.59% 83.66% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 13341139 1.75% 85.42% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::6 30448610 4.00% 89.42% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 10352977 1.36% 90.78% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 70115497 9.22% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 10352976 1.36% 90.78% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 70115496 9.22% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 760613137 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::total 760613141 # Number of insts commited each cycle
system.cpu.commit.committedInsts 1485108088 # Number of instructions committed
system.cpu.commit.committedOps 1489523282 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
@@ -281,9 +281,9 @@ system.cpu.commit.branches 86248928 # Nu
system.cpu.commit.fp_insts 8452036 # Number of committed floating point instructions.
system.cpu.commit.int_insts 1319476376 # Number of committed integer instructions.
system.cpu.commit.function_calls 1206914 # Number of function calls committed.
-system.cpu.commit.bw_lim_events 70115497 # number cycles where commit BW limit reached
+system.cpu.commit.bw_lim_events 70115496 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 2304117867 # The number of ROB reads
+system.cpu.rob.rob_reads 2304117872 # The number of ROB reads
system.cpu.rob.rob_writes 3245080355 # The number of ROB writes
system.cpu.timesIdled 1467 # Number of times that the entire CPU went into an idle state and unscheduled itself
system.cpu.idleCycles 44333 # Total number of cycles that the CPU has spent unscheduled due to idling
@@ -415,14 +415,14 @@ system.cpu.dcache.overall_misses::cpu.data 2771932 #
system.cpu.dcache.overall_misses::total 2771932 # number of overall misses
system.cpu.dcache.ReadReq_miss_latency::cpu.data 11940266500 # number of ReadReq miss cycles
system.cpu.dcache.ReadReq_miss_latency::total 11940266500 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 57531206941 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 57531206941 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 57531211441 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 57531211441 # number of WriteReq miss cycles
system.cpu.dcache.SwapReq_miss_latency::cpu.data 69000 # number of SwapReq miss cycles
system.cpu.dcache.SwapReq_miss_latency::total 69000 # number of SwapReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 69471473441 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 69471473441 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 69471473441 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 69471473441 # number of overall miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 69471477941 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 69471477941 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 69471477941 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 69471477941 # number of overall miss cycles
system.cpu.dcache.ReadReq_accesses::cpu.data 201522884 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.ReadReq_accesses::total 201522884 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 166846816 # number of WriteReq accesses(hits+misses)
@@ -445,14 +445,14 @@ system.cpu.dcache.overall_miss_rate::cpu.data 0.007525
system.cpu.dcache.overall_miss_rate::total 0.007525 # miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 13262.541930 # average ReadReq miss latency
system.cpu.dcache.ReadReq_avg_miss_latency::total 13262.541930 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 30738.524956 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 30738.524956 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 30738.527361 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 30738.527361 # average WriteReq miss latency
system.cpu.dcache.SwapReq_avg_miss_latency::cpu.data 9857.142857 # average SwapReq miss latency
system.cpu.dcache.SwapReq_avg_miss_latency::total 9857.142857 # average SwapReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 25062.473914 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 25062.473914 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 25062.473914 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 25062.473914 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 25062.475537 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 25062.475537 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 25062.475537 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 25062.475537 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 4500 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 2 # number of cycles access was blocked
@@ -483,14 +483,14 @@ system.cpu.dcache.overall_mshr_misses::cpu.data 461980
system.cpu.dcache.overall_mshr_misses::total 461980 # number of overall MSHR misses
system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 927311500 # number of ReadReq MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_latency::total 927311500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 5914389505 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 5914389505 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 5914391005 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 5914391005 # number of WriteReq MSHR miss cycles
system.cpu.dcache.SwapReq_mshr_miss_latency::cpu.data 47000 # number of SwapReq MSHR miss cycles
system.cpu.dcache.SwapReq_mshr_miss_latency::total 47000 # number of SwapReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 6841701005 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 6841701005 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 6841701005 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 6841701005 # number of overall MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 6841702505 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 6841702505 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 6841702505 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 6841702505 # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.000992 # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.000992 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.001570 # mshr miss rate for WriteReq accesses
@@ -503,24 +503,24 @@ system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.001254
system.cpu.dcache.overall_mshr_miss_rate::total 0.001254 # mshr miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 4637.577767 # average ReadReq mshr miss latency
system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 4637.577767 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 22571.938086 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 22571.938086 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 22571.943810 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 22571.943810 # average WriteReq mshr miss latency
system.cpu.dcache.SwapReq_avg_mshr_miss_latency::cpu.data 6714.285714 # average SwapReq mshr miss latency
system.cpu.dcache.SwapReq_avg_mshr_miss_latency::total 6714.285714 # average SwapReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 14809.517739 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 14809.517739 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 14809.517739 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 14809.517739 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 14809.520986 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 14809.520986 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 14809.520986 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 14809.520986 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.replacements 2682 # number of replacements
-system.cpu.l2cache.tagsinuse 22381.194058 # Cycle average of tags in use
+system.cpu.l2cache.tagsinuse 22381.194051 # Cycle average of tags in use
system.cpu.l2cache.total_refs 541474 # Total number of references to valid blocks.
system.cpu.l2cache.sampled_refs 24308 # Sample count of references to valid blocks.
system.cpu.l2cache.avg_refs 22.275547 # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::writebacks 20744.863113 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.inst 994.979192 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.data 641.351753 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::writebacks 20744.863109 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.inst 994.979191 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.data 641.351751 # Average occupied blocks per requestor
system.cpu.l2cache.occ_percent::writebacks 0.633083 # Average percentage of cache occupancy
system.cpu.l2cache.occ_percent::cpu.inst 0.030364 # Average percentage of cache occupancy
system.cpu.l2cache.occ_percent::cpu.data 0.019573 # Average percentage of cache occupancy
@@ -552,14 +552,14 @@ system.cpu.l2cache.overall_misses::total 27465 # nu
system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 42694000 # number of ReadReq miss cycles
system.cpu.l2cache.ReadReq_miss_latency::cpu.data 151831500 # number of ReadReq miss cycles
system.cpu.l2cache.ReadReq_miss_latency::total 194525500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 842839500 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 842839500 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 842840000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 842840000 # number of ReadExReq miss cycles
system.cpu.l2cache.demand_miss_latency::cpu.inst 42694000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 994671000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 1037365000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 994671500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 1037365500 # number of demand (read+write) miss cycles
system.cpu.l2cache.overall_miss_latency::cpu.inst 42694000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 994671000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 1037365000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 994671500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 1037365500 # number of overall miss cycles
system.cpu.l2cache.ReadReq_accesses::cpu.inst 1363 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::cpu.data 199948 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::total 201311 # number of ReadReq accesses(hits+misses)
@@ -587,14 +587,14 @@ system.cpu.l2cache.overall_miss_rate::total 0.059275 #
system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 34795.436023 # average ReadReq miss latency
system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 34234.836528 # average ReadReq miss latency
system.cpu.l2cache.ReadReq_avg_miss_latency::total 34356.322854 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 38657.042609 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 38657.042609 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 38657.065541 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 38657.065541 # average ReadExReq miss latency
system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 34795.436023 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 37909.558655 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 37770.435099 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 37909.577712 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 37770.453304 # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 34795.436023 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 37909.558655 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 37770.435099 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 37909.577712 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 37770.453304 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked