summaryrefslogtreecommitdiff
path: root/tests/long/se/00.gzip
diff options
context:
space:
mode:
Diffstat (limited to 'tests/long/se/00.gzip')
-rw-r--r--tests/long/se/00.gzip/ref/alpha/tru64/inorder-timing/config.ini50
-rwxr-xr-xtests/long/se/00.gzip/ref/alpha/tru64/inorder-timing/simout6
-rw-r--r--tests/long/se/00.gzip/ref/alpha/tru64/inorder-timing/stats.txt402
-rw-r--r--tests/long/se/00.gzip/ref/alpha/tru64/o3-timing/config.ini51
-rwxr-xr-xtests/long/se/00.gzip/ref/alpha/tru64/o3-timing/simout6
-rw-r--r--tests/long/se/00.gzip/ref/alpha/tru64/o3-timing/stats.txt406
-rw-r--r--tests/long/se/00.gzip/ref/alpha/tru64/simple-atomic/config.ini17
-rwxr-xr-xtests/long/se/00.gzip/ref/alpha/tru64/simple-atomic/simout6
-rw-r--r--tests/long/se/00.gzip/ref/alpha/tru64/simple-atomic/stats.txt13
-rw-r--r--tests/long/se/00.gzip/ref/alpha/tru64/simple-timing/config.ini50
-rwxr-xr-xtests/long/se/00.gzip/ref/alpha/tru64/simple-timing/simout6
-rw-r--r--tests/long/se/00.gzip/ref/alpha/tru64/simple-timing/stats.txt381
-rw-r--r--tests/long/se/00.gzip/ref/arm/linux/o3-timing/config.ini37
-rwxr-xr-xtests/long/se/00.gzip/ref/arm/linux/o3-timing/simout10
-rw-r--r--tests/long/se/00.gzip/ref/arm/linux/o3-timing/stats.txt454
-rw-r--r--tests/long/se/00.gzip/ref/arm/linux/simple-atomic/config.ini37
-rwxr-xr-xtests/long/se/00.gzip/ref/arm/linux/simple-atomic/simout6
-rw-r--r--tests/long/se/00.gzip/ref/arm/linux/simple-atomic/stats.txt15
-rw-r--r--tests/long/se/00.gzip/ref/arm/linux/simple-timing/config.ini72
-rwxr-xr-xtests/long/se/00.gzip/ref/arm/linux/simple-timing/simout6
-rw-r--r--tests/long/se/00.gzip/ref/arm/linux/simple-timing/stats.txt398
-rw-r--r--tests/long/se/00.gzip/ref/sparc/linux/o3-timing/config.ini51
-rwxr-xr-xtests/long/se/00.gzip/ref/sparc/linux/o3-timing/simout6
-rw-r--r--tests/long/se/00.gzip/ref/sparc/linux/o3-timing/stats.txt445
-rw-r--r--tests/long/se/00.gzip/ref/sparc/linux/simple-atomic/config.ini17
-rwxr-xr-xtests/long/se/00.gzip/ref/sparc/linux/simple-atomic/simout6
-rw-r--r--tests/long/se/00.gzip/ref/sparc/linux/simple-atomic/stats.txt15
-rw-r--r--tests/long/se/00.gzip/ref/sparc/linux/simple-timing/config.ini50
-rwxr-xr-xtests/long/se/00.gzip/ref/sparc/linux/simple-timing/simout6
-rw-r--r--tests/long/se/00.gzip/ref/sparc/linux/simple-timing/stats.txt412
-rw-r--r--tests/long/se/00.gzip/ref/x86/linux/o3-timing/config.ini37
-rwxr-xr-xtests/long/se/00.gzip/ref/x86/linux/o3-timing/simout10
-rw-r--r--tests/long/se/00.gzip/ref/x86/linux/o3-timing/stats.txt419
-rw-r--r--tests/long/se/00.gzip/ref/x86/linux/simple-atomic/config.ini39
-rwxr-xr-xtests/long/se/00.gzip/ref/x86/linux/simple-atomic/simout6
-rw-r--r--tests/long/se/00.gzip/ref/x86/linux/simple-atomic/stats.txt15
-rw-r--r--tests/long/se/00.gzip/ref/x86/linux/simple-timing/config.ini76
-rwxr-xr-xtests/long/se/00.gzip/ref/x86/linux/simple-timing/simout6
-rw-r--r--tests/long/se/00.gzip/ref/x86/linux/simple-timing/stats.txt383
39 files changed, 2663 insertions, 1765 deletions
diff --git a/tests/long/se/00.gzip/ref/alpha/tru64/inorder-timing/config.ini b/tests/long/se/00.gzip/ref/alpha/tru64/inorder-timing/config.ini
index 6c1c0e974..b932d7fd7 100644
--- a/tests/long/se/00.gzip/ref/alpha/tru64/inorder-timing/config.ini
+++ b/tests/long/se/00.gzip/ref/alpha/tru64/inorder-timing/config.ini
@@ -1,6 +1,7 @@
[root]
type=Root
children=system
+full_system=false
time_sync_enable=false
time_sync_period=100000000000
time_sync_spin_threshold=100000000
@@ -8,10 +9,16 @@ time_sync_spin_threshold=100000000
[system]
type=System
children=cpu membus physmem
+boot_osflags=a
+init_param=0
+kernel=
+load_addr_mask=1099511627775
mem_mode=atomic
memories=system.physmem
num_work_ids=16
physmem=system.physmem
+readfile=
+symbolfile=
work_begin_ckpt_count=0
work_begin_cpu_id_exit=-1
work_begin_exit_count=0
@@ -23,7 +30,7 @@ system_port=system.membus.port[0]
[system.cpu]
type=InOrderCPU
-children=dcache dtb icache itb l2cache toL2Bus tracer workload
+children=dcache dtb icache interrupts itb l2cache toL2Bus tracer workload
BTBEntries=4096
BTBTagSize=16
RASSize=16
@@ -45,6 +52,7 @@ div32RepeatRate=1
div8Latency=1
div8RepeatRate=1
do_checkpoint_insts=true
+do_quiesce=true
do_statistics_insts=true
dtb=system.cpu.dtb
fetchBuffSize=4
@@ -57,6 +65,7 @@ globalCtrBits=2
globalHistoryBits=13
globalPredictorSize=8192
instShiftAmt=2
+interrupts=system.cpu.interrupts
itb=system.cpu.itb
localCtrBits=2
localHistoryBits=11
@@ -72,6 +81,7 @@ multRepeatRate=1
numThreads=1
phase=0
predType=tournament
+profile=0
progress_interval=0
stageTracing=false
stageWidth=4
@@ -93,20 +103,13 @@ is_top_level=true
latency=1000
max_miss_count=0
mshrs=10
-num_cpus=1
-prefetch_data_accesses_only=false
-prefetch_degree=1
-prefetch_latency=10000
prefetch_on_access=false
-prefetch_past_page=false
-prefetch_policy=none
-prefetch_serial_squash=false
-prefetch_use_cpu_id=true
-prefetcher_size=100
+prefetcher=Null
prioritizeRequests=false
repl=Null
size=262144
subblock_size=0
+system=system
tgts_per_mshr=5
trace_addr=0
two_queue=false
@@ -129,20 +132,13 @@ is_top_level=true
latency=1000
max_miss_count=0
mshrs=10
-num_cpus=1
-prefetch_data_accesses_only=false
-prefetch_degree=1
-prefetch_latency=10000
prefetch_on_access=false
-prefetch_past_page=false
-prefetch_policy=none
-prefetch_serial_squash=false
-prefetch_use_cpu_id=true
-prefetcher_size=100
+prefetcher=Null
prioritizeRequests=false
repl=Null
size=131072
subblock_size=0
+system=system
tgts_per_mshr=5
trace_addr=0
two_queue=false
@@ -150,6 +146,9 @@ write_buffers=8
cpu_side=system.cpu.icache_port
mem_side=system.cpu.toL2Bus.port[0]
+[system.cpu.interrupts]
+type=AlphaInterrupts
+
[system.cpu.itb]
type=AlphaTLB
size=48
@@ -165,20 +164,13 @@ is_top_level=false
latency=10000
max_miss_count=0
mshrs=10
-num_cpus=1
-prefetch_data_accesses_only=false
-prefetch_degree=1
-prefetch_latency=100000
prefetch_on_access=false
-prefetch_past_page=false
-prefetch_policy=none
-prefetch_serial_squash=false
-prefetch_use_cpu_id=true
-prefetcher_size=100
+prefetcher=Null
prioritizeRequests=false
repl=Null
size=2097152
subblock_size=0
+system=system
tgts_per_mshr=5
trace_addr=0
two_queue=false
@@ -202,7 +194,7 @@ type=ExeTracer
[system.cpu.workload]
type=LiveProcess
cmd=gzip input.log 1
-cwd=build/ALPHA_SE/tests/opt/long/00.gzip/alpha/tru64/inorder-timing
+cwd=build/ALPHA/tests/fast/long/se/00.gzip/alpha/tru64/inorder-timing
egid=100
env=
errout=cerr
diff --git a/tests/long/se/00.gzip/ref/alpha/tru64/inorder-timing/simout b/tests/long/se/00.gzip/ref/alpha/tru64/inorder-timing/simout
index 30b31a527..26d645fed 100755
--- a/tests/long/se/00.gzip/ref/alpha/tru64/inorder-timing/simout
+++ b/tests/long/se/00.gzip/ref/alpha/tru64/inorder-timing/simout
@@ -1,10 +1,10 @@
gem5 Simulator System. http://gem5.org
gem5 is copyrighted software; use the --copyright option for details.
-gem5 compiled Jan 23 2012 04:48:33
-gem5 started Jan 23 2012 05:24:12
+gem5 compiled Feb 11 2012 13:05:17
+gem5 started Feb 11 2012 13:10:21
gem5 executing on zizzer
-command line: build/ALPHA_SE/gem5.opt -d build/ALPHA_SE/tests/opt/long/00.gzip/alpha/tru64/inorder-timing -re tests/run.py build/ALPHA_SE/tests/opt/long/00.gzip/alpha/tru64/inorder-timing
+command line: build/ALPHA/gem5.fast -d build/ALPHA/tests/fast/long/se/00.gzip/alpha/tru64/inorder-timing -re tests/run.py build/ALPHA/tests/fast/long/se/00.gzip/alpha/tru64/inorder-timing
Global frequency set at 1000000000000 ticks per second
info: Entering event queue @ 0. Starting simulation...
info: Increasing stack size by one page.
diff --git a/tests/long/se/00.gzip/ref/alpha/tru64/inorder-timing/stats.txt b/tests/long/se/00.gzip/ref/alpha/tru64/inorder-timing/stats.txt
index b5662ac02..1a8f04561 100644
--- a/tests/long/se/00.gzip/ref/alpha/tru64/inorder-timing/stats.txt
+++ b/tests/long/se/00.gzip/ref/alpha/tru64/inorder-timing/stats.txt
@@ -4,11 +4,13 @@ sim_seconds 0.274500 # Nu
sim_ticks 274500333500 # Number of ticks simulated
final_tick 274500333500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 113367 # Simulator instruction rate (inst/s)
-host_tick_rate 51705325 # Simulator tick rate (ticks/s)
-host_mem_usage 207980 # Number of bytes of host memory used
-host_seconds 5308.94 # Real time elapsed on the host
+host_inst_rate 160535 # Simulator instruction rate (inst/s)
+host_op_rate 160535 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 73218214 # Simulator tick rate (ticks/s)
+host_mem_usage 209892 # Number of bytes of host memory used
+host_seconds 3749.07 # Real time elapsed on the host
sim_insts 601856964 # Number of instructions simulated
+sim_ops 601856964 # Number of ops (including micro ops) simulated
system.physmem.bytes_read 5894016 # Number of bytes read from this memory
system.physmem.bytes_inst_read 54720 # Number of instructions bytes read from this memory
system.physmem.bytes_written 3798080 # Number of bytes written to this memory
@@ -69,9 +71,10 @@ system.cpu.comNops 36304520 # Nu
system.cpu.comNonSpec 17 # Number of Non-Speculative instructions committed
system.cpu.comInts 349039879 # Number of Integer instructions committed
system.cpu.comFloats 24 # Number of Floating Point instructions committed
-system.cpu.committedInsts 601856964 # Number of Instructions Simulated (Per-Thread)
-system.cpu.smtCommittedInsts 0 # Number of SMT Instructions Simulated (Per-Thread)
-system.cpu.committedInsts_total 601856964 # Number of Instructions Simulated (Total)
+system.cpu.committedInsts 601856964 # Number of Instructions committed (Per-Thread)
+system.cpu.committedOps 601856964 # Number of Ops committed (Per-Thread)
+system.cpu.smtCommittedInsts 0 # Number of SMT Instructions committed (Per-Thread)
+system.cpu.committedInsts_total 601856964 # Number of Instructions committed (Total)
system.cpu.cpi 0.912178 # CPI: Cycles Per Instruction (Per-Thread)
system.cpu.smt_cpi no_value # CPI: Total SMT-CPI
system.cpu.cpi_total 0.912178 # CPI: Total CPI of All Threads
@@ -125,26 +128,39 @@ system.cpu.icache.total_refs 27985205 # To
system.cpu.icache.sampled_refs 855 # Sample count of references to valid blocks.
system.cpu.icache.avg_refs 32731.233918 # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::0 728.259897 # Average occupied blocks per context
-system.cpu.icache.occ_percent::0 0.355596 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits 27985205 # number of ReadReq hits
-system.cpu.icache.demand_hits 27985205 # number of demand (read+write) hits
-system.cpu.icache.overall_hits 27985205 # number of overall hits
-system.cpu.icache.ReadReq_misses 1019 # number of ReadReq misses
-system.cpu.icache.demand_misses 1019 # number of demand (read+write) misses
-system.cpu.icache.overall_misses 1019 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency 56646500 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency 56646500 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency 56646500 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses 27986224 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses 27986224 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses 27986224 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate 0.000036 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate 0.000036 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate 0.000036 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency 55590.284593 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency 55590.284593 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency 55590.284593 # average overall miss latency
+system.cpu.icache.occ_blocks::cpu.inst 728.259897 # Average occupied blocks per requestor
+system.cpu.icache.occ_percent::cpu.inst 0.355596 # Average percentage of cache occupancy
+system.cpu.icache.occ_percent::total 0.355596 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits::cpu.inst 27985205 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 27985205 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 27985205 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 27985205 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 27985205 # number of overall hits
+system.cpu.icache.overall_hits::total 27985205 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 1019 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 1019 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 1019 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 1019 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 1019 # number of overall misses
+system.cpu.icache.overall_misses::total 1019 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 56646500 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 56646500 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 56646500 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 56646500 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 56646500 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 56646500 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 27986224 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 27986224 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 27986224 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 27986224 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 27986224 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 27986224 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000036 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.000036 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.000036 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 55590.284593 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 55590.284593 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 55590.284593 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 43500 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -153,27 +169,30 @@ system.cpu.icache.avg_blocked_cycles::no_mshrs no_value
system.cpu.icache.avg_blocked_cycles::no_targets 21750 # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.writebacks 0 # number of writebacks
-system.cpu.icache.ReadReq_mshr_hits 164 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits 164 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits 164 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses 855 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses 855 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses 855 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.icache.ReadReq_mshr_miss_latency 45774000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency 45774000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency 45774000 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.cpu.icache.ReadReq_mshr_miss_rate 0.000031 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate 0.000031 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate 0.000031 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency 53536.842105 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency 53536.842105 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency 53536.842105 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
-system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
-system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 164 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 164 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 164 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 164 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 164 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 164 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 855 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 855 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 855 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 855 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 855 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 855 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 45774000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 45774000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 45774000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 45774000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 45774000 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 45774000 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000031 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000031 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000031 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 53536.842105 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 53536.842105 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 53536.842105 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.dcache.replacements 451299 # number of replacements
system.cpu.dcache.tagsinuse 4094.126386 # Cycle average of tags in use
@@ -181,32 +200,49 @@ system.cpu.dcache.total_refs 152394244 # To
system.cpu.dcache.sampled_refs 455395 # Sample count of references to valid blocks.
system.cpu.dcache.avg_refs 334.641891 # Average number of references to valid blocks.
system.cpu.dcache.warmup_cycle 267624000 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::0 4094.126386 # Average occupied blocks per context
-system.cpu.dcache.occ_percent::0 0.999543 # Average percentage of cache occupancy
-system.cpu.dcache.ReadReq_hits 114120509 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits 38273735 # number of WriteReq hits
-system.cpu.dcache.demand_hits 152394244 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits 152394244 # number of overall hits
-system.cpu.dcache.ReadReq_misses 393533 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses 1177586 # number of WriteReq misses
-system.cpu.dcache.demand_misses 1571119 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses 1571119 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency 8150453500 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency 25245531000 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency 33395984500 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency 33395984500 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses 114514042 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses 39451321 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses 153965363 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses 153965363 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate 0.003437 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate 0.029849 # miss rate for WriteReq accesses
-system.cpu.dcache.demand_miss_rate 0.010204 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate 0.010204 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency 20710.978495 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency 21438.375626 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency 21256.177603 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency 21256.177603 # average overall miss latency
+system.cpu.dcache.occ_blocks::cpu.data 4094.126386 # Average occupied blocks per requestor
+system.cpu.dcache.occ_percent::cpu.data 0.999543 # Average percentage of cache occupancy
+system.cpu.dcache.occ_percent::total 0.999543 # Average percentage of cache occupancy
+system.cpu.dcache.ReadReq_hits::cpu.data 114120509 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 114120509 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 38273735 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 38273735 # number of WriteReq hits
+system.cpu.dcache.demand_hits::cpu.data 152394244 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 152394244 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 152394244 # number of overall hits
+system.cpu.dcache.overall_hits::total 152394244 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 393533 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 393533 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 1177586 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 1177586 # number of WriteReq misses
+system.cpu.dcache.demand_misses::cpu.data 1571119 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 1571119 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 1571119 # number of overall misses
+system.cpu.dcache.overall_misses::total 1571119 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 8150453500 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 8150453500 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 25245531000 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 25245531000 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 33395984500 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 33395984500 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 33395984500 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 33395984500 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 114514042 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 114514042 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::cpu.data 39451321 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::total 39451321 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses::cpu.data 153965363 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 153965363 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 153965363 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 153965363 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.003437 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.029849 # miss rate for WriteReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.010204 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.010204 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 20710.978495 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 21438.375626 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 21256.177603 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 21256.177603 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 12016500 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 3424460500 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 2770 # number of cycles access was blocked
@@ -215,32 +251,40 @@ system.cpu.dcache.avg_blocked_cycles::no_mshrs 4338.086643
system.cpu.dcache.avg_blocked_cycles::no_targets 15836.021642 # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks 408188 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits 192301 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits 923423 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits 1115724 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits 1115724 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses 201232 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses 254163 # number of WriteReq MSHR misses
-system.cpu.dcache.demand_mshr_misses 455395 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses 455395 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.dcache.ReadReq_mshr_miss_latency 3562138000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency 5466740000 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency 9028878000 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency 9028878000 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate 0.001757 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate 0.006442 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.demand_mshr_miss_rate 0.002958 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate 0.002958 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency 17701.647849 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency 21508.795537 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency 19826.475917 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency 19826.475917 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
-system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
-system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
+system.cpu.dcache.writebacks::writebacks 408188 # number of writebacks
+system.cpu.dcache.writebacks::total 408188 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 192301 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 192301 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 923423 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 923423 # number of WriteReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 1115724 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 1115724 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 1115724 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 1115724 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 201232 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 201232 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 254163 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 254163 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 455395 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 455395 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 455395 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 455395 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 3562138000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 3562138000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 5466740000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 5466740000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 9028878000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 9028878000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 9028878000 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 9028878000 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.001757 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.006442 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.002958 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.002958 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 17701.647849 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 21508.795537 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 19826.475917 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 19826.475917 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.replacements 73797 # number of replacements
system.cpu.l2cache.tagsinuse 17695.095192 # Cycle average of tags in use
@@ -248,36 +292,72 @@ system.cpu.l2cache.total_refs 445688 # To
system.cpu.l2cache.sampled_refs 89683 # Sample count of references to valid blocks.
system.cpu.l2cache.avg_refs 4.969593 # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::0 1638.137841 # Average occupied blocks per context
-system.cpu.l2cache.occ_blocks::1 16056.957351 # Average occupied blocks per context
-system.cpu.l2cache.occ_percent::0 0.049992 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::1 0.490019 # Average percentage of cache occupancy
-system.cpu.l2cache.ReadReq_hits 170051 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits 408188 # number of Writeback hits
-system.cpu.l2cache.ReadExReq_hits 194105 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits 364156 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits 364156 # number of overall hits
-system.cpu.l2cache.ReadReq_misses 32019 # number of ReadReq misses
-system.cpu.l2cache.ReadExReq_misses 60075 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses 92094 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses 92094 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency 1674917000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency 3134446000 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency 4809363000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency 4809363000 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses 202070 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses 408188 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses 254180 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses 456250 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses 456250 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate 0.158455 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate 0.236348 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate 0.201850 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate 0.201850 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency 52310.097130 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency 52175.547233 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency 52222.327187 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency 52222.327187 # average overall miss latency
+system.cpu.l2cache.occ_blocks::writebacks 16056.957351 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.inst 28.224139 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.data 1609.913702 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_percent::writebacks 0.490019 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.inst 0.000861 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.data 0.049131 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::total 0.540011 # Average percentage of cache occupancy
+system.cpu.l2cache.ReadReq_hits::cpu.data 170051 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 170051 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits::writebacks 408188 # number of Writeback hits
+system.cpu.l2cache.Writeback_hits::total 408188 # number of Writeback hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 194105 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 194105 # number of ReadExReq hits
+system.cpu.l2cache.demand_hits::cpu.data 364156 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 364156 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.data 364156 # number of overall hits
+system.cpu.l2cache.overall_hits::total 364156 # number of overall hits
+system.cpu.l2cache.ReadReq_misses::cpu.inst 855 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.data 31164 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 32019 # number of ReadReq misses
+system.cpu.l2cache.ReadExReq_misses::cpu.data 60075 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 60075 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 855 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 91239 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 92094 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 855 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 91239 # number of overall misses
+system.cpu.l2cache.overall_misses::total 92094 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 44769000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 1630148000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 1674917000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 3134446000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 3134446000 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 44769000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 4764594000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 4809363000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 44769000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 4764594000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 4809363000 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 855 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 201215 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 202070 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::writebacks 408188 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::total 408188 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 254180 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 254180 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 855 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 455395 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 456250 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 855 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 455395 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 456250 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 1 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.154879 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.236348 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 1 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.200351 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 1 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.200351 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 52361.403509 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 52308.689514 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 52175.547233 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 52361.403509 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 52221.023904 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 52361.403509 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 52221.023904 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 1295000 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 127 # number of cycles access was blocked
@@ -286,30 +366,44 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs 10196.850394
system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.writebacks 59345 # number of writebacks
-system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
-system.cpu.l2cache.ReadReq_mshr_misses 32019 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses 60075 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses 92094 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses 92094 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency 1281026000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency 2406899500 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency 3687925500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency 3687925500 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate 0.158455 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate 0.236348 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate 0.201850 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate 0.201850 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 40008.307567 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 40064.910529 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency 40045.230960 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency 40045.230960 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
-system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
-system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
+system.cpu.l2cache.writebacks::writebacks 59345 # number of writebacks
+system.cpu.l2cache.writebacks::total 59345 # number of writebacks
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 855 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 31164 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 32019 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 60075 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 60075 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 855 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 91239 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 92094 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 855 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 91239 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 92094 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 34345000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 1246681000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 1281026000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 2406899500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 2406899500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 34345000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 3653580500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 3687925500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 34345000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 3653580500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 3687925500 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 1 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.154879 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.236348 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 1 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.200351 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 1 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.200351 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 40169.590643 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 40003.882685 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 40064.910529 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 40169.590643 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 40044.065586 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 40169.590643 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 40044.065586 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
diff --git a/tests/long/se/00.gzip/ref/alpha/tru64/o3-timing/config.ini b/tests/long/se/00.gzip/ref/alpha/tru64/o3-timing/config.ini
index cc9b0c683..d5e06addc 100644
--- a/tests/long/se/00.gzip/ref/alpha/tru64/o3-timing/config.ini
+++ b/tests/long/se/00.gzip/ref/alpha/tru64/o3-timing/config.ini
@@ -1,6 +1,7 @@
[root]
type=Root
children=system
+full_system=false
time_sync_enable=false
time_sync_period=100000000000
time_sync_spin_threshold=100000000
@@ -8,10 +9,16 @@ time_sync_spin_threshold=100000000
[system]
type=System
children=cpu membus physmem
+boot_osflags=a
+init_param=0
+kernel=
+load_addr_mask=1099511627775
mem_mode=atomic
memories=system.physmem
num_work_ids=16
physmem=system.physmem
+readfile=
+symbolfile=
work_begin_ckpt_count=0
work_begin_cpu_id_exit=-1
work_begin_exit_count=0
@@ -23,7 +30,7 @@ system_port=system.membus.port[0]
[system.cpu]
type=DerivO3CPU
-children=dcache dtb fuPool icache itb l2cache toL2Bus tracer workload
+children=dcache dtb fuPool icache interrupts itb l2cache toL2Bus tracer workload
BTBEntries=4096
BTBTagSize=16
LFSTSize=1024
@@ -52,6 +59,7 @@ decodeWidth=8
defer_registration=false
dispatchWidth=8
do_checkpoint_insts=true
+do_quiesce=true
do_statistics_insts=true
dtb=system.cpu.dtb
fetchToDecodeDelay=1
@@ -69,6 +77,7 @@ iewToDecodeDelay=1
iewToFetchDelay=1
iewToRenameDelay=1
instShiftAmt=2
+interrupts=system.cpu.interrupts
issueToExecuteDelay=1
issueWidth=8
itb=system.cpu.itb
@@ -80,6 +89,7 @@ max_insts_all_threads=0
max_insts_any_thread=0
max_loads_all_threads=0
max_loads_any_thread=0
+needsTSO=false
numIQEntries=64
numPhysFloatRegs=256
numPhysIntRegs=256
@@ -88,6 +98,7 @@ numRobs=1
numThreads=1
phase=0
predType=tournament
+profile=0
progress_interval=0
renameToDecodeDelay=1
renameToFetchDelay=1
@@ -125,20 +136,13 @@ is_top_level=true
latency=1000
max_miss_count=0
mshrs=10
-num_cpus=1
-prefetch_data_accesses_only=false
-prefetch_degree=1
-prefetch_latency=10000
prefetch_on_access=false
-prefetch_past_page=false
-prefetch_policy=none
-prefetch_serial_squash=false
-prefetch_use_cpu_id=true
-prefetcher_size=100
+prefetcher=Null
prioritizeRequests=false
repl=Null
size=262144
subblock_size=0
+system=system
tgts_per_mshr=20
trace_addr=0
two_queue=false
@@ -424,20 +428,13 @@ is_top_level=true
latency=1000
max_miss_count=0
mshrs=10
-num_cpus=1
-prefetch_data_accesses_only=false
-prefetch_degree=1
-prefetch_latency=10000
prefetch_on_access=false
-prefetch_past_page=false
-prefetch_policy=none
-prefetch_serial_squash=false
-prefetch_use_cpu_id=true
-prefetcher_size=100
+prefetcher=Null
prioritizeRequests=false
repl=Null
size=131072
subblock_size=0
+system=system
tgts_per_mshr=20
trace_addr=0
two_queue=false
@@ -445,6 +442,9 @@ write_buffers=8
cpu_side=system.cpu.icache_port
mem_side=system.cpu.toL2Bus.port[0]
+[system.cpu.interrupts]
+type=AlphaInterrupts
+
[system.cpu.itb]
type=AlphaTLB
size=48
@@ -460,20 +460,13 @@ is_top_level=false
latency=1000
max_miss_count=0
mshrs=10
-num_cpus=1
-prefetch_data_accesses_only=false
-prefetch_degree=1
-prefetch_latency=10000
prefetch_on_access=false
-prefetch_past_page=false
-prefetch_policy=none
-prefetch_serial_squash=false
-prefetch_use_cpu_id=true
-prefetcher_size=100
+prefetcher=Null
prioritizeRequests=false
repl=Null
size=2097152
subblock_size=0
+system=system
tgts_per_mshr=5
trace_addr=0
two_queue=false
@@ -497,7 +490,7 @@ type=ExeTracer
[system.cpu.workload]
type=LiveProcess
cmd=gzip input.log 1
-cwd=build/ALPHA_SE/tests/opt/long/00.gzip/alpha/tru64/o3-timing
+cwd=build/ALPHA/tests/fast/long/se/00.gzip/alpha/tru64/o3-timing
egid=100
env=
errout=cerr
diff --git a/tests/long/se/00.gzip/ref/alpha/tru64/o3-timing/simout b/tests/long/se/00.gzip/ref/alpha/tru64/o3-timing/simout
index ad1c408b1..e473c70fd 100755
--- a/tests/long/se/00.gzip/ref/alpha/tru64/o3-timing/simout
+++ b/tests/long/se/00.gzip/ref/alpha/tru64/o3-timing/simout
@@ -1,10 +1,10 @@
gem5 Simulator System. http://gem5.org
gem5 is copyrighted software; use the --copyright option for details.
-gem5 compiled Jan 23 2012 04:48:33
-gem5 started Jan 23 2012 05:24:12
+gem5 compiled Feb 11 2012 13:05:17
+gem5 started Feb 11 2012 13:10:26
gem5 executing on zizzer
-command line: build/ALPHA_SE/gem5.opt -d build/ALPHA_SE/tests/opt/long/00.gzip/alpha/tru64/o3-timing -re tests/run.py build/ALPHA_SE/tests/opt/long/00.gzip/alpha/tru64/o3-timing
+command line: build/ALPHA/gem5.fast -d build/ALPHA/tests/fast/long/se/00.gzip/alpha/tru64/o3-timing -re tests/run.py build/ALPHA/tests/fast/long/se/00.gzip/alpha/tru64/o3-timing
Global frequency set at 1000000000000 ticks per second
info: Entering event queue @ 0. Starting simulation...
info: Increasing stack size by one page.
diff --git a/tests/long/se/00.gzip/ref/alpha/tru64/o3-timing/stats.txt b/tests/long/se/00.gzip/ref/alpha/tru64/o3-timing/stats.txt
index 8681db468..6a8942beb 100644
--- a/tests/long/se/00.gzip/ref/alpha/tru64/o3-timing/stats.txt
+++ b/tests/long/se/00.gzip/ref/alpha/tru64/o3-timing/stats.txt
@@ -4,11 +4,13 @@ sim_seconds 0.144450 # Nu
sim_ticks 144450185500 # Number of ticks simulated
final_tick 144450185500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 205040 # Simulator instruction rate (inst/s)
-host_tick_rate 52370107 # Simulator tick rate (ticks/s)
-host_mem_usage 208620 # Number of bytes of host memory used
-host_seconds 2758.26 # Real time elapsed on the host
+host_inst_rate 270959 # Simulator instruction rate (inst/s)
+host_op_rate 270959 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 69206896 # Simulator tick rate (ticks/s)
+host_mem_usage 211048 # Number of bytes of host memory used
+host_seconds 2087.22 # Real time elapsed on the host
sim_insts 565552443 # Number of instructions simulated
+sim_ops 565552443 # Number of ops (including micro ops) simulated
system.physmem.bytes_read 5936768 # Number of bytes read from this memory
system.physmem.bytes_inst_read 60416 # Number of instructions bytes read from this memory
system.physmem.bytes_written 3797120 # Number of bytes written to this memory
@@ -272,6 +274,7 @@ system.cpu.iew.wb_rate 2.107953 # in
system.cpu.iew.wb_fanout 0.790402 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
system.cpu.commit.commitCommittedInsts 601856963 # The number of committed instructions
+system.cpu.commit.commitCommittedOps 601856963 # The number of committed instructions
system.cpu.commit.commitSquashedInsts 84796787 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 17 # The number of times commit has been forced to stall to communicate backwards
system.cpu.commit.branchMispredicts 4132184 # The number of times a branch was mispredicted
@@ -292,7 +295,8 @@ system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::total 276422432 # Number of insts commited each cycle
-system.cpu.commit.count 601856963 # Number of instructions committed
+system.cpu.commit.committedInsts 601856963 # Number of instructions committed
+system.cpu.commit.committedOps 601856963 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
system.cpu.commit.refs 153965363 # Number of memory references committed
system.cpu.commit.loads 114514042 # Number of loads committed
@@ -308,6 +312,7 @@ system.cpu.rob.rob_writes 1385724156 # Th
system.cpu.timesIdled 2221 # Number of times that the entire CPU went into an idle state and unscheduled itself
system.cpu.idleCycles 68890 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 565552443 # Number of Instructions Simulated
+system.cpu.committedOps 565552443 # Number of Ops (including micro ops) Simulated
system.cpu.committedInsts_total 565552443 # Number of Instructions Simulated
system.cpu.cpi 0.510829 # CPI: Cycles Per Instruction
system.cpu.cpi_total 0.510829 # CPI: Total CPI of All Threads
@@ -325,26 +330,39 @@ system.cpu.icache.total_refs 70951127 # To
system.cpu.icache.sampled_refs 944 # Sample count of references to valid blocks.
system.cpu.icache.avg_refs 75160.092161 # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::0 801.236568 # Average occupied blocks per context
-system.cpu.icache.occ_percent::0 0.391229 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits 70951127 # number of ReadReq hits
-system.cpu.icache.demand_hits 70951127 # number of demand (read+write) hits
-system.cpu.icache.overall_hits 70951127 # number of overall hits
-system.cpu.icache.ReadReq_misses 1272 # number of ReadReq misses
-system.cpu.icache.demand_misses 1272 # number of demand (read+write) misses
-system.cpu.icache.overall_misses 1272 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency 45919500 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency 45919500 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency 45919500 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses 70952399 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses 70952399 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses 70952399 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate 0.000018 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate 0.000018 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate 0.000018 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency 36100.235849 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency 36100.235849 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency 36100.235849 # average overall miss latency
+system.cpu.icache.occ_blocks::cpu.inst 801.236568 # Average occupied blocks per requestor
+system.cpu.icache.occ_percent::cpu.inst 0.391229 # Average percentage of cache occupancy
+system.cpu.icache.occ_percent::total 0.391229 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits::cpu.inst 70951127 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 70951127 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 70951127 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 70951127 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 70951127 # number of overall hits
+system.cpu.icache.overall_hits::total 70951127 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 1272 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 1272 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 1272 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 1272 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 1272 # number of overall misses
+system.cpu.icache.overall_misses::total 1272 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 45919500 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 45919500 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 45919500 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 45919500 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 45919500 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 45919500 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 70952399 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 70952399 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 70952399 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 70952399 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 70952399 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 70952399 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000018 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.000018 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.000018 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 36100.235849 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 36100.235849 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 36100.235849 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -353,27 +371,30 @@ system.cpu.icache.avg_blocked_cycles::no_mshrs no_value
system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.writebacks 0 # number of writebacks
-system.cpu.icache.ReadReq_mshr_hits 328 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits 328 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits 328 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses 944 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses 944 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses 944 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.icache.ReadReq_mshr_miss_latency 33676000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency 33676000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency 33676000 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.cpu.icache.ReadReq_mshr_miss_rate 0.000013 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate 0.000013 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate 0.000013 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency 35673.728814 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency 35673.728814 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency 35673.728814 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
-system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
-system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 328 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 328 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 328 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 328 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 328 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 328 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 944 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 944 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 944 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 944 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 944 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 944 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 33676000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 33676000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 33676000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 33676000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 33676000 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 33676000 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000013 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000013 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000013 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 35673.728814 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 35673.728814 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 35673.728814 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.dcache.replacements 470690 # number of replacements
system.cpu.dcache.tagsinuse 4093.940031 # Cycle average of tags in use
@@ -381,34 +402,53 @@ system.cpu.dcache.total_refs 151212527 # To
system.cpu.dcache.sampled_refs 474786 # Sample count of references to valid blocks.
system.cpu.dcache.avg_refs 318.485648 # Average number of references to valid blocks.
system.cpu.dcache.warmup_cycle 126051000 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::0 4093.940031 # Average occupied blocks per context
-system.cpu.dcache.occ_percent::0 0.999497 # Average percentage of cache occupancy
-system.cpu.dcache.ReadReq_hits 113064898 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits 38147626 # number of WriteReq hits
-system.cpu.dcache.LoadLockedReq_hits 3 # number of LoadLockedReq hits
-system.cpu.dcache.demand_hits 151212524 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits 151212524 # number of overall hits
-system.cpu.dcache.ReadReq_misses 732041 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses 1303695 # number of WriteReq misses
-system.cpu.dcache.demand_misses 2035736 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses 2035736 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency 11783533000 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency 19632740219 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency 31416273219 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency 31416273219 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses 113796939 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses 39451321 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses 3 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses 153248260 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses 153248260 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate 0.006433 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate 0.033046 # miss rate for WriteReq accesses
-system.cpu.dcache.demand_miss_rate 0.013284 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate 0.013284 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency 16096.821080 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency 15059.304683 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency 15432.390653 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency 15432.390653 # average overall miss latency
+system.cpu.dcache.occ_blocks::cpu.data 4093.940031 # Average occupied blocks per requestor
+system.cpu.dcache.occ_percent::cpu.data 0.999497 # Average percentage of cache occupancy
+system.cpu.dcache.occ_percent::total 0.999497 # Average percentage of cache occupancy
+system.cpu.dcache.ReadReq_hits::cpu.data 113064898 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 113064898 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 38147626 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 38147626 # number of WriteReq hits
+system.cpu.dcache.LoadLockedReq_hits::cpu.data 3 # number of LoadLockedReq hits
+system.cpu.dcache.LoadLockedReq_hits::total 3 # number of LoadLockedReq hits
+system.cpu.dcache.demand_hits::cpu.data 151212524 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 151212524 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 151212524 # number of overall hits
+system.cpu.dcache.overall_hits::total 151212524 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 732041 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 732041 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 1303695 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 1303695 # number of WriteReq misses
+system.cpu.dcache.demand_misses::cpu.data 2035736 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 2035736 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 2035736 # number of overall misses
+system.cpu.dcache.overall_misses::total 2035736 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 11783533000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 11783533000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 19632740219 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 19632740219 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 31416273219 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 31416273219 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 31416273219 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 31416273219 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 113796939 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 113796939 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::cpu.data 39451321 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::total 39451321 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::cpu.data 3 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::total 3 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses::cpu.data 153248260 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 153248260 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 153248260 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 153248260 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.006433 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.033046 # miss rate for WriteReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.013284 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.013284 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 16096.821080 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 15059.304683 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 15432.390653 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 15432.390653 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 804496 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 236500 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 116 # number of cycles access was blocked
@@ -417,32 +457,40 @@ system.cpu.dcache.avg_blocked_cycles::no_mshrs 6935.310345
system.cpu.dcache.avg_blocked_cycles::no_targets 21500 # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks 423044 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits 513277 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits 1047673 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits 1560950 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits 1560950 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses 218764 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses 256022 # number of WriteReq MSHR misses
-system.cpu.dcache.demand_mshr_misses 474786 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses 474786 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.dcache.ReadReq_mshr_miss_latency 1640072500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency 3027658494 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency 4667730994 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency 4667730994 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate 0.001922 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate 0.006490 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.demand_mshr_miss_rate 0.003098 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate 0.003098 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency 7496.994478 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency 11825.774715 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency 9831.231321 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency 9831.231321 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
-system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
-system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
+system.cpu.dcache.writebacks::writebacks 423044 # number of writebacks
+system.cpu.dcache.writebacks::total 423044 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 513277 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 513277 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1047673 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 1047673 # number of WriteReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 1560950 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 1560950 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 1560950 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 1560950 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 218764 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 218764 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 256022 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 256022 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 474786 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 474786 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 474786 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 474786 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 1640072500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 1640072500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 3027658494 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 3027658494 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 4667730994 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 4667730994 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 4667730994 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 4667730994 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.001922 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.006490 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.003098 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.003098 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 7496.994478 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 11825.774715 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 9831.231321 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 9831.231321 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.replacements 74463 # number of replacements
system.cpu.l2cache.tagsinuse 17661.712037 # Cycle average of tags in use
@@ -450,36 +498,72 @@ system.cpu.l2cache.total_refs 478021 # To
system.cpu.l2cache.sampled_refs 90363 # Sample count of references to valid blocks.
system.cpu.l2cache.avg_refs 5.290008 # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::0 1743.919943 # Average occupied blocks per context
-system.cpu.l2cache.occ_blocks::1 15917.792095 # Average occupied blocks per context
-system.cpu.l2cache.occ_percent::0 0.053220 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::1 0.485772 # Average percentage of cache occupancy
-system.cpu.l2cache.ReadReq_hits 186750 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits 423044 # number of Writeback hits
-system.cpu.l2cache.ReadExReq_hits 196218 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits 382968 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits 382968 # number of overall hits
-system.cpu.l2cache.ReadReq_misses 32958 # number of ReadReq misses
-system.cpu.l2cache.ReadExReq_misses 59804 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses 92762 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses 92762 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency 1133680000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency 2065878500 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency 3199558500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency 3199558500 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses 219708 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses 423044 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses 256022 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses 475730 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses 475730 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate 0.150008 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate 0.233589 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate 0.194989 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate 0.194989 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency 34397.718308 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency 34544.152565 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency 34492.125008 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency 34492.125008 # average overall miss latency
+system.cpu.l2cache.occ_blocks::writebacks 15917.792095 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.inst 36.116254 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.data 1707.803688 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_percent::writebacks 0.485772 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.inst 0.001102 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.data 0.052118 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::total 0.538993 # Average percentage of cache occupancy
+system.cpu.l2cache.ReadReq_hits::cpu.data 186750 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 186750 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits::writebacks 423044 # number of Writeback hits
+system.cpu.l2cache.Writeback_hits::total 423044 # number of Writeback hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 196218 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 196218 # number of ReadExReq hits
+system.cpu.l2cache.demand_hits::cpu.data 382968 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 382968 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.data 382968 # number of overall hits
+system.cpu.l2cache.overall_hits::total 382968 # number of overall hits
+system.cpu.l2cache.ReadReq_misses::cpu.inst 944 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.data 32014 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 32958 # number of ReadReq misses
+system.cpu.l2cache.ReadExReq_misses::cpu.data 59804 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 59804 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 944 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 91818 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 92762 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 944 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 91818 # number of overall misses
+system.cpu.l2cache.overall_misses::total 92762 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 32444500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 1101235500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 1133680000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 2065878500 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 2065878500 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 32444500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 3167114000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 3199558500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 32444500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 3167114000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 3199558500 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 944 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 218764 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 219708 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::writebacks 423044 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::total 423044 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 256022 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 256022 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 944 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 474786 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 475730 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 944 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 474786 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 475730 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 1 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.146340 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.233589 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 1 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.193388 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 1 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.193388 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 34369.173729 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 34398.560005 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 34544.152565 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 34369.173729 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 34493.389096 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 34369.173729 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 34493.389096 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 370500 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 72 # number of cycles access was blocked
@@ -488,30 +572,44 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs 5145.833333
system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.writebacks 59330 # number of writebacks
-system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
-system.cpu.l2cache.ReadReq_mshr_misses 32958 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses 59804 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses 92762 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses 92762 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency 1022345000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency 1877543500 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency 2899888500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency 2899888500 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate 0.150008 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate 0.233589 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate 0.194989 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate 0.194989 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31019.631046 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31394.948498 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency 31261.599577 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency 31261.599577 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
-system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
-system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
+system.cpu.l2cache.writebacks::writebacks 59330 # number of writebacks
+system.cpu.l2cache.writebacks::total 59330 # number of writebacks
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 944 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 32014 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 32958 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 59804 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 59804 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 944 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 91818 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 92762 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 944 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 91818 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 92762 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 29409000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 992936000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 1022345000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 1877543500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 1877543500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 29409000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 2870479500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 2899888500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 29409000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 2870479500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 2899888500 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 1 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.146340 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.233589 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 1 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.193388 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 1 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.193388 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 31153.601695 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 31015.680640 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 31394.948498 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 31153.601695 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 31262.709926 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 31153.601695 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 31262.709926 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
diff --git a/tests/long/se/00.gzip/ref/alpha/tru64/simple-atomic/config.ini b/tests/long/se/00.gzip/ref/alpha/tru64/simple-atomic/config.ini
index 282141772..8be56150d 100644
--- a/tests/long/se/00.gzip/ref/alpha/tru64/simple-atomic/config.ini
+++ b/tests/long/se/00.gzip/ref/alpha/tru64/simple-atomic/config.ini
@@ -1,6 +1,7 @@
[root]
type=Root
children=system
+full_system=false
time_sync_enable=false
time_sync_period=100000000000
time_sync_spin_threshold=100000000
@@ -8,10 +9,16 @@ time_sync_spin_threshold=100000000
[system]
type=System
children=cpu membus physmem
+boot_osflags=a
+init_param=0
+kernel=
+load_addr_mask=1099511627775
mem_mode=atomic
memories=system.physmem
num_work_ids=16
physmem=system.physmem
+readfile=
+symbolfile=
work_begin_ckpt_count=0
work_begin_cpu_id_exit=-1
work_begin_exit_count=0
@@ -23,16 +30,18 @@ system_port=system.membus.port[0]
[system.cpu]
type=AtomicSimpleCPU
-children=dtb itb tracer workload
+children=dtb interrupts itb tracer workload
checker=Null
clock=500
cpu_id=0
defer_registration=false
do_checkpoint_insts=true
+do_quiesce=true
do_statistics_insts=true
dtb=system.cpu.dtb
function_trace=false
function_trace_start=0
+interrupts=system.cpu.interrupts
itb=system.cpu.itb
max_insts_all_threads=0
max_insts_any_thread=0
@@ -40,6 +49,7 @@ max_loads_all_threads=0
max_loads_any_thread=0
numThreads=1
phase=0
+profile=0
progress_interval=0
simulate_data_stalls=false
simulate_inst_stalls=false
@@ -54,6 +64,9 @@ icache_port=system.membus.port[2]
type=AlphaTLB
size=64
+[system.cpu.interrupts]
+type=AlphaInterrupts
+
[system.cpu.itb]
type=AlphaTLB
size=48
@@ -64,7 +77,7 @@ type=ExeTracer
[system.cpu.workload]
type=LiveProcess
cmd=gzip input.log 1
-cwd=build/ALPHA_SE/tests/opt/long/00.gzip/alpha/tru64/simple-atomic
+cwd=build/ALPHA/tests/fast/long/se/00.gzip/alpha/tru64/simple-atomic
egid=100
env=
errout=cerr
diff --git a/tests/long/se/00.gzip/ref/alpha/tru64/simple-atomic/simout b/tests/long/se/00.gzip/ref/alpha/tru64/simple-atomic/simout
index 1dc402141..b88c15875 100755
--- a/tests/long/se/00.gzip/ref/alpha/tru64/simple-atomic/simout
+++ b/tests/long/se/00.gzip/ref/alpha/tru64/simple-atomic/simout
@@ -1,10 +1,10 @@
gem5 Simulator System. http://gem5.org
gem5 is copyrighted software; use the --copyright option for details.
-gem5 compiled Jan 23 2012 04:48:33
-gem5 started Jan 23 2012 05:24:12
+gem5 compiled Feb 11 2012 13:05:17
+gem5 started Feb 11 2012 13:10:30
gem5 executing on zizzer
-command line: build/ALPHA_SE/gem5.opt -d build/ALPHA_SE/tests/opt/long/00.gzip/alpha/tru64/simple-atomic -re tests/run.py build/ALPHA_SE/tests/opt/long/00.gzip/alpha/tru64/simple-atomic
+command line: build/ALPHA/gem5.fast -d build/ALPHA/tests/fast/long/se/00.gzip/alpha/tru64/simple-atomic -re tests/run.py build/ALPHA/tests/fast/long/se/00.gzip/alpha/tru64/simple-atomic
Global frequency set at 1000000000000 ticks per second
info: Entering event queue @ 0. Starting simulation...
info: Increasing stack size by one page.
diff --git a/tests/long/se/00.gzip/ref/alpha/tru64/simple-atomic/stats.txt b/tests/long/se/00.gzip/ref/alpha/tru64/simple-atomic/stats.txt
index ad4f39b85..97a3f2734 100644
--- a/tests/long/se/00.gzip/ref/alpha/tru64/simple-atomic/stats.txt
+++ b/tests/long/se/00.gzip/ref/alpha/tru64/simple-atomic/stats.txt
@@ -4,11 +4,13 @@ sim_seconds 0.300931 # Nu
sim_ticks 300930958000 # Number of ticks simulated
final_tick 300930958000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 4527143 # Simulator instruction rate (inst/s)
-host_tick_rate 2263589972 # Simulator tick rate (ticks/s)
-host_mem_usage 198960 # Number of bytes of host memory used
-host_seconds 132.94 # Real time elapsed on the host
+host_inst_rate 5630967 # Simulator instruction rate (inst/s)
+host_op_rate 5630966 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 2815505896 # Simulator tick rate (ticks/s)
+host_mem_usage 200704 # Number of bytes of host memory used
+host_seconds 106.88 # Real time elapsed on the host
sim_insts 601856964 # Number of instructions simulated
+sim_ops 601856964 # Number of ops (including micro ops) simulated
system.physmem.bytes_read 2782990928 # Number of bytes read from this memory
system.physmem.bytes_inst_read 2407447588 # Number of instructions bytes read from this memory
system.physmem.bytes_written 152669504 # Number of bytes written to this memory
@@ -55,7 +57,8 @@ system.cpu.workload.num_syscalls 17 # Nu
system.cpu.numCycles 601861917 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.num_insts 601856964 # Number of instructions executed
+system.cpu.committedInsts 601856964 # Number of instructions committed
+system.cpu.committedOps 601856964 # Number of ops (including micro ops) committed
system.cpu.num_int_alu_accesses 563959696 # Number of integer alu accesses
system.cpu.num_fp_alu_accesses 1520 # Number of float alu accesses
system.cpu.num_func_calls 2395217 # number of times a function call or return occured
diff --git a/tests/long/se/00.gzip/ref/alpha/tru64/simple-timing/config.ini b/tests/long/se/00.gzip/ref/alpha/tru64/simple-timing/config.ini
index 0bc5277c7..83c88fa93 100644
--- a/tests/long/se/00.gzip/ref/alpha/tru64/simple-timing/config.ini
+++ b/tests/long/se/00.gzip/ref/alpha/tru64/simple-timing/config.ini
@@ -1,6 +1,7 @@
[root]
type=Root
children=system
+full_system=false
time_sync_enable=false
time_sync_period=100000000000
time_sync_spin_threshold=100000000
@@ -8,10 +9,16 @@ time_sync_spin_threshold=100000000
[system]
type=System
children=cpu membus physmem
+boot_osflags=a
+init_param=0
+kernel=
+load_addr_mask=1099511627775
mem_mode=atomic
memories=system.physmem
num_work_ids=16
physmem=system.physmem
+readfile=
+symbolfile=
work_begin_ckpt_count=0
work_begin_cpu_id_exit=-1
work_begin_exit_count=0
@@ -23,16 +30,18 @@ system_port=system.membus.port[0]
[system.cpu]
type=TimingSimpleCPU
-children=dcache dtb icache itb l2cache toL2Bus tracer workload
+children=dcache dtb icache interrupts itb l2cache toL2Bus tracer workload
checker=Null
clock=500
cpu_id=0
defer_registration=false
do_checkpoint_insts=true
+do_quiesce=true
do_statistics_insts=true
dtb=system.cpu.dtb
function_trace=false
function_trace_start=0
+interrupts=system.cpu.interrupts
itb=system.cpu.itb
max_insts_all_threads=0
max_insts_any_thread=0
@@ -40,6 +49,7 @@ max_loads_all_threads=0
max_loads_any_thread=0
numThreads=1
phase=0
+profile=0
progress_interval=0
system=system
tracer=system.cpu.tracer
@@ -58,20 +68,13 @@ is_top_level=true
latency=1000
max_miss_count=0
mshrs=10
-num_cpus=1
-prefetch_data_accesses_only=false
-prefetch_degree=1
-prefetch_latency=10000
prefetch_on_access=false
-prefetch_past_page=false
-prefetch_policy=none
-prefetch_serial_squash=false
-prefetch_use_cpu_id=true
-prefetcher_size=100
+prefetcher=Null
prioritizeRequests=false
repl=Null
size=262144
subblock_size=0
+system=system
tgts_per_mshr=5
trace_addr=0
two_queue=false
@@ -94,20 +97,13 @@ is_top_level=true
latency=1000
max_miss_count=0
mshrs=10
-num_cpus=1
-prefetch_data_accesses_only=false
-prefetch_degree=1
-prefetch_latency=10000
prefetch_on_access=false
-prefetch_past_page=false
-prefetch_policy=none
-prefetch_serial_squash=false
-prefetch_use_cpu_id=true
-prefetcher_size=100
+prefetcher=Null
prioritizeRequests=false
repl=Null
size=131072
subblock_size=0
+system=system
tgts_per_mshr=5
trace_addr=0
two_queue=false
@@ -115,6 +111,9 @@ write_buffers=8
cpu_side=system.cpu.icache_port
mem_side=system.cpu.toL2Bus.port[0]
+[system.cpu.interrupts]
+type=AlphaInterrupts
+
[system.cpu.itb]
type=AlphaTLB
size=48
@@ -130,20 +129,13 @@ is_top_level=false
latency=10000
max_miss_count=0
mshrs=10
-num_cpus=1
-prefetch_data_accesses_only=false
-prefetch_degree=1
-prefetch_latency=100000
prefetch_on_access=false
-prefetch_past_page=false
-prefetch_policy=none
-prefetch_serial_squash=false
-prefetch_use_cpu_id=true
-prefetcher_size=100
+prefetcher=Null
prioritizeRequests=false
repl=Null
size=2097152
subblock_size=0
+system=system
tgts_per_mshr=5
trace_addr=0
two_queue=false
@@ -167,7 +159,7 @@ type=ExeTracer
[system.cpu.workload]
type=LiveProcess
cmd=gzip input.log 1
-cwd=build/ALPHA_SE/tests/opt/long/00.gzip/alpha/tru64/simple-timing
+cwd=build/ALPHA/tests/fast/long/se/00.gzip/alpha/tru64/simple-timing
egid=100
env=
errout=cerr
diff --git a/tests/long/se/00.gzip/ref/alpha/tru64/simple-timing/simout b/tests/long/se/00.gzip/ref/alpha/tru64/simple-timing/simout
index 36bd68fb7..dfe9fcdd2 100755
--- a/tests/long/se/00.gzip/ref/alpha/tru64/simple-timing/simout
+++ b/tests/long/se/00.gzip/ref/alpha/tru64/simple-timing/simout
@@ -1,10 +1,10 @@
gem5 Simulator System. http://gem5.org
gem5 is copyrighted software; use the --copyright option for details.
-gem5 compiled Jan 23 2012 04:48:33
-gem5 started Jan 23 2012 05:24:12
+gem5 compiled Feb 11 2012 13:05:17
+gem5 started Feb 11 2012 13:10:31
gem5 executing on zizzer
-command line: build/ALPHA_SE/gem5.opt -d build/ALPHA_SE/tests/opt/long/00.gzip/alpha/tru64/simple-timing -re tests/run.py build/ALPHA_SE/tests/opt/long/00.gzip/alpha/tru64/simple-timing
+command line: build/ALPHA/gem5.fast -d build/ALPHA/tests/fast/long/se/00.gzip/alpha/tru64/simple-timing -re tests/run.py build/ALPHA/tests/fast/long/se/00.gzip/alpha/tru64/simple-timing
Global frequency set at 1000000000000 ticks per second
info: Entering event queue @ 0. Starting simulation...
info: Increasing stack size by one page.
diff --git a/tests/long/se/00.gzip/ref/alpha/tru64/simple-timing/stats.txt b/tests/long/se/00.gzip/ref/alpha/tru64/simple-timing/stats.txt
index 4d7850adf..4b454bbcf 100644
--- a/tests/long/se/00.gzip/ref/alpha/tru64/simple-timing/stats.txt
+++ b/tests/long/se/00.gzip/ref/alpha/tru64/simple-timing/stats.txt
@@ -4,11 +4,13 @@ sim_seconds 0.765623 # Nu
sim_ticks 765623032000 # Number of ticks simulated
final_tick 765623032000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 2199350 # Simulator instruction rate (inst/s)
-host_tick_rate 2797795440 # Simulator tick rate (ticks/s)
-host_mem_usage 207676 # Number of bytes of host memory used
-host_seconds 273.65 # Real time elapsed on the host
+host_inst_rate 2698243 # Simulator instruction rate (inst/s)
+host_op_rate 2698243 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 3432438217 # Simulator tick rate (ticks/s)
+host_mem_usage 209572 # Number of bytes of host memory used
+host_seconds 223.06 # Real time elapsed on the host
sim_insts 601856964 # Number of instructions simulated
+sim_ops 601856964 # Number of ops (including micro ops) simulated
system.physmem.bytes_read 5889984 # Number of bytes read from this memory
system.physmem.bytes_inst_read 50880 # Number of instructions bytes read from this memory
system.physmem.bytes_written 3797824 # Number of bytes written to this memory
@@ -55,7 +57,8 @@ system.cpu.workload.num_syscalls 17 # Nu
system.cpu.numCycles 1531246064 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.num_insts 601856964 # Number of instructions executed
+system.cpu.committedInsts 601856964 # Number of instructions committed
+system.cpu.committedOps 601856964 # Number of ops (including micro ops) committed
system.cpu.num_int_alu_accesses 563959696 # Number of integer alu accesses
system.cpu.num_fp_alu_accesses 1520 # Number of float alu accesses
system.cpu.num_func_calls 2395217 # number of times a function call or return occured
@@ -79,26 +82,39 @@ system.cpu.icache.total_refs 601861103 # To
system.cpu.icache.sampled_refs 795 # Sample count of references to valid blocks.
system.cpu.icache.avg_refs 757057.991195 # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::0 673.337154 # Average occupied blocks per context
-system.cpu.icache.occ_percent::0 0.328778 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits 601861103 # number of ReadReq hits
-system.cpu.icache.demand_hits 601861103 # number of demand (read+write) hits
-system.cpu.icache.overall_hits 601861103 # number of overall hits
-system.cpu.icache.ReadReq_misses 795 # number of ReadReq misses
-system.cpu.icache.demand_misses 795 # number of demand (read+write) misses
-system.cpu.icache.overall_misses 795 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency 44520000 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency 44520000 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency 44520000 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses 601861898 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses 601861898 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses 601861898 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate 0.000001 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate 0.000001 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate 0.000001 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency 56000 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency 56000 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency 56000 # average overall miss latency
+system.cpu.icache.occ_blocks::cpu.inst 673.337154 # Average occupied blocks per requestor
+system.cpu.icache.occ_percent::cpu.inst 0.328778 # Average percentage of cache occupancy
+system.cpu.icache.occ_percent::total 0.328778 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits::cpu.inst 601861103 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 601861103 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 601861103 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 601861103 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 601861103 # number of overall hits
+system.cpu.icache.overall_hits::total 601861103 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 795 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 795 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 795 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 795 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 795 # number of overall misses
+system.cpu.icache.overall_misses::total 795 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 44520000 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 44520000 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 44520000 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 44520000 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 44520000 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 44520000 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 601861898 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 601861898 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 601861898 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 601861898 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 601861898 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 601861898 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000001 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.000001 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.000001 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 56000 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 56000 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 56000 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -107,26 +123,24 @@ system.cpu.icache.avg_blocked_cycles::no_mshrs no_value
system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.writebacks 0 # number of writebacks
-system.cpu.icache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits 0 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses 795 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses 795 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses 795 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.icache.ReadReq_mshr_miss_latency 42135000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency 42135000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency 42135000 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.cpu.icache.ReadReq_mshr_miss_rate 0.000001 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate 0.000001 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate 0.000001 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency 53000 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency 53000 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency 53000 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
-system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
-system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 795 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 795 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 795 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 795 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 795 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 795 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 42135000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 42135000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 42135000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 42135000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 42135000 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 42135000 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000001 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000001 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000001 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 53000 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 53000 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 53000 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.dcache.replacements 451299 # number of replacements
system.cpu.dcache.tagsinuse 4094.170317 # Cycle average of tags in use
@@ -134,32 +148,49 @@ system.cpu.dcache.total_refs 153509968 # To
system.cpu.dcache.sampled_refs 455395 # Sample count of references to valid blocks.
system.cpu.dcache.avg_refs 337.091905 # Average number of references to valid blocks.
system.cpu.dcache.warmup_cycle 578392000 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::0 4094.170317 # Average occupied blocks per context
-system.cpu.dcache.occ_percent::0 0.999553 # Average percentage of cache occupancy
-system.cpu.dcache.ReadReq_hits 114312810 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits 39197158 # number of WriteReq hits
-system.cpu.dcache.demand_hits 153509968 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits 153509968 # number of overall hits
-system.cpu.dcache.ReadReq_misses 201232 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses 254163 # number of WriteReq misses
-system.cpu.dcache.demand_misses 455395 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses 455395 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency 4126262000 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency 6081180000 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency 10207442000 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency 10207442000 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses 114514042 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses 39451321 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses 153965363 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses 153965363 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate 0.001757 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate 0.006442 # miss rate for WriteReq accesses
-system.cpu.dcache.demand_miss_rate 0.002958 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate 0.002958 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency 20504.999205 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency 23926.299265 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency 22414.479737 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency 22414.479737 # average overall miss latency
+system.cpu.dcache.occ_blocks::cpu.data 4094.170317 # Average occupied blocks per requestor
+system.cpu.dcache.occ_percent::cpu.data 0.999553 # Average percentage of cache occupancy
+system.cpu.dcache.occ_percent::total 0.999553 # Average percentage of cache occupancy
+system.cpu.dcache.ReadReq_hits::cpu.data 114312810 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 114312810 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 39197158 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 39197158 # number of WriteReq hits
+system.cpu.dcache.demand_hits::cpu.data 153509968 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 153509968 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 153509968 # number of overall hits
+system.cpu.dcache.overall_hits::total 153509968 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 201232 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 201232 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 254163 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 254163 # number of WriteReq misses
+system.cpu.dcache.demand_misses::cpu.data 455395 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 455395 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 455395 # number of overall misses
+system.cpu.dcache.overall_misses::total 455395 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 4126262000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 4126262000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 6081180000 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 6081180000 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 10207442000 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 10207442000 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 10207442000 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 10207442000 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 114514042 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 114514042 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::cpu.data 39451321 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::total 39451321 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses::cpu.data 153965363 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 153965363 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 153965363 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 153965363 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.001757 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.006442 # miss rate for WriteReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.002958 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.002958 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 20504.999205 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 23926.299265 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 22414.479737 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 22414.479737 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -168,30 +199,32 @@ system.cpu.dcache.avg_blocked_cycles::no_mshrs no_value
system.cpu.dcache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks 408190 # number of writebacks
-system.cpu.dcache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits 0 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses 201232 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses 254163 # number of WriteReq MSHR misses
-system.cpu.dcache.demand_mshr_misses 455395 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses 455395 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.dcache.ReadReq_mshr_miss_latency 3522566000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency 5318691000 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency 8841257000 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency 8841257000 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate 0.001757 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate 0.006442 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.demand_mshr_miss_rate 0.002958 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate 0.002958 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency 17504.999205 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency 20926.299265 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency 19414.479737 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency 19414.479737 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
-system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
-system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
+system.cpu.dcache.writebacks::writebacks 408190 # number of writebacks
+system.cpu.dcache.writebacks::total 408190 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 201232 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 201232 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 254163 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 254163 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 455395 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 455395 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 455395 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 455395 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 3522566000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 3522566000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 5318691000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 5318691000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 8841257000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 8841257000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 8841257000 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 8841257000 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.001757 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.006442 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.002958 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.002958 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 17504.999205 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 20926.299265 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 19414.479737 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 19414.479737 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.replacements 73734 # number of replacements
system.cpu.l2cache.tagsinuse 17823.514890 # Cycle average of tags in use
@@ -199,36 +232,72 @@ system.cpu.l2cache.total_refs 445709 # To
system.cpu.l2cache.sampled_refs 89622 # Sample count of references to valid blocks.
system.cpu.l2cache.avg_refs 4.973210 # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::0 1722.436058 # Average occupied blocks per context
-system.cpu.l2cache.occ_blocks::1 16101.078831 # Average occupied blocks per context
-system.cpu.l2cache.occ_percent::0 0.052565 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::1 0.491366 # Average percentage of cache occupancy
-system.cpu.l2cache.ReadReq_hits 170065 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits 408190 # number of Writeback hits
-system.cpu.l2cache.ReadExReq_hits 194094 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits 364159 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits 364159 # number of overall hits
-system.cpu.l2cache.ReadReq_misses 31962 # number of ReadReq misses
-system.cpu.l2cache.ReadExReq_misses 60069 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses 92031 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses 92031 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency 1662024000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency 3123588000 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency 4785612000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency 4785612000 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses 202027 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses 408190 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses 254163 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses 456190 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses 456190 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate 0.158207 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate 0.236340 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate 0.201738 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate 0.201738 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency 52000 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency 52000 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency 52000 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency 52000 # average overall miss latency
+system.cpu.l2cache.occ_blocks::writebacks 16101.078831 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.inst 29.487971 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.data 1692.948088 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_percent::writebacks 0.491366 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.inst 0.000900 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.data 0.051665 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::total 0.543931 # Average percentage of cache occupancy
+system.cpu.l2cache.ReadReq_hits::cpu.data 170065 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 170065 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits::writebacks 408190 # number of Writeback hits
+system.cpu.l2cache.Writeback_hits::total 408190 # number of Writeback hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 194094 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 194094 # number of ReadExReq hits
+system.cpu.l2cache.demand_hits::cpu.data 364159 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 364159 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.data 364159 # number of overall hits
+system.cpu.l2cache.overall_hits::total 364159 # number of overall hits
+system.cpu.l2cache.ReadReq_misses::cpu.inst 795 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.data 31167 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 31962 # number of ReadReq misses
+system.cpu.l2cache.ReadExReq_misses::cpu.data 60069 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 60069 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 795 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 91236 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 92031 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 795 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 91236 # number of overall misses
+system.cpu.l2cache.overall_misses::total 92031 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 41340000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 1620684000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 1662024000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 3123588000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 3123588000 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 41340000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 4744272000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 4785612000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 41340000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 4744272000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 4785612000 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 795 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 201232 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 202027 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::writebacks 408190 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::total 408190 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 254163 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 254163 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 795 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 455395 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 456190 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 795 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 455395 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 456190 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 1 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.154881 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.236340 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 1 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.200345 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 1 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.200345 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 52000 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 52000 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 52000 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 52000 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 52000 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 52000 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 52000 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -237,30 +306,44 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs no_value
system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.writebacks 59341 # number of writebacks
-system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
-system.cpu.l2cache.ReadReq_mshr_misses 31962 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses 60069 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses 92031 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses 92031 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency 1278480000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency 2402760000 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency 3681240000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency 3681240000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate 0.158207 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate 0.236340 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate 0.201738 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate 0.201738 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 40000 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 40000 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency 40000 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency 40000 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
-system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
-system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
+system.cpu.l2cache.writebacks::writebacks 59341 # number of writebacks
+system.cpu.l2cache.writebacks::total 59341 # number of writebacks
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 795 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 31167 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 31962 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 60069 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 60069 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 795 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 91236 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 92031 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 795 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 91236 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 92031 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 31800000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 1246680000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 1278480000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 2402760000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 2402760000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 31800000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 3649440000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 3681240000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 31800000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 3649440000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 3681240000 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 1 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.154881 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.236340 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 1 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.200345 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 1 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.200345 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 40000 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 40000 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 40000 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 40000 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 40000 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 40000 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 40000 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
diff --git a/tests/long/se/00.gzip/ref/arm/linux/o3-timing/config.ini b/tests/long/se/00.gzip/ref/arm/linux/o3-timing/config.ini
index 2c3feadf1..c24180c55 100644
--- a/tests/long/se/00.gzip/ref/arm/linux/o3-timing/config.ini
+++ b/tests/long/se/00.gzip/ref/arm/linux/o3-timing/config.ini
@@ -136,20 +136,13 @@ is_top_level=true
latency=1000
max_miss_count=0
mshrs=10
-num_cpus=1
-prefetch_data_accesses_only=false
-prefetch_degree=1
-prefetch_latency=10000
prefetch_on_access=false
-prefetch_past_page=false
-prefetch_policy=none
-prefetch_serial_squash=false
-prefetch_use_cpu_id=true
-prefetcher_size=100
+prefetcher=Null
prioritizeRequests=false
repl=Null
size=262144
subblock_size=0
+system=system
tgts_per_mshr=20
trace_addr=0
two_queue=false
@@ -444,20 +437,13 @@ is_top_level=true
latency=1000
max_miss_count=0
mshrs=10
-num_cpus=1
-prefetch_data_accesses_only=false
-prefetch_degree=1
-prefetch_latency=10000
prefetch_on_access=false
-prefetch_past_page=false
-prefetch_policy=none
-prefetch_serial_squash=false
-prefetch_use_cpu_id=true
-prefetcher_size=100
+prefetcher=Null
prioritizeRequests=false
repl=Null
size=131072
subblock_size=0
+system=system
tgts_per_mshr=20
trace_addr=0
two_queue=false
@@ -492,20 +478,13 @@ is_top_level=false
latency=1000
max_miss_count=0
mshrs=10
-num_cpus=1
-prefetch_data_accesses_only=false
-prefetch_degree=1
-prefetch_latency=10000
prefetch_on_access=false
-prefetch_past_page=false
-prefetch_policy=none
-prefetch_serial_squash=false
-prefetch_use_cpu_id=true
-prefetcher_size=100
+prefetcher=Null
prioritizeRequests=false
repl=Null
size=2097152
subblock_size=0
+system=system
tgts_per_mshr=5
trace_addr=0
two_queue=false
@@ -529,12 +508,12 @@ type=ExeTracer
[system.cpu.workload]
type=LiveProcess
cmd=gzip input.log 1
-cwd=build/ARM/tests/opt/long/se/00.gzip/arm/linux/o3-timing
+cwd=build/ARM/tests/fast/long/se/00.gzip/arm/linux/o3-timing
egid=100
env=
errout=cerr
euid=100
-executable=/scratch/nilay/GEM5/dist/m5/cpu2000/binaries/arm/linux/gzip
+executable=/dist/m5/cpu2000/binaries/arm/linux/gzip
gid=100
input=cin
max_stack_size=67108864
diff --git a/tests/long/se/00.gzip/ref/arm/linux/o3-timing/simout b/tests/long/se/00.gzip/ref/arm/linux/o3-timing/simout
index 316fa1ee5..c2143f70c 100755
--- a/tests/long/se/00.gzip/ref/arm/linux/o3-timing/simout
+++ b/tests/long/se/00.gzip/ref/arm/linux/o3-timing/simout
@@ -1,12 +1,10 @@
-Redirecting stdout to build/ARM/tests/opt/long/se/00.gzip/arm/linux/o3-timing/simout
-Redirecting stderr to build/ARM/tests/opt/long/se/00.gzip/arm/linux/o3-timing/simerr
gem5 Simulator System. http://gem5.org
gem5 is copyrighted software; use the --copyright option for details.
-gem5 compiled Feb 10 2012 00:18:03
-gem5 started Feb 10 2012 00:18:23
-gem5 executing on ribera.cs.wisc.edu
-command line: build/ARM/gem5.opt -d build/ARM/tests/opt/long/se/00.gzip/arm/linux/o3-timing -re tests/run.py build/ARM/tests/opt/long/se/00.gzip/arm/linux/o3-timing
+gem5 compiled Feb 11 2012 13:10:40
+gem5 started Feb 11 2012 15:39:44
+gem5 executing on zizzer
+command line: build/ARM/gem5.fast -d build/ARM/tests/fast/long/se/00.gzip/arm/linux/o3-timing -re tests/run.py build/ARM/tests/fast/long/se/00.gzip/arm/linux/o3-timing
Global frequency set at 1000000000000 ticks per second
info: Entering event queue @ 0. Starting simulation...
spec_init
diff --git a/tests/long/se/00.gzip/ref/arm/linux/o3-timing/stats.txt b/tests/long/se/00.gzip/ref/arm/linux/o3-timing/stats.txt
index e05b6f985..e204ea2b2 100644
--- a/tests/long/se/00.gzip/ref/arm/linux/o3-timing/stats.txt
+++ b/tests/long/se/00.gzip/ref/arm/linux/o3-timing/stats.txt
@@ -4,11 +4,13 @@ sim_seconds 0.177117 # Nu
sim_ticks 177116942500 # Number of ticks simulated
final_tick 177116942500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 89657 # Simulator instruction rate (inst/s)
-host_tick_rate 26362655 # Simulator tick rate (ticks/s)
-host_mem_usage 256136 # Number of bytes of host memory used
-host_seconds 6718.48 # Real time elapsed on the host
-sim_insts 602359810 # Number of instructions simulated
+host_inst_rate 193712 # Simulator instruction rate (inst/s)
+host_op_rate 204690 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 60186856 # Simulator tick rate (ticks/s)
+host_mem_usage 223404 # Number of bytes of host memory used
+host_seconds 2942.78 # Real time elapsed on the host
+sim_insts 570051603 # Number of instructions simulated
+sim_ops 602359810 # Number of ops (including micro ops) simulated
system.physmem.bytes_read 5833792 # Number of bytes read from this memory
system.physmem.bytes_inst_read 46976 # Number of instructions bytes read from this memory
system.physmem.bytes_written 3720320 # Number of bytes written to this memory
@@ -282,7 +284,8 @@ system.cpu.iew.wb_penalized 0 # nu
system.cpu.iew.wb_rate 1.835552 # insts written-back per cycle
system.cpu.iew.wb_fanout 0.643966 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.commit.commitCommittedInsts 602359861 # The number of committed instructions
+system.cpu.commit.commitCommittedInsts 570051654 # The number of committed instructions
+system.cpu.commit.commitCommittedOps 602359861 # The number of committed instructions
system.cpu.commit.commitSquashedInsts 100193357 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 6347 # The number of times commit has been forced to stall to communicate backwards
system.cpu.commit.branchMispredicts 4062580 # The number of times a branch was mispredicted
@@ -303,7 +306,8 @@ system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::total 339017045 # Number of insts commited each cycle
-system.cpu.commit.count 602359861 # Number of instructions committed
+system.cpu.commit.committedInsts 570051654 # Number of instructions committed
+system.cpu.commit.committedOps 602359861 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
system.cpu.commit.refs 219173611 # Number of memory references committed
system.cpu.commit.loads 148952596 # Number of loads committed
@@ -318,12 +322,13 @@ system.cpu.rob.rob_reads 1023326216 # Th
system.cpu.rob.rob_writes 1419524916 # The number of ROB writes
system.cpu.timesIdled 37353 # Number of times that the entire CPU went into an idle state and unscheduled itself
system.cpu.idleCycles 840358 # Total number of cycles that the CPU has spent unscheduled due to idling
-system.cpu.committedInsts 602359810 # Number of Instructions Simulated
-system.cpu.committedInsts_total 602359810 # Number of Instructions Simulated
-system.cpu.cpi 0.588077 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 0.588077 # CPI: Total CPI of All Threads
-system.cpu.ipc 1.700458 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 1.700458 # IPC: Total IPC of All Threads
+system.cpu.committedInsts 570051603 # Number of Instructions Simulated
+system.cpu.committedOps 602359810 # Number of Ops (including micro ops) Simulated
+system.cpu.committedInsts_total 570051603 # Number of Instructions Simulated
+system.cpu.cpi 0.621407 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 0.621407 # CPI: Total CPI of All Threads
+system.cpu.ipc 1.609252 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 1.609252 # IPC: Total IPC of All Threads
system.cpu.int_regfile_reads 3275977261 # number of integer regfile reads
system.cpu.int_regfile_writes 676006750 # number of integer regfile writes
system.cpu.fp_regfile_reads 16 # number of floating regfile reads
@@ -335,26 +340,39 @@ system.cpu.icache.total_refs 74421550 # To
system.cpu.icache.sampled_refs 765 # Sample count of references to valid blocks.
system.cpu.icache.avg_refs 97283.071895 # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::0 657.275674 # Average occupied blocks per context
-system.cpu.icache.occ_percent::0 0.320935 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits 74421550 # number of ReadReq hits
-system.cpu.icache.demand_hits 74421550 # number of demand (read+write) hits
-system.cpu.icache.overall_hits 74421550 # number of overall hits
-system.cpu.icache.ReadReq_misses 996 # number of ReadReq misses
-system.cpu.icache.demand_misses 996 # number of demand (read+write) misses
-system.cpu.icache.overall_misses 996 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency 34937500 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency 34937500 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency 34937500 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses 74422546 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses 74422546 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses 74422546 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate 0.000013 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate 0.000013 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate 0.000013 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency 35077.811245 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency 35077.811245 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency 35077.811245 # average overall miss latency
+system.cpu.icache.occ_blocks::cpu.inst 657.275674 # Average occupied blocks per requestor
+system.cpu.icache.occ_percent::cpu.inst 0.320935 # Average percentage of cache occupancy
+system.cpu.icache.occ_percent::total 0.320935 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits::cpu.inst 74421550 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 74421550 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 74421550 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 74421550 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 74421550 # number of overall hits
+system.cpu.icache.overall_hits::total 74421550 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 996 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 996 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 996 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 996 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 996 # number of overall misses
+system.cpu.icache.overall_misses::total 996 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 34937500 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 34937500 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 34937500 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 34937500 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 34937500 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 34937500 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 74422546 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 74422546 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 74422546 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 74422546 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 74422546 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 74422546 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000013 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.000013 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.000013 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 35077.811245 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 35077.811245 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 35077.811245 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -363,27 +381,30 @@ system.cpu.icache.avg_blocked_cycles::no_mshrs no_value
system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.writebacks 0 # number of writebacks
-system.cpu.icache.ReadReq_mshr_hits 231 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits 231 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits 231 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses 765 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses 765 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses 765 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.icache.ReadReq_mshr_miss_latency 26235000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency 26235000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency 26235000 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.cpu.icache.ReadReq_mshr_miss_rate 0.000010 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate 0.000010 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate 0.000010 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency 34294.117647 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency 34294.117647 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency 34294.117647 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
-system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
-system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 231 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 231 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 231 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 231 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 231 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 231 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 765 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 765 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 765 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 765 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 765 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 765 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 26235000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 26235000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 26235000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 26235000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 26235000 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 26235000 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000010 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000010 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000010 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 34294.117647 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 34294.117647 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 34294.117647 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.dcache.replacements 441200 # number of replacements
system.cpu.dcache.tagsinuse 4094.750887 # Cycle average of tags in use
@@ -391,40 +412,63 @@ system.cpu.dcache.total_refs 205785268 # To
system.cpu.dcache.sampled_refs 445296 # Sample count of references to valid blocks.
system.cpu.dcache.avg_refs 462.131409 # Average number of references to valid blocks.
system.cpu.dcache.warmup_cycle 87972000 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::0 4094.750887 # Average occupied blocks per context
-system.cpu.dcache.occ_percent::0 0.999695 # Average percentage of cache occupancy
-system.cpu.dcache.ReadReq_hits 137930344 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits 67852261 # number of WriteReq hits
-system.cpu.dcache.LoadLockedReq_hits 1334 # number of LoadLockedReq hits
-system.cpu.dcache.StoreCondReq_hits 1329 # number of StoreCondReq hits
-system.cpu.dcache.demand_hits 205782605 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits 205782605 # number of overall hits
-system.cpu.dcache.ReadReq_misses 248964 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses 1565270 # number of WriteReq misses
-system.cpu.dcache.LoadLockedReq_misses 9 # number of LoadLockedReq misses
-system.cpu.dcache.demand_misses 1814234 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses 1814234 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency 3282822000 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency 27026336525 # number of WriteReq miss cycles
-system.cpu.dcache.LoadLockedReq_miss_latency 201000 # number of LoadLockedReq miss cycles
-system.cpu.dcache.demand_miss_latency 30309158525 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency 30309158525 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses 138179308 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses 69417531 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses 1343 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.StoreCondReq_accesses 1329 # number of StoreCondReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses 207596839 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses 207596839 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate 0.001802 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate 0.022549 # miss rate for WriteReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate 0.006701 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.demand_miss_rate 0.008739 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate 0.008739 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency 13185.930496 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency 17266.245775 # average WriteReq miss latency
-system.cpu.dcache.LoadLockedReq_avg_miss_latency 22333.333333 # average LoadLockedReq miss latency
-system.cpu.dcache.demand_avg_miss_latency 16706.311603 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency 16706.311603 # average overall miss latency
+system.cpu.dcache.occ_blocks::cpu.data 4094.750887 # Average occupied blocks per requestor
+system.cpu.dcache.occ_percent::cpu.data 0.999695 # Average percentage of cache occupancy
+system.cpu.dcache.occ_percent::total 0.999695 # Average percentage of cache occupancy
+system.cpu.dcache.ReadReq_hits::cpu.data 137930344 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 137930344 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 67852261 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 67852261 # number of WriteReq hits
+system.cpu.dcache.LoadLockedReq_hits::cpu.data 1334 # number of LoadLockedReq hits
+system.cpu.dcache.LoadLockedReq_hits::total 1334 # number of LoadLockedReq hits
+system.cpu.dcache.StoreCondReq_hits::cpu.data 1329 # number of StoreCondReq hits
+system.cpu.dcache.StoreCondReq_hits::total 1329 # number of StoreCondReq hits
+system.cpu.dcache.demand_hits::cpu.data 205782605 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 205782605 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 205782605 # number of overall hits
+system.cpu.dcache.overall_hits::total 205782605 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 248964 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 248964 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 1565270 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 1565270 # number of WriteReq misses
+system.cpu.dcache.LoadLockedReq_misses::cpu.data 9 # number of LoadLockedReq misses
+system.cpu.dcache.LoadLockedReq_misses::total 9 # number of LoadLockedReq misses
+system.cpu.dcache.demand_misses::cpu.data 1814234 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 1814234 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 1814234 # number of overall misses
+system.cpu.dcache.overall_misses::total 1814234 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 3282822000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 3282822000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 27026336525 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 27026336525 # number of WriteReq miss cycles
+system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 201000 # number of LoadLockedReq miss cycles
+system.cpu.dcache.LoadLockedReq_miss_latency::total 201000 # number of LoadLockedReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 30309158525 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 30309158525 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 30309158525 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 30309158525 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 138179308 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 138179308 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::cpu.data 69417531 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::total 69417531 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::cpu.data 1343 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::total 1343 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.StoreCondReq_accesses::cpu.data 1329 # number of StoreCondReq accesses(hits+misses)
+system.cpu.dcache.StoreCondReq_accesses::total 1329 # number of StoreCondReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses::cpu.data 207596839 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 207596839 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 207596839 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 207596839 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.001802 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.022549 # miss rate for WriteReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.006701 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.008739 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.008739 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 13185.930496 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 17266.245775 # average WriteReq miss latency
+system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 22333.333333 # average LoadLockedReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 16706.311603 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 16706.311603 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 9583027 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 2185 # number of cycles access was blocked
@@ -433,33 +477,42 @@ system.cpu.dcache.avg_blocked_cycles::no_mshrs 4385.824714
system.cpu.dcache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks 395250 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits 51046 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits 1317892 # number of WriteReq MSHR hits
-system.cpu.dcache.LoadLockedReq_mshr_hits 9 # number of LoadLockedReq MSHR hits
-system.cpu.dcache.demand_mshr_hits 1368938 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits 1368938 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses 197918 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses 247378 # number of WriteReq MSHR misses
-system.cpu.dcache.demand_mshr_misses 445296 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses 445296 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.dcache.ReadReq_mshr_miss_latency 1625205500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency 2544318027 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency 4169523527 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency 4169523527 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate 0.001432 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate 0.003564 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.demand_mshr_miss_rate 0.002145 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate 0.002145 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency 8211.509312 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency 10285.142684 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency 9363.487494 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency 9363.487494 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
-system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
-system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
+system.cpu.dcache.writebacks::writebacks 395250 # number of writebacks
+system.cpu.dcache.writebacks::total 395250 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 51046 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 51046 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1317892 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 1317892 # number of WriteReq MSHR hits
+system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 9 # number of LoadLockedReq MSHR hits
+system.cpu.dcache.LoadLockedReq_mshr_hits::total 9 # number of LoadLockedReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 1368938 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 1368938 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 1368938 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 1368938 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 197918 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 197918 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 247378 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 247378 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 445296 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 445296 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 445296 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 445296 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 1625205500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 1625205500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 2544318027 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 2544318027 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 4169523527 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 4169523527 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 4169523527 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 4169523527 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.001432 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.003564 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.002145 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.002145 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 8211.509312 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 10285.142684 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 9363.487494 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 9363.487494 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.replacements 72965 # number of replacements
system.cpu.l2cache.tagsinuse 17807.300199 # Cycle average of tags in use
@@ -467,36 +520,75 @@ system.cpu.l2cache.total_refs 421253 # To
system.cpu.l2cache.sampled_refs 88492 # Sample count of references to valid blocks.
system.cpu.l2cache.avg_refs 4.760351 # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::0 1881.136315 # Average occupied blocks per context
-system.cpu.l2cache.occ_blocks::1 15926.163884 # Average occupied blocks per context
-system.cpu.l2cache.occ_percent::0 0.057408 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::1 0.486028 # Average percentage of cache occupancy
-system.cpu.l2cache.ReadReq_hits 165871 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits 395250 # number of Writeback hits
-system.cpu.l2cache.ReadExReq_hits 189027 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits 354898 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits 354898 # number of overall hits
-system.cpu.l2cache.ReadReq_misses 32808 # number of ReadReq misses
-system.cpu.l2cache.ReadExReq_misses 58355 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses 91163 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses 91163 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency 1126263500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency 2003081500 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency 3129345000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency 3129345000 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses 198679 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses 395250 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses 247382 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses 446061 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses 446061 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate 0.165131 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate 0.235890 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate 0.204373 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate 0.204373 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency 34328.928920 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency 34325.790421 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency 34326.919913 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency 34326.919913 # average overall miss latency
+system.cpu.l2cache.occ_blocks::writebacks 15926.163884 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.inst 35.771827 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.data 1845.364487 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_percent::writebacks 0.486028 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.inst 0.001092 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.data 0.056316 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::total 0.543436 # Average percentage of cache occupancy
+system.cpu.l2cache.ReadReq_hits::cpu.inst 30 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.data 165841 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 165871 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits::writebacks 395250 # number of Writeback hits
+system.cpu.l2cache.Writeback_hits::total 395250 # number of Writeback hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 189027 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 189027 # number of ReadExReq hits
+system.cpu.l2cache.demand_hits::cpu.inst 30 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 354868 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 354898 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.inst 30 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.data 354868 # number of overall hits
+system.cpu.l2cache.overall_hits::total 354898 # number of overall hits
+system.cpu.l2cache.ReadReq_misses::cpu.inst 735 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.data 32073 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 32808 # number of ReadReq misses
+system.cpu.l2cache.ReadExReq_misses::cpu.data 58355 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 58355 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 735 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 90428 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 91163 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 735 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 90428 # number of overall misses
+system.cpu.l2cache.overall_misses::total 91163 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 25238000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 1101025500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 1126263500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 2003081500 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 2003081500 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 25238000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 3104107000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 3129345000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 25238000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 3104107000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 3129345000 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 765 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 197914 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 198679 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::writebacks 395250 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::total 395250 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 247382 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 247382 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 765 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 445296 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 446061 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 765 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 445296 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 446061 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.960784 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.162055 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.235890 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.960784 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.203074 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.960784 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.203074 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 34337.414966 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 34328.734450 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 34325.790421 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 34337.414966 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 34326.834609 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 34337.414966 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 34326.834609 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 2057500 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 352 # number of cycles access was blocked
@@ -505,31 +597,53 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs 5845.170455
system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.writebacks 58130 # number of writebacks
-system.cpu.l2cache.ReadReq_mshr_hits 10 # number of ReadReq MSHR hits
-system.cpu.l2cache.demand_mshr_hits 10 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.overall_mshr_hits 10 # number of overall MSHR hits
-system.cpu.l2cache.ReadReq_mshr_misses 32798 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses 58355 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses 91153 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses 91153 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency 1019340000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency 1822214500 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency 2841554500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency 2841554500 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate 0.165080 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate 0.235890 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate 0.204351 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate 0.204351 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31079.334106 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31226.364493 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency 31173.461104 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency 31173.461104 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
-system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
-system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
+system.cpu.l2cache.writebacks::writebacks 58130 # number of writebacks
+system.cpu.l2cache.writebacks::total 58130 # number of writebacks
+system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 1 # number of ReadReq MSHR hits
+system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 9 # number of ReadReq MSHR hits
+system.cpu.l2cache.ReadReq_mshr_hits::total 10 # number of ReadReq MSHR hits
+system.cpu.l2cache.demand_mshr_hits::cpu.inst 1 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.demand_mshr_hits::cpu.data 9 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.demand_mshr_hits::total 10 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.overall_mshr_hits::cpu.inst 1 # number of overall MSHR hits
+system.cpu.l2cache.overall_mshr_hits::cpu.data 9 # number of overall MSHR hits
+system.cpu.l2cache.overall_mshr_hits::total 10 # number of overall MSHR hits
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 734 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 32064 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 32798 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 58355 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 58355 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 734 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 90419 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 91153 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 734 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 90419 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 91153 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 22853000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 996487000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 1019340000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 1822214500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 1822214500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 22853000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 2818701500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 2841554500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 22853000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 2818701500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 2841554500 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.959477 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.162010 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.235890 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.959477 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.203054 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.959477 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.203054 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 31134.877384 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 31078.062625 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 31226.364493 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 31134.877384 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 31173.774317 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 31134.877384 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 31173.774317 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
diff --git a/tests/long/se/00.gzip/ref/arm/linux/simple-atomic/config.ini b/tests/long/se/00.gzip/ref/arm/linux/simple-atomic/config.ini
index 8c7671d34..35f1e8fcc 100644
--- a/tests/long/se/00.gzip/ref/arm/linux/simple-atomic/config.ini
+++ b/tests/long/se/00.gzip/ref/arm/linux/simple-atomic/config.ini
@@ -1,6 +1,7 @@
[root]
type=Root
children=system
+full_system=false
time_sync_enable=false
time_sync_period=100000000000
time_sync_spin_threshold=100000000
@@ -8,10 +9,16 @@ time_sync_spin_threshold=100000000
[system]
type=System
children=cpu membus physmem
+boot_osflags=a
+init_param=0
+kernel=
+load_addr_mask=1099511627775
mem_mode=atomic
memories=system.physmem
num_work_ids=16
physmem=system.physmem
+readfile=
+symbolfile=
work_begin_ckpt_count=0
work_begin_cpu_id_exit=-1
work_begin_exit_count=0
@@ -23,16 +30,18 @@ system_port=system.membus.port[0]
[system.cpu]
type=AtomicSimpleCPU
-children=dtb itb tracer workload
+children=dtb interrupts itb tracer workload
checker=Null
clock=500
cpu_id=0
defer_registration=false
do_checkpoint_insts=true
+do_quiesce=true
do_statistics_insts=true
dtb=system.cpu.dtb
function_trace=false
function_trace_start=0
+interrupts=system.cpu.interrupts
itb=system.cpu.itb
max_insts_all_threads=0
max_insts_any_thread=0
@@ -40,6 +49,7 @@ max_loads_all_threads=0
max_loads_any_thread=0
numThreads=1
phase=0
+profile=0
progress_interval=0
simulate_data_stalls=false
simulate_inst_stalls=false
@@ -52,11 +62,32 @@ icache_port=system.membus.port[2]
[system.cpu.dtb]
type=ArmTLB
+children=walker
size=64
+walker=system.cpu.dtb.walker
+
+[system.cpu.dtb.walker]
+type=ArmTableWalker
+max_backoff=100000
+min_backoff=0
+sys=system
+port=system.membus.port[5]
+
+[system.cpu.interrupts]
+type=ArmInterrupts
[system.cpu.itb]
type=ArmTLB
+children=walker
size=64
+walker=system.cpu.itb.walker
+
+[system.cpu.itb.walker]
+type=ArmTableWalker
+max_backoff=100000
+min_backoff=0
+sys=system
+port=system.membus.port[4]
[system.cpu.tracer]
type=ExeTracer
@@ -64,7 +95,7 @@ type=ExeTracer
[system.cpu.workload]
type=LiveProcess
cmd=gzip input.log 1
-cwd=build/ARM_SE/tests/opt/long/00.gzip/arm/linux/simple-atomic
+cwd=build/ARM/tests/fast/long/se/00.gzip/arm/linux/simple-atomic
egid=100
env=
errout=cerr
@@ -88,7 +119,7 @@ clock=1000
header_cycles=1
use_default_range=false
width=64
-port=system.system_port system.physmem.port[0] system.cpu.icache_port system.cpu.dcache_port
+port=system.system_port system.physmem.port[0] system.cpu.icache_port system.cpu.dcache_port system.cpu.itb.walker.port system.cpu.dtb.walker.port
[system.physmem]
type=PhysicalMemory
diff --git a/tests/long/se/00.gzip/ref/arm/linux/simple-atomic/simout b/tests/long/se/00.gzip/ref/arm/linux/simple-atomic/simout
index 95da0efca..d3f3c8cc8 100755
--- a/tests/long/se/00.gzip/ref/arm/linux/simple-atomic/simout
+++ b/tests/long/se/00.gzip/ref/arm/linux/simple-atomic/simout
@@ -1,10 +1,10 @@
gem5 Simulator System. http://gem5.org
gem5 is copyrighted software; use the --copyright option for details.
-gem5 compiled Jan 23 2012 04:16:21
-gem5 started Jan 23 2012 08:36:54
+gem5 compiled Feb 11 2012 13:10:40
+gem5 started Feb 11 2012 15:43:07
gem5 executing on zizzer
-command line: build/ARM_SE/gem5.opt -d build/ARM_SE/tests/opt/long/00.gzip/arm/linux/simple-atomic -re tests/run.py build/ARM_SE/tests/opt/long/00.gzip/arm/linux/simple-atomic
+command line: build/ARM/gem5.fast -d build/ARM/tests/fast/long/se/00.gzip/arm/linux/simple-atomic -re tests/run.py build/ARM/tests/fast/long/se/00.gzip/arm/linux/simple-atomic
Global frequency set at 1000000000000 ticks per second
info: Entering event queue @ 0. Starting simulation...
spec_init
diff --git a/tests/long/se/00.gzip/ref/arm/linux/simple-atomic/stats.txt b/tests/long/se/00.gzip/ref/arm/linux/simple-atomic/stats.txt
index f48dc3640..80be44c4e 100644
--- a/tests/long/se/00.gzip/ref/arm/linux/simple-atomic/stats.txt
+++ b/tests/long/se/00.gzip/ref/arm/linux/simple-atomic/stats.txt
@@ -4,11 +4,13 @@ sim_seconds 0.301191 # Nu
sim_ticks 301191370000 # Number of ticks simulated
final_tick 301191370000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 2998309 # Simulator instruction rate (inst/s)
-host_tick_rate 1499211130 # Simulator tick rate (ticks/s)
-host_mem_usage 210136 # Number of bytes of host memory used
-host_seconds 200.90 # Real time elapsed on the host
-sim_insts 602359851 # Number of instructions simulated
+host_inst_rate 3224710 # Simulator instruction rate (inst/s)
+host_op_rate 3407474 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 1703801368 # Simulator tick rate (ticks/s)
+host_mem_usage 212692 # Number of bytes of host memory used
+host_seconds 176.78 # Real time elapsed on the host
+sim_insts 570051644 # Number of instructions simulated
+sim_ops 602359851 # Number of ops (including micro ops) simulated
system.physmem.bytes_read 2680160157 # Number of bytes read from this memory
system.physmem.bytes_inst_read 2280298136 # Number of instructions bytes read from this memory
system.physmem.bytes_written 236359611 # Number of bytes written to this memory
@@ -65,7 +67,8 @@ system.cpu.workload.num_syscalls 48 # Nu
system.cpu.numCycles 602382741 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.num_insts 602359851 # Number of instructions executed
+system.cpu.committedInsts 570051644 # Number of instructions committed
+system.cpu.committedOps 602359851 # Number of ops (including micro ops) committed
system.cpu.num_int_alu_accesses 533522639 # Number of integer alu accesses
system.cpu.num_fp_alu_accesses 16 # Number of float alu accesses
system.cpu.num_func_calls 1993546 # number of times a function call or return occured
diff --git a/tests/long/se/00.gzip/ref/arm/linux/simple-timing/config.ini b/tests/long/se/00.gzip/ref/arm/linux/simple-timing/config.ini
index 6a1e2b970..ce56af1f4 100644
--- a/tests/long/se/00.gzip/ref/arm/linux/simple-timing/config.ini
+++ b/tests/long/se/00.gzip/ref/arm/linux/simple-timing/config.ini
@@ -1,6 +1,7 @@
[root]
type=Root
children=system
+full_system=false
time_sync_enable=false
time_sync_period=100000000000
time_sync_spin_threshold=100000000
@@ -8,10 +9,16 @@ time_sync_spin_threshold=100000000
[system]
type=System
children=cpu membus physmem
+boot_osflags=a
+init_param=0
+kernel=
+load_addr_mask=1099511627775
mem_mode=atomic
memories=system.physmem
num_work_ids=16
physmem=system.physmem
+readfile=
+symbolfile=
work_begin_ckpt_count=0
work_begin_cpu_id_exit=-1
work_begin_exit_count=0
@@ -23,16 +30,18 @@ system_port=system.membus.port[0]
[system.cpu]
type=TimingSimpleCPU
-children=dcache dtb icache itb l2cache toL2Bus tracer workload
+children=dcache dtb icache interrupts itb l2cache toL2Bus tracer workload
checker=Null
clock=500
cpu_id=0
defer_registration=false
do_checkpoint_insts=true
+do_quiesce=true
do_statistics_insts=true
dtb=system.cpu.dtb
function_trace=false
function_trace_start=0
+interrupts=system.cpu.interrupts
itb=system.cpu.itb
max_insts_all_threads=0
max_insts_any_thread=0
@@ -40,6 +49,7 @@ max_loads_all_threads=0
max_loads_any_thread=0
numThreads=1
phase=0
+profile=0
progress_interval=0
system=system
tracer=system.cpu.tracer
@@ -58,20 +68,13 @@ is_top_level=true
latency=1000
max_miss_count=0
mshrs=10
-num_cpus=1
-prefetch_data_accesses_only=false
-prefetch_degree=1
-prefetch_latency=10000
prefetch_on_access=false
-prefetch_past_page=false
-prefetch_policy=none
-prefetch_serial_squash=false
-prefetch_use_cpu_id=true
-prefetcher_size=100
+prefetcher=Null
prioritizeRequests=false
repl=Null
size=262144
subblock_size=0
+system=system
tgts_per_mshr=5
trace_addr=0
two_queue=false
@@ -81,7 +84,16 @@ mem_side=system.cpu.toL2Bus.port[1]
[system.cpu.dtb]
type=ArmTLB
+children=walker
size=64
+walker=system.cpu.dtb.walker
+
+[system.cpu.dtb.walker]
+type=ArmTableWalker
+max_backoff=100000
+min_backoff=0
+sys=system
+port=system.cpu.toL2Bus.port[3]
[system.cpu.icache]
type=BaseCache
@@ -94,20 +106,13 @@ is_top_level=true
latency=1000
max_miss_count=0
mshrs=10
-num_cpus=1
-prefetch_data_accesses_only=false
-prefetch_degree=1
-prefetch_latency=10000
prefetch_on_access=false
-prefetch_past_page=false
-prefetch_policy=none
-prefetch_serial_squash=false
-prefetch_use_cpu_id=true
-prefetcher_size=100
+prefetcher=Null
prioritizeRequests=false
repl=Null
size=131072
subblock_size=0
+system=system
tgts_per_mshr=5
trace_addr=0
two_queue=false
@@ -115,9 +120,21 @@ write_buffers=8
cpu_side=system.cpu.icache_port
mem_side=system.cpu.toL2Bus.port[0]
+[system.cpu.interrupts]
+type=ArmInterrupts
+
[system.cpu.itb]
type=ArmTLB
+children=walker
size=64
+walker=system.cpu.itb.walker
+
+[system.cpu.itb.walker]
+type=ArmTableWalker
+max_backoff=100000
+min_backoff=0
+sys=system
+port=system.cpu.toL2Bus.port[2]
[system.cpu.l2cache]
type=BaseCache
@@ -130,25 +147,18 @@ is_top_level=false
latency=10000
max_miss_count=0
mshrs=10
-num_cpus=1
-prefetch_data_accesses_only=false
-prefetch_degree=1
-prefetch_latency=100000
prefetch_on_access=false
-prefetch_past_page=false
-prefetch_policy=none
-prefetch_serial_squash=false
-prefetch_use_cpu_id=true
-prefetcher_size=100
+prefetcher=Null
prioritizeRequests=false
repl=Null
size=2097152
subblock_size=0
+system=system
tgts_per_mshr=5
trace_addr=0
two_queue=false
write_buffers=8
-cpu_side=system.cpu.toL2Bus.port[2]
+cpu_side=system.cpu.toL2Bus.port[4]
mem_side=system.membus.port[2]
[system.cpu.toL2Bus]
@@ -159,7 +169,7 @@ clock=1000
header_cycles=1
use_default_range=false
width=64
-port=system.cpu.icache.mem_side system.cpu.dcache.mem_side system.cpu.l2cache.cpu_side
+port=system.cpu.icache.mem_side system.cpu.dcache.mem_side system.cpu.itb.walker.port system.cpu.dtb.walker.port system.cpu.l2cache.cpu_side
[system.cpu.tracer]
type=ExeTracer
@@ -167,7 +177,7 @@ type=ExeTracer
[system.cpu.workload]
type=LiveProcess
cmd=gzip input.log 1
-cwd=build/ARM_SE/tests/opt/long/00.gzip/arm/linux/simple-timing
+cwd=build/ARM/tests/fast/long/se/00.gzip/arm/linux/simple-timing
egid=100
env=
errout=cerr
diff --git a/tests/long/se/00.gzip/ref/arm/linux/simple-timing/simout b/tests/long/se/00.gzip/ref/arm/linux/simple-timing/simout
index 589b03862..eee2e0cb2 100755
--- a/tests/long/se/00.gzip/ref/arm/linux/simple-timing/simout
+++ b/tests/long/se/00.gzip/ref/arm/linux/simple-timing/simout
@@ -1,10 +1,10 @@
gem5 Simulator System. http://gem5.org
gem5 is copyrighted software; use the --copyright option for details.
-gem5 compiled Jan 23 2012 04:16:21
-gem5 started Jan 23 2012 08:40:26
+gem5 compiled Feb 11 2012 13:10:40
+gem5 started Feb 11 2012 15:45:54
gem5 executing on zizzer
-command line: build/ARM_SE/gem5.opt -d build/ARM_SE/tests/opt/long/00.gzip/arm/linux/simple-timing -re tests/run.py build/ARM_SE/tests/opt/long/00.gzip/arm/linux/simple-timing
+command line: build/ARM/gem5.fast -d build/ARM/tests/fast/long/se/00.gzip/arm/linux/simple-timing -re tests/run.py build/ARM/tests/fast/long/se/00.gzip/arm/linux/simple-timing
Global frequency set at 1000000000000 ticks per second
info: Entering event queue @ 0. Starting simulation...
spec_init
diff --git a/tests/long/se/00.gzip/ref/arm/linux/simple-timing/stats.txt b/tests/long/se/00.gzip/ref/arm/linux/simple-timing/stats.txt
index 3846f97fb..4b6f6b404 100644
--- a/tests/long/se/00.gzip/ref/arm/linux/simple-timing/stats.txt
+++ b/tests/long/se/00.gzip/ref/arm/linux/simple-timing/stats.txt
@@ -4,11 +4,13 @@ sim_seconds 0.796763 # Nu
sim_ticks 796762926000 # Number of ticks simulated
final_tick 796762926000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 1450316 # Simulator instruction rate (inst/s)
-host_tick_rate 1924652930 # Simulator tick rate (ticks/s)
-host_mem_usage 219100 # Number of bytes of host memory used
-host_seconds 413.98 # Real time elapsed on the host
-sim_insts 600398281 # Number of instructions simulated
+host_inst_rate 1806630 # Simulator instruction rate (inst/s)
+host_op_rate 1907867 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 2531848956 # Simulator tick rate (ticks/s)
+host_mem_usage 221588 # Number of bytes of host memory used
+host_seconds 314.70 # Real time elapsed on the host
+sim_insts 568539343 # Number of instructions simulated
+sim_ops 600398281 # Number of ops (including micro ops) simulated
system.physmem.bytes_read 5759488 # Number of bytes read from this memory
system.physmem.bytes_inst_read 39424 # Number of instructions bytes read from this memory
system.physmem.bytes_written 3704704 # Number of bytes written to this memory
@@ -65,7 +67,8 @@ system.cpu.workload.num_syscalls 48 # Nu
system.cpu.numCycles 1593525852 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.num_insts 600398281 # Number of instructions executed
+system.cpu.committedInsts 568539343 # Number of instructions committed
+system.cpu.committedOps 600398281 # Number of ops (including micro ops) committed
system.cpu.num_int_alu_accesses 533522639 # Number of integer alu accesses
system.cpu.num_fp_alu_accesses 16 # Number of float alu accesses
system.cpu.num_func_calls 1993546 # number of times a function call or return occured
@@ -89,26 +92,39 @@ system.cpu.icache.total_refs 570073892 # To
system.cpu.icache.sampled_refs 643 # Sample count of references to valid blocks.
system.cpu.icache.avg_refs 886584.590980 # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::0 577.728532 # Average occupied blocks per context
-system.cpu.icache.occ_percent::0 0.282094 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits 570073892 # number of ReadReq hits
-system.cpu.icache.demand_hits 570073892 # number of demand (read+write) hits
-system.cpu.icache.overall_hits 570073892 # number of overall hits
-system.cpu.icache.ReadReq_misses 643 # number of ReadReq misses
-system.cpu.icache.demand_misses 643 # number of demand (read+write) misses
-system.cpu.icache.overall_misses 643 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency 34874000 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency 34874000 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency 34874000 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses 570074535 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses 570074535 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses 570074535 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate 0.000001 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate 0.000001 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate 0.000001 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency 54236.391913 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency 54236.391913 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency 54236.391913 # average overall miss latency
+system.cpu.icache.occ_blocks::cpu.inst 577.728532 # Average occupied blocks per requestor
+system.cpu.icache.occ_percent::cpu.inst 0.282094 # Average percentage of cache occupancy
+system.cpu.icache.occ_percent::total 0.282094 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits::cpu.inst 570073892 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 570073892 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 570073892 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 570073892 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 570073892 # number of overall hits
+system.cpu.icache.overall_hits::total 570073892 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 643 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 643 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 643 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 643 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 643 # number of overall misses
+system.cpu.icache.overall_misses::total 643 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 34874000 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 34874000 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 34874000 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 34874000 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 34874000 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 34874000 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 570074535 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 570074535 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 570074535 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 570074535 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 570074535 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 570074535 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000001 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.000001 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.000001 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 54236.391913 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 54236.391913 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 54236.391913 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -117,26 +133,24 @@ system.cpu.icache.avg_blocked_cycles::no_mshrs no_value
system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.writebacks 0 # number of writebacks
-system.cpu.icache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits 0 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses 643 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses 643 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses 643 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.icache.ReadReq_mshr_miss_latency 32945000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency 32945000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency 32945000 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.cpu.icache.ReadReq_mshr_miss_rate 0.000001 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate 0.000001 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate 0.000001 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency 51236.391913 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency 51236.391913 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency 51236.391913 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
-system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
-system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 643 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 643 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 643 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 643 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 643 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 643 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 32945000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 32945000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 32945000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 32945000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 32945000 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 32945000 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000001 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000001 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000001 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 51236.391913 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 51236.391913 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 51236.391913 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.dcache.replacements 433468 # number of replacements
system.cpu.dcache.tagsinuse 4094.222434 # Cycle average of tags in use
@@ -144,36 +158,57 @@ system.cpu.dcache.total_refs 216774473 # To
system.cpu.dcache.sampled_refs 437564 # Sample count of references to valid blocks.
system.cpu.dcache.avg_refs 495.412038 # Average number of references to valid blocks.
system.cpu.dcache.warmup_cycle 537031000 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::0 4094.222434 # Average occupied blocks per context
-system.cpu.dcache.occ_percent::0 0.999566 # Average percentage of cache occupancy
-system.cpu.dcache.ReadReq_hits 147602036 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits 69169783 # number of WriteReq hits
-system.cpu.dcache.LoadLockedReq_hits 1327 # number of LoadLockedReq hits
-system.cpu.dcache.StoreCondReq_hits 1327 # number of StoreCondReq hits
-system.cpu.dcache.demand_hits 216771819 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits 216771819 # number of overall hits
-system.cpu.dcache.ReadReq_misses 189816 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses 247748 # number of WriteReq misses
-system.cpu.dcache.demand_misses 437564 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses 437564 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency 3956274000 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency 5923414000 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency 9879688000 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency 9879688000 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses 147791852 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses 69417531 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses 1327 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.StoreCondReq_accesses 1327 # number of StoreCondReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses 217209383 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses 217209383 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate 0.001284 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate 0.003569 # miss rate for WriteReq accesses
-system.cpu.dcache.demand_miss_rate 0.002014 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate 0.002014 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency 20842.679226 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency 23909.028529 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency 22578.841038 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency 22578.841038 # average overall miss latency
+system.cpu.dcache.occ_blocks::cpu.data 4094.222434 # Average occupied blocks per requestor
+system.cpu.dcache.occ_percent::cpu.data 0.999566 # Average percentage of cache occupancy
+system.cpu.dcache.occ_percent::total 0.999566 # Average percentage of cache occupancy
+system.cpu.dcache.ReadReq_hits::cpu.data 147602036 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 147602036 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 69169783 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 69169783 # number of WriteReq hits
+system.cpu.dcache.LoadLockedReq_hits::cpu.data 1327 # number of LoadLockedReq hits
+system.cpu.dcache.LoadLockedReq_hits::total 1327 # number of LoadLockedReq hits
+system.cpu.dcache.StoreCondReq_hits::cpu.data 1327 # number of StoreCondReq hits
+system.cpu.dcache.StoreCondReq_hits::total 1327 # number of StoreCondReq hits
+system.cpu.dcache.demand_hits::cpu.data 216771819 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 216771819 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 216771819 # number of overall hits
+system.cpu.dcache.overall_hits::total 216771819 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 189816 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 189816 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 247748 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 247748 # number of WriteReq misses
+system.cpu.dcache.demand_misses::cpu.data 437564 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 437564 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 437564 # number of overall misses
+system.cpu.dcache.overall_misses::total 437564 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 3956274000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 3956274000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 5923414000 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 5923414000 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 9879688000 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 9879688000 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 9879688000 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 9879688000 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 147791852 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 147791852 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::cpu.data 69417531 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::total 69417531 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::cpu.data 1327 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::total 1327 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.StoreCondReq_accesses::cpu.data 1327 # number of StoreCondReq accesses(hits+misses)
+system.cpu.dcache.StoreCondReq_accesses::total 1327 # number of StoreCondReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses::cpu.data 217209383 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 217209383 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 217209383 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 217209383 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.001284 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.003569 # miss rate for WriteReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.002014 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.002014 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 20842.679226 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 23909.028529 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 22578.841038 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 22578.841038 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -182,30 +217,32 @@ system.cpu.dcache.avg_blocked_cycles::no_mshrs no_value
system.cpu.dcache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks 392392 # number of writebacks
-system.cpu.dcache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits 0 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses 189816 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses 247748 # number of WriteReq MSHR misses
-system.cpu.dcache.demand_mshr_misses 437564 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses 437564 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.dcache.ReadReq_mshr_miss_latency 3386826000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency 5180170000 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency 8566996000 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency 8566996000 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate 0.001284 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate 0.003569 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.demand_mshr_miss_rate 0.002014 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate 0.002014 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency 17842.679226 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency 20909.028529 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency 19578.841038 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency 19578.841038 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
-system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
-system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
+system.cpu.dcache.writebacks::writebacks 392392 # number of writebacks
+system.cpu.dcache.writebacks::total 392392 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 189816 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 189816 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 247748 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 247748 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 437564 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 437564 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 437564 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 437564 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 3386826000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 3386826000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 5180170000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 5180170000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 8566996000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 8566996000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 8566996000 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 8566996000 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.001284 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.003569 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.002014 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.002014 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 17842.679226 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 20909.028529 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 19578.841038 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 19578.841038 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.replacements 71804 # number of replacements
system.cpu.l2cache.tagsinuse 17904.014680 # Cycle average of tags in use
@@ -213,36 +250,75 @@ system.cpu.l2cache.total_refs 411836 # To
system.cpu.l2cache.sampled_refs 87286 # Sample count of references to valid blocks.
system.cpu.l2cache.avg_refs 4.718237 # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::0 1762.179345 # Average occupied blocks per context
-system.cpu.l2cache.occ_blocks::1 16141.835335 # Average occupied blocks per context
-system.cpu.l2cache.occ_percent::0 0.053777 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::1 0.492610 # Average percentage of cache occupancy
-system.cpu.l2cache.ReadReq_hits 158918 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits 392392 # number of Writeback hits
-system.cpu.l2cache.ReadExReq_hits 189297 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits 348215 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits 348215 # number of overall hits
-system.cpu.l2cache.ReadReq_misses 31541 # number of ReadReq misses
-system.cpu.l2cache.ReadExReq_misses 58451 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses 89992 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses 89992 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency 1640132000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency 3039452000 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency 4679584000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency 4679584000 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses 190459 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses 392392 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses 247748 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses 438207 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses 438207 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate 0.165605 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate 0.235929 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate 0.205364 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate 0.205364 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency 52000 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency 52000 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency 52000 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency 52000 # average overall miss latency
+system.cpu.l2cache.occ_blocks::writebacks 16141.835335 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.inst 24.672100 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.data 1737.507245 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_percent::writebacks 0.492610 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.inst 0.000753 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.data 0.053025 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::total 0.546387 # Average percentage of cache occupancy
+system.cpu.l2cache.ReadReq_hits::cpu.inst 27 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.data 158891 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 158918 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits::writebacks 392392 # number of Writeback hits
+system.cpu.l2cache.Writeback_hits::total 392392 # number of Writeback hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 189297 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 189297 # number of ReadExReq hits
+system.cpu.l2cache.demand_hits::cpu.inst 27 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 348188 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 348215 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.inst 27 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.data 348188 # number of overall hits
+system.cpu.l2cache.overall_hits::total 348215 # number of overall hits
+system.cpu.l2cache.ReadReq_misses::cpu.inst 616 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.data 30925 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 31541 # number of ReadReq misses
+system.cpu.l2cache.ReadExReq_misses::cpu.data 58451 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 58451 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 616 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 89376 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 89992 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 616 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 89376 # number of overall misses
+system.cpu.l2cache.overall_misses::total 89992 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 32032000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 1608100000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 1640132000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 3039452000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 3039452000 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 32032000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 4647552000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 4679584000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 32032000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 4647552000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 4679584000 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 643 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 189816 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 190459 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::writebacks 392392 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::total 392392 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 247748 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 247748 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 643 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 437564 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 438207 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 643 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 437564 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 438207 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.958009 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.162921 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.235929 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.958009 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.204258 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.958009 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.204258 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 52000 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 52000 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 52000 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 52000 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 52000 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 52000 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 52000 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -251,30 +327,44 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs no_value
system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.writebacks 57886 # number of writebacks
-system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
-system.cpu.l2cache.ReadReq_mshr_misses 31541 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses 58451 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses 89992 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses 89992 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency 1261640000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency 2338040000 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency 3599680000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency 3599680000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate 0.165605 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate 0.235929 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate 0.205364 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate 0.205364 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 40000 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 40000 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency 40000 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency 40000 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
-system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
-system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
+system.cpu.l2cache.writebacks::writebacks 57886 # number of writebacks
+system.cpu.l2cache.writebacks::total 57886 # number of writebacks
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 616 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 30925 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 31541 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 58451 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 58451 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 616 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 89376 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 89992 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 616 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 89376 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 89992 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 24640000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 1237000000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 1261640000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 2338040000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 2338040000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 24640000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 3575040000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 3599680000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 24640000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 3575040000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 3599680000 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.958009 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.162921 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.235929 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.958009 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.204258 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.958009 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.204258 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 40000 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 40000 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 40000 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 40000 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 40000 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 40000 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 40000 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
diff --git a/tests/long/se/00.gzip/ref/sparc/linux/o3-timing/config.ini b/tests/long/se/00.gzip/ref/sparc/linux/o3-timing/config.ini
index dcba73ec2..5612e55e7 100644
--- a/tests/long/se/00.gzip/ref/sparc/linux/o3-timing/config.ini
+++ b/tests/long/se/00.gzip/ref/sparc/linux/o3-timing/config.ini
@@ -1,6 +1,7 @@
[root]
type=Root
children=system
+full_system=false
time_sync_enable=false
time_sync_period=100000000000
time_sync_spin_threshold=100000000
@@ -8,10 +9,16 @@ time_sync_spin_threshold=100000000
[system]
type=System
children=cpu membus physmem
+boot_osflags=a
+init_param=0
+kernel=
+load_addr_mask=1099511627775
mem_mode=atomic
memories=system.physmem
num_work_ids=16
physmem=system.physmem
+readfile=
+symbolfile=
work_begin_ckpt_count=0
work_begin_cpu_id_exit=-1
work_begin_exit_count=0
@@ -23,7 +30,7 @@ system_port=system.membus.port[0]
[system.cpu]
type=DerivO3CPU
-children=dcache dtb fuPool icache itb l2cache toL2Bus tracer workload
+children=dcache dtb fuPool icache interrupts itb l2cache toL2Bus tracer workload
BTBEntries=4096
BTBTagSize=16
LFSTSize=1024
@@ -52,6 +59,7 @@ decodeWidth=8
defer_registration=false
dispatchWidth=8
do_checkpoint_insts=true
+do_quiesce=true
do_statistics_insts=true
dtb=system.cpu.dtb
fetchToDecodeDelay=1
@@ -69,6 +77,7 @@ iewToDecodeDelay=1
iewToFetchDelay=1
iewToRenameDelay=1
instShiftAmt=2
+interrupts=system.cpu.interrupts
issueToExecuteDelay=1
issueWidth=8
itb=system.cpu.itb
@@ -80,6 +89,7 @@ max_insts_all_threads=0
max_insts_any_thread=0
max_loads_all_threads=0
max_loads_any_thread=0
+needsTSO=false
numIQEntries=64
numPhysFloatRegs=256
numPhysIntRegs=256
@@ -88,6 +98,7 @@ numRobs=1
numThreads=1
phase=0
predType=tournament
+profile=0
progress_interval=0
renameToDecodeDelay=1
renameToFetchDelay=1
@@ -125,20 +136,13 @@ is_top_level=true
latency=1000
max_miss_count=0
mshrs=10
-num_cpus=1
-prefetch_data_accesses_only=false
-prefetch_degree=1
-prefetch_latency=10000
prefetch_on_access=false
-prefetch_past_page=false
-prefetch_policy=none
-prefetch_serial_squash=false
-prefetch_use_cpu_id=true
-prefetcher_size=100
+prefetcher=Null
prioritizeRequests=false
repl=Null
size=262144
subblock_size=0
+system=system
tgts_per_mshr=20
trace_addr=0
two_queue=false
@@ -424,20 +428,13 @@ is_top_level=true
latency=1000
max_miss_count=0
mshrs=10
-num_cpus=1
-prefetch_data_accesses_only=false
-prefetch_degree=1
-prefetch_latency=10000
prefetch_on_access=false
-prefetch_past_page=false
-prefetch_policy=none
-prefetch_serial_squash=false
-prefetch_use_cpu_id=true
-prefetcher_size=100
+prefetcher=Null
prioritizeRequests=false
repl=Null
size=131072
subblock_size=0
+system=system
tgts_per_mshr=20
trace_addr=0
two_queue=false
@@ -445,6 +442,9 @@ write_buffers=8
cpu_side=system.cpu.icache_port
mem_side=system.cpu.toL2Bus.port[0]
+[system.cpu.interrupts]
+type=SparcInterrupts
+
[system.cpu.itb]
type=SparcTLB
size=64
@@ -460,20 +460,13 @@ is_top_level=false
latency=1000
max_miss_count=0
mshrs=10
-num_cpus=1
-prefetch_data_accesses_only=false
-prefetch_degree=1
-prefetch_latency=10000
prefetch_on_access=false
-prefetch_past_page=false
-prefetch_policy=none
-prefetch_serial_squash=false
-prefetch_use_cpu_id=true
-prefetcher_size=100
+prefetcher=Null
prioritizeRequests=false
repl=Null
size=2097152
subblock_size=0
+system=system
tgts_per_mshr=5
trace_addr=0
two_queue=false
@@ -497,7 +490,7 @@ type=ExeTracer
[system.cpu.workload]
type=LiveProcess
cmd=gzip input.log 1
-cwd=build/SPARC_SE/tests/opt/long/00.gzip/sparc/linux/o3-timing
+cwd=build/SPARC/tests/fast/long/se/00.gzip/sparc/linux/o3-timing
egid=100
env=
errout=cerr
diff --git a/tests/long/se/00.gzip/ref/sparc/linux/o3-timing/simout b/tests/long/se/00.gzip/ref/sparc/linux/o3-timing/simout
index a835cbd79..337dcecf7 100755
--- a/tests/long/se/00.gzip/ref/sparc/linux/o3-timing/simout
+++ b/tests/long/se/00.gzip/ref/sparc/linux/o3-timing/simout
@@ -1,10 +1,10 @@
gem5 Simulator System. http://gem5.org
gem5 is copyrighted software; use the --copyright option for details.
-gem5 compiled Jan 23 2012 04:02:00
-gem5 started Jan 23 2012 06:17:40
+gem5 compiled Feb 11 2012 13:08:33
+gem5 started Feb 11 2012 13:56:12
gem5 executing on zizzer
-command line: build/SPARC_SE/gem5.opt -d build/SPARC_SE/tests/opt/long/00.gzip/sparc/linux/o3-timing -re tests/run.py build/SPARC_SE/tests/opt/long/00.gzip/sparc/linux/o3-timing
+command line: build/SPARC/gem5.fast -d build/SPARC/tests/fast/long/se/00.gzip/sparc/linux/o3-timing -re tests/run.py build/SPARC/tests/fast/long/se/00.gzip/sparc/linux/o3-timing
Global frequency set at 1000000000000 ticks per second
info: Entering event queue @ 0. Starting simulation...
spec_init
diff --git a/tests/long/se/00.gzip/ref/sparc/linux/o3-timing/stats.txt b/tests/long/se/00.gzip/ref/sparc/linux/o3-timing/stats.txt
index e4d9fca07..3c7a99cbd 100644
--- a/tests/long/se/00.gzip/ref/sparc/linux/o3-timing/stats.txt
+++ b/tests/long/se/00.gzip/ref/sparc/linux/o3-timing/stats.txt
@@ -4,11 +4,13 @@ sim_seconds 0.408816 # Nu
sim_ticks 408816360000 # Number of ticks simulated
final_tick 408816360000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 175830 # Simulator instruction rate (inst/s)
-host_tick_rate 51139829 # Simulator tick rate (ticks/s)
-host_mem_usage 215728 # Number of bytes of host memory used
-host_seconds 7994.10 # Real time elapsed on the host
-sim_insts 1405604152 # Number of instructions simulated
+host_inst_rate 218783 # Simulator instruction rate (inst/s)
+host_op_rate 219472 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 63832966 # Simulator tick rate (ticks/s)
+host_mem_usage 214000 # Number of bytes of host memory used
+host_seconds 6404.47 # Real time elapsed on the host
+sim_insts 1401188958 # Number of instructions simulated
+sim_ops 1405604152 # Number of ops (including micro ops) simulated
system.physmem.bytes_read 6021376 # Number of bytes read from this memory
system.physmem.bytes_inst_read 81792 # Number of instructions bytes read from this memory
system.physmem.bytes_written 3792448 # Number of bytes written to this memory
@@ -237,7 +239,8 @@ system.cpu.iew.wb_penalized 0 # nu
system.cpu.iew.wb_rate 1.812578 # insts written-back per cycle
system.cpu.iew.wb_fanout 0.959383 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.commit.commitCommittedInsts 1489523295 # The number of committed instructions
+system.cpu.commit.commitCommittedInsts 1485108101 # The number of committed instructions
+system.cpu.commit.commitCommittedOps 1489523295 # The number of committed instructions
system.cpu.commit.commitSquashedInsts 179255835 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 2243671 # The number of times commit has been forced to stall to communicate backwards
system.cpu.commit.branchMispredicts 5438120 # The number of times a branch was mispredicted
@@ -258,7 +261,8 @@ system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::total 791834306 # Number of insts commited each cycle
-system.cpu.commit.count 1489523295 # Number of instructions committed
+system.cpu.commit.committedInsts 1485108101 # Number of instructions committed
+system.cpu.commit.committedOps 1489523295 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
system.cpu.commit.refs 569360986 # Number of memory references committed
system.cpu.commit.loads 402512844 # Number of loads committed
@@ -273,12 +277,13 @@ system.cpu.rob.rob_reads 2392297077 # Th
system.cpu.rob.rob_writes 3363039880 # The number of ROB writes
system.cpu.timesIdled 11286 # Number of times that the entire CPU went into an idle state and unscheduled itself
system.cpu.idleCycles 357787 # Total number of cycles that the CPU has spent unscheduled due to idling
-system.cpu.committedInsts 1405604152 # Number of Instructions Simulated
-system.cpu.committedInsts_total 1405604152 # Number of Instructions Simulated
-system.cpu.cpi 0.581695 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 0.581695 # CPI: Total CPI of All Threads
-system.cpu.ipc 1.719114 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 1.719114 # IPC: Total IPC of All Threads
+system.cpu.committedInsts 1401188958 # Number of Instructions Simulated
+system.cpu.committedOps 1405604152 # Number of Ops (including micro ops) Simulated
+system.cpu.committedInsts_total 1401188958 # Number of Instructions Simulated
+system.cpu.cpi 0.583528 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 0.583528 # CPI: Total CPI of All Threads
+system.cpu.ipc 1.713714 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 1.713714 # IPC: Total IPC of All Threads
system.cpu.int_regfile_reads 2016058791 # number of integer regfile reads
system.cpu.int_regfile_writes 1303867666 # number of integer regfile writes
system.cpu.fp_regfile_reads 16986540 # number of floating regfile reads
@@ -291,26 +296,39 @@ system.cpu.icache.total_refs 170772098 # To
system.cpu.icache.sampled_refs 1298 # Sample count of references to valid blocks.
system.cpu.icache.avg_refs 131565.560863 # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::0 1031.400456 # Average occupied blocks per context
-system.cpu.icache.occ_percent::0 0.503614 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits 170772098 # number of ReadReq hits
-system.cpu.icache.demand_hits 170772098 # number of demand (read+write) hits
-system.cpu.icache.overall_hits 170772098 # number of overall hits
-system.cpu.icache.ReadReq_misses 1798 # number of ReadReq misses
-system.cpu.icache.demand_misses 1798 # number of demand (read+write) misses
-system.cpu.icache.overall_misses 1798 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency 62741500 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency 62741500 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency 62741500 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses 170773896 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses 170773896 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses 170773896 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate 0.000011 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate 0.000011 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate 0.000011 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency 34895.161290 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency 34895.161290 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency 34895.161290 # average overall miss latency
+system.cpu.icache.occ_blocks::cpu.inst 1031.400456 # Average occupied blocks per requestor
+system.cpu.icache.occ_percent::cpu.inst 0.503614 # Average percentage of cache occupancy
+system.cpu.icache.occ_percent::total 0.503614 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits::cpu.inst 170772098 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 170772098 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 170772098 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 170772098 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 170772098 # number of overall hits
+system.cpu.icache.overall_hits::total 170772098 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 1798 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 1798 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 1798 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 1798 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 1798 # number of overall misses
+system.cpu.icache.overall_misses::total 1798 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 62741500 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 62741500 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 62741500 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 62741500 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 62741500 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 62741500 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 170773896 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 170773896 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 170773896 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 170773896 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 170773896 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 170773896 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000011 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.000011 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.000011 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 34895.161290 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 34895.161290 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 34895.161290 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -319,27 +337,30 @@ system.cpu.icache.avg_blocked_cycles::no_mshrs no_value
system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.writebacks 0 # number of writebacks
-system.cpu.icache.ReadReq_mshr_hits 499 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits 499 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits 499 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses 1299 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses 1299 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses 1299 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.icache.ReadReq_mshr_miss_latency 45206000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency 45206000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency 45206000 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.cpu.icache.ReadReq_mshr_miss_rate 0.000008 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate 0.000008 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate 0.000008 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency 34800.615858 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency 34800.615858 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency 34800.615858 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
-system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
-system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 499 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 499 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 499 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 499 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 499 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 499 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1299 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 1299 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 1299 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 1299 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 1299 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 1299 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 45206000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 45206000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 45206000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 45206000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 45206000 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 45206000 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000008 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000008 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000008 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 34800.615858 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 34800.615858 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 34800.615858 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.dcache.replacements 475353 # number of replacements
system.cpu.dcache.tagsinuse 4095.165283 # Cycle average of tags in use
@@ -347,38 +368,59 @@ system.cpu.dcache.total_refs 385593109 # To
system.cpu.dcache.sampled_refs 479449 # Sample count of references to valid blocks.
system.cpu.dcache.avg_refs 804.242180 # Average number of references to valid blocks.
system.cpu.dcache.warmup_cycle 131001000 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::0 4095.165283 # Average occupied blocks per context
-system.cpu.dcache.occ_percent::0 0.999796 # Average percentage of cache occupancy
-system.cpu.dcache.ReadReq_hits 220654856 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits 164936934 # number of WriteReq hits
-system.cpu.dcache.SwapReq_hits 1319 # number of SwapReq hits
-system.cpu.dcache.demand_hits 385591790 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits 385591790 # number of overall hits
-system.cpu.dcache.ReadReq_misses 815916 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses 1909882 # number of WriteReq misses
-system.cpu.dcache.SwapReq_misses 7 # number of SwapReq misses
-system.cpu.dcache.demand_misses 2725798 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses 2725798 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency 11966603000 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency 29861651909 # number of WriteReq miss cycles
-system.cpu.dcache.SwapReq_miss_latency 268000 # number of SwapReq miss cycles
-system.cpu.dcache.demand_miss_latency 41828254909 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency 41828254909 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses 221470772 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses 166846816 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.SwapReq_accesses 1326 # number of SwapReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses 388317588 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses 388317588 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate 0.003684 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate 0.011447 # miss rate for WriteReq accesses
-system.cpu.dcache.SwapReq_miss_rate 0.005279 # miss rate for SwapReq accesses
-system.cpu.dcache.demand_miss_rate 0.007020 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate 0.007020 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency 14666.464440 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency 15635.338680 # average WriteReq miss latency
-system.cpu.dcache.SwapReq_avg_miss_latency 38285.714286 # average SwapReq miss latency
-system.cpu.dcache.demand_avg_miss_latency 15345.324528 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency 15345.324528 # average overall miss latency
+system.cpu.dcache.occ_blocks::cpu.data 4095.165283 # Average occupied blocks per requestor
+system.cpu.dcache.occ_percent::cpu.data 0.999796 # Average percentage of cache occupancy
+system.cpu.dcache.occ_percent::total 0.999796 # Average percentage of cache occupancy
+system.cpu.dcache.ReadReq_hits::cpu.data 220654856 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 220654856 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 164936934 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 164936934 # number of WriteReq hits
+system.cpu.dcache.SwapReq_hits::cpu.data 1319 # number of SwapReq hits
+system.cpu.dcache.SwapReq_hits::total 1319 # number of SwapReq hits
+system.cpu.dcache.demand_hits::cpu.data 385591790 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 385591790 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 385591790 # number of overall hits
+system.cpu.dcache.overall_hits::total 385591790 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 815916 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 815916 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 1909882 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 1909882 # number of WriteReq misses
+system.cpu.dcache.SwapReq_misses::cpu.data 7 # number of SwapReq misses
+system.cpu.dcache.SwapReq_misses::total 7 # number of SwapReq misses
+system.cpu.dcache.demand_misses::cpu.data 2725798 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 2725798 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 2725798 # number of overall misses
+system.cpu.dcache.overall_misses::total 2725798 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 11966603000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 11966603000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 29861651909 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 29861651909 # number of WriteReq miss cycles
+system.cpu.dcache.SwapReq_miss_latency::cpu.data 268000 # number of SwapReq miss cycles
+system.cpu.dcache.SwapReq_miss_latency::total 268000 # number of SwapReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 41828254909 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 41828254909 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 41828254909 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 41828254909 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 221470772 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 221470772 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::cpu.data 166846816 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::total 166846816 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.SwapReq_accesses::cpu.data 1326 # number of SwapReq accesses(hits+misses)
+system.cpu.dcache.SwapReq_accesses::total 1326 # number of SwapReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses::cpu.data 388317588 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 388317588 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 388317588 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 388317588 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.003684 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.011447 # miss rate for WriteReq accesses
+system.cpu.dcache.SwapReq_miss_rate::cpu.data 0.005279 # miss rate for SwapReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.007020 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.007020 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 14666.464440 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 15635.338680 # average WriteReq miss latency
+system.cpu.dcache.SwapReq_avg_miss_latency::cpu.data 38285.714286 # average SwapReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 15345.324528 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 15345.324528 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 28000 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 3000 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 13 # number of cycles access was blocked
@@ -387,36 +429,46 @@ system.cpu.dcache.avg_blocked_cycles::no_mshrs 2153.846154
system.cpu.dcache.avg_blocked_cycles::no_targets 3000 # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks 426654 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits 603731 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits 1642625 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits 2246356 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits 2246356 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses 212185 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses 267257 # number of WriteReq MSHR misses
-system.cpu.dcache.SwapReq_mshr_misses 7 # number of SwapReq MSHR misses
-system.cpu.dcache.demand_mshr_misses 479442 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses 479442 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.dcache.ReadReq_mshr_miss_latency 1589383500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency 3625603341 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.SwapReq_mshr_miss_latency 247000 # number of SwapReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency 5214986841 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency 5214986841 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate 0.000958 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate 0.001602 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.SwapReq_mshr_miss_rate 0.005279 # mshr miss rate for SwapReq accesses
-system.cpu.dcache.demand_mshr_miss_rate 0.001235 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate 0.001235 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency 7490.555412 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency 13565.980839 # average WriteReq mshr miss latency
-system.cpu.dcache.SwapReq_avg_mshr_miss_latency 35285.714286 # average SwapReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency 10877.200665 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency 10877.200665 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
-system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
-system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
+system.cpu.dcache.writebacks::writebacks 426654 # number of writebacks
+system.cpu.dcache.writebacks::total 426654 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 603731 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 603731 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1642625 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 1642625 # number of WriteReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 2246356 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 2246356 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 2246356 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 2246356 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 212185 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 212185 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 267257 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 267257 # number of WriteReq MSHR misses
+system.cpu.dcache.SwapReq_mshr_misses::cpu.data 7 # number of SwapReq MSHR misses
+system.cpu.dcache.SwapReq_mshr_misses::total 7 # number of SwapReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 479442 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 479442 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 479442 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 479442 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 1589383500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 1589383500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 3625603341 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 3625603341 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.SwapReq_mshr_miss_latency::cpu.data 247000 # number of SwapReq MSHR miss cycles
+system.cpu.dcache.SwapReq_mshr_miss_latency::total 247000 # number of SwapReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 5214986841 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 5214986841 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 5214986841 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 5214986841 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.000958 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.001602 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.SwapReq_mshr_miss_rate::cpu.data 0.005279 # mshr miss rate for SwapReq accesses
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.001235 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.001235 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 7490.555412 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 13565.980839 # average WriteReq mshr miss latency
+system.cpu.dcache.SwapReq_avg_mshr_miss_latency::cpu.data 35285.714286 # average SwapReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 10877.200665 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 10877.200665 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.replacements 75859 # number of replacements
system.cpu.l2cache.tagsinuse 17814.801426 # Cycle average of tags in use
@@ -424,36 +476,75 @@ system.cpu.l2cache.total_refs 464590 # To
system.cpu.l2cache.sampled_refs 91380 # Sample count of references to valid blocks.
system.cpu.l2cache.avg_refs 5.084154 # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::0 2079.678027 # Average occupied blocks per context
-system.cpu.l2cache.occ_blocks::1 15735.123399 # Average occupied blocks per context
-system.cpu.l2cache.occ_percent::0 0.063467 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::1 0.480198 # Average percentage of cache occupancy
-system.cpu.l2cache.ReadReq_hits 179822 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits 426654 # number of Writeback hits
-system.cpu.l2cache.ReadExReq_hits 206842 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits 386664 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits 386664 # number of overall hits
-system.cpu.l2cache.ReadReq_misses 33662 # number of ReadReq misses
-system.cpu.l2cache.ReadExReq_misses 60422 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses 94084 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses 94084 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency 1145731000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency 2079178500 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency 3224909500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency 3224909500 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses 213484 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses 426654 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses 267264 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses 480748 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses 480748 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate 0.157679 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate 0.226076 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate 0.195703 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate 0.195703 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency 34036.331769 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency 34410.951309 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency 34276.917435 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency 34276.917435 # average overall miss latency
+system.cpu.l2cache.occ_blocks::writebacks 15735.123399 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.inst 94.212469 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.data 1985.465558 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_percent::writebacks 0.480198 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.inst 0.002875 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.data 0.060592 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::total 0.543665 # Average percentage of cache occupancy
+system.cpu.l2cache.ReadReq_hits::cpu.inst 21 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.data 179801 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 179822 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits::writebacks 426654 # number of Writeback hits
+system.cpu.l2cache.Writeback_hits::total 426654 # number of Writeback hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 206842 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 206842 # number of ReadExReq hits
+system.cpu.l2cache.demand_hits::cpu.inst 21 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 386643 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 386664 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.inst 21 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.data 386643 # number of overall hits
+system.cpu.l2cache.overall_hits::total 386664 # number of overall hits
+system.cpu.l2cache.ReadReq_misses::cpu.inst 1278 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.data 32384 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 33662 # number of ReadReq misses
+system.cpu.l2cache.ReadExReq_misses::cpu.data 60422 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 60422 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 1278 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 92806 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 94084 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 1278 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 92806 # number of overall misses
+system.cpu.l2cache.overall_misses::total 94084 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 43747500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 1101983500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 1145731000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 2079178500 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 2079178500 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 43747500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 3181162000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 3224909500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 43747500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 3181162000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 3224909500 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 1299 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 212185 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 213484 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::writebacks 426654 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::total 426654 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 267264 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 267264 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 1299 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 479449 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 480748 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 1299 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 479449 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 480748 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.983834 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.152622 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.226076 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.983834 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.193568 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.983834 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.193568 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 34231.220657 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 34028.640687 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 34410.951309 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 34231.220657 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 34277.546710 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 34231.220657 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 34277.546710 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -462,30 +553,44 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs no_value
system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.writebacks 59257 # number of writebacks
-system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
-system.cpu.l2cache.ReadReq_mshr_misses 33662 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses 60422 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses 94084 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses 94084 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency 1043686000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency 1892150500 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency 2935836500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency 2935836500 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate 0.157679 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate 0.226076 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate 0.195703 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate 0.195703 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31004.871962 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31315.588693 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency 31204.418392 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency 31204.418392 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
-system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
-system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
+system.cpu.l2cache.writebacks::writebacks 59257 # number of writebacks
+system.cpu.l2cache.writebacks::total 59257 # number of writebacks
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 1278 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 32384 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 33662 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 60422 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 60422 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 1278 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 92806 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 94084 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 1278 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 92806 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 94084 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 39610000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 1004076000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 1043686000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 1892150500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 1892150500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 39610000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 2896226500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 2935836500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 39610000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 2896226500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 2935836500 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.983834 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.152622 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.226076 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.983834 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.193568 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.983834 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.193568 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 30993.740219 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 31005.311265 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 31315.588693 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 30993.740219 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 31207.319570 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 30993.740219 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 31207.319570 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
diff --git a/tests/long/se/00.gzip/ref/sparc/linux/simple-atomic/config.ini b/tests/long/se/00.gzip/ref/sparc/linux/simple-atomic/config.ini
index b52495d06..12208533c 100644
--- a/tests/long/se/00.gzip/ref/sparc/linux/simple-atomic/config.ini
+++ b/tests/long/se/00.gzip/ref/sparc/linux/simple-atomic/config.ini
@@ -1,6 +1,7 @@
[root]
type=Root
children=system
+full_system=false
time_sync_enable=false
time_sync_period=100000000000
time_sync_spin_threshold=100000000
@@ -8,10 +9,16 @@ time_sync_spin_threshold=100000000
[system]
type=System
children=cpu membus physmem
+boot_osflags=a
+init_param=0
+kernel=
+load_addr_mask=1099511627775
mem_mode=atomic
memories=system.physmem
num_work_ids=16
physmem=system.physmem
+readfile=
+symbolfile=
work_begin_ckpt_count=0
work_begin_cpu_id_exit=-1
work_begin_exit_count=0
@@ -23,16 +30,18 @@ system_port=system.membus.port[0]
[system.cpu]
type=AtomicSimpleCPU
-children=dtb itb tracer workload
+children=dtb interrupts itb tracer workload
checker=Null
clock=500
cpu_id=0
defer_registration=false
do_checkpoint_insts=true
+do_quiesce=true
do_statistics_insts=true
dtb=system.cpu.dtb
function_trace=false
function_trace_start=0
+interrupts=system.cpu.interrupts
itb=system.cpu.itb
max_insts_all_threads=0
max_insts_any_thread=0
@@ -40,6 +49,7 @@ max_loads_all_threads=0
max_loads_any_thread=0
numThreads=1
phase=0
+profile=0
progress_interval=0
simulate_data_stalls=false
simulate_inst_stalls=false
@@ -54,6 +64,9 @@ icache_port=system.membus.port[2]
type=SparcTLB
size=64
+[system.cpu.interrupts]
+type=SparcInterrupts
+
[system.cpu.itb]
type=SparcTLB
size=64
@@ -64,7 +77,7 @@ type=ExeTracer
[system.cpu.workload]
type=LiveProcess
cmd=gzip input.log 1
-cwd=build/SPARC_SE/tests/opt/long/00.gzip/sparc/linux/simple-atomic
+cwd=build/SPARC/tests/fast/long/se/00.gzip/sparc/linux/simple-atomic
egid=100
env=
errout=cerr
diff --git a/tests/long/se/00.gzip/ref/sparc/linux/simple-atomic/simout b/tests/long/se/00.gzip/ref/sparc/linux/simple-atomic/simout
index d2df5cc09..dd6f18f54 100755
--- a/tests/long/se/00.gzip/ref/sparc/linux/simple-atomic/simout
+++ b/tests/long/se/00.gzip/ref/sparc/linux/simple-atomic/simout
@@ -1,10 +1,10 @@
gem5 Simulator System. http://gem5.org
gem5 is copyrighted software; use the --copyright option for details.
-gem5 compiled Jan 23 2012 04:02:00
-gem5 started Jan 23 2012 06:18:03
+gem5 compiled Feb 11 2012 13:08:33
+gem5 started Feb 11 2012 13:56:17
gem5 executing on zizzer
-command line: build/SPARC_SE/gem5.opt -d build/SPARC_SE/tests/opt/long/00.gzip/sparc/linux/simple-atomic -re tests/run.py build/SPARC_SE/tests/opt/long/00.gzip/sparc/linux/simple-atomic
+command line: build/SPARC/gem5.fast -d build/SPARC/tests/fast/long/se/00.gzip/sparc/linux/simple-atomic -re tests/run.py build/SPARC/tests/fast/long/se/00.gzip/sparc/linux/simple-atomic
Global frequency set at 1000000000000 ticks per second
info: Entering event queue @ 0. Starting simulation...
spec_init
diff --git a/tests/long/se/00.gzip/ref/sparc/linux/simple-atomic/stats.txt b/tests/long/se/00.gzip/ref/sparc/linux/simple-atomic/stats.txt
index afe2bae4f..317e75938 100644
--- a/tests/long/se/00.gzip/ref/sparc/linux/simple-atomic/stats.txt
+++ b/tests/long/se/00.gzip/ref/sparc/linux/simple-atomic/stats.txt
@@ -4,11 +4,13 @@ sim_seconds 0.744764 # Nu
sim_ticks 744764119000 # Number of ticks simulated
final_tick 744764119000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 3773289 # Simulator instruction rate (inst/s)
-host_tick_rate 1886650577 # Simulator tick rate (ticks/s)
-host_mem_usage 205844 # Number of bytes of host memory used
-host_seconds 394.75 # Real time elapsed on the host
-sim_insts 1489523295 # Number of instructions simulated
+host_inst_rate 4631105 # Simulator instruction rate (inst/s)
+host_op_rate 4644873 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 2322443893 # Simulator tick rate (ticks/s)
+host_mem_usage 203508 # Number of bytes of host memory used
+host_seconds 320.68 # Real time elapsed on the host
+sim_insts 1485108101 # Number of instructions simulated
+sim_ops 1489523295 # Number of ops (including micro ops) simulated
system.physmem.bytes_read 7326269637 # Number of bytes read from this memory
system.physmem.bytes_inst_read 5940452044 # Number of instructions bytes read from this memory
system.physmem.bytes_written 614672063 # Number of bytes written to this memory
@@ -23,7 +25,8 @@ system.cpu.workload.num_syscalls 49 # Nu
system.cpu.numCycles 1489528239 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.num_insts 1489523295 # Number of instructions executed
+system.cpu.committedInsts 1485108101 # Number of instructions committed
+system.cpu.committedOps 1489523295 # Number of ops (including micro ops) committed
system.cpu.num_int_alu_accesses 1319481298 # Number of integer alu accesses
system.cpu.num_fp_alu_accesses 8454127 # Number of float alu accesses
system.cpu.num_func_calls 1207835 # number of times a function call or return occured
diff --git a/tests/long/se/00.gzip/ref/sparc/linux/simple-timing/config.ini b/tests/long/se/00.gzip/ref/sparc/linux/simple-timing/config.ini
index ea98a23a1..8f915a65c 100644
--- a/tests/long/se/00.gzip/ref/sparc/linux/simple-timing/config.ini
+++ b/tests/long/se/00.gzip/ref/sparc/linux/simple-timing/config.ini
@@ -1,6 +1,7 @@
[root]
type=Root
children=system
+full_system=false
time_sync_enable=false
time_sync_period=100000000000
time_sync_spin_threshold=100000000
@@ -8,10 +9,16 @@ time_sync_spin_threshold=100000000
[system]
type=System
children=cpu membus physmem
+boot_osflags=a
+init_param=0
+kernel=
+load_addr_mask=1099511627775
mem_mode=atomic
memories=system.physmem
num_work_ids=16
physmem=system.physmem
+readfile=
+symbolfile=
work_begin_ckpt_count=0
work_begin_cpu_id_exit=-1
work_begin_exit_count=0
@@ -23,16 +30,18 @@ system_port=system.membus.port[0]
[system.cpu]
type=TimingSimpleCPU
-children=dcache dtb icache itb l2cache toL2Bus tracer workload
+children=dcache dtb icache interrupts itb l2cache toL2Bus tracer workload
checker=Null
clock=500
cpu_id=0
defer_registration=false
do_checkpoint_insts=true
+do_quiesce=true
do_statistics_insts=true
dtb=system.cpu.dtb
function_trace=false
function_trace_start=0
+interrupts=system.cpu.interrupts
itb=system.cpu.itb
max_insts_all_threads=0
max_insts_any_thread=0
@@ -40,6 +49,7 @@ max_loads_all_threads=0
max_loads_any_thread=0
numThreads=1
phase=0
+profile=0
progress_interval=0
system=system
tracer=system.cpu.tracer
@@ -58,20 +68,13 @@ is_top_level=true
latency=1000
max_miss_count=0
mshrs=10
-num_cpus=1
-prefetch_data_accesses_only=false
-prefetch_degree=1
-prefetch_latency=10000
prefetch_on_access=false
-prefetch_past_page=false
-prefetch_policy=none
-prefetch_serial_squash=false
-prefetch_use_cpu_id=true
-prefetcher_size=100
+prefetcher=Null
prioritizeRequests=false
repl=Null
size=262144
subblock_size=0
+system=system
tgts_per_mshr=5
trace_addr=0
two_queue=false
@@ -94,20 +97,13 @@ is_top_level=true
latency=1000
max_miss_count=0
mshrs=10
-num_cpus=1
-prefetch_data_accesses_only=false
-prefetch_degree=1
-prefetch_latency=10000
prefetch_on_access=false
-prefetch_past_page=false
-prefetch_policy=none
-prefetch_serial_squash=false
-prefetch_use_cpu_id=true
-prefetcher_size=100
+prefetcher=Null
prioritizeRequests=false
repl=Null
size=131072
subblock_size=0
+system=system
tgts_per_mshr=5
trace_addr=0
two_queue=false
@@ -115,6 +111,9 @@ write_buffers=8
cpu_side=system.cpu.icache_port
mem_side=system.cpu.toL2Bus.port[0]
+[system.cpu.interrupts]
+type=SparcInterrupts
+
[system.cpu.itb]
type=SparcTLB
size=64
@@ -130,20 +129,13 @@ is_top_level=false
latency=10000
max_miss_count=0
mshrs=10
-num_cpus=1
-prefetch_data_accesses_only=false
-prefetch_degree=1
-prefetch_latency=100000
prefetch_on_access=false
-prefetch_past_page=false
-prefetch_policy=none
-prefetch_serial_squash=false
-prefetch_use_cpu_id=true
-prefetcher_size=100
+prefetcher=Null
prioritizeRequests=false
repl=Null
size=2097152
subblock_size=0
+system=system
tgts_per_mshr=5
trace_addr=0
two_queue=false
@@ -167,7 +159,7 @@ type=ExeTracer
[system.cpu.workload]
type=LiveProcess
cmd=gzip input.log 1
-cwd=build/SPARC_SE/tests/opt/long/00.gzip/sparc/linux/simple-timing
+cwd=build/SPARC/tests/fast/long/se/00.gzip/sparc/linux/simple-timing
egid=100
env=
errout=cerr
diff --git a/tests/long/se/00.gzip/ref/sparc/linux/simple-timing/simout b/tests/long/se/00.gzip/ref/sparc/linux/simple-timing/simout
index b26fb3f41..31dd55bac 100755
--- a/tests/long/se/00.gzip/ref/sparc/linux/simple-timing/simout
+++ b/tests/long/se/00.gzip/ref/sparc/linux/simple-timing/simout
@@ -1,10 +1,10 @@
gem5 Simulator System. http://gem5.org
gem5 is copyrighted software; use the --copyright option for details.
-gem5 compiled Jan 23 2012 04:02:00
-gem5 started Jan 23 2012 06:19:05
+gem5 compiled Feb 11 2012 13:08:33
+gem5 started Feb 11 2012 13:56:19
gem5 executing on zizzer
-command line: build/SPARC_SE/gem5.opt -d build/SPARC_SE/tests/opt/long/00.gzip/sparc/linux/simple-timing -re tests/run.py build/SPARC_SE/tests/opt/long/00.gzip/sparc/linux/simple-timing
+command line: build/SPARC/gem5.fast -d build/SPARC/tests/fast/long/se/00.gzip/sparc/linux/simple-timing -re tests/run.py build/SPARC/tests/fast/long/se/00.gzip/sparc/linux/simple-timing
Global frequency set at 1000000000000 ticks per second
info: Entering event queue @ 0. Starting simulation...
spec_init
diff --git a/tests/long/se/00.gzip/ref/sparc/linux/simple-timing/stats.txt b/tests/long/se/00.gzip/ref/sparc/linux/simple-timing/stats.txt
index 059312926..91253ef89 100644
--- a/tests/long/se/00.gzip/ref/sparc/linux/simple-timing/stats.txt
+++ b/tests/long/se/00.gzip/ref/sparc/linux/simple-timing/stats.txt
@@ -4,11 +4,13 @@ sim_seconds 2.064259 # Nu
sim_ticks 2064258667000 # Number of ticks simulated
final_tick 2064258667000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 1766930 # Simulator instruction rate (inst/s)
-host_tick_rate 2448703239 # Simulator tick rate (ticks/s)
-host_mem_usage 214556 # Number of bytes of host memory used
-host_seconds 843.00 # Real time elapsed on the host
-sim_insts 1489523295 # Number of instructions simulated
+host_inst_rate 2132645 # Simulator instruction rate (inst/s)
+host_op_rate 2138986 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 2964317062 # Simulator tick rate (ticks/s)
+host_mem_usage 212372 # Number of bytes of host memory used
+host_seconds 696.37 # Real time elapsed on the host
+sim_insts 1485108101 # Number of instructions simulated
+sim_ops 1489523295 # Number of ops (including micro ops) simulated
system.physmem.bytes_read 5909952 # Number of bytes read from this memory
system.physmem.bytes_inst_read 70592 # Number of instructions bytes read from this memory
system.physmem.bytes_written 3778240 # Number of bytes written to this memory
@@ -23,7 +25,8 @@ system.cpu.workload.num_syscalls 49 # Nu
system.cpu.numCycles 4128517334 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.num_insts 1489523295 # Number of instructions executed
+system.cpu.committedInsts 1485108101 # Number of instructions committed
+system.cpu.committedOps 1489523295 # Number of ops (including micro ops) committed
system.cpu.num_int_alu_accesses 1319481298 # Number of integer alu accesses
system.cpu.num_fp_alu_accesses 8454127 # Number of float alu accesses
system.cpu.num_func_calls 1207835 # number of times a function call or return occured
@@ -47,26 +50,39 @@ system.cpu.icache.total_refs 1485111905 # To
system.cpu.icache.sampled_refs 1107 # Sample count of references to valid blocks.
system.cpu.icache.avg_refs 1341564.503162 # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::0 906.450625 # Average occupied blocks per context
-system.cpu.icache.occ_percent::0 0.442603 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits 1485111905 # number of ReadReq hits
-system.cpu.icache.demand_hits 1485111905 # number of demand (read+write) hits
-system.cpu.icache.overall_hits 1485111905 # number of overall hits
-system.cpu.icache.ReadReq_misses 1107 # number of ReadReq misses
-system.cpu.icache.demand_misses 1107 # number of demand (read+write) misses
-system.cpu.icache.overall_misses 1107 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency 61824000 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency 61824000 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency 61824000 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses 1485113012 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses 1485113012 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses 1485113012 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate 0.000001 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate 0.000001 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate 0.000001 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency 55848.238482 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency 55848.238482 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency 55848.238482 # average overall miss latency
+system.cpu.icache.occ_blocks::cpu.inst 906.450625 # Average occupied blocks per requestor
+system.cpu.icache.occ_percent::cpu.inst 0.442603 # Average percentage of cache occupancy
+system.cpu.icache.occ_percent::total 0.442603 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits::cpu.inst 1485111905 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 1485111905 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 1485111905 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 1485111905 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 1485111905 # number of overall hits
+system.cpu.icache.overall_hits::total 1485111905 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 1107 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 1107 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 1107 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 1107 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 1107 # number of overall misses
+system.cpu.icache.overall_misses::total 1107 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 61824000 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 61824000 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 61824000 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 61824000 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 61824000 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 61824000 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 1485113012 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 1485113012 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 1485113012 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 1485113012 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 1485113012 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 1485113012 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000001 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.000001 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.000001 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 55848.238482 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 55848.238482 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 55848.238482 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -75,26 +91,24 @@ system.cpu.icache.avg_blocked_cycles::no_mshrs no_value
system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.writebacks 0 # number of writebacks
-system.cpu.icache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits 0 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses 1107 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses 1107 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses 1107 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.icache.ReadReq_mshr_miss_latency 58503000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency 58503000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency 58503000 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.cpu.icache.ReadReq_mshr_miss_rate 0.000001 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate 0.000001 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate 0.000001 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency 52848.238482 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency 52848.238482 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency 52848.238482 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
-system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
-system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1107 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 1107 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 1107 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 1107 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 1107 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 1107 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 58503000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 58503000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 58503000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 58503000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 58503000 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 58503000 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000001 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000001 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000001 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 52848.238482 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 52848.238482 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 52848.238482 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.dcache.replacements 449125 # number of replacements
system.cpu.dcache.tagsinuse 4095.226955 # Cycle average of tags in use
@@ -102,38 +116,59 @@ system.cpu.dcache.total_refs 568907765 # To
system.cpu.dcache.sampled_refs 453221 # Sample count of references to valid blocks.
system.cpu.dcache.avg_refs 1255.254644 # Average number of references to valid blocks.
system.cpu.dcache.warmup_cycle 566994000 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::0 4095.226955 # Average occupied blocks per context
-system.cpu.dcache.occ_percent::0 0.999811 # Average percentage of cache occupancy
-system.cpu.dcache.ReadReq_hits 402319358 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits 166587088 # number of WriteReq hits
-system.cpu.dcache.SwapReq_hits 1319 # number of SwapReq hits
-system.cpu.dcache.demand_hits 568906446 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits 568906446 # number of overall hits
-system.cpu.dcache.ReadReq_misses 193486 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses 259728 # number of WriteReq misses
-system.cpu.dcache.SwapReq_misses 7 # number of SwapReq misses
-system.cpu.dcache.demand_misses 453214 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses 453214 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency 4019834000 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency 6156948000 # number of WriteReq miss cycles
-system.cpu.dcache.SwapReq_miss_latency 392000 # number of SwapReq miss cycles
-system.cpu.dcache.demand_miss_latency 10176782000 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency 10176782000 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses 402512844 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses 166846816 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.SwapReq_accesses 1326 # number of SwapReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses 569359660 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses 569359660 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate 0.000481 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate 0.001557 # miss rate for WriteReq accesses
-system.cpu.dcache.SwapReq_miss_rate 0.005279 # miss rate for SwapReq accesses
-system.cpu.dcache.demand_miss_rate 0.000796 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate 0.000796 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency 20775.839079 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency 23705.368693 # average WriteReq miss latency
-system.cpu.dcache.SwapReq_avg_miss_latency 56000 # average SwapReq miss latency
-system.cpu.dcache.demand_avg_miss_latency 22454.694692 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency 22454.694692 # average overall miss latency
+system.cpu.dcache.occ_blocks::cpu.data 4095.226955 # Average occupied blocks per requestor
+system.cpu.dcache.occ_percent::cpu.data 0.999811 # Average percentage of cache occupancy
+system.cpu.dcache.occ_percent::total 0.999811 # Average percentage of cache occupancy
+system.cpu.dcache.ReadReq_hits::cpu.data 402319358 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 402319358 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 166587088 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 166587088 # number of WriteReq hits
+system.cpu.dcache.SwapReq_hits::cpu.data 1319 # number of SwapReq hits
+system.cpu.dcache.SwapReq_hits::total 1319 # number of SwapReq hits
+system.cpu.dcache.demand_hits::cpu.data 568906446 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 568906446 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 568906446 # number of overall hits
+system.cpu.dcache.overall_hits::total 568906446 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 193486 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 193486 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 259728 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 259728 # number of WriteReq misses
+system.cpu.dcache.SwapReq_misses::cpu.data 7 # number of SwapReq misses
+system.cpu.dcache.SwapReq_misses::total 7 # number of SwapReq misses
+system.cpu.dcache.demand_misses::cpu.data 453214 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 453214 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 453214 # number of overall misses
+system.cpu.dcache.overall_misses::total 453214 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 4019834000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 4019834000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 6156948000 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 6156948000 # number of WriteReq miss cycles
+system.cpu.dcache.SwapReq_miss_latency::cpu.data 392000 # number of SwapReq miss cycles
+system.cpu.dcache.SwapReq_miss_latency::total 392000 # number of SwapReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 10176782000 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 10176782000 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 10176782000 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 10176782000 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 402512844 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 402512844 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::cpu.data 166846816 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::total 166846816 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.SwapReq_accesses::cpu.data 1326 # number of SwapReq accesses(hits+misses)
+system.cpu.dcache.SwapReq_accesses::total 1326 # number of SwapReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses::cpu.data 569359660 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 569359660 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 569359660 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 569359660 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.000481 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.001557 # miss rate for WriteReq accesses
+system.cpu.dcache.SwapReq_miss_rate::cpu.data 0.005279 # miss rate for SwapReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.000796 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.000796 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 20775.839079 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 23705.368693 # average WriteReq miss latency
+system.cpu.dcache.SwapReq_avg_miss_latency::cpu.data 56000 # average SwapReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 22454.694692 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 22454.694692 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -142,34 +177,38 @@ system.cpu.dcache.avg_blocked_cycles::no_mshrs no_value
system.cpu.dcache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks 407009 # number of writebacks
-system.cpu.dcache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits 0 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses 193486 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses 259728 # number of WriteReq MSHR misses
-system.cpu.dcache.SwapReq_mshr_misses 7 # number of SwapReq MSHR misses
-system.cpu.dcache.demand_mshr_misses 453214 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses 453214 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.dcache.ReadReq_mshr_miss_latency 3439376000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency 5377764000 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.SwapReq_mshr_miss_latency 371000 # number of SwapReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency 8817140000 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency 8817140000 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate 0.000481 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate 0.001557 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.SwapReq_mshr_miss_rate 0.005279 # mshr miss rate for SwapReq accesses
-system.cpu.dcache.demand_mshr_miss_rate 0.000796 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate 0.000796 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency 17775.839079 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency 20705.368693 # average WriteReq mshr miss latency
-system.cpu.dcache.SwapReq_avg_mshr_miss_latency 53000 # average SwapReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency 19454.694692 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency 19454.694692 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
-system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
-system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
+system.cpu.dcache.writebacks::writebacks 407009 # number of writebacks
+system.cpu.dcache.writebacks::total 407009 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 193486 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 193486 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 259728 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 259728 # number of WriteReq MSHR misses
+system.cpu.dcache.SwapReq_mshr_misses::cpu.data 7 # number of SwapReq MSHR misses
+system.cpu.dcache.SwapReq_mshr_misses::total 7 # number of SwapReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 453214 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 453214 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 453214 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 453214 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 3439376000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 3439376000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 5377764000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 5377764000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.SwapReq_mshr_miss_latency::cpu.data 371000 # number of SwapReq MSHR miss cycles
+system.cpu.dcache.SwapReq_mshr_miss_latency::total 371000 # number of SwapReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 8817140000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 8817140000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 8817140000 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 8817140000 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.000481 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.001557 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.SwapReq_mshr_miss_rate::cpu.data 0.005279 # mshr miss rate for SwapReq accesses
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.000796 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.000796 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 17775.839079 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 20705.368693 # average WriteReq mshr miss latency
+system.cpu.dcache.SwapReq_avg_mshr_miss_latency::cpu.data 53000 # average SwapReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 19454.694692 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 19454.694692 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.replacements 74112 # number of replacements
system.cpu.l2cache.tagsinuse 17723.305524 # Cycle average of tags in use
@@ -177,36 +216,75 @@ system.cpu.l2cache.total_refs 427085 # To
system.cpu.l2cache.sampled_refs 89611 # Sample count of references to valid blocks.
system.cpu.l2cache.avg_refs 4.765989 # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::0 1873.919591 # Average occupied blocks per context
-system.cpu.l2cache.occ_blocks::1 15849.385934 # Average occupied blocks per context
-system.cpu.l2cache.occ_percent::0 0.057187 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::1 0.483685 # Average percentage of cache occupancy
-system.cpu.l2cache.ReadReq_hits 162275 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits 407009 # number of Writeback hits
-system.cpu.l2cache.ReadExReq_hits 199710 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits 361985 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits 361985 # number of overall hits
-system.cpu.l2cache.ReadReq_misses 32318 # number of ReadReq misses
-system.cpu.l2cache.ReadExReq_misses 60025 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses 92343 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses 92343 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency 1680536000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency 3121300000 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency 4801836000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency 4801836000 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses 194593 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses 407009 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses 259735 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses 454328 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses 454328 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate 0.166080 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate 0.231101 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate 0.203252 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate 0.203252 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency 52000 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency 52000 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency 52000 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency 52000 # average overall miss latency
+system.cpu.l2cache.occ_blocks::writebacks 15849.385934 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.inst 72.801131 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.data 1801.118460 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_percent::writebacks 0.483685 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.inst 0.002222 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.data 0.054966 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::total 0.540872 # Average percentage of cache occupancy
+system.cpu.l2cache.ReadReq_hits::cpu.inst 4 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.data 162271 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 162275 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits::writebacks 407009 # number of Writeback hits
+system.cpu.l2cache.Writeback_hits::total 407009 # number of Writeback hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 199710 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 199710 # number of ReadExReq hits
+system.cpu.l2cache.demand_hits::cpu.inst 4 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 361981 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 361985 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.inst 4 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.data 361981 # number of overall hits
+system.cpu.l2cache.overall_hits::total 361985 # number of overall hits
+system.cpu.l2cache.ReadReq_misses::cpu.inst 1103 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.data 31215 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 32318 # number of ReadReq misses
+system.cpu.l2cache.ReadExReq_misses::cpu.data 60025 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 60025 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 1103 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 91240 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 92343 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 1103 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 91240 # number of overall misses
+system.cpu.l2cache.overall_misses::total 92343 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 57356000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 1623180000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 1680536000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 3121300000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 3121300000 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 57356000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 4744480000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 4801836000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 57356000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 4744480000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 4801836000 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 1107 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 193486 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 194593 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::writebacks 407009 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::total 407009 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 259735 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 259735 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 1107 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 453221 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 454328 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 1107 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 453221 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 454328 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.996387 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.161330 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.231101 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.996387 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.201315 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.996387 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.201315 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 52000 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 52000 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 52000 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 52000 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 52000 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 52000 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 52000 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -215,30 +293,44 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs no_value
system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.writebacks 59035 # number of writebacks
-system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
-system.cpu.l2cache.ReadReq_mshr_misses 32318 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses 60025 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses 92343 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses 92343 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency 1292720000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency 2401000000 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency 3693720000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency 3693720000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate 0.166080 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate 0.231101 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate 0.203252 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate 0.203252 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 40000 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 40000 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency 40000 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency 40000 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
-system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
-system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
+system.cpu.l2cache.writebacks::writebacks 59035 # number of writebacks
+system.cpu.l2cache.writebacks::total 59035 # number of writebacks
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 1103 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 31215 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 32318 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 60025 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 60025 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 1103 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 91240 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 92343 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 1103 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 91240 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 92343 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 44120000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 1248600000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 1292720000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 2401000000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 2401000000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 44120000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 3649600000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 3693720000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 44120000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 3649600000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 3693720000 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.996387 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.161330 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.231101 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.996387 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.201315 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.996387 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.201315 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 40000 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 40000 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 40000 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 40000 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 40000 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 40000 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 40000 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
diff --git a/tests/long/se/00.gzip/ref/x86/linux/o3-timing/config.ini b/tests/long/se/00.gzip/ref/x86/linux/o3-timing/config.ini
index 3b035cefe..5b4602be4 100644
--- a/tests/long/se/00.gzip/ref/x86/linux/o3-timing/config.ini
+++ b/tests/long/se/00.gzip/ref/x86/linux/o3-timing/config.ini
@@ -136,20 +136,13 @@ is_top_level=true
latency=1000
max_miss_count=0
mshrs=10
-num_cpus=1
-prefetch_data_accesses_only=false
-prefetch_degree=1
-prefetch_latency=10000
prefetch_on_access=false
-prefetch_past_page=false
-prefetch_policy=none
-prefetch_serial_squash=false
-prefetch_use_cpu_id=true
-prefetcher_size=100
+prefetcher=Null
prioritizeRequests=false
repl=Null
size=262144
subblock_size=0
+system=system
tgts_per_mshr=20
trace_addr=0
two_queue=false
@@ -442,20 +435,13 @@ is_top_level=true
latency=1000
max_miss_count=0
mshrs=10
-num_cpus=1
-prefetch_data_accesses_only=false
-prefetch_degree=1
-prefetch_latency=10000
prefetch_on_access=false
-prefetch_past_page=false
-prefetch_policy=none
-prefetch_serial_squash=false
-prefetch_use_cpu_id=true
-prefetcher_size=100
+prefetcher=Null
prioritizeRequests=false
repl=Null
size=131072
subblock_size=0
+system=system
tgts_per_mshr=20
trace_addr=0
two_queue=false
@@ -494,20 +480,13 @@ is_top_level=false
latency=1000
max_miss_count=0
mshrs=10
-num_cpus=1
-prefetch_data_accesses_only=false
-prefetch_degree=1
-prefetch_latency=10000
prefetch_on_access=false
-prefetch_past_page=false
-prefetch_policy=none
-prefetch_serial_squash=false
-prefetch_use_cpu_id=true
-prefetcher_size=100
+prefetcher=Null
prioritizeRequests=false
repl=Null
size=2097152
subblock_size=0
+system=system
tgts_per_mshr=5
trace_addr=0
two_queue=false
@@ -531,12 +510,12 @@ type=ExeTracer
[system.cpu.workload]
type=LiveProcess
cmd=gzip input.log 1
-cwd=build/X86/tests/opt/long/se/00.gzip/x86/linux/o3-timing
+cwd=build/X86/tests/fast/long/se/00.gzip/x86/linux/o3-timing
egid=100
env=
errout=cerr
euid=100
-executable=/scratch/nilay/GEM5/dist/m5/cpu2000/binaries/x86/linux/gzip
+executable=/dist/m5/cpu2000/binaries/x86/linux/gzip
gid=100
input=cin
max_stack_size=67108864
diff --git a/tests/long/se/00.gzip/ref/x86/linux/o3-timing/simout b/tests/long/se/00.gzip/ref/x86/linux/o3-timing/simout
index 774f2864e..dd2c66002 100755
--- a/tests/long/se/00.gzip/ref/x86/linux/o3-timing/simout
+++ b/tests/long/se/00.gzip/ref/x86/linux/o3-timing/simout
@@ -1,12 +1,10 @@
-Redirecting stdout to build/X86/tests/opt/long/se/00.gzip/x86/linux/o3-timing/simout
-Redirecting stderr to build/X86/tests/opt/long/se/00.gzip/x86/linux/o3-timing/simerr
gem5 Simulator System. http://gem5.org
gem5 is copyrighted software; use the --copyright option for details.
-gem5 compiled Feb 9 2012 12:45:55
-gem5 started Feb 9 2012 12:46:40
-gem5 executing on ribera.cs.wisc.edu
-command line: build/X86/gem5.opt -d build/X86/tests/opt/long/se/00.gzip/x86/linux/o3-timing -re tests/run.py build/X86/tests/opt/long/se/00.gzip/x86/linux/o3-timing
+gem5 compiled Feb 11 2012 13:08:53
+gem5 started Feb 11 2012 14:08:06
+gem5 executing on zizzer
+command line: build/X86/gem5.fast -d build/X86/tests/fast/long/se/00.gzip/x86/linux/o3-timing -re tests/run.py build/X86/tests/fast/long/se/00.gzip/x86/linux/o3-timing
Global frequency set at 1000000000000 ticks per second
info: Entering event queue @ 0. Starting simulation...
spec_init
diff --git a/tests/long/se/00.gzip/ref/x86/linux/o3-timing/stats.txt b/tests/long/se/00.gzip/ref/x86/linux/o3-timing/stats.txt
index 1e4919244..db3272b03 100644
--- a/tests/long/se/00.gzip/ref/x86/linux/o3-timing/stats.txt
+++ b/tests/long/se/00.gzip/ref/x86/linux/o3-timing/stats.txt
@@ -4,11 +4,13 @@ sim_seconds 0.586835 # Nu
sim_ticks 586834596000 # Number of ticks simulated
final_tick 586834596000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 99458 # Simulator instruction rate (inst/s)
-host_tick_rate 35994653 # Simulator tick rate (ticks/s)
-host_mem_usage 253740 # Number of bytes of host memory used
-host_seconds 16303.38 # Real time elapsed on the host
-sim_insts 1621493982 # Number of instructions simulated
+host_inst_rate 106927 # Simulator instruction rate (inst/s)
+host_op_rate 197018 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 71302744 # Simulator tick rate (ticks/s)
+host_mem_usage 220908 # Number of bytes of host memory used
+host_seconds 8230.18 # Real time elapsed on the host
+sim_insts 880025312 # Number of instructions simulated
+sim_ops 1621493982 # Number of ops (including micro ops) simulated
system.physmem.bytes_read 5879616 # Number of bytes read from this memory
system.physmem.bytes_inst_read 57024 # Number of instructions bytes read from this memory
system.physmem.bytes_written 3743488 # Number of bytes written to this memory
@@ -236,7 +238,8 @@ system.cpu.iew.wb_penalized 0 # nu
system.cpu.iew.wb_rate 1.495458 # insts written-back per cycle
system.cpu.iew.wb_fanout 0.672132 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.commit.commitCommittedInsts 1621493982 # The number of committed instructions
+system.cpu.commit.commitCommittedInsts 880025312 # The number of committed instructions
+system.cpu.commit.commitCommittedOps 1621493982 # The number of committed instructions
system.cpu.commit.commitSquashedInsts 350742946 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 50 # The number of times commit has been forced to stall to communicate backwards
system.cpu.commit.branchMispredicts 7896364 # The number of times a branch was mispredicted
@@ -257,7 +260,8 @@ system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::total 1125303290 # Number of insts commited each cycle
-system.cpu.commit.count 1621493982 # Number of instructions committed
+system.cpu.commit.committedInsts 880025312 # Number of instructions committed
+system.cpu.commit.committedOps 1621493982 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
system.cpu.commit.refs 607228182 # Number of memory references committed
system.cpu.commit.loads 419042125 # Number of loads committed
@@ -272,12 +276,13 @@ system.cpu.rob.rob_reads 3082456564 # Th
system.cpu.rob.rob_writes 3992764754 # The number of ROB writes
system.cpu.timesIdled 21723 # Number of times that the entire CPU went into an idle state and unscheduled itself
system.cpu.idleCycles 94408 # Total number of cycles that the CPU has spent unscheduled due to idling
-system.cpu.committedInsts 1621493982 # Number of Instructions Simulated
-system.cpu.committedInsts_total 1621493982 # Number of Instructions Simulated
-system.cpu.cpi 0.723820 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 0.723820 # CPI: Total CPI of All Threads
-system.cpu.ipc 1.381560 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 1.381560 # IPC: Total IPC of All Threads
+system.cpu.committedInsts 880025312 # Number of Instructions Simulated
+system.cpu.committedOps 1621493982 # Number of Ops (including micro ops) Simulated
+system.cpu.committedInsts_total 880025312 # Number of Instructions Simulated
+system.cpu.cpi 1.333677 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 1.333677 # CPI: Total CPI of All Threads
+system.cpu.ipc 0.749807 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 0.749807 # IPC: Total IPC of All Threads
system.cpu.int_regfile_reads 3268959976 # number of integer regfile reads
system.cpu.int_regfile_writes 1746565098 # number of integer regfile writes
system.cpu.fp_regfile_reads 12 # number of floating regfile reads
@@ -288,26 +293,39 @@ system.cpu.icache.total_refs 136532946 # To
system.cpu.icache.sampled_refs 894 # Sample count of references to valid blocks.
system.cpu.icache.avg_refs 152721.416107 # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::0 807.278486 # Average occupied blocks per context
-system.cpu.icache.occ_percent::0 0.394179 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits 136532946 # number of ReadReq hits
-system.cpu.icache.demand_hits 136532946 # number of demand (read+write) hits
-system.cpu.icache.overall_hits 136532946 # number of overall hits
-system.cpu.icache.ReadReq_misses 1228 # number of ReadReq misses
-system.cpu.icache.demand_misses 1228 # number of demand (read+write) misses
-system.cpu.icache.overall_misses 1228 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency 43195500 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency 43195500 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency 43195500 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses 136534174 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses 136534174 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses 136534174 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate 0.000009 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate 0.000009 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate 0.000009 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency 35175.488599 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency 35175.488599 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency 35175.488599 # average overall miss latency
+system.cpu.icache.occ_blocks::cpu.inst 807.278486 # Average occupied blocks per requestor
+system.cpu.icache.occ_percent::cpu.inst 0.394179 # Average percentage of cache occupancy
+system.cpu.icache.occ_percent::total 0.394179 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits::cpu.inst 136532946 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 136532946 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 136532946 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 136532946 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 136532946 # number of overall hits
+system.cpu.icache.overall_hits::total 136532946 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 1228 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 1228 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 1228 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 1228 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 1228 # number of overall misses
+system.cpu.icache.overall_misses::total 1228 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 43195500 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 43195500 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 43195500 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 43195500 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 43195500 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 43195500 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 136534174 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 136534174 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 136534174 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 136534174 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 136534174 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 136534174 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000009 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.000009 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.000009 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 35175.488599 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 35175.488599 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 35175.488599 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -316,27 +334,30 @@ system.cpu.icache.avg_blocked_cycles::no_mshrs no_value
system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.writebacks 0 # number of writebacks
-system.cpu.icache.ReadReq_mshr_hits 334 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits 334 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits 334 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses 894 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses 894 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses 894 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.icache.ReadReq_mshr_miss_latency 31569000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency 31569000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency 31569000 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.cpu.icache.ReadReq_mshr_miss_rate 0.000007 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate 0.000007 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate 0.000007 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency 35312.080537 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency 35312.080537 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency 35312.080537 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
-system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
-system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 334 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 334 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 334 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 334 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 334 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 334 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 894 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 894 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 894 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 894 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 894 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 894 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 31569000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 31569000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 31569000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 31569000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 31569000 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 31569000 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000007 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000007 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000007 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 35312.080537 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 35312.080537 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 35312.080537 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.dcache.replacements 459037 # number of replacements
system.cpu.dcache.tagsinuse 4094.269422 # Cycle average of tags in use
@@ -344,32 +365,49 @@ system.cpu.dcache.total_refs 430357004 # To
system.cpu.dcache.sampled_refs 463133 # Sample count of references to valid blocks.
system.cpu.dcache.avg_refs 929.229841 # Average number of references to valid blocks.
system.cpu.dcache.warmup_cycle 414463000 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::0 4094.269422 # Average occupied blocks per context
-system.cpu.dcache.occ_percent::0 0.999577 # Average percentage of cache occupancy
-system.cpu.dcache.ReadReq_hits 242420503 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits 187936501 # number of WriteReq hits
-system.cpu.dcache.demand_hits 430357004 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits 430357004 # number of overall hits
-system.cpu.dcache.ReadReq_misses 217102 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses 249556 # number of WriteReq misses
-system.cpu.dcache.demand_misses 466658 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses 466658 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency 2192767500 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency 3219007000 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency 5411774500 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency 5411774500 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses 242637605 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses 188186057 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses 430823662 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses 430823662 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate 0.000895 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate 0.001326 # miss rate for WriteReq accesses
-system.cpu.dcache.demand_miss_rate 0.001083 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate 0.001083 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency 10100.171809 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency 12898.936511 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency 11596.875013 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency 11596.875013 # average overall miss latency
+system.cpu.dcache.occ_blocks::cpu.data 4094.269422 # Average occupied blocks per requestor
+system.cpu.dcache.occ_percent::cpu.data 0.999577 # Average percentage of cache occupancy
+system.cpu.dcache.occ_percent::total 0.999577 # Average percentage of cache occupancy
+system.cpu.dcache.ReadReq_hits::cpu.data 242420503 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 242420503 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 187936501 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 187936501 # number of WriteReq hits
+system.cpu.dcache.demand_hits::cpu.data 430357004 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 430357004 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 430357004 # number of overall hits
+system.cpu.dcache.overall_hits::total 430357004 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 217102 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 217102 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 249556 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 249556 # number of WriteReq misses
+system.cpu.dcache.demand_misses::cpu.data 466658 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 466658 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 466658 # number of overall misses
+system.cpu.dcache.overall_misses::total 466658 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 2192767500 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 2192767500 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 3219007000 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 3219007000 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 5411774500 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 5411774500 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 5411774500 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 5411774500 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 242637605 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 242637605 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::cpu.data 188186057 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::total 188186057 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses::cpu.data 430823662 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 430823662 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 430823662 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 430823662 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.000895 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.001326 # miss rate for WriteReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.001083 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.001083 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 10100.171809 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 12898.936511 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 11596.875013 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 11596.875013 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -378,32 +416,40 @@ system.cpu.dcache.avg_blocked_cycles::no_mshrs no_value
system.cpu.dcache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks 409999 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits 3488 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits 35 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits 3523 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits 3523 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses 213614 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses 249521 # number of WriteReq MSHR misses
-system.cpu.dcache.demand_mshr_misses 463135 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses 463135 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.dcache.ReadReq_mshr_miss_latency 1523998500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency 2469759000 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency 3993757500 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency 3993757500 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate 0.000880 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate 0.001326 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.demand_mshr_miss_rate 0.001075 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate 0.001075 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency 7134.356831 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency 9898.000569 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency 8623.311777 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency 8623.311777 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
-system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
-system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
+system.cpu.dcache.writebacks::writebacks 409999 # number of writebacks
+system.cpu.dcache.writebacks::total 409999 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 3488 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 3488 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 35 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 35 # number of WriteReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 3523 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 3523 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 3523 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 3523 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 213614 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 213614 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 249521 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 249521 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 463135 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 463135 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 463135 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 463135 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 1523998500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 1523998500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 2469759000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 2469759000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 3993757500 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 3993757500 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 3993757500 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 3993757500 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.000880 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.001326 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.001075 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.001075 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 7134.356831 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 9898.000569 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 8623.311777 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 8623.311777 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.replacements 73601 # number of replacements
system.cpu.l2cache.tagsinuse 17971.586292 # Cycle average of tags in use
@@ -411,36 +457,75 @@ system.cpu.l2cache.total_refs 452847 # To
system.cpu.l2cache.sampled_refs 89223 # Sample count of references to valid blocks.
system.cpu.l2cache.avg_refs 5.075451 # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::0 1981.498209 # Average occupied blocks per context
-system.cpu.l2cache.occ_blocks::1 15990.088083 # Average occupied blocks per context
-system.cpu.l2cache.occ_percent::0 0.060471 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::1 0.487979 # Average percentage of cache occupancy
-system.cpu.l2cache.ReadReq_hits 181345 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits 409999 # number of Writeback hits
-system.cpu.l2cache.ReadExReq_hits 190815 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits 372160 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits 372160 # number of overall hits
-system.cpu.l2cache.ReadReq_misses 33162 # number of ReadReq misses
-system.cpu.l2cache.ReadExReq_misses 58707 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses 91869 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses 91869 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency 1129684500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency 2008512000 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency 3138196500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency 3138196500 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses 214507 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses 409999 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses 249522 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses 464029 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses 464029 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate 0.154596 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate 0.235278 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate 0.197981 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate 0.197981 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency 34065.632350 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency 34212.478921 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency 34159.471639 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency 34159.471639 # average overall miss latency
+system.cpu.l2cache.occ_blocks::writebacks 15990.088083 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.inst 59.987883 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.data 1921.510326 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_percent::writebacks 0.487979 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.inst 0.001831 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.data 0.058640 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::total 0.548449 # Average percentage of cache occupancy
+system.cpu.l2cache.ReadReq_hits::cpu.inst 3 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.data 181342 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 181345 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits::writebacks 409999 # number of Writeback hits
+system.cpu.l2cache.Writeback_hits::total 409999 # number of Writeback hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 190815 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 190815 # number of ReadExReq hits
+system.cpu.l2cache.demand_hits::cpu.inst 3 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 372157 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 372160 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.inst 3 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.data 372157 # number of overall hits
+system.cpu.l2cache.overall_hits::total 372160 # number of overall hits
+system.cpu.l2cache.ReadReq_misses::cpu.inst 891 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.data 32271 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 33162 # number of ReadReq misses
+system.cpu.l2cache.ReadExReq_misses::cpu.data 58707 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 58707 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 891 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 90978 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 91869 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 891 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 90978 # number of overall misses
+system.cpu.l2cache.overall_misses::total 91869 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 30543500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 1099141000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 1129684500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 2008512000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 2008512000 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 30543500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 3107653000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 3138196500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 30543500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 3107653000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 3138196500 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 894 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 213613 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 214507 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::writebacks 409999 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::total 409999 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 249522 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 249522 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 894 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 463135 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 464029 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 894 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 463135 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 464029 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.996644 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.151072 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.235278 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.996644 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.196439 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.996644 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.196439 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 34280.022447 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 34059.713055 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 34212.478921 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 34280.022447 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 34158.291015 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 34280.022447 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 34158.291015 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -449,30 +534,44 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs no_value
system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.writebacks 58492 # number of writebacks
-system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
-system.cpu.l2cache.ReadReq_mshr_misses 33162 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses 58707 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses 91869 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses 91869 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency 1028173500 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency 1819949000 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency 2848122500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency 2848122500 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate 0.154596 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate 0.235278 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate 0.197981 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate 0.197981 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31004.568482 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31000.545080 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency 31001.997409 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency 31001.997409 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
-system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
-system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
+system.cpu.l2cache.writebacks::writebacks 58492 # number of writebacks
+system.cpu.l2cache.writebacks::total 58492 # number of writebacks
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 891 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 32271 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 33162 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 58707 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 58707 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 891 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 90978 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 91869 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 891 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 90978 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 91869 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 27674500 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 1000499000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 1028173500 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 1819949000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 1819949000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 27674500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 2820448000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 2848122500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 27674500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 2820448000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 2848122500 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.996644 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.151072 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.235278 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.996644 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.196439 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.996644 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.196439 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 31060.044893 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 31003.036782 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 31000.545080 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 31060.044893 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 31001.428917 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 31060.044893 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 31001.428917 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
diff --git a/tests/long/se/00.gzip/ref/x86/linux/simple-atomic/config.ini b/tests/long/se/00.gzip/ref/x86/linux/simple-atomic/config.ini
index 393d71365..6904b6f42 100644
--- a/tests/long/se/00.gzip/ref/x86/linux/simple-atomic/config.ini
+++ b/tests/long/se/00.gzip/ref/x86/linux/simple-atomic/config.ini
@@ -1,6 +1,7 @@
[root]
type=Root
children=system
+full_system=false
time_sync_enable=false
time_sync_period=100000000000
time_sync_spin_threshold=100000000
@@ -8,10 +9,16 @@ time_sync_spin_threshold=100000000
[system]
type=System
children=cpu membus physmem
+boot_osflags=a
+init_param=0
+kernel=
+load_addr_mask=1099511627775
mem_mode=atomic
memories=system.physmem
num_work_ids=16
physmem=system.physmem
+readfile=
+symbolfile=
work_begin_ckpt_count=0
work_begin_cpu_id_exit=-1
work_begin_exit_count=0
@@ -23,16 +30,18 @@ system_port=system.membus.port[0]
[system.cpu]
type=AtomicSimpleCPU
-children=dtb itb tracer workload
+children=dtb interrupts itb tracer workload
checker=Null
clock=500
cpu_id=0
defer_registration=false
do_checkpoint_insts=true
+do_quiesce=true
do_statistics_insts=true
dtb=system.cpu.dtb
function_trace=false
function_trace_start=0
+interrupts=system.cpu.interrupts
itb=system.cpu.itb
max_insts_all_threads=0
max_insts_any_thread=0
@@ -40,6 +49,7 @@ max_loads_all_threads=0
max_loads_any_thread=0
numThreads=1
phase=0
+profile=0
progress_interval=0
simulate_data_stalls=false
simulate_inst_stalls=false
@@ -52,11 +62,34 @@ icache_port=system.membus.port[2]
[system.cpu.dtb]
type=X86TLB
+children=walker
size=64
+walker=system.cpu.dtb.walker
+
+[system.cpu.dtb.walker]
+type=X86PagetableWalker
+system=system
+port=system.membus.port[5]
+
+[system.cpu.interrupts]
+type=X86LocalApic
+int_latency=1000
+pio_addr=2305843009213693952
+pio_latency=1000
+system=system
+int_port=system.membus.port[7]
+pio=system.membus.port[6]
[system.cpu.itb]
type=X86TLB
+children=walker
size=64
+walker=system.cpu.itb.walker
+
+[system.cpu.itb.walker]
+type=X86PagetableWalker
+system=system
+port=system.membus.port[4]
[system.cpu.tracer]
type=ExeTracer
@@ -64,7 +97,7 @@ type=ExeTracer
[system.cpu.workload]
type=LiveProcess
cmd=gzip input.log 1
-cwd=build/X86_SE/tests/opt/long/00.gzip/x86/linux/simple-atomic
+cwd=build/X86/tests/fast/long/se/00.gzip/x86/linux/simple-atomic
egid=100
env=
errout=cerr
@@ -88,7 +121,7 @@ clock=1000
header_cycles=1
use_default_range=false
width=64
-port=system.system_port system.physmem.port[0] system.cpu.icache_port system.cpu.dcache_port
+port=system.system_port system.physmem.port[0] system.cpu.icache_port system.cpu.dcache_port system.cpu.itb.walker.port system.cpu.dtb.walker.port system.cpu.interrupts.pio system.cpu.interrupts.int_port
[system.physmem]
type=PhysicalMemory
diff --git a/tests/long/se/00.gzip/ref/x86/linux/simple-atomic/simout b/tests/long/se/00.gzip/ref/x86/linux/simple-atomic/simout
index 3da3c7641..061803200 100755
--- a/tests/long/se/00.gzip/ref/x86/linux/simple-atomic/simout
+++ b/tests/long/se/00.gzip/ref/x86/linux/simple-atomic/simout
@@ -1,10 +1,10 @@
gem5 Simulator System. http://gem5.org
gem5 is copyrighted software; use the --copyright option for details.
-gem5 compiled Jan 23 2012 04:08:34
-gem5 started Jan 23 2012 06:33:19
+gem5 compiled Feb 11 2012 13:08:53
+gem5 started Feb 11 2012 14:08:56
gem5 executing on zizzer
-command line: build/X86_SE/gem5.opt -d build/X86_SE/tests/opt/long/00.gzip/x86/linux/simple-atomic -re tests/run.py build/X86_SE/tests/opt/long/00.gzip/x86/linux/simple-atomic
+command line: build/X86/gem5.fast -d build/X86/tests/fast/long/se/00.gzip/x86/linux/simple-atomic -re tests/run.py build/X86/tests/fast/long/se/00.gzip/x86/linux/simple-atomic
Global frequency set at 1000000000000 ticks per second
info: Entering event queue @ 0. Starting simulation...
spec_init
diff --git a/tests/long/se/00.gzip/ref/x86/linux/simple-atomic/stats.txt b/tests/long/se/00.gzip/ref/x86/linux/simple-atomic/stats.txt
index 3a54bb2c8..2bdb7b9df 100644
--- a/tests/long/se/00.gzip/ref/x86/linux/simple-atomic/stats.txt
+++ b/tests/long/se/00.gzip/ref/x86/linux/simple-atomic/stats.txt
@@ -4,11 +4,13 @@ sim_seconds 0.963993 # Nu
sim_ticks 963992704000 # Number of ticks simulated
final_tick 963992704000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 2202720 # Simulator instruction rate (inst/s)
-host_tick_rate 1309536712 # Simulator tick rate (ticks/s)
-host_mem_usage 204800 # Number of bytes of host memory used
-host_seconds 736.13 # Real time elapsed on the host
-sim_insts 1621493983 # Number of instructions simulated
+host_inst_rate 1632386 # Simulator instruction rate (inst/s)
+host_op_rate 3007760 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 1788140018 # Simulator tick rate (ticks/s)
+host_mem_usage 210284 # Number of bytes of host memory used
+host_seconds 539.10 # Real time elapsed on the host
+sim_insts 880025313 # Number of instructions simulated
+sim_ops 1621493983 # Number of ops (including micro ops) simulated
system.physmem.bytes_read 11334586825 # Number of bytes read from this memory
system.physmem.bytes_inst_read 9492133912 # Number of instructions bytes read from this memory
system.physmem.bytes_written 864451000 # Number of bytes written to this memory
@@ -23,7 +25,8 @@ system.cpu.workload.num_syscalls 48 # Nu
system.cpu.numCycles 1927985409 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.num_insts 1621493983 # Number of instructions executed
+system.cpu.committedInsts 880025313 # Number of instructions committed
+system.cpu.committedOps 1621493983 # Number of ops (including micro ops) committed
system.cpu.num_int_alu_accesses 1621354493 # Number of integer alu accesses
system.cpu.num_fp_alu_accesses 0 # Number of float alu accesses
system.cpu.num_func_calls 0 # number of times a function call or return occured
diff --git a/tests/long/se/00.gzip/ref/x86/linux/simple-timing/config.ini b/tests/long/se/00.gzip/ref/x86/linux/simple-timing/config.ini
index f841786ec..9097a5047 100644
--- a/tests/long/se/00.gzip/ref/x86/linux/simple-timing/config.ini
+++ b/tests/long/se/00.gzip/ref/x86/linux/simple-timing/config.ini
@@ -1,6 +1,7 @@
[root]
type=Root
children=system
+full_system=false
time_sync_enable=false
time_sync_period=100000000000
time_sync_spin_threshold=100000000
@@ -8,10 +9,16 @@ time_sync_spin_threshold=100000000
[system]
type=System
children=cpu membus physmem
+boot_osflags=a
+init_param=0
+kernel=
+load_addr_mask=1099511627775
mem_mode=atomic
memories=system.physmem
num_work_ids=16
physmem=system.physmem
+readfile=
+symbolfile=
work_begin_ckpt_count=0
work_begin_cpu_id_exit=-1
work_begin_exit_count=0
@@ -23,16 +30,18 @@ system_port=system.membus.port[0]
[system.cpu]
type=TimingSimpleCPU
-children=dcache dtb icache itb l2cache toL2Bus tracer workload
+children=dcache dtb icache interrupts itb l2cache toL2Bus tracer workload
checker=Null
clock=500
cpu_id=0
defer_registration=false
do_checkpoint_insts=true
+do_quiesce=true
do_statistics_insts=true
dtb=system.cpu.dtb
function_trace=false
function_trace_start=0
+interrupts=system.cpu.interrupts
itb=system.cpu.itb
max_insts_all_threads=0
max_insts_any_thread=0
@@ -40,6 +49,7 @@ max_loads_all_threads=0
max_loads_any_thread=0
numThreads=1
phase=0
+profile=0
progress_interval=0
system=system
tracer=system.cpu.tracer
@@ -58,20 +68,13 @@ is_top_level=true
latency=1000
max_miss_count=0
mshrs=10
-num_cpus=1
-prefetch_data_accesses_only=false
-prefetch_degree=1
-prefetch_latency=10000
prefetch_on_access=false
-prefetch_past_page=false
-prefetch_policy=none
-prefetch_serial_squash=false
-prefetch_use_cpu_id=true
-prefetcher_size=100
+prefetcher=Null
prioritizeRequests=false
repl=Null
size=262144
subblock_size=0
+system=system
tgts_per_mshr=5
trace_addr=0
two_queue=false
@@ -81,7 +84,14 @@ mem_side=system.cpu.toL2Bus.port[1]
[system.cpu.dtb]
type=X86TLB
+children=walker
size=64
+walker=system.cpu.dtb.walker
+
+[system.cpu.dtb.walker]
+type=X86PagetableWalker
+system=system
+port=system.cpu.toL2Bus.port[3]
[system.cpu.icache]
type=BaseCache
@@ -94,20 +104,13 @@ is_top_level=true
latency=1000
max_miss_count=0
mshrs=10
-num_cpus=1
-prefetch_data_accesses_only=false
-prefetch_degree=1
-prefetch_latency=10000
prefetch_on_access=false
-prefetch_past_page=false
-prefetch_policy=none
-prefetch_serial_squash=false
-prefetch_use_cpu_id=true
-prefetcher_size=100
+prefetcher=Null
prioritizeRequests=false
repl=Null
size=131072
subblock_size=0
+system=system
tgts_per_mshr=5
trace_addr=0
two_queue=false
@@ -115,9 +118,25 @@ write_buffers=8
cpu_side=system.cpu.icache_port
mem_side=system.cpu.toL2Bus.port[0]
+[system.cpu.interrupts]
+type=X86LocalApic
+int_latency=1000
+pio_addr=2305843009213693952
+pio_latency=1000
+system=system
+int_port=system.membus.port[4]
+pio=system.membus.port[3]
+
[system.cpu.itb]
type=X86TLB
+children=walker
size=64
+walker=system.cpu.itb.walker
+
+[system.cpu.itb.walker]
+type=X86PagetableWalker
+system=system
+port=system.cpu.toL2Bus.port[2]
[system.cpu.l2cache]
type=BaseCache
@@ -130,25 +149,18 @@ is_top_level=false
latency=10000
max_miss_count=0
mshrs=10
-num_cpus=1
-prefetch_data_accesses_only=false
-prefetch_degree=1
-prefetch_latency=100000
prefetch_on_access=false
-prefetch_past_page=false
-prefetch_policy=none
-prefetch_serial_squash=false
-prefetch_use_cpu_id=true
-prefetcher_size=100
+prefetcher=Null
prioritizeRequests=false
repl=Null
size=2097152
subblock_size=0
+system=system
tgts_per_mshr=5
trace_addr=0
two_queue=false
write_buffers=8
-cpu_side=system.cpu.toL2Bus.port[2]
+cpu_side=system.cpu.toL2Bus.port[4]
mem_side=system.membus.port[2]
[system.cpu.toL2Bus]
@@ -159,7 +171,7 @@ clock=1000
header_cycles=1
use_default_range=false
width=64
-port=system.cpu.icache.mem_side system.cpu.dcache.mem_side system.cpu.l2cache.cpu_side
+port=system.cpu.icache.mem_side system.cpu.dcache.mem_side system.cpu.itb.walker.port system.cpu.dtb.walker.port system.cpu.l2cache.cpu_side
[system.cpu.tracer]
type=ExeTracer
@@ -167,7 +179,7 @@ type=ExeTracer
[system.cpu.workload]
type=LiveProcess
cmd=gzip input.log 1
-cwd=build/X86_SE/tests/opt/long/00.gzip/x86/linux/simple-timing
+cwd=build/X86/tests/fast/long/se/00.gzip/x86/linux/simple-timing
egid=100
env=
errout=cerr
@@ -191,7 +203,7 @@ clock=1000
header_cycles=1
use_default_range=false
width=64
-port=system.system_port system.physmem.port[0] system.cpu.l2cache.mem_side
+port=system.system_port system.physmem.port[0] system.cpu.l2cache.mem_side system.cpu.interrupts.pio system.cpu.interrupts.int_port
[system.physmem]
type=PhysicalMemory
diff --git a/tests/long/se/00.gzip/ref/x86/linux/simple-timing/simout b/tests/long/se/00.gzip/ref/x86/linux/simple-timing/simout
index c3d33da65..527d3d172 100755
--- a/tests/long/se/00.gzip/ref/x86/linux/simple-timing/simout
+++ b/tests/long/se/00.gzip/ref/x86/linux/simple-timing/simout
@@ -1,10 +1,10 @@
gem5 Simulator System. http://gem5.org
gem5 is copyrighted software; use the --copyright option for details.
-gem5 compiled Jan 23 2012 04:08:34
-gem5 started Jan 23 2012 06:37:10
+gem5 compiled Feb 11 2012 13:08:53
+gem5 started Feb 11 2012 14:11:10
gem5 executing on zizzer
-command line: build/X86_SE/gem5.opt -d build/X86_SE/tests/opt/long/00.gzip/x86/linux/simple-timing -re tests/run.py build/X86_SE/tests/opt/long/00.gzip/x86/linux/simple-timing
+command line: build/X86/gem5.fast -d build/X86/tests/fast/long/se/00.gzip/x86/linux/simple-timing -re tests/run.py build/X86/tests/fast/long/se/00.gzip/x86/linux/simple-timing
Global frequency set at 1000000000000 ticks per second
info: Entering event queue @ 0. Starting simulation...
spec_init
diff --git a/tests/long/se/00.gzip/ref/x86/linux/simple-timing/stats.txt b/tests/long/se/00.gzip/ref/x86/linux/simple-timing/stats.txt
index 8e512b7b9..308cb734c 100644
--- a/tests/long/se/00.gzip/ref/x86/linux/simple-timing/stats.txt
+++ b/tests/long/se/00.gzip/ref/x86/linux/simple-timing/stats.txt
@@ -4,11 +4,13 @@ sim_seconds 1.803259 # Nu
sim_ticks 1803258587000 # Number of ticks simulated
final_tick 1803258587000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 1279975 # Simulator instruction rate (inst/s)
-host_tick_rate 1423455894 # Simulator tick rate (ticks/s)
-host_mem_usage 213784 # Number of bytes of host memory used
-host_seconds 1266.82 # Real time elapsed on the host
-sim_insts 1621493983 # Number of instructions simulated
+host_inst_rate 972144 # Simulator instruction rate (inst/s)
+host_op_rate 1791227 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 1992018099 # Simulator tick rate (ticks/s)
+host_mem_usage 219200 # Number of bytes of host memory used
+host_seconds 905.24 # Real time elapsed on the host
+sim_insts 880025313 # Number of instructions simulated
+sim_ops 1621493983 # Number of ops (including micro ops) simulated
system.physmem.bytes_read 5725952 # Number of bytes read from this memory
system.physmem.bytes_inst_read 46208 # Number of instructions bytes read from this memory
system.physmem.bytes_written 3712448 # Number of bytes written to this memory
@@ -23,7 +25,8 @@ system.cpu.workload.num_syscalls 48 # Nu
system.cpu.numCycles 3606517174 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.num_insts 1621493983 # Number of instructions executed
+system.cpu.committedInsts 880025313 # Number of instructions committed
+system.cpu.committedOps 1621493983 # Number of ops (including micro ops) committed
system.cpu.num_int_alu_accesses 1621354493 # Number of integer alu accesses
system.cpu.num_fp_alu_accesses 0 # Number of float alu accesses
system.cpu.num_func_calls 0 # number of times a function call or return occured
@@ -47,26 +50,39 @@ system.cpu.icache.total_refs 1186516018 # To
system.cpu.icache.sampled_refs 722 # Sample count of references to valid blocks.
system.cpu.icache.avg_refs 1643373.986150 # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::0 660.186297 # Average occupied blocks per context
-system.cpu.icache.occ_percent::0 0.322357 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits 1186516018 # number of ReadReq hits
-system.cpu.icache.demand_hits 1186516018 # number of demand (read+write) hits
-system.cpu.icache.overall_hits 1186516018 # number of overall hits
-system.cpu.icache.ReadReq_misses 722 # number of ReadReq misses
-system.cpu.icache.demand_misses 722 # number of demand (read+write) misses
-system.cpu.icache.overall_misses 722 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency 40432000 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency 40432000 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency 40432000 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses 1186516740 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses 1186516740 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses 1186516740 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate 0.000001 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate 0.000001 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate 0.000001 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency 56000 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency 56000 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency 56000 # average overall miss latency
+system.cpu.icache.occ_blocks::cpu.inst 660.186297 # Average occupied blocks per requestor
+system.cpu.icache.occ_percent::cpu.inst 0.322357 # Average percentage of cache occupancy
+system.cpu.icache.occ_percent::total 0.322357 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits::cpu.inst 1186516018 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 1186516018 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 1186516018 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 1186516018 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 1186516018 # number of overall hits
+system.cpu.icache.overall_hits::total 1186516018 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 722 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 722 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 722 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 722 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 722 # number of overall misses
+system.cpu.icache.overall_misses::total 722 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 40432000 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 40432000 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 40432000 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 40432000 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 40432000 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 40432000 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 1186516740 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 1186516740 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 1186516740 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 1186516740 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 1186516740 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 1186516740 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000001 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.000001 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.000001 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 56000 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 56000 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 56000 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -75,26 +91,24 @@ system.cpu.icache.avg_blocked_cycles::no_mshrs no_value
system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.writebacks 0 # number of writebacks
-system.cpu.icache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits 0 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses 722 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses 722 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses 722 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.icache.ReadReq_mshr_miss_latency 38266000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency 38266000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency 38266000 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.cpu.icache.ReadReq_mshr_miss_rate 0.000001 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate 0.000001 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate 0.000001 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency 53000 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency 53000 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency 53000 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
-system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
-system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 722 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 722 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 722 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 722 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 722 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 722 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 38266000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 38266000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 38266000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 38266000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 38266000 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 38266000 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000001 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000001 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000001 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 53000 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 53000 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 53000 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.dcache.replacements 437952 # number of replacements
system.cpu.dcache.tagsinuse 4094.896939 # Cycle average of tags in use
@@ -102,32 +116,49 @@ system.cpu.dcache.total_refs 606786134 # To
system.cpu.dcache.sampled_refs 442048 # Sample count of references to valid blocks.
system.cpu.dcache.avg_refs 1372.670239 # Average number of references to valid blocks.
system.cpu.dcache.warmup_cycle 778540000 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::0 4094.896939 # Average occupied blocks per context
-system.cpu.dcache.occ_percent::0 0.999731 # Average percentage of cache occupancy
-system.cpu.dcache.ReadReq_hits 418844799 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits 187941335 # number of WriteReq hits
-system.cpu.dcache.demand_hits 606786134 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits 606786134 # number of overall hits
-system.cpu.dcache.ReadReq_misses 197326 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses 244722 # number of WriteReq misses
-system.cpu.dcache.demand_misses 442048 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses 442048 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency 4043270000 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency 5872734000 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency 9916004000 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency 9916004000 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses 419042125 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses 188186057 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses 607228182 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses 607228182 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate 0.000471 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate 0.001300 # miss rate for WriteReq accesses
-system.cpu.dcache.demand_miss_rate 0.000728 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate 0.000728 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency 20490.305383 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency 23997.572756 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency 22431.962140 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency 22431.962140 # average overall miss latency
+system.cpu.dcache.occ_blocks::cpu.data 4094.896939 # Average occupied blocks per requestor
+system.cpu.dcache.occ_percent::cpu.data 0.999731 # Average percentage of cache occupancy
+system.cpu.dcache.occ_percent::total 0.999731 # Average percentage of cache occupancy
+system.cpu.dcache.ReadReq_hits::cpu.data 418844799 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 418844799 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 187941335 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 187941335 # number of WriteReq hits
+system.cpu.dcache.demand_hits::cpu.data 606786134 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 606786134 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 606786134 # number of overall hits
+system.cpu.dcache.overall_hits::total 606786134 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 197326 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 197326 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 244722 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 244722 # number of WriteReq misses
+system.cpu.dcache.demand_misses::cpu.data 442048 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 442048 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 442048 # number of overall misses
+system.cpu.dcache.overall_misses::total 442048 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 4043270000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 4043270000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 5872734000 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 5872734000 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 9916004000 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 9916004000 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 9916004000 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 9916004000 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 419042125 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 419042125 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::cpu.data 188186057 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::total 188186057 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses::cpu.data 607228182 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 607228182 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 607228182 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 607228182 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.000471 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.001300 # miss rate for WriteReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.000728 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.000728 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 20490.305383 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 23997.572756 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 22431.962140 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 22431.962140 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -136,30 +167,32 @@ system.cpu.dcache.avg_blocked_cycles::no_mshrs no_value
system.cpu.dcache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks 396372 # number of writebacks
-system.cpu.dcache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits 0 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses 197326 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses 244722 # number of WriteReq MSHR misses
-system.cpu.dcache.demand_mshr_misses 442048 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses 442048 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.dcache.ReadReq_mshr_miss_latency 3451292000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency 5138568000 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency 8589860000 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency 8589860000 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate 0.000471 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate 0.001300 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.demand_mshr_miss_rate 0.000728 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate 0.000728 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency 17490.305383 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency 20997.572756 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency 19431.962140 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency 19431.962140 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
-system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
-system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
+system.cpu.dcache.writebacks::writebacks 396372 # number of writebacks
+system.cpu.dcache.writebacks::total 396372 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 197326 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 197326 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 244722 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 244722 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 442048 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 442048 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 442048 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 442048 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 3451292000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 3451292000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 5138568000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 5138568000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 8589860000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 8589860000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 8589860000 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 8589860000 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.000471 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.001300 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.000728 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.000728 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 17490.305383 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 20997.572756 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 19431.962140 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 19431.962140 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.replacements 71208 # number of replacements
system.cpu.l2cache.tagsinuse 18056.923092 # Cycle average of tags in use
@@ -167,36 +200,72 @@ system.cpu.l2cache.total_refs 423014 # To
system.cpu.l2cache.sampled_refs 86793 # Sample count of references to valid blocks.
system.cpu.l2cache.avg_refs 4.873826 # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::0 1869.199731 # Average occupied blocks per context
-system.cpu.l2cache.occ_blocks::1 16187.723361 # Average occupied blocks per context
-system.cpu.l2cache.occ_percent::0 0.057043 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::1 0.494010 # Average percentage of cache occupancy
-system.cpu.l2cache.ReadReq_hits 166833 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits 396372 # number of Writeback hits
-system.cpu.l2cache.ReadExReq_hits 186469 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits 353302 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits 353302 # number of overall hits
-system.cpu.l2cache.ReadReq_misses 31215 # number of ReadReq misses
-system.cpu.l2cache.ReadExReq_misses 58253 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses 89468 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses 89468 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency 1623180000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency 3029156000 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency 4652336000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency 4652336000 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses 198048 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses 396372 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses 244722 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses 442770 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses 442770 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate 0.157613 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate 0.238037 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate 0.202064 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate 0.202064 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency 52000 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency 52000 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency 52000 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency 52000 # average overall miss latency
+system.cpu.l2cache.occ_blocks::writebacks 16187.723361 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.inst 48.180025 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.data 1821.019706 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_percent::writebacks 0.494010 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.inst 0.001470 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.data 0.055573 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::total 0.551054 # Average percentage of cache occupancy
+system.cpu.l2cache.ReadReq_hits::cpu.data 166833 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 166833 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits::writebacks 396372 # number of Writeback hits
+system.cpu.l2cache.Writeback_hits::total 396372 # number of Writeback hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 186469 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 186469 # number of ReadExReq hits
+system.cpu.l2cache.demand_hits::cpu.data 353302 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 353302 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.data 353302 # number of overall hits
+system.cpu.l2cache.overall_hits::total 353302 # number of overall hits
+system.cpu.l2cache.ReadReq_misses::cpu.inst 722 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.data 30493 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 31215 # number of ReadReq misses
+system.cpu.l2cache.ReadExReq_misses::cpu.data 58253 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 58253 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 722 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 88746 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 89468 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 722 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 88746 # number of overall misses
+system.cpu.l2cache.overall_misses::total 89468 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 37544000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 1585636000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 1623180000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 3029156000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 3029156000 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 37544000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 4614792000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 4652336000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 37544000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 4614792000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 4652336000 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 722 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 197326 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 198048 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::writebacks 396372 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::total 396372 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 244722 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 244722 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 722 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 442048 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 442770 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 722 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 442048 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 442770 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 1 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.154531 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.238037 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 1 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.200761 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 1 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.200761 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 52000 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 52000 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 52000 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 52000 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 52000 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 52000 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 52000 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -205,30 +274,44 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs no_value
system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.writebacks 58007 # number of writebacks
-system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
-system.cpu.l2cache.ReadReq_mshr_misses 31215 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses 58253 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses 89468 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses 89468 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency 1248600000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency 2330120000 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency 3578720000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency 3578720000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate 0.157613 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate 0.238037 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate 0.202064 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate 0.202064 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 40000 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 40000 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency 40000 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency 40000 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
-system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
-system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
+system.cpu.l2cache.writebacks::writebacks 58007 # number of writebacks
+system.cpu.l2cache.writebacks::total 58007 # number of writebacks
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 722 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 30493 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 31215 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 58253 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 58253 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 722 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 88746 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 89468 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 722 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 88746 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 89468 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 28880000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 1219720000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 1248600000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 2330120000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 2330120000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 28880000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 3549840000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 3578720000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 28880000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 3549840000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 3578720000 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 1 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.154531 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.238037 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 1 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.200761 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 1 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.200761 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 40000 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 40000 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 40000 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 40000 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 40000 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 40000 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 40000 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------