summaryrefslogtreecommitdiff
path: root/tests/long/se/10.mcf/ref/arm/linux/simple-timing/simout
diff options
context:
space:
mode:
Diffstat (limited to 'tests/long/se/10.mcf/ref/arm/linux/simple-timing/simout')
-rwxr-xr-xtests/long/se/10.mcf/ref/arm/linux/simple-timing/simout5
1 files changed, 3 insertions, 2 deletions
diff --git a/tests/long/se/10.mcf/ref/arm/linux/simple-timing/simout b/tests/long/se/10.mcf/ref/arm/linux/simple-timing/simout
index 92da3b737..ea901fcca 100755
--- a/tests/long/se/10.mcf/ref/arm/linux/simple-timing/simout
+++ b/tests/long/se/10.mcf/ref/arm/linux/simple-timing/simout
@@ -1,11 +1,12 @@
gem5 Simulator System. http://gem5.org
gem5 is copyrighted software; use the --copyright option for details.
-gem5 compiled Jan 22 2014 17:24:06
-gem5 started Jan 22 2014 22:40:24
+gem5 compiled Jan 23 2014 12:08:08
+gem5 started Jan 23 2014 17:12:31
gem5 executing on u200540-lin
command line: build/ARM/gem5.opt -d build/ARM/tests/opt/long/se/10.mcf/arm/linux/simple-timing -re tests/run.py build/ARM/tests/opt/long/se/10.mcf/arm/linux/simple-timing
Global frequency set at 1000000000000 ticks per second
+ 0: system.cpu.isa: ISA system set to: 0 0x5565040
info: Entering event queue @ 0. Starting simulation...
MCF SPEC version 1.6.I