summaryrefslogtreecommitdiff
path: root/tests/long/se/20.parser/ref/arm/linux/minor-timing/stats.txt
diff options
context:
space:
mode:
Diffstat (limited to 'tests/long/se/20.parser/ref/arm/linux/minor-timing/stats.txt')
-rw-r--r--tests/long/se/20.parser/ref/arm/linux/minor-timing/stats.txt948
1 files changed, 0 insertions, 948 deletions
diff --git a/tests/long/se/20.parser/ref/arm/linux/minor-timing/stats.txt b/tests/long/se/20.parser/ref/arm/linux/minor-timing/stats.txt
deleted file mode 100644
index c7d099813..000000000
--- a/tests/long/se/20.parser/ref/arm/linux/minor-timing/stats.txt
+++ /dev/null
@@ -1,948 +0,0 @@
-
----------- Begin Simulation Statistics ----------
-sim_seconds 0.368651 # Number of seconds simulated
-sim_ticks 368651185500 # Number of ticks simulated
-final_tick 368651185500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
-sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 378825 # Simulator instruction rate (inst/s)
-host_op_rate 410318 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 275680946 # Simulator tick rate (ticks/s)
-host_mem_usage 276920 # Number of bytes of host memory used
-host_seconds 1337.24 # Real time elapsed on the host
-sim_insts 506579366 # Number of instructions simulated
-sim_ops 548692589 # Number of ops (including micro ops) simulated
-system.voltage_domain.voltage 1 # Voltage in Volts
-system.clk_domain.clock 1000 # Clock period in ticks
-system.physmem.pwrStateResidencyTicks::UNDEFINED 368651185500 # Cumulative time (in ticks) in various power states
-system.physmem.bytes_read::cpu.inst 179712 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.data 9049216 # Number of bytes read from this memory
-system.physmem.bytes_read::total 9228928 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 179712 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 179712 # Number of instructions bytes read from this memory
-system.physmem.bytes_written::writebacks 6241472 # Number of bytes written to this memory
-system.physmem.bytes_written::total 6241472 # Number of bytes written to this memory
-system.physmem.num_reads::cpu.inst 2808 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 141394 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 144202 # Number of read requests responded to by this memory
-system.physmem.num_writes::writebacks 97523 # Number of write requests responded to by this memory
-system.physmem.num_writes::total 97523 # Number of write requests responded to by this memory
-system.physmem.bw_read::cpu.inst 487485 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 24546825 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 25034310 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 487485 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 487485 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write::writebacks 16930563 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::total 16930563 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total::writebacks 16930563 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 487485 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 24546825 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 41964873 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.readReqs 144202 # Number of read requests accepted
-system.physmem.writeReqs 97523 # Number of write requests accepted
-system.physmem.readBursts 144202 # Number of DRAM read bursts, including those serviced by the write queue
-system.physmem.writeBursts 97523 # Number of DRAM write bursts, including those merged in the write queue
-system.physmem.bytesReadDRAM 9222208 # Total number of bytes read from DRAM
-system.physmem.bytesReadWrQ 6720 # Total number of bytes read from write queue
-system.physmem.bytesWritten 6240000 # Total number of bytes written to DRAM
-system.physmem.bytesReadSys 9228928 # Total read bytes from the system interface side
-system.physmem.bytesWrittenSys 6241472 # Total written bytes from the system interface side
-system.physmem.servicedByWrQ 105 # Number of DRAM read bursts serviced by the write queue
-system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
-system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write
-system.physmem.perBankRdBursts::0 9327 # Per bank write bursts
-system.physmem.perBankRdBursts::1 8931 # Per bank write bursts
-system.physmem.perBankRdBursts::2 8953 # Per bank write bursts
-system.physmem.perBankRdBursts::3 8672 # Per bank write bursts
-system.physmem.perBankRdBursts::4 9421 # Per bank write bursts
-system.physmem.perBankRdBursts::5 9371 # Per bank write bursts
-system.physmem.perBankRdBursts::6 8975 # Per bank write bursts
-system.physmem.perBankRdBursts::7 8126 # Per bank write bursts
-system.physmem.perBankRdBursts::8 8631 # Per bank write bursts
-system.physmem.perBankRdBursts::9 8699 # Per bank write bursts
-system.physmem.perBankRdBursts::10 8760 # Per bank write bursts
-system.physmem.perBankRdBursts::11 9484 # Per bank write bursts
-system.physmem.perBankRdBursts::12 9351 # Per bank write bursts
-system.physmem.perBankRdBursts::13 9541 # Per bank write bursts
-system.physmem.perBankRdBursts::14 8731 # Per bank write bursts
-system.physmem.perBankRdBursts::15 9124 # Per bank write bursts
-system.physmem.perBankWrBursts::0 6232 # Per bank write bursts
-system.physmem.perBankWrBursts::1 6121 # Per bank write bursts
-system.physmem.perBankWrBursts::2 6045 # Per bank write bursts
-system.physmem.perBankWrBursts::3 5902 # Per bank write bursts
-system.physmem.perBankWrBursts::4 6267 # Per bank write bursts
-system.physmem.perBankWrBursts::5 6264 # Per bank write bursts
-system.physmem.perBankWrBursts::6 6070 # Per bank write bursts
-system.physmem.perBankWrBursts::7 5535 # Per bank write bursts
-system.physmem.perBankWrBursts::8 5819 # Per bank write bursts
-system.physmem.perBankWrBursts::9 5921 # Per bank write bursts
-system.physmem.perBankWrBursts::10 5985 # Per bank write bursts
-system.physmem.perBankWrBursts::11 6509 # Per bank write bursts
-system.physmem.perBankWrBursts::12 6365 # Per bank write bursts
-system.physmem.perBankWrBursts::13 6345 # Per bank write bursts
-system.physmem.perBankWrBursts::14 6018 # Per bank write bursts
-system.physmem.perBankWrBursts::15 6102 # Per bank write bursts
-system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
-system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
-system.physmem.totGap 368651160000 # Total gap between requests
-system.physmem.readPktSize::0 0 # Read request sizes (log2)
-system.physmem.readPktSize::1 0 # Read request sizes (log2)
-system.physmem.readPktSize::2 0 # Read request sizes (log2)
-system.physmem.readPktSize::3 0 # Read request sizes (log2)
-system.physmem.readPktSize::4 0 # Read request sizes (log2)
-system.physmem.readPktSize::5 0 # Read request sizes (log2)
-system.physmem.readPktSize::6 144202 # Read request sizes (log2)
-system.physmem.writePktSize::0 0 # Write request sizes (log2)
-system.physmem.writePktSize::1 0 # Write request sizes (log2)
-system.physmem.writePktSize::2 0 # Write request sizes (log2)
-system.physmem.writePktSize::3 0 # Write request sizes (log2)
-system.physmem.writePktSize::4 0 # Write request sizes (log2)
-system.physmem.writePktSize::5 0 # Write request sizes (log2)
-system.physmem.writePktSize::6 97523 # Write request sizes (log2)
-system.physmem.rdQLenPdf::0 143745 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 333 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::2 19 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::3 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::4 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
-system.physmem.wrQLenPdf::0 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::1 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::2 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::3 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::4 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::5 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::6 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::7 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::8 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::9 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::10 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::11 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::15 2715 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::16 2868 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::17 5695 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::18 5740 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::19 5743 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::20 5747 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::21 5746 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::22 5744 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::23 5743 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::24 5746 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::25 5746 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::26 5753 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::27 5746 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::28 5752 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::29 5766 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::30 5758 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::31 5756 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::32 5742 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::33 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::34 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::35 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::36 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::37 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::38 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::39 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::40 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::41 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::42 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::43 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::44 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::45 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::46 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::47 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::48 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::49 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::50 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::51 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::52 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::53 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::54 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::55 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::56 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::57 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::58 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::59 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::60 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
-system.physmem.bytesPerActivate::samples 64014 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean 241.533165 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean 161.867212 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev 241.438904 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::0-127 22835 35.67% 35.67% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128-255 18294 28.58% 64.25% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256-383 7516 11.74% 75.99% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384-511 7993 12.49% 88.48% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::512-639 2085 3.26% 91.73% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640-767 1176 1.84% 93.57% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::768-895 786 1.23% 94.80% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::896-1023 642 1.00% 95.80% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1024-1151 2687 4.20% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total 64014 # Bytes accessed per row activation
-system.physmem.rdPerTurnAround::samples 5742 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::mean 25.094566 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::stdev 375.615355 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::0-1023 5739 99.95% 99.95% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::1024-2047 2 0.03% 99.98% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::27648-28671 1 0.02% 100.00% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::total 5742 # Reads before turning the bus around for writes
-system.physmem.wrPerTurnAround::samples 5742 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::mean 16.980146 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::gmean 16.950575 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::stdev 1.005103 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::16 2875 50.07% 50.07% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::17 152 2.65% 52.72% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::18 2688 46.81% 99.53% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::19 17 0.30% 99.83% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::20 6 0.10% 99.93% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::21 2 0.03% 99.97% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::23 1 0.02% 99.98% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::24 1 0.02% 100.00% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::total 5742 # Writes before turning the bus around for reads
-system.physmem.totQLat 3587327500 # Total ticks spent queuing
-system.physmem.totMemAccLat 6289146250 # Total ticks spent from burst creation until serviced by the DRAM
-system.physmem.totBusLat 720485000 # Total ticks spent in databus transfers
-system.physmem.avgQLat 24895.23 # Average queueing delay per DRAM burst
-system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
-system.physmem.avgMemAccLat 43645.23 # Average memory access latency per DRAM burst
-system.physmem.avgRdBW 25.02 # Average DRAM read bandwidth in MiByte/s
-system.physmem.avgWrBW 16.93 # Average achieved write bandwidth in MiByte/s
-system.physmem.avgRdBWSys 25.03 # Average system read bandwidth in MiByte/s
-system.physmem.avgWrBWSys 16.93 # Average system write bandwidth in MiByte/s
-system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
-system.physmem.busUtil 0.33 # Data bus utilization in percentage
-system.physmem.busUtilRead 0.20 # Data bus utilization in percentage for reads
-system.physmem.busUtilWrite 0.13 # Data bus utilization in percentage for writes
-system.physmem.avgRdQLen 1.03 # Average read queue length when enqueuing
-system.physmem.avgWrQLen 19.95 # Average write queue length when enqueuing
-system.physmem.readRowHits 110436 # Number of row buffer hits during reads
-system.physmem.writeRowHits 67138 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 76.64 # Row buffer hit rate for reads
-system.physmem.writeRowHitRate 68.84 # Row buffer hit rate for writes
-system.physmem.avgGap 1525084.95 # Average gap between requests
-system.physmem.pageHitRate 73.49 # Row buffer hit rate, read and write combined
-system.physmem_0.actEnergy 229772340 # Energy for activate commands per rank (pJ)
-system.physmem_0.preEnergy 122107920 # Energy for precharge commands per rank (pJ)
-system.physmem_0.readEnergy 512480640 # Energy for read commands per rank (pJ)
-system.physmem_0.writeEnergy 252835920 # Energy for write commands per rank (pJ)
-system.physmem_0.refreshEnergy 7717419840.000002 # Energy for refresh commands per rank (pJ)
-system.physmem_0.actBackEnergy 4012679730 # Energy for active background per rank (pJ)
-system.physmem_0.preBackEnergy 354856800 # Energy for precharge background per rank (pJ)
-system.physmem_0.actPowerDownEnergy 24782953050 # Energy for active power-down per rank (pJ)
-system.physmem_0.prePowerDownEnergy 8303052480 # Energy for precharge power-down per rank (pJ)
-system.physmem_0.selfRefreshEnergy 68829850950 # Energy for self refresh per rank (pJ)
-system.physmem_0.totalEnergy 115120015110 # Total energy per rank (pJ)
-system.physmem_0.averagePower 312.273551 # Core power per rank (mW)
-system.physmem_0.totalIdleTime 358922434750 # Total Idle time Per DRAM Rank
-system.physmem_0.memoryStateTime::IDLE 536706250 # Time in different power states
-system.physmem_0.memoryStateTime::REF 3274898000 # Time in different power states
-system.physmem_0.memoryStateTime::SREF 282951785250 # Time in different power states
-system.physmem_0.memoryStateTime::PRE_PDN 21622731000 # Time in different power states
-system.physmem_0.memoryStateTime::ACT 5916696250 # Time in different power states
-system.physmem_0.memoryStateTime::ACT_PDN 54348368750 # Time in different power states
-system.physmem_1.actEnergy 227351880 # Energy for activate commands per rank (pJ)
-system.physmem_1.preEnergy 120825210 # Energy for precharge commands per rank (pJ)
-system.physmem_1.readEnergy 516371940 # Energy for read commands per rank (pJ)
-system.physmem_1.writeEnergy 256114080 # Energy for write commands per rank (pJ)
-system.physmem_1.refreshEnergy 7627682400.000002 # Energy for refresh commands per rank (pJ)
-system.physmem_1.actBackEnergy 3951722790 # Energy for active background per rank (pJ)
-system.physmem_1.preBackEnergy 344311680 # Energy for precharge background per rank (pJ)
-system.physmem_1.actPowerDownEnergy 24510614460 # Energy for active power-down per rank (pJ)
-system.physmem_1.prePowerDownEnergy 8148381600 # Energy for precharge power-down per rank (pJ)
-system.physmem_1.selfRefreshEnergy 69110361900 # Energy for self refresh per rank (pJ)
-system.physmem_1.totalEnergy 114816583080 # Total energy per rank (pJ)
-system.physmem_1.averagePower 311.450463 # Core power per rank (mW)
-system.physmem_1.totalIdleTime 359082796500 # Total Idle time Per DRAM Rank
-system.physmem_1.memoryStateTime::IDLE 515499000 # Time in different power states
-system.physmem_1.memoryStateTime::REF 3236866000 # Time in different power states
-system.physmem_1.memoryStateTime::SREF 284111116500 # Time in different power states
-system.physmem_1.memoryStateTime::PRE_PDN 21219892250 # Time in different power states
-system.physmem_1.memoryStateTime::ACT 5815970250 # Time in different power states
-system.physmem_1.memoryStateTime::ACT_PDN 53751841500 # Time in different power states
-system.pwrStateResidencyTicks::UNDEFINED 368651185500 # Cumulative time (in ticks) in various power states
-system.cpu.branchPred.lookups 132096754 # Number of BP lookups
-system.cpu.branchPred.condPredicted 98183062 # Number of conditional branches predicted
-system.cpu.branchPred.condIncorrect 5916233 # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups 68556674 # Number of BTB lookups
-system.cpu.branchPred.BTBHits 60606255 # Number of BTB hits
-system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 88.403144 # BTB Hit Percentage
-system.cpu.branchPred.usedRAS 10020256 # Number of times the RAS was used to get a target.
-system.cpu.branchPred.RASInCorrect 19127 # Number of incorrect RAS predictions.
-system.cpu.branchPred.indirectLookups 3891736 # Number of indirect predictor lookups.
-system.cpu.branchPred.indirectHits 3883139 # Number of indirect target hits.
-system.cpu.branchPred.indirectMisses 8597 # Number of indirect misses.
-system.cpu.branchPredindirectMispredicted 54132 # Number of mispredicted indirect branches.
-system.cpu_clk_domain.clock 500 # Clock period in ticks
-system.cpu.dstage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 368651185500 # Cumulative time (in ticks) in various power states
-system.cpu.dstage2_mmu.stage2_tlb.walker.walks 0 # Table walker walks requested
-system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
-system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
-system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
-system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
-system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
-system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
-system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst
-system.cpu.dstage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits
-system.cpu.dstage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses
-system.cpu.dstage2_mmu.stage2_tlb.read_hits 0 # DTB read hits
-system.cpu.dstage2_mmu.stage2_tlb.read_misses 0 # DTB read misses
-system.cpu.dstage2_mmu.stage2_tlb.write_hits 0 # DTB write hits
-system.cpu.dstage2_mmu.stage2_tlb.write_misses 0 # DTB write misses
-system.cpu.dstage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed
-system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
-system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
-system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
-system.cpu.dstage2_mmu.stage2_tlb.flush_entries 0 # Number of entries that have been flushed from TLB
-system.cpu.dstage2_mmu.stage2_tlb.align_faults 0 # Number of TLB faults due to alignment restrictions
-system.cpu.dstage2_mmu.stage2_tlb.prefetch_faults 0 # Number of TLB faults due to prefetch
-system.cpu.dstage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions
-system.cpu.dstage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions
-system.cpu.dstage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses
-system.cpu.dstage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses
-system.cpu.dstage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses
-system.cpu.dstage2_mmu.stage2_tlb.hits 0 # DTB hits
-system.cpu.dstage2_mmu.stage2_tlb.misses 0 # DTB misses
-system.cpu.dstage2_mmu.stage2_tlb.accesses 0 # DTB accesses
-system.cpu.dtb.walker.pwrStateResidencyTicks::UNDEFINED 368651185500 # Cumulative time (in ticks) in various power states
-system.cpu.dtb.walker.walks 0 # Table walker walks requested
-system.cpu.dtb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
-system.cpu.dtb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
-system.cpu.dtb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
-system.cpu.dtb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
-system.cpu.dtb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
-system.cpu.dtb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
-system.cpu.dtb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst
-system.cpu.dtb.inst_hits 0 # ITB inst hits
-system.cpu.dtb.inst_misses 0 # ITB inst misses
-system.cpu.dtb.read_hits 0 # DTB read hits
-system.cpu.dtb.read_misses 0 # DTB read misses
-system.cpu.dtb.write_hits 0 # DTB write hits
-system.cpu.dtb.write_misses 0 # DTB write misses
-system.cpu.dtb.flush_tlb 0 # Number of times complete TLB was flushed
-system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
-system.cpu.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
-system.cpu.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
-system.cpu.dtb.flush_entries 0 # Number of entries that have been flushed from TLB
-system.cpu.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions
-system.cpu.dtb.prefetch_faults 0 # Number of TLB faults due to prefetch
-system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions
-system.cpu.dtb.perms_faults 0 # Number of TLB faults due to permissions restrictions
-system.cpu.dtb.read_accesses 0 # DTB read accesses
-system.cpu.dtb.write_accesses 0 # DTB write accesses
-system.cpu.dtb.inst_accesses 0 # ITB inst accesses
-system.cpu.dtb.hits 0 # DTB hits
-system.cpu.dtb.misses 0 # DTB misses
-system.cpu.dtb.accesses 0 # DTB accesses
-system.cpu.istage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 368651185500 # Cumulative time (in ticks) in various power states
-system.cpu.istage2_mmu.stage2_tlb.walker.walks 0 # Table walker walks requested
-system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
-system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
-system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
-system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
-system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
-system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
-system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst
-system.cpu.istage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits
-system.cpu.istage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses
-system.cpu.istage2_mmu.stage2_tlb.read_hits 0 # DTB read hits
-system.cpu.istage2_mmu.stage2_tlb.read_misses 0 # DTB read misses
-system.cpu.istage2_mmu.stage2_tlb.write_hits 0 # DTB write hits
-system.cpu.istage2_mmu.stage2_tlb.write_misses 0 # DTB write misses
-system.cpu.istage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed
-system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
-system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
-system.cpu.istage2_mmu.stage2_tlb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
-system.cpu.istage2_mmu.stage2_tlb.flush_entries 0 # Number of entries that have been flushed from TLB
-system.cpu.istage2_mmu.stage2_tlb.align_faults 0 # Number of TLB faults due to alignment restrictions
-system.cpu.istage2_mmu.stage2_tlb.prefetch_faults 0 # Number of TLB faults due to prefetch
-system.cpu.istage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions
-system.cpu.istage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions
-system.cpu.istage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses
-system.cpu.istage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses
-system.cpu.istage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses
-system.cpu.istage2_mmu.stage2_tlb.hits 0 # DTB hits
-system.cpu.istage2_mmu.stage2_tlb.misses 0 # DTB misses
-system.cpu.istage2_mmu.stage2_tlb.accesses 0 # DTB accesses
-system.cpu.itb.walker.pwrStateResidencyTicks::UNDEFINED 368651185500 # Cumulative time (in ticks) in various power states
-system.cpu.itb.walker.walks 0 # Table walker walks requested
-system.cpu.itb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
-system.cpu.itb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
-system.cpu.itb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
-system.cpu.itb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
-system.cpu.itb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
-system.cpu.itb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
-system.cpu.itb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst
-system.cpu.itb.inst_hits 0 # ITB inst hits
-system.cpu.itb.inst_misses 0 # ITB inst misses
-system.cpu.itb.read_hits 0 # DTB read hits
-system.cpu.itb.read_misses 0 # DTB read misses
-system.cpu.itb.write_hits 0 # DTB write hits
-system.cpu.itb.write_misses 0 # DTB write misses
-system.cpu.itb.flush_tlb 0 # Number of times complete TLB was flushed
-system.cpu.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
-system.cpu.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
-system.cpu.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
-system.cpu.itb.flush_entries 0 # Number of entries that have been flushed from TLB
-system.cpu.itb.align_faults 0 # Number of TLB faults due to alignment restrictions
-system.cpu.itb.prefetch_faults 0 # Number of TLB faults due to prefetch
-system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions
-system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions
-system.cpu.itb.read_accesses 0 # DTB read accesses
-system.cpu.itb.write_accesses 0 # DTB write accesses
-system.cpu.itb.inst_accesses 0 # ITB inst accesses
-system.cpu.itb.hits 0 # DTB hits
-system.cpu.itb.misses 0 # DTB misses
-system.cpu.itb.accesses 0 # DTB accesses
-system.cpu.workload.numSyscalls 548 # Number of system calls
-system.cpu.pwrStateResidencyTicks::ON 368651185500 # Cumulative time (in ticks) in various power states
-system.cpu.numCycles 737302371 # number of cpu cycles simulated
-system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
-system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.committedInsts 506579366 # Number of instructions committed
-system.cpu.committedOps 548692589 # Number of ops (including micro ops) committed
-system.cpu.discardedOps 12932918 # Number of ops (including micro ops) which were discarded before commit
-system.cpu.numFetchSuspends 0 # Number of times Execute suspended instruction fetching
-system.cpu.cpi 1.455453 # CPI: cycles per instruction
-system.cpu.ipc 0.687071 # IPC: instructions per cycle
-system.cpu.op_class_0::No_OpClass 0 0.00% 0.00% # Class of committed instruction
-system.cpu.op_class_0::IntAlu 375609862 68.46% 68.46% # Class of committed instruction
-system.cpu.op_class_0::IntMult 339219 0.06% 68.52% # Class of committed instruction
-system.cpu.op_class_0::IntDiv 0 0.00% 68.52% # Class of committed instruction
-system.cpu.op_class_0::FloatAdd 0 0.00% 68.52% # Class of committed instruction
-system.cpu.op_class_0::FloatCmp 0 0.00% 68.52% # Class of committed instruction
-system.cpu.op_class_0::FloatCvt 0 0.00% 68.52% # Class of committed instruction
-system.cpu.op_class_0::FloatMult 0 0.00% 68.52% # Class of committed instruction
-system.cpu.op_class_0::FloatMultAcc 0 0.00% 68.52% # Class of committed instruction
-system.cpu.op_class_0::FloatDiv 0 0.00% 68.52% # Class of committed instruction
-system.cpu.op_class_0::FloatMisc 0 0.00% 68.52% # Class of committed instruction
-system.cpu.op_class_0::FloatSqrt 0 0.00% 68.52% # Class of committed instruction
-system.cpu.op_class_0::SimdAdd 0 0.00% 68.52% # Class of committed instruction
-system.cpu.op_class_0::SimdAddAcc 0 0.00% 68.52% # Class of committed instruction
-system.cpu.op_class_0::SimdAlu 0 0.00% 68.52% # Class of committed instruction
-system.cpu.op_class_0::SimdCmp 0 0.00% 68.52% # Class of committed instruction
-system.cpu.op_class_0::SimdCvt 0 0.00% 68.52% # Class of committed instruction
-system.cpu.op_class_0::SimdMisc 0 0.00% 68.52% # Class of committed instruction
-system.cpu.op_class_0::SimdMult 0 0.00% 68.52% # Class of committed instruction
-system.cpu.op_class_0::SimdMultAcc 0 0.00% 68.52% # Class of committed instruction
-system.cpu.op_class_0::SimdShift 0 0.00% 68.52% # Class of committed instruction
-system.cpu.op_class_0::SimdShiftAcc 0 0.00% 68.52% # Class of committed instruction
-system.cpu.op_class_0::SimdSqrt 0 0.00% 68.52% # Class of committed instruction
-system.cpu.op_class_0::SimdFloatAdd 0 0.00% 68.52% # Class of committed instruction
-system.cpu.op_class_0::SimdFloatAlu 0 0.00% 68.52% # Class of committed instruction
-system.cpu.op_class_0::SimdFloatCmp 0 0.00% 68.52% # Class of committed instruction
-system.cpu.op_class_0::SimdFloatCvt 0 0.00% 68.52% # Class of committed instruction
-system.cpu.op_class_0::SimdFloatDiv 0 0.00% 68.52% # Class of committed instruction
-system.cpu.op_class_0::SimdFloatMisc 3 0.00% 68.52% # Class of committed instruction
-system.cpu.op_class_0::SimdFloatMult 0 0.00% 68.52% # Class of committed instruction
-system.cpu.op_class_0::SimdFloatMultAcc 0 0.00% 68.52% # Class of committed instruction
-system.cpu.op_class_0::SimdFloatSqrt 0 0.00% 68.52% # Class of committed instruction
-system.cpu.op_class_0::MemRead 115883283 21.12% 89.64% # Class of committed instruction
-system.cpu.op_class_0::MemWrite 56860206 10.36% 100.00% # Class of committed instruction
-system.cpu.op_class_0::FloatMemRead 0 0.00% 100.00% # Class of committed instruction
-system.cpu.op_class_0::FloatMemWrite 16 0.00% 100.00% # Class of committed instruction
-system.cpu.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction
-system.cpu.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction
-system.cpu.op_class_0::total 548692589 # Class of committed instruction
-system.cpu.tickCycles 694166450 # Number of cycles that the object actually ticked
-system.cpu.idleCycles 43135921 # Total number of cycles that the object has spent stopped
-system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 368651185500 # Cumulative time (in ticks) in various power states
-system.cpu.dcache.tags.replacements 1141334 # number of replacements
-system.cpu.dcache.tags.tagsinuse 4070.216677 # Cycle average of tags in use
-system.cpu.dcache.tags.total_refs 171085721 # Total number of references to valid blocks.
-system.cpu.dcache.tags.sampled_refs 1145430 # Sample count of references to valid blocks.
-system.cpu.dcache.tags.avg_refs 149.363751 # Average number of references to valid blocks.
-system.cpu.dcache.tags.warmup_cycle 5072789500 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.data 4070.216677 # Average occupied blocks per requestor
-system.cpu.dcache.tags.occ_percent::cpu.data 0.993705 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_percent::total 0.993705 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_task_id_blocks::1024 4096 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::0 27 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::1 19 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::2 548 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::3 3502 # Occupied blocks per task id
-system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
-system.cpu.dcache.tags.tag_accesses 346341652 # Number of tag accesses
-system.cpu.dcache.tags.data_accesses 346341652 # Number of data accesses
-system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 368651185500 # Cumulative time (in ticks) in various power states
-system.cpu.dcache.ReadReq_hits::cpu.data 114567880 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 114567880 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 53537967 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 53537967 # number of WriteReq hits
-system.cpu.dcache.SoftPFReq_hits::cpu.data 2792 # number of SoftPFReq hits
-system.cpu.dcache.SoftPFReq_hits::total 2792 # number of SoftPFReq hits
-system.cpu.dcache.LoadLockedReq_hits::cpu.data 1488541 # number of LoadLockedReq hits
-system.cpu.dcache.LoadLockedReq_hits::total 1488541 # number of LoadLockedReq hits
-system.cpu.dcache.StoreCondReq_hits::cpu.data 1488541 # number of StoreCondReq hits
-system.cpu.dcache.StoreCondReq_hits::total 1488541 # number of StoreCondReq hits
-system.cpu.dcache.demand_hits::cpu.data 168105847 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 168105847 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 168108639 # number of overall hits
-system.cpu.dcache.overall_hits::total 168108639 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 811293 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 811293 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 701082 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 701082 # number of WriteReq misses
-system.cpu.dcache.SoftPFReq_misses::cpu.data 15 # number of SoftPFReq misses
-system.cpu.dcache.SoftPFReq_misses::total 15 # number of SoftPFReq misses
-system.cpu.dcache.demand_misses::cpu.data 1512375 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 1512375 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 1512390 # number of overall misses
-system.cpu.dcache.overall_misses::total 1512390 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 14512864500 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 14512864500 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 24025186500 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 24025186500 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 38538051000 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 38538051000 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 38538051000 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 38538051000 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 115379173 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 115379173 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses::cpu.data 54239049 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses::total 54239049 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.SoftPFReq_accesses::cpu.data 2807 # number of SoftPFReq accesses(hits+misses)
-system.cpu.dcache.SoftPFReq_accesses::total 2807 # number of SoftPFReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::cpu.data 1488541 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::total 1488541 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.StoreCondReq_accesses::cpu.data 1488541 # number of StoreCondReq accesses(hits+misses)
-system.cpu.dcache.StoreCondReq_accesses::total 1488541 # number of StoreCondReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 169618222 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 169618222 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 169621029 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 169621029 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.007032 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.007032 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.012926 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.012926 # miss rate for WriteReq accesses
-system.cpu.dcache.SoftPFReq_miss_rate::cpu.data 0.005344 # miss rate for SoftPFReq accesses
-system.cpu.dcache.SoftPFReq_miss_rate::total 0.005344 # miss rate for SoftPFReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.008916 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.008916 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.008916 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.008916 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 17888.561223 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 17888.561223 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 34268.725342 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 34268.725342 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 25481.809075 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 25481.809075 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 25481.556345 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 25481.556345 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
-system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
-system.cpu.dcache.writebacks::writebacks 1068964 # number of writebacks
-system.cpu.dcache.writebacks::total 1068964 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 22242 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 22242 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 344715 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 344715 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 366957 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 366957 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 366957 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 366957 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 789051 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 789051 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 356367 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 356367 # number of WriteReq MSHR misses
-system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data 12 # number of SoftPFReq MSHR misses
-system.cpu.dcache.SoftPFReq_mshr_misses::total 12 # number of SoftPFReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 1145418 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 1145418 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 1145430 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 1145430 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 13418418500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 13418418500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 12201205500 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 12201205500 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 4179500 # number of SoftPFReq MSHR miss cycles
-system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 4179500 # number of SoftPFReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 25619624000 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 25619624000 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 25623803500 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 25623803500 # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.006839 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.006839 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.006570 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.006570 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data 0.004275 # mshr miss rate for SoftPFReq accesses
-system.cpu.dcache.SoftPFReq_mshr_miss_rate::total 0.004275 # mshr miss rate for SoftPFReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.006753 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.006753 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.006753 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.006753 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 17005.768322 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 17005.768322 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 34237.753496 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 34237.753496 # average WriteReq mshr miss latency
-system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 348291.666667 # average SoftPFReq mshr miss latency
-system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 348291.666667 # average SoftPFReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 22367.052028 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 22367.052028 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 22370.466550 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 22370.466550 # average overall mshr miss latency
-system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 368651185500 # Cumulative time (in ticks) in various power states
-system.cpu.icache.tags.replacements 18132 # number of replacements
-system.cpu.icache.tags.tagsinuse 1186.493230 # Cycle average of tags in use
-system.cpu.icache.tags.total_refs 199187334 # Total number of references to valid blocks.
-system.cpu.icache.tags.sampled_refs 20004 # Sample count of references to valid blocks.
-system.cpu.icache.tags.avg_refs 9957.375225 # Average number of references to valid blocks.
-system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst 1186.493230 # Average occupied blocks per requestor
-system.cpu.icache.tags.occ_percent::cpu.inst 0.579342 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_percent::total 0.579342 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_task_id_blocks::1024 1872 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::0 41 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::1 62 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::2 53 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::3 318 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::4 1398 # Occupied blocks per task id
-system.cpu.icache.tags.occ_task_id_percent::1024 0.914062 # Percentage of cache occupancy per task id
-system.cpu.icache.tags.tag_accesses 398434680 # Number of tag accesses
-system.cpu.icache.tags.data_accesses 398434680 # Number of data accesses
-system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 368651185500 # Cumulative time (in ticks) in various power states
-system.cpu.icache.ReadReq_hits::cpu.inst 199187334 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 199187334 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 199187334 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 199187334 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 199187334 # number of overall hits
-system.cpu.icache.overall_hits::total 199187334 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 20004 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 20004 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 20004 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 20004 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 20004 # number of overall misses
-system.cpu.icache.overall_misses::total 20004 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 543340500 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 543340500 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 543340500 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 543340500 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 543340500 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 543340500 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 199207338 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 199207338 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 199207338 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 199207338 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 199207338 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 199207338 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000100 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.000100 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.000100 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.000100 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.000100 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.000100 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 27161.592681 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 27161.592681 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 27161.592681 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 27161.592681 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 27161.592681 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 27161.592681 # average overall miss latency
-system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
-system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
-system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
-system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
-system.cpu.icache.writebacks::writebacks 18132 # number of writebacks
-system.cpu.icache.writebacks::total 18132 # number of writebacks
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 20004 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 20004 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 20004 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 20004 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 20004 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 20004 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 523336500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 523336500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 523336500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 523336500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 523336500 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 523336500 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000100 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000100 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000100 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.000100 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000100 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.000100 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 26161.592681 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 26161.592681 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 26161.592681 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 26161.592681 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 26161.592681 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 26161.592681 # average overall mshr miss latency
-system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 368651185500 # Cumulative time (in ticks) in various power states
-system.cpu.l2cache.tags.replacements 112700 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 29077.009680 # Cycle average of tags in use
-system.cpu.l2cache.tags.total_refs 2174426 # Total number of references to valid blocks.
-system.cpu.l2cache.tags.sampled_refs 145468 # Sample count of references to valid blocks.
-system.cpu.l2cache.tags.avg_refs 14.947796 # Average number of references to valid blocks.
-system.cpu.l2cache.tags.warmup_cycle 102124248000 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.tags.occ_blocks::writebacks 135.271970 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.inst 308.139631 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.data 28633.598078 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_percent::writebacks 0.004128 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.inst 0.009404 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.data 0.873828 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::total 0.887360 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_task_id_blocks::1024 32768 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::0 87 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::2 114 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::3 988 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::4 31579 # Occupied blocks per task id
-system.cpu.l2cache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
-system.cpu.l2cache.tags.tag_accesses 18704732 # Number of tag accesses
-system.cpu.l2cache.tags.data_accesses 18704732 # Number of data accesses
-system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 368651185500 # Cumulative time (in ticks) in various power states
-system.cpu.l2cache.WritebackDirty_hits::writebacks 1068964 # number of WritebackDirty hits
-system.cpu.l2cache.WritebackDirty_hits::total 1068964 # number of WritebackDirty hits
-system.cpu.l2cache.WritebackClean_hits::writebacks 17895 # number of WritebackClean hits
-system.cpu.l2cache.WritebackClean_hits::total 17895 # number of WritebackClean hits
-system.cpu.l2cache.ReadExReq_hits::cpu.data 255662 # number of ReadExReq hits
-system.cpu.l2cache.ReadExReq_hits::total 255662 # number of ReadExReq hits
-system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 17195 # number of ReadCleanReq hits
-system.cpu.l2cache.ReadCleanReq_hits::total 17195 # number of ReadCleanReq hits
-system.cpu.l2cache.ReadSharedReq_hits::cpu.data 748361 # number of ReadSharedReq hits
-system.cpu.l2cache.ReadSharedReq_hits::total 748361 # number of ReadSharedReq hits
-system.cpu.l2cache.demand_hits::cpu.inst 17195 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.data 1004023 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 1021218 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.inst 17195 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.data 1004023 # number of overall hits
-system.cpu.l2cache.overall_hits::total 1021218 # number of overall hits
-system.cpu.l2cache.ReadExReq_misses::cpu.data 100957 # number of ReadExReq misses
-system.cpu.l2cache.ReadExReq_misses::total 100957 # number of ReadExReq misses
-system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 2809 # number of ReadCleanReq misses
-system.cpu.l2cache.ReadCleanReq_misses::total 2809 # number of ReadCleanReq misses
-system.cpu.l2cache.ReadSharedReq_misses::cpu.data 40450 # number of ReadSharedReq misses
-system.cpu.l2cache.ReadSharedReq_misses::total 40450 # number of ReadSharedReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 2809 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 141407 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 144216 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 2809 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 141407 # number of overall misses
-system.cpu.l2cache.overall_misses::total 144216 # number of overall misses
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 8984700500 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 8984700500 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 312111000 # number of ReadCleanReq miss cycles
-system.cpu.l2cache.ReadCleanReq_miss_latency::total 312111000 # number of ReadCleanReq miss cycles
-system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 4361406500 # number of ReadSharedReq miss cycles
-system.cpu.l2cache.ReadSharedReq_miss_latency::total 4361406500 # number of ReadSharedReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 312111000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 13346107000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 13658218000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 312111000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 13346107000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 13658218000 # number of overall miss cycles
-system.cpu.l2cache.WritebackDirty_accesses::writebacks 1068964 # number of WritebackDirty accesses(hits+misses)
-system.cpu.l2cache.WritebackDirty_accesses::total 1068964 # number of WritebackDirty accesses(hits+misses)
-system.cpu.l2cache.WritebackClean_accesses::writebacks 17895 # number of WritebackClean accesses(hits+misses)
-system.cpu.l2cache.WritebackClean_accesses::total 17895 # number of WritebackClean accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data 356619 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 356619 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 20004 # number of ReadCleanReq accesses(hits+misses)
-system.cpu.l2cache.ReadCleanReq_accesses::total 20004 # number of ReadCleanReq accesses(hits+misses)
-system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 788811 # number of ReadSharedReq accesses(hits+misses)
-system.cpu.l2cache.ReadSharedReq_accesses::total 788811 # number of ReadSharedReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 20004 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 1145430 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 1165434 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 20004 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 1145430 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 1165434 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.283095 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::total 0.283095 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.140422 # miss rate for ReadCleanReq accesses
-system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.140422 # miss rate for ReadCleanReq accesses
-system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.051280 # miss rate for ReadSharedReq accesses
-system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.051280 # miss rate for ReadSharedReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.140422 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.123453 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.123744 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.140422 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.123453 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.123744 # miss rate for overall accesses
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 88995.319790 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 88995.319790 # average ReadExReq miss latency
-system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 111111.071556 # average ReadCleanReq miss latency
-system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 111111.071556 # average ReadCleanReq miss latency
-system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 107822.163164 # average ReadSharedReq miss latency
-system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 107822.163164 # average ReadSharedReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 111111.071556 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 94380.808588 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 94706.676097 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 111111.071556 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 94380.808588 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 94706.676097 # average overall miss latency
-system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
-system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
-system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
-system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
-system.cpu.l2cache.writebacks::writebacks 97523 # number of writebacks
-system.cpu.l2cache.writebacks::total 97523 # number of writebacks
-system.cpu.l2cache.ReadCleanReq_mshr_hits::cpu.inst 1 # number of ReadCleanReq MSHR hits
-system.cpu.l2cache.ReadCleanReq_mshr_hits::total 1 # number of ReadCleanReq MSHR hits
-system.cpu.l2cache.ReadSharedReq_mshr_hits::cpu.data 13 # number of ReadSharedReq MSHR hits
-system.cpu.l2cache.ReadSharedReq_mshr_hits::total 13 # number of ReadSharedReq MSHR hits
-system.cpu.l2cache.demand_mshr_hits::cpu.inst 1 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.demand_mshr_hits::cpu.data 13 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.demand_mshr_hits::total 14 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.overall_mshr_hits::cpu.inst 1 # number of overall MSHR hits
-system.cpu.l2cache.overall_mshr_hits::cpu.data 13 # number of overall MSHR hits
-system.cpu.l2cache.overall_mshr_hits::total 14 # number of overall MSHR hits
-system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 100957 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::total 100957 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 2808 # number of ReadCleanReq MSHR misses
-system.cpu.l2cache.ReadCleanReq_mshr_misses::total 2808 # number of ReadCleanReq MSHR misses
-system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 40437 # number of ReadSharedReq MSHR misses
-system.cpu.l2cache.ReadSharedReq_mshr_misses::total 40437 # number of ReadSharedReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 2808 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.data 141394 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 144202 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 2808 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.data 141394 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 144202 # number of overall MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 7975130500 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 7975130500 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 283956000 # number of ReadCleanReq MSHR miss cycles
-system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 283956000 # number of ReadCleanReq MSHR miss cycles
-system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 3955182000 # number of ReadSharedReq MSHR miss cycles
-system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 3955182000 # number of ReadSharedReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 283956000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 11930312500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 12214268500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 283956000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 11930312500 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 12214268500 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.283095 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.283095 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.140372 # mshr miss rate for ReadCleanReq accesses
-system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.140372 # mshr miss rate for ReadCleanReq accesses
-system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.051263 # mshr miss rate for ReadSharedReq accesses
-system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.051263 # mshr miss rate for ReadSharedReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.140372 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.123442 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.123732 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.140372 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.123442 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.123732 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 78995.319790 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 78995.319790 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 101123.931624 # average ReadCleanReq mshr miss latency
-system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 101123.931624 # average ReadCleanReq mshr miss latency
-system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 97810.965205 # average ReadSharedReq mshr miss latency
-system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 97810.965205 # average ReadSharedReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 101123.931624 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 84376.370284 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 84702.490257 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 101123.931624 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 84376.370284 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 84702.490257 # average overall mshr miss latency
-system.cpu.toL2Bus.snoop_filter.tot_requests 2324900 # Total number of requests made to the snoop filter.
-system.cpu.toL2Bus.snoop_filter.hit_single_requests 1159536 # Number of requests hitting in the snoop filter with a single holder of the requested data.
-system.cpu.toL2Bus.snoop_filter.hit_multi_requests 4992 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
-system.cpu.toL2Bus.snoop_filter.tot_snoops 2618 # Total number of snoops made to the snoop filter.
-system.cpu.toL2Bus.snoop_filter.hit_single_snoops 2615 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
-system.cpu.toL2Bus.snoop_filter.hit_multi_snoops 3 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
-system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 368651185500 # Cumulative time (in ticks) in various power states
-system.cpu.toL2Bus.trans_dist::ReadResp 808815 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::WritebackDirty 1166487 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::WritebackClean 18132 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::CleanEvict 87547 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExReq 356619 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExResp 356619 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadCleanReq 20004 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadSharedReq 788811 # Transaction distribution
-system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 58140 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 3432194 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count::total 3490334 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 2440704 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 141721216 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size::total 144161920 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.snoops 112700 # Total snoops (count)
-system.cpu.toL2Bus.snoopTraffic 6241472 # Total snoop traffic (bytes)
-system.cpu.toL2Bus.snoop_fanout::samples 1278134 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::mean 0.006011 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::stdev 0.077328 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::0 1270454 99.40% 99.40% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::1 7677 0.60% 100.00% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::2 3 0.00% 100.00% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::min_value 0 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::max_value 2 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::total 1278134 # Request fanout histogram
-system.cpu.toL2Bus.reqLayer0.occupancy 2249546000 # Layer occupancy (ticks)
-system.cpu.toL2Bus.reqLayer0.utilization 0.6 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer0.occupancy 30029453 # Layer occupancy (ticks)
-system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer1.occupancy 1718153483 # Layer occupancy (ticks)
-system.cpu.toL2Bus.respLayer1.utilization 0.5 # Layer utilization (%)
-system.membus.snoop_filter.tot_requests 254284 # Total number of requests made to the snoop filter.
-system.membus.snoop_filter.hit_single_requests 110251 # Number of requests hitting in the snoop filter with a single holder of the requested data.
-system.membus.snoop_filter.hit_multi_requests 0 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
-system.membus.snoop_filter.tot_snoops 0 # Total number of snoops made to the snoop filter.
-system.membus.snoop_filter.hit_single_snoops 0 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
-system.membus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
-system.membus.pwrStateResidencyTicks::UNDEFINED 368651185500 # Cumulative time (in ticks) in various power states
-system.membus.trans_dist::ReadResp 43245 # Transaction distribution
-system.membus.trans_dist::WritebackDirty 97523 # Transaction distribution
-system.membus.trans_dist::CleanEvict 12559 # Transaction distribution
-system.membus.trans_dist::ReadExReq 100957 # Transaction distribution
-system.membus.trans_dist::ReadExResp 100957 # Transaction distribution
-system.membus.trans_dist::ReadSharedReq 43245 # Transaction distribution
-system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 398486 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count::total 398486 # Packet count per connected master and slave (bytes)
-system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 15470400 # Cumulative packet size per connected master and slave (bytes)
-system.membus.pkt_size::total 15470400 # Cumulative packet size per connected master and slave (bytes)
-system.membus.snoops 0 # Total snoops (count)
-system.membus.snoopTraffic 0 # Total snoop traffic (bytes)
-system.membus.snoop_fanout::samples 144202 # Request fanout histogram
-system.membus.snoop_fanout::mean 0 # Request fanout histogram
-system.membus.snoop_fanout::stdev 0 # Request fanout histogram
-system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
-system.membus.snoop_fanout::0 144202 100.00% 100.00% # Request fanout histogram
-system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
-system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
-system.membus.snoop_fanout::min_value 0 # Request fanout histogram
-system.membus.snoop_fanout::max_value 0 # Request fanout histogram
-system.membus.snoop_fanout::total 144202 # Request fanout histogram
-system.membus.reqLayer0.occupancy 684899000 # Layer occupancy (ticks)
-system.membus.reqLayer0.utilization 0.2 # Layer utilization (%)
-system.membus.respLayer1.occupancy 765515250 # Layer occupancy (ticks)
-system.membus.respLayer1.utilization 0.2 # Layer utilization (%)
-
----------- End Simulation Statistics ----------