summaryrefslogtreecommitdiff
path: root/tests/long/se/30.eon/ref/alpha/tru64
diff options
context:
space:
mode:
Diffstat (limited to 'tests/long/se/30.eon/ref/alpha/tru64')
-rw-r--r--tests/long/se/30.eon/ref/alpha/tru64/inorder-timing/stats.txt534
-rw-r--r--tests/long/se/30.eon/ref/alpha/tru64/o3-timing/stats.txt1036
-rw-r--r--tests/long/se/30.eon/ref/alpha/tru64/simple-timing/stats.txt180
3 files changed, 875 insertions, 875 deletions
diff --git a/tests/long/se/30.eon/ref/alpha/tru64/inorder-timing/stats.txt b/tests/long/se/30.eon/ref/alpha/tru64/inorder-timing/stats.txt
index c000798eb..63bbc9ea5 100644
--- a/tests/long/se/30.eon/ref/alpha/tru64/inorder-timing/stats.txt
+++ b/tests/long/se/30.eon/ref/alpha/tru64/inorder-timing/stats.txt
@@ -1,14 +1,14 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.141187 # Number of seconds simulated
-sim_ticks 141187061500 # Number of ticks simulated
-final_tick 141187061500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.141181 # Number of seconds simulated
+sim_ticks 141180939500 # Number of ticks simulated
+final_tick 141180939500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 158597 # Simulator instruction rate (inst/s)
-host_op_rate 158597 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 56167220 # Simulator tick rate (ticks/s)
-host_mem_usage 225028 # Number of bytes of host memory used
-host_seconds 2513.69 # Real time elapsed on the host
+host_inst_rate 88431 # Simulator instruction rate (inst/s)
+host_op_rate 88431 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 31316360 # Simulator tick rate (ticks/s)
+host_mem_usage 225476 # Number of bytes of host memory used
+host_seconds 4508.22 # Real time elapsed on the host
sim_insts 398664595 # Number of instructions simulated
sim_ops 398664595 # Number of ops (including micro ops) simulated
system.physmem.bytes_read::cpu.inst 214592 # Number of bytes read from this memory
@@ -19,14 +19,14 @@ system.physmem.bytes_inst_read::total 214592 # Nu
system.physmem.num_reads::cpu.inst 3353 # Number of read requests responded to by this memory
system.physmem.num_reads::cpu.data 3969 # Number of read requests responded to by this memory
system.physmem.num_reads::total 7322 # Number of read requests responded to by this memory
-system.physmem.bw_read::cpu.inst 1519913 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 1799145 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 3319058 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 1519913 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 1519913 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 1519913 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 1799145 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 3319058 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_read::cpu.inst 1519979 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 1799223 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 3319202 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 1519979 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 1519979 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 1519979 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 1799223 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 3319202 # Total bandwidth to/from this memory (bytes/s)
system.cpu.dtb.fetch_hits 0 # ITB hits
system.cpu.dtb.fetch_misses 0 # ITB misses
system.cpu.dtb.fetch_acv 0 # ITB acv
@@ -35,18 +35,18 @@ system.cpu.dtb.read_hits 94755019 # DT
system.cpu.dtb.read_misses 21 # DTB read misses
system.cpu.dtb.read_acv 0 # DTB read access violations
system.cpu.dtb.read_accesses 94755040 # DTB read accesses
-system.cpu.dtb.write_hits 73522100 # DTB write hits
+system.cpu.dtb.write_hits 73522102 # DTB write hits
system.cpu.dtb.write_misses 35 # DTB write misses
system.cpu.dtb.write_acv 0 # DTB write access violations
-system.cpu.dtb.write_accesses 73522135 # DTB write accesses
-system.cpu.dtb.data_hits 168277119 # DTB hits
+system.cpu.dtb.write_accesses 73522137 # DTB write accesses
+system.cpu.dtb.data_hits 168277121 # DTB hits
system.cpu.dtb.data_misses 56 # DTB misses
system.cpu.dtb.data_acv 0 # DTB access violations
-system.cpu.dtb.data_accesses 168277175 # DTB accesses
-system.cpu.itb.fetch_hits 49112134 # ITB hits
-system.cpu.itb.fetch_misses 88783 # ITB misses
+system.cpu.dtb.data_accesses 168277177 # DTB accesses
+system.cpu.itb.fetch_hits 49111833 # ITB hits
+system.cpu.itb.fetch_misses 88782 # ITB misses
system.cpu.itb.fetch_acv 0 # ITB acv
-system.cpu.itb.fetch_accesses 49200917 # ITB accesses
+system.cpu.itb.fetch_accesses 49200615 # ITB accesses
system.cpu.itb.read_hits 0 # DTB read hits
system.cpu.itb.read_misses 0 # DTB read misses
system.cpu.itb.read_acv 0 # DTB read access violations
@@ -60,42 +60,42 @@ system.cpu.itb.data_misses 0 # DT
system.cpu.itb.data_acv 0 # DTB access violations
system.cpu.itb.data_accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 215 # Number of system calls
-system.cpu.numCycles 282374124 # number of cpu cycles simulated
+system.cpu.numCycles 282361880 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.branch_predictor.lookups 53870034 # Number of BP lookups
-system.cpu.branch_predictor.condPredicted 30921446 # Number of conditional branches predicted
-system.cpu.branch_predictor.condIncorrect 16037248 # Number of conditional branches incorrect
-system.cpu.branch_predictor.BTBLookups 33426490 # Number of BTB lookups
-system.cpu.branch_predictor.BTBHits 15653868 # Number of BTB hits
+system.cpu.branch_predictor.lookups 53870354 # Number of BP lookups
+system.cpu.branch_predictor.condPredicted 30921657 # Number of conditional branches predicted
+system.cpu.branch_predictor.condIncorrect 16037209 # Number of conditional branches incorrect
+system.cpu.branch_predictor.BTBLookups 33426941 # Number of BTB lookups
+system.cpu.branch_predictor.BTBHits 15653987 # Number of BTB hits
system.cpu.branch_predictor.usedRAS 8007516 # Number of times the RAS was used to get a target.
-system.cpu.branch_predictor.RASInCorrect 19 # Number of incorrect RAS predictions.
-system.cpu.branch_predictor.BTBHitPct 46.830726 # BTB Hit Percentage
-system.cpu.branch_predictor.predictedTaken 29683710 # Number of Branches Predicted As Taken (True).
-system.cpu.branch_predictor.predictedNotTaken 24186324 # Number of Branches Predicted As Not Taken (False).
-system.cpu.regfile_manager.intRegFileReads 280818505 # Number of Reads from Int. Register File
+system.cpu.branch_predictor.RASInCorrect 18 # Number of incorrect RAS predictions.
+system.cpu.branch_predictor.BTBHitPct 46.830450 # BTB Hit Percentage
+system.cpu.branch_predictor.predictedTaken 29683846 # Number of Branches Predicted As Taken (True).
+system.cpu.branch_predictor.predictedNotTaken 24186508 # Number of Branches Predicted As Not Taken (False).
+system.cpu.regfile_manager.intRegFileReads 280818440 # Number of Reads from Int. Register File
system.cpu.regfile_manager.intRegFileWrites 159335859 # Number of Writes to Int. Register File
-system.cpu.regfile_manager.intRegFileAccesses 440154364 # Total Accesses (Read+Write) to the Int. Register File
-system.cpu.regfile_manager.floatRegFileReads 119907678 # Number of Reads from FP Register File
+system.cpu.regfile_manager.intRegFileAccesses 440154299 # Total Accesses (Read+Write) to the Int. Register File
+system.cpu.regfile_manager.floatRegFileReads 119907695 # Number of Reads from FP Register File
system.cpu.regfile_manager.floatRegFileWrites 100196481 # Number of Writes to FP Register File
-system.cpu.regfile_manager.floatRegFileAccesses 220104159 # Total Accesses (Read+Write) to the FP Register File
-system.cpu.regfile_manager.regForwards 100457715 # Number of Registers Read Through Forwarding Logic
-system.cpu.agen_unit.agens 168700471 # Number of Address Generations
-system.cpu.execution_unit.predictedTakenIncorrect 14475138 # Number of Branches Incorrectly Predicted As Taken.
-system.cpu.execution_unit.predictedNotTakenIncorrect 1561451 # Number of Branches Incorrectly Predicted As Not Taken).
-system.cpu.execution_unit.mispredicted 16036589 # Number of Branches Incorrectly Predicted
-system.cpu.execution_unit.predicted 28550962 # Number of Branches Incorrectly Predicted
-system.cpu.execution_unit.mispredictPct 35.966517 # Percentage of Incorrect Branches Predicts
-system.cpu.execution_unit.executions 205751085 # Number of Instructions Executed.
-system.cpu.mult_div_unit.multiplies 2124334 # Number of Multipy Operations Executed
+system.cpu.regfile_manager.floatRegFileAccesses 220104176 # Total Accesses (Read+Write) to the FP Register File
+system.cpu.regfile_manager.regForwards 100457653 # Number of Registers Read Through Forwarding Logic
+system.cpu.agen_unit.agens 168700458 # Number of Address Generations
+system.cpu.execution_unit.predictedTakenIncorrect 14475221 # Number of Branches Incorrectly Predicted As Taken.
+system.cpu.execution_unit.predictedNotTakenIncorrect 1561329 # Number of Branches Incorrectly Predicted As Not Taken).
+system.cpu.execution_unit.mispredicted 16036550 # Number of Branches Incorrectly Predicted
+system.cpu.execution_unit.predicted 28551001 # Number of Branches Incorrectly Predicted
+system.cpu.execution_unit.mispredictPct 35.966429 # Percentage of Incorrect Branches Predicts
+system.cpu.execution_unit.executions 205750873 # Number of Instructions Executed.
+system.cpu.mult_div_unit.multiplies 2124330 # Number of Multipy Operations Executed
system.cpu.mult_div_unit.divides 0 # Number of Divide Operations Executed
system.cpu.contextSwitches 1 # Number of context switches
-system.cpu.threadCycles 281932231 # Total Number of Cycles A Thread Was Active in CPU (Per-Thread)
+system.cpu.threadCycles 281927927 # Total Number of Cycles A Thread Was Active in CPU (Per-Thread)
system.cpu.smtCycles 0 # Total number of cycles that the CPU was in SMT-mode
-system.cpu.timesIdled 9236 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 13499283 # Number of cycles cpu's stages were not processed
-system.cpu.runCycles 268874841 # Number of cycles cpu stages are processed.
-system.cpu.activity 95.219363 # Percentage of cycles cpu is active
+system.cpu.timesIdled 8028 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 13487383 # Number of cycles cpu's stages were not processed
+system.cpu.runCycles 268874497 # Number of cycles cpu stages are processed.
+system.cpu.activity 95.223370 # Percentage of cycles cpu is active
system.cpu.comLoads 94754489 # Number of Load instructions committed
system.cpu.comStores 73520729 # Number of Store instructions committed
system.cpu.comBranches 44587532 # Number of Branches instructions committed
@@ -107,72 +107,72 @@ system.cpu.committedInsts 398664595 # Nu
system.cpu.committedOps 398664595 # Number of Ops committed (Per-Thread)
system.cpu.smtCommittedInsts 0 # Number of SMT Instructions committed (Per-Thread)
system.cpu.committedInsts_total 398664595 # Number of Instructions committed (Total)
-system.cpu.cpi 0.708300 # CPI: Cycles Per Instruction (Per-Thread)
+system.cpu.cpi 0.708269 # CPI: Cycles Per Instruction (Per-Thread)
system.cpu.smt_cpi nan # CPI: Total SMT-CPI
-system.cpu.cpi_total 0.708300 # CPI: Total CPI of All Threads
-system.cpu.ipc 1.411831 # IPC: Instructions Per Cycle (Per-Thread)
+system.cpu.cpi_total 0.708269 # CPI: Total CPI of All Threads
+system.cpu.ipc 1.411892 # IPC: Instructions Per Cycle (Per-Thread)
system.cpu.smt_ipc nan # IPC: Total SMT-IPC
-system.cpu.ipc_total 1.411831 # IPC: Total IPC of All Threads
-system.cpu.stage0.idleCycles 78560366 # Number of cycles 0 instructions are processed.
-system.cpu.stage0.runCycles 203813758 # Number of cycles 1+ instructions are processed.
-system.cpu.stage0.utilization 72.178624 # Percentage of cycles stage was utilized (processing insts).
-system.cpu.stage1.idleCycles 108887705 # Number of cycles 0 instructions are processed.
-system.cpu.stage1.runCycles 173486419 # Number of cycles 1+ instructions are processed.
-system.cpu.stage1.utilization 61.438497 # Percentage of cycles stage was utilized (processing insts).
-system.cpu.stage2.idleCycles 104664774 # Number of cycles 0 instructions are processed.
-system.cpu.stage2.runCycles 177709350 # Number of cycles 1+ instructions are processed.
-system.cpu.stage2.utilization 62.934007 # Percentage of cycles stage was utilized (processing insts).
-system.cpu.stage3.idleCycles 183592728 # Number of cycles 0 instructions are processed.
-system.cpu.stage3.runCycles 98781396 # Number of cycles 1+ instructions are processed.
-system.cpu.stage3.utilization 34.982453 # Percentage of cycles stage was utilized (processing insts).
-system.cpu.stage4.idleCycles 92681683 # Number of cycles 0 instructions are processed.
-system.cpu.stage4.runCycles 189692441 # Number of cycles 1+ instructions are processed.
-system.cpu.stage4.utilization 67.177700 # Percentage of cycles stage was utilized (processing insts).
-system.cpu.icache.replacements 1973 # number of replacements
-system.cpu.icache.tagsinuse 1829.856986 # Cycle average of tags in use
-system.cpu.icache.total_refs 49107743 # Total number of references to valid blocks.
-system.cpu.icache.sampled_refs 3900 # Sample count of references to valid blocks.
-system.cpu.icache.avg_refs 12591.728974 # Average number of references to valid blocks.
+system.cpu.ipc_total 1.411892 # IPC: Total IPC of All Threads
+system.cpu.stage0.idleCycles 78547913 # Number of cycles 0 instructions are processed.
+system.cpu.stage0.runCycles 203813967 # Number of cycles 1+ instructions are processed.
+system.cpu.stage0.utilization 72.181828 # Percentage of cycles stage was utilized (processing insts).
+system.cpu.stage1.idleCycles 108875170 # Number of cycles 0 instructions are processed.
+system.cpu.stage1.runCycles 173486710 # Number of cycles 1+ instructions are processed.
+system.cpu.stage1.utilization 61.441265 # Percentage of cycles stage was utilized (processing insts).
+system.cpu.stage2.idleCycles 104652466 # Number of cycles 0 instructions are processed.
+system.cpu.stage2.runCycles 177709414 # Number of cycles 1+ instructions are processed.
+system.cpu.stage2.utilization 62.936758 # Percentage of cycles stage was utilized (processing insts).
+system.cpu.stage3.idleCycles 183580459 # Number of cycles 0 instructions are processed.
+system.cpu.stage3.runCycles 98781421 # Number of cycles 1+ instructions are processed.
+system.cpu.stage3.utilization 34.983979 # Percentage of cycles stage was utilized (processing insts).
+system.cpu.stage4.idleCycles 92669372 # Number of cycles 0 instructions are processed.
+system.cpu.stage4.runCycles 189692508 # Number of cycles 1+ instructions are processed.
+system.cpu.stage4.utilization 67.180636 # Percentage of cycles stage was utilized (processing insts).
+system.cpu.icache.replacements 1974 # number of replacements
+system.cpu.icache.tagsinuse 1829.872355 # Cycle average of tags in use
+system.cpu.icache.total_refs 49107443 # Total number of references to valid blocks.
+system.cpu.icache.sampled_refs 3901 # Sample count of references to valid blocks.
+system.cpu.icache.avg_refs 12588.424250 # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::cpu.inst 1829.856986 # Average occupied blocks per requestor
-system.cpu.icache.occ_percent::cpu.inst 0.893485 # Average percentage of cache occupancy
-system.cpu.icache.occ_percent::total 0.893485 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits::cpu.inst 49107743 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 49107743 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 49107743 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 49107743 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 49107743 # number of overall hits
-system.cpu.icache.overall_hits::total 49107743 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 4390 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 4390 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 4390 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 4390 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 4390 # number of overall misses
-system.cpu.icache.overall_misses::total 4390 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 220305000 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 220305000 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 220305000 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 220305000 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 220305000 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 220305000 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 49112133 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 49112133 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 49112133 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 49112133 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 49112133 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 49112133 # number of overall (read+write) accesses
+system.cpu.icache.occ_blocks::cpu.inst 1829.872355 # Average occupied blocks per requestor
+system.cpu.icache.occ_percent::cpu.inst 0.893492 # Average percentage of cache occupancy
+system.cpu.icache.occ_percent::total 0.893492 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits::cpu.inst 49107443 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 49107443 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 49107443 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 49107443 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 49107443 # number of overall hits
+system.cpu.icache.overall_hits::total 49107443 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 4389 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 4389 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 4389 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 4389 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 4389 # number of overall misses
+system.cpu.icache.overall_misses::total 4389 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 215239500 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 215239500 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 215239500 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 215239500 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 215239500 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 215239500 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 49111832 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 49111832 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 49111832 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 49111832 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 49111832 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 49111832 # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000089 # miss rate for ReadReq accesses
system.cpu.icache.ReadReq_miss_rate::total 0.000089 # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate::cpu.inst 0.000089 # miss rate for demand accesses
system.cpu.icache.demand_miss_rate::total 0.000089 # miss rate for demand accesses
system.cpu.icache.overall_miss_rate::cpu.inst 0.000089 # miss rate for overall accesses
system.cpu.icache.overall_miss_rate::total 0.000089 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 50183.371298 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 50183.371298 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 50183.371298 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 50183.371298 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 50183.371298 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 50183.371298 # average overall miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 49040.669856 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 49040.669856 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 49040.669856 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 49040.669856 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 49040.669856 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 49040.669856 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 45000 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -181,70 +181,70 @@ system.cpu.icache.avg_blocked_cycles::no_mshrs nan
system.cpu.icache.avg_blocked_cycles::no_targets 45000 # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 490 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 490 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 490 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 490 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 490 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 490 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 3900 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 3900 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 3900 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 3900 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 3900 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 3900 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 190927000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 190927000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 190927000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 190927000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 190927000 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 190927000 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 488 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 488 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 488 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 488 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 488 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 488 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 3901 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 3901 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 3901 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 3901 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 3901 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 3901 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 190519000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 190519000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 190519000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 190519000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 190519000 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 190519000 # number of overall MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000079 # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000079 # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000079 # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_miss_rate::total 0.000079 # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000079 # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_miss_rate::total 0.000079 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 48955.641026 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 48955.641026 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 48955.641026 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 48955.641026 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 48955.641026 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 48955.641026 # average overall mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 48838.502948 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 48838.502948 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 48838.502948 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 48838.502948 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 48838.502948 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 48838.502948 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.dcache.replacements 764 # number of replacements
-system.cpu.dcache.tagsinuse 3284.708505 # Cycle average of tags in use
-system.cpu.dcache.total_refs 168261813 # Total number of references to valid blocks.
+system.cpu.dcache.tagsinuse 3284.744401 # Cycle average of tags in use
+system.cpu.dcache.total_refs 168261808 # Total number of references to valid blocks.
system.cpu.dcache.sampled_refs 4152 # Sample count of references to valid blocks.
-system.cpu.dcache.avg_refs 40525.484827 # Average number of references to valid blocks.
+system.cpu.dcache.avg_refs 40525.483622 # Average number of references to valid blocks.
system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::cpu.data 3284.708505 # Average occupied blocks per requestor
-system.cpu.dcache.occ_percent::cpu.data 0.801931 # Average percentage of cache occupancy
-system.cpu.dcache.occ_percent::total 0.801931 # Average percentage of cache occupancy
+system.cpu.dcache.occ_blocks::cpu.data 3284.744401 # Average occupied blocks per requestor
+system.cpu.dcache.occ_percent::cpu.data 0.801940 # Average percentage of cache occupancy
+system.cpu.dcache.occ_percent::total 0.801940 # Average percentage of cache occupancy
system.cpu.dcache.ReadReq_hits::cpu.data 94753261 # number of ReadReq hits
system.cpu.dcache.ReadReq_hits::total 94753261 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 73508552 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 73508552 # number of WriteReq hits
-system.cpu.dcache.demand_hits::cpu.data 168261813 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 168261813 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 168261813 # number of overall hits
-system.cpu.dcache.overall_hits::total 168261813 # number of overall hits
+system.cpu.dcache.WriteReq_hits::cpu.data 73508547 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 73508547 # number of WriteReq hits
+system.cpu.dcache.demand_hits::cpu.data 168261808 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 168261808 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 168261808 # number of overall hits
+system.cpu.dcache.overall_hits::total 168261808 # number of overall hits
system.cpu.dcache.ReadReq_misses::cpu.data 1228 # number of ReadReq misses
system.cpu.dcache.ReadReq_misses::total 1228 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 12177 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 12177 # number of WriteReq misses
-system.cpu.dcache.demand_misses::cpu.data 13405 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 13405 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 13405 # number of overall misses
-system.cpu.dcache.overall_misses::total 13405 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 68612500 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 68612500 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 712613500 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 712613500 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 781226000 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 781226000 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 781226000 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 781226000 # number of overall miss cycles
+system.cpu.dcache.WriteReq_misses::cpu.data 12182 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 12182 # number of WriteReq misses
+system.cpu.dcache.demand_misses::cpu.data 13410 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 13410 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 13410 # number of overall misses
+system.cpu.dcache.overall_misses::total 13410 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 65498000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 65498000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 641953000 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 641953000 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 707451000 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 707451000 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 707451000 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 707451000 # number of overall miss cycles
system.cpu.dcache.ReadReq_accesses::cpu.data 94754489 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.ReadReq_accesses::total 94754489 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 73520729 # number of WriteReq accesses(hits+misses)
@@ -261,32 +261,32 @@ system.cpu.dcache.demand_miss_rate::cpu.data 0.000080
system.cpu.dcache.demand_miss_rate::total 0.000080 # miss rate for demand accesses
system.cpu.dcache.overall_miss_rate::cpu.data 0.000080 # miss rate for overall accesses
system.cpu.dcache.overall_miss_rate::total 0.000080 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 55873.371336 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 55873.371336 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 58521.269607 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 58521.269607 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 58278.701977 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 58278.701977 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 58278.701977 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 58278.701977 # average overall miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 53337.133550 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 53337.133550 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 52696.847808 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 52696.847808 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 52755.480984 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 52755.480984 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 52755.480984 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 52755.480984 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
-system.cpu.dcache.blocked_cycles::no_targets 86009500 # number of cycles access was blocked
+system.cpu.dcache.blocked_cycles::no_targets 85964000 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_targets 1905 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_targets 1907 # number of cycles access was blocked
system.cpu.dcache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_targets 45149.343832 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_targets 45078.133193 # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
system.cpu.dcache.writebacks::writebacks 649 # number of writebacks
system.cpu.dcache.writebacks::total 649 # number of writebacks
system.cpu.dcache.ReadReq_mshr_hits::cpu.data 278 # number of ReadReq MSHR hits
system.cpu.dcache.ReadReq_mshr_hits::total 278 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 8975 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 8975 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 9253 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 9253 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 9253 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 9253 # number of overall MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 8980 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 8980 # number of WriteReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 9258 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 9258 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 9258 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 9258 # number of overall MSHR hits
system.cpu.dcache.ReadReq_mshr_misses::cpu.data 950 # number of ReadReq MSHR misses
system.cpu.dcache.ReadReq_mshr_misses::total 950 # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses::cpu.data 3202 # number of WriteReq MSHR misses
@@ -295,14 +295,14 @@ system.cpu.dcache.demand_mshr_misses::cpu.data 4152
system.cpu.dcache.demand_mshr_misses::total 4152 # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses::cpu.data 4152 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_misses::total 4152 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 48743500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 48743500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 176149500 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 176149500 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 224893000 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 224893000 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 224893000 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 224893000 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 48495500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 48495500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 175965000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 175965000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 224460500 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 224460500 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 224460500 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 224460500 # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.000010 # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.000010 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.000044 # mshr miss rate for WriteReq accesses
@@ -311,41 +311,41 @@ system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.000025
system.cpu.dcache.demand_mshr_miss_rate::total 0.000025 # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.000025 # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_miss_rate::total 0.000025 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 51308.947368 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 51308.947368 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 55012.336040 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 55012.336040 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 54164.980732 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 54164.980732 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 54164.980732 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 54164.980732 # average overall mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 51047.894737 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 51047.894737 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 54954.715803 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 54954.715803 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 54060.814066 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 54060.814066 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 54060.814066 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 54060.814066 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.replacements 0 # number of replacements
-system.cpu.l2cache.tagsinuse 3900.249221 # Cycle average of tags in use
-system.cpu.l2cache.total_refs 753 # Total number of references to valid blocks.
+system.cpu.l2cache.tagsinuse 3900.293758 # Cycle average of tags in use
+system.cpu.l2cache.total_refs 754 # Total number of references to valid blocks.
system.cpu.l2cache.sampled_refs 4711 # Sample count of references to valid blocks.
-system.cpu.l2cache.avg_refs 0.159839 # Average number of references to valid blocks.
+system.cpu.l2cache.avg_refs 0.160051 # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::writebacks 370.495467 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.inst 2902.223601 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.data 627.530153 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::writebacks 370.502388 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.inst 2902.254610 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.data 627.536760 # Average occupied blocks per requestor
system.cpu.l2cache.occ_percent::writebacks 0.011307 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.inst 0.088569 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.inst 0.088570 # Average percentage of cache occupancy
system.cpu.l2cache.occ_percent::cpu.data 0.019151 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::total 0.119026 # Average percentage of cache occupancy
-system.cpu.l2cache.ReadReq_hits::cpu.inst 547 # number of ReadReq hits
+system.cpu.l2cache.occ_percent::total 0.119028 # Average percentage of cache occupancy
+system.cpu.l2cache.ReadReq_hits::cpu.inst 548 # number of ReadReq hits
system.cpu.l2cache.ReadReq_hits::cpu.data 123 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 670 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 671 # number of ReadReq hits
system.cpu.l2cache.Writeback_hits::writebacks 649 # number of Writeback hits
system.cpu.l2cache.Writeback_hits::total 649 # number of Writeback hits
system.cpu.l2cache.ReadExReq_hits::cpu.data 60 # number of ReadExReq hits
system.cpu.l2cache.ReadExReq_hits::total 60 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits::cpu.inst 547 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.inst 548 # number of demand (read+write) hits
system.cpu.l2cache.demand_hits::cpu.data 183 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 730 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.inst 547 # number of overall hits
+system.cpu.l2cache.demand_hits::total 731 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.inst 548 # number of overall hits
system.cpu.l2cache.overall_hits::cpu.data 183 # number of overall hits
-system.cpu.l2cache.overall_hits::total 730 # number of overall hits
+system.cpu.l2cache.overall_hits::total 731 # number of overall hits
system.cpu.l2cache.ReadReq_misses::cpu.inst 3353 # number of ReadReq misses
system.cpu.l2cache.ReadReq_misses::cpu.data 824 # number of ReadReq misses
system.cpu.l2cache.ReadReq_misses::total 4177 # number of ReadReq misses
@@ -357,52 +357,52 @@ system.cpu.l2cache.demand_misses::total 7322 # nu
system.cpu.l2cache.overall_misses::cpu.inst 3353 # number of overall misses
system.cpu.l2cache.overall_misses::cpu.data 3969 # number of overall misses
system.cpu.l2cache.overall_misses::total 7322 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 180755000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 45853500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 226608500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 171775500 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 171775500 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 180755000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 217629000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 398384000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 180755000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 217629000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 398384000 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 3900 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 181079500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 46077000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 227156500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 172190500 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 172190500 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 181079500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 218267500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 399347000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 181079500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 218267500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 399347000 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 3901 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::cpu.data 947 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 4847 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 4848 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.Writeback_accesses::writebacks 649 # number of Writeback accesses(hits+misses)
system.cpu.l2cache.Writeback_accesses::total 649 # number of Writeback accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::cpu.data 3205 # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::total 3205 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 3900 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.inst 3901 # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses::cpu.data 4152 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 8052 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 3900 # number of overall (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 8053 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 3901 # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses::cpu.data 4152 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 8052 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.859744 # miss rate for ReadReq accesses
+system.cpu.l2cache.overall_accesses::total 8053 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.859523 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.870116 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.861770 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.861592 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.981279 # miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::total 0.981279 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.859744 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.859523 # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate::cpu.data 0.955925 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.909339 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.859744 # miss rate for overall accesses
+system.cpu.l2cache.demand_miss_rate::total 0.909226 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.859523 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::cpu.data 0.955925 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.909339 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 53908.440203 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 55647.451456 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 54251.496289 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 54618.600954 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 54618.600954 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 53908.440203 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 54832.199546 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 54409.177820 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 53908.440203 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 54832.199546 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 54409.177820 # average overall miss latency
+system.cpu.l2cache.overall_miss_rate::total 0.909226 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 54005.219207 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 55918.689320 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 54382.690927 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 54750.556439 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 54750.556439 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 54005.219207 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 54993.071303 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 54540.699262 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 54005.219207 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 54993.071303 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 54540.699262 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -422,39 +422,39 @@ system.cpu.l2cache.demand_mshr_misses::total 7322
system.cpu.l2cache.overall_mshr_misses::cpu.inst 3353 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.data 3969 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::total 7322 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 139951500 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 35886500 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 175838000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 133424000 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 133424000 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 139951500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 169310500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 309262000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 139951500 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 169310500 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 309262000 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.859744 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 140250000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 36053500 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 176303500 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 133849000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 133849000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 140250000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 169902500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 310152500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 140250000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 169902500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 310152500 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.859523 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.870116 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.861770 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.861592 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.981279 # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.981279 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.859744 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.859523 # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.955925 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.909339 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.859744 # mshr miss rate for overall accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.909226 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.859523 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.955925 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.909339 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 41739.188786 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 43551.577670 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 42096.720134 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 42424.165342 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 42424.165342 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 41739.188786 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 42658.226253 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 42237.366840 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 41739.188786 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 42658.226253 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 42237.366840 # average overall mshr miss latency
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.909226 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 41828.213540 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 43754.247573 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 42208.163754 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 42559.300477 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 42559.300477 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 41828.213540 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 42807.382212 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 42358.986616 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 41828.213540 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 42807.382212 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 42358.986616 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
diff --git a/tests/long/se/30.eon/ref/alpha/tru64/o3-timing/stats.txt b/tests/long/se/30.eon/ref/alpha/tru64/o3-timing/stats.txt
index 33f2699f3..9ec4bfca0 100644
--- a/tests/long/se/30.eon/ref/alpha/tru64/o3-timing/stats.txt
+++ b/tests/long/se/30.eon/ref/alpha/tru64/o3-timing/stats.txt
@@ -1,52 +1,52 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.080362 # Number of seconds simulated
-sim_ticks 80362284000 # Number of ticks simulated
-final_tick 80362284000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.080354 # Number of seconds simulated
+sim_ticks 80354154000 # Number of ticks simulated
+final_tick 80354154000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 277812 # Simulator instruction rate (inst/s)
-host_op_rate 277812 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 59443930 # Simulator tick rate (ticks/s)
-host_mem_usage 226052 # Number of bytes of host memory used
-host_seconds 1351.90 # Real time elapsed on the host
+host_inst_rate 172564 # Simulator instruction rate (inst/s)
+host_op_rate 172564 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 36920064 # Simulator tick rate (ticks/s)
+host_mem_usage 226504 # Number of bytes of host memory used
+host_seconds 2176.44 # Real time elapsed on the host
sim_insts 375574808 # Number of instructions simulated
sim_ops 375574808 # Number of ops (including micro ops) simulated
-system.physmem.bytes_read::cpu.inst 222528 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.data 255296 # Number of bytes read from this memory
-system.physmem.bytes_read::total 477824 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 222528 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 222528 # Number of instructions bytes read from this memory
-system.physmem.num_reads::cpu.inst 3477 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 3989 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 7466 # Number of read requests responded to by this memory
-system.physmem.bw_read::cpu.inst 2769060 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 3176814 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 5945874 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 2769060 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 2769060 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 2769060 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 3176814 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 5945874 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bytes_read::cpu.inst 222976 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 255424 # Number of bytes read from this memory
+system.physmem.bytes_read::total 478400 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 222976 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 222976 # Number of instructions bytes read from this memory
+system.physmem.num_reads::cpu.inst 3484 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 3991 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 7475 # Number of read requests responded to by this memory
+system.physmem.bw_read::cpu.inst 2774916 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 3178728 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 5953644 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 2774916 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 2774916 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 2774916 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 3178728 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 5953644 # Total bandwidth to/from this memory (bytes/s)
system.cpu.dtb.fetch_hits 0 # ITB hits
system.cpu.dtb.fetch_misses 0 # ITB misses
system.cpu.dtb.fetch_acv 0 # ITB acv
system.cpu.dtb.fetch_accesses 0 # ITB accesses
-system.cpu.dtb.read_hits 103417276 # DTB read hits
-system.cpu.dtb.read_misses 89602 # DTB read misses
+system.cpu.dtb.read_hits 103401614 # DTB read hits
+system.cpu.dtb.read_misses 88552 # DTB read misses
system.cpu.dtb.read_acv 48603 # DTB read access violations
-system.cpu.dtb.read_accesses 103506878 # DTB read accesses
-system.cpu.dtb.write_hits 79004376 # DTB write hits
-system.cpu.dtb.write_misses 1630 # DTB write misses
+system.cpu.dtb.read_accesses 103490166 # DTB read accesses
+system.cpu.dtb.write_hits 79056152 # DTB write hits
+system.cpu.dtb.write_misses 1601 # DTB write misses
system.cpu.dtb.write_acv 2 # DTB write access violations
-system.cpu.dtb.write_accesses 79006006 # DTB write accesses
-system.cpu.dtb.data_hits 182421652 # DTB hits
-system.cpu.dtb.data_misses 91232 # DTB misses
+system.cpu.dtb.write_accesses 79057753 # DTB write accesses
+system.cpu.dtb.data_hits 182457766 # DTB hits
+system.cpu.dtb.data_misses 90153 # DTB misses
system.cpu.dtb.data_acv 48605 # DTB access violations
-system.cpu.dtb.data_accesses 182512884 # DTB accesses
-system.cpu.itb.fetch_hits 52579177 # ITB hits
-system.cpu.itb.fetch_misses 445 # ITB misses
+system.cpu.dtb.data_accesses 182547919 # DTB accesses
+system.cpu.itb.fetch_hits 52578444 # ITB hits
+system.cpu.itb.fetch_misses 446 # ITB misses
system.cpu.itb.fetch_acv 0 # ITB acv
-system.cpu.itb.fetch_accesses 52579622 # ITB accesses
+system.cpu.itb.fetch_accesses 52578890 # ITB accesses
system.cpu.itb.read_hits 0 # DTB read hits
system.cpu.itb.read_misses 0 # DTB read misses
system.cpu.itb.read_acv 0 # DTB read access violations
@@ -60,146 +60,146 @@ system.cpu.itb.data_misses 0 # DT
system.cpu.itb.data_acv 0 # DTB access violations
system.cpu.itb.data_accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 215 # Number of system calls
-system.cpu.numCycles 160724570 # number of cpu cycles simulated
+system.cpu.numCycles 160708310 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.BPredUnit.lookups 52097236 # Number of BP lookups
-system.cpu.BPredUnit.condPredicted 30296765 # Number of conditional branches predicted
-system.cpu.BPredUnit.condIncorrect 1606699 # Number of conditional branches incorrect
-system.cpu.BPredUnit.BTBLookups 28205553 # Number of BTB lookups
-system.cpu.BPredUnit.BTBHits 24320024 # Number of BTB hits
+system.cpu.BPredUnit.lookups 52055858 # Number of BP lookups
+system.cpu.BPredUnit.condPredicted 30270064 # Number of conditional branches predicted
+system.cpu.BPredUnit.condIncorrect 1609565 # Number of conditional branches incorrect
+system.cpu.BPredUnit.BTBLookups 28583053 # Number of BTB lookups
+system.cpu.BPredUnit.BTBHits 24291253 # Number of BTB hits
system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.BPredUnit.usedRAS 9390300 # Number of times the RAS was used to get a target.
-system.cpu.BPredUnit.RASInCorrect 1099 # Number of incorrect RAS predictions.
-system.cpu.fetch.icacheStallCycles 53639869 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 462587639 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 52097236 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 33710324 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 81534889 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 7793517 # Number of cycles fetch has spent squashing
-system.cpu.fetch.BlockedCycles 19277229 # Number of cycles fetch has spent blocked
-system.cpu.fetch.MiscStallCycles 188 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
-system.cpu.fetch.PendingTrapStallCycles 9332 # Number of stall cycles due to pending traps
-system.cpu.fetch.CacheLines 52579177 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 630275 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 160609062 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 2.880209 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 3.314061 # Number of instructions fetched each cycle (Total)
+system.cpu.BPredUnit.usedRAS 9363483 # Number of times the RAS was used to get a target.
+system.cpu.BPredUnit.RASInCorrect 1125 # Number of incorrect RAS predictions.
+system.cpu.fetch.icacheStallCycles 53630506 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 462761975 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 52055858 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 33654736 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 81569260 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 7805922 # Number of cycles fetch has spent squashing
+system.cpu.fetch.BlockedCycles 19227823 # Number of cycles fetch has spent blocked
+system.cpu.fetch.MiscStallCycles 182 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
+system.cpu.fetch.PendingTrapStallCycles 8640 # Number of stall cycles due to pending traps
+system.cpu.fetch.CacheLines 52578444 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 632985 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.rateDist::samples 160593743 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 2.881569 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 3.314206 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 79074173 49.23% 49.23% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 4377828 2.73% 51.96% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 7270092 4.53% 56.49% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 5630004 3.51% 59.99% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 12402470 7.72% 67.71% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 8106533 5.05% 72.76% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 5708692 3.55% 76.32% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 1929242 1.20% 77.52% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 36110028 22.48% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 79024483 49.21% 49.21% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 4373999 2.72% 51.93% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 7277585 4.53% 56.46% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 5624285 3.50% 59.97% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 12451588 7.75% 67.72% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 8090347 5.04% 72.76% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 5701462 3.55% 76.31% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 1906860 1.19% 77.49% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 36143134 22.51% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 160609062 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.324140 # Number of branch fetches per cycle
-system.cpu.fetch.rate 2.878139 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 59173788 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 14742505 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 76724469 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 3825000 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 6143300 # Number of cycles decode is squashing
-system.cpu.decode.BranchResolved 9747252 # Number of times decode resolved a branch
+system.cpu.fetch.rateDist::total 160593743 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.323915 # Number of branch fetches per cycle
+system.cpu.fetch.rate 2.879515 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 59159628 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 14701180 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 76777373 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 3802489 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 6153073 # Number of cycles decode is squashing
+system.cpu.decode.BranchResolved 9767212 # Number of times decode resolved a branch
system.cpu.decode.BranchMispred 4329 # Number of times decode detected a branch misprediction
-system.cpu.decode.DecodedInsts 457055568 # Number of instructions handled by decode
-system.cpu.decode.SquashedInsts 12267 # Number of squashed instructions handled by decode
-system.cpu.rename.SquashCycles 6143300 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 62453650 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 4799000 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 401905 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 77381021 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 9430186 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 451385457 # Number of instructions processed by rename
-system.cpu.rename.ROBFullEvents 27 # Number of times rename has blocked due to ROB full
-system.cpu.rename.IQFullEvents 23697 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LSQFullEvents 7813364 # Number of times rename has blocked due to LSQ full
-system.cpu.rename.RenamedOperands 295061939 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 593486774 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 314314250 # Number of integer rename lookups
-system.cpu.rename.fp_rename_lookups 279172524 # Number of floating rename lookups
+system.cpu.decode.DecodedInsts 457201252 # Number of instructions handled by decode
+system.cpu.decode.SquashedInsts 12277 # Number of squashed instructions handled by decode
+system.cpu.rename.SquashCycles 6153073 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 62463630 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 4784250 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 400809 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 77384574 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 9407407 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 451419869 # Number of instructions processed by rename
+system.cpu.rename.ROBFullEvents 14 # Number of times rename has blocked due to ROB full
+system.cpu.rename.IQFullEvents 20713 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LSQFullEvents 7782416 # Number of times rename has blocked due to LSQ full
+system.cpu.rename.RenamedOperands 295098377 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 593658097 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 314398187 # Number of integer rename lookups
+system.cpu.rename.fp_rename_lookups 279259910 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 259532329 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 35529610 # Number of HB maps that are undone due to squashing
-system.cpu.rename.serializingInsts 38241 # count of serializing insts renamed
-system.cpu.rename.tempSerializingInsts 341 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 27266716 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 107002651 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 81768344 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 8923759 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 6384538 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 416452671 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded 325 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 407888910 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 1078553 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 40628099 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 19685259 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved 110 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 160609062 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 2.539638 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 2.007756 # Number of insts issued each cycle
+system.cpu.rename.UndoneMaps 35566048 # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts 38393 # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts 348 # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts 27305396 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 107006158 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 81864884 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 8914753 # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores 6402170 # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded 416586090 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 336 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 407940469 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 1092011 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 40751586 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 19838559 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 121 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 160593743 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 2.540202 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 2.007855 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 32138937 20.01% 20.01% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 26538030 16.52% 36.53% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 25997150 16.19% 52.72% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 24815453 15.45% 68.17% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 21510440 13.39% 81.56% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 15487887 9.64% 91.21% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 8719479 5.43% 96.64% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 4101336 2.55% 99.19% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 1300350 0.81% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 32107491 19.99% 19.99% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 26532573 16.52% 36.51% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 26024058 16.20% 52.72% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 24782303 15.43% 68.15% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 21577160 13.44% 81.59% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 15465247 9.63% 91.22% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 8675795 5.40% 96.62% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 4109702 2.56% 99.18% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 1319414 0.82% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 160609062 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 160593743 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 35567 0.30% 0.30% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 35836 0.30% 0.30% # attempts to use FU when none available
system.cpu.iq.fu_full::IntMult 0 0.00% 0.30% # attempts to use FU when none available
system.cpu.iq.fu_full::IntDiv 0 0.00% 0.30% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 73106 0.62% 0.92% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 5073 0.04% 0.96% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 3115 0.03% 0.99% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 1847413 15.60% 16.59% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 1780061 15.04% 31.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 31.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 31.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 31.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 31.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 31.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 31.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 31.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 31.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 31.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 31.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 31.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 31.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 31.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 31.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 31.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 31.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 31.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 31.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 31.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 31.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 31.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 5074453 42.86% 74.49% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 3020406 25.51% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 73145 0.62% 0.92% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 5467 0.05% 0.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 3221 0.03% 0.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 1851348 15.57% 16.56% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 1774625 14.92% 31.48% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 31.48% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 31.48% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 31.48% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 31.48% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 31.48% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 31.48% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 31.48% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 31.48% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 31.48% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 31.48% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 31.48% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 31.48% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 31.48% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 31.48% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 31.48% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 31.48% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 31.48% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 31.48% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 31.48% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 31.48% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 31.48% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 5106562 42.94% 74.43% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 3040891 25.57% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 33581 0.01% 0.01% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 158124852 38.77% 38.77% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 2126520 0.52% 39.30% # Type of FU issued
-system.cpu.iq.FU_type_0::IntDiv 0 0.00% 39.30% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatAdd 33455961 8.20% 47.50% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCmp 7846153 1.92% 49.42% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCvt 2842255 0.70% 50.12% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatMult 16560349 4.06% 54.18% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatDiv 1591354 0.39% 54.57% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 158120657 38.76% 38.77% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 2126534 0.52% 39.29% # Type of FU issued
+system.cpu.iq.FU_type_0::IntDiv 0 0.00% 39.29% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatAdd 33463281 8.20% 47.49% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCmp 7848056 1.92% 49.42% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCvt 2840409 0.70% 50.11% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatMult 16567576 4.06% 54.17% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatDiv 1592675 0.39% 54.57% # Type of FU issued
system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 54.57% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 54.57% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 54.57% # Type of FU issued
@@ -221,84 +221,84 @@ system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 54.57% # Ty
system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 54.57% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 54.57% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 54.57% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 105304781 25.82% 80.39% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 80003104 19.61% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 105294166 25.81% 80.38% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 80053534 19.62% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 407888910 # Type of FU issued
-system.cpu.iq.rate 2.537813 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 11839194 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.029026 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 648060515 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 269929713 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 237794597 # Number of integer instruction queue wakeup accesses
-system.cpu.iq.fp_inst_queue_reads 341244114 # Number of floating instruction queue reads
-system.cpu.iq.fp_inst_queue_writes 187202465 # Number of floating instruction queue writes
-system.cpu.iq.fp_inst_queue_wakeup_accesses 162943481 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 245434368 # Number of integer alu accesses
-system.cpu.iq.fp_alu_accesses 174260155 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 14844596 # Number of loads that had data forwarded from stores
+system.cpu.iq.FU_type_0::total 407940469 # Type of FU issued
+system.cpu.iq.rate 2.538391 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 11891095 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.029149 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 648130283 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 270005016 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 237809508 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.fp_inst_queue_reads 341327504 # Number of floating instruction queue reads
+system.cpu.iq.fp_inst_queue_writes 187383841 # Number of floating instruction queue writes
+system.cpu.iq.fp_inst_queue_wakeup_accesses 162964934 # Number of floating instruction queue wakeup accesses
+system.cpu.iq.int_alu_accesses 245490516 # Number of integer alu accesses
+system.cpu.iq.fp_alu_accesses 174307467 # Number of floating point alu accesses
+system.cpu.iew.lsq.thread0.forwLoads 14797790 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 12248164 # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses 129765 # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread0.memOrderViolation 51115 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 8247615 # Number of stores squashed
+system.cpu.iew.lsq.thread0.squashedLoads 12251671 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 123751 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.memOrderViolation 50882 # Number of memory ordering violations
+system.cpu.iew.lsq.thread0.squashedStores 8344155 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
-system.cpu.iew.lsq.thread0.rescheduledLoads 260830 # Number of loads that were rescheduled
+system.cpu.iew.lsq.thread0.rescheduledLoads 260839 # Number of loads that were rescheduled
system.cpu.iew.lsq.thread0.cacheBlocked 3 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 6143300 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 2503230 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 370145 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 441398780 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 177151 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 107002651 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 81768344 # Number of dispatched store instructions
-system.cpu.iew.iewDispNonSpecInsts 325 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 147 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents 68 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.memOrderViolationEvents 51115 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 1257944 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 570703 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 1828647 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 403351252 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 103555560 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 4537658 # Number of squashed instructions skipped in execute
+system.cpu.iew.iewSquashCycles 6153073 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 2493888 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 367103 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 441513906 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 235069 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 107006158 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 81864884 # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts 336 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewIQFullEvents 120 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 76 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.memOrderViolationEvents 50882 # Number of memory order violations
+system.cpu.iew.predictedTakenIncorrect 1249323 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 568752 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 1818075 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 403380721 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 103538845 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 4559748 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
-system.cpu.iew.exec_nop 24945784 # number of nop insts executed
-system.cpu.iew.exec_refs 182561595 # number of memory reference insts executed
-system.cpu.iew.exec_branches 47229945 # Number of branches executed
-system.cpu.iew.exec_stores 79006035 # Number of stores executed
-system.cpu.iew.exec_rate 2.509581 # Inst execution rate
-system.cpu.iew.wb_sent 401565360 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 400738078 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 195225884 # num instructions producing a value
-system.cpu.iew.wb_consumers 273294717 # num instructions consuming a value
+system.cpu.iew.exec_nop 24927480 # number of nop insts executed
+system.cpu.iew.exec_refs 182596628 # number of memory reference insts executed
+system.cpu.iew.exec_branches 47226669 # Number of branches executed
+system.cpu.iew.exec_stores 79057783 # Number of stores executed
+system.cpu.iew.exec_rate 2.510018 # Inst execution rate
+system.cpu.iew.wb_sent 401610425 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 400774442 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 195308199 # num instructions producing a value
+system.cpu.iew.wb_consumers 273451305 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 2.493322 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.714342 # average fanout of values written-back
+system.cpu.iew.wb_rate 2.493800 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.714234 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.commit.commitSquashedInsts 42764408 # The number of squashed insts skipped by commit
+system.cpu.commit.commitSquashedInsts 42890401 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 215 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 1602444 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 154465762 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 2.580925 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 2.966951 # Number of insts commited each cycle
+system.cpu.commit.branchMispredicts 1605306 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 154440670 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 2.581345 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 2.965853 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 58951255 38.16% 38.16% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 23354970 15.12% 53.28% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 13285334 8.60% 61.89% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 11679330 7.56% 69.45% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 8439151 5.46% 74.91% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 5483127 3.55% 78.46% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 5136953 3.33% 81.79% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 3378138 2.19% 83.97% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 24757504 16.03% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 58870445 38.12% 38.12% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 23396206 15.15% 53.27% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 13280012 8.60% 61.87% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 11680215 7.56% 69.43% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 8466998 5.48% 74.91% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 5501467 3.56% 78.47% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 5150112 3.33% 81.81% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 3370011 2.18% 83.99% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 24725204 16.01% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 154465762 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::total 154440670 # Number of insts commited each cycle
system.cpu.commit.committedInsts 398664583 # Number of instructions committed
system.cpu.commit.committedOps 398664583 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
@@ -309,70 +309,70 @@ system.cpu.commit.branches 44587533 # Nu
system.cpu.commit.fp_insts 155295106 # Number of committed floating point instructions.
system.cpu.commit.int_insts 316365839 # Number of committed integer instructions.
system.cpu.commit.function_calls 8007752 # Number of function calls committed.
-system.cpu.commit.bw_lim_events 24757504 # number cycles where commit BW limit reached
+system.cpu.commit.bw_lim_events 24725204 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 571134272 # The number of ROB reads
-system.cpu.rob.rob_writes 889015019 # The number of ROB writes
-system.cpu.timesIdled 3240 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 115508 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.rob.rob_reads 571267473 # The number of ROB reads
+system.cpu.rob.rob_writes 889277309 # The number of ROB writes
+system.cpu.timesIdled 3039 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 114567 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 375574808 # Number of Instructions Simulated
system.cpu.committedOps 375574808 # Number of Ops (including micro ops) Simulated
system.cpu.committedInsts_total 375574808 # Number of Instructions Simulated
-system.cpu.cpi 0.427943 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 0.427943 # CPI: Total CPI of All Threads
-system.cpu.ipc 2.336760 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 2.336760 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 402895481 # number of integer regfile reads
-system.cpu.int_regfile_writes 172638002 # number of integer regfile writes
-system.cpu.fp_regfile_reads 158340215 # number of floating regfile reads
-system.cpu.fp_regfile_writes 105188641 # number of floating regfile writes
+system.cpu.cpi 0.427900 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 0.427900 # CPI: Total CPI of All Threads
+system.cpu.ipc 2.336997 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 2.336997 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 402957504 # number of integer regfile reads
+system.cpu.int_regfile_writes 172619998 # number of integer regfile writes
+system.cpu.fp_regfile_reads 158343155 # number of floating regfile reads
+system.cpu.fp_regfile_writes 105226626 # number of floating regfile writes
system.cpu.misc_regfile_reads 350572 # number of misc regfile reads
system.cpu.misc_regfile_writes 1 # number of misc regfile writes
-system.cpu.icache.replacements 2209 # number of replacements
-system.cpu.icache.tagsinuse 1834.486163 # Cycle average of tags in use
-system.cpu.icache.total_refs 52573796 # Total number of references to valid blocks.
-system.cpu.icache.sampled_refs 4140 # Sample count of references to valid blocks.
-system.cpu.icache.avg_refs 12698.984541 # Average number of references to valid blocks.
+system.cpu.icache.replacements 2218 # number of replacements
+system.cpu.icache.tagsinuse 1836.523631 # Cycle average of tags in use
+system.cpu.icache.total_refs 52573018 # Total number of references to valid blocks.
+system.cpu.icache.sampled_refs 4149 # Sample count of references to valid blocks.
+system.cpu.icache.avg_refs 12671.250422 # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::cpu.inst 1834.486163 # Average occupied blocks per requestor
-system.cpu.icache.occ_percent::cpu.inst 0.895745 # Average percentage of cache occupancy
-system.cpu.icache.occ_percent::total 0.895745 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits::cpu.inst 52573796 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 52573796 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 52573796 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 52573796 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 52573796 # number of overall hits
-system.cpu.icache.overall_hits::total 52573796 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 5381 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 5381 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 5381 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 5381 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 5381 # number of overall misses
-system.cpu.icache.overall_misses::total 5381 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 173584500 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 173584500 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 173584500 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 173584500 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 173584500 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 173584500 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 52579177 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 52579177 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 52579177 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 52579177 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 52579177 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 52579177 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000102 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.000102 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.000102 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.000102 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.000102 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.000102 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 32258.780896 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 32258.780896 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 32258.780896 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 32258.780896 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 32258.780896 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 32258.780896 # average overall miss latency
+system.cpu.icache.occ_blocks::cpu.inst 1836.523631 # Average occupied blocks per requestor
+system.cpu.icache.occ_percent::cpu.inst 0.896740 # Average percentage of cache occupancy
+system.cpu.icache.occ_percent::total 0.896740 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits::cpu.inst 52573018 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 52573018 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 52573018 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 52573018 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 52573018 # number of overall hits
+system.cpu.icache.overall_hits::total 52573018 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 5426 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 5426 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 5426 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 5426 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 5426 # number of overall misses
+system.cpu.icache.overall_misses::total 5426 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 168571000 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 168571000 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 168571000 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 168571000 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 168571000 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 168571000 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 52578444 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 52578444 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 52578444 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 52578444 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 52578444 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 52578444 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000103 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.000103 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.000103 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.000103 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.000103 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.000103 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 31067.268706 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 31067.268706 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 31067.268706 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 31067.268706 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 31067.268706 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 31067.268706 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -381,98 +381,98 @@ system.cpu.icache.avg_blocked_cycles::no_mshrs nan
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 1241 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 1241 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 1241 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 1241 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 1241 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 1241 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 4140 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 4140 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 4140 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 4140 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 4140 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 4140 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 130333500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 130333500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 130333500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 130333500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 130333500 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 130333500 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 1277 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 1277 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 1277 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 1277 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 1277 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 1277 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 4149 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 4149 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 4149 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 4149 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 4149 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 4149 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 129086500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 129086500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 129086500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 129086500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 129086500 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 129086500 # number of overall MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000079 # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000079 # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000079 # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_miss_rate::total 0.000079 # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000079 # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_miss_rate::total 0.000079 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 31481.521739 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 31481.521739 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 31481.521739 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 31481.521739 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 31481.521739 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 31481.521739 # average overall mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 31112.677754 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 31112.677754 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 31112.677754 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 31112.677754 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 31112.677754 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 31112.677754 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.replacements 796 # number of replacements
-system.cpu.dcache.tagsinuse 3296.720309 # Cycle average of tags in use
-system.cpu.dcache.total_refs 161811337 # Total number of references to valid blocks.
-system.cpu.dcache.sampled_refs 4197 # Sample count of references to valid blocks.
-system.cpu.dcache.avg_refs 38554.047415 # Average number of references to valid blocks.
+system.cpu.dcache.replacements 788 # number of replacements
+system.cpu.dcache.tagsinuse 3297.853996 # Cycle average of tags in use
+system.cpu.dcache.total_refs 161841661 # Total number of references to valid blocks.
+system.cpu.dcache.sampled_refs 4190 # Sample count of references to valid blocks.
+system.cpu.dcache.avg_refs 38625.694749 # Average number of references to valid blocks.
system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::cpu.data 3296.720309 # Average occupied blocks per requestor
-system.cpu.dcache.occ_percent::cpu.data 0.804863 # Average percentage of cache occupancy
-system.cpu.dcache.occ_percent::total 0.804863 # Average percentage of cache occupancy
-system.cpu.dcache.ReadReq_hits::cpu.data 88310042 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 88310042 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 73501280 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 73501280 # number of WriteReq hits
-system.cpu.dcache.LoadLockedReq_hits::cpu.data 15 # number of LoadLockedReq hits
-system.cpu.dcache.LoadLockedReq_hits::total 15 # number of LoadLockedReq hits
-system.cpu.dcache.demand_hits::cpu.data 161811322 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 161811322 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 161811322 # number of overall hits
-system.cpu.dcache.overall_hits::total 161811322 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 1790 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 1790 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 19449 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 19449 # number of WriteReq misses
-system.cpu.dcache.demand_misses::cpu.data 21239 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 21239 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 21239 # number of overall misses
-system.cpu.dcache.overall_misses::total 21239 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 68481500 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 68481500 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 731423000 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 731423000 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 799904500 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 799904500 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 799904500 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 799904500 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 88311832 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 88311832 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.occ_blocks::cpu.data 3297.853996 # Average occupied blocks per requestor
+system.cpu.dcache.occ_percent::cpu.data 0.805140 # Average percentage of cache occupancy
+system.cpu.dcache.occ_percent::total 0.805140 # Average percentage of cache occupancy
+system.cpu.dcache.ReadReq_hits::cpu.data 88341162 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 88341162 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 73500481 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 73500481 # number of WriteReq hits
+system.cpu.dcache.LoadLockedReq_hits::cpu.data 18 # number of LoadLockedReq hits
+system.cpu.dcache.LoadLockedReq_hits::total 18 # number of LoadLockedReq hits
+system.cpu.dcache.demand_hits::cpu.data 161841643 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 161841643 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 161841643 # number of overall hits
+system.cpu.dcache.overall_hits::total 161841643 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 1802 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 1802 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 20248 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 20248 # number of WriteReq misses
+system.cpu.dcache.demand_misses::cpu.data 22050 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 22050 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 22050 # number of overall misses
+system.cpu.dcache.overall_misses::total 22050 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 62316500 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 62316500 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 625415500 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 625415500 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 687732000 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 687732000 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 687732000 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 687732000 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 88342964 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 88342964 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 73520729 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 73520729 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::cpu.data 15 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::total 15 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 161832561 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 161832561 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 161832561 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 161832561 # number of overall (read+write) accesses
+system.cpu.dcache.LoadLockedReq_accesses::cpu.data 18 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::total 18 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses::cpu.data 161863693 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 161863693 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 161863693 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 161863693 # number of overall (read+write) accesses
system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.000020 # miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_miss_rate::total 0.000020 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.000265 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.000265 # miss rate for WriteReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.000131 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.000131 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.000131 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.000131 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 38257.821229 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 38257.821229 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 37607.229163 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 37607.229163 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 37662.060361 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 37662.060361 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 37662.060361 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 37662.060361 # average overall miss latency
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.000275 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.000275 # miss rate for WriteReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.000136 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.000136 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.000136 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.000136 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 34581.853496 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 34581.853496 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 30887.766693 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 30887.766693 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 31189.659864 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 31189.659864 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 31189.659864 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 31189.659864 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 7500 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 1 # number of cycles access was blocked
@@ -481,32 +481,32 @@ system.cpu.dcache.avg_blocked_cycles::no_mshrs 7500
system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks::writebacks 676 # number of writebacks
-system.cpu.dcache.writebacks::total 676 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 798 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 798 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 16244 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 16244 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 17042 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 17042 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 17042 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 17042 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 992 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 992 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 3205 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 3205 # number of WriteReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 4197 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 4197 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 4197 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 4197 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 36143000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 36143000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 129182000 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 129182000 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 165325000 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 165325000 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 165325000 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 165325000 # number of overall MSHR miss cycles
+system.cpu.dcache.writebacks::writebacks 667 # number of writebacks
+system.cpu.dcache.writebacks::total 667 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 813 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 813 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 17047 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 17047 # number of WriteReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 17860 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 17860 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 17860 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 17860 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 989 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 989 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 3201 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 3201 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 4190 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 4190 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 4190 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 4190 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 35672500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 35672500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 129053000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 129053000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 164725500 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 164725500 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 164725500 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 164725500 # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.000011 # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.000011 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.000044 # mshr miss rate for WriteReq accesses
@@ -515,150 +515,150 @@ system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.000026
system.cpu.dcache.demand_mshr_miss_rate::total 0.000026 # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.000026 # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_miss_rate::total 0.000026 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 36434.475806 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 36434.475806 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 40306.396256 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 40306.396256 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 39391.231832 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 39391.231832 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 39391.231832 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 39391.231832 # average overall mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 36069.261881 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 36069.261881 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 40316.463605 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 40316.463605 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 39313.961814 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 39313.961814 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 39313.961814 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 39313.961814 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.replacements 0 # number of replacements
-system.cpu.l2cache.tagsinuse 4031.271945 # Cycle average of tags in use
-system.cpu.l2cache.total_refs 894 # Total number of references to valid blocks.
-system.cpu.l2cache.sampled_refs 4870 # Sample count of references to valid blocks.
-system.cpu.l2cache.avg_refs 0.183573 # Average number of references to valid blocks.
+system.cpu.l2cache.tagsinuse 4035.335685 # Cycle average of tags in use
+system.cpu.l2cache.total_refs 887 # Total number of references to valid blocks.
+system.cpu.l2cache.sampled_refs 4877 # Sample count of references to valid blocks.
+system.cpu.l2cache.avg_refs 0.181874 # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::writebacks 372.726773 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.inst 3000.006522 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.data 658.538650 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_percent::writebacks 0.011375 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.inst 0.091553 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.data 0.020097 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::total 0.123025 # Average percentage of cache occupancy
-system.cpu.l2cache.ReadReq_hits::cpu.inst 663 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::cpu.data 134 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 797 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits::writebacks 676 # number of Writeback hits
-system.cpu.l2cache.Writeback_hits::total 676 # number of Writeback hits
-system.cpu.l2cache.ReadExReq_hits::cpu.data 74 # number of ReadExReq hits
-system.cpu.l2cache.ReadExReq_hits::total 74 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits::cpu.inst 663 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.data 208 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 871 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.inst 663 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.data 208 # number of overall hits
-system.cpu.l2cache.overall_hits::total 871 # number of overall hits
-system.cpu.l2cache.ReadReq_misses::cpu.inst 3477 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.data 858 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 4335 # number of ReadReq misses
-system.cpu.l2cache.ReadExReq_misses::cpu.data 3131 # number of ReadExReq misses
-system.cpu.l2cache.ReadExReq_misses::total 3131 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 3477 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 3989 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 7466 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 3477 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 3989 # number of overall misses
-system.cpu.l2cache.overall_misses::total 7466 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 124004000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 34532500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 158536500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 124919000 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 124919000 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 124004000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 159451500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 283455500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 124004000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 159451500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 283455500 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 4140 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.data 992 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 5132 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::writebacks 676 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::total 676 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data 3205 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 3205 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 4140 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 4197 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 8337 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 4140 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 4197 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 8337 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.839855 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.864919 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.844700 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.976911 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::total 0.976911 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.839855 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.950441 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.895526 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.839855 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.950441 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.895526 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 35664.078228 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 40247.668998 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 36571.280277 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 39897.476844 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 39897.476844 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 35664.078228 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 39972.800201 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 37966.180016 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 35664.078228 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 39972.800201 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 37966.180016 # average overall miss latency
-system.cpu.l2cache.blocked_cycles::no_mshrs 3000 # number of cycles access was blocked
+system.cpu.l2cache.occ_blocks::writebacks 371.767101 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.inst 3005.985586 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.data 657.582998 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_percent::writebacks 0.011345 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.inst 0.091735 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.data 0.020068 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::total 0.123149 # Average percentage of cache occupancy
+system.cpu.l2cache.ReadReq_hits::cpu.inst 665 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.data 130 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 795 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits::writebacks 667 # number of Writeback hits
+system.cpu.l2cache.Writeback_hits::total 667 # number of Writeback hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 69 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 69 # number of ReadExReq hits
+system.cpu.l2cache.demand_hits::cpu.inst 665 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 199 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 864 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.inst 665 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.data 199 # number of overall hits
+system.cpu.l2cache.overall_hits::total 864 # number of overall hits
+system.cpu.l2cache.ReadReq_misses::cpu.inst 3484 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.data 859 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 4343 # number of ReadReq misses
+system.cpu.l2cache.ReadExReq_misses::cpu.data 3132 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 3132 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 3484 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 3991 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 7475 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 3484 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 3991 # number of overall misses
+system.cpu.l2cache.overall_misses::total 7475 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 124255000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 34500500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 158755500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 125685500 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 125685500 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 124255000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 160186000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 284441000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 124255000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 160186000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 284441000 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 4149 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 989 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 5138 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::writebacks 667 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::total 667 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 3201 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 3201 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 4149 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 4190 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 8339 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 4149 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 4190 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 8339 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.839720 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.868554 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.845271 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.978444 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.978444 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.839720 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.952506 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.896390 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.839720 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.952506 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.896390 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 35664.466131 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 40163.562282 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 36554.340318 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 40129.469987 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 40129.469987 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 35664.466131 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 40136.807818 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 38052.307692 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 35664.466131 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 40136.807818 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 38052.307692 # average overall miss latency
+system.cpu.l2cache.blocked_cycles::no_mshrs 3500 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 1 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.l2cache.avg_blocked_cycles::no_mshrs 3000 # average number of cycles each access was blocked
+system.cpu.l2cache.avg_blocked_cycles::no_mshrs 3500 # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 3477 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 858 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 4335 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 3131 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::total 3131 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 3477 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.data 3989 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 7466 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 3477 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.data 3989 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 7466 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 112721000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 31878000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 144599000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 115138500 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 115138500 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 112721000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 147016500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 259737500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 112721000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 147016500 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 259737500 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.839855 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.864919 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.844700 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.976911 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.976911 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.839855 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.950441 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.895526 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.839855 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.950441 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.895526 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 32419.039402 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 37153.846154 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 33356.170704 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 36773.714468 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 36773.714468 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 32419.039402 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 36855.477563 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 34789.378516 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 32419.039402 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 36855.477563 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 34789.378516 # average overall mshr miss latency
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 3484 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 859 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 4343 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 3132 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 3132 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 3484 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 3991 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 7475 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 3484 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 3991 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 7475 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 112975000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 31822500 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 144797500 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 115935000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 115935000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 112975000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 147757500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 260732500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 112975000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 147757500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 260732500 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.839720 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.868554 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.845271 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.978444 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.978444 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.839720 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.952506 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.896390 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.839720 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.952506 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.896390 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 32426.808266 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 37045.983702 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 33340.432880 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 37016.283525 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 37016.283525 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 32426.808266 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 37022.676021 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 34880.602007 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 32426.808266 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 37022.676021 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 34880.602007 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
diff --git a/tests/long/se/30.eon/ref/alpha/tru64/simple-timing/stats.txt b/tests/long/se/30.eon/ref/alpha/tru64/simple-timing/stats.txt
index df4992494..10dc822fe 100644
--- a/tests/long/se/30.eon/ref/alpha/tru64/simple-timing/stats.txt
+++ b/tests/long/se/30.eon/ref/alpha/tru64/simple-timing/stats.txt
@@ -1,14 +1,14 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.567366 # Number of seconds simulated
-sim_ticks 567365869000 # Number of ticks simulated
-final_tick 567365869000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.567335 # Number of seconds simulated
+sim_ticks 567335093000 # Number of ticks simulated
+final_tick 567335093000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 2066411 # Simulator instruction rate (inst/s)
-host_op_rate 2066411 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 2940844836 # Simulator tick rate (ticks/s)
-host_mem_usage 224004 # Number of bytes of host memory used
-host_seconds 192.93 # Real time elapsed on the host
+host_inst_rate 1259990 # Simulator instruction rate (inst/s)
+host_op_rate 1259990 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 1793077476 # Simulator tick rate (ticks/s)
+host_mem_usage 225476 # Number of bytes of host memory used
+host_seconds 316.40 # Real time elapsed on the host
sim_insts 398664609 # Number of instructions simulated
sim_ops 398664609 # Number of ops (including micro ops) simulated
system.physmem.bytes_read::cpu.inst 205120 # Number of bytes read from this memory
@@ -19,14 +19,14 @@ system.physmem.bytes_inst_read::total 205120 # Nu
system.physmem.num_reads::cpu.inst 3205 # Number of read requests responded to by this memory
system.physmem.num_reads::cpu.data 3969 # Number of read requests responded to by this memory
system.physmem.num_reads::total 7174 # Number of read requests responded to by this memory
-system.physmem.bw_read::cpu.inst 361530 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 447711 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 809241 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 361530 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 361530 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 361530 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 447711 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 809241 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_read::cpu.inst 361550 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 447735 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 809285 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 361550 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 361550 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 361550 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 447735 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 809285 # Total bandwidth to/from this memory (bytes/s)
system.cpu.dtb.fetch_hits 0 # ITB hits
system.cpu.dtb.fetch_misses 0 # ITB misses
system.cpu.dtb.fetch_acv 0 # ITB acv
@@ -60,7 +60,7 @@ system.cpu.itb.data_misses 0 # DT
system.cpu.itb.data_acv 0 # DTB access violations
system.cpu.itb.data_accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 215 # Number of system calls
-system.cpu.numCycles 1134731738 # number of cpu cycles simulated
+system.cpu.numCycles 1134670186 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
system.cpu.committedInsts 398664609 # Number of instructions committed
@@ -79,18 +79,18 @@ system.cpu.num_mem_refs 168275276 # nu
system.cpu.num_load_insts 94754511 # Number of load instructions
system.cpu.num_store_insts 73520765 # Number of store instructions
system.cpu.num_idle_cycles 0 # Number of idle cycles
-system.cpu.num_busy_cycles 1134731738 # Number of busy cycles
+system.cpu.num_busy_cycles 1134670186 # Number of busy cycles
system.cpu.not_idle_fraction 1 # Percentage of non-idle cycles
system.cpu.idle_fraction 0 # Percentage of idle cycles
system.cpu.icache.replacements 1769 # number of replacements
-system.cpu.icache.tagsinuse 1795.107538 # Cycle average of tags in use
+system.cpu.icache.tagsinuse 1795.138964 # Cycle average of tags in use
system.cpu.icache.total_refs 398660993 # Total number of references to valid blocks.
system.cpu.icache.sampled_refs 3673 # Sample count of references to valid blocks.
system.cpu.icache.avg_refs 108538.250204 # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::cpu.inst 1795.107538 # Average occupied blocks per requestor
-system.cpu.icache.occ_percent::cpu.inst 0.876517 # Average percentage of cache occupancy
-system.cpu.icache.occ_percent::total 0.876517 # Average percentage of cache occupancy
+system.cpu.icache.occ_blocks::cpu.inst 1795.138964 # Average occupied blocks per requestor
+system.cpu.icache.occ_percent::cpu.inst 0.876533 # Average percentage of cache occupancy
+system.cpu.icache.occ_percent::total 0.876533 # Average percentage of cache occupancy
system.cpu.icache.ReadReq_hits::cpu.inst 398660993 # number of ReadReq hits
system.cpu.icache.ReadReq_hits::total 398660993 # number of ReadReq hits
system.cpu.icache.demand_hits::cpu.inst 398660993 # number of demand (read+write) hits
@@ -103,12 +103,12 @@ system.cpu.icache.demand_misses::cpu.inst 3673 # n
system.cpu.icache.demand_misses::total 3673 # number of demand (read+write) misses
system.cpu.icache.overall_misses::cpu.inst 3673 # number of overall misses
system.cpu.icache.overall_misses::total 3673 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 186108000 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 186108000 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 186108000 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 186108000 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 186108000 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 186108000 # number of overall miss cycles
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 182359000 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 182359000 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 182359000 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 182359000 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 182359000 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 182359000 # number of overall miss cycles
system.cpu.icache.ReadReq_accesses::cpu.inst 398664666 # number of ReadReq accesses(hits+misses)
system.cpu.icache.ReadReq_accesses::total 398664666 # number of ReadReq accesses(hits+misses)
system.cpu.icache.demand_accesses::cpu.inst 398664666 # number of demand (read+write) accesses
@@ -121,12 +121,12 @@ system.cpu.icache.demand_miss_rate::cpu.inst 0.000009
system.cpu.icache.demand_miss_rate::total 0.000009 # miss rate for demand accesses
system.cpu.icache.overall_miss_rate::cpu.inst 0.000009 # miss rate for overall accesses
system.cpu.icache.overall_miss_rate::total 0.000009 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 50669.207732 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 50669.207732 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 50669.207732 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 50669.207732 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 50669.207732 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 50669.207732 # average overall miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 49648.516199 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 49648.516199 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 49648.516199 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 49648.516199 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 49648.516199 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 49648.516199 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -141,34 +141,34 @@ system.cpu.icache.demand_mshr_misses::cpu.inst 3673
system.cpu.icache.demand_mshr_misses::total 3673 # number of demand (read+write) MSHR misses
system.cpu.icache.overall_mshr_misses::cpu.inst 3673 # number of overall MSHR misses
system.cpu.icache.overall_mshr_misses::total 3673 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 175089000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 175089000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 175089000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 175089000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 175089000 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 175089000 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 175013000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 175013000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 175013000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 175013000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 175013000 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 175013000 # number of overall MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000009 # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000009 # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000009 # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_miss_rate::total 0.000009 # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000009 # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_miss_rate::total 0.000009 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 47669.207732 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 47669.207732 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 47669.207732 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 47669.207732 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 47669.207732 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 47669.207732 # average overall mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 47648.516199 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 47648.516199 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 47648.516199 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 47648.516199 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 47648.516199 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 47648.516199 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.dcache.replacements 764 # number of replacements
-system.cpu.dcache.tagsinuse 3288.859436 # Cycle average of tags in use
+system.cpu.dcache.tagsinuse 3288.930576 # Cycle average of tags in use
system.cpu.dcache.total_refs 168271068 # Total number of references to valid blocks.
system.cpu.dcache.sampled_refs 4152 # Sample count of references to valid blocks.
system.cpu.dcache.avg_refs 40527.713873 # Average number of references to valid blocks.
system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::cpu.data 3288.859436 # Average occupied blocks per requestor
-system.cpu.dcache.occ_percent::cpu.data 0.802944 # Average percentage of cache occupancy
-system.cpu.dcache.occ_percent::total 0.802944 # Average percentage of cache occupancy
+system.cpu.dcache.occ_blocks::cpu.data 3288.930576 # Average occupied blocks per requestor
+system.cpu.dcache.occ_percent::cpu.data 0.802962 # Average percentage of cache occupancy
+system.cpu.dcache.occ_percent::total 0.802962 # Average percentage of cache occupancy
system.cpu.dcache.ReadReq_hits::cpu.data 94753540 # number of ReadReq hits
system.cpu.dcache.ReadReq_hits::total 94753540 # number of ReadReq hits
system.cpu.dcache.WriteReq_hits::cpu.data 73517528 # number of WriteReq hits
@@ -185,14 +185,14 @@ system.cpu.dcache.demand_misses::cpu.data 4152 # n
system.cpu.dcache.demand_misses::total 4152 # number of demand (read+write) misses
system.cpu.dcache.overall_misses::cpu.data 4152 # number of overall misses
system.cpu.dcache.overall_misses::total 4152 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 48094000 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 48094000 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 176797000 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 176797000 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 224891000 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 224891000 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 224891000 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 224891000 # number of overall miss cycles
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 47084000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 47084000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 173590000 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 173590000 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 220674000 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 220674000 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 220674000 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 220674000 # number of overall miss cycles
system.cpu.dcache.ReadReq_accesses::cpu.data 94754490 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.ReadReq_accesses::total 94754490 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 73520730 # number of WriteReq accesses(hits+misses)
@@ -209,14 +209,14 @@ system.cpu.dcache.demand_miss_rate::cpu.data 0.000025
system.cpu.dcache.demand_miss_rate::total 0.000025 # miss rate for demand accesses
system.cpu.dcache.overall_miss_rate::cpu.data 0.000025 # miss rate for overall accesses
system.cpu.dcache.overall_miss_rate::total 0.000025 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 50625.263158 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 50625.263158 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 55214.553404 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 55214.553404 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 54164.499037 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 54164.499037 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 54164.499037 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 54164.499037 # average overall miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 49562.105263 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 49562.105263 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 54212.991880 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 54212.991880 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 53148.843931 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 53148.843931 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 53148.843931 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 53148.843931 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -235,14 +235,14 @@ system.cpu.dcache.demand_mshr_misses::cpu.data 4152
system.cpu.dcache.demand_mshr_misses::total 4152 # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses::cpu.data 4152 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_misses::total 4152 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 45244000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 45244000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 167191000 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 167191000 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 212435000 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 212435000 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 212435000 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 212435000 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 45184000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 45184000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 167186000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 167186000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 212370000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 212370000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 212370000 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 212370000 # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.000010 # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.000010 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.000044 # mshr miss rate for WriteReq accesses
@@ -251,28 +251,28 @@ system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.000025
system.cpu.dcache.demand_mshr_miss_rate::total 0.000025 # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.000025 # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_miss_rate::total 0.000025 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 47625.263158 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 47625.263158 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 52214.553404 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 52214.553404 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 51164.499037 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 51164.499037 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 51164.499037 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 51164.499037 # average overall mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 47562.105263 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 47562.105263 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 52212.991880 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 52212.991880 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 51148.843931 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 51148.843931 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 51148.843931 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 51148.843931 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.replacements 0 # number of replacements
-system.cpu.l2cache.tagsinuse 3772.396394 # Cycle average of tags in use
+system.cpu.l2cache.tagsinuse 3772.485305 # Cycle average of tags in use
system.cpu.l2cache.total_refs 674 # Total number of references to valid blocks.
system.cpu.l2cache.sampled_refs 4566 # Sample count of references to valid blocks.
system.cpu.l2cache.avg_refs 0.147613 # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::writebacks 371.526936 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.inst 2770.408528 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.data 630.460931 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_percent::writebacks 0.011338 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.inst 0.084546 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.data 0.019240 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::total 0.115124 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_blocks::writebacks 371.540221 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.inst 2770.469924 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.data 630.475161 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_percent::writebacks 0.011339 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.inst 0.084548 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.data 0.019241 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::total 0.115127 # Average percentage of cache occupancy
system.cpu.l2cache.ReadReq_hits::cpu.inst 468 # number of ReadReq hits
system.cpu.l2cache.ReadReq_hits::cpu.data 123 # number of ReadReq hits
system.cpu.l2cache.ReadReq_hits::total 591 # number of ReadReq hits