summaryrefslogtreecommitdiff
path: root/tests/long/se/30.eon/ref/arm/linux/minor-timing/stats.txt
diff options
context:
space:
mode:
Diffstat (limited to 'tests/long/se/30.eon/ref/arm/linux/minor-timing/stats.txt')
-rw-r--r--tests/long/se/30.eon/ref/arm/linux/minor-timing/stats.txt741
1 files changed, 377 insertions, 364 deletions
diff --git a/tests/long/se/30.eon/ref/arm/linux/minor-timing/stats.txt b/tests/long/se/30.eon/ref/arm/linux/minor-timing/stats.txt
index 572510825..454441ad4 100644
--- a/tests/long/se/30.eon/ref/arm/linux/minor-timing/stats.txt
+++ b/tests/long/se/30.eon/ref/arm/linux/minor-timing/stats.txt
@@ -1,42 +1,42 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.216140 # Number of seconds simulated
-sim_ticks 216139917000 # Number of ticks simulated
-final_tick 216139917000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.216071 # Number of seconds simulated
+sim_ticks 216071083000 # Number of ticks simulated
+final_tick 216071083000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 173188 # Simulator instruction rate (inst/s)
-host_op_rate 207931 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 137097336 # Simulator tick rate (ticks/s)
-host_mem_usage 323040 # Number of bytes of host memory used
-host_seconds 1576.54 # Real time elapsed on the host
+host_inst_rate 173126 # Simulator instruction rate (inst/s)
+host_op_rate 207857 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 137004908 # Simulator tick rate (ticks/s)
+host_mem_usage 323124 # Number of bytes of host memory used
+host_seconds 1577.10 # Real time elapsed on the host
sim_insts 273037857 # Number of instructions simulated
sim_ops 327812214 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
system.clk_domain.clock 1000 # Clock period in ticks
-system.physmem.bytes_read::cpu.inst 219136 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.inst 219072 # Number of bytes read from this memory
system.physmem.bytes_read::cpu.data 266368 # Number of bytes read from this memory
-system.physmem.bytes_read::total 485504 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 219136 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 219136 # Number of instructions bytes read from this memory
-system.physmem.num_reads::cpu.inst 3424 # Number of read requests responded to by this memory
+system.physmem.bytes_read::total 485440 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 219072 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 219072 # Number of instructions bytes read from this memory
+system.physmem.num_reads::cpu.inst 3423 # Number of read requests responded to by this memory
system.physmem.num_reads::cpu.data 4162 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 7586 # Number of read requests responded to by this memory
-system.physmem.bw_read::cpu.inst 1013862 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 1232387 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 2246249 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 1013862 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 1013862 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 1013862 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 1232387 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 2246249 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.readReqs 7586 # Number of read requests accepted
+system.physmem.num_reads::total 7585 # Number of read requests responded to by this memory
+system.physmem.bw_read::cpu.inst 1013889 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 1232779 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 2246668 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 1013889 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 1013889 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 1013889 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 1232779 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 2246668 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 7585 # Number of read requests accepted
system.physmem.writeReqs 0 # Number of write requests accepted
-system.physmem.readBursts 7586 # Number of DRAM read bursts, including those serviced by the write queue
+system.physmem.readBursts 7585 # Number of DRAM read bursts, including those serviced by the write queue
system.physmem.writeBursts 0 # Number of DRAM write bursts, including those merged in the write queue
-system.physmem.bytesReadDRAM 485504 # Total number of bytes read from DRAM
+system.physmem.bytesReadDRAM 485440 # Total number of bytes read from DRAM
system.physmem.bytesReadWrQ 0 # Total number of bytes read from write queue
system.physmem.bytesWritten 0 # Total number of bytes written to DRAM
-system.physmem.bytesReadSys 485504 # Total read bytes from the system interface side
+system.physmem.bytesReadSys 485440 # Total read bytes from the system interface side
system.physmem.bytesWrittenSys 0 # Total written bytes from the system interface side
system.physmem.servicedByWrQ 0 # Number of DRAM read bursts serviced by the write queue
system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
@@ -56,7 +56,7 @@ system.physmem.perBankRdBursts::11 428 # Pe
system.physmem.perBankRdBursts::12 553 # Per bank write bursts
system.physmem.perBankRdBursts::13 706 # Per bank write bursts
system.physmem.perBankRdBursts::14 638 # Per bank write bursts
-system.physmem.perBankRdBursts::15 541 # Per bank write bursts
+system.physmem.perBankRdBursts::15 540 # Per bank write bursts
system.physmem.perBankWrBursts::0 0 # Per bank write bursts
system.physmem.perBankWrBursts::1 0 # Per bank write bursts
system.physmem.perBankWrBursts::2 0 # Per bank write bursts
@@ -75,14 +75,14 @@ system.physmem.perBankWrBursts::14 0 # Pe
system.physmem.perBankWrBursts::15 0 # Per bank write bursts
system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
-system.physmem.totGap 216139680500 # Total gap between requests
+system.physmem.totGap 216070847500 # Total gap between requests
system.physmem.readPktSize::0 0 # Read request sizes (log2)
system.physmem.readPktSize::1 0 # Read request sizes (log2)
system.physmem.readPktSize::2 0 # Read request sizes (log2)
system.physmem.readPktSize::3 0 # Read request sizes (log2)
system.physmem.readPktSize::4 0 # Read request sizes (log2)
system.physmem.readPktSize::5 0 # Read request sizes (log2)
-system.physmem.readPktSize::6 7586 # Read request sizes (log2)
+system.physmem.readPktSize::6 7585 # Read request sizes (log2)
system.physmem.writePktSize::0 0 # Write request sizes (log2)
system.physmem.writePktSize::1 0 # Write request sizes (log2)
system.physmem.writePktSize::2 0 # Write request sizes (log2)
@@ -90,8 +90,8 @@ system.physmem.writePktSize::3 0 # Wr
system.physmem.writePktSize::4 0 # Write request sizes (log2)
system.physmem.writePktSize::5 0 # Write request sizes (log2)
system.physmem.writePktSize::6 0 # Write request sizes (log2)
-system.physmem.rdQLenPdf::0 6624 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 901 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::0 6627 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 897 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::2 61 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::3 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::4 0 # What read queue length does an incoming req see
@@ -186,26 +186,26 @@ system.physmem.wrQLenPdf::60 0 # Wh
system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
-system.physmem.bytesPerActivate::samples 1523 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean 318.319107 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean 188.795582 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev 330.243204 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::0-127 551 36.18% 36.18% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128-255 346 22.72% 58.90% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256-383 176 11.56% 70.45% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384-511 81 5.32% 75.77% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::512-639 75 4.92% 80.70% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640-767 50 3.28% 83.98% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::768-895 32 2.10% 86.08% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::896-1023 28 1.84% 87.92% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1024-1151 184 12.08% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total 1523 # Bytes accessed per row activation
-system.physmem.totQLat 53007250 # Total ticks spent queuing
-system.physmem.totMemAccLat 195244750 # Total ticks spent from burst creation until serviced by the DRAM
-system.physmem.totBusLat 37930000 # Total ticks spent in databus transfers
-system.physmem.avgQLat 6987.51 # Average queueing delay per DRAM burst
+system.physmem.bytesPerActivate::samples 1505 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 321.445847 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 189.975712 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 330.801659 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::0-127 552 36.68% 36.68% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128-255 337 22.39% 59.07% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256-383 156 10.37% 69.44% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384-511 81 5.38% 74.82% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::512-639 75 4.98% 79.80% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::640-767 59 3.92% 83.72% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768-895 41 2.72% 86.45% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::896-1023 29 1.93% 88.37% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024-1151 175 11.63% 100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total 1505 # Bytes accessed per row activation
+system.physmem.totQLat 52368250 # Total ticks spent queuing
+system.physmem.totMemAccLat 194587000 # Total ticks spent from burst creation until serviced by the DRAM
+system.physmem.totBusLat 37925000 # Total ticks spent in databus transfers
+system.physmem.avgQLat 6904.19 # Average queueing delay per DRAM burst
system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
-system.physmem.avgMemAccLat 25737.51 # Average memory access latency per DRAM burst
+system.physmem.avgMemAccLat 25654.19 # Average memory access latency per DRAM burst
system.physmem.avgRdBW 2.25 # Average DRAM read bandwidth in MiByte/s
system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MiByte/s
system.physmem.avgRdBWSys 2.25 # Average system read bandwidth in MiByte/s
@@ -216,48 +216,48 @@ system.physmem.busUtilRead 0.02 # Da
system.physmem.busUtilWrite 0.00 # Data bus utilization in percentage for writes
system.physmem.avgRdQLen 1.05 # Average read queue length when enqueuing
system.physmem.avgWrQLen 0.00 # Average write queue length when enqueuing
-system.physmem.readRowHits 6060 # Number of row buffer hits during reads
+system.physmem.readRowHits 6074 # Number of row buffer hits during reads
system.physmem.writeRowHits 0 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 79.88 # Row buffer hit rate for reads
+system.physmem.readRowHitRate 80.08 # Row buffer hit rate for reads
system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
-system.physmem.avgGap 28491916.75 # Average gap between requests
-system.physmem.pageHitRate 79.88 # Row buffer hit rate, read and write combined
-system.physmem_0.actEnergy 5004720 # Energy for activate commands per rank (pJ)
-system.physmem_0.preEnergy 2730750 # Energy for precharge commands per rank (pJ)
-system.physmem_0.readEnergy 30022200 # Energy for read commands per rank (pJ)
+system.physmem.avgGap 28486598.22 # Average gap between requests
+system.physmem.pageHitRate 80.08 # Row buffer hit rate, read and write combined
+system.physmem_0.actEnergy 5050080 # Energy for activate commands per rank (pJ)
+system.physmem_0.preEnergy 2755500 # Energy for precharge commands per rank (pJ)
+system.physmem_0.readEnergy 29959800 # Energy for read commands per rank (pJ)
system.physmem_0.writeEnergy 0 # Energy for write commands per rank (pJ)
-system.physmem_0.refreshEnergy 14117117040 # Energy for refresh commands per rank (pJ)
-system.physmem_0.actBackEnergy 5648540400 # Energy for active background per rank (pJ)
-system.physmem_0.preBackEnergy 124728404250 # Energy for precharge background per rank (pJ)
-system.physmem_0.totalEnergy 144531819360 # Total energy per rank (pJ)
-system.physmem_0.averagePower 668.699173 # Core power per rank (mW)
-system.physmem_0.memoryStateTime::IDLE 207494790250 # Time in different power states
-system.physmem_0.memoryStateTime::REF 7217340000 # Time in different power states
+system.physmem_0.refreshEnergy 14112540000 # Energy for refresh commands per rank (pJ)
+system.physmem_0.actBackEnergy 5672899350 # Energy for active background per rank (pJ)
+system.physmem_0.preBackEnergy 124664991000 # Energy for precharge background per rank (pJ)
+system.physmem_0.totalEnergy 144488195730 # Total energy per rank (pJ)
+system.physmem_0.averagePower 668.714152 # Core power per rank (mW)
+system.physmem_0.memoryStateTime::IDLE 207389955000 # Time in different power states
+system.physmem_0.memoryStateTime::REF 7215000000 # Time in different power states
system.physmem_0.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem_0.memoryStateTime::ACT 1426657250 # Time in different power states
+system.physmem_0.memoryStateTime::ACT 1464485500 # Time in different power states
system.physmem_0.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.physmem_1.actEnergy 6509160 # Energy for activate commands per rank (pJ)
-system.physmem_1.preEnergy 3551625 # Energy for precharge commands per rank (pJ)
-system.physmem_1.readEnergy 29062800 # Energy for read commands per rank (pJ)
+system.physmem_1.actEnergy 6320160 # Energy for activate commands per rank (pJ)
+system.physmem_1.preEnergy 3448500 # Energy for precharge commands per rank (pJ)
+system.physmem_1.readEnergy 28992600 # Energy for read commands per rank (pJ)
system.physmem_1.writeEnergy 0 # Energy for write commands per rank (pJ)
-system.physmem_1.refreshEnergy 14117117040 # Energy for refresh commands per rank (pJ)
-system.physmem_1.actBackEnergy 5781551040 # Energy for active background per rank (pJ)
-system.physmem_1.preBackEnergy 124611728250 # Energy for precharge background per rank (pJ)
-system.physmem_1.totalEnergy 144549519915 # Total energy per rank (pJ)
-system.physmem_1.averagePower 668.781068 # Core power per rank (mW)
-system.physmem_1.memoryStateTime::IDLE 207298156250 # Time in different power states
-system.physmem_1.memoryStateTime::REF 7217340000 # Time in different power states
+system.physmem_1.refreshEnergy 14112540000 # Energy for refresh commands per rank (pJ)
+system.physmem_1.actBackEnergy 5762856465 # Energy for active background per rank (pJ)
+system.physmem_1.preBackEnergy 124586081250 # Energy for precharge background per rank (pJ)
+system.physmem_1.totalEnergy 144500238975 # Total energy per rank (pJ)
+system.physmem_1.averagePower 668.769890 # Core power per rank (mW)
+system.physmem_1.memoryStateTime::IDLE 207255387750 # Time in different power states
+system.physmem_1.memoryStateTime::REF 7215000000 # Time in different power states
system.physmem_1.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem_1.memoryStateTime::ACT 1623563250 # Time in different power states
+system.physmem_1.memoryStateTime::ACT 1598323500 # Time in different power states
system.physmem_1.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.cpu.branchPred.lookups 33139216 # Number of BP lookups
-system.cpu.branchPred.condPredicted 17107199 # Number of conditional branches predicted
-system.cpu.branchPred.condIncorrect 1560655 # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups 17520877 # Number of BTB lookups
-system.cpu.branchPred.BTBHits 15610870 # Number of BTB hits
+system.cpu.branchPred.lookups 33111389 # Number of BP lookups
+system.cpu.branchPred.condPredicted 17094855 # Number of conditional branches predicted
+system.cpu.branchPred.condIncorrect 1552605 # Number of conditional branches incorrect
+system.cpu.branchPred.BTBLookups 17374125 # Number of BTB lookups
+system.cpu.branchPred.BTBHits 15590921 # Number of BTB hits
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 89.098679 # BTB Hit Percentage
-system.cpu.branchPred.usedRAS 6611023 # Number of times the RAS was used to get a target.
+system.cpu.branchPred.BTBHitPct 89.736439 # BTB Hit Percentage
+system.cpu.branchPred.usedRAS 6603992 # Number of times the RAS was used to get a target.
system.cpu.branchPred.RASInCorrect 4 # Number of incorrect RAS predictions.
system.cpu_clk_domain.clock 500 # Clock period in ticks
system.cpu.dstage2_mmu.stage2_tlb.walker.walks 0 # Table walker walks requested
@@ -377,69 +377,69 @@ system.cpu.itb.hits 0 # DT
system.cpu.itb.misses 0 # DTB misses
system.cpu.itb.accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 191 # Number of system calls
-system.cpu.numCycles 432279834 # number of cpu cycles simulated
+system.cpu.numCycles 432142166 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
system.cpu.committedInsts 273037857 # Number of instructions committed
system.cpu.committedOps 327812214 # Number of ops (including micro ops) committed
-system.cpu.discardedOps 4207498 # Number of ops (including micro ops) which were discarded before commit
+system.cpu.discardedOps 4177938 # Number of ops (including micro ops) which were discarded before commit
system.cpu.numFetchSuspends 0 # Number of times Execute suspended instruction fetching
-system.cpu.cpi 1.583223 # CPI: cycles per instruction
-system.cpu.ipc 0.631623 # IPC: instructions per cycle
-system.cpu.tickCycles 428628441 # Number of cycles that the object actually ticked
-system.cpu.idleCycles 3651393 # Total number of cycles that the object has spent stopped
+system.cpu.cpi 1.582719 # CPI: cycles per instruction
+system.cpu.ipc 0.631824 # IPC: instructions per cycle
+system.cpu.tickCycles 428506724 # Number of cycles that the object actually ticked
+system.cpu.idleCycles 3635442 # Total number of cycles that the object has spent stopped
system.cpu.dcache.tags.replacements 1354 # number of replacements
-system.cpu.dcache.tags.tagsinuse 3085.737950 # Cycle average of tags in use
-system.cpu.dcache.tags.total_refs 168771151 # Total number of references to valid blocks.
+system.cpu.dcache.tags.tagsinuse 3085.759854 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 168767138 # Total number of references to valid blocks.
system.cpu.dcache.tags.sampled_refs 4511 # Sample count of references to valid blocks.
-system.cpu.dcache.tags.avg_refs 37413.245622 # Average number of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 37412.356019 # Average number of references to valid blocks.
system.cpu.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.data 3085.737950 # Average occupied blocks per requestor
-system.cpu.dcache.tags.occ_percent::cpu.data 0.753354 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_percent::total 0.753354 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_blocks::cpu.data 3085.759854 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.753359 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.753359 # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_task_id_blocks::1024 3157 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::0 17 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::1 24 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::0 18 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::1 23 # Occupied blocks per task id
system.cpu.dcache.tags.age_task_id_blocks_1024::2 12 # Occupied blocks per task id
system.cpu.dcache.tags.age_task_id_blocks_1024::3 672 # Occupied blocks per task id
system.cpu.dcache.tags.age_task_id_blocks_1024::4 2432 # Occupied blocks per task id
system.cpu.dcache.tags.occ_task_id_percent::1024 0.770752 # Percentage of cache occupancy per task id
-system.cpu.dcache.tags.tag_accesses 337561379 # Number of tag accesses
-system.cpu.dcache.tags.data_accesses 337561379 # Number of data accesses
-system.cpu.dcache.ReadReq_hits::cpu.data 86638362 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 86638362 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 82047459 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 82047459 # number of WriteReq hits
+system.cpu.dcache.tags.tag_accesses 337553367 # Number of tag accesses
+system.cpu.dcache.tags.data_accesses 337553367 # Number of data accesses
+system.cpu.dcache.ReadReq_hits::cpu.data 86634356 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 86634356 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 82047452 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 82047452 # number of WriteReq hits
system.cpu.dcache.SoftPFReq_hits::cpu.data 63540 # number of SoftPFReq hits
system.cpu.dcache.SoftPFReq_hits::total 63540 # number of SoftPFReq hits
system.cpu.dcache.LoadLockedReq_hits::cpu.data 10895 # number of LoadLockedReq hits
system.cpu.dcache.LoadLockedReq_hits::total 10895 # number of LoadLockedReq hits
system.cpu.dcache.StoreCondReq_hits::cpu.data 10895 # number of StoreCondReq hits
system.cpu.dcache.StoreCondReq_hits::total 10895 # number of StoreCondReq hits
-system.cpu.dcache.demand_hits::cpu.data 168685821 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 168685821 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 168749361 # number of overall hits
-system.cpu.dcache.overall_hits::total 168749361 # number of overall hits
+system.cpu.dcache.demand_hits::cpu.data 168681808 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 168681808 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 168745348 # number of overall hits
+system.cpu.dcache.overall_hits::total 168745348 # number of overall hits
system.cpu.dcache.ReadReq_misses::cpu.data 2059 # number of ReadReq misses
system.cpu.dcache.ReadReq_misses::total 2059 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 5218 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 5218 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 5225 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 5225 # number of WriteReq misses
system.cpu.dcache.SoftPFReq_misses::cpu.data 6 # number of SoftPFReq misses
system.cpu.dcache.SoftPFReq_misses::total 6 # number of SoftPFReq misses
-system.cpu.dcache.demand_misses::cpu.data 7277 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 7277 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 7283 # number of overall misses
-system.cpu.dcache.overall_misses::total 7283 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 136967456 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 136967456 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 400451000 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 400451000 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 537418456 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 537418456 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 537418456 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 537418456 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 86640421 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 86640421 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.demand_misses::cpu.data 7284 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 7284 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 7290 # number of overall misses
+system.cpu.dcache.overall_misses::total 7290 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 134727000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 134727000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 395694000 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 395694000 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 530421000 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 530421000 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 530421000 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 530421000 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 86636415 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 86636415 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 82052677 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 82052677 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.SoftPFReq_accesses::cpu.data 63546 # number of SoftPFReq accesses(hits+misses)
@@ -448,10 +448,10 @@ system.cpu.dcache.LoadLockedReq_accesses::cpu.data 10895
system.cpu.dcache.LoadLockedReq_accesses::total 10895 # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.StoreCondReq_accesses::cpu.data 10895 # number of StoreCondReq accesses(hits+misses)
system.cpu.dcache.StoreCondReq_accesses::total 10895 # number of StoreCondReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 168693098 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 168693098 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 168756644 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 168756644 # number of overall (read+write) accesses
+system.cpu.dcache.demand_accesses::cpu.data 168689092 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 168689092 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 168752638 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 168752638 # number of overall (read+write) accesses
system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.000024 # miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_miss_rate::total 0.000024 # miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.000064 # miss rate for WriteReq accesses
@@ -462,14 +462,14 @@ system.cpu.dcache.demand_miss_rate::cpu.data 0.000043
system.cpu.dcache.demand_miss_rate::total 0.000043 # miss rate for demand accesses
system.cpu.dcache.overall_miss_rate::cpu.data 0.000043 # miss rate for overall accesses
system.cpu.dcache.overall_miss_rate::total 0.000043 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 66521.348227 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 66521.348227 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 76744.154849 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 76744.154849 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 73851.649856 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 73851.649856 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 73790.808183 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 73790.808183 # average overall miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 65433.220010 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 65433.220010 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 75730.909091 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 75730.909091 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 72820.016474 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 72820.016474 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 72760.082305 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 72760.082305 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -482,12 +482,12 @@ system.cpu.dcache.writebacks::writebacks 1010 # nu
system.cpu.dcache.writebacks::total 1010 # number of writebacks
system.cpu.dcache.ReadReq_mshr_hits::cpu.data 422 # number of ReadReq MSHR hits
system.cpu.dcache.ReadReq_mshr_hits::total 422 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 2348 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 2348 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 2770 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 2770 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 2770 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 2770 # number of overall MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 2355 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 2355 # number of WriteReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 2777 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 2777 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 2777 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 2777 # number of overall MSHR hits
system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1637 # number of ReadReq MSHR misses
system.cpu.dcache.ReadReq_mshr_misses::total 1637 # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses::cpu.data 2870 # number of WriteReq MSHR misses
@@ -498,16 +498,16 @@ system.cpu.dcache.demand_mshr_misses::cpu.data 4507
system.cpu.dcache.demand_mshr_misses::total 4507 # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses::cpu.data 4511 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_misses::total 4511 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 108888792 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 108888792 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 220256750 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 220256750 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 320750 # number of SoftPFReq MSHR miss cycles
-system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 320750 # number of SoftPFReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 329145542 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 329145542 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 329466292 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 329466292 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 108637000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 108637000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 220584500 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 220584500 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 322000 # number of SoftPFReq MSHR miss cycles
+system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 322000 # number of SoftPFReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 329221500 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 329221500 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 329543500 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 329543500 # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.000019 # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.000019 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.000035 # mshr miss rate for WriteReq accesses
@@ -518,71 +518,71 @@ system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.000027
system.cpu.dcache.demand_mshr_miss_rate::total 0.000027 # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.000027 # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_miss_rate::total 0.000027 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 66517.282834 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 66517.282834 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 76744.512195 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 76744.512195 # average WriteReq mshr miss latency
-system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 80187.500000 # average SoftPFReq mshr miss latency
-system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 80187.500000 # average SoftPFReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 73029.851786 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 73029.851786 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 73036.198626 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 73036.198626 # average overall mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 66363.469762 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 66363.469762 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 76858.710801 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 76858.710801 # average WriteReq mshr miss latency
+system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 80500 # average SoftPFReq mshr miss latency
+system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 80500 # average SoftPFReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 73046.705125 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 73046.705125 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 73053.314121 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 73053.314121 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.icache.tags.replacements 36928 # number of replacements
-system.cpu.icache.tags.tagsinuse 1924.841098 # Cycle average of tags in use
-system.cpu.icache.tags.total_refs 73108223 # Total number of references to valid blocks.
-system.cpu.icache.tags.sampled_refs 38865 # Sample count of references to valid blocks.
-system.cpu.icache.tags.avg_refs 1881.081256 # Average number of references to valid blocks.
+system.cpu.icache.tags.replacements 36911 # number of replacements
+system.cpu.icache.tags.tagsinuse 1924.852805 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 73041980 # Total number of references to valid blocks.
+system.cpu.icache.tags.sampled_refs 38848 # Sample count of references to valid blocks.
+system.cpu.icache.tags.avg_refs 1880.199238 # Average number of references to valid blocks.
system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst 1924.841098 # Average occupied blocks per requestor
-system.cpu.icache.tags.occ_percent::cpu.inst 0.939864 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_percent::total 0.939864 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_blocks::cpu.inst 1924.852805 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.939870 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.939870 # Average percentage of cache occupancy
system.cpu.icache.tags.occ_task_id_blocks::1024 1937 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::0 53 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::1 88 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::0 54 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::1 87 # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::2 34 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::3 275 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::4 1487 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::3 274 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::4 1488 # Occupied blocks per task id
system.cpu.icache.tags.occ_task_id_percent::1024 0.945801 # Percentage of cache occupancy per task id
-system.cpu.icache.tags.tag_accesses 146333043 # Number of tag accesses
-system.cpu.icache.tags.data_accesses 146333043 # Number of data accesses
-system.cpu.icache.ReadReq_hits::cpu.inst 73108223 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 73108223 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 73108223 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 73108223 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 73108223 # number of overall hits
-system.cpu.icache.overall_hits::total 73108223 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 38866 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 38866 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 38866 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 38866 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 38866 # number of overall misses
-system.cpu.icache.overall_misses::total 38866 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 728130248 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 728130248 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 728130248 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 728130248 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 728130248 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 728130248 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 73147089 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 73147089 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 73147089 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 73147089 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 73147089 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 73147089 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000531 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.000531 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.000531 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.000531 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.000531 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.000531 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 18734.375753 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 18734.375753 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 18734.375753 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 18734.375753 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 18734.375753 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 18734.375753 # average overall miss latency
+system.cpu.icache.tags.tag_accesses 146200506 # Number of tag accesses
+system.cpu.icache.tags.data_accesses 146200506 # Number of data accesses
+system.cpu.icache.ReadReq_hits::cpu.inst 73041980 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 73041980 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 73041980 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 73041980 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 73041980 # number of overall hits
+system.cpu.icache.overall_hits::total 73041980 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 38849 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 38849 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 38849 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 38849 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 38849 # number of overall misses
+system.cpu.icache.overall_misses::total 38849 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 726693000 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 726693000 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 726693000 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 726693000 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 726693000 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 726693000 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 73080829 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 73080829 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 73080829 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 73080829 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 73080829 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 73080829 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000532 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.000532 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.000532 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.000532 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.000532 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.000532 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 18705.578007 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 18705.578007 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 18705.578007 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 18705.578007 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 18705.578007 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 18705.578007 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -591,123 +591,129 @@ system.cpu.icache.avg_blocked_cycles::no_mshrs nan
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 38866 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 38866 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 38866 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 38866 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 38866 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 38866 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 668381252 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 668381252 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 668381252 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 668381252 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 668381252 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 668381252 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000531 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000531 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000531 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.000531 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000531 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.000531 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 17197.068183 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 17197.068183 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 17197.068183 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 17197.068183 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 17197.068183 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 17197.068183 # average overall mshr miss latency
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 38849 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 38849 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 38849 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 38849 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 38849 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 38849 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 687845000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 687845000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 687845000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 687845000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 687845000 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 687845000 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000532 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000532 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000532 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.000532 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000532 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.000532 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 17705.603748 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 17705.603748 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 17705.603748 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 17705.603748 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 17705.603748 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 17705.603748 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.tags.replacements 0 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 4199.211257 # Cycle average of tags in use
-system.cpu.l2cache.tags.total_refs 35810 # Total number of references to valid blocks.
-system.cpu.l2cache.tags.sampled_refs 5648 # Sample count of references to valid blocks.
-system.cpu.l2cache.tags.avg_refs 6.340297 # Average number of references to valid blocks.
+system.cpu.l2cache.tags.tagsinuse 4199.240994 # Cycle average of tags in use
+system.cpu.l2cache.tags.total_refs 58015 # Total number of references to valid blocks.
+system.cpu.l2cache.tags.sampled_refs 5647 # Sample count of references to valid blocks.
+system.cpu.l2cache.tags.avg_refs 10.273597 # Average number of references to valid blocks.
system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.tags.occ_blocks::writebacks 353.787736 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.inst 3167.125698 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.data 678.297823 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::writebacks 353.792548 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 3167.144889 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 678.303557 # Average occupied blocks per requestor
system.cpu.l2cache.tags.occ_percent::writebacks 0.010797 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.inst 0.096653 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.096654 # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_percent::cpu.data 0.020700 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::total 0.128150 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_task_id_blocks::1024 5648 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::0 49 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::1 43 # Occupied blocks per task id
+system.cpu.l2cache.tags.occ_percent::total 0.128151 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_task_id_blocks::1024 5647 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::0 50 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::1 42 # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::2 43 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::3 1252 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::3 1251 # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::4 4261 # Occupied blocks per task id
-system.cpu.l2cache.tags.occ_task_id_percent::1024 0.172363 # Percentage of cache occupancy per task id
-system.cpu.l2cache.tags.tag_accesses 363614 # Number of tag accesses
-system.cpu.l2cache.tags.data_accesses 363614 # Number of data accesses
-system.cpu.l2cache.ReadReq_hits::cpu.inst 35440 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::cpu.data 291 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 35731 # number of ReadReq hits
+system.cpu.l2cache.tags.occ_task_id_percent::1024 0.172333 # Percentage of cache occupancy per task id
+system.cpu.l2cache.tags.tag_accesses 541245 # Number of tag accesses
+system.cpu.l2cache.tags.data_accesses 541245 # Number of data accesses
system.cpu.l2cache.Writeback_hits::writebacks 1010 # number of Writeback hits
system.cpu.l2cache.Writeback_hits::total 1010 # number of Writeback hits
system.cpu.l2cache.ReadExReq_hits::cpu.data 16 # number of ReadExReq hits
system.cpu.l2cache.ReadExReq_hits::total 16 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits::cpu.inst 35440 # number of demand (read+write) hits
+system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 35424 # number of ReadCleanReq hits
+system.cpu.l2cache.ReadCleanReq_hits::total 35424 # number of ReadCleanReq hits
+system.cpu.l2cache.ReadSharedReq_hits::cpu.data 291 # number of ReadSharedReq hits
+system.cpu.l2cache.ReadSharedReq_hits::total 291 # number of ReadSharedReq hits
+system.cpu.l2cache.demand_hits::cpu.inst 35424 # number of demand (read+write) hits
system.cpu.l2cache.demand_hits::cpu.data 307 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 35747 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.inst 35440 # number of overall hits
+system.cpu.l2cache.demand_hits::total 35731 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.inst 35424 # number of overall hits
system.cpu.l2cache.overall_hits::cpu.data 307 # number of overall hits
-system.cpu.l2cache.overall_hits::total 35747 # number of overall hits
-system.cpu.l2cache.ReadReq_misses::cpu.inst 3426 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.data 1350 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 4776 # number of ReadReq misses
+system.cpu.l2cache.overall_hits::total 35731 # number of overall hits
system.cpu.l2cache.ReadExReq_misses::cpu.data 2854 # number of ReadExReq misses
system.cpu.l2cache.ReadExReq_misses::total 2854 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 3426 # number of demand (read+write) misses
+system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 3425 # number of ReadCleanReq misses
+system.cpu.l2cache.ReadCleanReq_misses::total 3425 # number of ReadCleanReq misses
+system.cpu.l2cache.ReadSharedReq_misses::cpu.data 1350 # number of ReadSharedReq misses
+system.cpu.l2cache.ReadSharedReq_misses::total 1350 # number of ReadSharedReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 3425 # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::cpu.data 4204 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 7630 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 3426 # number of overall misses
+system.cpu.l2cache.demand_misses::total 7629 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 3425 # number of overall misses
system.cpu.l2cache.overall_misses::cpu.data 4204 # number of overall misses
-system.cpu.l2cache.overall_misses::total 7630 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 257404250 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 104503500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 361907750 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 217183750 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 217183750 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 257404250 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 321687250 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 579091500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 257404250 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 321687250 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 579091500 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 38866 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.data 1641 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 40507 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.overall_misses::total 7629 # number of overall misses
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 216076500 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 216076500 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 257626500 # number of ReadCleanReq miss cycles
+system.cpu.l2cache.ReadCleanReq_miss_latency::total 257626500 # number of ReadCleanReq miss cycles
+system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 103411500 # number of ReadSharedReq miss cycles
+system.cpu.l2cache.ReadSharedReq_miss_latency::total 103411500 # number of ReadSharedReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 257626500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 319488000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 577114500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 257626500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 319488000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 577114500 # number of overall miss cycles
system.cpu.l2cache.Writeback_accesses::writebacks 1010 # number of Writeback accesses(hits+misses)
system.cpu.l2cache.Writeback_accesses::total 1010 # number of Writeback accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::cpu.data 2870 # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::total 2870 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 38866 # number of demand (read+write) accesses
+system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 38849 # number of ReadCleanReq accesses(hits+misses)
+system.cpu.l2cache.ReadCleanReq_accesses::total 38849 # number of ReadCleanReq accesses(hits+misses)
+system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 1641 # number of ReadSharedReq accesses(hits+misses)
+system.cpu.l2cache.ReadSharedReq_accesses::total 1641 # number of ReadSharedReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 38849 # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses::cpu.data 4511 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 43377 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 38866 # number of overall (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 43360 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 38849 # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses::cpu.data 4511 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 43377 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.088149 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.822669 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.117906 # miss rate for ReadReq accesses
+system.cpu.l2cache.overall_accesses::total 43360 # number of overall (read+write) accesses
system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.994425 # miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::total 0.994425 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.088149 # miss rate for demand accesses
+system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.088162 # miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.088162 # miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.822669 # miss rate for ReadSharedReq accesses
+system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.822669 # miss rate for ReadSharedReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.088162 # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate::cpu.data 0.931944 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.175900 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.088149 # miss rate for overall accesses
+system.cpu.l2cache.demand_miss_rate::total 0.175946 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.088162 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::cpu.data 0.931944 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.175900 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 75132.589025 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 77410 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 75776.329564 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 76098.020322 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 76098.020322 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 75132.589025 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 76519.326832 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 75896.657929 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 75132.589025 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 76519.326832 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 75896.657929 # average overall miss latency
+system.cpu.l2cache.overall_miss_rate::total 0.175946 # miss rate for overall accesses
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 75710.056062 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 75710.056062 # average ReadExReq miss latency
+system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 75219.416058 # average ReadCleanReq miss latency
+system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 75219.416058 # average ReadCleanReq miss latency
+system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 76601.111111 # average ReadSharedReq miss latency
+system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 76601.111111 # average ReadSharedReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 75219.416058 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 75996.194101 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 75647.463626 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 75219.416058 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 75996.194101 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 75647.463626 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -716,111 +722,118 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 2 # number of ReadReq MSHR hits
-system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 42 # number of ReadReq MSHR hits
-system.cpu.l2cache.ReadReq_mshr_hits::total 44 # number of ReadReq MSHR hits
+system.cpu.l2cache.ReadCleanReq_mshr_hits::cpu.inst 2 # number of ReadCleanReq MSHR hits
+system.cpu.l2cache.ReadCleanReq_mshr_hits::total 2 # number of ReadCleanReq MSHR hits
+system.cpu.l2cache.ReadSharedReq_mshr_hits::cpu.data 42 # number of ReadSharedReq MSHR hits
+system.cpu.l2cache.ReadSharedReq_mshr_hits::total 42 # number of ReadSharedReq MSHR hits
system.cpu.l2cache.demand_mshr_hits::cpu.inst 2 # number of demand (read+write) MSHR hits
system.cpu.l2cache.demand_mshr_hits::cpu.data 42 # number of demand (read+write) MSHR hits
system.cpu.l2cache.demand_mshr_hits::total 44 # number of demand (read+write) MSHR hits
system.cpu.l2cache.overall_mshr_hits::cpu.inst 2 # number of overall MSHR hits
system.cpu.l2cache.overall_mshr_hits::cpu.data 42 # number of overall MSHR hits
system.cpu.l2cache.overall_mshr_hits::total 44 # number of overall MSHR hits
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 3424 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 1308 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 4732 # number of ReadReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 2854 # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::total 2854 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 3424 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 3423 # number of ReadCleanReq MSHR misses
+system.cpu.l2cache.ReadCleanReq_mshr_misses::total 3423 # number of ReadCleanReq MSHR misses
+system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 1308 # number of ReadSharedReq MSHR misses
+system.cpu.l2cache.ReadSharedReq_mshr_misses::total 1308 # number of ReadSharedReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 3423 # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.data 4162 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 7586 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 3424 # number of overall MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 7585 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 3423 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.data 4162 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 7586 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 214398750 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 85427750 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 299826500 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 181482250 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 181482250 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 214398750 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 266910000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 481308750 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 214398750 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 266910000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 481308750 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.088098 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.797075 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.116819 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.overall_mshr_misses::total 7585 # number of overall MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 187536500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 187536500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 223262000 # number of ReadCleanReq MSHR miss cycles
+system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 223262000 # number of ReadCleanReq MSHR miss cycles
+system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 87309500 # number of ReadSharedReq MSHR miss cycles
+system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 87309500 # number of ReadSharedReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 223262000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 274846000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 498108000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 223262000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 274846000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 498108000 # number of overall MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.994425 # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.994425 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.088098 # mshr miss rate for demand accesses
+system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.088110 # mshr miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.088110 # mshr miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.797075 # mshr miss rate for ReadSharedReq accesses
+system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.797075 # mshr miss rate for ReadSharedReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.088110 # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.922634 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.174885 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.088098 # mshr miss rate for overall accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.174931 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.088110 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.922634 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.174885 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 62616.457360 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 65311.735474 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 63361.475063 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 63588.735109 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 63588.735109 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 62616.457360 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 64130.225853 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 63446.974690 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 62616.457360 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 64130.225853 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 63446.974690 # average overall mshr miss latency
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.174931 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 65710.056062 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 65710.056062 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 65224.072451 # average ReadCleanReq mshr miss latency
+system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 65224.072451 # average ReadCleanReq mshr miss latency
+system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 66750.382263 # average ReadSharedReq mshr miss latency
+system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 66750.382263 # average ReadSharedReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 65224.072451 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 66037.001442 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 65670.138431 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 65224.072451 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 66037.001442 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 65670.138431 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.toL2Bus.trans_dist::ReadReq 40507 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadResp 40506 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadResp 40489 # Transaction distribution
system.cpu.toL2Bus.trans_dist::Writeback 1010 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::CleanEvict 22221 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadExReq 2870 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadExResp 2870 # Transaction distribution
-system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 77731 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 10032 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count::total 87763 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 2487360 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.trans_dist::ReadCleanReq 38849 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadSharedReq 1641 # Transaction distribution
+system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 99690 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 10260 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count::total 109950 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 2486272 # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 353344 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size::total 2840704 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size::total 2839616 # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.snoops 0 # Total snoops (count)
-system.cpu.toL2Bus.snoop_fanout::samples 44387 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::samples 81625 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::mean 1 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::stdev 0 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::1 44387 100.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::1 81625 100.00% 100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::min_value 1 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::max_value 1 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::total 44387 # Request fanout histogram
-system.cpu.toL2Bus.reqLayer0.occupancy 23203500 # Layer occupancy (ticks)
+system.cpu.toL2Bus.snoop_fanout::total 81625 # Request fanout histogram
+system.cpu.toL2Bus.reqLayer0.occupancy 41822500 # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization 0.0 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer0.occupancy 59023248 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.occupancy 58272998 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer1.occupancy 7574708 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer1.occupancy 6787458 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization 0.0 # Layer utilization (%)
-system.membus.trans_dist::ReadReq 4732 # Transaction distribution
-system.membus.trans_dist::ReadResp 4732 # Transaction distribution
+system.membus.trans_dist::ReadResp 4731 # Transaction distribution
system.membus.trans_dist::ReadExReq 2854 # Transaction distribution
system.membus.trans_dist::ReadExResp 2854 # Transaction distribution
-system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 15172 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count::total 15172 # Packet count per connected master and slave (bytes)
-system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 485504 # Cumulative packet size per connected master and slave (bytes)
-system.membus.pkt_size::total 485504 # Cumulative packet size per connected master and slave (bytes)
+system.membus.trans_dist::ReadSharedReq 4731 # Transaction distribution
+system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 15170 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 15170 # Packet count per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 485440 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 485440 # Cumulative packet size per connected master and slave (bytes)
system.membus.snoops 0 # Total snoops (count)
-system.membus.snoop_fanout::samples 7586 # Request fanout histogram
+system.membus.snoop_fanout::samples 7585 # Request fanout histogram
system.membus.snoop_fanout::mean 0 # Request fanout histogram
system.membus.snoop_fanout::stdev 0 # Request fanout histogram
system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
-system.membus.snoop_fanout::0 7586 100.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::0 7585 100.00% 100.00% # Request fanout histogram
system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
system.membus.snoop_fanout::min_value 0 # Request fanout histogram
system.membus.snoop_fanout::max_value 0 # Request fanout histogram
-system.membus.snoop_fanout::total 7586 # Request fanout histogram
-system.membus.reqLayer0.occupancy 8848500 # Layer occupancy (ticks)
+system.membus.snoop_fanout::total 7585 # Request fanout histogram
+system.membus.reqLayer0.occupancy 8844500 # Layer occupancy (ticks)
system.membus.reqLayer0.utilization 0.0 # Layer utilization (%)
-system.membus.respLayer1.occupancy 40266750 # Layer occupancy (ticks)
+system.membus.respLayer1.occupancy 40248250 # Layer occupancy (ticks)
system.membus.respLayer1.utilization 0.0 # Layer utilization (%)
---------- End Simulation Statistics ----------