summaryrefslogtreecommitdiff
path: root/tests/long/se/40.perlbmk/ref/alpha/tru64
diff options
context:
space:
mode:
Diffstat (limited to 'tests/long/se/40.perlbmk/ref/alpha/tru64')
-rw-r--r--tests/long/se/40.perlbmk/ref/alpha/tru64/minor-timing/stats.txt899
-rw-r--r--tests/long/se/40.perlbmk/ref/alpha/tru64/o3-timing/stats.txt1332
-rw-r--r--tests/long/se/40.perlbmk/ref/alpha/tru64/simple-timing/stats.txt503
3 files changed, 1379 insertions, 1355 deletions
diff --git a/tests/long/se/40.perlbmk/ref/alpha/tru64/minor-timing/stats.txt b/tests/long/se/40.perlbmk/ref/alpha/tru64/minor-timing/stats.txt
index dc4595f22..1ecb81d4d 100644
--- a/tests/long/se/40.perlbmk/ref/alpha/tru64/minor-timing/stats.txt
+++ b/tests/long/se/40.perlbmk/ref/alpha/tru64/minor-timing/stats.txt
@@ -1,69 +1,69 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.560940 # Number of seconds simulated
-sim_ticks 560939659000 # Number of ticks simulated
-final_tick 560939659000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.560955 # Number of seconds simulated
+sim_ticks 560955232000 # Number of ticks simulated
+final_tick 560955232000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 314051 # Simulator instruction rate (inst/s)
-host_op_rate 314051 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 189670339 # Simulator tick rate (ticks/s)
-host_mem_usage 308244 # Number of bytes of host memory used
-host_seconds 2957.45 # Real time elapsed on the host
+host_inst_rate 340981 # Simulator instruction rate (inst/s)
+host_op_rate 340981 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 205940379 # Simulator tick rate (ticks/s)
+host_mem_usage 308844 # Number of bytes of host memory used
+host_seconds 2723.87 # Real time elapsed on the host
sim_insts 928789150 # Number of instructions simulated
sim_ops 928789150 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
system.clk_domain.clock 1000 # Clock period in ticks
-system.physmem.bytes_read::cpu.inst 186816 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.data 18514112 # Number of bytes read from this memory
-system.physmem.bytes_read::total 18700928 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 186816 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 186816 # Number of instructions bytes read from this memory
+system.physmem.bytes_read::cpu.inst 184896 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 18519872 # Number of bytes read from this memory
+system.physmem.bytes_read::total 18704768 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 184896 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 184896 # Number of instructions bytes read from this memory
system.physmem.bytes_written::writebacks 4267712 # Number of bytes written to this memory
system.physmem.bytes_written::total 4267712 # Number of bytes written to this memory
-system.physmem.num_reads::cpu.inst 2919 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 289283 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 292202 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.inst 2889 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 289373 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 292262 # Number of read requests responded to by this memory
system.physmem.num_writes::writebacks 66683 # Number of write requests responded to by this memory
system.physmem.num_writes::total 66683 # Number of write requests responded to by this memory
-system.physmem.bw_read::cpu.inst 333041 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 33005532 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 33338573 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 333041 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 333041 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write::writebacks 7608148 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::total 7608148 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total::writebacks 7608148 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 333041 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 33005532 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 40946722 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.readReqs 292202 # Number of read requests accepted
+system.physmem.bw_read::cpu.inst 329609 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 33014884 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 33344493 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 329609 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 329609 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 7607937 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 7607937 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 7607937 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 329609 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 33014884 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 40952430 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 292262 # Number of read requests accepted
system.physmem.writeReqs 66683 # Number of write requests accepted
-system.physmem.readBursts 292202 # Number of DRAM read bursts, including those serviced by the write queue
+system.physmem.readBursts 292262 # Number of DRAM read bursts, including those serviced by the write queue
system.physmem.writeBursts 66683 # Number of DRAM write bursts, including those merged in the write queue
-system.physmem.bytesReadDRAM 18682112 # Total number of bytes read from DRAM
-system.physmem.bytesReadWrQ 18816 # Total number of bytes read from write queue
-system.physmem.bytesWritten 4266368 # Total number of bytes written to DRAM
-system.physmem.bytesReadSys 18700928 # Total read bytes from the system interface side
+system.physmem.bytesReadDRAM 18684608 # Total number of bytes read from DRAM
+system.physmem.bytesReadWrQ 20160 # Total number of bytes read from write queue
+system.physmem.bytesWritten 4266752 # Total number of bytes written to DRAM
+system.physmem.bytesReadSys 18704768 # Total read bytes from the system interface side
system.physmem.bytesWrittenSys 4267712 # Total written bytes from the system interface side
-system.physmem.servicedByWrQ 294 # Number of DRAM read bursts serviced by the write queue
+system.physmem.servicedByWrQ 315 # Number of DRAM read bursts serviced by the write queue
system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
-system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write
-system.physmem.perBankRdBursts::0 18035 # Per bank write bursts
-system.physmem.perBankRdBursts::1 18362 # Per bank write bursts
-system.physmem.perBankRdBursts::2 18392 # Per bank write bursts
-system.physmem.perBankRdBursts::3 18337 # Per bank write bursts
-system.physmem.perBankRdBursts::4 18250 # Per bank write bursts
-system.physmem.perBankRdBursts::5 18249 # Per bank write bursts
-system.physmem.perBankRdBursts::6 18316 # Per bank write bursts
-system.physmem.perBankRdBursts::7 18295 # Per bank write bursts
-system.physmem.perBankRdBursts::8 18230 # Per bank write bursts
-system.physmem.perBankRdBursts::9 18228 # Per bank write bursts
-system.physmem.perBankRdBursts::10 18207 # Per bank write bursts
-system.physmem.perBankRdBursts::11 18382 # Per bank write bursts
-system.physmem.perBankRdBursts::12 18252 # Per bank write bursts
-system.physmem.perBankRdBursts::13 18131 # Per bank write bursts
-system.physmem.perBankRdBursts::14 18059 # Per bank write bursts
-system.physmem.perBankRdBursts::15 18183 # Per bank write bursts
+system.physmem.neitherReadNorWriteReqs 191173 # Number of requests that are neither read nor write
+system.physmem.perBankRdBursts::0 18033 # Per bank write bursts
+system.physmem.perBankRdBursts::1 18359 # Per bank write bursts
+system.physmem.perBankRdBursts::2 18394 # Per bank write bursts
+system.physmem.perBankRdBursts::3 18332 # Per bank write bursts
+system.physmem.perBankRdBursts::4 18249 # Per bank write bursts
+system.physmem.perBankRdBursts::5 18255 # Per bank write bursts
+system.physmem.perBankRdBursts::6 18314 # Per bank write bursts
+system.physmem.perBankRdBursts::7 18296 # Per bank write bursts
+system.physmem.perBankRdBursts::8 18227 # Per bank write bursts
+system.physmem.perBankRdBursts::9 18236 # Per bank write bursts
+system.physmem.perBankRdBursts::10 18229 # Per bank write bursts
+system.physmem.perBankRdBursts::11 18376 # Per bank write bursts
+system.physmem.perBankRdBursts::12 18263 # Per bank write bursts
+system.physmem.perBankRdBursts::13 18132 # Per bank write bursts
+system.physmem.perBankRdBursts::14 18061 # Per bank write bursts
+system.physmem.perBankRdBursts::15 18191 # Per bank write bursts
system.physmem.perBankWrBursts::0 4125 # Per bank write bursts
system.physmem.perBankWrBursts::1 4164 # Per bank write bursts
system.physmem.perBankWrBursts::2 4223 # Per bank write bursts
@@ -73,7 +73,7 @@ system.physmem.perBankWrBursts::5 4099 # Pe
system.physmem.perBankWrBursts::6 4262 # Per bank write bursts
system.physmem.perBankWrBursts::7 4226 # Per bank write bursts
system.physmem.perBankWrBursts::8 4233 # Per bank write bursts
-system.physmem.perBankWrBursts::9 4186 # Per bank write bursts
+system.physmem.perBankWrBursts::9 4192 # Per bank write bursts
system.physmem.perBankWrBursts::10 4150 # Per bank write bursts
system.physmem.perBankWrBursts::11 4241 # Per bank write bursts
system.physmem.perBankWrBursts::12 4098 # Per bank write bursts
@@ -82,14 +82,14 @@ system.physmem.perBankWrBursts::14 4096 # Pe
system.physmem.perBankWrBursts::15 4157 # Per bank write bursts
system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
-system.physmem.totGap 560939577000 # Total gap between requests
+system.physmem.totGap 560955208000 # Total gap between requests
system.physmem.readPktSize::0 0 # Read request sizes (log2)
system.physmem.readPktSize::1 0 # Read request sizes (log2)
system.physmem.readPktSize::2 0 # Read request sizes (log2)
system.physmem.readPktSize::3 0 # Read request sizes (log2)
system.physmem.readPktSize::4 0 # Read request sizes (log2)
system.physmem.readPktSize::5 0 # Read request sizes (log2)
-system.physmem.readPktSize::6 292202 # Read request sizes (log2)
+system.physmem.readPktSize::6 292262 # Read request sizes (log2)
system.physmem.writePktSize::0 0 # Write request sizes (log2)
system.physmem.writePktSize::1 0 # Write request sizes (log2)
system.physmem.writePktSize::2 0 # Write request sizes (log2)
@@ -97,9 +97,9 @@ system.physmem.writePktSize::3 0 # Wr
system.physmem.writePktSize::4 0 # Write request sizes (log2)
system.physmem.writePktSize::5 0 # Write request sizes (log2)
system.physmem.writePktSize::6 66683 # Write request sizes (log2)
-system.physmem.rdQLenPdf::0 291402 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 476 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::2 30 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::0 291448 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 471 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 28 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::3 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::4 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see
@@ -144,24 +144,24 @@ system.physmem.wrQLenPdf::11 1 # Wh
system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::15 940 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::16 940 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::17 4047 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::18 4050 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::15 933 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::16 934 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::17 4044 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::18 4049 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::19 4050 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::20 4050 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::21 4049 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::22 4049 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::23 4049 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::24 4049 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::25 4049 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::21 4050 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::22 4050 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::23 4050 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::24 4050 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::25 4051 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::26 4050 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::27 4049 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::28 4050 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::29 4049 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::30 4050 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::31 4049 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::32 4049 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::27 4053 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::28 4051 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::29 4050 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::30 4052 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::31 4051 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::32 4050 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::33 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::34 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::35 0 # What write queue length does an incoming req see
@@ -193,43 +193,47 @@ system.physmem.wrQLenPdf::60 0 # Wh
system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
-system.physmem.bytesPerActivate::samples 104019 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean 220.607081 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean 142.832345 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev 268.107277 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::0-127 38319 36.84% 36.84% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128-255 43999 42.30% 79.14% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256-383 8903 8.56% 87.70% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384-511 723 0.70% 88.39% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::samples 104067 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 220.533003 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 142.789866 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 268.043159 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::0-127 38344 36.85% 36.85% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128-255 44004 42.28% 79.13% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256-383 8921 8.57% 87.70% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384-511 721 0.69% 88.39% # Bytes accessed per row activation
system.physmem.bytesPerActivate::512-639 1372 1.32% 89.71% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640-767 1141 1.10% 90.81% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::768-895 666 0.64% 91.45% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::896-1023 599 0.58% 92.02% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1024-1151 8297 7.98% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total 104019 # Bytes accessed per row activation
-system.physmem.rdPerTurnAround::samples 4049 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::mean 70.696468 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::gmean 34.574169 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::stdev 760.359503 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::0-1023 4041 99.80% 99.80% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::1024-2047 1 0.02% 99.83% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::13312-14335 3 0.07% 99.90% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::15360-16383 3 0.07% 99.98% # Reads before turning the bus around for writes
+system.physmem.bytesPerActivate::640-767 1145 1.10% 90.81% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768-895 668 0.64% 91.46% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::896-1023 598 0.57% 92.03% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024-1151 8294 7.97% 100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total 104067 # Bytes accessed per row activation
+system.physmem.rdPerTurnAround::samples 4050 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::mean 71.768889 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::gmean 34.564435 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::stdev 763.185509 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::0-1023 4041 99.78% 99.78% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::1024-2047 1 0.02% 99.80% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::3072-4095 1 0.02% 99.83% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::13312-14335 1 0.02% 99.85% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::14336-15359 4 0.10% 99.95% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::15360-16383 1 0.02% 99.98% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::30720-31743 1 0.02% 100.00% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::total 4049 # Reads before turning the bus around for writes
-system.physmem.wrPerTurnAround::samples 4049 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::mean 16.463818 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::gmean 16.443063 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::stdev 0.844207 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::16 3110 76.81% 76.81% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::18 939 23.19% 100.00% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::total 4049 # Writes before turning the bus around for reads
-system.physmem.totQLat 2923147000 # Total ticks spent queuing
-system.physmem.totMemAccLat 8396422000 # Total ticks spent from burst creation until serviced by the DRAM
-system.physmem.totBusLat 1459540000 # Total ticks spent in databus transfers
-system.physmem.avgQLat 10013.93 # Average queueing delay per DRAM burst
+system.physmem.rdPerTurnAround::total 4050 # Reads before turning the bus around for writes
+system.physmem.wrPerTurnAround::samples 4050 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::mean 16.461235 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::gmean 16.440549 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::stdev 0.842853 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::16 3116 76.94% 76.94% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::17 1 0.02% 76.96% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::18 932 23.01% 99.98% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::19 1 0.02% 100.00% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::total 4050 # Writes before turning the bus around for reads
+system.physmem.totQLat 2934449500 # Total ticks spent queuing
+system.physmem.totMemAccLat 8408455750 # Total ticks spent from burst creation until serviced by the DRAM
+system.physmem.totBusLat 1459735000 # Total ticks spent in databus transfers
+system.physmem.avgQLat 10051.31 # Average queueing delay per DRAM burst
system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
-system.physmem.avgMemAccLat 28763.93 # Average memory access latency per DRAM burst
+system.physmem.avgMemAccLat 28801.31 # Average memory access latency per DRAM burst
system.physmem.avgRdBW 33.31 # Average DRAM read bandwidth in MiByte/s
system.physmem.avgWrBW 7.61 # Average achieved write bandwidth in MiByte/s
system.physmem.avgRdBWSys 33.34 # Average system read bandwidth in MiByte/s
@@ -239,71 +243,71 @@ system.physmem.busUtil 0.32 # Da
system.physmem.busUtilRead 0.26 # Data bus utilization in percentage for reads
system.physmem.busUtilWrite 0.06 # Data bus utilization in percentage for writes
system.physmem.avgRdQLen 1.00 # Average read queue length when enqueuing
-system.physmem.avgWrQLen 24.30 # Average write queue length when enqueuing
-system.physmem.readRowHits 202517 # Number of row buffer hits during reads
-system.physmem.writeRowHits 52027 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 69.38 # Row buffer hit rate for reads
-system.physmem.writeRowHitRate 78.02 # Row buffer hit rate for writes
-system.physmem.avgGap 1563006.47 # Average gap between requests
+system.physmem.avgWrQLen 24.62 # Average write queue length when enqueuing
+system.physmem.readRowHits 202530 # Number of row buffer hits during reads
+system.physmem.writeRowHits 52011 # Number of row buffer hits during writes
+system.physmem.readRowHitRate 69.37 # Row buffer hit rate for reads
+system.physmem.writeRowHitRate 78.00 # Row buffer hit rate for writes
+system.physmem.avgGap 1562788.75 # Average gap between requests
system.physmem.pageHitRate 70.98 # Row buffer hit rate, read and write combined
-system.physmem_0.actEnergy 392311080 # Energy for activate commands per rank (pJ)
-system.physmem_0.preEnergy 214058625 # Energy for precharge commands per rank (pJ)
-system.physmem_0.readEnergy 1140422400 # Energy for read commands per rank (pJ)
+system.physmem_0.actEnergy 392416920 # Energy for activate commands per rank (pJ)
+system.physmem_0.preEnergy 214116375 # Energy for precharge commands per rank (pJ)
+system.physmem_0.readEnergy 1140391200 # Energy for read commands per rank (pJ)
system.physmem_0.writeEnergy 216438480 # Energy for write commands per rank (pJ)
-system.physmem_0.refreshEnergy 36637679520 # Energy for refresh commands per rank (pJ)
-system.physmem_0.actBackEnergy 109190821365 # Energy for active background per rank (pJ)
-system.physmem_0.preBackEnergy 240780947250 # Energy for precharge background per rank (pJ)
-system.physmem_0.totalEnergy 388572678720 # Total energy per rank (pJ)
-system.physmem_0.averagePower 692.720364 # Core power per rank (mW)
-system.physmem_0.memoryStateTime::IDLE 399879041250 # Time in different power states
-system.physmem_0.memoryStateTime::REF 18730920000 # Time in different power states
+system.physmem_0.refreshEnergy 36638696640 # Energy for refresh commands per rank (pJ)
+system.physmem_0.actBackEnergy 109486358955 # Energy for active background per rank (pJ)
+system.physmem_0.preBackEnergy 240531047250 # Energy for precharge background per rank (pJ)
+system.physmem_0.totalEnergy 388619465820 # Total energy per rank (pJ)
+system.physmem_0.averagePower 692.784540 # Core power per rank (mW)
+system.physmem_0.memoryStateTime::IDLE 399461576500 # Time in different power states
+system.physmem_0.memoryStateTime::REF 18731440000 # Time in different power states
system.physmem_0.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem_0.memoryStateTime::ACT 142327335000 # Time in different power states
+system.physmem_0.memoryStateTime::ACT 142759852250 # Time in different power states
system.physmem_0.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.physmem_1.actEnergy 394019640 # Energy for activate commands per rank (pJ)
-system.physmem_1.preEnergy 214990875 # Energy for precharge commands per rank (pJ)
-system.physmem_1.readEnergy 1136187000 # Energy for read commands per rank (pJ)
-system.physmem_1.writeEnergy 215531280 # Energy for write commands per rank (pJ)
-system.physmem_1.refreshEnergy 36637679520 # Energy for refresh commands per rank (pJ)
-system.physmem_1.actBackEnergy 109681250220 # Energy for active background per rank (pJ)
-system.physmem_1.preBackEnergy 240350746500 # Energy for precharge background per rank (pJ)
-system.physmem_1.totalEnergy 388630405035 # Total energy per rank (pJ)
-system.physmem_1.averagePower 692.823275 # Core power per rank (mW)
-system.physmem_1.memoryStateTime::IDLE 399158044000 # Time in different power states
-system.physmem_1.memoryStateTime::REF 18730920000 # Time in different power states
+system.physmem_1.actEnergy 394276680 # Energy for activate commands per rank (pJ)
+system.physmem_1.preEnergy 215131125 # Energy for precharge commands per rank (pJ)
+system.physmem_1.readEnergy 1136522400 # Energy for read commands per rank (pJ)
+system.physmem_1.writeEnergy 215570160 # Energy for write commands per rank (pJ)
+system.physmem_1.refreshEnergy 36638696640 # Energy for refresh commands per rank (pJ)
+system.physmem_1.actBackEnergy 109506441195 # Energy for active background per rank (pJ)
+system.physmem_1.preBackEnergy 240513431250 # Energy for precharge background per rank (pJ)
+system.physmem_1.totalEnergy 388620069450 # Total energy per rank (pJ)
+system.physmem_1.averagePower 692.785616 # Core power per rank (mW)
+system.physmem_1.memoryStateTime::IDLE 399429681750 # Time in different power states
+system.physmem_1.memoryStateTime::REF 18731440000 # Time in different power states
system.physmem_1.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem_1.memoryStateTime::ACT 143048821000 # Time in different power states
+system.physmem_1.memoryStateTime::ACT 142792236250 # Time in different power states
system.physmem_1.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.cpu.branchPred.lookups 125747730 # Number of BP lookups
-system.cpu.branchPred.condPredicted 81143399 # Number of conditional branches predicted
-system.cpu.branchPred.condIncorrect 12156451 # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups 103980487 # Number of BTB lookups
-system.cpu.branchPred.BTBHits 83512673 # Number of BTB hits
+system.cpu.branchPred.lookups 125747709 # Number of BP lookups
+system.cpu.branchPred.condPredicted 81143389 # Number of conditional branches predicted
+system.cpu.branchPred.condIncorrect 12156447 # Number of conditional branches incorrect
+system.cpu.branchPred.BTBLookups 103980471 # Number of BTB lookups
+system.cpu.branchPred.BTBHits 83512685 # Number of BTB hits
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 80.315716 # BTB Hit Percentage
-system.cpu.branchPred.usedRAS 18691015 # Number of times the RAS was used to get a target.
+system.cpu.branchPred.BTBHitPct 80.315740 # BTB Hit Percentage
+system.cpu.branchPred.usedRAS 18691016 # Number of times the RAS was used to get a target.
system.cpu.branchPred.RASInCorrect 9451 # Number of incorrect RAS predictions.
system.cpu_clk_domain.clock 500 # Clock period in ticks
system.cpu.dtb.fetch_hits 0 # ITB hits
system.cpu.dtb.fetch_misses 0 # ITB misses
system.cpu.dtb.fetch_acv 0 # ITB acv
system.cpu.dtb.fetch_accesses 0 # ITB accesses
-system.cpu.dtb.read_hits 237537770 # DTB read hits
+system.cpu.dtb.read_hits 237537764 # DTB read hits
system.cpu.dtb.read_misses 198464 # DTB read misses
system.cpu.dtb.read_acv 0 # DTB read access violations
-system.cpu.dtb.read_accesses 237736234 # DTB read accesses
-system.cpu.dtb.write_hits 98304947 # DTB write hits
+system.cpu.dtb.read_accesses 237736228 # DTB read accesses
+system.cpu.dtb.write_hits 98304946 # DTB write hits
system.cpu.dtb.write_misses 7177 # DTB write misses
system.cpu.dtb.write_acv 0 # DTB write access violations
-system.cpu.dtb.write_accesses 98312124 # DTB write accesses
-system.cpu.dtb.data_hits 335842717 # DTB hits
+system.cpu.dtb.write_accesses 98312123 # DTB write accesses
+system.cpu.dtb.data_hits 335842710 # DTB hits
system.cpu.dtb.data_misses 205641 # DTB misses
system.cpu.dtb.data_acv 0 # DTB access violations
-system.cpu.dtb.data_accesses 336048358 # DTB accesses
-system.cpu.itb.fetch_hits 316984864 # ITB hits
+system.cpu.dtb.data_accesses 336048351 # DTB accesses
+system.cpu.itb.fetch_hits 316984906 # ITB hits
system.cpu.itb.fetch_misses 120 # ITB misses
system.cpu.itb.fetch_acv 0 # ITB acv
-system.cpu.itb.fetch_accesses 316984984 # ITB accesses
+system.cpu.itb.fetch_accesses 316985026 # ITB accesses
system.cpu.itb.read_hits 0 # DTB read hits
system.cpu.itb.read_misses 0 # DTB read misses
system.cpu.itb.read_acv 0 # DTB read access violations
@@ -317,24 +321,24 @@ system.cpu.itb.data_misses 0 # DT
system.cpu.itb.data_acv 0 # DTB access violations
system.cpu.itb.data_accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 37 # Number of system calls
-system.cpu.numCycles 1121879318 # number of cpu cycles simulated
+system.cpu.numCycles 1121910464 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
system.cpu.committedInsts 928789150 # Number of instructions committed
system.cpu.committedOps 928789150 # Number of ops (including micro ops) committed
-system.cpu.discardedOps 30861365 # Number of ops (including micro ops) which were discarded before commit
+system.cpu.discardedOps 30861351 # Number of ops (including micro ops) which were discarded before commit
system.cpu.numFetchSuspends 0 # Number of times Execute suspended instruction fetching
-system.cpu.cpi 1.207895 # CPI: cycles per instruction
-system.cpu.ipc 0.827887 # IPC: instructions per cycle
-system.cpu.tickCycles 1059707231 # Number of cycles that the object actually ticked
-system.cpu.idleCycles 62172087 # Total number of cycles that the object has spent stopped
+system.cpu.cpi 1.207928 # CPI: cycles per instruction
+system.cpu.ipc 0.827864 # IPC: instructions per cycle
+system.cpu.tickCycles 1059707465 # Number of cycles that the object actually ticked
+system.cpu.idleCycles 62202999 # Total number of cycles that the object has spent stopped
system.cpu.dcache.tags.replacements 776530 # number of replacements
-system.cpu.dcache.tags.tagsinuse 4092.727909 # Cycle average of tags in use
-system.cpu.dcache.tags.total_refs 322866545 # Total number of references to valid blocks.
+system.cpu.dcache.tags.tagsinuse 4092.728000 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 322866540 # Total number of references to valid blocks.
system.cpu.dcache.tags.sampled_refs 780626 # Sample count of references to valid blocks.
-system.cpu.dcache.tags.avg_refs 413.599528 # Average number of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 413.599521 # Average number of references to valid blocks.
system.cpu.dcache.tags.warmup_cycle 898816500 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.data 4092.727909 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_blocks::cpu.data 4092.728000 # Average occupied blocks per requestor
system.cpu.dcache.tags.occ_percent::cpu.data 0.999201 # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_percent::total 0.999201 # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_task_id_blocks::1024 4096 # Occupied blocks per task id
@@ -344,40 +348,40 @@ system.cpu.dcache.tags.age_task_id_blocks_1024::2 951
system.cpu.dcache.tags.age_task_id_blocks_1024::3 1242 # Occupied blocks per task id
system.cpu.dcache.tags.age_task_id_blocks_1024::4 1642 # Occupied blocks per task id
system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
-system.cpu.dcache.tags.tag_accesses 648211884 # Number of tag accesses
-system.cpu.dcache.tags.data_accesses 648211884 # Number of data accesses
-system.cpu.dcache.ReadReq_hits::cpu.data 224702500 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 224702500 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 98164045 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 98164045 # number of WriteReq hits
-system.cpu.dcache.demand_hits::cpu.data 322866545 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 322866545 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 322866545 # number of overall hits
-system.cpu.dcache.overall_hits::total 322866545 # number of overall hits
+system.cpu.dcache.tags.tag_accesses 648211872 # Number of tag accesses
+system.cpu.dcache.tags.data_accesses 648211872 # Number of data accesses
+system.cpu.dcache.ReadReq_hits::cpu.data 224702494 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 224702494 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 98164046 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 98164046 # number of WriteReq hits
+system.cpu.dcache.demand_hits::cpu.data 322866540 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 322866540 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 322866540 # number of overall hits
+system.cpu.dcache.overall_hits::total 322866540 # number of overall hits
system.cpu.dcache.ReadReq_misses::cpu.data 711929 # number of ReadReq misses
system.cpu.dcache.ReadReq_misses::total 711929 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 137155 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 137155 # number of WriteReq misses
-system.cpu.dcache.demand_misses::cpu.data 849084 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 849084 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 849084 # number of overall misses
-system.cpu.dcache.overall_misses::total 849084 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 24888766500 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 24888766500 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 9955853000 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 9955853000 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 34844619500 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 34844619500 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 34844619500 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 34844619500 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 225414429 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 225414429 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_misses::cpu.data 137154 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 137154 # number of WriteReq misses
+system.cpu.dcache.demand_misses::cpu.data 849083 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 849083 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 849083 # number of overall misses
+system.cpu.dcache.overall_misses::total 849083 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 24904735500 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 24904735500 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 9954481000 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 9954481000 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 34859216500 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 34859216500 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 34859216500 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 34859216500 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 225414423 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 225414423 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 98301200 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 98301200 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 323715629 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 323715629 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 323715629 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 323715629 # number of overall (read+write) accesses
+system.cpu.dcache.demand_accesses::cpu.data 323715623 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 323715623 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 323715623 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 323715623 # number of overall (read+write) accesses
system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.003158 # miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_miss_rate::total 0.003158 # miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.001395 # miss rate for WriteReq accesses
@@ -386,14 +390,14 @@ system.cpu.dcache.demand_miss_rate::cpu.data 0.002623
system.cpu.dcache.demand_miss_rate::total 0.002623 # miss rate for demand accesses
system.cpu.dcache.overall_miss_rate::cpu.data 0.002623 # miss rate for overall accesses
system.cpu.dcache.overall_miss_rate::total 0.002623 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 34959.618866 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 34959.618866 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 72588.334366 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 72588.334366 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 41037.894366 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 41037.894366 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 41037.894366 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 41037.894366 # average overall miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 34982.049474 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 34982.049474 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 72578.860259 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 72578.860259 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 41055.134186 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 41055.134186 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 41055.134186 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 41055.134186 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -402,16 +406,16 @@ system.cpu.dcache.avg_blocked_cycles::no_mshrs nan
system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks::writebacks 88852 # number of writebacks
-system.cpu.dcache.writebacks::total 88852 # number of writebacks
+system.cpu.dcache.writebacks::writebacks 88497 # number of writebacks
+system.cpu.dcache.writebacks::total 88497 # number of writebacks
system.cpu.dcache.ReadReq_mshr_hits::cpu.data 314 # number of ReadReq MSHR hits
system.cpu.dcache.ReadReq_mshr_hits::total 314 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 68144 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 68144 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 68458 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 68458 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 68458 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 68458 # number of overall MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 68143 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 68143 # number of WriteReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 68457 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 68457 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 68457 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 68457 # number of overall MSHR hits
system.cpu.dcache.ReadReq_mshr_misses::cpu.data 711615 # number of ReadReq MSHR misses
system.cpu.dcache.ReadReq_mshr_misses::total 711615 # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses::cpu.data 69011 # number of WriteReq MSHR misses
@@ -420,14 +424,14 @@ system.cpu.dcache.demand_mshr_misses::cpu.data 780626
system.cpu.dcache.demand_mshr_misses::total 780626 # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses::cpu.data 780626 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_misses::total 780626 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 24170053000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 24170053000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 4993475000 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 4993475000 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 29163528000 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 29163528000 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 29163528000 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 29163528000 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 24185998000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 24185998000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 4992658500 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 4992658500 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 29178656500 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 29178656500 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 29178656500 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 29178656500 # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.003157 # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.003157 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.000702 # mshr miss rate for WriteReq accesses
@@ -436,69 +440,69 @@ system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.002411
system.cpu.dcache.demand_mshr_miss_rate::total 0.002411 # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.002411 # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_miss_rate::total 0.002411 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 33965.069595 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 33965.069595 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 72357.667618 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 72357.667618 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 37359.155345 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 37359.155345 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 37359.155345 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 37359.155345 # average overall mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 33987.476374 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 33987.476374 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 72345.836171 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 72345.836171 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 37378.535304 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 37378.535304 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 37378.535304 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 37378.535304 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.icache.tags.replacements 10565 # number of replacements
-system.cpu.icache.tags.tagsinuse 1685.376392 # Cycle average of tags in use
-system.cpu.icache.tags.total_refs 316972557 # Total number of references to valid blocks.
-system.cpu.icache.tags.sampled_refs 12306 # Sample count of references to valid blocks.
-system.cpu.icache.tags.avg_refs 25757.561921 # Average number of references to valid blocks.
+system.cpu.icache.tags.replacements 10567 # number of replacements
+system.cpu.icache.tags.tagsinuse 1685.376446 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 316972597 # Total number of references to valid blocks.
+system.cpu.icache.tags.sampled_refs 12308 # Sample count of references to valid blocks.
+system.cpu.icache.tags.avg_refs 25753.379672 # Average number of references to valid blocks.
system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst 1685.376392 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_blocks::cpu.inst 1685.376446 # Average occupied blocks per requestor
system.cpu.icache.tags.occ_percent::cpu.inst 0.822938 # Average percentage of cache occupancy
system.cpu.icache.tags.occ_percent::total 0.822938 # Average percentage of cache occupancy
system.cpu.icache.tags.occ_task_id_blocks::1024 1741 # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::0 62 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::1 104 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::1 103 # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::2 2 # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::3 2 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::4 1571 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::4 1572 # Occupied blocks per task id
system.cpu.icache.tags.occ_task_id_percent::1024 0.850098 # Percentage of cache occupancy per task id
-system.cpu.icache.tags.tag_accesses 633982034 # Number of tag accesses
-system.cpu.icache.tags.data_accesses 633982034 # Number of data accesses
-system.cpu.icache.ReadReq_hits::cpu.inst 316972557 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 316972557 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 316972557 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 316972557 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 316972557 # number of overall hits
-system.cpu.icache.overall_hits::total 316972557 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 12307 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 12307 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 12307 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 12307 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 12307 # number of overall misses
-system.cpu.icache.overall_misses::total 12307 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 350414000 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 350414000 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 350414000 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 350414000 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 350414000 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 350414000 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 316984864 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 316984864 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 316984864 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 316984864 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 316984864 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 316984864 # number of overall (read+write) accesses
+system.cpu.icache.tags.tag_accesses 633982120 # Number of tag accesses
+system.cpu.icache.tags.data_accesses 633982120 # Number of data accesses
+system.cpu.icache.ReadReq_hits::cpu.inst 316972597 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 316972597 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 316972597 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 316972597 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 316972597 # number of overall hits
+system.cpu.icache.overall_hits::total 316972597 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 12309 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 12309 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 12309 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 12309 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 12309 # number of overall misses
+system.cpu.icache.overall_misses::total 12309 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 349738000 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 349738000 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 349738000 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 349738000 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 349738000 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 349738000 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 316984906 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 316984906 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 316984906 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 316984906 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 316984906 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 316984906 # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000039 # miss rate for ReadReq accesses
system.cpu.icache.ReadReq_miss_rate::total 0.000039 # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate::cpu.inst 0.000039 # miss rate for demand accesses
system.cpu.icache.demand_miss_rate::total 0.000039 # miss rate for demand accesses
system.cpu.icache.overall_miss_rate::cpu.inst 0.000039 # miss rate for overall accesses
system.cpu.icache.overall_miss_rate::total 0.000039 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 28472.739092 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 28472.739092 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 28472.739092 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 28472.739092 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 28472.739092 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 28472.739092 # average overall miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 28413.193598 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 28413.193598 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 28413.193598 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 28413.193598 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 28413.193598 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 28413.193598 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -507,129 +511,135 @@ system.cpu.icache.avg_blocked_cycles::no_mshrs nan
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 12307 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 12307 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 12307 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 12307 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 12307 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 12307 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 338108000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 338108000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 338108000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 338108000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 338108000 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 338108000 # number of overall MSHR miss cycles
+system.cpu.icache.writebacks::writebacks 10567 # number of writebacks
+system.cpu.icache.writebacks::total 10567 # number of writebacks
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 12309 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 12309 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 12309 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 12309 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 12309 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 12309 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 337430000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 337430000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 337430000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 337430000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 337430000 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 337430000 # number of overall MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000039 # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000039 # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000039 # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_miss_rate::total 0.000039 # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000039 # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_miss_rate::total 0.000039 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 27472.820346 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 27472.820346 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 27472.820346 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 27472.820346 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 27472.820346 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 27472.820346 # average overall mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 27413.274840 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 27413.274840 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 27413.274840 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 27413.274840 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 27413.274840 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 27413.274840 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.l2cache.tags.replacements 259423 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 32592.990901 # Cycle average of tags in use
-system.cpu.l2cache.tags.total_refs 1218275 # Total number of references to valid blocks.
-system.cpu.l2cache.tags.sampled_refs 292159 # Sample count of references to valid blocks.
-system.cpu.l2cache.tags.avg_refs 4.169904 # Average number of references to valid blocks.
+system.cpu.l2cache.tags.replacements 259935 # number of replacements
+system.cpu.l2cache.tags.tagsinuse 32594.451091 # Cycle average of tags in use
+system.cpu.l2cache.tags.total_refs 1218218 # Total number of references to valid blocks.
+system.cpu.l2cache.tags.sampled_refs 292671 # Sample count of references to valid blocks.
+system.cpu.l2cache.tags.avg_refs 4.162414 # Average number of references to valid blocks.
system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.tags.occ_blocks::writebacks 2589.705025 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.inst 83.650991 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.data 29919.634886 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_percent::writebacks 0.079032 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.inst 0.002553 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.data 0.913075 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::total 0.994659 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_blocks::writebacks 2600.597713 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 77.726752 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 29916.126627 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::writebacks 0.079364 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.002372 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.data 0.912968 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.994704 # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_task_id_blocks::1024 32736 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::0 119 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::1 213 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::0 155 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::1 277 # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::2 272 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::3 2659 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::4 29473 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::3 2660 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::4 29372 # Occupied blocks per task id
system.cpu.l2cache.tags.occ_task_id_percent::1024 0.999023 # Percentage of cache occupancy per task id
-system.cpu.l2cache.tags.tag_accesses 13001394 # Number of tag accesses
-system.cpu.l2cache.tags.data_accesses 13001394 # Number of data accesses
-system.cpu.l2cache.Writeback_hits::writebacks 88852 # number of Writeback hits
-system.cpu.l2cache.Writeback_hits::total 88852 # number of Writeback hits
+system.cpu.l2cache.tags.tag_accesses 13001938 # Number of tag accesses
+system.cpu.l2cache.tags.data_accesses 13001938 # Number of data accesses
+system.cpu.l2cache.WritebackDirty_hits::writebacks 88497 # number of WritebackDirty hits
+system.cpu.l2cache.WritebackDirty_hits::total 88497 # number of WritebackDirty hits
+system.cpu.l2cache.WritebackClean_hits::writebacks 10567 # number of WritebackClean hits
+system.cpu.l2cache.WritebackClean_hits::total 10567 # number of WritebackClean hits
system.cpu.l2cache.ReadExReq_hits::cpu.data 2366 # number of ReadExReq hits
system.cpu.l2cache.ReadExReq_hits::total 2366 # number of ReadExReq hits
-system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 9387 # number of ReadCleanReq hits
-system.cpu.l2cache.ReadCleanReq_hits::total 9387 # number of ReadCleanReq hits
-system.cpu.l2cache.ReadSharedReq_hits::cpu.data 488977 # number of ReadSharedReq hits
-system.cpu.l2cache.ReadSharedReq_hits::total 488977 # number of ReadSharedReq hits
-system.cpu.l2cache.demand_hits::cpu.inst 9387 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.data 491343 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 500730 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.inst 9387 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.data 491343 # number of overall hits
-system.cpu.l2cache.overall_hits::total 500730 # number of overall hits
+system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 9419 # number of ReadCleanReq hits
+system.cpu.l2cache.ReadCleanReq_hits::total 9419 # number of ReadCleanReq hits
+system.cpu.l2cache.ReadSharedReq_hits::cpu.data 488887 # number of ReadSharedReq hits
+system.cpu.l2cache.ReadSharedReq_hits::total 488887 # number of ReadSharedReq hits
+system.cpu.l2cache.demand_hits::cpu.inst 9419 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 491253 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 500672 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.inst 9419 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.data 491253 # number of overall hits
+system.cpu.l2cache.overall_hits::total 500672 # number of overall hits
system.cpu.l2cache.ReadExReq_misses::cpu.data 66645 # number of ReadExReq misses
system.cpu.l2cache.ReadExReq_misses::total 66645 # number of ReadExReq misses
-system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 2920 # number of ReadCleanReq misses
-system.cpu.l2cache.ReadCleanReq_misses::total 2920 # number of ReadCleanReq misses
-system.cpu.l2cache.ReadSharedReq_misses::cpu.data 222638 # number of ReadSharedReq misses
-system.cpu.l2cache.ReadSharedReq_misses::total 222638 # number of ReadSharedReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 2920 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 289283 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 292203 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 2920 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 289283 # number of overall misses
-system.cpu.l2cache.overall_misses::total 292203 # number of overall misses
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 4865088000 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 4865088000 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 221085500 # number of ReadCleanReq miss cycles
-system.cpu.l2cache.ReadCleanReq_miss_latency::total 221085500 # number of ReadCleanReq miss cycles
-system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 17968357500 # number of ReadSharedReq miss cycles
-system.cpu.l2cache.ReadSharedReq_miss_latency::total 17968357500 # number of ReadSharedReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 221085500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 22833445500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 23054531000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 221085500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 22833445500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 23054531000 # number of overall miss cycles
-system.cpu.l2cache.Writeback_accesses::writebacks 88852 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::total 88852 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 2890 # number of ReadCleanReq misses
+system.cpu.l2cache.ReadCleanReq_misses::total 2890 # number of ReadCleanReq misses
+system.cpu.l2cache.ReadSharedReq_misses::cpu.data 222728 # number of ReadSharedReq misses
+system.cpu.l2cache.ReadSharedReq_misses::total 222728 # number of ReadSharedReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 2890 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 289373 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 292263 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 2890 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 289373 # number of overall misses
+system.cpu.l2cache.overall_misses::total 292263 # number of overall misses
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 4864271500 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 4864271500 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 220068500 # number of ReadCleanReq miss cycles
+system.cpu.l2cache.ReadCleanReq_miss_latency::total 220068500 # number of ReadCleanReq miss cycles
+system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 17985247000 # number of ReadSharedReq miss cycles
+system.cpu.l2cache.ReadSharedReq_miss_latency::total 17985247000 # number of ReadSharedReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 220068500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 22849518500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 23069587000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 220068500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 22849518500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 23069587000 # number of overall miss cycles
+system.cpu.l2cache.WritebackDirty_accesses::writebacks 88497 # number of WritebackDirty accesses(hits+misses)
+system.cpu.l2cache.WritebackDirty_accesses::total 88497 # number of WritebackDirty accesses(hits+misses)
+system.cpu.l2cache.WritebackClean_accesses::writebacks 10567 # number of WritebackClean accesses(hits+misses)
+system.cpu.l2cache.WritebackClean_accesses::total 10567 # number of WritebackClean accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::cpu.data 69011 # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::total 69011 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 12307 # number of ReadCleanReq accesses(hits+misses)
-system.cpu.l2cache.ReadCleanReq_accesses::total 12307 # number of ReadCleanReq accesses(hits+misses)
+system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 12309 # number of ReadCleanReq accesses(hits+misses)
+system.cpu.l2cache.ReadCleanReq_accesses::total 12309 # number of ReadCleanReq accesses(hits+misses)
system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 711615 # number of ReadSharedReq accesses(hits+misses)
system.cpu.l2cache.ReadSharedReq_accesses::total 711615 # number of ReadSharedReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 12307 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.inst 12309 # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses::cpu.data 780626 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 792933 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 12307 # number of overall (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 792935 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 12309 # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses::cpu.data 780626 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 792933 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 792935 # number of overall (read+write) accesses
system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.965716 # miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::total 0.965716 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.237263 # miss rate for ReadCleanReq accesses
-system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.237263 # miss rate for ReadCleanReq accesses
-system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.312863 # miss rate for ReadSharedReq accesses
-system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.312863 # miss rate for ReadSharedReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.237263 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.370578 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.368509 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.237263 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.370578 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.368509 # miss rate for overall accesses
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 73000.045015 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 73000.045015 # average ReadExReq miss latency
-system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 75714.212329 # average ReadCleanReq miss latency
-system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 75714.212329 # average ReadCleanReq miss latency
-system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 80706.606689 # average ReadSharedReq miss latency
-system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 80706.606689 # average ReadSharedReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 75714.212329 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 78931.169478 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 78899.022255 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 75714.212329 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 78931.169478 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 78899.022255 # average overall miss latency
+system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.234788 # miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.234788 # miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.312989 # miss rate for ReadSharedReq accesses
+system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.312989 # miss rate for ReadSharedReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.234788 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.370694 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.368584 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.234788 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.370694 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.368584 # miss rate for overall accesses
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 72987.793533 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 72987.793533 # average ReadExReq miss latency
+system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 76148.269896 # average ReadCleanReq miss latency
+system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 76148.269896 # average ReadCleanReq miss latency
+system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 80749.824899 # average ReadSharedReq miss latency
+system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 80749.824899 # average ReadSharedReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 76148.269896 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 78962.164749 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 78934.339961 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 76148.269896 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 78962.164749 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 78934.339961 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -640,120 +650,121 @@ system.cpu.l2cache.fast_writes 0 # nu
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
system.cpu.l2cache.writebacks::writebacks 66683 # number of writebacks
system.cpu.l2cache.writebacks::total 66683 # number of writebacks
-system.cpu.l2cache.CleanEvict_mshr_misses::writebacks 452 # number of CleanEvict MSHR misses
-system.cpu.l2cache.CleanEvict_mshr_misses::total 452 # number of CleanEvict MSHR misses
+system.cpu.l2cache.CleanEvict_mshr_misses::writebacks 1 # number of CleanEvict MSHR misses
+system.cpu.l2cache.CleanEvict_mshr_misses::total 1 # number of CleanEvict MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 66645 # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::total 66645 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 2920 # number of ReadCleanReq MSHR misses
-system.cpu.l2cache.ReadCleanReq_mshr_misses::total 2920 # number of ReadCleanReq MSHR misses
-system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 222638 # number of ReadSharedReq MSHR misses
-system.cpu.l2cache.ReadSharedReq_mshr_misses::total 222638 # number of ReadSharedReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 2920 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.data 289283 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 292203 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 2920 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.data 289283 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 292203 # number of overall MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 4198638000 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 4198638000 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 191895500 # number of ReadCleanReq MSHR miss cycles
-system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 191895500 # number of ReadCleanReq MSHR miss cycles
-system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 15741977500 # number of ReadSharedReq MSHR miss cycles
-system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 15741977500 # number of ReadSharedReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 191895500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 19940615500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 20132511000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 191895500 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 19940615500 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 20132511000 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 2890 # number of ReadCleanReq MSHR misses
+system.cpu.l2cache.ReadCleanReq_mshr_misses::total 2890 # number of ReadCleanReq MSHR misses
+system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 222728 # number of ReadSharedReq MSHR misses
+system.cpu.l2cache.ReadSharedReq_mshr_misses::total 222728 # number of ReadSharedReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 2890 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 289373 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 292263 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 2890 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 289373 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 292263 # number of overall MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 4197821500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 4197821500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 191178500 # number of ReadCleanReq MSHR miss cycles
+system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 191178500 # number of ReadCleanReq MSHR miss cycles
+system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 15757967000 # number of ReadSharedReq MSHR miss cycles
+system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 15757967000 # number of ReadSharedReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 191178500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 19955788500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 20146967000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 191178500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 19955788500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 20146967000 # number of overall MSHR miss cycles
system.cpu.l2cache.CleanEvict_mshr_miss_rate::writebacks inf # mshr miss rate for CleanEvict accesses
system.cpu.l2cache.CleanEvict_mshr_miss_rate::total inf # mshr miss rate for CleanEvict accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.965716 # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.965716 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.237263 # mshr miss rate for ReadCleanReq accesses
-system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.237263 # mshr miss rate for ReadCleanReq accesses
-system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.312863 # mshr miss rate for ReadSharedReq accesses
-system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.312863 # mshr miss rate for ReadSharedReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.237263 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.370578 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.368509 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.237263 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.370578 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.368509 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 63000.045015 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 63000.045015 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 65717.636986 # average ReadCleanReq mshr miss latency
-system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 65717.636986 # average ReadCleanReq mshr miss latency
-system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 70706.606689 # average ReadSharedReq mshr miss latency
-system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 70706.606689 # average ReadSharedReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 65717.636986 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 68931.169478 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 68899.056478 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 65717.636986 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 68931.169478 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 68899.056478 # average overall mshr miss latency
+system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.234788 # mshr miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.234788 # mshr miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.312989 # mshr miss rate for ReadSharedReq accesses
+system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.312989 # mshr miss rate for ReadSharedReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.234788 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.370694 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.368584 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.234788 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.370694 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.368584 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 62987.793533 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 62987.793533 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 66151.730104 # average ReadCleanReq mshr miss latency
+system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 66151.730104 # average ReadCleanReq mshr miss latency
+system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 70749.824899 # average ReadSharedReq mshr miss latency
+system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 70749.824899 # average ReadSharedReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 66151.730104 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 68962.164749 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 68934.374177 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 66151.730104 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 68962.164749 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 68934.374177 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.toL2Bus.snoop_filter.tot_requests 1580028 # Total number of requests made to the snoop filter.
-system.cpu.toL2Bus.snoop_filter.hit_single_requests 787095 # Number of requests hitting in the snoop filter with a single holder of the requested data.
+system.cpu.toL2Bus.snoop_filter.tot_requests 1580032 # Total number of requests made to the snoop filter.
+system.cpu.toL2Bus.snoop_filter.hit_single_requests 787097 # Number of requests hitting in the snoop filter with a single holder of the requested data.
system.cpu.toL2Bus.snoop_filter.hit_multi_requests 0 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
-system.cpu.toL2Bus.snoop_filter.tot_snoops 2077 # Total number of snoops made to the snoop filter.
-system.cpu.toL2Bus.snoop_filter.hit_single_snoops 2077 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
+system.cpu.toL2Bus.snoop_filter.tot_snoops 2079 # Total number of snoops made to the snoop filter.
+system.cpu.toL2Bus.snoop_filter.hit_single_snoops 2079 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
system.cpu.toL2Bus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
-system.cpu.toL2Bus.trans_dist::ReadResp 723921 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::Writeback 155535 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::CleanEvict 890983 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadResp 723923 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::WritebackDirty 155180 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::WritebackClean 10567 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::CleanEvict 881285 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadExReq 69011 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadExResp 69011 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadCleanReq 12307 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadCleanReq 12309 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadSharedReq 711615 # Transaction distribution
-system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 35178 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 35184 # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 2337782 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count::total 2372960 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 787584 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 55646592 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size::total 56434176 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.snoops 259423 # Total snoops (count)
-system.cpu.toL2Bus.snoop_fanout::samples 1839451 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::mean 0.001129 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::stdev 0.033584 # Request fanout histogram
+system.cpu.toL2Bus.pkt_count::total 2372966 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 1464000 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 55623872 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size::total 57087872 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.snoops 259935 # Total snoops (count)
+system.cpu.toL2Bus.snoop_fanout::samples 1052870 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::mean 0.001975 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::stdev 0.044393 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::0 1837374 99.89% 99.89% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::1 2077 0.11% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::0 1050791 99.80% 99.80% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::1 2079 0.20% 100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::min_value 0 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::max_value 1 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::total 1839451 # Request fanout histogram
-system.cpu.toL2Bus.reqLayer0.occupancy 878866000 # Layer occupancy (ticks)
+system.cpu.toL2Bus.snoop_fanout::total 1052870 # Request fanout histogram
+system.cpu.toL2Bus.reqLayer0.occupancy 889080000 # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization 0.2 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer0.occupancy 18459000 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.occupancy 18462000 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer1.occupancy 1170939000 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer1.occupancy 1170939499 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization 0.2 # Layer utilization (%)
-system.membus.trans_dist::ReadResp 225557 # Transaction distribution
-system.membus.trans_dist::Writeback 66683 # Transaction distribution
-system.membus.trans_dist::CleanEvict 191114 # Transaction distribution
+system.membus.trans_dist::ReadResp 225617 # Transaction distribution
+system.membus.trans_dist::WritebackDirty 66683 # Transaction distribution
+system.membus.trans_dist::CleanEvict 191173 # Transaction distribution
system.membus.trans_dist::ReadExReq 66645 # Transaction distribution
system.membus.trans_dist::ReadExResp 66645 # Transaction distribution
-system.membus.trans_dist::ReadSharedReq 225557 # Transaction distribution
-system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 842201 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count::total 842201 # Packet count per connected master and slave (bytes)
-system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 22968640 # Cumulative packet size per connected master and slave (bytes)
-system.membus.pkt_size::total 22968640 # Cumulative packet size per connected master and slave (bytes)
+system.membus.trans_dist::ReadSharedReq 225617 # Transaction distribution
+system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 842380 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 842380 # Packet count per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 22972480 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 22972480 # Cumulative packet size per connected master and slave (bytes)
system.membus.snoops 0 # Total snoops (count)
-system.membus.snoop_fanout::samples 549999 # Request fanout histogram
+system.membus.snoop_fanout::samples 550118 # Request fanout histogram
system.membus.snoop_fanout::mean 0 # Request fanout histogram
system.membus.snoop_fanout::stdev 0 # Request fanout histogram
system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
-system.membus.snoop_fanout::0 549999 100.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::0 550118 100.00% 100.00% # Request fanout histogram
system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
system.membus.snoop_fanout::min_value 0 # Request fanout histogram
system.membus.snoop_fanout::max_value 0 # Request fanout histogram
-system.membus.snoop_fanout::total 549999 # Request fanout histogram
-system.membus.reqLayer0.occupancy 918564500 # Layer occupancy (ticks)
+system.membus.snoop_fanout::total 550118 # Request fanout histogram
+system.membus.reqLayer0.occupancy 918693000 # Layer occupancy (ticks)
system.membus.reqLayer0.utilization 0.2 # Layer utilization (%)
-system.membus.respLayer1.occupancy 1556125250 # Layer occupancy (ticks)
+system.membus.respLayer1.occupancy 1556459000 # Layer occupancy (ticks)
system.membus.respLayer1.utilization 0.3 # Layer utilization (%)
---------- End Simulation Statistics ----------
diff --git a/tests/long/se/40.perlbmk/ref/alpha/tru64/o3-timing/stats.txt b/tests/long/se/40.perlbmk/ref/alpha/tru64/o3-timing/stats.txt
index 4dbf3fd00..ba9bff2cb 100644
--- a/tests/long/se/40.perlbmk/ref/alpha/tru64/o3-timing/stats.txt
+++ b/tests/long/se/40.perlbmk/ref/alpha/tru64/o3-timing/stats.txt
@@ -1,69 +1,69 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.276406 # Number of seconds simulated
-sim_ticks 276406029500 # Number of ticks simulated
-final_tick 276406029500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.276414 # Number of seconds simulated
+sim_ticks 276414065500 # Number of ticks simulated
+final_tick 276414065500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 172081 # Simulator instruction rate (inst/s)
-host_op_rate 172081 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 56464121 # Simulator tick rate (ticks/s)
-host_mem_usage 308248 # Number of bytes of host memory used
-host_seconds 4895.25 # Real time elapsed on the host
+host_inst_rate 180346 # Simulator instruction rate (inst/s)
+host_op_rate 180346 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 59177560 # Simulator tick rate (ticks/s)
+host_mem_usage 308352 # Number of bytes of host memory used
+host_seconds 4670.93 # Real time elapsed on the host
sim_insts 842382029 # Number of instructions simulated
sim_ops 842382029 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
system.clk_domain.clock 1000 # Clock period in ticks
-system.physmem.bytes_read::cpu.inst 173952 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.data 18519360 # Number of bytes read from this memory
-system.physmem.bytes_read::total 18693312 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 173952 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 173952 # Number of instructions bytes read from this memory
+system.physmem.bytes_read::cpu.inst 172736 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 18523584 # Number of bytes read from this memory
+system.physmem.bytes_read::total 18696320 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 172736 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 172736 # Number of instructions bytes read from this memory
system.physmem.bytes_written::writebacks 4267712 # Number of bytes written to this memory
system.physmem.bytes_written::total 4267712 # Number of bytes written to this memory
-system.physmem.num_reads::cpu.inst 2718 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 289365 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 292083 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.inst 2699 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 289431 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 292130 # Number of read requests responded to by this memory
system.physmem.num_writes::writebacks 66683 # Number of write requests responded to by this memory
system.physmem.num_writes::total 66683 # Number of write requests responded to by this memory
-system.physmem.bw_read::cpu.inst 629335 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 67000564 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 67629900 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 629335 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 629335 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write::writebacks 15440011 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::total 15440011 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total::writebacks 15440011 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 629335 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 67000564 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 83069910 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.readReqs 292083 # Number of read requests accepted
+system.physmem.bw_read::cpu.inst 624918 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 67013898 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 67638816 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 624918 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 624918 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 15439562 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 15439562 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 15439562 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 624918 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 67013898 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 83078377 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 292130 # Number of read requests accepted
system.physmem.writeReqs 66683 # Number of write requests accepted
-system.physmem.readBursts 292083 # Number of DRAM read bursts, including those serviced by the write queue
+system.physmem.readBursts 292130 # Number of DRAM read bursts, including those serviced by the write queue
system.physmem.writeBursts 66683 # Number of DRAM write bursts, including those merged in the write queue
-system.physmem.bytesReadDRAM 18672064 # Total number of bytes read from DRAM
-system.physmem.bytesReadWrQ 21248 # Total number of bytes read from write queue
-system.physmem.bytesWritten 4266752 # Total number of bytes written to DRAM
-system.physmem.bytesReadSys 18693312 # Total read bytes from the system interface side
+system.physmem.bytesReadDRAM 18675136 # Total number of bytes read from DRAM
+system.physmem.bytesReadWrQ 21184 # Total number of bytes read from write queue
+system.physmem.bytesWritten 4266432 # Total number of bytes written to DRAM
+system.physmem.bytesReadSys 18696320 # Total read bytes from the system interface side
system.physmem.bytesWrittenSys 4267712 # Total written bytes from the system interface side
-system.physmem.servicedByWrQ 332 # Number of DRAM read bursts serviced by the write queue
+system.physmem.servicedByWrQ 331 # Number of DRAM read bursts serviced by the write queue
system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
-system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write
-system.physmem.perBankRdBursts::0 18010 # Per bank write bursts
-system.physmem.perBankRdBursts::1 18319 # Per bank write bursts
-system.physmem.perBankRdBursts::2 18376 # Per bank write bursts
-system.physmem.perBankRdBursts::3 18330 # Per bank write bursts
-system.physmem.perBankRdBursts::4 18231 # Per bank write bursts
-system.physmem.perBankRdBursts::5 18221 # Per bank write bursts
-system.physmem.perBankRdBursts::6 18322 # Per bank write bursts
-system.physmem.perBankRdBursts::7 18297 # Per bank write bursts
-system.physmem.perBankRdBursts::8 18226 # Per bank write bursts
-system.physmem.perBankRdBursts::9 18218 # Per bank write bursts
-system.physmem.perBankRdBursts::10 18207 # Per bank write bursts
-system.physmem.perBankRdBursts::11 18389 # Per bank write bursts
-system.physmem.perBankRdBursts::12 18249 # Per bank write bursts
-system.physmem.perBankRdBursts::13 18121 # Per bank write bursts
+system.physmem.neitherReadNorWriteReqs 191079 # Number of requests that are neither read nor write
+system.physmem.perBankRdBursts::0 18006 # Per bank write bursts
+system.physmem.perBankRdBursts::1 18321 # Per bank write bursts
+system.physmem.perBankRdBursts::2 18379 # Per bank write bursts
+system.physmem.perBankRdBursts::3 18333 # Per bank write bursts
+system.physmem.perBankRdBursts::4 18240 # Per bank write bursts
+system.physmem.perBankRdBursts::5 18219 # Per bank write bursts
+system.physmem.perBankRdBursts::6 18314 # Per bank write bursts
+system.physmem.perBankRdBursts::7 18303 # Per bank write bursts
+system.physmem.perBankRdBursts::8 18232 # Per bank write bursts
+system.physmem.perBankRdBursts::9 18223 # Per bank write bursts
+system.physmem.perBankRdBursts::10 18219 # Per bank write bursts
+system.physmem.perBankRdBursts::11 18380 # Per bank write bursts
+system.physmem.perBankRdBursts::12 18258 # Per bank write bursts
+system.physmem.perBankRdBursts::13 18122 # Per bank write bursts
system.physmem.perBankRdBursts::14 18052 # Per bank write bursts
-system.physmem.perBankRdBursts::15 18183 # Per bank write bursts
+system.physmem.perBankRdBursts::15 18198 # Per bank write bursts
system.physmem.perBankWrBursts::0 4125 # Per bank write bursts
system.physmem.perBankWrBursts::1 4164 # Per bank write bursts
system.physmem.perBankWrBursts::2 4223 # Per bank write bursts
@@ -73,7 +73,7 @@ system.physmem.perBankWrBursts::5 4099 # Pe
system.physmem.perBankWrBursts::6 4262 # Per bank write bursts
system.physmem.perBankWrBursts::7 4226 # Per bank write bursts
system.physmem.perBankWrBursts::8 4233 # Per bank write bursts
-system.physmem.perBankWrBursts::9 4192 # Per bank write bursts
+system.physmem.perBankWrBursts::9 4187 # Per bank write bursts
system.physmem.perBankWrBursts::10 4150 # Per bank write bursts
system.physmem.perBankWrBursts::11 4241 # Per bank write bursts
system.physmem.perBankWrBursts::12 4098 # Per bank write bursts
@@ -82,14 +82,14 @@ system.physmem.perBankWrBursts::14 4096 # Pe
system.physmem.perBankWrBursts::15 4157 # Per bank write bursts
system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
-system.physmem.totGap 276405940000 # Total gap between requests
+system.physmem.totGap 276414034500 # Total gap between requests
system.physmem.readPktSize::0 0 # Read request sizes (log2)
system.physmem.readPktSize::1 0 # Read request sizes (log2)
system.physmem.readPktSize::2 0 # Read request sizes (log2)
system.physmem.readPktSize::3 0 # Read request sizes (log2)
system.physmem.readPktSize::4 0 # Read request sizes (log2)
system.physmem.readPktSize::5 0 # Read request sizes (log2)
-system.physmem.readPktSize::6 292083 # Read request sizes (log2)
+system.physmem.readPktSize::6 292130 # Read request sizes (log2)
system.physmem.writePktSize::0 0 # Write request sizes (log2)
system.physmem.writePktSize::1 0 # Write request sizes (log2)
system.physmem.writePktSize::2 0 # Write request sizes (log2)
@@ -97,11 +97,11 @@ system.physmem.writePktSize::3 0 # Wr
system.physmem.writePktSize::4 0 # Write request sizes (log2)
system.physmem.writePktSize::5 0 # Write request sizes (log2)
system.physmem.writePktSize::6 66683 # Write request sizes (log2)
-system.physmem.rdQLenPdf::0 216501 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 47240 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::2 27808 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::3 172 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::4 27 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::0 215201 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 47067 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 29332 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 170 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 26 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::5 3 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
@@ -144,25 +144,25 @@ system.physmem.wrQLenPdf::11 1 # Wh
system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::15 907 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::16 908 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::17 2525 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::18 4017 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::19 4059 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::20 4068 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::21 4061 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::22 4088 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::23 4063 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::24 4062 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::25 4993 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::26 4350 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::27 4058 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::28 4097 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::29 4143 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::30 4057 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::31 4137 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::32 4059 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::33 16 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::15 899 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::16 899 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::17 2144 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::18 4009 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::19 4147 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::20 4061 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::21 4199 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::22 4146 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::23 4062 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::24 4082 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::25 5018 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::26 4104 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::27 4065 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::28 4064 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::29 4099 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::30 4062 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::31 4531 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::32 4054 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::33 23 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::34 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::35 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::36 0 # What write queue length does an incoming req see
@@ -193,121 +193,120 @@ system.physmem.wrQLenPdf::60 0 # Wh
system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
-system.physmem.bytesPerActivate::samples 99437 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean 230.668262 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean 148.414135 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev 279.665008 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::0-127 34391 34.59% 34.59% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128-255 42842 43.08% 77.67% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256-383 10220 10.28% 87.95% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384-511 417 0.42% 88.37% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::512-639 400 0.40% 88.77% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640-767 621 0.62% 89.39% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::768-895 466 0.47% 89.86% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::896-1023 1450 1.46% 91.32% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1024-1151 8630 8.68% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total 99437 # Bytes accessed per row activation
-system.physmem.rdPerTurnAround::samples 4053 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::mean 71.663212 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::gmean 34.607328 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::stdev 761.755251 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::0-1023 4044 99.78% 99.78% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::1024-2047 1 0.02% 99.80% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::3072-4095 1 0.02% 99.83% # Reads before turning the bus around for writes
+system.physmem.bytesPerActivate::samples 99419 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 230.737062 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 148.797862 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 278.058381 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::0-127 34339 34.54% 34.54% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128-255 42571 42.82% 77.36% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256-383 9880 9.94% 87.30% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384-511 767 0.77% 88.07% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::512-639 1066 1.07% 89.14% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::640-767 606 0.61% 89.75% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768-895 182 0.18% 89.93% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::896-1023 1419 1.43% 91.36% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024-1151 8589 8.64% 100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total 99419 # Bytes accessed per row activation
+system.physmem.rdPerTurnAround::samples 4054 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::mean 70.841638 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::gmean 34.476950 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::stdev 763.295063 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::0-1023 4046 99.80% 99.80% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::1024-2047 1 0.02% 99.83% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::13312-14335 1 0.02% 99.85% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::14336-15359 4 0.10% 99.95% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::15360-16383 1 0.02% 99.98% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::14336-15359 3 0.07% 99.93% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::15360-16383 2 0.05% 99.98% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::30720-31743 1 0.02% 100.00% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::total 4053 # Reads before turning the bus around for writes
-system.physmem.wrPerTurnAround::samples 4053 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::mean 16.449050 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::gmean 16.428679 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::stdev 0.836709 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::16 3145 77.60% 77.60% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::18 905 22.33% 99.93% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::19 2 0.05% 99.98% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::20 1 0.02% 100.00% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::total 4053 # Writes before turning the bus around for reads
-system.physmem.totQLat 3647206250 # Total ticks spent queuing
-system.physmem.totMemAccLat 9117537500 # Total ticks spent from burst creation until serviced by the DRAM
-system.physmem.totBusLat 1458755000 # Total ticks spent in databus transfers
-system.physmem.avgQLat 12501.09 # Average queueing delay per DRAM burst
+system.physmem.rdPerTurnAround::total 4054 # Reads before turning the bus around for writes
+system.physmem.wrPerTurnAround::samples 4054 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::mean 16.443759 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::gmean 16.423618 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::stdev 0.831866 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::16 3155 77.82% 77.82% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::17 1 0.02% 77.85% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::18 896 22.10% 99.95% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::19 2 0.05% 100.00% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::total 4054 # Writes before turning the bus around for reads
+system.physmem.totQLat 3656274250 # Total ticks spent queuing
+system.physmem.totMemAccLat 9127505500 # Total ticks spent from burst creation until serviced by the DRAM
+system.physmem.totBusLat 1458995000 # Total ticks spent in databus transfers
+system.physmem.avgQLat 12530.11 # Average queueing delay per DRAM burst
system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
-system.physmem.avgMemAccLat 31251.09 # Average memory access latency per DRAM burst
-system.physmem.avgRdBW 67.55 # Average DRAM read bandwidth in MiByte/s
-system.physmem.avgWrBW 15.44 # Average achieved write bandwidth in MiByte/s
-system.physmem.avgRdBWSys 67.63 # Average system read bandwidth in MiByte/s
+system.physmem.avgMemAccLat 31280.11 # Average memory access latency per DRAM burst
+system.physmem.avgRdBW 67.56 # Average DRAM read bandwidth in MiByte/s
+system.physmem.avgWrBW 15.43 # Average achieved write bandwidth in MiByte/s
+system.physmem.avgRdBWSys 67.64 # Average system read bandwidth in MiByte/s
system.physmem.avgWrBWSys 15.44 # Average system write bandwidth in MiByte/s
system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
system.physmem.busUtil 0.65 # Data bus utilization in percentage
system.physmem.busUtilRead 0.53 # Data bus utilization in percentage for reads
system.physmem.busUtilWrite 0.12 # Data bus utilization in percentage for writes
system.physmem.avgRdQLen 1.02 # Average read queue length when enqueuing
-system.physmem.avgWrQLen 24.13 # Average write queue length when enqueuing
-system.physmem.readRowHits 206989 # Number of row buffer hits during reads
-system.physmem.writeRowHits 51984 # Number of row buffer hits during writes
+system.physmem.avgWrQLen 24.37 # Average write queue length when enqueuing
+system.physmem.readRowHits 207034 # Number of row buffer hits during reads
+system.physmem.writeRowHits 52000 # Number of row buffer hits during writes
system.physmem.readRowHitRate 70.95 # Row buffer hit rate for reads
-system.physmem.writeRowHitRate 77.96 # Row buffer hit rate for writes
-system.physmem.avgGap 770435.16 # Average gap between requests
-system.physmem.pageHitRate 72.25 # Row buffer hit rate, read and write combined
-system.physmem_0.actEnergy 373947840 # Energy for activate commands per rank (pJ)
-system.physmem_0.preEnergy 204039000 # Energy for precharge commands per rank (pJ)
-system.physmem_0.readEnergy 1139408400 # Energy for read commands per rank (pJ)
+system.physmem.writeRowHitRate 77.98 # Row buffer hit rate for writes
+system.physmem.avgGap 770356.80 # Average gap between requests
+system.physmem.pageHitRate 72.26 # Row buffer hit rate, read and write combined
+system.physmem_0.actEnergy 374197320 # Energy for activate commands per rank (pJ)
+system.physmem_0.preEnergy 204175125 # Energy for precharge commands per rank (pJ)
+system.physmem_0.readEnergy 1139463000 # Energy for read commands per rank (pJ)
system.physmem_0.writeEnergy 216438480 # Energy for write commands per rank (pJ)
-system.physmem_0.refreshEnergy 18053371440 # Energy for refresh commands per rank (pJ)
-system.physmem_0.actBackEnergy 80174383695 # Energy for active background per rank (pJ)
-system.physmem_0.preBackEnergy 95514202500 # Energy for precharge background per rank (pJ)
-system.physmem_0.totalEnergy 195675791355 # Total energy per rank (pJ)
-system.physmem_0.averagePower 707.933114 # Core power per rank (mW)
-system.physmem_0.memoryStateTime::IDLE 158383013500 # Time in different power states
-system.physmem_0.memoryStateTime::REF 9229740000 # Time in different power states
+system.physmem_0.refreshEnergy 18053880000 # Energy for refresh commands per rank (pJ)
+system.physmem_0.actBackEnergy 80208829935 # Energy for active background per rank (pJ)
+system.physmem_0.preBackEnergy 95488658250 # Energy for precharge background per rank (pJ)
+system.physmem_0.totalEnergy 195685642110 # Total energy per rank (pJ)
+system.physmem_0.averagePower 707.948810 # Core power per rank (mW)
+system.physmem_0.memoryStateTime::IDLE 158328598000 # Time in different power states
+system.physmem_0.memoryStateTime::REF 9230000000 # Time in different power states
system.physmem_0.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem_0.memoryStateTime::ACT 108791696000 # Time in different power states
+system.physmem_0.memoryStateTime::ACT 108853550750 # Time in different power states
system.physmem_0.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.physmem_1.actEnergy 377742960 # Energy for activate commands per rank (pJ)
-system.physmem_1.preEnergy 206109750 # Energy for precharge commands per rank (pJ)
-system.physmem_1.readEnergy 1135890600 # Energy for read commands per rank (pJ)
-system.physmem_1.writeEnergy 215570160 # Energy for write commands per rank (pJ)
-system.physmem_1.refreshEnergy 18053371440 # Energy for refresh commands per rank (pJ)
-system.physmem_1.actBackEnergy 80329865445 # Energy for active background per rank (pJ)
-system.physmem_1.preBackEnergy 95377815000 # Energy for precharge background per rank (pJ)
-system.physmem_1.totalEnergy 195696365355 # Total energy per rank (pJ)
-system.physmem_1.averagePower 708.007549 # Core power per rank (mW)
-system.physmem_1.memoryStateTime::IDLE 158148138750 # Time in different power states
-system.physmem_1.memoryStateTime::REF 9229740000 # Time in different power states
+system.physmem_1.actEnergy 377342280 # Energy for activate commands per rank (pJ)
+system.physmem_1.preEnergy 205891125 # Energy for precharge commands per rank (pJ)
+system.physmem_1.readEnergy 1136187000 # Energy for read commands per rank (pJ)
+system.physmem_1.writeEnergy 215537760 # Energy for write commands per rank (pJ)
+system.physmem_1.refreshEnergy 18053880000 # Energy for refresh commands per rank (pJ)
+system.physmem_1.actBackEnergy 80561309670 # Energy for active background per rank (pJ)
+system.physmem_1.preBackEnergy 95179465500 # Energy for precharge background per rank (pJ)
+system.physmem_1.totalEnergy 195729613335 # Total energy per rank (pJ)
+system.physmem_1.averagePower 708.107889 # Core power per rank (mW)
+system.physmem_1.memoryStateTime::IDLE 157816922000 # Time in different power states
+system.physmem_1.memoryStateTime::REF 9230000000 # Time in different power states
system.physmem_1.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem_1.memoryStateTime::ACT 109026483750 # Time in different power states
+system.physmem_1.memoryStateTime::ACT 109365226750 # Time in different power states
system.physmem_1.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.cpu.branchPred.lookups 192576076 # Number of BP lookups
-system.cpu.branchPred.condPredicted 126054565 # Number of conditional branches predicted
-system.cpu.branchPred.condIncorrect 11561227 # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups 137875170 # Number of BTB lookups
-system.cpu.branchPred.BTBHits 126274438 # Number of BTB hits
+system.cpu.branchPred.lookups 192576024 # Number of BP lookups
+system.cpu.branchPred.condPredicted 126054494 # Number of conditional branches predicted
+system.cpu.branchPred.condIncorrect 11561226 # Number of conditional branches incorrect
+system.cpu.branchPred.BTBLookups 137875105 # Number of BTB lookups
+system.cpu.branchPred.BTBHits 126274367 # Number of BTB hits
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 91.586062 # BTB Hit Percentage
-system.cpu.branchPred.usedRAS 28678363 # Number of times the RAS was used to get a target.
-system.cpu.branchPred.RASInCorrect 136 # Number of incorrect RAS predictions.
+system.cpu.branchPred.BTBHitPct 91.586053 # BTB Hit Percentage
+system.cpu.branchPred.usedRAS 28678385 # Number of times the RAS was used to get a target.
+system.cpu.branchPred.RASInCorrect 133 # Number of incorrect RAS predictions.
system.cpu_clk_domain.clock 500 # Clock period in ticks
system.cpu.dtb.fetch_hits 0 # ITB hits
system.cpu.dtb.fetch_misses 0 # ITB misses
system.cpu.dtb.fetch_acv 0 # ITB acv
system.cpu.dtb.fetch_accesses 0 # ITB accesses
-system.cpu.dtb.read_hits 242441387 # DTB read hits
-system.cpu.dtb.read_misses 312131 # DTB read misses
+system.cpu.dtb.read_hits 242441427 # DTB read hits
+system.cpu.dtb.read_misses 312020 # DTB read misses
system.cpu.dtb.read_acv 0 # DTB read access violations
-system.cpu.dtb.read_accesses 242753518 # DTB read accesses
-system.cpu.dtb.write_hits 135445935 # DTB write hits
+system.cpu.dtb.read_accesses 242753447 # DTB read accesses
+system.cpu.dtb.write_hits 135445847 # DTB write hits
system.cpu.dtb.write_misses 31631 # DTB write misses
system.cpu.dtb.write_acv 0 # DTB write access violations
-system.cpu.dtb.write_accesses 135477566 # DTB write accesses
-system.cpu.dtb.data_hits 377887322 # DTB hits
-system.cpu.dtb.data_misses 343762 # DTB misses
+system.cpu.dtb.write_accesses 135477478 # DTB write accesses
+system.cpu.dtb.data_hits 377887274 # DTB hits
+system.cpu.dtb.data_misses 343651 # DTB misses
system.cpu.dtb.data_acv 0 # DTB access violations
-system.cpu.dtb.data_accesses 378231084 # DTB accesses
-system.cpu.itb.fetch_hits 194828154 # ITB hits
-system.cpu.itb.fetch_misses 242 # ITB misses
+system.cpu.dtb.data_accesses 378230925 # DTB accesses
+system.cpu.itb.fetch_hits 194827904 # ITB hits
+system.cpu.itb.fetch_misses 239 # ITB misses
system.cpu.itb.fetch_acv 0 # ITB acv
-system.cpu.itb.fetch_accesses 194828396 # ITB accesses
+system.cpu.itb.fetch_accesses 194828143 # ITB accesses
system.cpu.itb.read_hits 0 # DTB read hits
system.cpu.itb.read_misses 0 # DTB read misses
system.cpu.itb.read_acv 0 # DTB read access violations
@@ -321,98 +320,98 @@ system.cpu.itb.data_misses 0 # DT
system.cpu.itb.data_acv 0 # DTB access violations
system.cpu.itb.data_accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 37 # Number of system calls
-system.cpu.numCycles 552812060 # number of cpu cycles simulated
+system.cpu.numCycles 552828132 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.fetch.icacheStallCycles 198850471 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 1637321626 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 192576076 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 154952801 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 341917067 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 23591046 # Number of cycles fetch has spent squashing
+system.cpu.fetch.icacheStallCycles 198849781 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 1637321417 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 192576024 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 154952752 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 341932468 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 23591048 # Number of cycles fetch has spent squashing
system.cpu.fetch.MiscStallCycles 137 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
-system.cpu.fetch.PendingTrapStallCycles 6993 # Number of stall cycles due to pending traps
+system.cpu.fetch.PendingTrapStallCycles 6961 # Number of stall cycles due to pending traps
system.cpu.fetch.IcacheWaitRetryStallCycles 11 # Number of stall cycles due to full MSHR
-system.cpu.fetch.CacheLines 194828154 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 7885913 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 552570202 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 2.963102 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 3.176487 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.CacheLines 194827904 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 7885927 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.rateDist::samples 552584882 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 2.963022 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 3.176483 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 236054473 42.72% 42.72% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 29638362 5.36% 48.08% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 21702458 3.93% 52.01% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 35773228 6.47% 58.48% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 67707960 12.25% 70.74% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 21595876 3.91% 74.65% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 19328628 3.50% 78.14% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 3978060 0.72% 78.86% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 116791157 21.14% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 236070631 42.72% 42.72% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 29638226 5.36% 48.08% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 21699661 3.93% 52.01% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 35773155 6.47% 58.49% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 67709217 12.25% 70.74% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 21596173 3.91% 74.65% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 19328814 3.50% 78.14% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 3978253 0.72% 78.86% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 116790752 21.14% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 552570202 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.348357 # Number of branch fetches per cycle
-system.cpu.fetch.rate 2.961805 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 166802287 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 90542864 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 271199395 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 12236841 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 11788815 # Number of cycles decode is squashing
-system.cpu.decode.BranchResolved 15468328 # Number of times decode resolved a branch
+system.cpu.fetch.rateDist::total 552584882 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.348347 # Number of branch fetches per cycle
+system.cpu.fetch.rate 2.961719 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 166809048 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 90546856 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 271205722 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 12234440 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 11788816 # Number of cycles decode is squashing
+system.cpu.decode.BranchResolved 15468258 # Number of times decode resolved a branch
system.cpu.decode.BranchMispred 6932 # Number of times decode detected a branch misprediction
-system.cpu.decode.DecodedInsts 1567838176 # Number of instructions handled by decode
-system.cpu.decode.SquashedInsts 24969 # Number of squashed instructions handled by decode
-system.cpu.rename.SquashCycles 11788815 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 173688859 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 60716441 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 13717 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 276533617 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 29828753 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 1529250735 # Number of instructions processed by rename
-system.cpu.rename.ROBFullEvents 8190 # Number of times rename has blocked due to ROB full
-system.cpu.rename.IQFullEvents 2401406 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LQFullEvents 20516503 # Number of times rename has blocked due to LQ full
-system.cpu.rename.SQFullEvents 7198838 # Number of times rename has blocked due to SQ full
-system.cpu.rename.RenamedOperands 1021411513 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 1760089033 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 1720202399 # Number of integer rename lookups
-system.cpu.rename.fp_rename_lookups 39886633 # Number of floating rename lookups
+system.cpu.decode.DecodedInsts 1567837184 # Number of instructions handled by decode
+system.cpu.decode.SquashedInsts 24953 # Number of squashed instructions handled by decode
+system.cpu.rename.SquashCycles 11788816 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 173694356 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 60697364 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 13758 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 276538556 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 29852032 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 1529249378 # Number of instructions processed by rename
+system.cpu.rename.ROBFullEvents 8057 # Number of times rename has blocked due to ROB full
+system.cpu.rename.IQFullEvents 2407484 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LQFullEvents 20532473 # Number of times rename has blocked due to LQ full
+system.cpu.rename.SQFullEvents 7206116 # Number of times rename has blocked due to SQ full
+system.cpu.rename.RenamedOperands 1021410389 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 1760087391 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 1720201095 # Number of integer rename lookups
+system.cpu.rename.fp_rename_lookups 39886295 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 638967158 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 382444355 # Number of HB maps that are undone due to squashing
-system.cpu.rename.serializingInsts 1364 # count of serializing insts renamed
-system.cpu.rename.tempSerializingInsts 84 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 9081858 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 369185264 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 173801333 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 40211283 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 11128775 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 1296786218 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded 72 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 1011356527 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 8787388 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 454404260 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 422537101 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved 35 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 552570202 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 1.830277 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 1.913640 # Number of insts issued each cycle
+system.cpu.rename.UndoneMaps 382443231 # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts 1367 # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts 87 # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts 9068503 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 369184759 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 173801249 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 40216404 # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores 11112363 # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded 1296784829 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 74 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 1011355981 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 8787623 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 454402873 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 422535596 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 37 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 552584882 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 1.830227 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 1.913668 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 197270443 35.70% 35.70% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 90785192 16.43% 52.13% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 90547416 16.39% 68.52% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 58763251 10.63% 79.15% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 57064914 10.33% 89.48% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 29634790 5.36% 94.84% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 16885134 3.06% 97.90% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 7510156 1.36% 99.26% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 4108906 0.74% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 197292642 35.70% 35.70% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 90775823 16.43% 52.13% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 90545836 16.39% 68.52% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 58767814 10.64% 79.15% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 57065281 10.33% 89.48% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 29635375 5.36% 94.84% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 16880319 3.05% 97.90% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 7509205 1.36% 99.26% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 4112587 0.74% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 552570202 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 552584882 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 2519726 10.56% 10.56% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 2519786 10.56% 10.56% # attempts to use FU when none available
system.cpu.iq.fu_full::IntMult 0 0.00% 10.56% # attempts to use FU when none available
system.cpu.iq.fu_full::IntDiv 0 0.00% 10.56% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatAdd 0 0.00% 10.56% # attempts to use FU when none available
@@ -441,16 +440,16 @@ system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 10.56% # at
system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 10.56% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 10.56% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 10.56% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 15983640 67.00% 77.56% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 5352814 22.44% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 15987276 67.00% 77.56% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 5353537 22.44% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 1276 0.00% 0.00% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 577739239 57.13% 57.13% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 577738940 57.13% 57.13% # Type of FU issued
system.cpu.iq.FU_type_0::IntMult 7929 0.00% 57.13% # Type of FU issued
system.cpu.iq.FU_type_0::IntDiv 0 0.00% 57.13% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatAdd 13232477 1.31% 58.43% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCmp 3826542 0.38% 58.81% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatAdd 13232476 1.31% 58.43% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCmp 3826543 0.38% 58.81% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCvt 3339799 0.33% 59.14% # Type of FU issued
system.cpu.iq.FU_type_0::FloatMult 4 0.00% 59.14% # Type of FU issued
system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 59.14% # Type of FU issued
@@ -475,84 +474,84 @@ system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 59.14% # Ty
system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 59.14% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 59.14% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 59.14% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 274563645 27.15% 86.29% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 138645616 13.71% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 274563490 27.15% 86.29% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 138645524 13.71% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 1011356527 # Type of FU issued
-system.cpu.iq.rate 1.829476 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 23856180 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.023588 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 2536915249 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 1709850818 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 936642710 # Number of integer instruction queue wakeup accesses
-system.cpu.iq.fp_inst_queue_reads 71011575 # Number of floating instruction queue reads
-system.cpu.iq.fp_inst_queue_writes 41384719 # Number of floating instruction queue writes
-system.cpu.iq.fp_inst_queue_wakeup_accesses 34526976 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 998747828 # Number of integer alu accesses
-system.cpu.iq.fp_alu_accesses 36463603 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 49725855 # Number of loads that had data forwarded from stores
+system.cpu.iq.FU_type_0::total 1011355981 # Type of FU issued
+system.cpu.iq.rate 1.829422 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 23860599 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.023593 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 2536933524 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 1709848613 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 936642568 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.fp_inst_queue_reads 71011542 # Number of floating instruction queue reads
+system.cpu.iq.fp_inst_queue_writes 41384153 # Number of floating instruction queue writes
+system.cpu.iq.fp_inst_queue_wakeup_accesses 34526963 # Number of floating instruction queue wakeup accesses
+system.cpu.iq.int_alu_accesses 998751721 # Number of integer alu accesses
+system.cpu.iq.fp_alu_accesses 36463583 # Number of floating point alu accesses
+system.cpu.iew.lsq.thread0.forwLoads 49725864 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 131674667 # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses 1209013 # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread0.memOrderViolation 45363 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 75500133 # Number of stores squashed
+system.cpu.iew.lsq.thread0.squashedLoads 131674162 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 1208593 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.memOrderViolation 45366 # Number of memory ordering violations
+system.cpu.iew.lsq.thread0.squashedStores 75500049 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
system.cpu.iew.lsq.thread0.rescheduledLoads 2715 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread0.cacheBlocked 4018 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.lsq.thread0.cacheBlocked 4217 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 11788815 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 59738270 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 197040 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 1470367053 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 17961 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 369185264 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 173801333 # Number of dispatched store instructions
-system.cpu.iew.iewDispNonSpecInsts 72 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 15881 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents 192528 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.memOrderViolationEvents 45363 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 11555967 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 14465 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 11570432 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 973002630 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 242753693 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 38353897 # Number of squashed instructions skipped in execute
+system.cpu.iew.iewSquashCycles 11788816 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 59730385 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 188341 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 1470365584 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 17995 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 369184759 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 173801249 # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts 74 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewIQFullEvents 15707 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 184002 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.memOrderViolationEvents 45366 # Number of memory order violations
+system.cpu.iew.predictedTakenIncorrect 11555966 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 14467 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 11570433 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 973002254 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 242753622 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 38353727 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
-system.cpu.iew.exec_nop 173580763 # number of nop insts executed
-system.cpu.iew.exec_refs 378231547 # number of memory reference insts executed
-system.cpu.iew.exec_branches 128483828 # Number of branches executed
-system.cpu.iew.exec_stores 135477854 # Number of stores executed
-system.cpu.iew.exec_rate 1.760097 # Inst execution rate
-system.cpu.iew.wb_sent 971735885 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 971169686 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 554962956 # num instructions producing a value
-system.cpu.iew.wb_consumers 830927766 # num instructions consuming a value
+system.cpu.iew.exec_nop 173580681 # number of nop insts executed
+system.cpu.iew.exec_refs 378231388 # number of memory reference insts executed
+system.cpu.iew.exec_branches 128483769 # Number of branches executed
+system.cpu.iew.exec_stores 135477766 # Number of stores executed
+system.cpu.iew.exec_rate 1.760045 # Inst execution rate
+system.cpu.iew.wb_sent 971735602 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 971169531 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 554965093 # num instructions producing a value
+system.cpu.iew.wb_consumers 830941176 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 1.756781 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.667884 # average fanout of values written-back
+system.cpu.iew.wb_rate 1.756730 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.667875 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.commit.commitSquashedInsts 534548617 # The number of squashed insts skipped by commit
+system.cpu.commit.commitSquashedInsts 534547076 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 37 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 11554520 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 481206030 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 1.929709 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 2.612045 # Number of insts commited each cycle
+system.cpu.commit.branchMispredicts 11554519 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 481220935 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 1.929649 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 2.612057 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 204042568 42.40% 42.40% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 101511322 21.10% 63.50% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 52351761 10.88% 74.38% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 25424969 5.28% 79.66% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 20905527 4.34% 84.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 8991227 1.87% 85.87% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 10032438 2.08% 87.96% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 6244738 1.30% 89.26% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 51701480 10.74% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 204061483 42.40% 42.40% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 101508829 21.09% 63.50% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 52351815 10.88% 74.38% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 25424424 5.28% 79.66% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 20903892 4.34% 84.01% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 8988981 1.87% 85.87% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 10032197 2.08% 87.96% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 6246270 1.30% 89.26% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 51703044 10.74% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 481206030 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::total 481220935 # Number of insts commited each cycle
system.cpu.commit.committedInsts 928587628 # Number of instructions committed
system.cpu.commit.committedOps 928587628 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
@@ -598,137 +597,137 @@ system.cpu.commit.op_class_0::MemWrite 98301200 10.59% 100.00% # Cl
system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction
system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction
system.cpu.commit.op_class_0::total 928587628 # Class of committed instruction
-system.cpu.commit.bw_lim_events 51701480 # number cycles where commit BW limit reached
-system.cpu.rob.rob_reads 1890019657 # The number of ROB reads
-system.cpu.rob.rob_writes 2997637733 # The number of ROB writes
-system.cpu.timesIdled 3185 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 241858 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.commit.bw_lim_events 51703044 # number cycles where commit BW limit reached
+system.cpu.rob.rob_reads 1890031457 # The number of ROB reads
+system.cpu.rob.rob_writes 2997634424 # The number of ROB writes
+system.cpu.timesIdled 3187 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 243250 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 842382029 # Number of Instructions Simulated
system.cpu.committedOps 842382029 # Number of Ops (including micro ops) Simulated
-system.cpu.cpi 0.656249 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 0.656249 # CPI: Total CPI of All Threads
-system.cpu.ipc 1.523813 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 1.523813 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 1234257247 # number of integer regfile reads
-system.cpu.int_regfile_writes 703449538 # number of integer regfile writes
-system.cpu.fp_regfile_reads 36844878 # number of floating regfile reads
-system.cpu.fp_regfile_writes 24462480 # number of floating regfile writes
+system.cpu.cpi 0.656268 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 0.656268 # CPI: Total CPI of All Threads
+system.cpu.ipc 1.523768 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 1.523768 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 1234256884 # number of integer regfile reads
+system.cpu.int_regfile_writes 703449505 # number of integer regfile writes
+system.cpu.fp_regfile_reads 36844868 # number of floating regfile reads
+system.cpu.fp_regfile_writes 24462479 # number of floating regfile writes
system.cpu.misc_regfile_reads 1 # number of misc regfile reads
system.cpu.misc_regfile_writes 1 # number of misc regfile writes
-system.cpu.dcache.tags.replacements 777154 # number of replacements
-system.cpu.dcache.tags.tagsinuse 4092.899235 # Cycle average of tags in use
-system.cpu.dcache.tags.total_refs 288564425 # Total number of references to valid blocks.
-system.cpu.dcache.tags.sampled_refs 781250 # Sample count of references to valid blocks.
-system.cpu.dcache.tags.avg_refs 369.362464 # Average number of references to valid blocks.
-system.cpu.dcache.tags.warmup_cycle 369553500 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.data 4092.899235 # Average occupied blocks per requestor
-system.cpu.dcache.tags.occ_percent::cpu.data 0.999243 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_percent::total 0.999243 # Average percentage of cache occupancy
+system.cpu.dcache.tags.replacements 777152 # number of replacements
+system.cpu.dcache.tags.tagsinuse 4092.896824 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 288563683 # Total number of references to valid blocks.
+system.cpu.dcache.tags.sampled_refs 781248 # Sample count of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 369.362460 # Average number of references to valid blocks.
+system.cpu.dcache.tags.warmup_cycle 369982500 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.tags.occ_blocks::cpu.data 4092.896824 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.999242 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.999242 # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_task_id_blocks::1024 4096 # Occupied blocks per task id
system.cpu.dcache.tags.age_task_id_blocks_1024::0 85 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::1 297 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::1 296 # Occupied blocks per task id
system.cpu.dcache.tags.age_task_id_blocks_1024::2 968 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::3 2490 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::3 2491 # Occupied blocks per task id
system.cpu.dcache.tags.age_task_id_blocks_1024::4 256 # Occupied blocks per task id
system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
-system.cpu.dcache.tags.tag_accesses 582801760 # Number of tag accesses
-system.cpu.dcache.tags.data_accesses 582801760 # Number of data accesses
-system.cpu.dcache.ReadReq_hits::cpu.data 191156368 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 191156368 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 97408043 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 97408043 # number of WriteReq hits
+system.cpu.dcache.tags.tag_accesses 582801420 # Number of tag accesses
+system.cpu.dcache.tags.data_accesses 582801420 # Number of data accesses
+system.cpu.dcache.ReadReq_hits::cpu.data 191154367 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 191154367 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 97409302 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 97409302 # number of WriteReq hits
system.cpu.dcache.LoadLockedReq_hits::cpu.data 14 # number of LoadLockedReq hits
system.cpu.dcache.LoadLockedReq_hits::total 14 # number of LoadLockedReq hits
-system.cpu.dcache.demand_hits::cpu.data 288564411 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 288564411 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 288564411 # number of overall hits
-system.cpu.dcache.overall_hits::total 288564411 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 1552672 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 1552672 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 893157 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 893157 # number of WriteReq misses
+system.cpu.dcache.demand_hits::cpu.data 288563669 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 288563669 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 288563669 # number of overall hits
+system.cpu.dcache.overall_hits::total 288563669 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 1554504 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 1554504 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 891898 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 891898 # number of WriteReq misses
system.cpu.dcache.LoadLockedReq_misses::cpu.data 1 # number of LoadLockedReq misses
system.cpu.dcache.LoadLockedReq_misses::total 1 # number of LoadLockedReq misses
-system.cpu.dcache.demand_misses::cpu.data 2445829 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 2445829 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 2445829 # number of overall misses
-system.cpu.dcache.overall_misses::total 2445829 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 83271101000 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 83271101000 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 62352545333 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 62352545333 # number of WriteReq miss cycles
+system.cpu.dcache.demand_misses::cpu.data 2446402 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 2446402 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 2446402 # number of overall misses
+system.cpu.dcache.overall_misses::total 2446402 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 83607056000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 83607056000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 61973215333 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 61973215333 # number of WriteReq miss cycles
system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 82500 # number of LoadLockedReq miss cycles
system.cpu.dcache.LoadLockedReq_miss_latency::total 82500 # number of LoadLockedReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 145623646333 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 145623646333 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 145623646333 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 145623646333 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 192709040 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 192709040 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.demand_miss_latency::cpu.data 145580271333 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 145580271333 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 145580271333 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 145580271333 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 192708871 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 192708871 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 98301200 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 98301200 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.LoadLockedReq_accesses::cpu.data 15 # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.LoadLockedReq_accesses::total 15 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 291010240 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 291010240 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 291010240 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 291010240 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.008057 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.008057 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.009086 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.009086 # miss rate for WriteReq accesses
+system.cpu.dcache.demand_accesses::cpu.data 291010071 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 291010071 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 291010071 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 291010071 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.008067 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.008067 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.009073 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.009073 # miss rate for WriteReq accesses
system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.066667 # miss rate for LoadLockedReq accesses
system.cpu.dcache.LoadLockedReq_miss_rate::total 0.066667 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.008405 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.008405 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.008405 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.008405 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 53630.838323 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 53630.838323 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 69811.405311 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 69811.405311 # average WriteReq miss latency
+system.cpu.dcache.demand_miss_rate::cpu.data 0.008407 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.008407 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.008407 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.008407 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 53783.750959 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 53783.750959 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 69484.644357 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 69484.644357 # average WriteReq miss latency
system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 82500 # average LoadLockedReq miss latency
system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 82500 # average LoadLockedReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 59539.586101 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 59539.586101 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 59539.586101 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 59539.586101 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 22515 # number of cycles access was blocked
-system.cpu.dcache.blocked_cycles::no_targets 72899 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 341 # number of cycles access was blocked
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 59507.910529 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 59507.910529 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 59507.910529 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 59507.910529 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 23437 # number of cycles access was blocked
+system.cpu.dcache.blocked_cycles::no_targets 62248 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 339 # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets 517 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 66.026393 # average number of cycles each access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_targets 141.003868 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 69.135693 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_targets 120.402321 # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks::writebacks 88880 # number of writebacks
-system.cpu.dcache.writebacks::total 88880 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 840227 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 840227 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 824352 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 824352 # number of WriteReq MSHR hits
+system.cpu.dcache.writebacks::writebacks 88616 # number of writebacks
+system.cpu.dcache.writebacks::total 88616 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 842060 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 842060 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 823094 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 823094 # number of WriteReq MSHR hits
system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 1 # number of LoadLockedReq MSHR hits
system.cpu.dcache.LoadLockedReq_mshr_hits::total 1 # number of LoadLockedReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 1664579 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 1664579 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 1664579 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 1664579 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 712445 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 712445 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 68805 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 68805 # number of WriteReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 781250 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 781250 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 781250 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 781250 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 24193547500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 24193547500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 5688085497 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 5688085497 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 29881632997 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 29881632997 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 29881632997 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 29881632997 # number of overall MSHR miss cycles
+system.cpu.dcache.demand_mshr_hits::cpu.data 1665154 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 1665154 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 1665154 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 1665154 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 712444 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 712444 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 68804 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 68804 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 781248 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 781248 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 781248 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 781248 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 24228621500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 24228621500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 5666649497 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 5666649497 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 29895270997 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 29895270997 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 29895270997 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 29895270997 # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.003697 # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.003697 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.000700 # mshr miss rate for WriteReq accesses
@@ -737,69 +736,69 @@ system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.002685
system.cpu.dcache.demand_mshr_miss_rate::total 0.002685 # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.002685 # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_miss_rate::total 0.002685 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 33958.477497 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 33958.477497 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 82669.653325 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 82669.653325 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 38248.490236 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 38248.490236 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 38248.490236 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 38248.490236 # average overall mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 34007.755697 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 34007.755697 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 82359.303195 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 82359.303195 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 38266.044837 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 38266.044837 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 38266.044837 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 38266.044837 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.icache.tags.replacements 4598 # number of replacements
-system.cpu.icache.tags.tagsinuse 1641.391736 # Cycle average of tags in use
-system.cpu.icache.tags.total_refs 194819915 # Total number of references to valid blocks.
-system.cpu.icache.tags.sampled_refs 6300 # Sample count of references to valid blocks.
-system.cpu.icache.tags.avg_refs 30923.796032 # Average number of references to valid blocks.
+system.cpu.icache.tags.replacements 4602 # number of replacements
+system.cpu.icache.tags.tagsinuse 1641.296070 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 194819661 # Total number of references to valid blocks.
+system.cpu.icache.tags.sampled_refs 6304 # Sample count of references to valid blocks.
+system.cpu.icache.tags.avg_refs 30904.134042 # Average number of references to valid blocks.
system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst 1641.391736 # Average occupied blocks per requestor
-system.cpu.icache.tags.occ_percent::cpu.inst 0.801461 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_percent::total 0.801461 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_blocks::cpu.inst 1641.296070 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.801414 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.801414 # Average percentage of cache occupancy
system.cpu.icache.tags.occ_task_id_blocks::1024 1702 # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::0 79 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::1 81 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::1 83 # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::2 1 # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::3 4 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::4 1537 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::4 1535 # Occupied blocks per task id
system.cpu.icache.tags.occ_task_id_percent::1024 0.831055 # Percentage of cache occupancy per task id
-system.cpu.icache.tags.tag_accesses 389662608 # Number of tag accesses
-system.cpu.icache.tags.data_accesses 389662608 # Number of data accesses
-system.cpu.icache.ReadReq_hits::cpu.inst 194819915 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 194819915 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 194819915 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 194819915 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 194819915 # number of overall hits
-system.cpu.icache.overall_hits::total 194819915 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 8239 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 8239 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 8239 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 8239 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 8239 # number of overall misses
-system.cpu.icache.overall_misses::total 8239 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 351244499 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 351244499 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 351244499 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 351244499 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 351244499 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 351244499 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 194828154 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 194828154 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 194828154 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 194828154 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 194828154 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 194828154 # number of overall (read+write) accesses
+system.cpu.icache.tags.tag_accesses 389662112 # Number of tag accesses
+system.cpu.icache.tags.data_accesses 389662112 # Number of data accesses
+system.cpu.icache.ReadReq_hits::cpu.inst 194819661 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 194819661 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 194819661 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 194819661 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 194819661 # number of overall hits
+system.cpu.icache.overall_hits::total 194819661 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 8243 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 8243 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 8243 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 8243 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 8243 # number of overall misses
+system.cpu.icache.overall_misses::total 8243 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 351192999 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 351192999 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 351192999 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 351192999 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 351192999 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 351192999 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 194827904 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 194827904 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 194827904 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 194827904 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 194827904 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 194827904 # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000042 # miss rate for ReadReq accesses
system.cpu.icache.ReadReq_miss_rate::total 0.000042 # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate::cpu.inst 0.000042 # miss rate for demand accesses
system.cpu.icache.demand_miss_rate::total 0.000042 # miss rate for demand accesses
system.cpu.icache.overall_miss_rate::cpu.inst 0.000042 # miss rate for overall accesses
system.cpu.icache.overall_miss_rate::total 0.000042 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 42631.933366 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 42631.933366 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 42631.933366 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 42631.933366 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 42631.933366 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 42631.933366 # average overall miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 42604.998059 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 42604.998059 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 42604.998059 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 42604.998059 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 42604.998059 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 42604.998059 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 510 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 11 # number of cycles access was blocked
@@ -808,135 +807,141 @@ system.cpu.icache.avg_blocked_cycles::no_mshrs 46.363636
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
+system.cpu.icache.writebacks::writebacks 4602 # number of writebacks
+system.cpu.icache.writebacks::total 4602 # number of writebacks
system.cpu.icache.ReadReq_mshr_hits::cpu.inst 1938 # number of ReadReq MSHR hits
system.cpu.icache.ReadReq_mshr_hits::total 1938 # number of ReadReq MSHR hits
system.cpu.icache.demand_mshr_hits::cpu.inst 1938 # number of demand (read+write) MSHR hits
system.cpu.icache.demand_mshr_hits::total 1938 # number of demand (read+write) MSHR hits
system.cpu.icache.overall_mshr_hits::cpu.inst 1938 # number of overall MSHR hits
system.cpu.icache.overall_mshr_hits::total 1938 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 6301 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 6301 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 6301 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 6301 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 6301 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 6301 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 261165999 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 261165999 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 261165999 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 261165999 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 261165999 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 261165999 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 6305 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 6305 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 6305 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 6305 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 6305 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 6305 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 261344999 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 261344999 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 261344999 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 261344999 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 261344999 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 261344999 # number of overall MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000032 # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000032 # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000032 # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_miss_rate::total 0.000032 # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000032 # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_miss_rate::total 0.000032 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 41448.341374 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 41448.341374 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 41448.341374 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 41448.341374 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 41448.341374 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 41448.341374 # average overall mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 41450.436003 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 41450.436003 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 41450.436003 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 41450.436003 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 41450.436003 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 41450.436003 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.l2cache.tags.replacements 259305 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 32630.134515 # Cycle average of tags in use
-system.cpu.l2cache.tags.total_refs 1207948 # Total number of references to valid blocks.
-system.cpu.l2cache.tags.sampled_refs 292043 # Sample count of references to valid blocks.
-system.cpu.l2cache.tags.avg_refs 4.136199 # Average number of references to valid blocks.
+system.cpu.l2cache.tags.replacements 259749 # number of replacements
+system.cpu.l2cache.tags.tagsinuse 32631.179257 # Cycle average of tags in use
+system.cpu.l2cache.tags.total_refs 1207901 # Total number of references to valid blocks.
+system.cpu.l2cache.tags.sampled_refs 292487 # Sample count of references to valid blocks.
+system.cpu.l2cache.tags.avg_refs 4.129760 # Average number of references to valid blocks.
system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.tags.occ_blocks::writebacks 2512.609153 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.inst 65.430826 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.data 30052.094536 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_percent::writebacks 0.076679 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.inst 0.001997 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.data 0.917117 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::total 0.995793 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_blocks::writebacks 2522.721637 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 62.286398 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 30046.171221 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::writebacks 0.076987 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.001901 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.data 0.916936 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.995825 # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_task_id_blocks::1024 32738 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::0 159 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::1 211 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::2 533 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::3 5296 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::4 26539 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::0 199 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::1 269 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::2 532 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::3 5300 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::4 26438 # Occupied blocks per task id
system.cpu.l2cache.tags.occ_task_id_percent::1024 0.999084 # Percentage of cache occupancy per task id
-system.cpu.l2cache.tags.tag_accesses 12915272 # Number of tag accesses
-system.cpu.l2cache.tags.data_accesses 12915272 # Number of data accesses
-system.cpu.l2cache.Writeback_hits::writebacks 88880 # number of Writeback hits
-system.cpu.l2cache.Writeback_hits::total 88880 # number of Writeback hits
+system.cpu.l2cache.tags.tag_accesses 12915747 # Number of tag accesses
+system.cpu.l2cache.tags.data_accesses 12915747 # Number of data accesses
+system.cpu.l2cache.WritebackDirty_hits::writebacks 88616 # number of WritebackDirty hits
+system.cpu.l2cache.WritebackDirty_hits::total 88616 # number of WritebackDirty hits
+system.cpu.l2cache.WritebackClean_hits::writebacks 4602 # number of WritebackClean hits
+system.cpu.l2cache.WritebackClean_hits::total 4602 # number of WritebackClean hits
system.cpu.l2cache.ReadExReq_hits::cpu.data 2178 # number of ReadExReq hits
system.cpu.l2cache.ReadExReq_hits::total 2178 # number of ReadExReq hits
-system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 3582 # number of ReadCleanReq hits
-system.cpu.l2cache.ReadCleanReq_hits::total 3582 # number of ReadCleanReq hits
-system.cpu.l2cache.ReadSharedReq_hits::cpu.data 489707 # number of ReadSharedReq hits
-system.cpu.l2cache.ReadSharedReq_hits::total 489707 # number of ReadSharedReq hits
-system.cpu.l2cache.demand_hits::cpu.inst 3582 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.data 491885 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 495467 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.inst 3582 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.data 491885 # number of overall hits
-system.cpu.l2cache.overall_hits::total 495467 # number of overall hits
-system.cpu.l2cache.ReadExReq_misses::cpu.data 66627 # number of ReadExReq misses
-system.cpu.l2cache.ReadExReq_misses::total 66627 # number of ReadExReq misses
-system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 2719 # number of ReadCleanReq misses
-system.cpu.l2cache.ReadCleanReq_misses::total 2719 # number of ReadCleanReq misses
-system.cpu.l2cache.ReadSharedReq_misses::cpu.data 222738 # number of ReadSharedReq misses
-system.cpu.l2cache.ReadSharedReq_misses::total 222738 # number of ReadSharedReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 2719 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 289365 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 292084 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 2719 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 289365 # number of overall misses
-system.cpu.l2cache.overall_misses::total 292084 # number of overall misses
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 5561753000 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 5561753000 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 214081500 # number of ReadCleanReq miss cycles
-system.cpu.l2cache.ReadCleanReq_miss_latency::total 214081500 # number of ReadCleanReq miss cycles
-system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 17977592000 # number of ReadSharedReq miss cycles
-system.cpu.l2cache.ReadSharedReq_miss_latency::total 17977592000 # number of ReadSharedReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 214081500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 23539345000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 23753426500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 214081500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 23539345000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 23753426500 # number of overall miss cycles
-system.cpu.l2cache.Writeback_accesses::writebacks 88880 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::total 88880 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data 68805 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 68805 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 6301 # number of ReadCleanReq accesses(hits+misses)
-system.cpu.l2cache.ReadCleanReq_accesses::total 6301 # number of ReadCleanReq accesses(hits+misses)
-system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 712445 # number of ReadSharedReq accesses(hits+misses)
-system.cpu.l2cache.ReadSharedReq_accesses::total 712445 # number of ReadSharedReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 6301 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 781250 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 787551 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 6301 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 781250 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 787551 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 3605 # number of ReadCleanReq hits
+system.cpu.l2cache.ReadCleanReq_hits::total 3605 # number of ReadCleanReq hits
+system.cpu.l2cache.ReadSharedReq_hits::cpu.data 489639 # number of ReadSharedReq hits
+system.cpu.l2cache.ReadSharedReq_hits::total 489639 # number of ReadSharedReq hits
+system.cpu.l2cache.demand_hits::cpu.inst 3605 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 491817 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 495422 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.inst 3605 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.data 491817 # number of overall hits
+system.cpu.l2cache.overall_hits::total 495422 # number of overall hits
+system.cpu.l2cache.ReadExReq_misses::cpu.data 66626 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 66626 # number of ReadExReq misses
+system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 2700 # number of ReadCleanReq misses
+system.cpu.l2cache.ReadCleanReq_misses::total 2700 # number of ReadCleanReq misses
+system.cpu.l2cache.ReadSharedReq_misses::cpu.data 222805 # number of ReadSharedReq misses
+system.cpu.l2cache.ReadSharedReq_misses::total 222805 # number of ReadSharedReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 2700 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 289431 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 292131 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 2700 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 289431 # number of overall misses
+system.cpu.l2cache.overall_misses::total 292131 # number of overall misses
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 5540303500 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 5540303500 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 213942000 # number of ReadCleanReq miss cycles
+system.cpu.l2cache.ReadCleanReq_miss_latency::total 213942000 # number of ReadCleanReq miss cycles
+system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 18012503500 # number of ReadSharedReq miss cycles
+system.cpu.l2cache.ReadSharedReq_miss_latency::total 18012503500 # number of ReadSharedReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 213942000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 23552807000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 23766749000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 213942000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 23552807000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 23766749000 # number of overall miss cycles
+system.cpu.l2cache.WritebackDirty_accesses::writebacks 88616 # number of WritebackDirty accesses(hits+misses)
+system.cpu.l2cache.WritebackDirty_accesses::total 88616 # number of WritebackDirty accesses(hits+misses)
+system.cpu.l2cache.WritebackClean_accesses::writebacks 4602 # number of WritebackClean accesses(hits+misses)
+system.cpu.l2cache.WritebackClean_accesses::total 4602 # number of WritebackClean accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 68804 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 68804 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 6305 # number of ReadCleanReq accesses(hits+misses)
+system.cpu.l2cache.ReadCleanReq_accesses::total 6305 # number of ReadCleanReq accesses(hits+misses)
+system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 712444 # number of ReadSharedReq accesses(hits+misses)
+system.cpu.l2cache.ReadSharedReq_accesses::total 712444 # number of ReadSharedReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 6305 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 781248 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 787553 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 6305 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 781248 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 787553 # number of overall (read+write) accesses
system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.968345 # miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::total 0.968345 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.431519 # miss rate for ReadCleanReq accesses
-system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.431519 # miss rate for ReadCleanReq accesses
-system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.312639 # miss rate for ReadSharedReq accesses
-system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.312639 # miss rate for ReadSharedReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.431519 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.370387 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.370876 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.431519 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.370387 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.370876 # miss rate for overall accesses
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 83475.963198 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 83475.963198 # average ReadExReq miss latency
-system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 78735.380655 # average ReadCleanReq miss latency
-system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 78735.380655 # average ReadCleanReq miss latency
-system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 80711.831838 # average ReadSharedReq miss latency
-system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 80711.831838 # average ReadSharedReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 78735.380655 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 81348.279854 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 81323.956465 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 78735.380655 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 81348.279854 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 81323.956465 # average overall miss latency
+system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.428232 # miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.428232 # miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.312733 # miss rate for ReadSharedReq accesses
+system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.312733 # miss rate for ReadSharedReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.428232 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.370473 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.370935 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.428232 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.370473 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.370935 # miss rate for overall accesses
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 83155.277219 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 83155.277219 # average ReadExReq miss latency
+system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 79237.777778 # average ReadCleanReq miss latency
+system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 79237.777778 # average ReadCleanReq miss latency
+system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 80844.251700 # average ReadSharedReq miss latency
+system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 80844.251700 # average ReadSharedReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 79237.777778 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 81376.241660 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 81356.477060 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 79237.777778 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 81376.241660 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 81356.477060 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -947,120 +952,121 @@ system.cpu.l2cache.fast_writes 0 # nu
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
system.cpu.l2cache.writebacks::writebacks 66683 # number of writebacks
system.cpu.l2cache.writebacks::total 66683 # number of writebacks
-system.cpu.l2cache.CleanEvict_mshr_misses::writebacks 394 # number of CleanEvict MSHR misses
-system.cpu.l2cache.CleanEvict_mshr_misses::total 394 # number of CleanEvict MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 66627 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::total 66627 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 2719 # number of ReadCleanReq MSHR misses
-system.cpu.l2cache.ReadCleanReq_mshr_misses::total 2719 # number of ReadCleanReq MSHR misses
-system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 222738 # number of ReadSharedReq MSHR misses
-system.cpu.l2cache.ReadSharedReq_mshr_misses::total 222738 # number of ReadSharedReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 2719 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.data 289365 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 292084 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 2719 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.data 289365 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 292084 # number of overall MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 4895483000 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 4895483000 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 186901500 # number of ReadCleanReq MSHR miss cycles
-system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 186901500 # number of ReadCleanReq MSHR miss cycles
-system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 15750212000 # number of ReadSharedReq MSHR miss cycles
-system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 15750212000 # number of ReadSharedReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 186901500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 20645695000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 20832596500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 186901500 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 20645695000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 20832596500 # number of overall MSHR miss cycles
+system.cpu.l2cache.CleanEvict_mshr_misses::writebacks 2 # number of CleanEvict MSHR misses
+system.cpu.l2cache.CleanEvict_mshr_misses::total 2 # number of CleanEvict MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 66626 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 66626 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 2700 # number of ReadCleanReq MSHR misses
+system.cpu.l2cache.ReadCleanReq_mshr_misses::total 2700 # number of ReadCleanReq MSHR misses
+system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 222805 # number of ReadSharedReq MSHR misses
+system.cpu.l2cache.ReadSharedReq_mshr_misses::total 222805 # number of ReadSharedReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 2700 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 289431 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 292131 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 2700 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 289431 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 292131 # number of overall MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 4874043500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 4874043500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 186952000 # number of ReadCleanReq MSHR miss cycles
+system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 186952000 # number of ReadCleanReq MSHR miss cycles
+system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 15784453500 # number of ReadSharedReq MSHR miss cycles
+system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 15784453500 # number of ReadSharedReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 186952000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 20658497000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 20845449000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 186952000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 20658497000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 20845449000 # number of overall MSHR miss cycles
system.cpu.l2cache.CleanEvict_mshr_miss_rate::writebacks inf # mshr miss rate for CleanEvict accesses
system.cpu.l2cache.CleanEvict_mshr_miss_rate::total inf # mshr miss rate for CleanEvict accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.968345 # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.968345 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.431519 # mshr miss rate for ReadCleanReq accesses
-system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.431519 # mshr miss rate for ReadCleanReq accesses
-system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.312639 # mshr miss rate for ReadSharedReq accesses
-system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.312639 # mshr miss rate for ReadSharedReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.431519 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.370387 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.370876 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.431519 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.370387 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.370876 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 73475.963198 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 73475.963198 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 68739.058477 # average ReadCleanReq mshr miss latency
-system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 68739.058477 # average ReadCleanReq mshr miss latency
-system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 70711.831838 # average ReadSharedReq mshr miss latency
-system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 70711.831838 # average ReadSharedReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 68739.058477 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 71348.279854 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 71323.990701 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 68739.058477 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 71348.279854 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 71323.990701 # average overall mshr miss latency
+system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.428232 # mshr miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.428232 # mshr miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.312733 # mshr miss rate for ReadSharedReq accesses
+system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.312733 # mshr miss rate for ReadSharedReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.428232 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.370473 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.370935 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.428232 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.370473 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.370935 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 73155.277219 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 73155.277219 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 69241.481481 # average ReadCleanReq mshr miss latency
+system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 69241.481481 # average ReadCleanReq mshr miss latency
+system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 70844.251700 # average ReadSharedReq mshr miss latency
+system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 70844.251700 # average ReadSharedReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 69241.481481 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 71376.241660 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 71356.511291 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 69241.481481 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 71376.241660 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 71356.511291 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.toL2Bus.snoop_filter.tot_requests 1569303 # Total number of requests made to the snoop filter.
-system.cpu.toL2Bus.snoop_filter.hit_single_requests 781752 # Number of requests hitting in the snoop filter with a single holder of the requested data.
+system.cpu.toL2Bus.snoop_filter.tot_requests 1569307 # Total number of requests made to the snoop filter.
+system.cpu.toL2Bus.snoop_filter.hit_single_requests 781754 # Number of requests hitting in the snoop filter with a single holder of the requested data.
system.cpu.toL2Bus.snoop_filter.hit_multi_requests 0 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
-system.cpu.toL2Bus.snoop_filter.tot_snoops 1986 # Total number of snoops made to the snoop filter.
-system.cpu.toL2Bus.snoop_filter.hit_single_snoops 1986 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
+system.cpu.toL2Bus.snoop_filter.tot_snoops 1989 # Total number of snoops made to the snoop filter.
+system.cpu.toL2Bus.snoop_filter.hit_single_snoops 1989 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
system.cpu.toL2Bus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
-system.cpu.toL2Bus.trans_dist::ReadResp 718745 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::Writeback 155563 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::CleanEvict 885494 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExReq 68805 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExResp 68805 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadCleanReq 6301 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadSharedReq 712445 # Transaction distribution
-system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 17199 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 2339654 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count::total 2356853 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 403200 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 55688320 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size::total 56091520 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.snoops 259305 # Total snoops (count)
-system.cpu.toL2Bus.snoop_fanout::samples 1828608 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::mean 0.001086 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::stdev 0.032938 # Request fanout histogram
+system.cpu.toL2Bus.trans_dist::ReadResp 718748 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::WritebackDirty 155299 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::WritebackClean 4602 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::CleanEvict 881602 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExReq 68804 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExResp 68804 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadCleanReq 6305 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadSharedReq 712444 # Transaction distribution
+system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 17211 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 2339648 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count::total 2356859 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 697984 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 55671296 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size::total 56369280 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.snoops 259749 # Total snoops (count)
+system.cpu.toL2Bus.snoop_fanout::samples 1047302 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::mean 0.001899 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::stdev 0.043538 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::0 1826622 99.89% 99.89% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::1 1986 0.11% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::0 1045313 99.81% 99.81% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::1 1989 0.19% 100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::min_value 0 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::max_value 1 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::total 1828608 # Request fanout histogram
-system.cpu.toL2Bus.reqLayer0.occupancy 873531500 # Layer occupancy (ticks)
+system.cpu.toL2Bus.snoop_fanout::total 1047302 # Request fanout histogram
+system.cpu.toL2Bus.reqLayer0.occupancy 877871500 # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization 0.3 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer0.occupancy 9450000 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.occupancy 9456000 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer1.occupancy 1171875499 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer1.occupancy 1171872499 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization 0.4 # Layer utilization (%)
-system.membus.trans_dist::ReadResp 225456 # Transaction distribution
-system.membus.trans_dist::Writeback 66683 # Transaction distribution
-system.membus.trans_dist::CleanEvict 191030 # Transaction distribution
-system.membus.trans_dist::ReadExReq 66627 # Transaction distribution
-system.membus.trans_dist::ReadExResp 66627 # Transaction distribution
-system.membus.trans_dist::ReadSharedReq 225456 # Transaction distribution
-system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 841879 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count::total 841879 # Packet count per connected master and slave (bytes)
-system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 22961024 # Cumulative packet size per connected master and slave (bytes)
-system.membus.pkt_size::total 22961024 # Cumulative packet size per connected master and slave (bytes)
+system.membus.trans_dist::ReadResp 225504 # Transaction distribution
+system.membus.trans_dist::WritebackDirty 66683 # Transaction distribution
+system.membus.trans_dist::CleanEvict 191079 # Transaction distribution
+system.membus.trans_dist::ReadExReq 66626 # Transaction distribution
+system.membus.trans_dist::ReadExResp 66626 # Transaction distribution
+system.membus.trans_dist::ReadSharedReq 225504 # Transaction distribution
+system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 842022 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 842022 # Packet count per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 22964032 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 22964032 # Cumulative packet size per connected master and slave (bytes)
system.membus.snoops 0 # Total snoops (count)
-system.membus.snoop_fanout::samples 549796 # Request fanout histogram
+system.membus.snoop_fanout::samples 549892 # Request fanout histogram
system.membus.snoop_fanout::mean 0 # Request fanout histogram
system.membus.snoop_fanout::stdev 0 # Request fanout histogram
system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
-system.membus.snoop_fanout::0 549796 100.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::0 549892 100.00% 100.00% # Request fanout histogram
system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
system.membus.snoop_fanout::min_value 0 # Request fanout histogram
system.membus.snoop_fanout::max_value 0 # Request fanout histogram
-system.membus.snoop_fanout::total 549796 # Request fanout histogram
-system.membus.reqLayer0.occupancy 880960000 # Layer occupancy (ticks)
+system.membus.snoop_fanout::total 549892 # Request fanout histogram
+system.membus.reqLayer0.occupancy 880924000 # Layer occupancy (ticks)
system.membus.reqLayer0.utilization 0.3 # Layer utilization (%)
-system.membus.respLayer1.occupancy 1551840500 # Layer occupancy (ticks)
+system.membus.respLayer1.occupancy 1551641250 # Layer occupancy (ticks)
system.membus.respLayer1.utilization 0.6 # Layer utilization (%)
---------- End Simulation Statistics ----------
diff --git a/tests/long/se/40.perlbmk/ref/alpha/tru64/simple-timing/stats.txt b/tests/long/se/40.perlbmk/ref/alpha/tru64/simple-timing/stats.txt
index f1fff22ed..5e6b1a1be 100644
--- a/tests/long/se/40.perlbmk/ref/alpha/tru64/simple-timing/stats.txt
+++ b/tests/long/se/40.perlbmk/ref/alpha/tru64/simple-timing/stats.txt
@@ -1,41 +1,41 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 1.286279 # Number of seconds simulated
-sim_ticks 1286278511500 # Number of ticks simulated
-final_tick 1286278511500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 1.288319 # Number of seconds simulated
+sim_ticks 1288319411500 # Number of ticks simulated
+final_tick 1288319411500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 1389844 # Simulator instruction rate (inst/s)
-host_op_rate 1389844 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 1925210162 # Simulator tick rate (ticks/s)
-host_mem_usage 305148 # Number of bytes of host memory used
-host_seconds 668.12 # Real time elapsed on the host
+host_inst_rate 1465054 # Simulator instruction rate (inst/s)
+host_op_rate 1465054 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 2032611527 # Simulator tick rate (ticks/s)
+host_mem_usage 306300 # Number of bytes of host memory used
+host_seconds 633.82 # Real time elapsed on the host
sim_insts 928587629 # Number of instructions simulated
sim_ops 928587629 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
system.clk_domain.clock 1000 # Clock period in ticks
-system.physmem.bytes_read::cpu.inst 137792 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.data 18509184 # Number of bytes read from this memory
-system.physmem.bytes_read::total 18646976 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 137792 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 137792 # Number of instructions bytes read from this memory
+system.physmem.bytes_read::cpu.inst 137024 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 18511872 # Number of bytes read from this memory
+system.physmem.bytes_read::total 18648896 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 137024 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 137024 # Number of instructions bytes read from this memory
system.physmem.bytes_written::writebacks 4267712 # Number of bytes written to this memory
system.physmem.bytes_written::total 4267712 # Number of bytes written to this memory
-system.physmem.num_reads::cpu.inst 2153 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 289206 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 291359 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.inst 2141 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 289248 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 291389 # Number of read requests responded to by this memory
system.physmem.num_writes::writebacks 66683 # Number of write requests responded to by this memory
system.physmem.num_writes::total 66683 # Number of write requests responded to by this memory
-system.physmem.bw_read::cpu.inst 107125 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 14389717 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 14496842 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 107125 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 107125 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write::writebacks 3317876 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::total 3317876 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total::writebacks 3317876 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 107125 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 14389717 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 17814717 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_read::cpu.inst 106359 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 14369008 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 14475367 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 106359 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 106359 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 3312619 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 3312619 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 3312619 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 106359 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 14369008 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 17787986 # Total bandwidth to/from this memory (bytes/s)
system.cpu_clk_domain.clock 500 # Clock period in ticks
system.cpu.dtb.fetch_hits 0 # ITB hits
system.cpu.dtb.fetch_misses 0 # ITB misses
@@ -70,7 +70,7 @@ system.cpu.itb.data_misses 0 # DT
system.cpu.itb.data_acv 0 # DTB access violations
system.cpu.itb.data_accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 37 # Number of system calls
-system.cpu.numCycles 2572557023 # number of cpu cycles simulated
+system.cpu.numCycles 2576638823 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
system.cpu.committedInsts 928587629 # Number of instructions committed
@@ -89,7 +89,7 @@ system.cpu.num_mem_refs 336013318 # nu
system.cpu.num_load_insts 237705247 # Number of load instructions
system.cpu.num_store_insts 98308071 # Number of store instructions
system.cpu.num_idle_cycles 0 # Number of idle cycles
-system.cpu.num_busy_cycles 2572557023 # Number of busy cycles
+system.cpu.num_busy_cycles 2576638823 # Number of busy cycles
system.cpu.not_idle_fraction 1 # Percentage of non-idle cycles
system.cpu.idle_fraction 0 # Percentage of idle cycles
system.cpu.Branches 123111018 # Number of branches fetched
@@ -129,19 +129,19 @@ system.cpu.op_class::IprAccess 0 0.00% 100.00% # Cl
system.cpu.op_class::InstPrefetch 0 0.00% 100.00% # Class of executed instruction
system.cpu.op_class::total 928789150 # Class of executed instruction
system.cpu.dcache.tags.replacements 776432 # number of replacements
-system.cpu.dcache.tags.tagsinuse 4094.261358 # Cycle average of tags in use
+system.cpu.dcache.tags.tagsinuse 4094.180330 # Cycle average of tags in use
system.cpu.dcache.tags.total_refs 335031269 # Total number of references to valid blocks.
system.cpu.dcache.tags.sampled_refs 780528 # Sample count of references to valid blocks.
system.cpu.dcache.tags.avg_refs 429.236708 # Average number of references to valid blocks.
-system.cpu.dcache.tags.warmup_cycle 1046537500 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.data 4094.261358 # Average occupied blocks per requestor
-system.cpu.dcache.tags.occ_percent::cpu.data 0.999576 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_percent::total 0.999576 # Average percentage of cache occupancy
+system.cpu.dcache.tags.warmup_cycle 1104319500 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.tags.occ_blocks::cpu.data 4094.180330 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.999556 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.999556 # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_task_id_blocks::1024 4096 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::0 55 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::1 153 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::2 468 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::3 993 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::0 51 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::1 156 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::2 467 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::3 995 # Occupied blocks per task id
system.cpu.dcache.tags.age_task_id_blocks_1024::4 2427 # Occupied blocks per task id
system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
system.cpu.dcache.tags.tag_accesses 672404122 # Number of tag accesses
@@ -162,14 +162,14 @@ system.cpu.dcache.demand_misses::cpu.data 780528 # n
system.cpu.dcache.demand_misses::total 780528 # number of demand (read+write) misses
system.cpu.dcache.overall_misses::cpu.data 780528 # number of overall misses
system.cpu.dcache.overall_misses::total 780528 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 18597166000 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 18597166000 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 3696410000 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 3696410000 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 22293576000 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 22293576000 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 22293576000 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 22293576000 # number of overall miss cycles
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 20157098000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 20157098000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 4162936000 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 4162936000 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 24320034000 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 24320034000 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 24320034000 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 24320034000 # number of overall miss cycles
system.cpu.dcache.ReadReq_accesses::cpu.data 237510597 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.ReadReq_accesses::total 237510597 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 98301200 # number of WriteReq accesses(hits+misses)
@@ -186,14 +186,14 @@ system.cpu.dcache.demand_miss_rate::cpu.data 0.002324
system.cpu.dcache.demand_miss_rate::total 0.002324 # miss rate for demand accesses
system.cpu.dcache.overall_miss_rate::cpu.data 0.002324 # miss rate for overall accesses
system.cpu.dcache.overall_miss_rate::total 0.002324 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 26137.456185 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 26137.456185 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 53560.292115 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 53560.292115 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 28562.173298 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 28562.173298 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 28562.173298 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 28562.173298 # average overall miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 28329.868421 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 28329.868421 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 60320.166923 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 60320.166923 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 31158.438903 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 31158.438903 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 31158.438903 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 31158.438903 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -202,8 +202,8 @@ system.cpu.dcache.avg_blocked_cycles::no_mshrs nan
system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks::writebacks 89031 # number of writebacks
-system.cpu.dcache.writebacks::total 89031 # number of writebacks
+system.cpu.dcache.writebacks::writebacks 88866 # number of writebacks
+system.cpu.dcache.writebacks::total 88866 # number of writebacks
system.cpu.dcache.ReadReq_mshr_misses::cpu.data 711514 # number of ReadReq MSHR misses
system.cpu.dcache.ReadReq_mshr_misses::total 711514 # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses::cpu.data 69014 # number of WriteReq MSHR misses
@@ -212,14 +212,14 @@ system.cpu.dcache.demand_mshr_misses::cpu.data 780528
system.cpu.dcache.demand_mshr_misses::total 780528 # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses::cpu.data 780528 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_misses::total 780528 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 17885652000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 17885652000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 3627396000 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 3627396000 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 21513048000 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 21513048000 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 21513048000 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 21513048000 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 19445584000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 19445584000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 4093922000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 4093922000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 23539506000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 23539506000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 23539506000 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 23539506000 # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.002996 # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.002996 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.000702 # mshr miss rate for WriteReq accesses
@@ -228,24 +228,24 @@ system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.002324
system.cpu.dcache.demand_mshr_miss_rate::total 0.002324 # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.002324 # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_miss_rate::total 0.002324 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 25137.456185 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 25137.456185 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 52560.292115 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 52560.292115 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 27562.173298 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 27562.173298 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 27562.173298 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 27562.173298 # average overall mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 27329.868421 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 27329.868421 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 59320.166923 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 59320.166923 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 30158.438903 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 30158.438903 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 30158.438903 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 30158.438903 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.icache.tags.replacements 4618 # number of replacements
-system.cpu.icache.tags.tagsinuse 1474.486224 # Cycle average of tags in use
+system.cpu.icache.tags.tagsinuse 1474.418872 # Cycle average of tags in use
system.cpu.icache.tags.total_refs 928782983 # Total number of references to valid blocks.
system.cpu.icache.tags.sampled_refs 6168 # Sample count of references to valid blocks.
system.cpu.icache.tags.avg_refs 150580.898671 # Average number of references to valid blocks.
system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst 1474.486224 # Average occupied blocks per requestor
-system.cpu.icache.tags.occ_percent::cpu.inst 0.719964 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_percent::total 0.719964 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_blocks::cpu.inst 1474.418872 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.719931 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.719931 # Average percentage of cache occupancy
system.cpu.icache.tags.occ_task_id_blocks::1024 1550 # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::0 47 # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::1 72 # Occupied blocks per task id
@@ -266,12 +266,12 @@ system.cpu.icache.demand_misses::cpu.inst 6168 # n
system.cpu.icache.demand_misses::total 6168 # number of demand (read+write) misses
system.cpu.icache.overall_misses::cpu.inst 6168 # number of overall misses
system.cpu.icache.overall_misses::total 6168 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 170684500 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 170684500 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 170684500 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 170684500 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 170684500 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 170684500 # number of overall miss cycles
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 185126500 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 185126500 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 185126500 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 185126500 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 185126500 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 185126500 # number of overall miss cycles
system.cpu.icache.ReadReq_accesses::cpu.inst 928789151 # number of ReadReq accesses(hits+misses)
system.cpu.icache.ReadReq_accesses::total 928789151 # number of ReadReq accesses(hits+misses)
system.cpu.icache.demand_accesses::cpu.inst 928789151 # number of demand (read+write) accesses
@@ -284,12 +284,12 @@ system.cpu.icache.demand_miss_rate::cpu.inst 0.000007
system.cpu.icache.demand_miss_rate::total 0.000007 # miss rate for demand accesses
system.cpu.icache.overall_miss_rate::cpu.inst 0.000007 # miss rate for overall accesses
system.cpu.icache.overall_miss_rate::total 0.000007 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 27672.584306 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 27672.584306 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 27672.584306 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 27672.584306 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 27672.584306 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 27672.584306 # average overall miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 30014.023995 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 30014.023995 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 30014.023995 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 30014.023995 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 30014.023995 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 30014.023995 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -298,93 +298,99 @@ system.cpu.icache.avg_blocked_cycles::no_mshrs nan
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
+system.cpu.icache.writebacks::writebacks 4618 # number of writebacks
+system.cpu.icache.writebacks::total 4618 # number of writebacks
system.cpu.icache.ReadReq_mshr_misses::cpu.inst 6168 # number of ReadReq MSHR misses
system.cpu.icache.ReadReq_mshr_misses::total 6168 # number of ReadReq MSHR misses
system.cpu.icache.demand_mshr_misses::cpu.inst 6168 # number of demand (read+write) MSHR misses
system.cpu.icache.demand_mshr_misses::total 6168 # number of demand (read+write) MSHR misses
system.cpu.icache.overall_mshr_misses::cpu.inst 6168 # number of overall MSHR misses
system.cpu.icache.overall_mshr_misses::total 6168 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 164516500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 164516500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 164516500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 164516500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 164516500 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 164516500 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 178958500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 178958500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 178958500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 178958500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 178958500 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 178958500 # number of overall MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000007 # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000007 # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000007 # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_miss_rate::total 0.000007 # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000007 # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_miss_rate::total 0.000007 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 26672.584306 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 26672.584306 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 26672.584306 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 26672.584306 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 26672.584306 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 26672.584306 # average overall mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 29014.023995 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 29014.023995 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 29014.023995 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 29014.023995 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 29014.023995 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 29014.023995 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.l2cache.tags.replacements 258580 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 32657.927159 # Cycle average of tags in use
-system.cpu.l2cache.tags.total_refs 1207050 # Total number of references to valid blocks.
-system.cpu.l2cache.tags.sampled_refs 291314 # Sample count of references to valid blocks.
-system.cpu.l2cache.tags.avg_refs 4.143467 # Average number of references to valid blocks.
+system.cpu.l2cache.tags.replacements 258847 # number of replacements
+system.cpu.l2cache.tags.tagsinuse 32654.651136 # Cycle average of tags in use
+system.cpu.l2cache.tags.total_refs 1207020 # Total number of references to valid blocks.
+system.cpu.l2cache.tags.sampled_refs 291581 # Sample count of references to valid blocks.
+system.cpu.l2cache.tags.avg_refs 4.139570 # Average number of references to valid blocks.
system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.tags.occ_blocks::writebacks 2486.879631 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.inst 49.811890 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.data 30121.235638 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_percent::writebacks 0.075894 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.inst 0.001520 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.data 0.919227 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::total 0.996641 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_blocks::writebacks 2500.518191 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 47.895472 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 30106.237473 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::writebacks 0.076310 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.001462 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.data 0.918769 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.996541 # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_task_id_blocks::1024 32734 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::0 101 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::1 174 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::0 112 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::1 209 # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::2 117 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::3 1144 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::4 31198 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::3 1142 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::4 31154 # Occupied blocks per task id
system.cpu.l2cache.tags.occ_task_id_percent::1024 0.998962 # Percentage of cache occupancy per task id
-system.cpu.l2cache.tags.tag_accesses 12902296 # Number of tag accesses
-system.cpu.l2cache.tags.data_accesses 12902296 # Number of data accesses
-system.cpu.l2cache.Writeback_hits::writebacks 89031 # number of Writeback hits
-system.cpu.l2cache.Writeback_hits::total 89031 # number of Writeback hits
+system.cpu.l2cache.tags.tag_accesses 12902563 # Number of tag accesses
+system.cpu.l2cache.tags.data_accesses 12902563 # Number of data accesses
+system.cpu.l2cache.WritebackDirty_hits::writebacks 88866 # number of WritebackDirty hits
+system.cpu.l2cache.WritebackDirty_hits::total 88866 # number of WritebackDirty hits
+system.cpu.l2cache.WritebackClean_hits::writebacks 4618 # number of WritebackClean hits
+system.cpu.l2cache.WritebackClean_hits::total 4618 # number of WritebackClean hits
system.cpu.l2cache.ReadExReq_hits::cpu.data 2366 # number of ReadExReq hits
system.cpu.l2cache.ReadExReq_hits::total 2366 # number of ReadExReq hits
-system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 4015 # number of ReadCleanReq hits
-system.cpu.l2cache.ReadCleanReq_hits::total 4015 # number of ReadCleanReq hits
-system.cpu.l2cache.ReadSharedReq_hits::cpu.data 488956 # number of ReadSharedReq hits
-system.cpu.l2cache.ReadSharedReq_hits::total 488956 # number of ReadSharedReq hits
-system.cpu.l2cache.demand_hits::cpu.inst 4015 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.data 491322 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 495337 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.inst 4015 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.data 491322 # number of overall hits
-system.cpu.l2cache.overall_hits::total 495337 # number of overall hits
+system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 4027 # number of ReadCleanReq hits
+system.cpu.l2cache.ReadCleanReq_hits::total 4027 # number of ReadCleanReq hits
+system.cpu.l2cache.ReadSharedReq_hits::cpu.data 488914 # number of ReadSharedReq hits
+system.cpu.l2cache.ReadSharedReq_hits::total 488914 # number of ReadSharedReq hits
+system.cpu.l2cache.demand_hits::cpu.inst 4027 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 491280 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 495307 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.inst 4027 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.data 491280 # number of overall hits
+system.cpu.l2cache.overall_hits::total 495307 # number of overall hits
system.cpu.l2cache.ReadExReq_misses::cpu.data 66648 # number of ReadExReq misses
system.cpu.l2cache.ReadExReq_misses::total 66648 # number of ReadExReq misses
-system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 2153 # number of ReadCleanReq misses
-system.cpu.l2cache.ReadCleanReq_misses::total 2153 # number of ReadCleanReq misses
-system.cpu.l2cache.ReadSharedReq_misses::cpu.data 222558 # number of ReadSharedReq misses
-system.cpu.l2cache.ReadSharedReq_misses::total 222558 # number of ReadSharedReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 2153 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 289206 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 291359 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 2153 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 289206 # number of overall misses
-system.cpu.l2cache.overall_misses::total 291359 # number of overall misses
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 3499032000 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 3499032000 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 113105000 # number of ReadCleanReq miss cycles
-system.cpu.l2cache.ReadCleanReq_miss_latency::total 113105000 # number of ReadCleanReq miss cycles
-system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 11684343000 # number of ReadSharedReq miss cycles
-system.cpu.l2cache.ReadSharedReq_miss_latency::total 11684343000 # number of ReadSharedReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 113105000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 15183375000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 15296480000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 113105000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 15183375000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 15296480000 # number of overall miss cycles
-system.cpu.l2cache.Writeback_accesses::writebacks 89031 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::total 89031 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 2141 # number of ReadCleanReq misses
+system.cpu.l2cache.ReadCleanReq_misses::total 2141 # number of ReadCleanReq misses
+system.cpu.l2cache.ReadSharedReq_misses::cpu.data 222600 # number of ReadSharedReq misses
+system.cpu.l2cache.ReadSharedReq_misses::total 222600 # number of ReadSharedReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 2141 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 289248 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 291389 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 2141 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 289248 # number of overall misses
+system.cpu.l2cache.overall_misses::total 291389 # number of overall misses
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 3965557000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 3965557000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 127415500 # number of ReadCleanReq miss cycles
+system.cpu.l2cache.ReadCleanReq_miss_latency::total 127415500 # number of ReadCleanReq miss cycles
+system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 13244711500 # number of ReadSharedReq miss cycles
+system.cpu.l2cache.ReadSharedReq_miss_latency::total 13244711500 # number of ReadSharedReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 127415500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 17210268500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 17337684000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 127415500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 17210268500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 17337684000 # number of overall miss cycles
+system.cpu.l2cache.WritebackDirty_accesses::writebacks 88866 # number of WritebackDirty accesses(hits+misses)
+system.cpu.l2cache.WritebackDirty_accesses::total 88866 # number of WritebackDirty accesses(hits+misses)
+system.cpu.l2cache.WritebackClean_accesses::writebacks 4618 # number of WritebackClean accesses(hits+misses)
+system.cpu.l2cache.WritebackClean_accesses::total 4618 # number of WritebackClean accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::cpu.data 69014 # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::total 69014 # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 6168 # number of ReadCleanReq accesses(hits+misses)
@@ -399,28 +405,28 @@ system.cpu.l2cache.overall_accesses::cpu.data 780528
system.cpu.l2cache.overall_accesses::total 786696 # number of overall (read+write) accesses
system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.965717 # miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::total 0.965717 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.349060 # miss rate for ReadCleanReq accesses
-system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.349060 # miss rate for ReadCleanReq accesses
-system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.312795 # miss rate for ReadSharedReq accesses
-system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.312795 # miss rate for ReadSharedReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.349060 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.370526 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.370358 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.349060 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.370526 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.370358 # miss rate for overall accesses
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 52500.180050 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 52500.180050 # average ReadExReq miss latency
-system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 52533.673943 # average ReadCleanReq miss latency
-system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 52533.673943 # average ReadCleanReq miss latency
-system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 52500.215674 # average ReadSharedReq miss latency
-system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 52500.215674 # average ReadSharedReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 52533.673943 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 52500.207465 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 52500.454765 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 52533.673943 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 52500.207465 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 52500.454765 # average overall miss latency
+system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.347114 # miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.347114 # miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.312854 # miss rate for ReadSharedReq accesses
+system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.312854 # miss rate for ReadSharedReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.347114 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.370580 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.370396 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.347114 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.370580 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.370396 # miss rate for overall accesses
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 59500.015004 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 59500.015004 # average ReadExReq miss latency
+system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 59512.143858 # average ReadCleanReq miss latency
+system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 59512.143858 # average ReadCleanReq miss latency
+system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 59500.051662 # average ReadSharedReq miss latency
+system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 59500.051662 # average ReadSharedReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 59512.143858 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 59500.043216 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 59500.132126 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 59512.143858 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 59500.043216 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 59500.132126 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -431,58 +437,58 @@ system.cpu.l2cache.fast_writes 0 # nu
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
system.cpu.l2cache.writebacks::writebacks 66683 # number of writebacks
system.cpu.l2cache.writebacks::total 66683 # number of writebacks
-system.cpu.l2cache.CleanEvict_mshr_misses::writebacks 238 # number of CleanEvict MSHR misses
-system.cpu.l2cache.CleanEvict_mshr_misses::total 238 # number of CleanEvict MSHR misses
+system.cpu.l2cache.CleanEvict_mshr_misses::writebacks 1 # number of CleanEvict MSHR misses
+system.cpu.l2cache.CleanEvict_mshr_misses::total 1 # number of CleanEvict MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 66648 # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::total 66648 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 2153 # number of ReadCleanReq MSHR misses
-system.cpu.l2cache.ReadCleanReq_mshr_misses::total 2153 # number of ReadCleanReq MSHR misses
-system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 222558 # number of ReadSharedReq MSHR misses
-system.cpu.l2cache.ReadSharedReq_mshr_misses::total 222558 # number of ReadSharedReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 2153 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.data 289206 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 291359 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 2153 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.data 289206 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 291359 # number of overall MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 2832552000 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 2832552000 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 91575000 # number of ReadCleanReq MSHR miss cycles
-system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 91575000 # number of ReadCleanReq MSHR miss cycles
-system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 9458763000 # number of ReadSharedReq MSHR miss cycles
-system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 9458763000 # number of ReadSharedReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 91575000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 12291315000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 12382890000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 91575000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 12291315000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 12382890000 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 2141 # number of ReadCleanReq MSHR misses
+system.cpu.l2cache.ReadCleanReq_mshr_misses::total 2141 # number of ReadCleanReq MSHR misses
+system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 222600 # number of ReadSharedReq MSHR misses
+system.cpu.l2cache.ReadSharedReq_mshr_misses::total 222600 # number of ReadSharedReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 2141 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 289248 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 291389 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 2141 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 289248 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 291389 # number of overall MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 3299077000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 3299077000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 106005500 # number of ReadCleanReq MSHR miss cycles
+system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 106005500 # number of ReadCleanReq MSHR miss cycles
+system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 11018711500 # number of ReadSharedReq MSHR miss cycles
+system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 11018711500 # number of ReadSharedReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 106005500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 14317788500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 14423794000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 106005500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 14317788500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 14423794000 # number of overall MSHR miss cycles
system.cpu.l2cache.CleanEvict_mshr_miss_rate::writebacks inf # mshr miss rate for CleanEvict accesses
system.cpu.l2cache.CleanEvict_mshr_miss_rate::total inf # mshr miss rate for CleanEvict accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.965717 # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.965717 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.349060 # mshr miss rate for ReadCleanReq accesses
-system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.349060 # mshr miss rate for ReadCleanReq accesses
-system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.312795 # mshr miss rate for ReadSharedReq accesses
-system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.312795 # mshr miss rate for ReadSharedReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.349060 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.370526 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.370358 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.349060 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.370526 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.370358 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 42500.180050 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 42500.180050 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 42533.673943 # average ReadCleanReq mshr miss latency
-system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 42533.673943 # average ReadCleanReq mshr miss latency
-system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 42500.215674 # average ReadSharedReq mshr miss latency
-system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 42500.215674 # average ReadSharedReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 42533.673943 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 42500.207465 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 42500.454765 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 42533.673943 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 42500.207465 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 42500.454765 # average overall mshr miss latency
+system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.347114 # mshr miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.347114 # mshr miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.312854 # mshr miss rate for ReadSharedReq accesses
+system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.312854 # mshr miss rate for ReadSharedReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.347114 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.370580 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.370396 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.347114 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.370580 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.370396 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 49500.015004 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 49500.015004 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 49512.143858 # average ReadCleanReq mshr miss latency
+system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 49512.143858 # average ReadCleanReq mshr miss latency
+system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 49500.051662 # average ReadSharedReq mshr miss latency
+system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 49500.051662 # average ReadSharedReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 49512.143858 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 49500.043216 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 49500.132126 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 49512.143858 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 49500.043216 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 49500.132126 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.toL2Bus.snoop_filter.tot_requests 1567746 # Total number of requests made to the snoop filter.
system.cpu.toL2Bus.snoop_filter.hit_single_requests 781050 # Number of requests hitting in the snoop filter with a single holder of the requested data.
@@ -491,8 +497,9 @@ system.cpu.toL2Bus.snoop_filter.tot_snoops 1718 #
system.cpu.toL2Bus.snoop_filter.hit_single_snoops 1718 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
system.cpu.toL2Bus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
system.cpu.toL2Bus.trans_dist::ReadResp 717682 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::Writeback 155714 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::CleanEvict 883916 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::WritebackDirty 155549 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::WritebackClean 4618 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::CleanEvict 879730 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadExReq 69014 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadExResp 69014 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadCleanReq 6168 # Transaction distribution
@@ -500,51 +507,51 @@ system.cpu.toL2Bus.trans_dist::ReadSharedReq 711514
system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 16954 # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 2337488 # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count::total 2354442 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 394752 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 55651776 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size::total 56046528 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.snoops 258580 # Total snoops (count)
-system.cpu.toL2Bus.snoop_fanout::samples 1826326 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::mean 0.000941 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::stdev 0.030656 # Request fanout histogram
+system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 690304 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 55641216 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size::total 56331520 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.snoops 258847 # Total snoops (count)
+system.cpu.toL2Bus.snoop_fanout::samples 1045543 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::mean 0.001643 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::stdev 0.040503 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::0 1824608 99.91% 99.91% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::1 1718 0.09% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::0 1043825 99.84% 99.84% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::1 1718 0.16% 100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::min_value 0 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::max_value 1 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::total 1826326 # Request fanout histogram
-system.cpu.toL2Bus.reqLayer0.occupancy 872904000 # Layer occupancy (ticks)
+system.cpu.toL2Bus.snoop_fanout::total 1045543 # Request fanout histogram
+system.cpu.toL2Bus.reqLayer0.occupancy 877357000 # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization 0.1 # Layer utilization (%)
system.cpu.toL2Bus.respLayer0.occupancy 9252000 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%)
system.cpu.toL2Bus.respLayer1.occupancy 1170792000 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization 0.1 # Layer utilization (%)
-system.membus.trans_dist::ReadResp 224711 # Transaction distribution
-system.membus.trans_dist::Writeback 66683 # Transaction distribution
-system.membus.trans_dist::CleanEvict 190417 # Transaction distribution
+system.membus.trans_dist::ReadResp 224741 # Transaction distribution
+system.membus.trans_dist::WritebackDirty 66683 # Transaction distribution
+system.membus.trans_dist::CleanEvict 190447 # Transaction distribution
system.membus.trans_dist::ReadExReq 66648 # Transaction distribution
system.membus.trans_dist::ReadExResp 66648 # Transaction distribution
-system.membus.trans_dist::ReadSharedReq 224711 # Transaction distribution
-system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 839818 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count::total 839818 # Packet count per connected master and slave (bytes)
-system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 22914688 # Cumulative packet size per connected master and slave (bytes)
-system.membus.pkt_size::total 22914688 # Cumulative packet size per connected master and slave (bytes)
+system.membus.trans_dist::ReadSharedReq 224741 # Transaction distribution
+system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 839908 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 839908 # Packet count per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 22916608 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 22916608 # Cumulative packet size per connected master and slave (bytes)
system.membus.snoops 0 # Total snoops (count)
-system.membus.snoop_fanout::samples 548514 # Request fanout histogram
+system.membus.snoop_fanout::samples 548519 # Request fanout histogram
system.membus.snoop_fanout::mean 0 # Request fanout histogram
system.membus.snoop_fanout::stdev 0 # Request fanout histogram
system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
-system.membus.snoop_fanout::0 548514 100.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::0 548519 100.00% 100.00% # Request fanout histogram
system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
system.membus.snoop_fanout::min_value 0 # Request fanout histogram
system.membus.snoop_fanout::max_value 0 # Request fanout histogram
-system.membus.snoop_fanout::total 548514 # Request fanout histogram
-system.membus.reqLayer0.occupancy 815261292 # Layer occupancy (ticks)
+system.membus.snoop_fanout::total 548519 # Request fanout histogram
+system.membus.reqLayer0.occupancy 815264000 # Layer occupancy (ticks)
system.membus.reqLayer0.utilization 0.1 # Layer utilization (%)
-system.membus.respLayer1.occupancy 1456808792 # Layer occupancy (ticks)
+system.membus.respLayer1.occupancy 1456945000 # Layer occupancy (ticks)
system.membus.respLayer1.utilization 0.1 # Layer utilization (%)
---------- End Simulation Statistics ----------