diff options
Diffstat (limited to 'tests/long/se/60.bzip2/ref')
12 files changed, 2941 insertions, 2858 deletions
diff --git a/tests/long/se/60.bzip2/ref/alpha/tru64/minor-timing/config.ini b/tests/long/se/60.bzip2/ref/alpha/tru64/minor-timing/config.ini index 10131fd38..0a31f5d4d 100644 --- a/tests/long/se/60.bzip2/ref/alpha/tru64/minor-timing/config.ini +++ b/tests/long/se/60.bzip2/ref/alpha/tru64/minor-timing/config.ini @@ -149,7 +149,7 @@ useIndirect=true [system.cpu.dcache] type=Cache children=tags -addr_ranges=0:18446744073709551615 +addr_ranges=0:18446744073709551615:0:0:0:0 assoc=2 clk_domain=system.cpu_clk_domain clusivity=mostly_incl @@ -583,7 +583,7 @@ opClass=InstPrefetch [system.cpu.icache] type=Cache children=tags -addr_ranges=0:18446744073709551615 +addr_ranges=0:18446744073709551615:0:0:0:0 assoc=2 clk_domain=system.cpu_clk_domain clusivity=mostly_incl @@ -643,7 +643,7 @@ size=48 [system.cpu.l2cache] type=Cache children=tags -addr_ranges=0:18446744073709551615 +addr_ranges=0:18446744073709551615:0:0:0:0 assoc=8 clk_domain=system.cpu_clk_domain clusivity=mostly_incl @@ -760,6 +760,7 @@ transition_latency=100000000 [system.membus] type=CoherentXBar +children=snoop_filter clk_domain=system.clk_domain default_p_state=UNDEFINED eventq_index=0 @@ -771,7 +772,7 @@ p_state_clk_gate_min=1000 point_of_coherency=true power_model=Null response_latency=2 -snoop_filter=Null +snoop_filter=system.membus.snoop_filter snoop_response_latency=4 system=system use_default_range=false @@ -779,29 +780,36 @@ width=16 master=system.physmem.port slave=system.system_port system.cpu.l2cache.mem_side +[system.membus.snoop_filter] +type=SnoopFilter +eventq_index=0 +lookup_latency=1 +max_capacity=8388608 +system=system + [system.physmem] type=DRAMCtrl -IDD0=0.075000 +IDD0=0.055000 IDD02=0.000000 -IDD2N=0.050000 +IDD2N=0.032000 IDD2N2=0.000000 IDD2P0=0.000000 IDD2P02=0.000000 -IDD2P1=0.000000 +IDD2P1=0.032000 IDD2P12=0.000000 -IDD3N=0.057000 +IDD3N=0.038000 IDD3N2=0.000000 IDD3P0=0.000000 IDD3P02=0.000000 -IDD3P1=0.000000 +IDD3P1=0.038000 IDD3P12=0.000000 -IDD4R=0.187000 +IDD4R=0.157000 IDD4R2=0.000000 -IDD4W=0.165000 +IDD4W=0.125000 IDD4W2=0.000000 -IDD5=0.220000 +IDD5=0.235000 IDD52=0.000000 -IDD6=0.000000 +IDD6=0.020000 IDD62=0.000000 VDD=1.500000 VDD2=0.000000 @@ -821,6 +829,7 @@ devices_per_rank=8 dll=true eventq_index=0 in_addr_map=true +kvm_map=true max_accesses_per_row=16 mem_sched_policy=frfcfs min_writes_per_switch=16 @@ -830,7 +839,7 @@ p_state_clk_gate_max=1000000000000 p_state_clk_gate_min=1000 page_policy=open_adaptive power_model=Null -range=0:134217727 +range=0:134217727:0:0:0:0 ranks_per_channel=2 read_buffer_size=32 static_backend_latency=10000 @@ -852,9 +861,9 @@ tRTW=2500 tWR=15000 tWTR=7500 tXAW=30000 -tXP=0 +tXP=6000 tXPDLL=0 -tXS=0 +tXS=270000 tXSDLL=0 write_buffer_size=64 write_high_thresh_perc=85 diff --git a/tests/long/se/60.bzip2/ref/alpha/tru64/minor-timing/simout b/tests/long/se/60.bzip2/ref/alpha/tru64/minor-timing/simout index cd35cd53a..871055fe1 100755 --- a/tests/long/se/60.bzip2/ref/alpha/tru64/minor-timing/simout +++ b/tests/long/se/60.bzip2/ref/alpha/tru64/minor-timing/simout @@ -3,9 +3,9 @@ Redirecting stderr to build/ALPHA/tests/opt/long/se/60.bzip2/alpha/tru64/minor-t gem5 Simulator System. http://gem5.org gem5 is copyrighted software; use the --copyright option for details. -gem5 compiled Jul 19 2016 12:23:51 -gem5 started Jul 21 2016 14:09:29 -gem5 executing on e108600-lin, pid 4307 +gem5 compiled Oct 11 2016 00:00:58 +gem5 started Oct 13 2016 20:19:45 +gem5 executing on e108600-lin, pid 28067 command line: /work/curdun01/gem5-external.hg/build/ALPHA/gem5.opt -d build/ALPHA/tests/opt/long/se/60.bzip2/alpha/tru64/minor-timing -re /work/curdun01/gem5-external.hg/tests/testing/../run.py long/se/60.bzip2/alpha/tru64/minor-timing Global frequency set at 1000000000000 ticks per second @@ -26,4 +26,4 @@ Uncompressing Data Uncompressed data 1048576 bytes in length Uncompressed data compared correctly Tested 1MB buffer: OK! -Exiting @ tick 1219570622500 because target called exit() +Exiting @ tick 1241902335500 because target called exit() diff --git a/tests/long/se/60.bzip2/ref/alpha/tru64/minor-timing/stats.txt b/tests/long/se/60.bzip2/ref/alpha/tru64/minor-timing/stats.txt index d8a41d287..5d202194f 100644 --- a/tests/long/se/60.bzip2/ref/alpha/tru64/minor-timing/stats.txt +++ b/tests/long/se/60.bzip2/ref/alpha/tru64/minor-timing/stats.txt @@ -1,105 +1,105 @@ ---------- Begin Simulation Statistics ---------- -sim_seconds 1.222275 # Number of seconds simulated -sim_ticks 1222274983500 # Number of ticks simulated -final_tick 1222274983500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) +sim_seconds 1.241902 # Number of seconds simulated +sim_ticks 1241902335500 # Number of ticks simulated +final_tick 1241902335500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) sim_freq 1000000000000 # Frequency of simulated ticks -host_inst_rate 407632 # Simulator instruction rate (inst/s) -host_op_rate 407632 # Simulator op (including micro ops) rate (op/s) -host_tick_rate 272801132 # Simulator tick rate (ticks/s) -host_mem_usage 256700 # Number of bytes of host memory used -host_seconds 4480.46 # Real time elapsed on the host +host_inst_rate 311711 # Simulator instruction rate (inst/s) +host_op_rate 311711 # Simulator op (including micro ops) rate (op/s) +host_tick_rate 211957790 # Simulator tick rate (ticks/s) +host_mem_usage 254092 # Number of bytes of host memory used +host_seconds 5859.20 # Real time elapsed on the host sim_insts 1826378509 # Number of instructions simulated sim_ops 1826378509 # Number of ops (including micro ops) simulated system.voltage_domain.voltage 1 # Voltage in Volts system.clk_domain.clock 1000 # Clock period in ticks -system.physmem.pwrStateResidencyTicks::UNDEFINED 1222274983500 # Cumulative time (in ticks) in various power states -system.physmem.bytes_read::cpu.inst 61440 # Number of bytes read from this memory -system.physmem.bytes_read::cpu.data 126177664 # Number of bytes read from this memory -system.physmem.bytes_read::total 126239104 # Number of bytes read from this memory -system.physmem.bytes_inst_read::cpu.inst 61440 # Number of instructions bytes read from this memory -system.physmem.bytes_inst_read::total 61440 # Number of instructions bytes read from this memory -system.physmem.bytes_written::writebacks 66092544 # Number of bytes written to this memory -system.physmem.bytes_written::total 66092544 # Number of bytes written to this memory -system.physmem.num_reads::cpu.inst 960 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu.data 1971526 # Number of read requests responded to by this memory -system.physmem.num_reads::total 1972486 # Number of read requests responded to by this memory -system.physmem.num_writes::writebacks 1032696 # Number of write requests responded to by this memory -system.physmem.num_writes::total 1032696 # Number of write requests responded to by this memory -system.physmem.bw_read::cpu.inst 50267 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu.data 103231814 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::total 103282081 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::cpu.inst 50267 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::total 50267 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_write::writebacks 54073384 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_write::total 54073384 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_total::writebacks 54073384 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.inst 50267 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.data 103231814 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::total 157355465 # Total bandwidth to/from this memory (bytes/s) -system.physmem.readReqs 1972486 # Number of read requests accepted -system.physmem.writeReqs 1032696 # Number of write requests accepted -system.physmem.readBursts 1972486 # Number of DRAM read bursts, including those serviced by the write queue -system.physmem.writeBursts 1032696 # Number of DRAM write bursts, including those merged in the write queue -system.physmem.bytesReadDRAM 126156992 # Total number of bytes read from DRAM -system.physmem.bytesReadWrQ 82112 # Total number of bytes read from write queue -system.physmem.bytesWritten 66090816 # Total number of bytes written to DRAM -system.physmem.bytesReadSys 126239104 # Total read bytes from the system interface side -system.physmem.bytesWrittenSys 66092544 # Total written bytes from the system interface side -system.physmem.servicedByWrQ 1283 # Number of DRAM read bursts serviced by the write queue +system.physmem.pwrStateResidencyTicks::UNDEFINED 1241902335500 # Cumulative time (in ticks) in various power states +system.physmem.bytes_read::cpu.inst 61632 # Number of bytes read from this memory +system.physmem.bytes_read::cpu.data 126178240 # Number of bytes read from this memory +system.physmem.bytes_read::total 126239872 # Number of bytes read from this memory +system.physmem.bytes_inst_read::cpu.inst 61632 # Number of instructions bytes read from this memory +system.physmem.bytes_inst_read::total 61632 # Number of instructions bytes read from this memory +system.physmem.bytes_written::writebacks 66092288 # Number of bytes written to this memory +system.physmem.bytes_written::total 66092288 # Number of bytes written to this memory +system.physmem.num_reads::cpu.inst 963 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu.data 1971535 # Number of read requests responded to by this memory +system.physmem.num_reads::total 1972498 # Number of read requests responded to by this memory +system.physmem.num_writes::writebacks 1032692 # Number of write requests responded to by this memory +system.physmem.num_writes::total 1032692 # Number of write requests responded to by this memory +system.physmem.bw_read::cpu.inst 49627 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu.data 101600775 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::total 101650402 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::cpu.inst 49627 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::total 49627 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_write::writebacks 53218587 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_write::total 53218587 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_total::writebacks 53218587 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.inst 49627 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.data 101600775 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::total 154868990 # Total bandwidth to/from this memory (bytes/s) +system.physmem.readReqs 1972498 # Number of read requests accepted +system.physmem.writeReqs 1032692 # Number of write requests accepted +system.physmem.readBursts 1972498 # Number of DRAM read bursts, including those serviced by the write queue +system.physmem.writeBursts 1032692 # Number of DRAM write bursts, including those merged in the write queue +system.physmem.bytesReadDRAM 126161536 # Total number of bytes read from DRAM +system.physmem.bytesReadWrQ 78336 # Total number of bytes read from write queue +system.physmem.bytesWritten 66090880 # Total number of bytes written to DRAM +system.physmem.bytesReadSys 126239872 # Total read bytes from the system interface side +system.physmem.bytesWrittenSys 66092288 # Total written bytes from the system interface side +system.physmem.servicedByWrQ 1224 # Number of DRAM read bursts serviced by the write queue system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write -system.physmem.perBankRdBursts::0 119355 # Per bank write bursts -system.physmem.perBankRdBursts::1 114736 # Per bank write bursts -system.physmem.perBankRdBursts::2 116711 # Per bank write bursts -system.physmem.perBankRdBursts::3 118315 # Per bank write bursts -system.physmem.perBankRdBursts::4 118360 # Per bank write bursts -system.physmem.perBankRdBursts::5 118227 # Per bank write bursts -system.physmem.perBankRdBursts::6 120694 # Per bank write bursts -system.physmem.perBankRdBursts::7 125539 # Per bank write bursts -system.physmem.perBankRdBursts::8 127875 # Per bank write bursts -system.physmem.perBankRdBursts::9 130856 # Per bank write bursts -system.physmem.perBankRdBursts::10 129453 # Per bank write bursts -system.physmem.perBankRdBursts::11 131175 # Per bank write bursts -system.physmem.perBankRdBursts::12 126741 # Per bank write bursts -system.physmem.perBankRdBursts::13 125953 # Per bank write bursts -system.physmem.perBankRdBursts::14 123325 # Per bank write bursts -system.physmem.perBankRdBursts::15 123888 # Per bank write bursts +system.physmem.perBankRdBursts::0 119357 # Per bank write bursts +system.physmem.perBankRdBursts::1 114729 # Per bank write bursts +system.physmem.perBankRdBursts::2 116715 # Per bank write bursts +system.physmem.perBankRdBursts::3 118322 # Per bank write bursts +system.physmem.perBankRdBursts::4 118352 # Per bank write bursts +system.physmem.perBankRdBursts::5 118237 # Per bank write bursts +system.physmem.perBankRdBursts::6 120696 # Per bank write bursts +system.physmem.perBankRdBursts::7 125562 # Per bank write bursts +system.physmem.perBankRdBursts::8 127868 # Per bank write bursts +system.physmem.perBankRdBursts::9 130858 # Per bank write bursts +system.physmem.perBankRdBursts::10 129451 # Per bank write bursts +system.physmem.perBankRdBursts::11 131187 # Per bank write bursts +system.physmem.perBankRdBursts::12 126743 # Per bank write bursts +system.physmem.perBankRdBursts::13 125956 # Per bank write bursts +system.physmem.perBankRdBursts::14 123338 # Per bank write bursts +system.physmem.perBankRdBursts::15 123903 # Per bank write bursts system.physmem.perBankWrBursts::0 62004 # Per bank write bursts -system.physmem.perBankWrBursts::1 62322 # Per bank write bursts -system.physmem.perBankWrBursts::2 61319 # Per bank write bursts -system.physmem.perBankWrBursts::3 62011 # Per bank write bursts -system.physmem.perBankWrBursts::4 62436 # Per bank write bursts -system.physmem.perBankWrBursts::5 63988 # Per bank write bursts -system.physmem.perBankWrBursts::6 65064 # Per bank write bursts -system.physmem.perBankWrBursts::7 66489 # Per bank write bursts -system.physmem.perBankWrBursts::8 66234 # Per bank write bursts -system.physmem.perBankWrBursts::9 66705 # Per bank write bursts -system.physmem.perBankWrBursts::10 66339 # Per bank write bursts -system.physmem.perBankWrBursts::11 66709 # Per bank write bursts -system.physmem.perBankWrBursts::12 65174 # Per bank write bursts -system.physmem.perBankWrBursts::13 65212 # Per bank write bursts -system.physmem.perBankWrBursts::14 65629 # Per bank write bursts -system.physmem.perBankWrBursts::15 65034 # Per bank write bursts +system.physmem.perBankWrBursts::1 62324 # Per bank write bursts +system.physmem.perBankWrBursts::2 61320 # Per bank write bursts +system.physmem.perBankWrBursts::3 62012 # Per bank write bursts +system.physmem.perBankWrBursts::4 62437 # Per bank write bursts +system.physmem.perBankWrBursts::5 63989 # Per bank write bursts +system.physmem.perBankWrBursts::6 65066 # Per bank write bursts +system.physmem.perBankWrBursts::7 66492 # Per bank write bursts +system.physmem.perBankWrBursts::8 66230 # Per bank write bursts +system.physmem.perBankWrBursts::9 66701 # Per bank write bursts +system.physmem.perBankWrBursts::10 66337 # Per bank write bursts +system.physmem.perBankWrBursts::11 66707 # Per bank write bursts +system.physmem.perBankWrBursts::12 65162 # Per bank write bursts +system.physmem.perBankWrBursts::13 65226 # Per bank write bursts +system.physmem.perBankWrBursts::14 65630 # Per bank write bursts +system.physmem.perBankWrBursts::15 65033 # Per bank write bursts system.physmem.numRdRetry 0 # Number of times read queue was full causing retry system.physmem.numWrRetry 0 # Number of times write queue was full causing retry -system.physmem.totGap 1222274866500 # Total gap between requests +system.physmem.totGap 1241902212500 # Total gap between requests system.physmem.readPktSize::0 0 # Read request sizes (log2) system.physmem.readPktSize::1 0 # Read request sizes (log2) system.physmem.readPktSize::2 0 # Read request sizes (log2) system.physmem.readPktSize::3 0 # Read request sizes (log2) system.physmem.readPktSize::4 0 # Read request sizes (log2) system.physmem.readPktSize::5 0 # Read request sizes (log2) -system.physmem.readPktSize::6 1972486 # Read request sizes (log2) +system.physmem.readPktSize::6 1972498 # Read request sizes (log2) system.physmem.writePktSize::0 0 # Write request sizes (log2) system.physmem.writePktSize::1 0 # Write request sizes (log2) system.physmem.writePktSize::2 0 # Write request sizes (log2) system.physmem.writePktSize::3 0 # Write request sizes (log2) system.physmem.writePktSize::4 0 # Write request sizes (log2) system.physmem.writePktSize::5 0 # Write request sizes (log2) -system.physmem.writePktSize::6 1032696 # Write request sizes (log2) -system.physmem.rdQLenPdf::0 1847755 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::1 123438 # What read queue length does an incoming req see +system.physmem.writePktSize::6 1032692 # Write request sizes (log2) +system.physmem.rdQLenPdf::0 1834002 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::1 137262 # What read queue length does an incoming req see system.physmem.rdQLenPdf::2 10 # What read queue length does an incoming req see system.physmem.rdQLenPdf::3 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::4 0 # What read queue length does an incoming req see @@ -145,26 +145,26 @@ system.physmem.wrQLenPdf::11 1 # Wh system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::15 30048 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::16 31196 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::17 55895 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::18 61015 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::19 61109 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::20 61152 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::21 61095 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::22 61085 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::23 61106 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::24 61082 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::25 61071 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::26 61082 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::27 61067 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::28 61245 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::29 61296 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::30 60829 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::31 60715 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::32 60557 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::33 36 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::34 0 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::15 28680 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::16 29758 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::17 55879 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::18 61072 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::19 61319 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::20 61406 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::21 61263 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::22 61215 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::23 61129 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::24 61163 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::25 61122 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::26 61175 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::27 61200 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::28 61213 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::29 61359 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::30 61719 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::31 61033 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::32 60943 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::33 28 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::34 1 # What write queue length does an incoming req see system.physmem.wrQLenPdf::35 0 # What write queue length does an incoming req see system.physmem.wrQLenPdf::36 0 # What write queue length does an incoming req see system.physmem.wrQLenPdf::37 0 # What write queue length does an incoming req see @@ -194,137 +194,147 @@ system.physmem.wrQLenPdf::60 0 # Wh system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see -system.physmem.bytesPerActivate::samples 1846311 # Bytes accessed per row activation -system.physmem.bytesPerActivate::mean 104.123632 # Bytes accessed per row activation -system.physmem.bytesPerActivate::gmean 81.172382 # Bytes accessed per row activation -system.physmem.bytesPerActivate::stdev 131.523418 # Bytes accessed per row activation -system.physmem.bytesPerActivate::0-127 1463397 79.26% 79.26% # Bytes accessed per row activation -system.physmem.bytesPerActivate::128-255 266113 14.41% 93.67% # Bytes accessed per row activation -system.physmem.bytesPerActivate::256-383 48771 2.64% 96.32% # Bytes accessed per row activation -system.physmem.bytesPerActivate::384-511 20101 1.09% 97.40% # Bytes accessed per row activation -system.physmem.bytesPerActivate::512-639 12770 0.69% 98.10% # Bytes accessed per row activation -system.physmem.bytesPerActivate::640-767 7489 0.41% 98.50% # Bytes accessed per row activation -system.physmem.bytesPerActivate::768-895 5280 0.29% 98.79% # Bytes accessed per row activation -system.physmem.bytesPerActivate::896-1023 4734 0.26% 99.04% # Bytes accessed per row activation -system.physmem.bytesPerActivate::1024-1151 17656 0.96% 100.00% # Bytes accessed per row activation -system.physmem.bytesPerActivate::total 1846311 # Bytes accessed per row activation -system.physmem.rdPerTurnAround::samples 60557 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::mean 32.510131 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::gmean 23.099317 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::stdev 136.122575 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::0-511 60389 99.72% 99.72% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::512-1023 130 0.21% 99.94% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::1024-1535 8 0.01% 99.95% # Reads before turning the bus around for writes +system.physmem.bytesPerActivate::samples 1848577 # Bytes accessed per row activation +system.physmem.bytesPerActivate::mean 103.999494 # Bytes accessed per row activation +system.physmem.bytesPerActivate::gmean 81.158472 # Bytes accessed per row activation +system.physmem.bytesPerActivate::stdev 130.975371 # Bytes accessed per row activation +system.physmem.bytesPerActivate::0-127 1464855 79.24% 79.24% # Bytes accessed per row activation +system.physmem.bytesPerActivate::128-255 267102 14.45% 93.69% # Bytes accessed per row activation +system.physmem.bytesPerActivate::256-383 48426 2.62% 96.31% # Bytes accessed per row activation +system.physmem.bytesPerActivate::384-511 20608 1.11% 97.43% # Bytes accessed per row activation +system.physmem.bytesPerActivate::512-639 12613 0.68% 98.11% # Bytes accessed per row activation +system.physmem.bytesPerActivate::640-767 7404 0.40% 98.51% # Bytes accessed per row activation +system.physmem.bytesPerActivate::768-895 5582 0.30% 98.81% # Bytes accessed per row activation +system.physmem.bytesPerActivate::896-1023 4649 0.25% 99.06% # Bytes accessed per row activation +system.physmem.bytesPerActivate::1024-1151 17338 0.94% 100.00% # Bytes accessed per row activation +system.physmem.bytesPerActivate::total 1848577 # Bytes accessed per row activation +system.physmem.rdPerTurnAround::samples 60747 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::mean 32.448697 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::gmean 23.033030 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::stdev 139.766082 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::0-511 60580 99.73% 99.73% # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::512-1023 126 0.21% 99.93% # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::1024-1535 11 0.02% 99.95% # Reads before turning the bus around for writes system.physmem.rdPerTurnAround::1536-2047 5 0.01% 99.96% # Reads before turning the bus around for writes system.physmem.rdPerTurnAround::2048-2559 4 0.01% 99.97% # Reads before turning the bus around for writes system.physmem.rdPerTurnAround::2560-3071 4 0.01% 99.97% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::3072-3583 1 0.00% 99.97% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::3584-4095 4 0.01% 99.98% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::4096-4607 2 0.00% 99.98% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::4608-5119 4 0.01% 99.99% # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::3072-3583 2 0.00% 99.98% # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::3584-4095 3 0.00% 99.98% # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::4096-4607 3 0.00% 99.99% # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::4608-5119 3 0.00% 99.99% # Reads before turning the bus around for writes system.physmem.rdPerTurnAround::6656-7167 1 0.00% 99.99% # Reads before turning the bus around for writes system.physmem.rdPerTurnAround::8704-9215 1 0.00% 99.99% # Reads before turning the bus around for writes system.physmem.rdPerTurnAround::9216-9727 1 0.00% 100.00% # Reads before turning the bus around for writes system.physmem.rdPerTurnAround::11776-12287 1 0.00% 100.00% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::12288-12799 1 0.00% 100.00% # Reads before turning the bus around for writes system.physmem.rdPerTurnAround::12800-13311 1 0.00% 100.00% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::total 60557 # Reads before turning the bus around for writes -system.physmem.wrPerTurnAround::samples 60557 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::mean 17.052843 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::gmean 17.021089 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::stdev 1.041900 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::16 29161 48.15% 48.15% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::17 1164 1.92% 50.08% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::18 28160 46.50% 96.58% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::19 2021 3.34% 99.92% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::20 45 0.07% 99.99% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::21 6 0.01% 100.00% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::total 60557 # Writes before turning the bus around for reads -system.physmem.totQLat 36942736250 # Total ticks spent queuing -system.physmem.totMemAccLat 73902792500 # Total ticks spent from burst creation until serviced by the DRAM -system.physmem.totBusLat 9856015000 # Total ticks spent in databus transfers -system.physmem.avgQLat 18741.21 # Average queueing delay per DRAM burst +system.physmem.rdPerTurnAround::14848-15359 1 0.00% 100.00% # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::total 60747 # Reads before turning the bus around for writes +system.physmem.wrPerTurnAround::samples 60747 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::mean 16.999523 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::gmean 16.968024 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::stdev 1.037878 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::16 30790 50.69% 50.69% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::17 1097 1.81% 52.49% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::18 26995 44.44% 96.93% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::19 1834 3.02% 99.95% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::20 26 0.04% 99.99% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::21 5 0.01% 100.00% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::total 60747 # Writes before turning the bus around for reads +system.physmem.totQLat 58523135000 # Total ticks spent queuing +system.physmem.totMemAccLat 95484522500 # Total ticks spent from burst creation until serviced by the DRAM +system.physmem.totBusLat 9856370000 # Total ticks spent in databus transfers +system.physmem.avgQLat 29687.98 # Average queueing delay per DRAM burst system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst -system.physmem.avgMemAccLat 37491.21 # Average memory access latency per DRAM burst -system.physmem.avgRdBW 103.21 # Average DRAM read bandwidth in MiByte/s -system.physmem.avgWrBW 54.07 # Average achieved write bandwidth in MiByte/s -system.physmem.avgRdBWSys 103.28 # Average system read bandwidth in MiByte/s -system.physmem.avgWrBWSys 54.07 # Average system write bandwidth in MiByte/s +system.physmem.avgMemAccLat 48437.98 # Average memory access latency per DRAM burst +system.physmem.avgRdBW 101.59 # Average DRAM read bandwidth in MiByte/s +system.physmem.avgWrBW 53.22 # Average achieved write bandwidth in MiByte/s +system.physmem.avgRdBWSys 101.65 # Average system read bandwidth in MiByte/s +system.physmem.avgWrBWSys 53.22 # Average system write bandwidth in MiByte/s system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s -system.physmem.busUtil 1.23 # Data bus utilization in percentage -system.physmem.busUtilRead 0.81 # Data bus utilization in percentage for reads +system.physmem.busUtil 1.21 # Data bus utilization in percentage +system.physmem.busUtilRead 0.79 # Data bus utilization in percentage for reads system.physmem.busUtilWrite 0.42 # Data bus utilization in percentage for writes system.physmem.avgRdQLen 1.02 # Average read queue length when enqueuing -system.physmem.avgWrQLen 25.40 # Average write queue length when enqueuing -system.physmem.readRowHits 727606 # Number of row buffer hits during reads -system.physmem.writeRowHits 429946 # Number of row buffer hits during writes -system.physmem.readRowHitRate 36.91 # Row buffer hit rate for reads -system.physmem.writeRowHitRate 41.63 # Row buffer hit rate for writes -system.physmem.avgGap 406722.41 # Average gap between requests -system.physmem.pageHitRate 38.53 # Row buffer hit rate, read and write combined -system.physmem_0.actEnergy 6766986240 # Energy for activate commands per rank (pJ) -system.physmem_0.preEnergy 3692304000 # Energy for precharge commands per rank (pJ) -system.physmem_0.readEnergy 7425061800 # Energy for read commands per rank (pJ) -system.physmem_0.writeEnergy 3276501840 # Energy for write commands per rank (pJ) -system.physmem_0.refreshEnergy 79832731680 # Energy for refresh commands per rank (pJ) -system.physmem_0.actBackEnergy 416045775330 # Energy for active background per rank (pJ) -system.physmem_0.preBackEnergy 368409693000 # Energy for precharge background per rank (pJ) -system.physmem_0.totalEnergy 885449053890 # Total energy per rank (pJ) -system.physmem_0.averagePower 724.429872 # Core power per rank (mW) -system.physmem_0.memoryStateTime::IDLE 610096075500 # Time in different power states -system.physmem_0.memoryStateTime::REF 40814280000 # Time in different power states -system.physmem_0.memoryStateTime::PRE_PDN 0 # Time in different power states -system.physmem_0.memoryStateTime::ACT 571360638500 # Time in different power states -system.physmem_0.memoryStateTime::ACT_PDN 0 # Time in different power states -system.physmem_1.actEnergy 7191102240 # Energy for activate commands per rank (pJ) -system.physmem_1.preEnergy 3923716500 # Energy for precharge commands per rank (pJ) -system.physmem_1.readEnergy 7949838000 # Energy for read commands per rank (pJ) -system.physmem_1.writeEnergy 3415193280 # Energy for write commands per rank (pJ) -system.physmem_1.refreshEnergy 79832731680 # Energy for refresh commands per rank (pJ) -system.physmem_1.actBackEnergy 427319070030 # Energy for active background per rank (pJ) -system.physmem_1.preBackEnergy 358520838000 # Energy for precharge background per rank (pJ) -system.physmem_1.totalEnergy 888152489730 # Total energy per rank (pJ) -system.physmem_1.averagePower 726.641687 # Core power per rank (mW) -system.physmem_1.memoryStateTime::IDLE 593574305750 # Time in different power states -system.physmem_1.memoryStateTime::REF 40814280000 # Time in different power states -system.physmem_1.memoryStateTime::PRE_PDN 0 # Time in different power states -system.physmem_1.memoryStateTime::ACT 587881640500 # Time in different power states -system.physmem_1.memoryStateTime::ACT_PDN 0 # Time in different power states -system.pwrStateResidencyTicks::UNDEFINED 1222274983500 # Cumulative time (in ticks) in various power states -system.cpu.branchPred.lookups 246953326 # Number of BP lookups -system.cpu.branchPred.condPredicted 186908369 # Number of conditional branches predicted -system.cpu.branchPred.condIncorrect 15587365 # Number of conditional branches incorrect -system.cpu.branchPred.BTBLookups 168276583 # Number of BTB lookups -system.cpu.branchPred.BTBHits 165592346 # Number of BTB hits +system.physmem.avgWrQLen 25.33 # Average write queue length when enqueuing +system.physmem.readRowHits 727297 # Number of row buffer hits during reads +system.physmem.writeRowHits 428065 # Number of row buffer hits during writes +system.physmem.readRowHitRate 36.89 # Row buffer hit rate for reads +system.physmem.writeRowHitRate 41.45 # Row buffer hit rate for writes +system.physmem.avgGap 413252.48 # Average gap between requests +system.physmem.pageHitRate 38.46 # Row buffer hit rate, read and write combined +system.physmem_0.actEnergy 6395269440 # Energy for activate commands per rank (pJ) +system.physmem_0.preEnergy 3399162525 # Energy for precharge commands per rank (pJ) +system.physmem_0.readEnergy 6797065800 # Energy for read commands per rank (pJ) +system.physmem_0.writeEnergy 2639461680 # Energy for write commands per rank (pJ) +system.physmem_0.refreshEnergy 75004519200.000015 # Energy for refresh commands per rank (pJ) +system.physmem_0.actBackEnergy 46893448560 # Energy for active background per rank (pJ) +system.physmem_0.preBackEnergy 2685169920 # Energy for precharge background per rank (pJ) +system.physmem_0.actPowerDownEnergy 246120093660 # Energy for active power-down per rank (pJ) +system.physmem_0.prePowerDownEnergy 85384513440 # Energy for precharge power-down per rank (pJ) +system.physmem_0.selfRefreshEnergy 94763106600 # Energy for self refresh per rank (pJ) +system.physmem_0.totalEnergy 570117979365 # Total energy per rank (pJ) +system.physmem_0.averagePower 459.068285 # Core power per rank (mW) +system.physmem_0.totalIdleTime 1131989083250 # Total Idle time Per DRAM Rank +system.physmem_0.memoryStateTime::IDLE 3611832250 # Time in different power states +system.physmem_0.memoryStateTime::REF 31797904000 # Time in different power states +system.physmem_0.memoryStateTime::SREF 369900280750 # Time in different power states +system.physmem_0.memoryStateTime::PRE_PDN 222356311250 # Time in different power states +system.physmem_0.memoryStateTime::ACT 74502708250 # Time in different power states +system.physmem_0.memoryStateTime::ACT_PDN 539733299000 # Time in different power states +system.physmem_1.actEnergy 6803606040 # Energy for activate commands per rank (pJ) +system.physmem_1.preEnergy 3616187190 # Energy for precharge commands per rank (pJ) +system.physmem_1.readEnergy 7277830560 # Energy for read commands per rank (pJ) +system.physmem_1.writeEnergy 2751075720 # Energy for write commands per rank (pJ) +system.physmem_1.refreshEnergy 76383156720.000015 # Energy for refresh commands per rank (pJ) +system.physmem_1.actBackEnergy 47598512910 # Energy for active background per rank (pJ) +system.physmem_1.preBackEnergy 2658705600 # Energy for precharge background per rank (pJ) +system.physmem_1.actPowerDownEnergy 254833635780 # Energy for active power-down per rank (pJ) +system.physmem_1.prePowerDownEnergy 85755552000 # Energy for precharge power-down per rank (pJ) +system.physmem_1.selfRefreshEnergy 89279622225 # Energy for self refresh per rank (pJ) +system.physmem_1.totalEnergy 576994094775 # Total energy per rank (pJ) +system.physmem_1.averagePower 464.605041 # Core power per rank (mW) +system.physmem_1.totalIdleTime 1130512338500 # Total Idle time Per DRAM Rank +system.physmem_1.memoryStateTime::IDLE 3468880500 # Time in different power states +system.physmem_1.memoryStateTime::REF 32377406000 # Time in different power states +system.physmem_1.memoryStateTime::SREF 348347909000 # Time in different power states +system.physmem_1.memoryStateTime::PRE_PDN 223320346000 # Time in different power states +system.physmem_1.memoryStateTime::ACT 75543655250 # Time in different power states +system.physmem_1.memoryStateTime::ACT_PDN 558844138750 # Time in different power states +system.pwrStateResidencyTicks::UNDEFINED 1241902335500 # Cumulative time (in ticks) in various power states +system.cpu.branchPred.lookups 246965199 # Number of BP lookups +system.cpu.branchPred.condPredicted 186917374 # Number of conditional branches predicted +system.cpu.branchPred.condIncorrect 15586746 # Number of conditional branches incorrect +system.cpu.branchPred.BTBLookups 168139701 # Number of BTB lookups +system.cpu.branchPred.BTBHits 165606683 # Number of BTB hits system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. -system.cpu.branchPred.BTBHitPct 98.404866 # BTB Hit Percentage -system.cpu.branchPred.usedRAS 18556185 # Number of times the RAS was used to get a target. -system.cpu.branchPred.RASInCorrect 105918 # Number of incorrect RAS predictions. -system.cpu.branchPred.indirectLookups 315 # Number of indirect predictor lookups. +system.cpu.branchPred.BTBHitPct 98.493504 # BTB Hit Percentage +system.cpu.branchPred.usedRAS 18556232 # Number of times the RAS was used to get a target. +system.cpu.branchPred.RASInCorrect 106082 # Number of incorrect RAS predictions. +system.cpu.branchPred.indirectLookups 314 # Number of indirect predictor lookups. system.cpu.branchPred.indirectHits 63 # Number of indirect target hits. -system.cpu.branchPred.indirectMisses 252 # Number of indirect misses. +system.cpu.branchPred.indirectMisses 251 # Number of indirect misses. system.cpu.branchPredindirectMispredicted 101 # Number of mispredicted indirect branches. system.cpu_clk_domain.clock 500 # Clock period in ticks system.cpu.dtb.fetch_hits 0 # ITB hits system.cpu.dtb.fetch_misses 0 # ITB misses system.cpu.dtb.fetch_acv 0 # ITB acv system.cpu.dtb.fetch_accesses 0 # ITB accesses -system.cpu.dtb.read_hits 453405484 # DTB read hits -system.cpu.dtb.read_misses 5001335 # DTB read misses +system.cpu.dtb.read_hits 453404968 # DTB read hits +system.cpu.dtb.read_misses 5001226 # DTB read misses system.cpu.dtb.read_acv 0 # DTB read access violations -system.cpu.dtb.read_accesses 458406819 # DTB read accesses -system.cpu.dtb.write_hits 161377349 # DTB write hits -system.cpu.dtb.write_misses 1709149 # DTB write misses +system.cpu.dtb.read_accesses 458406194 # DTB read accesses +system.cpu.dtb.write_hits 161377184 # DTB write hits +system.cpu.dtb.write_misses 1709229 # DTB write misses system.cpu.dtb.write_acv 0 # DTB write access violations -system.cpu.dtb.write_accesses 163086498 # DTB write accesses -system.cpu.dtb.data_hits 614782833 # DTB hits -system.cpu.dtb.data_misses 6710484 # DTB misses +system.cpu.dtb.write_accesses 163086413 # DTB write accesses +system.cpu.dtb.data_hits 614782152 # DTB hits +system.cpu.dtb.data_misses 6710455 # DTB misses system.cpu.dtb.data_acv 0 # DTB access violations -system.cpu.dtb.data_accesses 621493317 # DTB accesses -system.cpu.itb.fetch_hits 600105517 # ITB hits +system.cpu.dtb.data_accesses 621492607 # DTB accesses +system.cpu.itb.fetch_hits 600133421 # ITB hits system.cpu.itb.fetch_misses 19 # ITB misses system.cpu.itb.fetch_acv 0 # ITB acv -system.cpu.itb.fetch_accesses 600105536 # ITB accesses +system.cpu.itb.fetch_accesses 600133440 # ITB accesses system.cpu.itb.read_hits 0 # DTB read hits system.cpu.itb.read_misses 0 # DTB read misses system.cpu.itb.read_acv 0 # DTB read access violations @@ -338,16 +348,16 @@ system.cpu.itb.data_misses 0 # DT system.cpu.itb.data_acv 0 # DTB access violations system.cpu.itb.data_accesses 0 # DTB accesses system.cpu.workload.num_syscalls 29 # Number of system calls -system.cpu.pwrStateResidencyTicks::ON 1222274983500 # Cumulative time (in ticks) in various power states -system.cpu.numCycles 2444549967 # number of cpu cycles simulated +system.cpu.pwrStateResidencyTicks::ON 1241902335500 # Cumulative time (in ticks) in various power states +system.cpu.numCycles 2483804671 # number of cpu cycles simulated system.cpu.numWorkItemsStarted 0 # number of work items this cpu started system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed system.cpu.committedInsts 1826378509 # Number of instructions committed system.cpu.committedOps 1826378509 # Number of ops (including micro ops) committed -system.cpu.discardedOps 55126564 # Number of ops (including micro ops) which were discarded before commit +system.cpu.discardedOps 55133015 # Number of ops (including micro ops) which were discarded before commit system.cpu.numFetchSuspends 0 # Number of times Execute suspended instruction fetching -system.cpu.cpi 1.338468 # CPI: cycles per instruction -system.cpu.ipc 0.747123 # IPC: instructions per cycle +system.cpu.cpi 1.359962 # CPI: cycles per instruction +system.cpu.ipc 0.735315 # IPC: instructions per cycle system.cpu.op_class_0::No_OpClass 83736345 4.58% 4.58% # Class of committed instruction system.cpu.op_class_0::IntAlu 1129914150 61.87% 66.45% # Class of committed instruction system.cpu.op_class_0::IntMult 75 0.00% 66.45% # Class of committed instruction @@ -383,107 +393,107 @@ system.cpu.op_class_0::MemWrite 162429806 8.89% 100.00% # Cl system.cpu.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction system.cpu.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction system.cpu.op_class_0::total 1826378509 # Class of committed instruction -system.cpu.tickCycles 2082292947 # Number of cycles that the object actually ticked -system.cpu.idleCycles 362257020 # Total number of cycles that the object has spent stopped -system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 1222274983500 # Cumulative time (in ticks) in various power states -system.cpu.dcache.tags.replacements 9121995 # number of replacements -system.cpu.dcache.tags.tagsinuse 4080.838657 # Cycle average of tags in use -system.cpu.dcache.tags.total_refs 602779955 # Total number of references to valid blocks. -system.cpu.dcache.tags.sampled_refs 9126091 # Sample count of references to valid blocks. -system.cpu.dcache.tags.avg_refs 66.050180 # Average number of references to valid blocks. -system.cpu.dcache.tags.warmup_cycle 16887433500 # Cycle when the warmup percentage was hit. -system.cpu.dcache.tags.occ_blocks::cpu.data 4080.838657 # Average occupied blocks per requestor -system.cpu.dcache.tags.occ_percent::cpu.data 0.996299 # Average percentage of cache occupancy -system.cpu.dcache.tags.occ_percent::total 0.996299 # Average percentage of cache occupancy +system.cpu.tickCycles 2082494897 # Number of cycles that the object actually ticked +system.cpu.idleCycles 401309774 # Total number of cycles that the object has spent stopped +system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 1241902335500 # Cumulative time (in ticks) in various power states +system.cpu.dcache.tags.replacements 9121955 # number of replacements +system.cpu.dcache.tags.tagsinuse 4080.932596 # Cycle average of tags in use +system.cpu.dcache.tags.total_refs 602775567 # Total number of references to valid blocks. +system.cpu.dcache.tags.sampled_refs 9126051 # Sample count of references to valid blocks. +system.cpu.dcache.tags.avg_refs 66.049989 # Average number of references to valid blocks. +system.cpu.dcache.tags.warmup_cycle 17009517500 # Cycle when the warmup percentage was hit. +system.cpu.dcache.tags.occ_blocks::cpu.data 4080.932596 # Average occupied blocks per requestor +system.cpu.dcache.tags.occ_percent::cpu.data 0.996321 # Average percentage of cache occupancy +system.cpu.dcache.tags.occ_percent::total 0.996321 # Average percentage of cache occupancy system.cpu.dcache.tags.occ_task_id_blocks::1024 4096 # Occupied blocks per task id -system.cpu.dcache.tags.age_task_id_blocks_1024::0 58 # Occupied blocks per task id -system.cpu.dcache.tags.age_task_id_blocks_1024::1 1547 # Occupied blocks per task id -system.cpu.dcache.tags.age_task_id_blocks_1024::2 2420 # Occupied blocks per task id -system.cpu.dcache.tags.age_task_id_blocks_1024::3 71 # Occupied blocks per task id +system.cpu.dcache.tags.age_task_id_blocks_1024::0 43 # Occupied blocks per task id +system.cpu.dcache.tags.age_task_id_blocks_1024::1 1466 # Occupied blocks per task id +system.cpu.dcache.tags.age_task_id_blocks_1024::2 2515 # Occupied blocks per task id +system.cpu.dcache.tags.age_task_id_blocks_1024::3 72 # Occupied blocks per task id system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id -system.cpu.dcache.tags.tag_accesses 1233656307 # Number of tag accesses -system.cpu.dcache.tags.data_accesses 1233656307 # Number of data accesses -system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 1222274983500 # Cumulative time (in ticks) in various power states -system.cpu.dcache.ReadReq_hits::cpu.data 444297476 # number of ReadReq hits -system.cpu.dcache.ReadReq_hits::total 444297476 # number of ReadReq hits -system.cpu.dcache.WriteReq_hits::cpu.data 158482479 # number of WriteReq hits -system.cpu.dcache.WriteReq_hits::total 158482479 # number of WriteReq hits -system.cpu.dcache.demand_hits::cpu.data 602779955 # number of demand (read+write) hits -system.cpu.dcache.demand_hits::total 602779955 # number of demand (read+write) hits -system.cpu.dcache.overall_hits::cpu.data 602779955 # number of overall hits -system.cpu.dcache.overall_hits::total 602779955 # number of overall hits -system.cpu.dcache.ReadReq_misses::cpu.data 7239130 # number of ReadReq misses -system.cpu.dcache.ReadReq_misses::total 7239130 # number of ReadReq misses -system.cpu.dcache.WriteReq_misses::cpu.data 2246023 # number of WriteReq misses -system.cpu.dcache.WriteReq_misses::total 2246023 # number of WriteReq misses -system.cpu.dcache.demand_misses::cpu.data 9485153 # number of demand (read+write) misses -system.cpu.dcache.demand_misses::total 9485153 # number of demand (read+write) misses -system.cpu.dcache.overall_misses::cpu.data 9485153 # number of overall misses -system.cpu.dcache.overall_misses::total 9485153 # number of overall misses -system.cpu.dcache.ReadReq_miss_latency::cpu.data 185791393500 # number of ReadReq miss cycles -system.cpu.dcache.ReadReq_miss_latency::total 185791393500 # number of ReadReq miss cycles -system.cpu.dcache.WriteReq_miss_latency::cpu.data 110650401500 # number of WriteReq miss cycles -system.cpu.dcache.WriteReq_miss_latency::total 110650401500 # number of WriteReq miss cycles -system.cpu.dcache.demand_miss_latency::cpu.data 296441795000 # number of demand (read+write) miss cycles -system.cpu.dcache.demand_miss_latency::total 296441795000 # number of demand (read+write) miss cycles -system.cpu.dcache.overall_miss_latency::cpu.data 296441795000 # number of overall miss cycles -system.cpu.dcache.overall_miss_latency::total 296441795000 # number of overall miss cycles -system.cpu.dcache.ReadReq_accesses::cpu.data 451536606 # number of ReadReq accesses(hits+misses) -system.cpu.dcache.ReadReq_accesses::total 451536606 # number of ReadReq accesses(hits+misses) +system.cpu.dcache.tags.tag_accesses 1233653477 # Number of tag accesses +system.cpu.dcache.tags.data_accesses 1233653477 # Number of data accesses +system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 1241902335500 # Cumulative time (in ticks) in various power states +system.cpu.dcache.ReadReq_hits::cpu.data 444296125 # number of ReadReq hits +system.cpu.dcache.ReadReq_hits::total 444296125 # number of ReadReq hits +system.cpu.dcache.WriteReq_hits::cpu.data 158479442 # number of WriteReq hits +system.cpu.dcache.WriteReq_hits::total 158479442 # number of WriteReq hits +system.cpu.dcache.demand_hits::cpu.data 602775567 # number of demand (read+write) hits +system.cpu.dcache.demand_hits::total 602775567 # number of demand (read+write) hits +system.cpu.dcache.overall_hits::cpu.data 602775567 # number of overall hits +system.cpu.dcache.overall_hits::total 602775567 # number of overall hits +system.cpu.dcache.ReadReq_misses::cpu.data 7239086 # number of ReadReq misses +system.cpu.dcache.ReadReq_misses::total 7239086 # number of ReadReq misses +system.cpu.dcache.WriteReq_misses::cpu.data 2249060 # number of WriteReq misses +system.cpu.dcache.WriteReq_misses::total 2249060 # number of WriteReq misses +system.cpu.dcache.demand_misses::cpu.data 9488146 # number of demand (read+write) misses +system.cpu.dcache.demand_misses::total 9488146 # number of demand (read+write) misses +system.cpu.dcache.overall_misses::cpu.data 9488146 # number of overall misses +system.cpu.dcache.overall_misses::total 9488146 # number of overall misses +system.cpu.dcache.ReadReq_miss_latency::cpu.data 201399177000 # number of ReadReq miss cycles +system.cpu.dcache.ReadReq_miss_latency::total 201399177000 # number of ReadReq miss cycles +system.cpu.dcache.WriteReq_miss_latency::cpu.data 119572112000 # number of WriteReq miss cycles +system.cpu.dcache.WriteReq_miss_latency::total 119572112000 # number of WriteReq miss cycles +system.cpu.dcache.demand_miss_latency::cpu.data 320971289000 # number of demand (read+write) miss cycles +system.cpu.dcache.demand_miss_latency::total 320971289000 # number of demand (read+write) miss cycles +system.cpu.dcache.overall_miss_latency::cpu.data 320971289000 # number of overall miss cycles +system.cpu.dcache.overall_miss_latency::total 320971289000 # number of overall miss cycles +system.cpu.dcache.ReadReq_accesses::cpu.data 451535211 # number of ReadReq accesses(hits+misses) +system.cpu.dcache.ReadReq_accesses::total 451535211 # number of ReadReq accesses(hits+misses) system.cpu.dcache.WriteReq_accesses::cpu.data 160728502 # number of WriteReq accesses(hits+misses) system.cpu.dcache.WriteReq_accesses::total 160728502 # number of WriteReq accesses(hits+misses) -system.cpu.dcache.demand_accesses::cpu.data 612265108 # number of demand (read+write) accesses -system.cpu.dcache.demand_accesses::total 612265108 # number of demand (read+write) accesses -system.cpu.dcache.overall_accesses::cpu.data 612265108 # number of overall (read+write) accesses -system.cpu.dcache.overall_accesses::total 612265108 # number of overall (read+write) accesses +system.cpu.dcache.demand_accesses::cpu.data 612263713 # number of demand (read+write) accesses +system.cpu.dcache.demand_accesses::total 612263713 # number of demand (read+write) accesses +system.cpu.dcache.overall_accesses::cpu.data 612263713 # number of overall (read+write) accesses +system.cpu.dcache.overall_accesses::total 612263713 # number of overall (read+write) accesses system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.016032 # miss rate for ReadReq accesses system.cpu.dcache.ReadReq_miss_rate::total 0.016032 # miss rate for ReadReq accesses -system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.013974 # miss rate for WriteReq accesses -system.cpu.dcache.WriteReq_miss_rate::total 0.013974 # miss rate for WriteReq accesses -system.cpu.dcache.demand_miss_rate::cpu.data 0.015492 # miss rate for demand accesses -system.cpu.dcache.demand_miss_rate::total 0.015492 # miss rate for demand accesses -system.cpu.dcache.overall_miss_rate::cpu.data 0.015492 # miss rate for overall accesses -system.cpu.dcache.overall_miss_rate::total 0.015492 # miss rate for overall accesses -system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 25664.878722 # average ReadReq miss latency -system.cpu.dcache.ReadReq_avg_miss_latency::total 25664.878722 # average ReadReq miss latency -system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 49265.034908 # average WriteReq miss latency -system.cpu.dcache.WriteReq_avg_miss_latency::total 49265.034908 # average WriteReq miss latency -system.cpu.dcache.demand_avg_miss_latency::cpu.data 31253.243358 # average overall miss latency -system.cpu.dcache.demand_avg_miss_latency::total 31253.243358 # average overall miss latency -system.cpu.dcache.overall_avg_miss_latency::cpu.data 31253.243358 # average overall miss latency -system.cpu.dcache.overall_avg_miss_latency::total 31253.243358 # average overall miss latency +system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.013993 # miss rate for WriteReq accesses +system.cpu.dcache.WriteReq_miss_rate::total 0.013993 # miss rate for WriteReq accesses +system.cpu.dcache.demand_miss_rate::cpu.data 0.015497 # miss rate for demand accesses +system.cpu.dcache.demand_miss_rate::total 0.015497 # miss rate for demand accesses +system.cpu.dcache.overall_miss_rate::cpu.data 0.015497 # miss rate for overall accesses +system.cpu.dcache.overall_miss_rate::total 0.015497 # miss rate for overall accesses +system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 27821.078103 # average ReadReq miss latency +system.cpu.dcache.ReadReq_avg_miss_latency::total 27821.078103 # average ReadReq miss latency +system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 53165.372200 # average WriteReq miss latency +system.cpu.dcache.WriteReq_avg_miss_latency::total 53165.372200 # average WriteReq miss latency +system.cpu.dcache.demand_avg_miss_latency::cpu.data 33828.662523 # average overall miss latency +system.cpu.dcache.demand_avg_miss_latency::total 33828.662523 # average overall miss latency +system.cpu.dcache.overall_avg_miss_latency::cpu.data 33828.662523 # average overall miss latency +system.cpu.dcache.overall_avg_miss_latency::total 33828.662523 # average overall miss latency system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked system.cpu.dcache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked -system.cpu.dcache.writebacks::writebacks 3671998 # number of writebacks -system.cpu.dcache.writebacks::total 3671998 # number of writebacks -system.cpu.dcache.ReadReq_mshr_hits::cpu.data 362 # number of ReadReq MSHR hits -system.cpu.dcache.ReadReq_mshr_hits::total 362 # number of ReadReq MSHR hits -system.cpu.dcache.WriteReq_mshr_hits::cpu.data 358700 # number of WriteReq MSHR hits -system.cpu.dcache.WriteReq_mshr_hits::total 358700 # number of WriteReq MSHR hits -system.cpu.dcache.demand_mshr_hits::cpu.data 359062 # number of demand (read+write) MSHR hits -system.cpu.dcache.demand_mshr_hits::total 359062 # number of demand (read+write) MSHR hits -system.cpu.dcache.overall_mshr_hits::cpu.data 359062 # number of overall MSHR hits -system.cpu.dcache.overall_mshr_hits::total 359062 # number of overall MSHR hits -system.cpu.dcache.ReadReq_mshr_misses::cpu.data 7238768 # number of ReadReq MSHR misses -system.cpu.dcache.ReadReq_mshr_misses::total 7238768 # number of ReadReq MSHR misses -system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1887323 # number of WriteReq MSHR misses -system.cpu.dcache.WriteReq_mshr_misses::total 1887323 # number of WriteReq MSHR misses -system.cpu.dcache.demand_mshr_misses::cpu.data 9126091 # number of demand (read+write) MSHR misses -system.cpu.dcache.demand_mshr_misses::total 9126091 # number of demand (read+write) MSHR misses -system.cpu.dcache.overall_mshr_misses::cpu.data 9126091 # number of overall MSHR misses -system.cpu.dcache.overall_mshr_misses::total 9126091 # number of overall MSHR misses -system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 178546113500 # number of ReadReq MSHR miss cycles -system.cpu.dcache.ReadReq_mshr_miss_latency::total 178546113500 # number of ReadReq MSHR miss cycles -system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 85195528000 # number of WriteReq MSHR miss cycles -system.cpu.dcache.WriteReq_mshr_miss_latency::total 85195528000 # number of WriteReq MSHR miss cycles -system.cpu.dcache.demand_mshr_miss_latency::cpu.data 263741641500 # number of demand (read+write) MSHR miss cycles -system.cpu.dcache.demand_mshr_miss_latency::total 263741641500 # number of demand (read+write) MSHR miss cycles -system.cpu.dcache.overall_mshr_miss_latency::cpu.data 263741641500 # number of overall MSHR miss cycles -system.cpu.dcache.overall_mshr_miss_latency::total 263741641500 # number of overall MSHR miss cycles +system.cpu.dcache.writebacks::writebacks 3671979 # number of writebacks +system.cpu.dcache.writebacks::total 3671979 # number of writebacks +system.cpu.dcache.ReadReq_mshr_hits::cpu.data 365 # number of ReadReq MSHR hits +system.cpu.dcache.ReadReq_mshr_hits::total 365 # number of ReadReq MSHR hits +system.cpu.dcache.WriteReq_mshr_hits::cpu.data 361730 # number of WriteReq MSHR hits +system.cpu.dcache.WriteReq_mshr_hits::total 361730 # number of WriteReq MSHR hits +system.cpu.dcache.demand_mshr_hits::cpu.data 362095 # number of demand (read+write) MSHR hits +system.cpu.dcache.demand_mshr_hits::total 362095 # number of demand (read+write) MSHR hits +system.cpu.dcache.overall_mshr_hits::cpu.data 362095 # number of overall MSHR hits +system.cpu.dcache.overall_mshr_hits::total 362095 # number of overall MSHR hits +system.cpu.dcache.ReadReq_mshr_misses::cpu.data 7238721 # number of ReadReq MSHR misses +system.cpu.dcache.ReadReq_mshr_misses::total 7238721 # number of ReadReq MSHR misses +system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1887330 # number of WriteReq MSHR misses +system.cpu.dcache.WriteReq_mshr_misses::total 1887330 # number of WriteReq MSHR misses +system.cpu.dcache.demand_mshr_misses::cpu.data 9126051 # number of demand (read+write) MSHR misses +system.cpu.dcache.demand_mshr_misses::total 9126051 # number of demand (read+write) MSHR misses +system.cpu.dcache.overall_mshr_misses::cpu.data 9126051 # number of overall MSHR misses +system.cpu.dcache.overall_mshr_misses::total 9126051 # number of overall MSHR misses +system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 194152625000 # number of ReadReq MSHR miss cycles +system.cpu.dcache.ReadReq_mshr_miss_latency::total 194152625000 # number of ReadReq MSHR miss cycles +system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 91149337000 # number of WriteReq MSHR miss cycles +system.cpu.dcache.WriteReq_mshr_miss_latency::total 91149337000 # number of WriteReq MSHR miss cycles +system.cpu.dcache.demand_mshr_miss_latency::cpu.data 285301962000 # number of demand (read+write) MSHR miss cycles +system.cpu.dcache.demand_mshr_miss_latency::total 285301962000 # number of demand (read+write) MSHR miss cycles +system.cpu.dcache.overall_mshr_miss_latency::cpu.data 285301962000 # number of overall MSHR miss cycles +system.cpu.dcache.overall_mshr_miss_latency::total 285301962000 # number of overall MSHR miss cycles system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.016031 # mshr miss rate for ReadReq accesses system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.016031 # mshr miss rate for ReadReq accesses system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.011742 # mshr miss rate for WriteReq accesses @@ -492,67 +502,67 @@ system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.014905 system.cpu.dcache.demand_mshr_miss_rate::total 0.014905 # mshr miss rate for demand accesses system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.014905 # mshr miss rate for overall accesses system.cpu.dcache.overall_mshr_miss_rate::total 0.014905 # mshr miss rate for overall accesses -system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 24665.262583 # average ReadReq mshr miss latency -system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 24665.262583 # average ReadReq mshr miss latency -system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 45140.936660 # average WriteReq mshr miss latency -system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 45140.936660 # average WriteReq mshr miss latency -system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 28899.738289 # average overall mshr miss latency -system.cpu.dcache.demand_avg_mshr_miss_latency::total 28899.738289 # average overall mshr miss latency -system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 28899.738289 # average overall mshr miss latency -system.cpu.dcache.overall_avg_mshr_miss_latency::total 28899.738289 # average overall mshr miss latency -system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 1222274983500 # Cumulative time (in ticks) in various power states +system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 26821.399112 # average ReadReq mshr miss latency +system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 26821.399112 # average ReadReq mshr miss latency +system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 48295.389254 # average WriteReq mshr miss latency +system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 48295.389254 # average WriteReq mshr miss latency +system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 31262.367699 # average overall mshr miss latency +system.cpu.dcache.demand_avg_mshr_miss_latency::total 31262.367699 # average overall mshr miss latency +system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 31262.367699 # average overall mshr miss latency +system.cpu.dcache.overall_avg_mshr_miss_latency::total 31262.367699 # average overall mshr miss latency +system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 1241902335500 # Cumulative time (in ticks) in various power states system.cpu.icache.tags.replacements 3 # number of replacements -system.cpu.icache.tags.tagsinuse 752.723923 # Cycle average of tags in use -system.cpu.icache.tags.total_refs 600104557 # Total number of references to valid blocks. -system.cpu.icache.tags.sampled_refs 960 # Sample count of references to valid blocks. -system.cpu.icache.tags.avg_refs 625108.913542 # Average number of references to valid blocks. +system.cpu.icache.tags.tagsinuse 754.212981 # Cycle average of tags in use +system.cpu.icache.tags.total_refs 600132458 # Total number of references to valid blocks. +system.cpu.icache.tags.sampled_refs 963 # Sample count of references to valid blocks. +system.cpu.icache.tags.avg_refs 623190.506750 # Average number of references to valid blocks. system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. -system.cpu.icache.tags.occ_blocks::cpu.inst 752.723923 # Average occupied blocks per requestor -system.cpu.icache.tags.occ_percent::cpu.inst 0.367541 # Average percentage of cache occupancy -system.cpu.icache.tags.occ_percent::total 0.367541 # Average percentage of cache occupancy -system.cpu.icache.tags.occ_task_id_blocks::1024 957 # Occupied blocks per task id +system.cpu.icache.tags.occ_blocks::cpu.inst 754.212981 # Average occupied blocks per requestor +system.cpu.icache.tags.occ_percent::cpu.inst 0.368268 # Average percentage of cache occupancy +system.cpu.icache.tags.occ_percent::total 0.368268 # Average percentage of cache occupancy +system.cpu.icache.tags.occ_task_id_blocks::1024 960 # Occupied blocks per task id system.cpu.icache.tags.age_task_id_blocks_1024::0 81 # Occupied blocks per task id -system.cpu.icache.tags.age_task_id_blocks_1024::4 876 # Occupied blocks per task id -system.cpu.icache.tags.occ_task_id_percent::1024 0.467285 # Percentage of cache occupancy per task id -system.cpu.icache.tags.tag_accesses 1200211994 # Number of tag accesses -system.cpu.icache.tags.data_accesses 1200211994 # Number of data accesses -system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 1222274983500 # Cumulative time (in ticks) in various power states -system.cpu.icache.ReadReq_hits::cpu.inst 600104557 # number of ReadReq hits -system.cpu.icache.ReadReq_hits::total 600104557 # number of ReadReq hits -system.cpu.icache.demand_hits::cpu.inst 600104557 # number of demand (read+write) hits -system.cpu.icache.demand_hits::total 600104557 # number of demand (read+write) hits -system.cpu.icache.overall_hits::cpu.inst 600104557 # number of overall hits -system.cpu.icache.overall_hits::total 600104557 # number of overall hits -system.cpu.icache.ReadReq_misses::cpu.inst 960 # number of ReadReq misses -system.cpu.icache.ReadReq_misses::total 960 # number of ReadReq misses -system.cpu.icache.demand_misses::cpu.inst 960 # number of demand (read+write) misses -system.cpu.icache.demand_misses::total 960 # number of demand (read+write) misses -system.cpu.icache.overall_misses::cpu.inst 960 # number of overall misses -system.cpu.icache.overall_misses::total 960 # number of overall misses -system.cpu.icache.ReadReq_miss_latency::cpu.inst 77923500 # number of ReadReq miss cycles -system.cpu.icache.ReadReq_miss_latency::total 77923500 # number of ReadReq miss cycles -system.cpu.icache.demand_miss_latency::cpu.inst 77923500 # number of demand (read+write) miss cycles -system.cpu.icache.demand_miss_latency::total 77923500 # number of demand (read+write) miss cycles -system.cpu.icache.overall_miss_latency::cpu.inst 77923500 # number of overall miss cycles -system.cpu.icache.overall_miss_latency::total 77923500 # number of overall miss cycles -system.cpu.icache.ReadReq_accesses::cpu.inst 600105517 # number of ReadReq accesses(hits+misses) -system.cpu.icache.ReadReq_accesses::total 600105517 # number of ReadReq accesses(hits+misses) -system.cpu.icache.demand_accesses::cpu.inst 600105517 # number of demand (read+write) accesses -system.cpu.icache.demand_accesses::total 600105517 # number of demand (read+write) accesses -system.cpu.icache.overall_accesses::cpu.inst 600105517 # number of overall (read+write) accesses -system.cpu.icache.overall_accesses::total 600105517 # number of overall (read+write) accesses +system.cpu.icache.tags.age_task_id_blocks_1024::4 879 # Occupied blocks per task id +system.cpu.icache.tags.occ_task_id_percent::1024 0.468750 # Percentage of cache occupancy per task id +system.cpu.icache.tags.tag_accesses 1200267805 # Number of tag accesses +system.cpu.icache.tags.data_accesses 1200267805 # Number of data accesses +system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 1241902335500 # Cumulative time (in ticks) in various power states +system.cpu.icache.ReadReq_hits::cpu.inst 600132458 # number of ReadReq hits +system.cpu.icache.ReadReq_hits::total 600132458 # number of ReadReq hits +system.cpu.icache.demand_hits::cpu.inst 600132458 # number of demand (read+write) hits +system.cpu.icache.demand_hits::total 600132458 # number of demand (read+write) hits +system.cpu.icache.overall_hits::cpu.inst 600132458 # number of overall hits +system.cpu.icache.overall_hits::total 600132458 # number of overall hits +system.cpu.icache.ReadReq_misses::cpu.inst 963 # number of ReadReq misses +system.cpu.icache.ReadReq_misses::total 963 # number of ReadReq misses +system.cpu.icache.demand_misses::cpu.inst 963 # number of demand (read+write) misses +system.cpu.icache.demand_misses::total 963 # number of demand (read+write) misses +system.cpu.icache.overall_misses::cpu.inst 963 # number of overall misses +system.cpu.icache.overall_misses::total 963 # number of overall misses +system.cpu.icache.ReadReq_miss_latency::cpu.inst 93461000 # number of ReadReq miss cycles +system.cpu.icache.ReadReq_miss_latency::total 93461000 # number of ReadReq miss cycles +system.cpu.icache.demand_miss_latency::cpu.inst 93461000 # number of demand (read+write) miss cycles +system.cpu.icache.demand_miss_latency::total 93461000 # number of demand (read+write) miss cycles +system.cpu.icache.overall_miss_latency::cpu.inst 93461000 # number of overall miss cycles +system.cpu.icache.overall_miss_latency::total 93461000 # number of overall miss cycles +system.cpu.icache.ReadReq_accesses::cpu.inst 600133421 # number of ReadReq accesses(hits+misses) +system.cpu.icache.ReadReq_accesses::total 600133421 # number of ReadReq accesses(hits+misses) +system.cpu.icache.demand_accesses::cpu.inst 600133421 # number of demand (read+write) accesses +system.cpu.icache.demand_accesses::total 600133421 # number of demand (read+write) accesses +system.cpu.icache.overall_accesses::cpu.inst 600133421 # number of overall (read+write) accesses +system.cpu.icache.overall_accesses::total 600133421 # number of overall (read+write) accesses system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000002 # miss rate for ReadReq accesses system.cpu.icache.ReadReq_miss_rate::total 0.000002 # miss rate for ReadReq accesses system.cpu.icache.demand_miss_rate::cpu.inst 0.000002 # miss rate for demand accesses system.cpu.icache.demand_miss_rate::total 0.000002 # miss rate for demand accesses system.cpu.icache.overall_miss_rate::cpu.inst 0.000002 # miss rate for overall accesses system.cpu.icache.overall_miss_rate::total 0.000002 # miss rate for overall accesses -system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 81170.312500 # average ReadReq miss latency -system.cpu.icache.ReadReq_avg_miss_latency::total 81170.312500 # average ReadReq miss latency -system.cpu.icache.demand_avg_miss_latency::cpu.inst 81170.312500 # average overall miss latency -system.cpu.icache.demand_avg_miss_latency::total 81170.312500 # average overall miss latency -system.cpu.icache.overall_avg_miss_latency::cpu.inst 81170.312500 # average overall miss latency -system.cpu.icache.overall_avg_miss_latency::total 81170.312500 # average overall miss latency +system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 97051.921080 # average ReadReq miss latency +system.cpu.icache.ReadReq_avg_miss_latency::total 97051.921080 # average ReadReq miss latency +system.cpu.icache.demand_avg_miss_latency::cpu.inst 97051.921080 # average overall miss latency +system.cpu.icache.demand_avg_miss_latency::total 97051.921080 # average overall miss latency +system.cpu.icache.overall_avg_miss_latency::cpu.inst 97051.921080 # average overall miss latency +system.cpu.icache.overall_avg_miss_latency::total 97051.921080 # average overall miss latency system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked @@ -561,262 +571,262 @@ system.cpu.icache.avg_blocked_cycles::no_mshrs nan system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.cpu.icache.writebacks::writebacks 3 # number of writebacks system.cpu.icache.writebacks::total 3 # number of writebacks -system.cpu.icache.ReadReq_mshr_misses::cpu.inst 960 # number of ReadReq MSHR misses -system.cpu.icache.ReadReq_mshr_misses::total 960 # number of ReadReq MSHR misses -system.cpu.icache.demand_mshr_misses::cpu.inst 960 # number of demand (read+write) MSHR misses -system.cpu.icache.demand_mshr_misses::total 960 # number of demand (read+write) MSHR misses -system.cpu.icache.overall_mshr_misses::cpu.inst 960 # number of overall MSHR misses -system.cpu.icache.overall_mshr_misses::total 960 # number of overall MSHR misses -system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 76963500 # number of ReadReq MSHR miss cycles -system.cpu.icache.ReadReq_mshr_miss_latency::total 76963500 # number of ReadReq MSHR miss cycles -system.cpu.icache.demand_mshr_miss_latency::cpu.inst 76963500 # number of demand (read+write) MSHR miss cycles -system.cpu.icache.demand_mshr_miss_latency::total 76963500 # number of demand (read+write) MSHR miss cycles -system.cpu.icache.overall_mshr_miss_latency::cpu.inst 76963500 # number of overall MSHR miss cycles -system.cpu.icache.overall_mshr_miss_latency::total 76963500 # number of overall MSHR miss cycles +system.cpu.icache.ReadReq_mshr_misses::cpu.inst 963 # number of ReadReq MSHR misses +system.cpu.icache.ReadReq_mshr_misses::total 963 # number of ReadReq MSHR misses +system.cpu.icache.demand_mshr_misses::cpu.inst 963 # number of demand (read+write) MSHR misses +system.cpu.icache.demand_mshr_misses::total 963 # number of demand (read+write) MSHR misses +system.cpu.icache.overall_mshr_misses::cpu.inst 963 # number of overall MSHR misses +system.cpu.icache.overall_mshr_misses::total 963 # number of overall MSHR misses +system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 92498000 # number of ReadReq MSHR miss cycles +system.cpu.icache.ReadReq_mshr_miss_latency::total 92498000 # number of ReadReq MSHR miss cycles +system.cpu.icache.demand_mshr_miss_latency::cpu.inst 92498000 # number of demand (read+write) MSHR miss cycles +system.cpu.icache.demand_mshr_miss_latency::total 92498000 # number of demand (read+write) MSHR miss cycles +system.cpu.icache.overall_mshr_miss_latency::cpu.inst 92498000 # number of overall MSHR miss cycles +system.cpu.icache.overall_mshr_miss_latency::total 92498000 # number of overall MSHR miss cycles system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000002 # mshr miss rate for ReadReq accesses system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000002 # mshr miss rate for ReadReq accesses system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000002 # mshr miss rate for demand accesses system.cpu.icache.demand_mshr_miss_rate::total 0.000002 # mshr miss rate for demand accesses system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000002 # mshr miss rate for overall accesses system.cpu.icache.overall_mshr_miss_rate::total 0.000002 # mshr miss rate for overall accesses -system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 80170.312500 # average ReadReq mshr miss latency -system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 80170.312500 # average ReadReq mshr miss latency -system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 80170.312500 # average overall mshr miss latency -system.cpu.icache.demand_avg_mshr_miss_latency::total 80170.312500 # average overall mshr miss latency -system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 80170.312500 # average overall mshr miss latency -system.cpu.icache.overall_avg_mshr_miss_latency::total 80170.312500 # average overall mshr miss latency -system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 1222274983500 # Cumulative time (in ticks) in various power states -system.cpu.l2cache.tags.replacements 1940039 # number of replacements -system.cpu.l2cache.tags.tagsinuse 31449.191087 # Cycle average of tags in use -system.cpu.l2cache.tags.total_refs 16276000 # Total number of references to valid blocks. -system.cpu.l2cache.tags.sampled_refs 1972807 # Sample count of references to valid blocks. -system.cpu.l2cache.tags.avg_refs 8.250173 # Average number of references to valid blocks. -system.cpu.l2cache.tags.warmup_cycle 89114668000 # Cycle when the warmup percentage was hit. -system.cpu.l2cache.tags.occ_blocks::writebacks 7.970416 # Average occupied blocks per requestor -system.cpu.l2cache.tags.occ_blocks::cpu.inst 42.267708 # Average occupied blocks per requestor -system.cpu.l2cache.tags.occ_blocks::cpu.data 31398.952962 # Average occupied blocks per requestor +system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 96051.921080 # average ReadReq mshr miss latency +system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 96051.921080 # average ReadReq mshr miss latency +system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 96051.921080 # average overall mshr miss latency +system.cpu.icache.demand_avg_mshr_miss_latency::total 96051.921080 # average overall mshr miss latency +system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 96051.921080 # average overall mshr miss latency +system.cpu.icache.overall_avg_mshr_miss_latency::total 96051.921080 # average overall mshr miss latency +system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 1241902335500 # Cumulative time (in ticks) in various power states +system.cpu.l2cache.tags.replacements 1940051 # number of replacements +system.cpu.l2cache.tags.tagsinuse 31462.306469 # Cycle average of tags in use +system.cpu.l2cache.tags.total_refs 16275911 # Total number of references to valid blocks. +system.cpu.l2cache.tags.sampled_refs 1972819 # Sample count of references to valid blocks. +system.cpu.l2cache.tags.avg_refs 8.250078 # Average number of references to valid blocks. +system.cpu.l2cache.tags.warmup_cycle 89697966000 # Cycle when the warmup percentage was hit. +system.cpu.l2cache.tags.occ_blocks::writebacks 7.975185 # Average occupied blocks per requestor +system.cpu.l2cache.tags.occ_blocks::cpu.inst 42.025867 # Average occupied blocks per requestor +system.cpu.l2cache.tags.occ_blocks::cpu.data 31412.305417 # Average occupied blocks per requestor system.cpu.l2cache.tags.occ_percent::writebacks 0.000243 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_percent::cpu.inst 0.001290 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_percent::cpu.data 0.958220 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_percent::total 0.959753 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_percent::cpu.inst 0.001283 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_percent::cpu.data 0.958627 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_percent::total 0.960153 # Average percentage of cache occupancy system.cpu.l2cache.tags.occ_task_id_blocks::1024 32768 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::0 122 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::1 1022 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::2 2732 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::3 7097 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::4 21795 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::0 121 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::1 928 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::2 2816 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::3 7096 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::4 21807 # Occupied blocks per task id system.cpu.l2cache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id -system.cpu.l2cache.tags.tag_accesses 147965199 # Number of tag accesses -system.cpu.l2cache.tags.data_accesses 147965199 # Number of data accesses -system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 1222274983500 # Cumulative time (in ticks) in various power states -system.cpu.l2cache.WritebackDirty_hits::writebacks 3671998 # number of WritebackDirty hits -system.cpu.l2cache.WritebackDirty_hits::total 3671998 # number of WritebackDirty hits +system.cpu.l2cache.tags.tag_accesses 147964595 # Number of tag accesses +system.cpu.l2cache.tags.data_accesses 147964595 # Number of data accesses +system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 1241902335500 # Cumulative time (in ticks) in various power states +system.cpu.l2cache.WritebackDirty_hits::writebacks 3671979 # number of WritebackDirty hits +system.cpu.l2cache.WritebackDirty_hits::total 3671979 # number of WritebackDirty hits system.cpu.l2cache.WritebackClean_hits::writebacks 3 # number of WritebackClean hits system.cpu.l2cache.WritebackClean_hits::total 3 # number of WritebackClean hits -system.cpu.l2cache.ReadExReq_hits::cpu.data 1095273 # number of ReadExReq hits -system.cpu.l2cache.ReadExReq_hits::total 1095273 # number of ReadExReq hits -system.cpu.l2cache.ReadSharedReq_hits::cpu.data 6059292 # number of ReadSharedReq hits -system.cpu.l2cache.ReadSharedReq_hits::total 6059292 # number of ReadSharedReq hits -system.cpu.l2cache.demand_hits::cpu.data 7154565 # number of demand (read+write) hits -system.cpu.l2cache.demand_hits::total 7154565 # number of demand (read+write) hits -system.cpu.l2cache.overall_hits::cpu.data 7154565 # number of overall hits -system.cpu.l2cache.overall_hits::total 7154565 # number of overall hits -system.cpu.l2cache.ReadExReq_misses::cpu.data 792050 # number of ReadExReq misses -system.cpu.l2cache.ReadExReq_misses::total 792050 # number of ReadExReq misses -system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 960 # number of ReadCleanReq misses -system.cpu.l2cache.ReadCleanReq_misses::total 960 # number of ReadCleanReq misses +system.cpu.l2cache.ReadExReq_hits::cpu.data 1095271 # number of ReadExReq hits +system.cpu.l2cache.ReadExReq_hits::total 1095271 # number of ReadExReq hits +system.cpu.l2cache.ReadSharedReq_hits::cpu.data 6059245 # number of ReadSharedReq hits +system.cpu.l2cache.ReadSharedReq_hits::total 6059245 # number of ReadSharedReq hits +system.cpu.l2cache.demand_hits::cpu.data 7154516 # number of demand (read+write) hits +system.cpu.l2cache.demand_hits::total 7154516 # number of demand (read+write) hits +system.cpu.l2cache.overall_hits::cpu.data 7154516 # number of overall hits +system.cpu.l2cache.overall_hits::total 7154516 # number of overall hits +system.cpu.l2cache.ReadExReq_misses::cpu.data 792059 # number of ReadExReq misses +system.cpu.l2cache.ReadExReq_misses::total 792059 # number of ReadExReq misses +system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 963 # number of ReadCleanReq misses +system.cpu.l2cache.ReadCleanReq_misses::total 963 # number of ReadCleanReq misses system.cpu.l2cache.ReadSharedReq_misses::cpu.data 1179476 # number of ReadSharedReq misses system.cpu.l2cache.ReadSharedReq_misses::total 1179476 # number of ReadSharedReq misses -system.cpu.l2cache.demand_misses::cpu.inst 960 # number of demand (read+write) misses -system.cpu.l2cache.demand_misses::cpu.data 1971526 # number of demand (read+write) misses -system.cpu.l2cache.demand_misses::total 1972486 # number of demand (read+write) misses -system.cpu.l2cache.overall_misses::cpu.inst 960 # number of overall misses -system.cpu.l2cache.overall_misses::cpu.data 1971526 # number of overall misses -system.cpu.l2cache.overall_misses::total 1972486 # number of overall misses -system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 70794470500 # number of ReadExReq miss cycles -system.cpu.l2cache.ReadExReq_miss_latency::total 70794470500 # number of ReadExReq miss cycles -system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 75521000 # number of ReadCleanReq miss cycles -system.cpu.l2cache.ReadCleanReq_miss_latency::total 75521000 # number of ReadCleanReq miss cycles -system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 104049458500 # number of ReadSharedReq miss cycles -system.cpu.l2cache.ReadSharedReq_miss_latency::total 104049458500 # number of ReadSharedReq miss cycles -system.cpu.l2cache.demand_miss_latency::cpu.inst 75521000 # number of demand (read+write) miss cycles -system.cpu.l2cache.demand_miss_latency::cpu.data 174843929000 # number of demand (read+write) miss cycles -system.cpu.l2cache.demand_miss_latency::total 174919450000 # number of demand (read+write) miss cycles -system.cpu.l2cache.overall_miss_latency::cpu.inst 75521000 # number of overall miss cycles -system.cpu.l2cache.overall_miss_latency::cpu.data 174843929000 # number of overall miss cycles -system.cpu.l2cache.overall_miss_latency::total 174919450000 # number of overall miss cycles -system.cpu.l2cache.WritebackDirty_accesses::writebacks 3671998 # number of WritebackDirty accesses(hits+misses) -system.cpu.l2cache.WritebackDirty_accesses::total 3671998 # number of WritebackDirty accesses(hits+misses) +system.cpu.l2cache.demand_misses::cpu.inst 963 # number of demand (read+write) misses +system.cpu.l2cache.demand_misses::cpu.data 1971535 # number of demand (read+write) misses +system.cpu.l2cache.demand_misses::total 1972498 # number of demand (read+write) misses +system.cpu.l2cache.overall_misses::cpu.inst 963 # number of overall misses +system.cpu.l2cache.overall_misses::cpu.data 1971535 # number of overall misses +system.cpu.l2cache.overall_misses::total 1972498 # number of overall misses +system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 76750433500 # number of ReadExReq miss cycles +system.cpu.l2cache.ReadExReq_miss_latency::total 76750433500 # number of ReadExReq miss cycles +system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 91051000 # number of ReadCleanReq miss cycles +system.cpu.l2cache.ReadCleanReq_miss_latency::total 91051000 # number of ReadCleanReq miss cycles +system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 119656496500 # number of ReadSharedReq miss cycles +system.cpu.l2cache.ReadSharedReq_miss_latency::total 119656496500 # number of ReadSharedReq miss cycles +system.cpu.l2cache.demand_miss_latency::cpu.inst 91051000 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_latency::cpu.data 196406930000 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_latency::total 196497981000 # number of demand (read+write) miss cycles +system.cpu.l2cache.overall_miss_latency::cpu.inst 91051000 # number of overall miss cycles +system.cpu.l2cache.overall_miss_latency::cpu.data 196406930000 # number of overall miss cycles +system.cpu.l2cache.overall_miss_latency::total 196497981000 # number of overall miss cycles +system.cpu.l2cache.WritebackDirty_accesses::writebacks 3671979 # number of WritebackDirty accesses(hits+misses) +system.cpu.l2cache.WritebackDirty_accesses::total 3671979 # number of WritebackDirty accesses(hits+misses) system.cpu.l2cache.WritebackClean_accesses::writebacks 3 # number of WritebackClean accesses(hits+misses) system.cpu.l2cache.WritebackClean_accesses::total 3 # number of WritebackClean accesses(hits+misses) -system.cpu.l2cache.ReadExReq_accesses::cpu.data 1887323 # number of ReadExReq accesses(hits+misses) -system.cpu.l2cache.ReadExReq_accesses::total 1887323 # number of ReadExReq accesses(hits+misses) -system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 960 # number of ReadCleanReq accesses(hits+misses) -system.cpu.l2cache.ReadCleanReq_accesses::total 960 # number of ReadCleanReq accesses(hits+misses) -system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 7238768 # number of ReadSharedReq accesses(hits+misses) -system.cpu.l2cache.ReadSharedReq_accesses::total 7238768 # number of ReadSharedReq accesses(hits+misses) -system.cpu.l2cache.demand_accesses::cpu.inst 960 # number of demand (read+write) accesses -system.cpu.l2cache.demand_accesses::cpu.data 9126091 # number of demand (read+write) accesses -system.cpu.l2cache.demand_accesses::total 9127051 # number of demand (read+write) accesses -system.cpu.l2cache.overall_accesses::cpu.inst 960 # number of overall (read+write) accesses -system.cpu.l2cache.overall_accesses::cpu.data 9126091 # number of overall (read+write) accesses -system.cpu.l2cache.overall_accesses::total 9127051 # number of overall (read+write) accesses -system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.419668 # miss rate for ReadExReq accesses -system.cpu.l2cache.ReadExReq_miss_rate::total 0.419668 # miss rate for ReadExReq accesses +system.cpu.l2cache.ReadExReq_accesses::cpu.data 1887330 # number of ReadExReq accesses(hits+misses) +system.cpu.l2cache.ReadExReq_accesses::total 1887330 # number of ReadExReq accesses(hits+misses) +system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 963 # number of ReadCleanReq accesses(hits+misses) +system.cpu.l2cache.ReadCleanReq_accesses::total 963 # number of ReadCleanReq accesses(hits+misses) +system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 7238721 # number of ReadSharedReq accesses(hits+misses) +system.cpu.l2cache.ReadSharedReq_accesses::total 7238721 # number of ReadSharedReq accesses(hits+misses) +system.cpu.l2cache.demand_accesses::cpu.inst 963 # number of demand (read+write) accesses +system.cpu.l2cache.demand_accesses::cpu.data 9126051 # number of demand (read+write) accesses +system.cpu.l2cache.demand_accesses::total 9127014 # number of demand (read+write) accesses +system.cpu.l2cache.overall_accesses::cpu.inst 963 # number of overall (read+write) accesses +system.cpu.l2cache.overall_accesses::cpu.data 9126051 # number of overall (read+write) accesses +system.cpu.l2cache.overall_accesses::total 9127014 # number of overall (read+write) accesses +system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.419672 # miss rate for ReadExReq accesses +system.cpu.l2cache.ReadExReq_miss_rate::total 0.419672 # miss rate for ReadExReq accesses system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 1 # miss rate for ReadCleanReq accesses system.cpu.l2cache.ReadCleanReq_miss_rate::total 1 # miss rate for ReadCleanReq accesses -system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.162939 # miss rate for ReadSharedReq accesses -system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.162939 # miss rate for ReadSharedReq accesses +system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.162940 # miss rate for ReadSharedReq accesses +system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.162940 # miss rate for ReadSharedReq accesses system.cpu.l2cache.demand_miss_rate::cpu.inst 1 # miss rate for demand accesses -system.cpu.l2cache.demand_miss_rate::cpu.data 0.216032 # miss rate for demand accesses -system.cpu.l2cache.demand_miss_rate::total 0.216114 # miss rate for demand accesses +system.cpu.l2cache.demand_miss_rate::cpu.data 0.216034 # miss rate for demand accesses +system.cpu.l2cache.demand_miss_rate::total 0.216116 # miss rate for demand accesses system.cpu.l2cache.overall_miss_rate::cpu.inst 1 # miss rate for overall accesses -system.cpu.l2cache.overall_miss_rate::cpu.data 0.216032 # miss rate for overall accesses -system.cpu.l2cache.overall_miss_rate::total 0.216114 # miss rate for overall accesses -system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 89381.314942 # average ReadExReq miss latency -system.cpu.l2cache.ReadExReq_avg_miss_latency::total 89381.314942 # average ReadExReq miss latency -system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 78667.708333 # average ReadCleanReq miss latency -system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 78667.708333 # average ReadCleanReq miss latency -system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 88216.681391 # average ReadSharedReq miss latency -system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 88216.681391 # average ReadSharedReq miss latency -system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 78667.708333 # average overall miss latency -system.cpu.l2cache.demand_avg_miss_latency::cpu.data 88684.566676 # average overall miss latency -system.cpu.l2cache.demand_avg_miss_latency::total 88679.691516 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 78667.708333 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::cpu.data 88684.566676 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::total 88679.691516 # average overall miss latency +system.cpu.l2cache.overall_miss_rate::cpu.data 0.216034 # miss rate for overall accesses +system.cpu.l2cache.overall_miss_rate::total 0.216116 # miss rate for overall accesses +system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 96899.894452 # average ReadExReq miss latency +system.cpu.l2cache.ReadExReq_avg_miss_latency::total 96899.894452 # average ReadExReq miss latency +system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 94549.325026 # average ReadCleanReq miss latency +system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 94549.325026 # average ReadCleanReq miss latency +system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 101448.860765 # average ReadSharedReq miss latency +system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 101448.860765 # average ReadSharedReq miss latency +system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 94549.325026 # average overall miss latency +system.cpu.l2cache.demand_avg_miss_latency::cpu.data 99621.325515 # average overall miss latency +system.cpu.l2cache.demand_avg_miss_latency::total 99618.849297 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 94549.325026 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::cpu.data 99621.325515 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::total 99618.849297 # average overall miss latency system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked -system.cpu.l2cache.writebacks::writebacks 1032696 # number of writebacks -system.cpu.l2cache.writebacks::total 1032696 # number of writebacks +system.cpu.l2cache.writebacks::writebacks 1032692 # number of writebacks +system.cpu.l2cache.writebacks::total 1032692 # number of writebacks system.cpu.l2cache.CleanEvict_mshr_misses::writebacks 242 # number of CleanEvict MSHR misses system.cpu.l2cache.CleanEvict_mshr_misses::total 242 # number of CleanEvict MSHR misses -system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 792050 # number of ReadExReq MSHR misses -system.cpu.l2cache.ReadExReq_mshr_misses::total 792050 # number of ReadExReq MSHR misses -system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 960 # number of ReadCleanReq MSHR misses -system.cpu.l2cache.ReadCleanReq_mshr_misses::total 960 # number of ReadCleanReq MSHR misses +system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 792059 # number of ReadExReq MSHR misses +system.cpu.l2cache.ReadExReq_mshr_misses::total 792059 # number of ReadExReq MSHR misses +system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 963 # number of ReadCleanReq MSHR misses +system.cpu.l2cache.ReadCleanReq_mshr_misses::total 963 # number of ReadCleanReq MSHR misses system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 1179476 # number of ReadSharedReq MSHR misses system.cpu.l2cache.ReadSharedReq_mshr_misses::total 1179476 # number of ReadSharedReq MSHR misses -system.cpu.l2cache.demand_mshr_misses::cpu.inst 960 # number of demand (read+write) MSHR misses -system.cpu.l2cache.demand_mshr_misses::cpu.data 1971526 # number of demand (read+write) MSHR misses -system.cpu.l2cache.demand_mshr_misses::total 1972486 # number of demand (read+write) MSHR misses -system.cpu.l2cache.overall_mshr_misses::cpu.inst 960 # number of overall MSHR misses -system.cpu.l2cache.overall_mshr_misses::cpu.data 1971526 # number of overall MSHR misses -system.cpu.l2cache.overall_mshr_misses::total 1972486 # number of overall MSHR misses -system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 62873970500 # number of ReadExReq MSHR miss cycles -system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 62873970500 # number of ReadExReq MSHR miss cycles -system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 65921000 # number of ReadCleanReq MSHR miss cycles -system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 65921000 # number of ReadCleanReq MSHR miss cycles -system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 92254698500 # number of ReadSharedReq MSHR miss cycles -system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 92254698500 # number of ReadSharedReq MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 65921000 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 155128669000 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::total 155194590000 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 65921000 # number of overall MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 155128669000 # number of overall MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::total 155194590000 # number of overall MSHR miss cycles +system.cpu.l2cache.demand_mshr_misses::cpu.inst 963 # number of demand (read+write) MSHR misses +system.cpu.l2cache.demand_mshr_misses::cpu.data 1971535 # number of demand (read+write) MSHR misses +system.cpu.l2cache.demand_mshr_misses::total 1972498 # number of demand (read+write) MSHR misses +system.cpu.l2cache.overall_mshr_misses::cpu.inst 963 # number of overall MSHR misses +system.cpu.l2cache.overall_mshr_misses::cpu.data 1971535 # number of overall MSHR misses +system.cpu.l2cache.overall_mshr_misses::total 1972498 # number of overall MSHR misses +system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 68829843500 # number of ReadExReq MSHR miss cycles +system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 68829843500 # number of ReadExReq MSHR miss cycles +system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 81421000 # number of ReadCleanReq MSHR miss cycles +system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 81421000 # number of ReadCleanReq MSHR miss cycles +system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 107861736500 # number of ReadSharedReq MSHR miss cycles +system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 107861736500 # number of ReadSharedReq MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 81421000 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 176691580000 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::total 176773001000 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 81421000 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 176691580000 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::total 176773001000 # number of overall MSHR miss cycles system.cpu.l2cache.CleanEvict_mshr_miss_rate::writebacks inf # mshr miss rate for CleanEvict accesses system.cpu.l2cache.CleanEvict_mshr_miss_rate::total inf # mshr miss rate for CleanEvict accesses -system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.419668 # mshr miss rate for ReadExReq accesses -system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.419668 # mshr miss rate for ReadExReq accesses +system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.419672 # mshr miss rate for ReadExReq accesses +system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.419672 # mshr miss rate for ReadExReq accesses system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 1 # mshr miss rate for ReadCleanReq accesses system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 1 # mshr miss rate for ReadCleanReq accesses -system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.162939 # mshr miss rate for ReadSharedReq accesses -system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.162939 # mshr miss rate for ReadSharedReq accesses +system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.162940 # mshr miss rate for ReadSharedReq accesses +system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.162940 # mshr miss rate for ReadSharedReq accesses system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 1 # mshr miss rate for demand accesses -system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.216032 # mshr miss rate for demand accesses -system.cpu.l2cache.demand_mshr_miss_rate::total 0.216114 # mshr miss rate for demand accesses +system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.216034 # mshr miss rate for demand accesses +system.cpu.l2cache.demand_mshr_miss_rate::total 0.216116 # mshr miss rate for demand accesses system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 1 # mshr miss rate for overall accesses -system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.216032 # mshr miss rate for overall accesses -system.cpu.l2cache.overall_mshr_miss_rate::total 0.216114 # mshr miss rate for overall accesses -system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 79381.314942 # average ReadExReq mshr miss latency -system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 79381.314942 # average ReadExReq mshr miss latency -system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 68667.708333 # average ReadCleanReq mshr miss latency -system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 68667.708333 # average ReadCleanReq mshr miss latency -system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 78216.681391 # average ReadSharedReq mshr miss latency -system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 78216.681391 # average ReadSharedReq mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 68667.708333 # average overall mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 78684.566676 # average overall mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::total 78679.691516 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 68667.708333 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 78684.566676 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::total 78679.691516 # average overall mshr miss latency -system.cpu.toL2Bus.snoop_filter.tot_requests 18249049 # Total number of requests made to the snoop filter. -system.cpu.toL2Bus.snoop_filter.hit_single_requests 9121998 # Number of requests hitting in the snoop filter with a single holder of the requested data. +system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.216034 # mshr miss rate for overall accesses +system.cpu.l2cache.overall_mshr_miss_rate::total 0.216116 # mshr miss rate for overall accesses +system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 86899.894452 # average ReadExReq mshr miss latency +system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 86899.894452 # average ReadExReq mshr miss latency +system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 84549.325026 # average ReadCleanReq mshr miss latency +system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 84549.325026 # average ReadCleanReq mshr miss latency +system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 91448.860765 # average ReadSharedReq mshr miss latency +system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 91448.860765 # average ReadSharedReq mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 84549.325026 # average overall mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 89621.325515 # average overall mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::total 89618.849297 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 84549.325026 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 89621.325515 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::total 89618.849297 # average overall mshr miss latency +system.cpu.toL2Bus.snoop_filter.tot_requests 18248972 # Total number of requests made to the snoop filter. +system.cpu.toL2Bus.snoop_filter.hit_single_requests 9121958 # Number of requests hitting in the snoop filter with a single holder of the requested data. system.cpu.toL2Bus.snoop_filter.hit_multi_requests 0 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data. -system.cpu.toL2Bus.snoop_filter.tot_snoops 1439 # Total number of snoops made to the snoop filter. -system.cpu.toL2Bus.snoop_filter.hit_single_snoops 1439 # Number of snoops hitting in the snoop filter with a single holder of the requested data. +system.cpu.toL2Bus.snoop_filter.tot_snoops 1442 # Total number of snoops made to the snoop filter. +system.cpu.toL2Bus.snoop_filter.hit_single_snoops 1442 # Number of snoops hitting in the snoop filter with a single holder of the requested data. system.cpu.toL2Bus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data. -system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 1222274983500 # Cumulative time (in ticks) in various power states -system.cpu.toL2Bus.trans_dist::ReadResp 7239728 # Transaction distribution -system.cpu.toL2Bus.trans_dist::WritebackDirty 4704694 # Transaction distribution +system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 1241902335500 # Cumulative time (in ticks) in various power states +system.cpu.toL2Bus.trans_dist::ReadResp 7239684 # Transaction distribution +system.cpu.toL2Bus.trans_dist::WritebackDirty 4704671 # Transaction distribution system.cpu.toL2Bus.trans_dist::WritebackClean 3 # Transaction distribution -system.cpu.toL2Bus.trans_dist::CleanEvict 6357340 # Transaction distribution -system.cpu.toL2Bus.trans_dist::ReadExReq 1887323 # Transaction distribution -system.cpu.toL2Bus.trans_dist::ReadExResp 1887323 # Transaction distribution -system.cpu.toL2Bus.trans_dist::ReadCleanReq 960 # Transaction distribution -system.cpu.toL2Bus.trans_dist::ReadSharedReq 7238768 # Transaction distribution -system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 1923 # Packet count per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 27374177 # Packet count per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_count::total 27376100 # Packet count per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 61632 # Cumulative packet size per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 819077696 # Cumulative packet size per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_size::total 819139328 # Cumulative packet size per connected master and slave (bytes) -system.cpu.toL2Bus.snoops 1940039 # Total snoops (count) -system.cpu.toL2Bus.snoopTraffic 66092544 # Total snoop traffic (bytes) -system.cpu.toL2Bus.snoop_fanout::samples 11067090 # Request fanout histogram +system.cpu.toL2Bus.trans_dist::CleanEvict 6357335 # Transaction distribution +system.cpu.toL2Bus.trans_dist::ReadExReq 1887330 # Transaction distribution +system.cpu.toL2Bus.trans_dist::ReadExResp 1887330 # Transaction distribution +system.cpu.toL2Bus.trans_dist::ReadCleanReq 963 # Transaction distribution +system.cpu.toL2Bus.trans_dist::ReadSharedReq 7238721 # Transaction distribution +system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 1929 # Packet count per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 27374057 # Packet count per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_count::total 27375986 # Packet count per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 61824 # Cumulative packet size per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 819073920 # Cumulative packet size per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_size::total 819135744 # Cumulative packet size per connected master and slave (bytes) +system.cpu.toL2Bus.snoops 1940051 # Total snoops (count) +system.cpu.toL2Bus.snoopTraffic 66092288 # Total snoop traffic (bytes) +system.cpu.toL2Bus.snoop_fanout::samples 11067065 # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::mean 0.000130 # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::stdev 0.011402 # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::stdev 0.011414 # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::0 11065651 99.99% 99.99% # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::1 1439 0.01% 100.00% # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::0 11065623 99.99% 99.99% # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::1 1442 0.01% 100.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::min_value 0 # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::max_value 1 # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::total 11067090 # Request fanout histogram -system.cpu.toL2Bus.reqLayer0.occupancy 12796525500 # Layer occupancy (ticks) +system.cpu.toL2Bus.snoop_fanout::total 11067065 # Request fanout histogram +system.cpu.toL2Bus.reqLayer0.occupancy 12796468000 # Layer occupancy (ticks) system.cpu.toL2Bus.reqLayer0.utilization 1.0 # Layer utilization (%) -system.cpu.toL2Bus.respLayer0.occupancy 1440000 # Layer occupancy (ticks) +system.cpu.toL2Bus.respLayer0.occupancy 1444500 # Layer occupancy (ticks) system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%) -system.cpu.toL2Bus.respLayer1.occupancy 13689136500 # Layer occupancy (ticks) +system.cpu.toL2Bus.respLayer1.occupancy 13689076500 # Layer occupancy (ticks) system.cpu.toL2Bus.respLayer1.utilization 1.1 # Layer utilization (%) -system.membus.snoop_filter.tot_requests 3911328 # Total number of requests made to the snoop filter. -system.membus.snoop_filter.hit_single_requests 1938842 # Number of requests hitting in the snoop filter with a single holder of the requested data. +system.membus.snoop_filter.tot_requests 3911349 # Total number of requests made to the snoop filter. +system.membus.snoop_filter.hit_single_requests 1938851 # Number of requests hitting in the snoop filter with a single holder of the requested data. system.membus.snoop_filter.hit_multi_requests 0 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data. system.membus.snoop_filter.tot_snoops 0 # Total number of snoops made to the snoop filter. system.membus.snoop_filter.hit_single_snoops 0 # Number of snoops hitting in the snoop filter with a single holder of the requested data. system.membus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data. -system.membus.pwrStateResidencyTicks::UNDEFINED 1222274983500 # Cumulative time (in ticks) in various power states -system.membus.trans_dist::ReadResp 1180436 # Transaction distribution -system.membus.trans_dist::WritebackDirty 1032696 # Transaction distribution -system.membus.trans_dist::CleanEvict 906146 # Transaction distribution -system.membus.trans_dist::ReadExReq 792050 # Transaction distribution -system.membus.trans_dist::ReadExResp 792050 # Transaction distribution -system.membus.trans_dist::ReadSharedReq 1180436 # Transaction distribution -system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 5883814 # Packet count per connected master and slave (bytes) -system.membus.pkt_count::total 5883814 # Packet count per connected master and slave (bytes) -system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 192331648 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size::total 192331648 # Cumulative packet size per connected master and slave (bytes) +system.membus.pwrStateResidencyTicks::UNDEFINED 1241902335500 # Cumulative time (in ticks) in various power states +system.membus.trans_dist::ReadResp 1180439 # Transaction distribution +system.membus.trans_dist::WritebackDirty 1032692 # Transaction distribution +system.membus.trans_dist::CleanEvict 906159 # Transaction distribution +system.membus.trans_dist::ReadExReq 792059 # Transaction distribution +system.membus.trans_dist::ReadExResp 792059 # Transaction distribution +system.membus.trans_dist::ReadSharedReq 1180439 # Transaction distribution +system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 5883847 # Packet count per connected master and slave (bytes) +system.membus.pkt_count::total 5883847 # Packet count per connected master and slave (bytes) +system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 192332160 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size::total 192332160 # Cumulative packet size per connected master and slave (bytes) system.membus.snoops 0 # Total snoops (count) system.membus.snoopTraffic 0 # Total snoop traffic (bytes) -system.membus.snoop_fanout::samples 1972486 # Request fanout histogram +system.membus.snoop_fanout::samples 1972498 # Request fanout histogram system.membus.snoop_fanout::mean 0 # Request fanout histogram system.membus.snoop_fanout::stdev 0 # Request fanout histogram system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram -system.membus.snoop_fanout::0 1972486 100.00% 100.00% # Request fanout histogram +system.membus.snoop_fanout::0 1972498 100.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::min_value 0 # Request fanout histogram system.membus.snoop_fanout::max_value 0 # Request fanout histogram -system.membus.snoop_fanout::total 1972486 # Request fanout histogram -system.membus.reqLayer0.occupancy 8508050000 # Layer occupancy (ticks) +system.membus.snoop_fanout::total 1972498 # Request fanout histogram +system.membus.reqLayer0.occupancy 8507556000 # Layer occupancy (ticks) system.membus.reqLayer0.utilization 0.7 # Layer utilization (%) -system.membus.respLayer1.occupancy 10787775250 # Layer occupancy (ticks) +system.membus.respLayer1.occupancy 10783034500 # Layer occupancy (ticks) system.membus.respLayer1.utilization 0.9 # Layer utilization (%) ---------- End Simulation Statistics ---------- diff --git a/tests/long/se/60.bzip2/ref/alpha/tru64/o3-timing/config.ini b/tests/long/se/60.bzip2/ref/alpha/tru64/o3-timing/config.ini index b191243cb..1d1d7a36d 100644 --- a/tests/long/se/60.bzip2/ref/alpha/tru64/o3-timing/config.ini +++ b/tests/long/se/60.bzip2/ref/alpha/tru64/o3-timing/config.ini @@ -173,7 +173,7 @@ useIndirect=true [system.cpu.dcache] type=Cache children=tags -addr_ranges=0:18446744073709551615 +addr_ranges=0:18446744073709551615:0:0:0:0 assoc=2 clk_domain=system.cpu_clk_domain clusivity=mostly_incl @@ -531,7 +531,7 @@ pipelined=false [system.cpu.icache] type=Cache children=tags -addr_ranges=0:18446744073709551615 +addr_ranges=0:18446744073709551615:0:0:0:0 assoc=2 clk_domain=system.cpu_clk_domain clusivity=mostly_incl @@ -591,7 +591,7 @@ size=48 [system.cpu.l2cache] type=Cache children=tags -addr_ranges=0:18446744073709551615 +addr_ranges=0:18446744073709551615:0:0:0:0 assoc=8 clk_domain=system.cpu_clk_domain clusivity=mostly_incl @@ -708,6 +708,7 @@ transition_latency=100000000 [system.membus] type=CoherentXBar +children=snoop_filter clk_domain=system.clk_domain default_p_state=UNDEFINED eventq_index=0 @@ -719,7 +720,7 @@ p_state_clk_gate_min=1000 point_of_coherency=true power_model=Null response_latency=2 -snoop_filter=Null +snoop_filter=system.membus.snoop_filter snoop_response_latency=4 system=system use_default_range=false @@ -727,29 +728,36 @@ width=16 master=system.physmem.port slave=system.system_port system.cpu.l2cache.mem_side +[system.membus.snoop_filter] +type=SnoopFilter +eventq_index=0 +lookup_latency=1 +max_capacity=8388608 +system=system + [system.physmem] type=DRAMCtrl -IDD0=0.075000 +IDD0=0.055000 IDD02=0.000000 -IDD2N=0.050000 +IDD2N=0.032000 IDD2N2=0.000000 IDD2P0=0.000000 IDD2P02=0.000000 -IDD2P1=0.000000 +IDD2P1=0.032000 IDD2P12=0.000000 -IDD3N=0.057000 +IDD3N=0.038000 IDD3N2=0.000000 IDD3P0=0.000000 IDD3P02=0.000000 -IDD3P1=0.000000 +IDD3P1=0.038000 IDD3P12=0.000000 -IDD4R=0.187000 +IDD4R=0.157000 IDD4R2=0.000000 -IDD4W=0.165000 +IDD4W=0.125000 IDD4W2=0.000000 -IDD5=0.220000 +IDD5=0.235000 IDD52=0.000000 -IDD6=0.000000 +IDD6=0.020000 IDD62=0.000000 VDD=1.500000 VDD2=0.000000 @@ -769,6 +777,7 @@ devices_per_rank=8 dll=true eventq_index=0 in_addr_map=true +kvm_map=true max_accesses_per_row=16 mem_sched_policy=frfcfs min_writes_per_switch=16 @@ -778,7 +787,7 @@ p_state_clk_gate_max=1000000000000 p_state_clk_gate_min=1000 page_policy=open_adaptive power_model=Null -range=0:134217727 +range=0:134217727:0:0:0:0 ranks_per_channel=2 read_buffer_size=32 static_backend_latency=10000 @@ -800,9 +809,9 @@ tRTW=2500 tWR=15000 tWTR=7500 tXAW=30000 -tXP=0 +tXP=6000 tXPDLL=0 -tXS=0 +tXS=270000 tXSDLL=0 write_buffer_size=64 write_high_thresh_perc=85 diff --git a/tests/long/se/60.bzip2/ref/alpha/tru64/o3-timing/simout b/tests/long/se/60.bzip2/ref/alpha/tru64/o3-timing/simout index e33a21652..03b7f79ab 100755 --- a/tests/long/se/60.bzip2/ref/alpha/tru64/o3-timing/simout +++ b/tests/long/se/60.bzip2/ref/alpha/tru64/o3-timing/simout @@ -3,9 +3,9 @@ Redirecting stderr to build/ALPHA/tests/opt/long/se/60.bzip2/alpha/tru64/o3-timi gem5 Simulator System. http://gem5.org gem5 is copyrighted software; use the --copyright option for details. -gem5 compiled Jul 19 2016 12:23:51 -gem5 started Jul 21 2016 14:09:29 -gem5 executing on e108600-lin, pid 4309 +gem5 compiled Oct 11 2016 00:00:58 +gem5 started Oct 13 2016 20:19:44 +gem5 executing on e108600-lin, pid 28058 command line: /work/curdun01/gem5-external.hg/build/ALPHA/gem5.opt -d build/ALPHA/tests/opt/long/se/60.bzip2/alpha/tru64/o3-timing -re /work/curdun01/gem5-external.hg/tests/testing/../run.py long/se/60.bzip2/alpha/tru64/o3-timing Global frequency set at 1000000000000 ticks per second @@ -26,4 +26,4 @@ Uncompressing Data Uncompressed data 1048576 bytes in length Uncompressed data compared correctly Tested 1MB buffer: OK! -Exiting @ tick 669587683000 because target called exit() +Exiting @ tick 684199968000 because target called exit() diff --git a/tests/long/se/60.bzip2/ref/alpha/tru64/o3-timing/stats.txt b/tests/long/se/60.bzip2/ref/alpha/tru64/o3-timing/stats.txt index 7435ab9ce..d6615dc1b 100644 --- a/tests/long/se/60.bzip2/ref/alpha/tru64/o3-timing/stats.txt +++ b/tests/long/se/60.bzip2/ref/alpha/tru64/o3-timing/stats.txt @@ -1,108 +1,108 @@ ---------- Begin Simulation Statistics ---------- -sim_seconds 0.629948 # Number of seconds simulated -sim_ticks 629947889500 # Number of ticks simulated -final_tick 629947889500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) +sim_seconds 0.684200 # Number of seconds simulated +sim_ticks 684199968000 # Number of ticks simulated +final_tick 684199968000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) sim_freq 1000000000000 # Frequency of simulated ticks -host_inst_rate 297749 # Simulator instruction rate (inst/s) -host_op_rate 297749 # Simulator op (including micro ops) rate (op/s) -host_tick_rate 111692471 # Simulator tick rate (ticks/s) -host_mem_usage 257464 # Number of bytes of host memory used -host_seconds 5640.02 # Real time elapsed on the host -sim_insts 1679312925 # Number of instructions simulated -sim_ops 1679312925 # Number of ops (including micro ops) simulated +host_inst_rate 209715 # Simulator instruction rate (inst/s) +host_op_rate 209715 # Simulator op (including micro ops) rate (op/s) +host_tick_rate 82651888 # Simulator tick rate (ticks/s) +host_mem_usage 254604 # Number of bytes of host memory used +host_seconds 8278.09 # Real time elapsed on the host +sim_insts 1736043781 # Number of instructions simulated +sim_ops 1736043781 # Number of ops (including micro ops) simulated system.voltage_domain.voltage 1 # Voltage in Volts system.clk_domain.clock 1000 # Clock period in ticks -system.physmem.pwrStateResidencyTicks::UNDEFINED 629947889500 # Cumulative time (in ticks) in various power states -system.physmem.bytes_read::cpu.inst 56512 # Number of bytes read from this memory -system.physmem.bytes_read::cpu.data 116052224 # Number of bytes read from this memory -system.physmem.bytes_read::total 116108736 # Number of bytes read from this memory -system.physmem.bytes_inst_read::cpu.inst 56512 # Number of instructions bytes read from this memory -system.physmem.bytes_inst_read::total 56512 # Number of instructions bytes read from this memory -system.physmem.bytes_written::writebacks 65771840 # Number of bytes written to this memory -system.physmem.bytes_written::total 65771840 # Number of bytes written to this memory -system.physmem.num_reads::cpu.inst 883 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu.data 1813316 # Number of read requests responded to by this memory -system.physmem.num_reads::total 1814199 # Number of read requests responded to by this memory -system.physmem.num_writes::writebacks 1027685 # Number of write requests responded to by this memory -system.physmem.num_writes::total 1027685 # Number of write requests responded to by this memory -system.physmem.bw_read::cpu.inst 89709 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu.data 184225118 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::total 184314827 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::cpu.inst 89709 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::total 89709 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_write::writebacks 104408382 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_write::total 104408382 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_total::writebacks 104408382 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.inst 89709 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.data 184225118 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::total 288723209 # Total bandwidth to/from this memory (bytes/s) -system.physmem.readReqs 1814199 # Number of read requests accepted -system.physmem.writeReqs 1027685 # Number of write requests accepted -system.physmem.readBursts 1814199 # Number of DRAM read bursts, including those serviced by the write queue -system.physmem.writeBursts 1027685 # Number of DRAM write bursts, including those merged in the write queue -system.physmem.bytesReadDRAM 116025984 # Total number of bytes read from DRAM -system.physmem.bytesReadWrQ 82752 # Total number of bytes read from write queue -system.physmem.bytesWritten 65770240 # Total number of bytes written to DRAM -system.physmem.bytesReadSys 116108736 # Total read bytes from the system interface side -system.physmem.bytesWrittenSys 65771840 # Total written bytes from the system interface side -system.physmem.servicedByWrQ 1293 # Number of DRAM read bursts serviced by the write queue +system.physmem.pwrStateResidencyTicks::UNDEFINED 684199968000 # Cumulative time (in ticks) in various power states +system.physmem.bytes_read::cpu.inst 60736 # Number of bytes read from this memory +system.physmem.bytes_read::cpu.data 126674880 # Number of bytes read from this memory +system.physmem.bytes_read::total 126735616 # Number of bytes read from this memory +system.physmem.bytes_inst_read::cpu.inst 60736 # Number of instructions bytes read from this memory +system.physmem.bytes_inst_read::total 60736 # Number of instructions bytes read from this memory +system.physmem.bytes_written::writebacks 66206592 # Number of bytes written to this memory +system.physmem.bytes_written::total 66206592 # Number of bytes written to this memory +system.physmem.num_reads::cpu.inst 949 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu.data 1979295 # Number of read requests responded to by this memory +system.physmem.num_reads::total 1980244 # Number of read requests responded to by this memory +system.physmem.num_writes::writebacks 1034478 # Number of write requests responded to by this memory +system.physmem.num_writes::total 1034478 # Number of write requests responded to by this memory +system.physmem.bw_read::cpu.inst 88769 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu.data 185143066 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::total 185231836 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::cpu.inst 88769 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::total 88769 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_write::writebacks 96764974 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_write::total 96764974 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_total::writebacks 96764974 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.inst 88769 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.data 185143066 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::total 281996809 # Total bandwidth to/from this memory (bytes/s) +system.physmem.readReqs 1980244 # Number of read requests accepted +system.physmem.writeReqs 1034478 # Number of write requests accepted +system.physmem.readBursts 1980244 # Number of DRAM read bursts, including those serviced by the write queue +system.physmem.writeBursts 1034478 # Number of DRAM write bursts, including those merged in the write queue +system.physmem.bytesReadDRAM 126652288 # Total number of bytes read from DRAM +system.physmem.bytesReadWrQ 83328 # Total number of bytes read from write queue +system.physmem.bytesWritten 66205120 # Total number of bytes written to DRAM +system.physmem.bytesReadSys 126735616 # Total read bytes from the system interface side +system.physmem.bytesWrittenSys 66206592 # Total written bytes from the system interface side +system.physmem.servicedByWrQ 1302 # Number of DRAM read bursts serviced by the write queue system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write -system.physmem.perBankRdBursts::0 109825 # Per bank write bursts -system.physmem.perBankRdBursts::1 106113 # Per bank write bursts -system.physmem.perBankRdBursts::2 107421 # Per bank write bursts -system.physmem.perBankRdBursts::3 108541 # Per bank write bursts -system.physmem.perBankRdBursts::4 108748 # Per bank write bursts -system.physmem.perBankRdBursts::5 108721 # Per bank write bursts -system.physmem.perBankRdBursts::6 111475 # Per bank write bursts -system.physmem.perBankRdBursts::7 116266 # Per bank write bursts -system.physmem.perBankRdBursts::8 117532 # Per bank write bursts -system.physmem.perBankRdBursts::9 120021 # Per bank write bursts -system.physmem.perBankRdBursts::10 119000 # Per bank write bursts -system.physmem.perBankRdBursts::11 120366 # Per bank write bursts -system.physmem.perBankRdBursts::12 116224 # Per bank write bursts -system.physmem.perBankRdBursts::13 115367 # Per bank write bursts -system.physmem.perBankRdBursts::14 113352 # Per bank write bursts -system.physmem.perBankRdBursts::15 113934 # Per bank write bursts -system.physmem.perBankWrBursts::0 61679 # Per bank write bursts -system.physmem.perBankWrBursts::1 62003 # Per bank write bursts -system.physmem.perBankWrBursts::2 61008 # Per bank write bursts -system.physmem.perBankWrBursts::3 61698 # Per bank write bursts -system.physmem.perBankWrBursts::4 62148 # Per bank write bursts -system.physmem.perBankWrBursts::5 63666 # Per bank write bursts -system.physmem.perBankWrBursts::6 64723 # Per bank write bursts -system.physmem.perBankWrBursts::7 66137 # Per bank write bursts -system.physmem.perBankWrBursts::8 65915 # Per bank write bursts -system.physmem.perBankWrBursts::9 66335 # Per bank write bursts -system.physmem.perBankWrBursts::10 66021 # Per bank write bursts -system.physmem.perBankWrBursts::11 66389 # Per bank write bursts -system.physmem.perBankWrBursts::12 64907 # Per bank write bursts -system.physmem.perBankWrBursts::13 64927 # Per bank write bursts -system.physmem.perBankWrBursts::14 65328 # Per bank write bursts -system.physmem.perBankWrBursts::15 64776 # Per bank write bursts +system.physmem.perBankRdBursts::0 119682 # Per bank write bursts +system.physmem.perBankRdBursts::1 115093 # Per bank write bursts +system.physmem.perBankRdBursts::2 117079 # Per bank write bursts +system.physmem.perBankRdBursts::3 118658 # Per bank write bursts +system.physmem.perBankRdBursts::4 118799 # Per bank write bursts +system.physmem.perBankRdBursts::5 118596 # Per bank write bursts +system.physmem.perBankRdBursts::6 121104 # Per bank write bursts +system.physmem.perBankRdBursts::7 126057 # Per bank write bursts +system.physmem.perBankRdBursts::8 128556 # Per bank write bursts +system.physmem.perBankRdBursts::9 131368 # Per bank write bursts +system.physmem.perBankRdBursts::10 130043 # Per bank write bursts +system.physmem.perBankRdBursts::11 131744 # Per bank write bursts +system.physmem.perBankRdBursts::12 127398 # Per bank write bursts +system.physmem.perBankRdBursts::13 126519 # Per bank write bursts +system.physmem.perBankRdBursts::14 123764 # Per bank write bursts +system.physmem.perBankRdBursts::15 124482 # Per bank write bursts +system.physmem.perBankWrBursts::0 62070 # Per bank write bursts +system.physmem.perBankWrBursts::1 62408 # Per bank write bursts +system.physmem.perBankWrBursts::2 61409 # Per bank write bursts +system.physmem.perBankWrBursts::3 62103 # Per bank write bursts +system.physmem.perBankWrBursts::4 62566 # Per bank write bursts +system.physmem.perBankWrBursts::5 64096 # Per bank write bursts +system.physmem.perBankWrBursts::6 65160 # Per bank write bursts +system.physmem.perBankWrBursts::7 66609 # Per bank write bursts +system.physmem.perBankWrBursts::8 66404 # Per bank write bursts +system.physmem.perBankWrBursts::9 66820 # Per bank write bursts +system.physmem.perBankWrBursts::10 66475 # Per bank write bursts +system.physmem.perBankWrBursts::11 66816 # Per bank write bursts +system.physmem.perBankWrBursts::12 65322 # Per bank write bursts +system.physmem.perBankWrBursts::13 65320 # Per bank write bursts +system.physmem.perBankWrBursts::14 65711 # Per bank write bursts +system.physmem.perBankWrBursts::15 65166 # Per bank write bursts system.physmem.numRdRetry 0 # Number of times read queue was full causing retry system.physmem.numWrRetry 0 # Number of times write queue was full causing retry -system.physmem.totGap 629947397500 # Total gap between requests +system.physmem.totGap 684199865500 # Total gap between requests system.physmem.readPktSize::0 0 # Read request sizes (log2) system.physmem.readPktSize::1 0 # Read request sizes (log2) system.physmem.readPktSize::2 0 # Read request sizes (log2) system.physmem.readPktSize::3 0 # Read request sizes (log2) system.physmem.readPktSize::4 0 # Read request sizes (log2) system.physmem.readPktSize::5 0 # Read request sizes (log2) -system.physmem.readPktSize::6 1814199 # Read request sizes (log2) +system.physmem.readPktSize::6 1980244 # Read request sizes (log2) system.physmem.writePktSize::0 0 # Write request sizes (log2) system.physmem.writePktSize::1 0 # Write request sizes (log2) system.physmem.writePktSize::2 0 # Write request sizes (log2) system.physmem.writePktSize::3 0 # Write request sizes (log2) system.physmem.writePktSize::4 0 # Write request sizes (log2) system.physmem.writePktSize::5 0 # Write request sizes (log2) -system.physmem.writePktSize::6 1027685 # Write request sizes (log2) -system.physmem.rdQLenPdf::0 1469096 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::1 241446 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::2 70874 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::3 31473 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::4 15 # What read queue length does an incoming req see +system.physmem.writePktSize::6 1034478 # Write request sizes (log2) +system.physmem.rdQLenPdf::0 1615224 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::1 253124 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::2 75634 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::3 34936 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::4 22 # What read queue length does an incoming req see system.physmem.rdQLenPdf::5 1 # What read queue length does an incoming req see system.physmem.rdQLenPdf::6 1 # What read queue length does an incoming req see system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see @@ -145,34 +145,34 @@ system.physmem.wrQLenPdf::11 1 # Wh system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::15 25872 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::16 27378 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::17 51064 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::18 57932 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::19 60149 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::20 61085 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::21 61224 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::22 61288 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::23 61388 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::24 61422 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::25 61551 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::26 61761 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::27 62043 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::28 63157 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::29 65572 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::30 62200 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::31 61767 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::32 60670 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::33 124 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::34 21 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::35 2 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::36 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::37 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::38 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::39 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::40 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::41 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::42 0 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::15 24649 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::16 26003 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::17 51175 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::18 58148 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::19 60543 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::20 61668 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::21 61807 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::22 61824 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::23 61855 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::24 61800 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::25 61827 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::26 61964 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::27 62117 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::28 62700 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::29 64398 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::30 66372 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::31 62691 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::32 62546 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::33 314 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::34 39 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::35 10 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::36 4 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::37 2 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::38 2 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::39 2 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::40 1 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::41 1 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::42 1 # What write queue length does an incoming req see system.physmem.wrQLenPdf::43 0 # What write queue length does an incoming req see system.physmem.wrQLenPdf::44 0 # What write queue length does an incoming req see system.physmem.wrQLenPdf::45 0 # What write queue length does an incoming req see @@ -194,139 +194,149 @@ system.physmem.wrQLenPdf::60 0 # Wh system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see -system.physmem.bytesPerActivate::samples 1631200 # Bytes accessed per row activation -system.physmem.bytesPerActivate::mean 111.449220 # Bytes accessed per row activation -system.physmem.bytesPerActivate::gmean 84.546651 # Bytes accessed per row activation -system.physmem.bytesPerActivate::stdev 143.577205 # Bytes accessed per row activation -system.physmem.bytesPerActivate::0-127 1240852 76.07% 76.07% # Bytes accessed per row activation -system.physmem.bytesPerActivate::128-255 269138 16.50% 92.57% # Bytes accessed per row activation -system.physmem.bytesPerActivate::256-383 51923 3.18% 95.75% # Bytes accessed per row activation -system.physmem.bytesPerActivate::384-511 20333 1.25% 97.00% # Bytes accessed per row activation -system.physmem.bytesPerActivate::512-639 12353 0.76% 97.76% # Bytes accessed per row activation -system.physmem.bytesPerActivate::640-767 6354 0.39% 98.15% # Bytes accessed per row activation -system.physmem.bytesPerActivate::768-895 4947 0.30% 98.45% # Bytes accessed per row activation -system.physmem.bytesPerActivate::896-1023 3735 0.23% 98.68% # Bytes accessed per row activation -system.physmem.bytesPerActivate::1024-1151 21565 1.32% 100.00% # Bytes accessed per row activation -system.physmem.bytesPerActivate::total 1631200 # Bytes accessed per row activation -system.physmem.rdPerTurnAround::samples 60546 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::mean 29.938741 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::gmean 22.568202 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::stdev 131.498063 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::0-511 60449 99.84% 99.84% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::512-1023 61 0.10% 99.94% # Reads before turning the bus around for writes +system.physmem.bytesPerActivate::samples 1786108 # Bytes accessed per row activation +system.physmem.bytesPerActivate::mean 107.975625 # Bytes accessed per row activation +system.physmem.bytesPerActivate::gmean 82.936522 # Bytes accessed per row activation +system.physmem.bytesPerActivate::stdev 138.228671 # Bytes accessed per row activation +system.physmem.bytesPerActivate::0-127 1386417 77.62% 77.62% # Bytes accessed per row activation +system.physmem.bytesPerActivate::128-255 276583 15.49% 93.11% # Bytes accessed per row activation +system.physmem.bytesPerActivate::256-383 52891 2.96% 96.07% # Bytes accessed per row activation +system.physmem.bytesPerActivate::384-511 20920 1.17% 97.24% # Bytes accessed per row activation +system.physmem.bytesPerActivate::512-639 12358 0.69% 97.93% # Bytes accessed per row activation +system.physmem.bytesPerActivate::640-767 6524 0.37% 98.30% # Bytes accessed per row activation +system.physmem.bytesPerActivate::768-895 5164 0.29% 98.59% # Bytes accessed per row activation +system.physmem.bytesPerActivate::896-1023 3751 0.21% 98.80% # Bytes accessed per row activation +system.physmem.bytesPerActivate::1024-1151 21500 1.20% 100.00% # Bytes accessed per row activation +system.physmem.bytesPerActivate::total 1786108 # Bytes accessed per row activation +system.physmem.rdPerTurnAround::samples 61165 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::mean 32.352277 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::gmean 22.914892 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::stdev 140.448273 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::0-511 60991 99.72% 99.72% # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::512-1023 137 0.22% 99.94% # Reads before turning the bus around for writes system.physmem.rdPerTurnAround::1024-1535 7 0.01% 99.95% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::1536-2047 6 0.01% 99.96% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::2048-2559 2 0.00% 99.97% # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::1536-2047 4 0.01% 99.96% # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::2048-2559 5 0.01% 99.97% # Reads before turning the bus around for writes system.physmem.rdPerTurnAround::2560-3071 4 0.01% 99.97% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::3072-3583 3 0.00% 99.98% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::3584-4095 2 0.00% 99.98% # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::3072-3583 2 0.00% 99.98% # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::3584-4095 3 0.00% 99.98% # Reads before turning the bus around for writes system.physmem.rdPerTurnAround::4096-4607 2 0.00% 99.98% # Reads before turning the bus around for writes system.physmem.rdPerTurnAround::4608-5119 4 0.01% 99.99% # Reads before turning the bus around for writes system.physmem.rdPerTurnAround::6656-7167 1 0.00% 99.99% # Reads before turning the bus around for writes system.physmem.rdPerTurnAround::8704-9215 1 0.00% 99.99% # Reads before turning the bus around for writes system.physmem.rdPerTurnAround::9216-9727 1 0.00% 100.00% # Reads before turning the bus around for writes system.physmem.rdPerTurnAround::11776-12287 1 0.00% 100.00% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::12288-12799 1 0.00% 100.00% # Reads before turning the bus around for writes system.physmem.rdPerTurnAround::12800-13311 1 0.00% 100.00% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::total 60546 # Reads before turning the bus around for writes -system.physmem.wrPerTurnAround::samples 60546 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::mean 16.973210 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::gmean 16.937472 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::stdev 1.113084 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::16 32669 53.96% 53.96% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::17 1474 2.43% 56.39% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::18 22634 37.38% 93.77% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::19 3027 5.00% 98.77% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::20 624 1.03% 99.81% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::21 106 0.18% 99.98% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::22 9 0.01% 100.00% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::23 3 0.00% 100.00% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::total 60546 # Writes before turning the bus around for reads -system.physmem.totQLat 37088946500 # Total ticks spent queuing -system.physmem.totMemAccLat 71080934000 # Total ticks spent from burst creation until serviced by the DRAM -system.physmem.totBusLat 9064530000 # Total ticks spent in databus transfers -system.physmem.avgQLat 20458.28 # Average queueing delay per DRAM burst +system.physmem.rdPerTurnAround::15360-15871 1 0.00% 100.00% # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::total 61165 # Reads before turning the bus around for writes +system.physmem.wrPerTurnAround::samples 61165 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::mean 16.912532 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::gmean 16.877578 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::stdev 1.101156 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::16 34708 56.74% 56.74% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::17 1369 2.24% 58.98% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::18 21665 35.42% 94.40% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::19 2721 4.45% 98.85% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::20 576 0.94% 99.79% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::21 109 0.18% 99.97% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::22 15 0.02% 100.00% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::23 2 0.00% 100.00% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::total 61165 # Writes before turning the bus around for reads +system.physmem.totQLat 56581400750 # Total ticks spent queuing +system.physmem.totMemAccLat 93686563250 # Total ticks spent from burst creation until serviced by the DRAM +system.physmem.totBusLat 9894710000 # Total ticks spent in databus transfers +system.physmem.avgQLat 28591.74 # Average queueing delay per DRAM burst system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst -system.physmem.avgMemAccLat 39208.28 # Average memory access latency per DRAM burst -system.physmem.avgRdBW 184.18 # Average DRAM read bandwidth in MiByte/s -system.physmem.avgWrBW 104.41 # Average achieved write bandwidth in MiByte/s -system.physmem.avgRdBWSys 184.31 # Average system read bandwidth in MiByte/s -system.physmem.avgWrBWSys 104.41 # Average system write bandwidth in MiByte/s +system.physmem.avgMemAccLat 47341.74 # Average memory access latency per DRAM burst +system.physmem.avgRdBW 185.11 # Average DRAM read bandwidth in MiByte/s +system.physmem.avgWrBW 96.76 # Average achieved write bandwidth in MiByte/s +system.physmem.avgRdBWSys 185.23 # Average system read bandwidth in MiByte/s +system.physmem.avgWrBWSys 96.76 # Average system write bandwidth in MiByte/s system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s -system.physmem.busUtil 2.25 # Data bus utilization in percentage -system.physmem.busUtilRead 1.44 # Data bus utilization in percentage for reads -system.physmem.busUtilWrite 0.82 # Data bus utilization in percentage for writes -system.physmem.avgRdQLen 1.10 # Average read queue length when enqueuing -system.physmem.avgWrQLen 24.61 # Average write queue length when enqueuing -system.physmem.readRowHits 781743 # Number of row buffer hits during reads -system.physmem.writeRowHits 427619 # Number of row buffer hits during writes -system.physmem.readRowHitRate 43.12 # Row buffer hit rate for reads -system.physmem.writeRowHitRate 41.61 # Row buffer hit rate for writes -system.physmem.avgGap 221665.42 # Average gap between requests -system.physmem.pageHitRate 42.57 # Row buffer hit rate, read and write combined -system.physmem_0.actEnergy 5990438160 # Energy for activate commands per rank (pJ) -system.physmem_0.preEnergy 3268592250 # Energy for precharge commands per rank (pJ) -system.physmem_0.readEnergy 6841434600 # Energy for read commands per rank (pJ) -system.physmem_0.writeEnergy 3259841760 # Energy for write commands per rank (pJ) -system.physmem_0.refreshEnergy 41145046800 # Energy for refresh commands per rank (pJ) -system.physmem_0.actBackEnergy 279886127580 # Energy for active background per rank (pJ) -system.physmem_0.preBackEnergy 132453942750 # Energy for precharge background per rank (pJ) -system.physmem_0.totalEnergy 472845423900 # Total energy per rank (pJ) -system.physmem_0.averagePower 750.611658 # Core power per rank (mW) -system.physmem_0.memoryStateTime::IDLE 218497726500 # Time in different power states -system.physmem_0.memoryStateTime::REF 21035300000 # Time in different power states -system.physmem_0.memoryStateTime::PRE_PDN 0 # Time in different power states -system.physmem_0.memoryStateTime::ACT 390413882500 # Time in different power states -system.physmem_0.memoryStateTime::ACT_PDN 0 # Time in different power states -system.physmem_1.actEnergy 6341433840 # Energy for activate commands per rank (pJ) -system.physmem_1.preEnergy 3460107750 # Energy for precharge commands per rank (pJ) -system.physmem_1.readEnergy 7299201000 # Energy for read commands per rank (pJ) -system.physmem_1.writeEnergy 3399395040 # Energy for write commands per rank (pJ) -system.physmem_1.refreshEnergy 41145046800 # Energy for refresh commands per rank (pJ) -system.physmem_1.actBackEnergy 287961158835 # Energy for active background per rank (pJ) -system.physmem_1.preBackEnergy 125370582000 # Energy for precharge background per rank (pJ) -system.physmem_1.totalEnergy 474976925265 # Total energy per rank (pJ) -system.physmem_1.averagePower 753.995279 # Core power per rank (mW) -system.physmem_1.memoryStateTime::IDLE 206677750500 # Time in different power states -system.physmem_1.memoryStateTime::REF 21035300000 # Time in different power states -system.physmem_1.memoryStateTime::PRE_PDN 0 # Time in different power states -system.physmem_1.memoryStateTime::ACT 402234088500 # Time in different power states -system.physmem_1.memoryStateTime::ACT_PDN 0 # Time in different power states -system.pwrStateResidencyTicks::UNDEFINED 629947889500 # Cumulative time (in ticks) in various power states -system.cpu.branchPred.lookups 393343738 # Number of BP lookups -system.cpu.branchPred.condPredicted 308206683 # Number of conditional branches predicted -system.cpu.branchPred.condIncorrect 15638618 # Number of conditional branches incorrect -system.cpu.branchPred.BTBLookups 270406177 # Number of BTB lookups -system.cpu.branchPred.BTBHits 266678706 # Number of BTB hits +system.physmem.busUtil 2.20 # Data bus utilization in percentage +system.physmem.busUtilRead 1.45 # Data bus utilization in percentage for reads +system.physmem.busUtilWrite 0.76 # Data bus utilization in percentage for writes +system.physmem.avgRdQLen 1.11 # Average read queue length when enqueuing +system.physmem.avgWrQLen 24.71 # Average write queue length when enqueuing +system.physmem.readRowHits 796002 # Number of row buffer hits during reads +system.physmem.writeRowHits 431282 # Number of row buffer hits during writes +system.physmem.readRowHitRate 40.22 # Row buffer hit rate for reads +system.physmem.writeRowHitRate 41.69 # Row buffer hit rate for writes +system.physmem.avgGap 226952.89 # Average gap between requests +system.physmem.pageHitRate 40.73 # Row buffer hit rate, read and write combined +system.physmem_0.actEnergy 6177735060 # Energy for activate commands per rank (pJ) +system.physmem_0.preEnergy 3283540260 # Energy for precharge commands per rank (pJ) +system.physmem_0.readEnergy 6819185520 # Energy for read commands per rank (pJ) +system.physmem_0.writeEnergy 2643517620 # Energy for write commands per rank (pJ) +system.physmem_0.refreshEnergy 44816475600.000008 # Energy for refresh commands per rank (pJ) +system.physmem_0.actBackEnergy 37044798750 # Energy for active background per rank (pJ) +system.physmem_0.preBackEnergy 1443275040 # Energy for precharge background per rank (pJ) +system.physmem_0.actPowerDownEnergy 170396037690 # Energy for active power-down per rank (pJ) +system.physmem_0.prePowerDownEnergy 31359460320 # Energy for precharge power-down per rank (pJ) +system.physmem_0.selfRefreshEnergy 36616359660 # Energy for self refresh per rank (pJ) +system.physmem_0.totalEnergy 340610162070 # Total energy per rank (pJ) +system.physmem_0.averagePower 497.822532 # Core power per rank (mW) +system.physmem_0.totalIdleTime 599184631500 # Total Idle time Per DRAM Rank +system.physmem_0.memoryStateTime::IDLE 1534958250 # Time in different power states +system.physmem_0.memoryStateTime::REF 18981984000 # Time in different power states +system.physmem_0.memoryStateTime::SREF 143840379000 # Time in different power states +system.physmem_0.memoryStateTime::PRE_PDN 81664935250 # Time in different power states +system.physmem_0.memoryStateTime::ACT 64497738500 # Time in different power states +system.physmem_0.memoryStateTime::ACT_PDN 373679973000 # Time in different power states +system.physmem_1.actEnergy 6575111760 # Energy for activate commands per rank (pJ) +system.physmem_1.preEnergy 3494739600 # Energy for precharge commands per rank (pJ) +system.physmem_1.readEnergy 7310460360 # Energy for read commands per rank (pJ) +system.physmem_1.writeEnergy 2756337480 # Energy for write commands per rank (pJ) +system.physmem_1.refreshEnergy 45376412640.000008 # Energy for refresh commands per rank (pJ) +system.physmem_1.actBackEnergy 37526229300 # Energy for active background per rank (pJ) +system.physmem_1.preBackEnergy 1410684000 # Energy for precharge background per rank (pJ) +system.physmem_1.actPowerDownEnergy 175219175340 # Energy for active power-down per rank (pJ) +system.physmem_1.prePowerDownEnergy 30265452000 # Energy for precharge power-down per rank (pJ) +system.physmem_1.selfRefreshEnergy 34407180735 # Energy for self refresh per rank (pJ) +system.physmem_1.totalEnergy 344356241235 # Total energy per rank (pJ) +system.physmem_1.averagePower 503.297652 # Core power per rank (mW) +system.physmem_1.totalIdleTime 598199672750 # Total Idle time Per DRAM Rank +system.physmem_1.memoryStateTime::IDLE 1433387500 # Time in different power states +system.physmem_1.memoryStateTime::REF 19217296000 # Time in different power states +system.physmem_1.memoryStateTime::SREF 135130926250 # Time in different power states +system.physmem_1.memoryStateTime::PRE_PDN 78815070250 # Time in different power states +system.physmem_1.memoryStateTime::ACT 65349556500 # Time in different power states +system.physmem_1.memoryStateTime::ACT_PDN 384253731500 # Time in different power states +system.pwrStateResidencyTicks::UNDEFINED 684199968000 # Cumulative time (in ticks) in various power states +system.cpu.branchPred.lookups 409436754 # Number of BP lookups +system.cpu.branchPred.condPredicted 318234486 # Number of conditional branches predicted +system.cpu.branchPred.condIncorrect 15963820 # Number of conditional branches incorrect +system.cpu.branchPred.BTBLookups 282367334 # Number of BTB lookups +system.cpu.branchPred.BTBHits 278623697 # Number of BTB hits system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. -system.cpu.branchPred.BTBHitPct 98.621529 # BTB Hit Percentage -system.cpu.branchPred.usedRAS 24232356 # Number of times the RAS was used to get a target. -system.cpu.branchPred.RASInCorrect 43 # Number of incorrect RAS predictions. -system.cpu.branchPred.indirectLookups 11458 # Number of indirect predictor lookups. -system.cpu.branchPred.indirectHits 743 # Number of indirect target hits. -system.cpu.branchPred.indirectMisses 10715 # Number of indirect misses. -system.cpu.branchPredindirectMispredicted 54 # Number of mispredicted indirect branches. +system.cpu.branchPred.BTBHitPct 98.674196 # BTB Hit Percentage +system.cpu.branchPred.usedRAS 26172484 # Number of times the RAS was used to get a target. +system.cpu.branchPred.RASInCorrect 47 # Number of incorrect RAS predictions. +system.cpu.branchPred.indirectLookups 12628 # Number of indirect predictor lookups. +system.cpu.branchPred.indirectHits 1002 # Number of indirect target hits. +system.cpu.branchPred.indirectMisses 11626 # Number of indirect misses. +system.cpu.branchPredindirectMispredicted 76 # Number of mispredicted indirect branches. system.cpu_clk_domain.clock 500 # Clock period in ticks system.cpu.dtb.fetch_hits 0 # ITB hits system.cpu.dtb.fetch_misses 0 # ITB misses system.cpu.dtb.fetch_acv 0 # ITB acv system.cpu.dtb.fetch_accesses 0 # ITB accesses -system.cpu.dtb.read_hits 615604408 # DTB read hits -system.cpu.dtb.read_misses 10829988 # DTB read misses +system.cpu.dtb.read_hits 645003218 # DTB read hits +system.cpu.dtb.read_misses 12159343 # DTB read misses system.cpu.dtb.read_acv 0 # DTB read access violations -system.cpu.dtb.read_accesses 626434396 # DTB read accesses -system.cpu.dtb.write_hits 204678819 # DTB write hits -system.cpu.dtb.write_misses 7425838 # DTB write misses +system.cpu.dtb.read_accesses 657162561 # DTB read accesses +system.cpu.dtb.write_hits 218108239 # DTB write hits +system.cpu.dtb.write_misses 7507876 # DTB write misses system.cpu.dtb.write_acv 0 # DTB write access violations -system.cpu.dtb.write_accesses 212104657 # DTB write accesses -system.cpu.dtb.data_hits 820283227 # DTB hits -system.cpu.dtb.data_misses 18255826 # DTB misses +system.cpu.dtb.write_accesses 225616115 # DTB write accesses +system.cpu.dtb.data_hits 863111457 # DTB hits +system.cpu.dtb.data_misses 19667219 # DTB misses system.cpu.dtb.data_acv 0 # DTB access violations -system.cpu.dtb.data_accesses 838539053 # DTB accesses -system.cpu.itb.fetch_hits 399075166 # ITB hits +system.cpu.dtb.data_accesses 882778676 # DTB accesses +system.cpu.itb.fetch_hits 420694791 # ITB hits system.cpu.itb.fetch_misses 37 # ITB misses system.cpu.itb.fetch_acv 0 # ITB acv -system.cpu.itb.fetch_accesses 399075203 # ITB accesses +system.cpu.itb.fetch_accesses 420694828 # ITB accesses system.cpu.itb.read_hits 0 # DTB read hits system.cpu.itb.read_misses 0 # DTB read misses system.cpu.itb.read_acv 0 # DTB read access violations @@ -339,751 +349,759 @@ system.cpu.itb.data_hits 0 # DT system.cpu.itb.data_misses 0 # DTB misses system.cpu.itb.data_acv 0 # DTB access violations system.cpu.itb.data_accesses 0 # DTB accesses -system.cpu.workload.num_syscalls 23 # Number of system calls -system.cpu.pwrStateResidencyTicks::ON 629947889500 # Cumulative time (in ticks) in various power states -system.cpu.numCycles 1259895780 # number of cpu cycles simulated +system.cpu.workload.num_syscalls 29 # Number of system calls +system.cpu.pwrStateResidencyTicks::ON 684199968000 # Cumulative time (in ticks) in various power states +system.cpu.numCycles 1368399937 # number of cpu cycles simulated system.cpu.numWorkItemsStarted 0 # number of work items this cpu started system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed -system.cpu.fetch.icacheStallCycles 409587649 # Number of cycles fetch is stalled on an Icache miss -system.cpu.fetch.Insts 3241372877 # Number of instructions fetch has processed -system.cpu.fetch.Branches 393343738 # Number of branches that fetch encountered -system.cpu.fetch.predictedBranches 290911805 # Number of branches that fetch has predicted taken -system.cpu.fetch.Cycles 828631431 # Number of cycles fetch has run and was not squashing or blocked -system.cpu.fetch.SquashCycles 43212526 # Number of cycles fetch has spent squashing +system.cpu.fetch.icacheStallCycles 431834940 # Number of cycles fetch is stalled on an Icache miss +system.cpu.fetch.Insts 3410573803 # Number of instructions fetch has processed +system.cpu.fetch.Branches 409436754 # Number of branches that fetch encountered +system.cpu.fetch.predictedBranches 304797183 # Number of branches that fetch has predicted taken +system.cpu.fetch.Cycles 913784247 # Number of cycles fetch has run and was not squashing or blocked +system.cpu.fetch.SquashCycles 45380414 # Number of cycles fetch has spent squashing system.cpu.fetch.MiscStallCycles 25 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs -system.cpu.fetch.PendingTrapStallCycles 1670 # Number of stall cycles due to pending traps -system.cpu.fetch.IcacheWaitRetryStallCycles 106 # Number of stall cycles due to full MSHR -system.cpu.fetch.CacheLines 399075166 # Number of cache lines fetched -system.cpu.fetch.IcacheSquashes 7874466 # Number of outstanding Icache misses that were squashed -system.cpu.fetch.rateDist::samples 1259827144 # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::mean 2.572871 # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::stdev 3.161590 # Number of instructions fetched each cycle (Total) +system.cpu.fetch.PendingTrapStallCycles 1708 # Number of stall cycles due to pending traps +system.cpu.fetch.IcacheWaitRetryStallCycles 42 # Number of stall cycles due to full MSHR +system.cpu.fetch.CacheLines 420694791 # Number of cache lines fetched +system.cpu.fetch.IcacheSquashes 8284167 # Number of outstanding Icache misses that were squashed +system.cpu.fetch.rateDist::samples 1368311169 # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::mean 2.492543 # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::stdev 3.138689 # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::0 668246093 53.04% 53.04% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::1 43806893 3.48% 56.52% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::2 23751936 1.89% 58.41% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::3 40823777 3.24% 61.65% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::4 134784051 10.70% 72.34% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::5 61318653 4.87% 77.21% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::6 43063501 3.42% 80.63% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::7 28777614 2.28% 82.91% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::8 215254626 17.09% 100.00% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::0 743223403 54.32% 54.32% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::1 47685517 3.48% 57.80% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::2 24183643 1.77% 59.57% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::3 45097399 3.30% 62.87% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::4 142825430 10.44% 73.30% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::5 65953370 4.82% 78.12% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::6 43585313 3.19% 81.31% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::7 29408397 2.15% 83.46% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::8 226348697 16.54% 100.00% # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::total 1259827144 # Number of instructions fetched each cycle (Total) -system.cpu.fetch.branchRate 0.312203 # Number of branch fetches per cycle -system.cpu.fetch.rate 2.572731 # Number of inst fetches per cycle -system.cpu.decode.IdleCycles 336809889 # Number of cycles decode is idle -system.cpu.decode.BlockedCycles 370413676 # Number of cycles decode is blocked -system.cpu.decode.RunCycles 497881112 # Number of cycles decode is running -system.cpu.decode.UnblockCycles 33116842 # Number of cycles decode is unblocking -system.cpu.decode.SquashCycles 21605625 # Number of cycles decode is squashing -system.cpu.decode.BranchResolved 58265374 # Number of times decode resolved a branch -system.cpu.decode.BranchMispred 679 # Number of times decode detected a branch misprediction -system.cpu.decode.DecodedInsts 3099960384 # Number of instructions handled by decode -system.cpu.decode.SquashedInsts 1859 # Number of squashed instructions handled by decode -system.cpu.rename.SquashCycles 21605625 # Number of cycles rename is squashing -system.cpu.rename.IdleCycles 354079753 # Number of cycles rename is idle -system.cpu.rename.BlockCycles 199727925 # Number of cycles rename is blocking -system.cpu.rename.serializeStallCycles 5296 # count of cycles rename stalled for serializing inst -system.cpu.rename.RunCycles 510193154 # Number of cycles rename is running -system.cpu.rename.UnblockCycles 174215391 # Number of cycles rename is unblocking -system.cpu.rename.RenamedInsts 3021993285 # Number of instructions processed by rename -system.cpu.rename.ROBFullEvents 1813082 # Number of times rename has blocked due to ROB full -system.cpu.rename.IQFullEvents 19910474 # Number of times rename has blocked due to IQ full -system.cpu.rename.LQFullEvents 129183664 # Number of times rename has blocked due to LQ full -system.cpu.rename.SQFullEvents 30561708 # Number of times rename has blocked due to SQ full -system.cpu.rename.RenamedOperands 2254247429 # Number of destination operands rename has renamed -system.cpu.rename.RenameLookups 3918399799 # Number of register rename lookups that rename has made -system.cpu.rename.int_rename_lookups 3918272154 # Number of integer rename lookups -system.cpu.rename.fp_rename_lookups 127644 # Number of floating rename lookups -system.cpu.rename.CommittedMaps 1331032194 # Number of HB maps that are committed -system.cpu.rename.UndoneMaps 923215197 # Number of HB maps that are undone due to squashing -system.cpu.rename.serializingInsts 126 # count of serializing insts renamed -system.cpu.rename.tempSerializingInsts 124 # count of temporary serializing insts renamed -system.cpu.rename.skidInsts 94488821 # count of insts added to the skid buffer -system.cpu.memDep0.insertedLoads 681241316 # Number of loads inserted to the mem dependence unit. -system.cpu.memDep0.insertedStores 255797496 # Number of stores inserted to the mem dependence unit. -system.cpu.memDep0.conflictingLoads 84438658 # Number of conflicting loads. -system.cpu.memDep0.conflictingStores 55736283 # Number of conflicting stores. -system.cpu.iq.iqInstsAdded 2741763403 # Number of instructions added to the IQ (excludes non-spec) -system.cpu.iq.iqNonSpecInstsAdded 107 # Number of non-speculative instructions added to the IQ -system.cpu.iq.iqInstsIssued 2499259906 # Number of instructions issued -system.cpu.iq.iqSquashedInstsIssued 1517170 # Number of squashed instructions issued -system.cpu.iq.iqSquashedInstsExamined 1062450541 # Number of squashed instructions iterated over during squash; mainly for profiling -system.cpu.iq.iqSquashedOperandsExamined 465504121 # Number of squashed operands that are examined and possibly removed from graph -system.cpu.iq.iqSquashedNonSpecRemoved 84 # Number of squashed non-spec instructions that were removed -system.cpu.iq.issued_per_cycle::samples 1259827144 # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::mean 1.983812 # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::stdev 2.153359 # Number of insts issued each cycle +system.cpu.fetch.rateDist::total 1368311169 # Number of instructions fetched each cycle (Total) +system.cpu.fetch.branchRate 0.299208 # Number of branch fetches per cycle +system.cpu.fetch.rate 2.492381 # Number of inst fetches per cycle +system.cpu.decode.IdleCycles 353769261 # Number of cycles decode is idle +system.cpu.decode.BlockedCycles 432754726 # Number of cycles decode is blocked +system.cpu.decode.RunCycles 524267891 # Number of cycles decode is running +system.cpu.decode.UnblockCycles 34829792 # Number of cycles decode is unblocking +system.cpu.decode.SquashCycles 22689499 # Number of cycles decode is squashing +system.cpu.decode.BranchResolved 62032551 # Number of times decode resolved a branch +system.cpu.decode.BranchMispred 750 # Number of times decode detected a branch misprediction +system.cpu.decode.DecodedInsts 3256358950 # Number of instructions handled by decode +system.cpu.decode.SquashedInsts 2045 # Number of squashed instructions handled by decode +system.cpu.rename.SquashCycles 22689499 # Number of cycles rename is squashing +system.cpu.rename.IdleCycles 372017301 # Number of cycles rename is idle +system.cpu.rename.BlockCycles 224454621 # Number of cycles rename is blocking +system.cpu.rename.serializeStallCycles 9976 # count of cycles rename stalled for serializing inst +system.cpu.rename.RunCycles 537214927 # Number of cycles rename is running +system.cpu.rename.UnblockCycles 211924845 # Number of cycles rename is unblocking +system.cpu.rename.RenamedInsts 3173979679 # Number of instructions processed by rename +system.cpu.rename.ROBFullEvents 1947204 # Number of times rename has blocked due to ROB full +system.cpu.rename.IQFullEvents 21862090 # Number of times rename has blocked due to IQ full +system.cpu.rename.LQFullEvents 161736150 # Number of times rename has blocked due to LQ full +system.cpu.rename.SQFullEvents 34961727 # Number of times rename has blocked due to SQ full +system.cpu.rename.RenamedOperands 2371970000 # Number of destination operands rename has renamed +system.cpu.rename.RenameLookups 4117940809 # Number of register rename lookups that rename has made +system.cpu.rename.int_rename_lookups 4117804241 # Number of integer rename lookups +system.cpu.rename.fp_rename_lookups 136567 # Number of floating rename lookups +system.cpu.rename.CommittedMaps 1376202963 # Number of HB maps that are committed +system.cpu.rename.UndoneMaps 995767037 # Number of HB maps that are undone due to squashing +system.cpu.rename.serializingInsts 144 # count of serializing insts renamed +system.cpu.rename.tempSerializingInsts 143 # count of temporary serializing insts renamed +system.cpu.rename.skidInsts 99713027 # count of insts added to the skid buffer +system.cpu.memDep0.insertedLoads 717292360 # Number of loads inserted to the mem dependence unit. +system.cpu.memDep0.insertedStores 272467386 # Number of stores inserted to the mem dependence unit. +system.cpu.memDep0.conflictingLoads 90468830 # Number of conflicting loads. +system.cpu.memDep0.conflictingStores 58360421 # Number of conflicting stores. +system.cpu.iq.iqInstsAdded 2884387847 # Number of instructions added to the IQ (excludes non-spec) +system.cpu.iq.iqNonSpecInstsAdded 125 # Number of non-speculative instructions added to the IQ +system.cpu.iq.iqInstsIssued 2620166340 # Number of instructions issued +system.cpu.iq.iqSquashedInstsIssued 1550282 # Number of squashed instructions issued +system.cpu.iq.iqSquashedInstsExamined 1148344190 # Number of squashed instructions iterated over during squash; mainly for profiling +system.cpu.iq.iqSquashedOperandsExamined 502911540 # Number of squashed operands that are examined and possibly removed from graph +system.cpu.iq.iqSquashedNonSpecRemoved 96 # Number of squashed non-spec instructions that were removed +system.cpu.iq.issued_per_cycle::samples 1368311169 # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::mean 1.914891 # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::stdev 2.143845 # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::0 494791866 39.27% 39.27% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::1 161324184 12.81% 52.08% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::2 149742004 11.89% 63.97% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::3 141543893 11.24% 75.20% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::4 119990032 9.52% 84.73% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::5 80369213 6.38% 91.10% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::6 66025796 5.24% 96.35% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::7 32462182 2.58% 98.92% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::8 13577974 1.08% 100.00% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::0 564702258 41.27% 41.27% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::1 169734991 12.40% 53.67% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::2 158008570 11.55% 65.22% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::3 149164272 10.90% 76.12% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::4 126054849 9.21% 85.34% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::5 84104604 6.15% 91.48% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::6 68048276 4.97% 96.46% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::7 34057471 2.49% 98.94% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::8 14435878 1.06% 100.00% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::total 1259827144 # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::total 1368311169 # Number of insts issued each cycle system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available -system.cpu.iq.fu_full::IntAlu 12419183 35.12% 35.12% # attempts to use FU when none available -system.cpu.iq.fu_full::IntMult 0 0.00% 35.12% # attempts to use FU when none available -system.cpu.iq.fu_full::IntDiv 0 0.00% 35.12% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatAdd 0 0.00% 35.12% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatCmp 0 0.00% 35.12% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatCvt 0 0.00% 35.12% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatMult 0 0.00% 35.12% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatDiv 0 0.00% 35.12% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatSqrt 0 0.00% 35.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdAdd 0 0.00% 35.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 35.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdAlu 0 0.00% 35.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdCmp 0 0.00% 35.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdCvt 0 0.00% 35.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdMisc 0 0.00% 35.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdMult 0 0.00% 35.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 35.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdShift 0 0.00% 35.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 35.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdSqrt 0 0.00% 35.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 35.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 35.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 35.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 35.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 35.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 35.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 35.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 35.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 35.12% # attempts to use FU when none available -system.cpu.iq.fu_full::MemRead 18417667 52.09% 87.21% # attempts to use FU when none available -system.cpu.iq.fu_full::MemWrite 4521757 12.79% 100.00% # attempts to use FU when none available +system.cpu.iq.fu_full::IntAlu 13157745 35.86% 35.86% # attempts to use FU when none available +system.cpu.iq.fu_full::IntMult 0 0.00% 35.86% # attempts to use FU when none available +system.cpu.iq.fu_full::IntDiv 0 0.00% 35.86% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatAdd 0 0.00% 35.86% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatCmp 0 0.00% 35.86% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatCvt 0 0.00% 35.86% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatMult 0 0.00% 35.86% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatDiv 0 0.00% 35.86% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatSqrt 0 0.00% 35.86% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdAdd 0 0.00% 35.86% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 35.86% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdAlu 0 0.00% 35.86% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdCmp 0 0.00% 35.86% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdCvt 0 0.00% 35.86% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdMisc 0 0.00% 35.86% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdMult 0 0.00% 35.86% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 35.86% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdShift 0 0.00% 35.86% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 35.86% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdSqrt 0 0.00% 35.86% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 35.86% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 35.86% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 35.86% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 35.86% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 35.86% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 35.86% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 35.86% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 35.86% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 35.86% # attempts to use FU when none available +system.cpu.iq.fu_full::MemRead 18955564 51.66% 87.52% # attempts to use FU when none available +system.cpu.iq.fu_full::MemWrite 4577828 12.48% 100.00% # attempts to use FU when none available system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued -system.cpu.iq.FU_type_0::IntAlu 1641003125 65.66% 65.66% # Type of FU issued -system.cpu.iq.FU_type_0::IntMult 98 0.00% 65.66% # Type of FU issued -system.cpu.iq.FU_type_0::IntDiv 0 0.00% 65.66% # Type of FU issued -system.cpu.iq.FU_type_0::FloatAdd 896111 0.04% 65.70% # Type of FU issued -system.cpu.iq.FU_type_0::FloatCmp 23 0.00% 65.70% # Type of FU issued -system.cpu.iq.FU_type_0::FloatCvt 164 0.00% 65.70% # Type of FU issued -system.cpu.iq.FU_type_0::FloatMult 32 0.00% 65.70% # Type of FU issued -system.cpu.iq.FU_type_0::FloatDiv 26 0.00% 65.70% # Type of FU issued -system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 65.70% # Type of FU issued -system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 65.70% # Type of FU issued -system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 65.70% # Type of FU issued -system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 65.70% # Type of FU issued -system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 65.70% # Type of FU issued -system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 65.70% # Type of FU issued -system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 65.70% # Type of FU issued -system.cpu.iq.FU_type_0::SimdMult 0 0.00% 65.70% # Type of FU issued -system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 65.70% # Type of FU issued -system.cpu.iq.FU_type_0::SimdShift 0 0.00% 65.70% # Type of FU issued -system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 65.70% # Type of FU issued -system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 65.70% # Type of FU issued -system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 65.70% # Type of FU issued -system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 65.70% # Type of FU issued -system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 65.70% # Type of FU issued -system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 65.70% # Type of FU issued -system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 65.70% # Type of FU issued -system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 65.70% # Type of FU issued -system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 65.70% # Type of FU issued -system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 65.70% # Type of FU issued -system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 65.70% # Type of FU issued -system.cpu.iq.FU_type_0::MemRead 640377775 25.62% 91.32% # Type of FU issued -system.cpu.iq.FU_type_0::MemWrite 216982552 8.68% 100.00% # Type of FU issued +system.cpu.iq.FU_type_0::IntAlu 1716973131 65.53% 65.53% # Type of FU issued +system.cpu.iq.FU_type_0::IntMult 113 0.00% 65.53% # Type of FU issued +system.cpu.iq.FU_type_0::IntDiv 0 0.00% 65.53% # Type of FU issued +system.cpu.iq.FU_type_0::FloatAdd 895059 0.03% 65.56% # Type of FU issued +system.cpu.iq.FU_type_0::FloatCmp 21 0.00% 65.56% # Type of FU issued +system.cpu.iq.FU_type_0::FloatCvt 165 0.00% 65.56% # Type of FU issued +system.cpu.iq.FU_type_0::FloatMult 32 0.00% 65.56% # Type of FU issued +system.cpu.iq.FU_type_0::FloatDiv 25 0.00% 65.56% # Type of FU issued +system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 65.56% # Type of FU issued +system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 65.56% # Type of FU issued +system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 65.56% # Type of FU issued +system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 65.56% # Type of FU issued +system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 65.56% # Type of FU issued +system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 65.56% # Type of FU issued +system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 65.56% # Type of FU issued +system.cpu.iq.FU_type_0::SimdMult 0 0.00% 65.56% # Type of FU issued +system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 65.56% # Type of FU issued +system.cpu.iq.FU_type_0::SimdShift 0 0.00% 65.56% # Type of FU issued +system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 65.56% # Type of FU issued +system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 65.56% # Type of FU issued +system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 65.56% # Type of FU issued +system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 65.56% # Type of FU issued +system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 65.56% # Type of FU issued +system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 65.56% # Type of FU issued +system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 65.56% # Type of FU issued +system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 65.56% # Type of FU issued +system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 65.56% # Type of FU issued +system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 65.56% # Type of FU issued +system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 65.56% # Type of FU issued +system.cpu.iq.FU_type_0::MemRead 671607156 25.63% 91.20% # Type of FU issued +system.cpu.iq.FU_type_0::MemWrite 230690638 8.80% 100.00% # Type of FU issued system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued -system.cpu.iq.FU_type_0::total 2499259906 # Type of FU issued -system.cpu.iq.rate 1.983704 # Inst issue rate -system.cpu.iq.fu_busy_cnt 35358607 # FU busy when requested -system.cpu.iq.fu_busy_rate 0.014148 # FU busy rate (busy events/executed inst) -system.cpu.iq.int_inst_queue_reads 6293293204 # Number of integer instruction queue reads -system.cpu.iq.int_inst_queue_writes 3803117225 # Number of integer instruction queue writes -system.cpu.iq.int_inst_queue_wakeup_accesses 2401572542 # Number of integer instruction queue wakeup accesses -system.cpu.iq.fp_inst_queue_reads 1929523 # Number of floating instruction queue reads -system.cpu.iq.fp_inst_queue_writes 1233317 # Number of floating instruction queue writes -system.cpu.iq.fp_inst_queue_wakeup_accesses 883284 # Number of floating instruction queue wakeup accesses -system.cpu.iq.int_alu_accesses 2533656719 # Number of integer alu accesses -system.cpu.iq.fp_alu_accesses 961794 # Number of floating point alu accesses -system.cpu.iew.lsq.thread0.forwLoads 60564498 # Number of loads that had data forwarded from stores +system.cpu.iq.FU_type_0::total 2620166340 # Type of FU issued +system.cpu.iq.rate 1.914766 # Inst issue rate +system.cpu.iq.fu_busy_cnt 36691137 # FU busy when requested +system.cpu.iq.fu_busy_rate 0.014003 # FU busy rate (busy events/executed inst) +system.cpu.iq.int_inst_queue_reads 6644947058 # Number of integer instruction queue reads +system.cpu.iq.int_inst_queue_writes 4031627633 # Number of integer instruction queue writes +system.cpu.iq.int_inst_queue_wakeup_accesses 2518705843 # Number of integer instruction queue wakeup accesses +system.cpu.iq.fp_inst_queue_reads 1938210 # Number of floating instruction queue reads +system.cpu.iq.fp_inst_queue_writes 1246935 # Number of floating instruction queue writes +system.cpu.iq.fp_inst_queue_wakeup_accesses 885827 # Number of floating instruction queue wakeup accesses +system.cpu.iq.int_alu_accesses 2655891113 # Number of integer alu accesses +system.cpu.iq.fp_alu_accesses 966364 # Number of floating point alu accesses +system.cpu.iew.lsq.thread0.forwLoads 69399237 # Number of loads that had data forwarded from stores system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address -system.cpu.iew.lsq.thread0.squashedLoads 251534222 # Number of loads squashed -system.cpu.iew.lsq.thread0.ignoredResponses 355806 # Number of memory responses ignored because the instruction is squashed -system.cpu.iew.lsq.thread0.memOrderViolation 138747 # Number of memory ordering violations -system.cpu.iew.lsq.thread0.squashedStores 101659209 # Number of stores squashed +system.cpu.iew.lsq.thread0.squashedLoads 272696697 # Number of loads squashed +system.cpu.iew.lsq.thread0.ignoredResponses 372755 # Number of memory responses ignored because the instruction is squashed +system.cpu.iew.lsq.thread0.memOrderViolation 144718 # Number of memory ordering violations +system.cpu.iew.lsq.thread0.squashedStores 111738884 # Number of stores squashed system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding -system.cpu.iew.lsq.thread0.rescheduledLoads 256 # Number of loads that were rescheduled -system.cpu.iew.lsq.thread0.cacheBlocked 6319064 # Number of times an access to memory failed due to the cache being blocked +system.cpu.iew.lsq.thread0.rescheduledLoads 276 # Number of loads that were rescheduled +system.cpu.iew.lsq.thread0.cacheBlocked 6347426 # Number of times an access to memory failed due to the cache being blocked system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle -system.cpu.iew.iewSquashCycles 21605625 # Number of cycles IEW is squashing -system.cpu.iew.iewBlockCycles 137066476 # Number of cycles IEW is blocking -system.cpu.iew.iewUnblockCycles 20199207 # Number of cycles IEW is unblocking -system.cpu.iew.iewDispatchedInsts 2888644044 # Number of instructions dispatched to IQ -system.cpu.iew.iewDispSquashedInsts 6351774 # Number of squashed instructions skipped by dispatch -system.cpu.iew.iewDispLoadInsts 681241316 # Number of dispatched load instructions -system.cpu.iew.iewDispStoreInsts 255797496 # Number of dispatched store instructions -system.cpu.iew.iewDispNonSpecInsts 107 # Number of dispatched non-speculative instructions -system.cpu.iew.iewIQFullEvents 653480 # Number of times the IQ has become full, causing a stall -system.cpu.iew.iewLSQFullEvents 19719948 # Number of times the LSQ has become full, causing a stall -system.cpu.iew.memOrderViolationEvents 138747 # Number of memory order violations -system.cpu.iew.predictedTakenIncorrect 10434747 # Number of branches that were predicted taken incorrectly -system.cpu.iew.predictedNotTakenIncorrect 8530204 # Number of branches that were predicted not taken incorrectly -system.cpu.iew.branchMispredicts 18964951 # Number of branch mispredicts detected at execute -system.cpu.iew.iewExecutedInsts 2455710851 # Number of executed instructions -system.cpu.iew.iewExecLoadInsts 626434405 # Number of load instructions executed -system.cpu.iew.iewExecSquashedInsts 43549049 # Number of squashed instructions skipped in execute +system.cpu.iew.iewSquashCycles 22689499 # Number of cycles IEW is squashing +system.cpu.iew.iewBlockCycles 153700665 # Number of cycles IEW is blocking +system.cpu.iew.iewUnblockCycles 24607409 # Number of cycles IEW is unblocking +system.cpu.iew.iewDispatchedInsts 3035418130 # Number of instructions dispatched to IQ +system.cpu.iew.iewDispSquashedInsts 6594075 # Number of squashed instructions skipped by dispatch +system.cpu.iew.iewDispLoadInsts 717292360 # Number of dispatched load instructions +system.cpu.iew.iewDispStoreInsts 272467386 # Number of dispatched store instructions +system.cpu.iew.iewDispNonSpecInsts 125 # Number of dispatched non-speculative instructions +system.cpu.iew.iewIQFullEvents 793020 # Number of times the IQ has become full, causing a stall +system.cpu.iew.iewLSQFullEvents 24069505 # Number of times the LSQ has become full, causing a stall +system.cpu.iew.memOrderViolationEvents 144718 # Number of memory order violations +system.cpu.iew.predictedTakenIncorrect 10634250 # Number of branches that were predicted taken incorrectly +system.cpu.iew.predictedNotTakenIncorrect 8701065 # Number of branches that were predicted not taken incorrectly +system.cpu.iew.branchMispredicts 19335315 # Number of branch mispredicts detected at execute +system.cpu.iew.iewExecutedInsts 2575033857 # Number of executed instructions +system.cpu.iew.iewExecLoadInsts 657162570 # Number of load instructions executed +system.cpu.iew.iewExecSquashedInsts 45132483 # Number of squashed instructions skipped in execute system.cpu.iew.exec_swp 0 # number of swp insts executed -system.cpu.iew.exec_nop 146880534 # number of nop insts executed -system.cpu.iew.exec_refs 838539129 # number of memory reference insts executed -system.cpu.iew.exec_branches 303173790 # Number of branches executed -system.cpu.iew.exec_stores 212104724 # Number of stores executed -system.cpu.iew.exec_rate 1.949138 # Inst execution rate -system.cpu.iew.wb_sent 2430569294 # cumulative count of insts sent to commit -system.cpu.iew.wb_count 2402455826 # cumulative count of insts written-back -system.cpu.iew.wb_producers 1423499549 # num instructions producing a value -system.cpu.iew.wb_consumers 1834375042 # num instructions consuming a value -system.cpu.iew.wb_rate 1.906869 # insts written-back per cycle -system.cpu.iew.wb_fanout 0.776013 # average fanout of values written-back -system.cpu.commit.commitSquashedInsts 934600585 # The number of squashed insts skipped by commit -system.cpu.commit.commitNonSpecStalls 23 # The number of times commit has been forced to stall to communicate backwards -system.cpu.commit.branchMispredicts 15637980 # The number of times a branch was mispredicted -system.cpu.commit.committed_per_cycle::samples 1130658933 # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::mean 1.557680 # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::stdev 2.564025 # Number of insts commited each cycle +system.cpu.iew.exec_nop 151030158 # number of nop insts executed +system.cpu.iew.exec_refs 882778753 # number of memory reference insts executed +system.cpu.iew.exec_branches 315511040 # Number of branches executed +system.cpu.iew.exec_stores 225616183 # Number of stores executed +system.cpu.iew.exec_rate 1.881785 # Inst execution rate +system.cpu.iew.wb_sent 2549403036 # cumulative count of insts sent to commit +system.cpu.iew.wb_count 2519591670 # cumulative count of insts written-back +system.cpu.iew.wb_producers 1487461563 # num instructions producing a value +system.cpu.iew.wb_consumers 1918503373 # num instructions consuming a value +system.cpu.iew.wb_rate 1.841268 # insts written-back per cycle +system.cpu.iew.wb_fanout 0.775324 # average fanout of values written-back +system.cpu.commit.commitSquashedInsts 998993468 # The number of squashed insts skipped by commit +system.cpu.commit.commitNonSpecStalls 29 # The number of times commit has been forced to stall to communicate backwards +system.cpu.commit.branchMispredicts 15963112 # The number of times a branch was mispredicted +system.cpu.commit.committed_per_cycle::samples 1230277663 # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::mean 1.479162 # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::stdev 2.528603 # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::0 654603026 57.90% 57.90% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::1 156815138 13.87% 71.77% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::2 77634971 6.87% 78.63% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::3 50637990 4.48% 83.11% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::4 28095009 2.48% 85.59% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::5 18859448 1.67% 87.26% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::6 19659708 1.74% 89.00% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::7 22259274 1.97% 90.97% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::8 102094369 9.03% 100.00% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::0 741569515 60.28% 60.28% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::1 159647987 12.98% 73.25% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::2 79500884 6.46% 79.72% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::3 52016561 4.23% 83.94% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::4 28471103 2.31% 86.26% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::5 19445294 1.58% 87.84% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::6 19999560 1.63% 89.46% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::7 23041626 1.87% 91.34% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::8 106585133 8.66% 100.00% # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::total 1130658933 # Number of insts commited each cycle -system.cpu.commit.committedInsts 1761204444 # Number of instructions committed -system.cpu.commit.committedOps 1761204444 # Number of ops (including micro ops) committed +system.cpu.commit.committed_per_cycle::total 1230277663 # Number of insts commited each cycle +system.cpu.commit.committedInsts 1819780126 # Number of instructions committed +system.cpu.commit.committedOps 1819780126 # Number of ops (including micro ops) committed system.cpu.commit.swp_count 0 # Number of s/w prefetches committed -system.cpu.commit.refs 583845365 # Number of memory references committed -system.cpu.commit.loads 429707085 # Number of loads committed +system.cpu.commit.refs 605324165 # Number of memory references committed +system.cpu.commit.loads 444595663 # Number of loads committed system.cpu.commit.membars 0 # Number of memory barriers committed -system.cpu.commit.branches 208988363 # Number of branches committed -system.cpu.commit.fp_insts 805327 # Number of committed floating point instructions. -system.cpu.commit.int_insts 1662744776 # Number of committed integer instructions. -system.cpu.commit.function_calls 16089601 # Number of function calls committed. -system.cpu.commit.op_class_0::No_OpClass 81891519 4.65% 4.65% # Class of committed instruction -system.cpu.commit.op_class_0::IntAlu 1094662288 62.15% 66.80% # Class of committed instruction -system.cpu.commit.op_class_0::IntMult 66 0.00% 66.80% # Class of committed instruction -system.cpu.commit.op_class_0::IntDiv 0 0.00% 66.80% # Class of committed instruction -system.cpu.commit.op_class_0::FloatAdd 805058 0.05% 66.85% # Class of committed instruction -system.cpu.commit.op_class_0::FloatCmp 13 0.00% 66.85% # Class of committed instruction -system.cpu.commit.op_class_0::FloatCvt 100 0.00% 66.85% # Class of committed instruction -system.cpu.commit.op_class_0::FloatMult 11 0.00% 66.85% # Class of committed instruction -system.cpu.commit.op_class_0::FloatDiv 24 0.00% 66.85% # Class of committed instruction -system.cpu.commit.op_class_0::FloatSqrt 0 0.00% 66.85% # Class of committed instruction -system.cpu.commit.op_class_0::SimdAdd 0 0.00% 66.85% # Class of committed instruction -system.cpu.commit.op_class_0::SimdAddAcc 0 0.00% 66.85% # Class of committed instruction -system.cpu.commit.op_class_0::SimdAlu 0 0.00% 66.85% # Class of committed instruction -system.cpu.commit.op_class_0::SimdCmp 0 0.00% 66.85% # Class of committed instruction -system.cpu.commit.op_class_0::SimdCvt 0 0.00% 66.85% # Class of committed instruction -system.cpu.commit.op_class_0::SimdMisc 0 0.00% 66.85% # Class of committed instruction -system.cpu.commit.op_class_0::SimdMult 0 0.00% 66.85% # Class of committed instruction -system.cpu.commit.op_class_0::SimdMultAcc 0 0.00% 66.85% # Class of committed instruction -system.cpu.commit.op_class_0::SimdShift 0 0.00% 66.85% # Class of committed instruction -system.cpu.commit.op_class_0::SimdShiftAcc 0 0.00% 66.85% # Class of committed instruction -system.cpu.commit.op_class_0::SimdSqrt 0 0.00% 66.85% # Class of committed instruction -system.cpu.commit.op_class_0::SimdFloatAdd 0 0.00% 66.85% # Class of committed instruction -system.cpu.commit.op_class_0::SimdFloatAlu 0 0.00% 66.85% # Class of committed instruction -system.cpu.commit.op_class_0::SimdFloatCmp 0 0.00% 66.85% # Class of committed instruction -system.cpu.commit.op_class_0::SimdFloatCvt 0 0.00% 66.85% # Class of committed instruction -system.cpu.commit.op_class_0::SimdFloatDiv 0 0.00% 66.85% # Class of committed instruction -system.cpu.commit.op_class_0::SimdFloatMisc 0 0.00% 66.85% # Class of committed instruction -system.cpu.commit.op_class_0::SimdFloatMult 0 0.00% 66.85% # Class of committed instruction -system.cpu.commit.op_class_0::SimdFloatMultAcc 0 0.00% 66.85% # Class of committed instruction -system.cpu.commit.op_class_0::SimdFloatSqrt 0 0.00% 66.85% # Class of committed instruction -system.cpu.commit.op_class_0::MemRead 429707085 24.40% 91.25% # Class of committed instruction -system.cpu.commit.op_class_0::MemWrite 154138280 8.75% 100.00% # Class of committed instruction +system.cpu.commit.branches 214632552 # Number of branches committed +system.cpu.commit.fp_insts 805525 # Number of committed floating point instructions. +system.cpu.commit.int_insts 1718967519 # Number of committed integer instructions. +system.cpu.commit.function_calls 16767440 # Number of function calls committed. +system.cpu.commit.op_class_0::No_OpClass 83736345 4.60% 4.60% # Class of committed instruction +system.cpu.commit.op_class_0::IntAlu 1129914149 62.09% 66.69% # Class of committed instruction +system.cpu.commit.op_class_0::IntMult 75 0.00% 66.69% # Class of committed instruction +system.cpu.commit.op_class_0::IntDiv 0 0.00% 66.69% # Class of committed instruction +system.cpu.commit.op_class_0::FloatAdd 805244 0.04% 66.74% # Class of committed instruction +system.cpu.commit.op_class_0::FloatCmp 13 0.00% 66.74% # Class of committed instruction +system.cpu.commit.op_class_0::FloatCvt 100 0.00% 66.74% # Class of committed instruction +system.cpu.commit.op_class_0::FloatMult 11 0.00% 66.74% # Class of committed instruction +system.cpu.commit.op_class_0::FloatDiv 24 0.00% 66.74% # Class of committed instruction +system.cpu.commit.op_class_0::FloatSqrt 0 0.00% 66.74% # Class of committed instruction +system.cpu.commit.op_class_0::SimdAdd 0 0.00% 66.74% # Class of committed instruction +system.cpu.commit.op_class_0::SimdAddAcc 0 0.00% 66.74% # Class of committed instruction +system.cpu.commit.op_class_0::SimdAlu 0 0.00% 66.74% # Class of committed instruction +system.cpu.commit.op_class_0::SimdCmp 0 0.00% 66.74% # Class of committed instruction +system.cpu.commit.op_class_0::SimdCvt 0 0.00% 66.74% # Class of committed instruction +system.cpu.commit.op_class_0::SimdMisc 0 0.00% 66.74% # Class of committed instruction +system.cpu.commit.op_class_0::SimdMult 0 0.00% 66.74% # Class of committed instruction +system.cpu.commit.op_class_0::SimdMultAcc 0 0.00% 66.74% # Class of committed instruction +system.cpu.commit.op_class_0::SimdShift 0 0.00% 66.74% # Class of committed instruction +system.cpu.commit.op_class_0::SimdShiftAcc 0 0.00% 66.74% # Class of committed instruction +system.cpu.commit.op_class_0::SimdSqrt 0 0.00% 66.74% # Class of committed instruction +system.cpu.commit.op_class_0::SimdFloatAdd 0 0.00% 66.74% # Class of committed instruction +system.cpu.commit.op_class_0::SimdFloatAlu 0 0.00% 66.74% # Class of committed instruction +system.cpu.commit.op_class_0::SimdFloatCmp 0 0.00% 66.74% # Class of committed instruction +system.cpu.commit.op_class_0::SimdFloatCvt 0 0.00% 66.74% # Class of committed instruction +system.cpu.commit.op_class_0::SimdFloatDiv 0 0.00% 66.74% # Class of committed instruction +system.cpu.commit.op_class_0::SimdFloatMisc 0 0.00% 66.74% # Class of committed instruction +system.cpu.commit.op_class_0::SimdFloatMult 0 0.00% 66.74% # Class of committed instruction +system.cpu.commit.op_class_0::SimdFloatMultAcc 0 0.00% 66.74% # Class of committed instruction +system.cpu.commit.op_class_0::SimdFloatSqrt 0 0.00% 66.74% # Class of committed instruction +system.cpu.commit.op_class_0::MemRead 444595663 24.43% 91.17% # Class of committed instruction +system.cpu.commit.op_class_0::MemWrite 160728502 8.83% 100.00% # Class of committed instruction system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction -system.cpu.commit.op_class_0::total 1761204444 # Class of committed instruction -system.cpu.commit.bw_lim_events 102094369 # number cycles where commit BW limit reached -system.cpu.rob.rob_reads 3648383709 # The number of ROB reads -system.cpu.rob.rob_writes 5520911290 # The number of ROB writes -system.cpu.timesIdled 650 # Number of times that the entire CPU went into an idle state and unscheduled itself -system.cpu.idleCycles 68636 # Total number of cycles that the CPU has spent unscheduled due to idling -system.cpu.committedInsts 1679312925 # Number of Instructions Simulated -system.cpu.committedOps 1679312925 # Number of Ops (including micro ops) Simulated -system.cpu.cpi 0.750245 # CPI: Cycles Per Instruction -system.cpu.cpi_total 0.750245 # CPI: Total CPI of All Threads -system.cpu.ipc 1.332898 # IPC: Instructions Per Cycle -system.cpu.ipc_total 1.332898 # IPC: Total IPC of All Threads -system.cpu.int_regfile_reads 3307128958 # number of integer regfile reads -system.cpu.int_regfile_writes 1925697564 # number of integer regfile writes -system.cpu.fp_regfile_reads 36300 # number of floating regfile reads -system.cpu.fp_regfile_writes 615 # number of floating regfile writes +system.cpu.commit.op_class_0::total 1819780126 # Class of committed instruction +system.cpu.commit.bw_lim_events 106585133 # number cycles where commit BW limit reached +system.cpu.rob.rob_reads 3856686924 # The number of ROB reads +system.cpu.rob.rob_writes 5775715040 # The number of ROB writes +system.cpu.timesIdled 709 # Number of times that the entire CPU went into an idle state and unscheduled itself +system.cpu.idleCycles 88768 # Total number of cycles that the CPU has spent unscheduled due to idling +system.cpu.committedInsts 1736043781 # Number of Instructions Simulated +system.cpu.committedOps 1736043781 # Number of Ops (including micro ops) Simulated +system.cpu.cpi 0.788229 # CPI: Cycles Per Instruction +system.cpu.cpi_total 0.788229 # CPI: Total CPI of All Threads +system.cpu.ipc 1.268667 # IPC: Instructions Per Cycle +system.cpu.ipc_total 1.268667 # IPC: Total IPC of All Threads +system.cpu.int_regfile_reads 3463738117 # number of integer regfile reads +system.cpu.int_regfile_writes 2019389646 # number of integer regfile writes +system.cpu.fp_regfile_reads 39803 # number of floating regfile reads +system.cpu.fp_regfile_writes 598 # number of floating regfile writes system.cpu.misc_regfile_reads 25 # number of misc regfile reads system.cpu.misc_regfile_writes 1 # number of misc regfile writes -system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 629947889500 # Cumulative time (in ticks) in various power states -system.cpu.dcache.tags.replacements 8606834 # number of replacements -system.cpu.dcache.tags.tagsinuse 4086.896222 # Cycle average of tags in use -system.cpu.dcache.tags.total_refs 685926884 # Total number of references to valid blocks. -system.cpu.dcache.tags.sampled_refs 8610930 # Sample count of references to valid blocks. -system.cpu.dcache.tags.avg_refs 79.657701 # Average number of references to valid blocks. -system.cpu.dcache.tags.warmup_cycle 5135502500 # Cycle when the warmup percentage was hit. -system.cpu.dcache.tags.occ_blocks::cpu.data 4086.896222 # Average occupied blocks per requestor -system.cpu.dcache.tags.occ_percent::cpu.data 0.997777 # Average percentage of cache occupancy -system.cpu.dcache.tags.occ_percent::total 0.997777 # Average percentage of cache occupancy +system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 684199968000 # Cumulative time (in ticks) in various power states +system.cpu.dcache.tags.replacements 9207265 # number of replacements +system.cpu.dcache.tags.tagsinuse 4087.531672 # Cycle average of tags in use +system.cpu.dcache.tags.total_refs 712311191 # Total number of references to valid blocks. +system.cpu.dcache.tags.sampled_refs 9211361 # Sample count of references to valid blocks. +system.cpu.dcache.tags.avg_refs 77.329636 # Average number of references to valid blocks. +system.cpu.dcache.tags.warmup_cycle 5174346500 # Cycle when the warmup percentage was hit. +system.cpu.dcache.tags.occ_blocks::cpu.data 4087.531672 # Average occupied blocks per requestor +system.cpu.dcache.tags.occ_percent::cpu.data 0.997933 # Average percentage of cache occupancy +system.cpu.dcache.tags.occ_percent::total 0.997933 # Average percentage of cache occupancy system.cpu.dcache.tags.occ_task_id_blocks::1024 4096 # Occupied blocks per task id -system.cpu.dcache.tags.age_task_id_blocks_1024::0 114 # Occupied blocks per task id -system.cpu.dcache.tags.age_task_id_blocks_1024::1 950 # Occupied blocks per task id -system.cpu.dcache.tags.age_task_id_blocks_1024::2 2966 # Occupied blocks per task id -system.cpu.dcache.tags.age_task_id_blocks_1024::3 55 # Occupied blocks per task id -system.cpu.dcache.tags.age_task_id_blocks_1024::4 11 # Occupied blocks per task id +system.cpu.dcache.tags.age_task_id_blocks_1024::0 666 # Occupied blocks per task id +system.cpu.dcache.tags.age_task_id_blocks_1024::1 2980 # Occupied blocks per task id +system.cpu.dcache.tags.age_task_id_blocks_1024::2 446 # Occupied blocks per task id +system.cpu.dcache.tags.age_task_id_blocks_1024::3 4 # Occupied blocks per task id system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id -system.cpu.dcache.tags.tag_accesses 1415363302 # Number of tag accesses -system.cpu.dcache.tags.data_accesses 1415363302 # Number of data accesses -system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 629947889500 # Cumulative time (in ticks) in various power states -system.cpu.dcache.ReadReq_hits::cpu.data 536911304 # number of ReadReq hits -system.cpu.dcache.ReadReq_hits::total 536911304 # number of ReadReq hits -system.cpu.dcache.WriteReq_hits::cpu.data 149015576 # number of WriteReq hits -system.cpu.dcache.WriteReq_hits::total 149015576 # number of WriteReq hits +system.cpu.dcache.tags.tag_accesses 1470218079 # Number of tag accesses +system.cpu.dcache.tags.data_accesses 1470218079 # Number of data accesses +system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 684199968000 # Cumulative time (in ticks) in various power states +system.cpu.dcache.ReadReq_hits::cpu.data 556814159 # number of ReadReq hits +system.cpu.dcache.ReadReq_hits::total 556814159 # number of ReadReq hits +system.cpu.dcache.WriteReq_hits::cpu.data 155497028 # number of WriteReq hits +system.cpu.dcache.WriteReq_hits::total 155497028 # number of WriteReq hits system.cpu.dcache.LoadLockedReq_hits::cpu.data 4 # number of LoadLockedReq hits system.cpu.dcache.LoadLockedReq_hits::total 4 # number of LoadLockedReq hits -system.cpu.dcache.demand_hits::cpu.data 685926880 # number of demand (read+write) hits -system.cpu.dcache.demand_hits::total 685926880 # number of demand (read+write) hits -system.cpu.dcache.overall_hits::cpu.data 685926880 # number of overall hits -system.cpu.dcache.overall_hits::total 685926880 # number of overall hits -system.cpu.dcache.ReadReq_misses::cpu.data 12326597 # number of ReadReq misses -system.cpu.dcache.ReadReq_misses::total 12326597 # number of ReadReq misses -system.cpu.dcache.WriteReq_misses::cpu.data 5122704 # number of WriteReq misses -system.cpu.dcache.WriteReq_misses::total 5122704 # number of WriteReq misses +system.cpu.dcache.demand_hits::cpu.data 712311187 # number of demand (read+write) hits +system.cpu.dcache.demand_hits::total 712311187 # number of demand (read+write) hits +system.cpu.dcache.overall_hits::cpu.data 712311187 # number of overall hits +system.cpu.dcache.overall_hits::total 712311187 # number of overall hits +system.cpu.dcache.ReadReq_misses::cpu.data 12960693 # number of ReadReq misses +system.cpu.dcache.ReadReq_misses::total 12960693 # number of ReadReq misses +system.cpu.dcache.WriteReq_misses::cpu.data 5231474 # number of WriteReq misses +system.cpu.dcache.WriteReq_misses::total 5231474 # number of WriteReq misses system.cpu.dcache.LoadLockedReq_misses::cpu.data 1 # number of LoadLockedReq misses system.cpu.dcache.LoadLockedReq_misses::total 1 # number of LoadLockedReq misses -system.cpu.dcache.demand_misses::cpu.data 17449301 # number of demand (read+write) misses -system.cpu.dcache.demand_misses::total 17449301 # number of demand (read+write) misses -system.cpu.dcache.overall_misses::cpu.data 17449301 # number of overall misses -system.cpu.dcache.overall_misses::total 17449301 # number of overall misses -system.cpu.dcache.ReadReq_miss_latency::cpu.data 397459380500 # number of ReadReq miss cycles -system.cpu.dcache.ReadReq_miss_latency::total 397459380500 # number of ReadReq miss cycles -system.cpu.dcache.WriteReq_miss_latency::cpu.data 314315569058 # number of WriteReq miss cycles -system.cpu.dcache.WriteReq_miss_latency::total 314315569058 # number of WriteReq miss cycles -system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 73500 # number of LoadLockedReq miss cycles -system.cpu.dcache.LoadLockedReq_miss_latency::total 73500 # number of LoadLockedReq miss cycles -system.cpu.dcache.demand_miss_latency::cpu.data 711774949558 # number of demand (read+write) miss cycles -system.cpu.dcache.demand_miss_latency::total 711774949558 # number of demand (read+write) miss cycles -system.cpu.dcache.overall_miss_latency::cpu.data 711774949558 # number of overall miss cycles -system.cpu.dcache.overall_miss_latency::total 711774949558 # number of overall miss cycles -system.cpu.dcache.ReadReq_accesses::cpu.data 549237901 # number of ReadReq accesses(hits+misses) -system.cpu.dcache.ReadReq_accesses::total 549237901 # number of ReadReq accesses(hits+misses) -system.cpu.dcache.WriteReq_accesses::cpu.data 154138280 # number of WriteReq accesses(hits+misses) -system.cpu.dcache.WriteReq_accesses::total 154138280 # number of WriteReq accesses(hits+misses) +system.cpu.dcache.demand_misses::cpu.data 18192167 # number of demand (read+write) misses +system.cpu.dcache.demand_misses::total 18192167 # number of demand (read+write) misses +system.cpu.dcache.overall_misses::cpu.data 18192167 # number of overall misses +system.cpu.dcache.overall_misses::total 18192167 # number of overall misses +system.cpu.dcache.ReadReq_miss_latency::cpu.data 452018170000 # number of ReadReq miss cycles +system.cpu.dcache.ReadReq_miss_latency::total 452018170000 # number of ReadReq miss cycles +system.cpu.dcache.WriteReq_miss_latency::cpu.data 345871511780 # number of WriteReq miss cycles +system.cpu.dcache.WriteReq_miss_latency::total 345871511780 # number of WriteReq miss cycles +system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 79500 # number of LoadLockedReq miss cycles +system.cpu.dcache.LoadLockedReq_miss_latency::total 79500 # number of LoadLockedReq miss cycles +system.cpu.dcache.demand_miss_latency::cpu.data 797889681780 # number of demand (read+write) miss cycles +system.cpu.dcache.demand_miss_latency::total 797889681780 # number of demand (read+write) miss cycles +system.cpu.dcache.overall_miss_latency::cpu.data 797889681780 # number of overall miss cycles +system.cpu.dcache.overall_miss_latency::total 797889681780 # number of overall miss cycles +system.cpu.dcache.ReadReq_accesses::cpu.data 569774852 # number of ReadReq accesses(hits+misses) +system.cpu.dcache.ReadReq_accesses::total 569774852 # number of ReadReq accesses(hits+misses) +system.cpu.dcache.WriteReq_accesses::cpu.data 160728502 # number of WriteReq accesses(hits+misses) +system.cpu.dcache.WriteReq_accesses::total 160728502 # number of WriteReq accesses(hits+misses) system.cpu.dcache.LoadLockedReq_accesses::cpu.data 5 # number of LoadLockedReq accesses(hits+misses) system.cpu.dcache.LoadLockedReq_accesses::total 5 # number of LoadLockedReq accesses(hits+misses) -system.cpu.dcache.demand_accesses::cpu.data 703376181 # number of demand (read+write) accesses -system.cpu.dcache.demand_accesses::total 703376181 # number of demand (read+write) accesses -system.cpu.dcache.overall_accesses::cpu.data 703376181 # number of overall (read+write) accesses -system.cpu.dcache.overall_accesses::total 703376181 # number of overall (read+write) accesses -system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.022443 # miss rate for ReadReq accesses -system.cpu.dcache.ReadReq_miss_rate::total 0.022443 # miss rate for ReadReq accesses -system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.033234 # miss rate for WriteReq accesses -system.cpu.dcache.WriteReq_miss_rate::total 0.033234 # miss rate for WriteReq accesses +system.cpu.dcache.demand_accesses::cpu.data 730503354 # number of demand (read+write) accesses +system.cpu.dcache.demand_accesses::total 730503354 # number of demand (read+write) accesses +system.cpu.dcache.overall_accesses::cpu.data 730503354 # number of overall (read+write) accesses +system.cpu.dcache.overall_accesses::total 730503354 # number of overall (read+write) accesses +system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.022747 # miss rate for ReadReq accesses +system.cpu.dcache.ReadReq_miss_rate::total 0.022747 # miss rate for ReadReq accesses +system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.032549 # miss rate for WriteReq accesses +system.cpu.dcache.WriteReq_miss_rate::total 0.032549 # miss rate for WriteReq accesses system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.200000 # miss rate for LoadLockedReq accesses system.cpu.dcache.LoadLockedReq_miss_rate::total 0.200000 # miss rate for LoadLockedReq accesses -system.cpu.dcache.demand_miss_rate::cpu.data 0.024808 # miss rate for demand accesses -system.cpu.dcache.demand_miss_rate::total 0.024808 # miss rate for demand accesses -system.cpu.dcache.overall_miss_rate::cpu.data 0.024808 # miss rate for overall accesses -system.cpu.dcache.overall_miss_rate::total 0.024808 # miss rate for overall accesses -system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 32244.047607 # average ReadReq miss latency -system.cpu.dcache.ReadReq_avg_miss_latency::total 32244.047607 # average ReadReq miss latency -system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 61357.355228 # average WriteReq miss latency -system.cpu.dcache.WriteReq_avg_miss_latency::total 61357.355228 # average WriteReq miss latency -system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 73500 # average LoadLockedReq miss latency -system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 73500 # average LoadLockedReq miss latency -system.cpu.dcache.demand_avg_miss_latency::cpu.data 40791.029369 # average overall miss latency -system.cpu.dcache.demand_avg_miss_latency::total 40791.029369 # average overall miss latency -system.cpu.dcache.overall_avg_miss_latency::cpu.data 40791.029369 # average overall miss latency -system.cpu.dcache.overall_avg_miss_latency::total 40791.029369 # average overall miss latency -system.cpu.dcache.blocked_cycles::no_mshrs 16026921 # number of cycles access was blocked -system.cpu.dcache.blocked_cycles::no_targets 9753373 # number of cycles access was blocked -system.cpu.dcache.blocked::no_mshrs 1104089 # number of cycles access was blocked -system.cpu.dcache.blocked::no_targets 68174 # number of cycles access was blocked -system.cpu.dcache.avg_blocked_cycles::no_mshrs 14.515968 # average number of cycles each access was blocked -system.cpu.dcache.avg_blocked_cycles::no_targets 143.065876 # average number of cycles each access was blocked -system.cpu.dcache.writebacks::writebacks 3596228 # number of writebacks -system.cpu.dcache.writebacks::total 3596228 # number of writebacks -system.cpu.dcache.ReadReq_mshr_hits::cpu.data 5571741 # number of ReadReq MSHR hits -system.cpu.dcache.ReadReq_mshr_hits::total 5571741 # number of ReadReq MSHR hits -system.cpu.dcache.WriteReq_mshr_hits::cpu.data 3266630 # number of WriteReq MSHR hits -system.cpu.dcache.WriteReq_mshr_hits::total 3266630 # number of WriteReq MSHR hits -system.cpu.dcache.demand_mshr_hits::cpu.data 8838371 # number of demand (read+write) MSHR hits -system.cpu.dcache.demand_mshr_hits::total 8838371 # number of demand (read+write) MSHR hits -system.cpu.dcache.overall_mshr_hits::cpu.data 8838371 # number of overall MSHR hits -system.cpu.dcache.overall_mshr_hits::total 8838371 # number of overall MSHR hits -system.cpu.dcache.ReadReq_mshr_misses::cpu.data 6754856 # number of ReadReq MSHR misses -system.cpu.dcache.ReadReq_mshr_misses::total 6754856 # number of ReadReq MSHR misses -system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1856074 # number of WriteReq MSHR misses -system.cpu.dcache.WriteReq_mshr_misses::total 1856074 # number of WriteReq MSHR misses +system.cpu.dcache.demand_miss_rate::cpu.data 0.024904 # miss rate for demand accesses +system.cpu.dcache.demand_miss_rate::total 0.024904 # miss rate for demand accesses +system.cpu.dcache.overall_miss_rate::cpu.data 0.024904 # miss rate for overall accesses +system.cpu.dcache.overall_miss_rate::total 0.024904 # miss rate for overall accesses +system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 34876.080315 # average ReadReq miss latency +system.cpu.dcache.ReadReq_avg_miss_latency::total 34876.080315 # average ReadReq miss latency +system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 66113.587066 # average WriteReq miss latency +system.cpu.dcache.WriteReq_avg_miss_latency::total 66113.587066 # average WriteReq miss latency +system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 79500 # average LoadLockedReq miss latency +system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 79500 # average LoadLockedReq miss latency +system.cpu.dcache.demand_avg_miss_latency::cpu.data 43858.968631 # average overall miss latency +system.cpu.dcache.demand_avg_miss_latency::total 43858.968631 # average overall miss latency +system.cpu.dcache.overall_avg_miss_latency::cpu.data 43858.968631 # average overall miss latency +system.cpu.dcache.overall_avg_miss_latency::total 43858.968631 # average overall miss latency +system.cpu.dcache.blocked_cycles::no_mshrs 16718017 # number of cycles access was blocked +system.cpu.dcache.blocked_cycles::no_targets 10716708 # number of cycles access was blocked +system.cpu.dcache.blocked::no_mshrs 1109373 # number of cycles access was blocked +system.cpu.dcache.blocked::no_targets 69036 # number of cycles access was blocked +system.cpu.dcache.avg_blocked_cycles::no_mshrs 15.069789 # average number of cycles each access was blocked +system.cpu.dcache.avg_blocked_cycles::no_targets 155.233617 # average number of cycles each access was blocked +system.cpu.dcache.writebacks::writebacks 3713171 # number of writebacks +system.cpu.dcache.writebacks::total 3713171 # number of writebacks +system.cpu.dcache.ReadReq_mshr_hits::cpu.data 5628505 # number of ReadReq MSHR hits +system.cpu.dcache.ReadReq_mshr_hits::total 5628505 # number of ReadReq MSHR hits +system.cpu.dcache.WriteReq_mshr_hits::cpu.data 3352302 # number of WriteReq MSHR hits +system.cpu.dcache.WriteReq_mshr_hits::total 3352302 # number of WriteReq MSHR hits +system.cpu.dcache.demand_mshr_hits::cpu.data 8980807 # number of demand (read+write) MSHR hits +system.cpu.dcache.demand_mshr_hits::total 8980807 # number of demand (read+write) MSHR hits +system.cpu.dcache.overall_mshr_hits::cpu.data 8980807 # number of overall MSHR hits +system.cpu.dcache.overall_mshr_hits::total 8980807 # number of overall MSHR hits +system.cpu.dcache.ReadReq_mshr_misses::cpu.data 7332188 # number of ReadReq MSHR misses +system.cpu.dcache.ReadReq_mshr_misses::total 7332188 # number of ReadReq MSHR misses +system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1879172 # number of WriteReq MSHR misses +system.cpu.dcache.WriteReq_mshr_misses::total 1879172 # number of WriteReq MSHR misses system.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data 1 # number of LoadLockedReq MSHR misses system.cpu.dcache.LoadLockedReq_mshr_misses::total 1 # number of LoadLockedReq MSHR misses -system.cpu.dcache.demand_mshr_misses::cpu.data 8610930 # number of demand (read+write) MSHR misses -system.cpu.dcache.demand_mshr_misses::total 8610930 # number of demand (read+write) MSHR misses -system.cpu.dcache.overall_mshr_misses::cpu.data 8610930 # number of overall MSHR misses -system.cpu.dcache.overall_mshr_misses::total 8610930 # number of overall MSHR misses -system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 164940989000 # number of ReadReq MSHR miss cycles -system.cpu.dcache.ReadReq_mshr_miss_latency::total 164940989000 # number of ReadReq MSHR miss cycles -system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 84797281851 # number of WriteReq MSHR miss cycles -system.cpu.dcache.WriteReq_mshr_miss_latency::total 84797281851 # number of WriteReq MSHR miss cycles -system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 72500 # number of LoadLockedReq MSHR miss cycles -system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 72500 # number of LoadLockedReq MSHR miss cycles -system.cpu.dcache.demand_mshr_miss_latency::cpu.data 249738270851 # number of demand (read+write) MSHR miss cycles -system.cpu.dcache.demand_mshr_miss_latency::total 249738270851 # number of demand (read+write) MSHR miss cycles -system.cpu.dcache.overall_mshr_miss_latency::cpu.data 249738270851 # number of overall MSHR miss cycles -system.cpu.dcache.overall_mshr_miss_latency::total 249738270851 # number of overall MSHR miss cycles -system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.012299 # mshr miss rate for ReadReq accesses -system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.012299 # mshr miss rate for ReadReq accesses -system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.012042 # mshr miss rate for WriteReq accesses -system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.012042 # mshr miss rate for WriteReq accesses +system.cpu.dcache.demand_mshr_misses::cpu.data 9211360 # number of demand (read+write) MSHR misses +system.cpu.dcache.demand_mshr_misses::total 9211360 # number of demand (read+write) MSHR misses +system.cpu.dcache.overall_mshr_misses::cpu.data 9211360 # number of overall MSHR misses +system.cpu.dcache.overall_mshr_misses::total 9211360 # number of overall MSHR misses +system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 194855974500 # number of ReadReq MSHR miss cycles +system.cpu.dcache.ReadReq_mshr_miss_latency::total 194855974500 # number of ReadReq MSHR miss cycles +system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 91510360097 # number of WriteReq MSHR miss cycles +system.cpu.dcache.WriteReq_mshr_miss_latency::total 91510360097 # number of WriteReq MSHR miss cycles +system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 78500 # number of LoadLockedReq MSHR miss cycles +system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 78500 # number of LoadLockedReq MSHR miss cycles +system.cpu.dcache.demand_mshr_miss_latency::cpu.data 286366334597 # number of demand (read+write) MSHR miss cycles +system.cpu.dcache.demand_mshr_miss_latency::total 286366334597 # number of demand (read+write) MSHR miss cycles +system.cpu.dcache.overall_mshr_miss_latency::cpu.data 286366334597 # number of overall MSHR miss cycles +system.cpu.dcache.overall_mshr_miss_latency::total 286366334597 # number of overall MSHR miss cycles +system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.012869 # mshr miss rate for ReadReq accesses +system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.012869 # mshr miss rate for ReadReq accesses +system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.011692 # mshr miss rate for WriteReq accesses +system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.011692 # mshr miss rate for WriteReq accesses system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data 0.200000 # mshr miss rate for LoadLockedReq accesses system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total 0.200000 # mshr miss rate for LoadLockedReq accesses -system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.012242 # mshr miss rate for demand accesses -system.cpu.dcache.demand_mshr_miss_rate::total 0.012242 # mshr miss rate for demand accesses -system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.012242 # mshr miss rate for overall accesses -system.cpu.dcache.overall_mshr_miss_rate::total 0.012242 # mshr miss rate for overall accesses -system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 24418.135487 # average ReadReq mshr miss latency -system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 24418.135487 # average ReadReq mshr miss latency -system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 45686.369105 # average WriteReq mshr miss latency -system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 45686.369105 # average WriteReq mshr miss latency -system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 72500 # average LoadLockedReq mshr miss latency -system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 72500 # average LoadLockedReq mshr miss latency -system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 29002.473699 # average overall mshr miss latency -system.cpu.dcache.demand_avg_mshr_miss_latency::total 29002.473699 # average overall mshr miss latency -system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 29002.473699 # average overall mshr miss latency -system.cpu.dcache.overall_avg_mshr_miss_latency::total 29002.473699 # average overall mshr miss latency -system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 629947889500 # Cumulative time (in ticks) in various power states -system.cpu.icache.tags.replacements 0 # number of replacements -system.cpu.icache.tags.tagsinuse 744.964371 # Cycle average of tags in use -system.cpu.icache.tags.total_refs 399073789 # Total number of references to valid blocks. -system.cpu.icache.tags.sampled_refs 883 # Sample count of references to valid blocks. -system.cpu.icache.tags.avg_refs 451952.195923 # Average number of references to valid blocks. +system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.012610 # mshr miss rate for demand accesses +system.cpu.dcache.demand_mshr_miss_rate::total 0.012610 # mshr miss rate for demand accesses +system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.012610 # mshr miss rate for overall accesses +system.cpu.dcache.overall_mshr_miss_rate::total 0.012610 # mshr miss rate for overall accesses +system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 26575.419847 # average ReadReq mshr miss latency +system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 26575.419847 # average ReadReq mshr miss latency +system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 48697.170933 # average WriteReq mshr miss latency +system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 48697.170933 # average WriteReq mshr miss latency +system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 78500 # average LoadLockedReq mshr miss latency +system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 78500 # average LoadLockedReq mshr miss latency +system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 31088.388099 # average overall mshr miss latency +system.cpu.dcache.demand_avg_mshr_miss_latency::total 31088.388099 # average overall mshr miss latency +system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 31088.388099 # average overall mshr miss latency +system.cpu.dcache.overall_avg_mshr_miss_latency::total 31088.388099 # average overall mshr miss latency +system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 684199968000 # Cumulative time (in ticks) in various power states +system.cpu.icache.tags.replacements 1 # number of replacements +system.cpu.icache.tags.tagsinuse 753.632230 # Cycle average of tags in use +system.cpu.icache.tags.total_refs 420693280 # Total number of references to valid blocks. +system.cpu.icache.tags.sampled_refs 949 # Sample count of references to valid blocks. +system.cpu.icache.tags.avg_refs 443301.664910 # Average number of references to valid blocks. system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. -system.cpu.icache.tags.occ_blocks::cpu.inst 744.964371 # Average occupied blocks per requestor -system.cpu.icache.tags.occ_percent::cpu.inst 0.363752 # Average percentage of cache occupancy -system.cpu.icache.tags.occ_percent::total 0.363752 # Average percentage of cache occupancy -system.cpu.icache.tags.occ_task_id_blocks::1024 883 # Occupied blocks per task id -system.cpu.icache.tags.age_task_id_blocks_1024::4 883 # Occupied blocks per task id -system.cpu.icache.tags.occ_task_id_percent::1024 0.431152 # Percentage of cache occupancy per task id -system.cpu.icache.tags.tag_accesses 798151215 # Number of tag accesses -system.cpu.icache.tags.data_accesses 798151215 # Number of data accesses -system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 629947889500 # Cumulative time (in ticks) in various power states -system.cpu.icache.ReadReq_hits::cpu.inst 399073789 # number of ReadReq hits -system.cpu.icache.ReadReq_hits::total 399073789 # number of ReadReq hits -system.cpu.icache.demand_hits::cpu.inst 399073789 # number of demand (read+write) hits -system.cpu.icache.demand_hits::total 399073789 # number of demand (read+write) hits -system.cpu.icache.overall_hits::cpu.inst 399073789 # number of overall hits -system.cpu.icache.overall_hits::total 399073789 # number of overall hits -system.cpu.icache.ReadReq_misses::cpu.inst 1377 # number of ReadReq misses -system.cpu.icache.ReadReq_misses::total 1377 # number of ReadReq misses -system.cpu.icache.demand_misses::cpu.inst 1377 # number of demand (read+write) misses -system.cpu.icache.demand_misses::total 1377 # number of demand (read+write) misses -system.cpu.icache.overall_misses::cpu.inst 1377 # number of overall misses -system.cpu.icache.overall_misses::total 1377 # number of overall misses -system.cpu.icache.ReadReq_miss_latency::cpu.inst 106712499 # number of ReadReq miss cycles -system.cpu.icache.ReadReq_miss_latency::total 106712499 # number of ReadReq miss cycles -system.cpu.icache.demand_miss_latency::cpu.inst 106712499 # number of demand (read+write) miss cycles -system.cpu.icache.demand_miss_latency::total 106712499 # number of demand (read+write) miss cycles -system.cpu.icache.overall_miss_latency::cpu.inst 106712499 # number of overall miss cycles -system.cpu.icache.overall_miss_latency::total 106712499 # number of overall miss cycles -system.cpu.icache.ReadReq_accesses::cpu.inst 399075166 # number of ReadReq accesses(hits+misses) -system.cpu.icache.ReadReq_accesses::total 399075166 # number of ReadReq accesses(hits+misses) -system.cpu.icache.demand_accesses::cpu.inst 399075166 # number of demand (read+write) accesses -system.cpu.icache.demand_accesses::total 399075166 # number of demand (read+write) accesses -system.cpu.icache.overall_accesses::cpu.inst 399075166 # number of overall (read+write) accesses -system.cpu.icache.overall_accesses::total 399075166 # number of overall (read+write) accesses -system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000003 # miss rate for ReadReq accesses -system.cpu.icache.ReadReq_miss_rate::total 0.000003 # miss rate for ReadReq accesses -system.cpu.icache.demand_miss_rate::cpu.inst 0.000003 # miss rate for demand accesses -system.cpu.icache.demand_miss_rate::total 0.000003 # miss rate for demand accesses -system.cpu.icache.overall_miss_rate::cpu.inst 0.000003 # miss rate for overall accesses -system.cpu.icache.overall_miss_rate::total 0.000003 # miss rate for overall accesses -system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 77496.368192 # average ReadReq miss latency -system.cpu.icache.ReadReq_avg_miss_latency::total 77496.368192 # average ReadReq miss latency -system.cpu.icache.demand_avg_miss_latency::cpu.inst 77496.368192 # average overall miss latency -system.cpu.icache.demand_avg_miss_latency::total 77496.368192 # average overall miss latency -system.cpu.icache.overall_avg_miss_latency::cpu.inst 77496.368192 # average overall miss latency -system.cpu.icache.overall_avg_miss_latency::total 77496.368192 # average overall miss latency -system.cpu.icache.blocked_cycles::no_mshrs 390 # number of cycles access was blocked +system.cpu.icache.tags.occ_blocks::cpu.inst 753.632230 # Average occupied blocks per requestor +system.cpu.icache.tags.occ_percent::cpu.inst 0.367984 # Average percentage of cache occupancy +system.cpu.icache.tags.occ_percent::total 0.367984 # Average percentage of cache occupancy +system.cpu.icache.tags.occ_task_id_blocks::1024 948 # Occupied blocks per task id +system.cpu.icache.tags.age_task_id_blocks_1024::0 64 # Occupied blocks per task id +system.cpu.icache.tags.age_task_id_blocks_1024::1 2 # Occupied blocks per task id +system.cpu.icache.tags.age_task_id_blocks_1024::4 882 # Occupied blocks per task id +system.cpu.icache.tags.occ_task_id_percent::1024 0.462891 # Percentage of cache occupancy per task id +system.cpu.icache.tags.tag_accesses 841390531 # Number of tag accesses +system.cpu.icache.tags.data_accesses 841390531 # Number of data accesses +system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 684199968000 # Cumulative time (in ticks) in various power states +system.cpu.icache.ReadReq_hits::cpu.inst 420693280 # number of ReadReq hits +system.cpu.icache.ReadReq_hits::total 420693280 # number of ReadReq hits +system.cpu.icache.demand_hits::cpu.inst 420693280 # number of demand (read+write) hits +system.cpu.icache.demand_hits::total 420693280 # number of demand (read+write) hits +system.cpu.icache.overall_hits::cpu.inst 420693280 # number of overall hits +system.cpu.icache.overall_hits::total 420693280 # number of overall hits +system.cpu.icache.ReadReq_misses::cpu.inst 1511 # number of ReadReq misses +system.cpu.icache.ReadReq_misses::total 1511 # number of ReadReq misses +system.cpu.icache.demand_misses::cpu.inst 1511 # number of demand (read+write) misses +system.cpu.icache.demand_misses::total 1511 # number of demand (read+write) misses +system.cpu.icache.overall_misses::cpu.inst 1511 # number of overall misses +system.cpu.icache.overall_misses::total 1511 # number of overall misses +system.cpu.icache.ReadReq_miss_latency::cpu.inst 138965499 # number of ReadReq miss cycles +system.cpu.icache.ReadReq_miss_latency::total 138965499 # number of ReadReq miss cycles +system.cpu.icache.demand_miss_latency::cpu.inst 138965499 # number of demand (read+write) miss cycles +system.cpu.icache.demand_miss_latency::total 138965499 # number of demand (read+write) miss cycles +system.cpu.icache.overall_miss_latency::cpu.inst 138965499 # number of overall miss cycles +system.cpu.icache.overall_miss_latency::total 138965499 # number of overall miss cycles +system.cpu.icache.ReadReq_accesses::cpu.inst 420694791 # number of ReadReq accesses(hits+misses) +system.cpu.icache.ReadReq_accesses::total 420694791 # number of ReadReq accesses(hits+misses) +system.cpu.icache.demand_accesses::cpu.inst 420694791 # number of demand (read+write) accesses +system.cpu.icache.demand_accesses::total 420694791 # number of demand (read+write) accesses +system.cpu.icache.overall_accesses::cpu.inst 420694791 # number of overall (read+write) accesses +system.cpu.icache.overall_accesses::total 420694791 # number of overall (read+write) accesses +system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000004 # miss rate for ReadReq accesses +system.cpu.icache.ReadReq_miss_rate::total 0.000004 # miss rate for ReadReq accesses +system.cpu.icache.demand_miss_rate::cpu.inst 0.000004 # miss rate for demand accesses +system.cpu.icache.demand_miss_rate::total 0.000004 # miss rate for demand accesses +system.cpu.icache.overall_miss_rate::cpu.inst 0.000004 # miss rate for overall accesses +system.cpu.icache.overall_miss_rate::total 0.000004 # miss rate for overall accesses +system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 91969.225017 # average ReadReq miss latency +system.cpu.icache.ReadReq_avg_miss_latency::total 91969.225017 # average ReadReq miss latency +system.cpu.icache.demand_avg_miss_latency::cpu.inst 91969.225017 # average overall miss latency +system.cpu.icache.demand_avg_miss_latency::total 91969.225017 # average overall miss latency +system.cpu.icache.overall_avg_miss_latency::cpu.inst 91969.225017 # average overall miss latency +system.cpu.icache.overall_avg_miss_latency::total 91969.225017 # average overall miss latency +system.cpu.icache.blocked_cycles::no_mshrs 347 # number of cycles access was blocked system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.icache.blocked::no_mshrs 3 # number of cycles access was blocked system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked -system.cpu.icache.avg_blocked_cycles::no_mshrs 130 # average number of cycles each access was blocked +system.cpu.icache.avg_blocked_cycles::no_mshrs 115.666667 # average number of cycles each access was blocked system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked -system.cpu.icache.ReadReq_mshr_hits::cpu.inst 494 # number of ReadReq MSHR hits -system.cpu.icache.ReadReq_mshr_hits::total 494 # number of ReadReq MSHR hits -system.cpu.icache.demand_mshr_hits::cpu.inst 494 # number of demand (read+write) MSHR hits -system.cpu.icache.demand_mshr_hits::total 494 # number of demand (read+write) MSHR hits -system.cpu.icache.overall_mshr_hits::cpu.inst 494 # number of overall MSHR hits -system.cpu.icache.overall_mshr_hits::total 494 # number of overall MSHR hits -system.cpu.icache.ReadReq_mshr_misses::cpu.inst 883 # number of ReadReq MSHR misses -system.cpu.icache.ReadReq_mshr_misses::total 883 # number of ReadReq MSHR misses -system.cpu.icache.demand_mshr_misses::cpu.inst 883 # number of demand (read+write) MSHR misses -system.cpu.icache.demand_mshr_misses::total 883 # number of demand (read+write) MSHR misses -system.cpu.icache.overall_mshr_misses::cpu.inst 883 # number of overall MSHR misses -system.cpu.icache.overall_mshr_misses::total 883 # number of overall MSHR misses -system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 75063499 # number of ReadReq MSHR miss cycles -system.cpu.icache.ReadReq_mshr_miss_latency::total 75063499 # number of ReadReq MSHR miss cycles -system.cpu.icache.demand_mshr_miss_latency::cpu.inst 75063499 # number of demand (read+write) MSHR miss cycles -system.cpu.icache.demand_mshr_miss_latency::total 75063499 # number of demand (read+write) MSHR miss cycles -system.cpu.icache.overall_mshr_miss_latency::cpu.inst 75063499 # number of overall MSHR miss cycles -system.cpu.icache.overall_mshr_miss_latency::total 75063499 # number of overall MSHR miss cycles +system.cpu.icache.writebacks::writebacks 1 # number of writebacks +system.cpu.icache.writebacks::total 1 # number of writebacks +system.cpu.icache.ReadReq_mshr_hits::cpu.inst 562 # number of ReadReq MSHR hits +system.cpu.icache.ReadReq_mshr_hits::total 562 # number of ReadReq MSHR hits +system.cpu.icache.demand_mshr_hits::cpu.inst 562 # number of demand (read+write) MSHR hits +system.cpu.icache.demand_mshr_hits::total 562 # number of demand (read+write) MSHR hits +system.cpu.icache.overall_mshr_hits::cpu.inst 562 # number of overall MSHR hits +system.cpu.icache.overall_mshr_hits::total 562 # number of overall MSHR hits +system.cpu.icache.ReadReq_mshr_misses::cpu.inst 949 # number of ReadReq MSHR misses +system.cpu.icache.ReadReq_mshr_misses::total 949 # number of ReadReq MSHR misses +system.cpu.icache.demand_mshr_misses::cpu.inst 949 # number of demand (read+write) MSHR misses +system.cpu.icache.demand_mshr_misses::total 949 # number of demand (read+write) MSHR misses +system.cpu.icache.overall_mshr_misses::cpu.inst 949 # number of overall MSHR misses +system.cpu.icache.overall_mshr_misses::total 949 # number of overall MSHR misses +system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 93919999 # number of ReadReq MSHR miss cycles +system.cpu.icache.ReadReq_mshr_miss_latency::total 93919999 # number of ReadReq MSHR miss cycles +system.cpu.icache.demand_mshr_miss_latency::cpu.inst 93919999 # number of demand (read+write) MSHR miss cycles +system.cpu.icache.demand_mshr_miss_latency::total 93919999 # number of demand (read+write) MSHR miss cycles +system.cpu.icache.overall_mshr_miss_latency::cpu.inst 93919999 # number of overall MSHR miss cycles +system.cpu.icache.overall_mshr_miss_latency::total 93919999 # number of overall MSHR miss cycles system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000002 # mshr miss rate for ReadReq accesses system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000002 # mshr miss rate for ReadReq accesses system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000002 # mshr miss rate for demand accesses system.cpu.icache.demand_mshr_miss_rate::total 0.000002 # mshr miss rate for demand accesses system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000002 # mshr miss rate for overall accesses system.cpu.icache.overall_mshr_miss_rate::total 0.000002 # mshr miss rate for overall accesses -system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 85009.625142 # average ReadReq mshr miss latency -system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 85009.625142 # average ReadReq mshr miss latency -system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 85009.625142 # average overall mshr miss latency -system.cpu.icache.demand_avg_mshr_miss_latency::total 85009.625142 # average overall mshr miss latency -system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 85009.625142 # average overall mshr miss latency -system.cpu.icache.overall_avg_mshr_miss_latency::total 85009.625142 # average overall mshr miss latency -system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 629947889500 # Cumulative time (in ticks) in various power states -system.cpu.l2cache.tags.replacements 1781749 # number of replacements -system.cpu.l2cache.tags.tagsinuse 31982.912242 # Cycle average of tags in use -system.cpu.l2cache.tags.total_refs 15403967 # Total number of references to valid blocks. -system.cpu.l2cache.tags.sampled_refs 1814517 # Sample count of references to valid blocks. -system.cpu.l2cache.tags.avg_refs 8.489293 # Average number of references to valid blocks. -system.cpu.l2cache.tags.warmup_cycle 27850464000 # Cycle when the warmup percentage was hit. -system.cpu.l2cache.tags.occ_blocks::writebacks 9.216492 # Average occupied blocks per requestor -system.cpu.l2cache.tags.occ_blocks::cpu.inst 26.928604 # Average occupied blocks per requestor -system.cpu.l2cache.tags.occ_blocks::cpu.data 31946.767147 # Average occupied blocks per requestor -system.cpu.l2cache.tags.occ_percent::writebacks 0.000281 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_percent::cpu.inst 0.000822 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_percent::cpu.data 0.974938 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_percent::total 0.976041 # Average percentage of cache occupancy +system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 98967.332982 # average ReadReq mshr miss latency +system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 98967.332982 # average ReadReq mshr miss latency +system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 98967.332982 # average overall mshr miss latency +system.cpu.icache.demand_avg_mshr_miss_latency::total 98967.332982 # average overall mshr miss latency +system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 98967.332982 # average overall mshr miss latency +system.cpu.icache.overall_avg_mshr_miss_latency::total 98967.332982 # average overall mshr miss latency +system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 684199968000 # Cumulative time (in ticks) in various power states +system.cpu.l2cache.tags.replacements 1947802 # number of replacements +system.cpu.l2cache.tags.tagsinuse 32040.149631 # Cycle average of tags in use +system.cpu.l2cache.tags.total_refs 16438766 # Total number of references to valid blocks. +system.cpu.l2cache.tags.sampled_refs 1980570 # Sample count of references to valid blocks. +system.cpu.l2cache.tags.avg_refs 8.300018 # Average number of references to valid blocks. +system.cpu.l2cache.tags.warmup_cycle 28106474000 # Cycle when the warmup percentage was hit. +system.cpu.l2cache.tags.occ_blocks::writebacks 8.660797 # Average occupied blocks per requestor +system.cpu.l2cache.tags.occ_blocks::cpu.inst 25.112733 # Average occupied blocks per requestor +system.cpu.l2cache.tags.occ_blocks::cpu.data 32006.376101 # Average occupied blocks per requestor +system.cpu.l2cache.tags.occ_percent::writebacks 0.000264 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_percent::cpu.inst 0.000766 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_percent::cpu.data 0.976757 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_percent::total 0.977788 # Average percentage of cache occupancy system.cpu.l2cache.tags.occ_task_id_blocks::1024 32768 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::0 52 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::1 476 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::2 4200 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::3 22514 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::4 5526 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::0 184 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::1 3407 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::2 643 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::3 13986 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::4 14548 # Occupied blocks per task id system.cpu.l2cache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id -system.cpu.l2cache.tags.tag_accesses 139563701 # Number of tag accesses -system.cpu.l2cache.tags.data_accesses 139563701 # Number of data accesses -system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 629947889500 # Cumulative time (in ticks) in various power states -system.cpu.l2cache.WritebackDirty_hits::writebacks 3596228 # number of WritebackDirty hits -system.cpu.l2cache.WritebackDirty_hits::total 3596228 # number of WritebackDirty hits -system.cpu.l2cache.ReadExReq_hits::cpu.data 1089344 # number of ReadExReq hits -system.cpu.l2cache.ReadExReq_hits::total 1089344 # number of ReadExReq hits -system.cpu.l2cache.ReadSharedReq_hits::cpu.data 5708271 # number of ReadSharedReq hits -system.cpu.l2cache.ReadSharedReq_hits::total 5708271 # number of ReadSharedReq hits -system.cpu.l2cache.demand_hits::cpu.data 6797615 # number of demand (read+write) hits -system.cpu.l2cache.demand_hits::total 6797615 # number of demand (read+write) hits -system.cpu.l2cache.overall_hits::cpu.data 6797615 # number of overall hits -system.cpu.l2cache.overall_hits::total 6797615 # number of overall hits -system.cpu.l2cache.ReadExReq_misses::cpu.data 766745 # number of ReadExReq misses -system.cpu.l2cache.ReadExReq_misses::total 766745 # number of ReadExReq misses -system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 883 # number of ReadCleanReq misses -system.cpu.l2cache.ReadCleanReq_misses::total 883 # number of ReadCleanReq misses -system.cpu.l2cache.ReadSharedReq_misses::cpu.data 1046571 # number of ReadSharedReq misses -system.cpu.l2cache.ReadSharedReq_misses::total 1046571 # number of ReadSharedReq misses -system.cpu.l2cache.demand_misses::cpu.inst 883 # number of demand (read+write) misses -system.cpu.l2cache.demand_misses::cpu.data 1813316 # number of demand (read+write) misses -system.cpu.l2cache.demand_misses::total 1814199 # number of demand (read+write) misses -system.cpu.l2cache.overall_misses::cpu.inst 883 # number of overall misses -system.cpu.l2cache.overall_misses::cpu.data 1813316 # number of overall misses -system.cpu.l2cache.overall_misses::total 1814199 # number of overall misses -system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 70017625000 # number of ReadExReq miss cycles -system.cpu.l2cache.ReadExReq_miss_latency::total 70017625000 # number of ReadExReq miss cycles -system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 73732000 # number of ReadCleanReq miss cycles -system.cpu.l2cache.ReadCleanReq_miss_latency::total 73732000 # number of ReadCleanReq miss cycles -system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 93950720500 # number of ReadSharedReq miss cycles -system.cpu.l2cache.ReadSharedReq_miss_latency::total 93950720500 # number of ReadSharedReq miss cycles -system.cpu.l2cache.demand_miss_latency::cpu.inst 73732000 # number of demand (read+write) miss cycles -system.cpu.l2cache.demand_miss_latency::cpu.data 163968345500 # number of demand (read+write) miss cycles -system.cpu.l2cache.demand_miss_latency::total 164042077500 # number of demand (read+write) miss cycles -system.cpu.l2cache.overall_miss_latency::cpu.inst 73732000 # number of overall miss cycles -system.cpu.l2cache.overall_miss_latency::cpu.data 163968345500 # number of overall miss cycles -system.cpu.l2cache.overall_miss_latency::total 164042077500 # number of overall miss cycles -system.cpu.l2cache.WritebackDirty_accesses::writebacks 3596228 # number of WritebackDirty accesses(hits+misses) -system.cpu.l2cache.WritebackDirty_accesses::total 3596228 # number of WritebackDirty accesses(hits+misses) -system.cpu.l2cache.ReadExReq_accesses::cpu.data 1856089 # number of ReadExReq accesses(hits+misses) -system.cpu.l2cache.ReadExReq_accesses::total 1856089 # number of ReadExReq accesses(hits+misses) -system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 883 # number of ReadCleanReq accesses(hits+misses) -system.cpu.l2cache.ReadCleanReq_accesses::total 883 # number of ReadCleanReq accesses(hits+misses) -system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 6754842 # number of ReadSharedReq accesses(hits+misses) -system.cpu.l2cache.ReadSharedReq_accesses::total 6754842 # number of ReadSharedReq accesses(hits+misses) -system.cpu.l2cache.demand_accesses::cpu.inst 883 # number of demand (read+write) accesses -system.cpu.l2cache.demand_accesses::cpu.data 8610931 # number of demand (read+write) accesses -system.cpu.l2cache.demand_accesses::total 8611814 # number of demand (read+write) accesses -system.cpu.l2cache.overall_accesses::cpu.inst 883 # number of overall (read+write) accesses -system.cpu.l2cache.overall_accesses::cpu.data 8610931 # number of overall (read+write) accesses -system.cpu.l2cache.overall_accesses::total 8611814 # number of overall (read+write) accesses -system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.413097 # miss rate for ReadExReq accesses -system.cpu.l2cache.ReadExReq_miss_rate::total 0.413097 # miss rate for ReadExReq accesses +system.cpu.l2cache.tags.tag_accesses 149337178 # Number of tag accesses +system.cpu.l2cache.tags.data_accesses 149337178 # Number of data accesses +system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 684199968000 # Cumulative time (in ticks) in various power states +system.cpu.l2cache.WritebackDirty_hits::writebacks 3713171 # number of WritebackDirty hits +system.cpu.l2cache.WritebackDirty_hits::total 3713171 # number of WritebackDirty hits +system.cpu.l2cache.WritebackClean_hits::writebacks 1 # number of WritebackClean hits +system.cpu.l2cache.WritebackClean_hits::total 1 # number of WritebackClean hits +system.cpu.l2cache.ReadExReq_hits::cpu.data 1095576 # number of ReadExReq hits +system.cpu.l2cache.ReadExReq_hits::total 1095576 # number of ReadExReq hits +system.cpu.l2cache.ReadSharedReq_hits::cpu.data 6136490 # number of ReadSharedReq hits +system.cpu.l2cache.ReadSharedReq_hits::total 6136490 # number of ReadSharedReq hits +system.cpu.l2cache.demand_hits::cpu.data 7232066 # number of demand (read+write) hits +system.cpu.l2cache.demand_hits::total 7232066 # number of demand (read+write) hits +system.cpu.l2cache.overall_hits::cpu.data 7232066 # number of overall hits +system.cpu.l2cache.overall_hits::total 7232066 # number of overall hits +system.cpu.l2cache.ReadExReq_misses::cpu.data 783612 # number of ReadExReq misses +system.cpu.l2cache.ReadExReq_misses::total 783612 # number of ReadExReq misses +system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 949 # number of ReadCleanReq misses +system.cpu.l2cache.ReadCleanReq_misses::total 949 # number of ReadCleanReq misses +system.cpu.l2cache.ReadSharedReq_misses::cpu.data 1195683 # number of ReadSharedReq misses +system.cpu.l2cache.ReadSharedReq_misses::total 1195683 # number of ReadSharedReq misses +system.cpu.l2cache.demand_misses::cpu.inst 949 # number of demand (read+write) misses +system.cpu.l2cache.demand_misses::cpu.data 1979295 # number of demand (read+write) misses +system.cpu.l2cache.demand_misses::total 1980244 # number of demand (read+write) misses +system.cpu.l2cache.overall_misses::cpu.inst 949 # number of overall misses +system.cpu.l2cache.overall_misses::cpu.data 1979295 # number of overall misses +system.cpu.l2cache.overall_misses::total 1980244 # number of overall misses +system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 76631269000 # number of ReadExReq miss cycles +system.cpu.l2cache.ReadExReq_miss_latency::total 76631269000 # number of ReadExReq miss cycles +system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 92491000 # number of ReadCleanReq miss cycles +system.cpu.l2cache.ReadCleanReq_miss_latency::total 92491000 # number of ReadCleanReq miss cycles +system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 118466842500 # number of ReadSharedReq miss cycles +system.cpu.l2cache.ReadSharedReq_miss_latency::total 118466842500 # number of ReadSharedReq miss cycles +system.cpu.l2cache.demand_miss_latency::cpu.inst 92491000 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_latency::cpu.data 195098111500 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_latency::total 195190602500 # number of demand (read+write) miss cycles +system.cpu.l2cache.overall_miss_latency::cpu.inst 92491000 # number of overall miss cycles +system.cpu.l2cache.overall_miss_latency::cpu.data 195098111500 # number of overall miss cycles +system.cpu.l2cache.overall_miss_latency::total 195190602500 # number of overall miss cycles +system.cpu.l2cache.WritebackDirty_accesses::writebacks 3713171 # number of WritebackDirty accesses(hits+misses) +system.cpu.l2cache.WritebackDirty_accesses::total 3713171 # number of WritebackDirty accesses(hits+misses) +system.cpu.l2cache.WritebackClean_accesses::writebacks 1 # number of WritebackClean accesses(hits+misses) +system.cpu.l2cache.WritebackClean_accesses::total 1 # number of WritebackClean accesses(hits+misses) +system.cpu.l2cache.ReadExReq_accesses::cpu.data 1879188 # number of ReadExReq accesses(hits+misses) +system.cpu.l2cache.ReadExReq_accesses::total 1879188 # number of ReadExReq accesses(hits+misses) +system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 949 # number of ReadCleanReq accesses(hits+misses) +system.cpu.l2cache.ReadCleanReq_accesses::total 949 # number of ReadCleanReq accesses(hits+misses) +system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 7332173 # number of ReadSharedReq accesses(hits+misses) +system.cpu.l2cache.ReadSharedReq_accesses::total 7332173 # number of ReadSharedReq accesses(hits+misses) +system.cpu.l2cache.demand_accesses::cpu.inst 949 # number of demand (read+write) accesses +system.cpu.l2cache.demand_accesses::cpu.data 9211361 # number of demand (read+write) accesses +system.cpu.l2cache.demand_accesses::total 9212310 # number of demand (read+write) accesses +system.cpu.l2cache.overall_accesses::cpu.inst 949 # number of overall (read+write) accesses +system.cpu.l2cache.overall_accesses::cpu.data 9211361 # number of overall (read+write) accesses +system.cpu.l2cache.overall_accesses::total 9212310 # number of overall (read+write) accesses +system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.416995 # miss rate for ReadExReq accesses +system.cpu.l2cache.ReadExReq_miss_rate::total 0.416995 # miss rate for ReadExReq accesses system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 1 # miss rate for ReadCleanReq accesses system.cpu.l2cache.ReadCleanReq_miss_rate::total 1 # miss rate for ReadCleanReq accesses -system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.154936 # miss rate for ReadSharedReq accesses -system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.154936 # miss rate for ReadSharedReq accesses +system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.163073 # miss rate for ReadSharedReq accesses +system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.163073 # miss rate for ReadSharedReq accesses system.cpu.l2cache.demand_miss_rate::cpu.inst 1 # miss rate for demand accesses -system.cpu.l2cache.demand_miss_rate::cpu.data 0.210583 # miss rate for demand accesses -system.cpu.l2cache.demand_miss_rate::total 0.210664 # miss rate for demand accesses +system.cpu.l2cache.demand_miss_rate::cpu.data 0.214875 # miss rate for demand accesses +system.cpu.l2cache.demand_miss_rate::total 0.214956 # miss rate for demand accesses system.cpu.l2cache.overall_miss_rate::cpu.inst 1 # miss rate for overall accesses -system.cpu.l2cache.overall_miss_rate::cpu.data 0.210583 # miss rate for overall accesses -system.cpu.l2cache.overall_miss_rate::total 0.210664 # miss rate for overall accesses -system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 91318.006638 # average ReadExReq miss latency -system.cpu.l2cache.ReadExReq_avg_miss_latency::total 91318.006638 # average ReadExReq miss latency -system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 83501.698754 # average ReadCleanReq miss latency -system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 83501.698754 # average ReadCleanReq miss latency -system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 89770.039969 # average ReadSharedReq miss latency -system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 89770.039969 # average ReadSharedReq miss latency -system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 83501.698754 # average overall miss latency -system.cpu.l2cache.demand_avg_miss_latency::cpu.data 90424.584297 # average overall miss latency -system.cpu.l2cache.demand_avg_miss_latency::total 90421.214817 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 83501.698754 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::cpu.data 90424.584297 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::total 90421.214817 # average overall miss latency +system.cpu.l2cache.overall_miss_rate::cpu.data 0.214875 # miss rate for overall accesses +system.cpu.l2cache.overall_miss_rate::total 0.214956 # miss rate for overall accesses +system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 97792.362802 # average ReadExReq miss latency +system.cpu.l2cache.ReadExReq_avg_miss_latency::total 97792.362802 # average ReadExReq miss latency +system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 97461.538462 # average ReadCleanReq miss latency +system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 97461.538462 # average ReadCleanReq miss latency +system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 99078.804750 # average ReadSharedReq miss latency +system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 99078.804750 # average ReadSharedReq miss latency +system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 97461.538462 # average overall miss latency +system.cpu.l2cache.demand_avg_miss_latency::cpu.data 98569.496462 # average overall miss latency +system.cpu.l2cache.demand_avg_miss_latency::total 98568.965491 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 97461.538462 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::cpu.data 98569.496462 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::total 98568.965491 # average overall miss latency system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked -system.cpu.l2cache.writebacks::writebacks 1027685 # number of writebacks -system.cpu.l2cache.writebacks::total 1027685 # number of writebacks -system.cpu.l2cache.CleanEvict_mshr_misses::writebacks 164 # number of CleanEvict MSHR misses -system.cpu.l2cache.CleanEvict_mshr_misses::total 164 # number of CleanEvict MSHR misses -system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 766745 # number of ReadExReq MSHR misses -system.cpu.l2cache.ReadExReq_mshr_misses::total 766745 # number of ReadExReq MSHR misses -system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 883 # number of ReadCleanReq MSHR misses -system.cpu.l2cache.ReadCleanReq_mshr_misses::total 883 # number of ReadCleanReq MSHR misses -system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 1046571 # number of ReadSharedReq MSHR misses -system.cpu.l2cache.ReadSharedReq_mshr_misses::total 1046571 # number of ReadSharedReq MSHR misses -system.cpu.l2cache.demand_mshr_misses::cpu.inst 883 # number of demand (read+write) MSHR misses -system.cpu.l2cache.demand_mshr_misses::cpu.data 1813316 # number of demand (read+write) MSHR misses -system.cpu.l2cache.demand_mshr_misses::total 1814199 # number of demand (read+write) MSHR misses -system.cpu.l2cache.overall_mshr_misses::cpu.inst 883 # number of overall MSHR misses -system.cpu.l2cache.overall_mshr_misses::cpu.data 1813316 # number of overall MSHR misses -system.cpu.l2cache.overall_mshr_misses::total 1814199 # number of overall MSHR misses -system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 62350175000 # number of ReadExReq MSHR miss cycles -system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 62350175000 # number of ReadExReq MSHR miss cycles -system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 64902000 # number of ReadCleanReq MSHR miss cycles -system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 64902000 # number of ReadCleanReq MSHR miss cycles -system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 83485010500 # number of ReadSharedReq MSHR miss cycles -system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 83485010500 # number of ReadSharedReq MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 64902000 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 145835185500 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::total 145900087500 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 64902000 # number of overall MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 145835185500 # number of overall MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::total 145900087500 # number of overall MSHR miss cycles +system.cpu.l2cache.writebacks::writebacks 1034478 # number of writebacks +system.cpu.l2cache.writebacks::total 1034478 # number of writebacks +system.cpu.l2cache.CleanEvict_mshr_misses::writebacks 240 # number of CleanEvict MSHR misses +system.cpu.l2cache.CleanEvict_mshr_misses::total 240 # number of CleanEvict MSHR misses +system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 783612 # number of ReadExReq MSHR misses +system.cpu.l2cache.ReadExReq_mshr_misses::total 783612 # number of ReadExReq MSHR misses +system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 949 # number of ReadCleanReq MSHR misses +system.cpu.l2cache.ReadCleanReq_mshr_misses::total 949 # number of ReadCleanReq MSHR misses +system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 1195683 # number of ReadSharedReq MSHR misses +system.cpu.l2cache.ReadSharedReq_mshr_misses::total 1195683 # number of ReadSharedReq MSHR misses +system.cpu.l2cache.demand_mshr_misses::cpu.inst 949 # number of demand (read+write) MSHR misses +system.cpu.l2cache.demand_mshr_misses::cpu.data 1979295 # number of demand (read+write) MSHR misses +system.cpu.l2cache.demand_mshr_misses::total 1980244 # number of demand (read+write) MSHR misses +system.cpu.l2cache.overall_mshr_misses::cpu.inst 949 # number of overall MSHR misses +system.cpu.l2cache.overall_mshr_misses::cpu.data 1979295 # number of overall MSHR misses +system.cpu.l2cache.overall_mshr_misses::total 1980244 # number of overall MSHR misses +system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 68795149000 # number of ReadExReq MSHR miss cycles +system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 68795149000 # number of ReadExReq MSHR miss cycles +system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 83001000 # number of ReadCleanReq MSHR miss cycles +system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 83001000 # number of ReadCleanReq MSHR miss cycles +system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 106510012500 # number of ReadSharedReq MSHR miss cycles +system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 106510012500 # number of ReadSharedReq MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 83001000 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 175305161500 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::total 175388162500 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 83001000 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 175305161500 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::total 175388162500 # number of overall MSHR miss cycles system.cpu.l2cache.CleanEvict_mshr_miss_rate::writebacks inf # mshr miss rate for CleanEvict accesses system.cpu.l2cache.CleanEvict_mshr_miss_rate::total inf # mshr miss rate for CleanEvict accesses -system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.413097 # mshr miss rate for ReadExReq accesses -system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.413097 # mshr miss rate for ReadExReq accesses +system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.416995 # mshr miss rate for ReadExReq accesses +system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.416995 # mshr miss rate for ReadExReq accesses system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 1 # mshr miss rate for ReadCleanReq accesses system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 1 # mshr miss rate for ReadCleanReq accesses -system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.154936 # mshr miss rate for ReadSharedReq accesses -system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.154936 # mshr miss rate for ReadSharedReq accesses +system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.163073 # mshr miss rate for ReadSharedReq accesses +system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.163073 # mshr miss rate for ReadSharedReq accesses system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 1 # mshr miss rate for demand accesses -system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.210583 # mshr miss rate for demand accesses -system.cpu.l2cache.demand_mshr_miss_rate::total 0.210664 # mshr miss rate for demand accesses +system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.214875 # mshr miss rate for demand accesses +system.cpu.l2cache.demand_mshr_miss_rate::total 0.214956 # mshr miss rate for demand accesses system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 1 # mshr miss rate for overall accesses -system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.210583 # mshr miss rate for overall accesses -system.cpu.l2cache.overall_mshr_miss_rate::total 0.210664 # mshr miss rate for overall accesses -system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 81318.006638 # average ReadExReq mshr miss latency -system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 81318.006638 # average ReadExReq mshr miss latency -system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 73501.698754 # average ReadCleanReq mshr miss latency -system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 73501.698754 # average ReadCleanReq mshr miss latency -system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 79770.039969 # average ReadSharedReq mshr miss latency -system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 79770.039969 # average ReadSharedReq mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 73501.698754 # average overall mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 80424.584297 # average overall mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::total 80421.214817 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 73501.698754 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 80424.584297 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::total 80421.214817 # average overall mshr miss latency -system.cpu.toL2Bus.snoop_filter.tot_requests 17218648 # Total number of requests made to the snoop filter. -system.cpu.toL2Bus.snoop_filter.hit_single_requests 8606834 # Number of requests hitting in the snoop filter with a single holder of the requested data. +system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.214875 # mshr miss rate for overall accesses +system.cpu.l2cache.overall_mshr_miss_rate::total 0.214956 # mshr miss rate for overall accesses +system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 87792.362802 # average ReadExReq mshr miss latency +system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 87792.362802 # average ReadExReq mshr miss latency +system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 87461.538462 # average ReadCleanReq mshr miss latency +system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 87461.538462 # average ReadCleanReq mshr miss latency +system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 89078.804750 # average ReadSharedReq mshr miss latency +system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 89078.804750 # average ReadSharedReq mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 87461.538462 # average overall mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 88569.496462 # average overall mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::total 88568.965491 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 87461.538462 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 88569.496462 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::total 88568.965491 # average overall mshr miss latency +system.cpu.toL2Bus.snoop_filter.tot_requests 18419576 # Total number of requests made to the snoop filter. +system.cpu.toL2Bus.snoop_filter.hit_single_requests 9207266 # Number of requests hitting in the snoop filter with a single holder of the requested data. system.cpu.toL2Bus.snoop_filter.hit_multi_requests 0 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data. -system.cpu.toL2Bus.snoop_filter.tot_snoops 1383 # Total number of snoops made to the snoop filter. -system.cpu.toL2Bus.snoop_filter.hit_single_snoops 1383 # Number of snoops hitting in the snoop filter with a single holder of the requested data. +system.cpu.toL2Bus.snoop_filter.tot_snoops 1448 # Total number of snoops made to the snoop filter. +system.cpu.toL2Bus.snoop_filter.hit_single_snoops 1448 # Number of snoops hitting in the snoop filter with a single holder of the requested data. system.cpu.toL2Bus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data. -system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 629947889500 # Cumulative time (in ticks) in various power states -system.cpu.toL2Bus.trans_dist::ReadResp 6755724 # Transaction distribution -system.cpu.toL2Bus.trans_dist::WritebackDirty 4623913 # Transaction distribution -system.cpu.toL2Bus.trans_dist::CleanEvict 5764670 # Transaction distribution -system.cpu.toL2Bus.trans_dist::ReadExReq 1856089 # Transaction distribution -system.cpu.toL2Bus.trans_dist::ReadExResp 1856089 # Transaction distribution -system.cpu.toL2Bus.trans_dist::ReadCleanReq 883 # Transaction distribution -system.cpu.toL2Bus.trans_dist::ReadSharedReq 6754842 # Transaction distribution -system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 1766 # Packet count per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 25828695 # Packet count per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_count::total 25830461 # Packet count per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 56512 # Cumulative packet size per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 781258112 # Cumulative packet size per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_size::total 781314624 # Cumulative packet size per connected master and slave (bytes) -system.cpu.toL2Bus.snoops 1781749 # Total snoops (count) -system.cpu.toL2Bus.snoopTraffic 65771840 # Total snoop traffic (bytes) -system.cpu.toL2Bus.snoop_fanout::samples 10393563 # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::mean 0.000133 # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::stdev 0.011535 # Request fanout histogram +system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 684199968000 # Cumulative time (in ticks) in various power states +system.cpu.toL2Bus.trans_dist::ReadResp 7333122 # Transaction distribution +system.cpu.toL2Bus.trans_dist::WritebackDirty 4747649 # Transaction distribution +system.cpu.toL2Bus.trans_dist::WritebackClean 1 # Transaction distribution +system.cpu.toL2Bus.trans_dist::CleanEvict 6407418 # Transaction distribution +system.cpu.toL2Bus.trans_dist::ReadExReq 1879188 # Transaction distribution +system.cpu.toL2Bus.trans_dist::ReadExResp 1879188 # Transaction distribution +system.cpu.toL2Bus.trans_dist::ReadCleanReq 949 # Transaction distribution +system.cpu.toL2Bus.trans_dist::ReadSharedReq 7332173 # Transaction distribution +system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 1899 # Packet count per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 27629987 # Packet count per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_count::total 27631886 # Packet count per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 60800 # Cumulative packet size per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 827170048 # Cumulative packet size per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_size::total 827230848 # Cumulative packet size per connected master and slave (bytes) +system.cpu.toL2Bus.snoops 1947802 # Total snoops (count) +system.cpu.toL2Bus.snoopTraffic 66206592 # Total snoop traffic (bytes) +system.cpu.toL2Bus.snoop_fanout::samples 11160112 # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::mean 0.000130 # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::stdev 0.011390 # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::0 10392180 99.99% 99.99% # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::1 1383 0.01% 100.00% # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::0 11158664 99.99% 99.99% # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::1 1448 0.01% 100.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::min_value 0 # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::max_value 1 # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::total 10393563 # Request fanout histogram -system.cpu.toL2Bus.reqLayer0.occupancy 12205552000 # Layer occupancy (ticks) +system.cpu.toL2Bus.snoop_fanout::total 11160112 # Request fanout histogram +system.cpu.toL2Bus.reqLayer0.occupancy 12922960000 # Layer occupancy (ticks) system.cpu.toL2Bus.reqLayer0.utilization 1.9 # Layer utilization (%) -system.cpu.toL2Bus.respLayer0.occupancy 1324500 # Layer occupancy (ticks) +system.cpu.toL2Bus.respLayer0.occupancy 1423500 # Layer occupancy (ticks) system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%) -system.cpu.toL2Bus.respLayer1.occupancy 12916395000 # Layer occupancy (ticks) -system.cpu.toL2Bus.respLayer1.utilization 2.1 # Layer utilization (%) -system.membus.snoop_filter.tot_requests 3594729 # Total number of requests made to the snoop filter. -system.membus.snoop_filter.hit_single_requests 1780530 # Number of requests hitting in the snoop filter with a single holder of the requested data. +system.cpu.toL2Bus.respLayer1.occupancy 13817041500 # Layer occupancy (ticks) +system.cpu.toL2Bus.respLayer1.utilization 2.0 # Layer utilization (%) +system.membus.snoop_filter.tot_requests 3926838 # Total number of requests made to the snoop filter. +system.membus.snoop_filter.hit_single_requests 1946594 # Number of requests hitting in the snoop filter with a single holder of the requested data. system.membus.snoop_filter.hit_multi_requests 0 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data. system.membus.snoop_filter.tot_snoops 0 # Total number of snoops made to the snoop filter. system.membus.snoop_filter.hit_single_snoops 0 # Number of snoops hitting in the snoop filter with a single holder of the requested data. system.membus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data. -system.membus.pwrStateResidencyTicks::UNDEFINED 629947889500 # Cumulative time (in ticks) in various power states -system.membus.trans_dist::ReadResp 1047454 # Transaction distribution -system.membus.trans_dist::WritebackDirty 1027685 # Transaction distribution -system.membus.trans_dist::CleanEvict 752845 # Transaction distribution -system.membus.trans_dist::ReadExReq 766745 # Transaction distribution -system.membus.trans_dist::ReadExResp 766745 # Transaction distribution -system.membus.trans_dist::ReadSharedReq 1047454 # Transaction distribution -system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 5408928 # Packet count per connected master and slave (bytes) -system.membus.pkt_count::total 5408928 # Packet count per connected master and slave (bytes) -system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 181880576 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size::total 181880576 # Cumulative packet size per connected master and slave (bytes) +system.membus.pwrStateResidencyTicks::UNDEFINED 684199968000 # Cumulative time (in ticks) in various power states +system.membus.trans_dist::ReadResp 1196632 # Transaction distribution +system.membus.trans_dist::WritebackDirty 1034478 # Transaction distribution +system.membus.trans_dist::CleanEvict 912116 # Transaction distribution +system.membus.trans_dist::ReadExReq 783612 # Transaction distribution +system.membus.trans_dist::ReadExResp 783612 # Transaction distribution +system.membus.trans_dist::ReadSharedReq 1196632 # Transaction distribution +system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 5907082 # Packet count per connected master and slave (bytes) +system.membus.pkt_count::total 5907082 # Packet count per connected master and slave (bytes) +system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 192942208 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size::total 192942208 # Cumulative packet size per connected master and slave (bytes) system.membus.snoops 0 # Total snoops (count) system.membus.snoopTraffic 0 # Total snoop traffic (bytes) -system.membus.snoop_fanout::samples 1814199 # Request fanout histogram +system.membus.snoop_fanout::samples 1980244 # Request fanout histogram system.membus.snoop_fanout::mean 0 # Request fanout histogram system.membus.snoop_fanout::stdev 0 # Request fanout histogram system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram -system.membus.snoop_fanout::0 1814199 100.00% 100.00% # Request fanout histogram +system.membus.snoop_fanout::0 1980244 100.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::min_value 0 # Request fanout histogram system.membus.snoop_fanout::max_value 0 # Request fanout histogram -system.membus.snoop_fanout::total 1814199 # Request fanout histogram -system.membus.reqLayer0.occupancy 8122837000 # Layer occupancy (ticks) -system.membus.reqLayer0.utilization 1.3 # Layer utilization (%) -system.membus.respLayer1.occupancy 9853981000 # Layer occupancy (ticks) +system.membus.snoop_fanout::total 1980244 # Request fanout histogram +system.membus.reqLayer0.occupancy 8533086500 # Layer occupancy (ticks) +system.membus.reqLayer0.utilization 1.2 # Layer utilization (%) +system.membus.respLayer1.occupancy 10770167500 # Layer occupancy (ticks) system.membus.respLayer1.utilization 1.6 # Layer utilization (%) ---------- End Simulation Statistics ---------- diff --git a/tests/long/se/60.bzip2/ref/arm/linux/minor-timing/config.ini b/tests/long/se/60.bzip2/ref/arm/linux/minor-timing/config.ini index 9ef5c346e..7df53f247 100644 --- a/tests/long/se/60.bzip2/ref/arm/linux/minor-timing/config.ini +++ b/tests/long/se/60.bzip2/ref/arm/linux/minor-timing/config.ini @@ -151,7 +151,7 @@ useIndirect=true [system.cpu.dcache] type=Cache children=tags -addr_ranges=0:18446744073709551615 +addr_ranges=0:18446744073709551615:0:0:0:0 assoc=2 clk_domain=system.cpu_clk_domain clusivity=mostly_incl @@ -631,7 +631,7 @@ opClass=InstPrefetch [system.cpu.icache] type=Cache children=tags -addr_ranges=0:18446744073709551615 +addr_ranges=0:18446744073709551615:0:0:0:0 assoc=2 clk_domain=system.cpu_clk_domain clusivity=mostly_incl @@ -691,7 +691,7 @@ id_aa64isar0_el1=0 id_aa64isar1_el1=0 id_aa64mmfr0_el1=15728642 id_aa64mmfr1_el1=0 -id_aa64pfr0_el1=17 +id_aa64pfr0_el1=34 id_aa64pfr1_el1=0 id_isar0=34607377 id_isar1=34677009 @@ -763,7 +763,7 @@ port=system.cpu.toL2Bus.slave[2] [system.cpu.l2cache] type=Cache children=tags -addr_ranges=0:18446744073709551615 +addr_ranges=0:18446744073709551615:0:0:0:0 assoc=8 clk_domain=system.cpu_clk_domain clusivity=mostly_incl @@ -880,6 +880,7 @@ transition_latency=100000000 [system.membus] type=CoherentXBar +children=snoop_filter clk_domain=system.clk_domain default_p_state=UNDEFINED eventq_index=0 @@ -891,7 +892,7 @@ p_state_clk_gate_min=1000 point_of_coherency=true power_model=Null response_latency=2 -snoop_filter=Null +snoop_filter=system.membus.snoop_filter snoop_response_latency=4 system=system use_default_range=false @@ -899,29 +900,36 @@ width=16 master=system.physmem.port slave=system.system_port system.cpu.l2cache.mem_side +[system.membus.snoop_filter] +type=SnoopFilter +eventq_index=0 +lookup_latency=1 +max_capacity=8388608 +system=system + [system.physmem] type=DRAMCtrl -IDD0=0.075000 +IDD0=0.055000 IDD02=0.000000 -IDD2N=0.050000 +IDD2N=0.032000 IDD2N2=0.000000 IDD2P0=0.000000 IDD2P02=0.000000 -IDD2P1=0.000000 +IDD2P1=0.032000 IDD2P12=0.000000 -IDD3N=0.057000 +IDD3N=0.038000 IDD3N2=0.000000 IDD3P0=0.000000 IDD3P02=0.000000 -IDD3P1=0.000000 +IDD3P1=0.038000 IDD3P12=0.000000 -IDD4R=0.187000 +IDD4R=0.157000 IDD4R2=0.000000 -IDD4W=0.165000 +IDD4W=0.125000 IDD4W2=0.000000 -IDD5=0.220000 +IDD5=0.235000 IDD52=0.000000 -IDD6=0.000000 +IDD6=0.020000 IDD62=0.000000 VDD=1.500000 VDD2=0.000000 @@ -941,6 +949,7 @@ devices_per_rank=8 dll=true eventq_index=0 in_addr_map=true +kvm_map=true max_accesses_per_row=16 mem_sched_policy=frfcfs min_writes_per_switch=16 @@ -950,7 +959,7 @@ p_state_clk_gate_max=1000000000000 p_state_clk_gate_min=1000 page_policy=open_adaptive power_model=Null -range=0:134217727 +range=0:134217727:0:0:0:0 ranks_per_channel=2 read_buffer_size=32 static_backend_latency=10000 @@ -972,9 +981,9 @@ tRTW=2500 tWR=15000 tWTR=7500 tXAW=30000 -tXP=0 +tXP=6000 tXPDLL=0 -tXS=0 +tXS=270000 tXSDLL=0 write_buffer_size=64 write_high_thresh_perc=85 diff --git a/tests/long/se/60.bzip2/ref/arm/linux/minor-timing/simout b/tests/long/se/60.bzip2/ref/arm/linux/minor-timing/simout index b6bf1e68a..b95f9cdb7 100755 --- a/tests/long/se/60.bzip2/ref/arm/linux/minor-timing/simout +++ b/tests/long/se/60.bzip2/ref/arm/linux/minor-timing/simout @@ -3,9 +3,9 @@ Redirecting stderr to build/ARM/tests/opt/long/se/60.bzip2/arm/linux/minor-timin gem5 Simulator System. http://gem5.org gem5 is copyrighted software; use the --copyright option for details. -gem5 compiled Jul 21 2016 14:37:41 -gem5 started Jul 21 2016 14:58:37 -gem5 executing on e108600-lin, pid 24092 +gem5 compiled Oct 11 2016 00:00:58 +gem5 started Oct 13 2016 20:43:01 +gem5 executing on e108600-lin, pid 17341 command line: /work/curdun01/gem5-external.hg/build/ARM/gem5.opt -d build/ARM/tests/opt/long/se/60.bzip2/arm/linux/minor-timing -re /work/curdun01/gem5-external.hg/tests/testing/../run.py long/se/60.bzip2/arm/linux/minor-timing Global frequency set at 1000000000000 ticks per second @@ -27,4 +27,4 @@ Uncompressing Data Uncompressed data 1048576 bytes in length Uncompressed data compared correctly Tested 1MB buffer: OK! -Exiting @ tick 1128033563500 because target called exit() +Exiting @ tick 1150225722500 because target called exit() diff --git a/tests/long/se/60.bzip2/ref/arm/linux/minor-timing/stats.txt b/tests/long/se/60.bzip2/ref/arm/linux/minor-timing/stats.txt index ddbab1eb8..16fb45e1d 100644 --- a/tests/long/se/60.bzip2/ref/arm/linux/minor-timing/stats.txt +++ b/tests/long/se/60.bzip2/ref/arm/linux/minor-timing/stats.txt @@ -1,105 +1,105 @@ ---------- Begin Simulation Statistics ---------- -sim_seconds 1.130744 # Number of seconds simulated -sim_ticks 1130744162500 # Number of ticks simulated -final_tick 1130744162500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) +sim_seconds 1.150226 # Number of seconds simulated +sim_ticks 1150225722500 # Number of ticks simulated +final_tick 1150225722500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) sim_freq 1000000000000 # Frequency of simulated ticks -host_inst_rate 210155 # Simulator instruction rate (inst/s) -host_op_rate 226410 # Simulator op (including micro ops) rate (op/s) -host_tick_rate 153850224 # Simulator tick rate (ticks/s) -host_mem_usage 274312 # Number of bytes of host memory used -host_seconds 7349.64 # Real time elapsed on the host +host_inst_rate 267770 # Simulator instruction rate (inst/s) +host_op_rate 288482 # Simulator op (including micro ops) rate (op/s) +host_tick_rate 199406485 # Simulator tick rate (ticks/s) +host_mem_usage 271372 # Number of bytes of host memory used +host_seconds 5768.25 # Real time elapsed on the host sim_insts 1544563088 # Number of instructions simulated sim_ops 1664032481 # Number of ops (including micro ops) simulated system.voltage_domain.voltage 1 # Voltage in Volts system.clk_domain.clock 1000 # Clock period in ticks -system.physmem.pwrStateResidencyTicks::UNDEFINED 1130744162500 # Cumulative time (in ticks) in various power states +system.physmem.pwrStateResidencyTicks::UNDEFINED 1150225722500 # Cumulative time (in ticks) in various power states system.physmem.bytes_read::cpu.inst 50240 # Number of bytes read from this memory -system.physmem.bytes_read::cpu.data 132094976 # Number of bytes read from this memory -system.physmem.bytes_read::total 132145216 # Number of bytes read from this memory +system.physmem.bytes_read::cpu.data 132094848 # Number of bytes read from this memory +system.physmem.bytes_read::total 132145088 # Number of bytes read from this memory system.physmem.bytes_inst_read::cpu.inst 50240 # Number of instructions bytes read from this memory system.physmem.bytes_inst_read::total 50240 # Number of instructions bytes read from this memory -system.physmem.bytes_written::writebacks 67850112 # Number of bytes written to this memory -system.physmem.bytes_written::total 67850112 # Number of bytes written to this memory +system.physmem.bytes_written::writebacks 67849984 # Number of bytes written to this memory +system.physmem.bytes_written::total 67849984 # Number of bytes written to this memory system.physmem.num_reads::cpu.inst 785 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu.data 2063984 # Number of read requests responded to by this memory -system.physmem.num_reads::total 2064769 # Number of read requests responded to by this memory -system.physmem.num_writes::writebacks 1060158 # Number of write requests responded to by this memory -system.physmem.num_writes::total 1060158 # Number of write requests responded to by this memory -system.physmem.bw_read::cpu.inst 44431 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu.data 116821276 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::total 116865707 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::cpu.inst 44431 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::total 44431 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_write::writebacks 60004831 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_write::total 60004831 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_total::writebacks 60004831 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.inst 44431 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.data 116821276 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::total 176870538 # Total bandwidth to/from this memory (bytes/s) -system.physmem.readReqs 2064769 # Number of read requests accepted -system.physmem.writeReqs 1060158 # Number of write requests accepted -system.physmem.readBursts 2064769 # Number of DRAM read bursts, including those serviced by the write queue -system.physmem.writeBursts 1060158 # Number of DRAM write bursts, including those merged in the write queue -system.physmem.bytesReadDRAM 132060352 # Total number of bytes read from DRAM -system.physmem.bytesReadWrQ 84864 # Total number of bytes read from write queue -system.physmem.bytesWritten 67848640 # Total number of bytes written to DRAM -system.physmem.bytesReadSys 132145216 # Total read bytes from the system interface side -system.physmem.bytesWrittenSys 67850112 # Total written bytes from the system interface side -system.physmem.servicedByWrQ 1326 # Number of DRAM read bursts serviced by the write queue +system.physmem.num_reads::cpu.data 2063982 # Number of read requests responded to by this memory +system.physmem.num_reads::total 2064767 # Number of read requests responded to by this memory +system.physmem.num_writes::writebacks 1060156 # Number of write requests responded to by this memory +system.physmem.num_writes::total 1060156 # Number of write requests responded to by this memory +system.physmem.bw_read::cpu.inst 43678 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu.data 114842544 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::total 114886222 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::cpu.inst 43678 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::total 43678 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_write::writebacks 58988408 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_write::total 58988408 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_total::writebacks 58988408 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.inst 43678 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.data 114842544 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::total 173874630 # Total bandwidth to/from this memory (bytes/s) +system.physmem.readReqs 2064767 # Number of read requests accepted +system.physmem.writeReqs 1060156 # Number of write requests accepted +system.physmem.readBursts 2064767 # Number of DRAM read bursts, including those serviced by the write queue +system.physmem.writeBursts 1060156 # Number of DRAM write bursts, including those merged in the write queue +system.physmem.bytesReadDRAM 132061888 # Total number of bytes read from DRAM +system.physmem.bytesReadWrQ 83200 # Total number of bytes read from write queue +system.physmem.bytesWritten 67848256 # Total number of bytes written to DRAM +system.physmem.bytesReadSys 132145088 # Total read bytes from the system interface side +system.physmem.bytesWrittenSys 67849984 # Total written bytes from the system interface side +system.physmem.servicedByWrQ 1300 # Number of DRAM read bursts serviced by the write queue system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write -system.physmem.perBankRdBursts::0 128520 # Per bank write bursts -system.physmem.perBankRdBursts::1 125806 # Per bank write bursts -system.physmem.perBankRdBursts::2 122672 # Per bank write bursts -system.physmem.perBankRdBursts::3 124571 # Per bank write bursts +system.physmem.perBankRdBursts::0 128524 # Per bank write bursts +system.physmem.perBankRdBursts::1 125801 # Per bank write bursts +system.physmem.perBankRdBursts::2 122666 # Per bank write bursts +system.physmem.perBankRdBursts::3 124575 # Per bank write bursts system.physmem.perBankRdBursts::4 123572 # Per bank write bursts -system.physmem.perBankRdBursts::5 123679 # Per bank write bursts -system.physmem.perBankRdBursts::6 124365 # Per bank write bursts -system.physmem.perBankRdBursts::7 124958 # Per bank write bursts -system.physmem.perBankRdBursts::8 132489 # Per bank write bursts -system.physmem.perBankRdBursts::9 134780 # Per bank write bursts -system.physmem.perBankRdBursts::10 133233 # Per bank write bursts -system.physmem.perBankRdBursts::11 134506 # Per bank write bursts -system.physmem.perBankRdBursts::12 134518 # Per bank write bursts -system.physmem.perBankRdBursts::13 134594 # Per bank write bursts -system.physmem.perBankRdBursts::14 130540 # Per bank write bursts -system.physmem.perBankRdBursts::15 130640 # Per bank write bursts +system.physmem.perBankRdBursts::5 123680 # Per bank write bursts +system.physmem.perBankRdBursts::6 124357 # Per bank write bursts +system.physmem.perBankRdBursts::7 124965 # Per bank write bursts +system.physmem.perBankRdBursts::8 132488 # Per bank write bursts +system.physmem.perBankRdBursts::9 134781 # Per bank write bursts +system.physmem.perBankRdBursts::10 133246 # Per bank write bursts +system.physmem.perBankRdBursts::11 134508 # Per bank write bursts +system.physmem.perBankRdBursts::12 134524 # Per bank write bursts +system.physmem.perBankRdBursts::13 134597 # Per bank write bursts +system.physmem.perBankRdBursts::14 130537 # Per bank write bursts +system.physmem.perBankRdBursts::15 130646 # Per bank write bursts system.physmem.perBankWrBursts::0 66781 # Per bank write bursts -system.physmem.perBankWrBursts::1 64941 # Per bank write bursts +system.physmem.perBankWrBursts::1 64940 # Per bank write bursts system.physmem.perBankWrBursts::2 63173 # Per bank write bursts system.physmem.perBankWrBursts::3 63584 # Per bank write bursts system.physmem.perBankWrBursts::4 63558 # Per bank write bursts system.physmem.perBankWrBursts::5 63644 # Per bank write bursts system.physmem.perBankWrBursts::6 65047 # Per bank write bursts -system.physmem.perBankWrBursts::7 66055 # Per bank write bursts -system.physmem.perBankWrBursts::8 67972 # Per bank write bursts -system.physmem.perBankWrBursts::9 68438 # Per bank write bursts -system.physmem.perBankWrBursts::10 68161 # Per bank write bursts -system.physmem.perBankWrBursts::11 68586 # Per bank write bursts -system.physmem.perBankWrBursts::12 68040 # Per bank write bursts -system.physmem.perBankWrBursts::13 68530 # Per bank write bursts +system.physmem.perBankWrBursts::7 66059 # Per bank write bursts +system.physmem.perBankWrBursts::8 67975 # Per bank write bursts +system.physmem.perBankWrBursts::9 68435 # Per bank write bursts +system.physmem.perBankWrBursts::10 68155 # Per bank write bursts +system.physmem.perBankWrBursts::11 68585 # Per bank write bursts +system.physmem.perBankWrBursts::12 68036 # Per bank write bursts +system.physmem.perBankWrBursts::13 68532 # Per bank write bursts system.physmem.perBankWrBursts::14 67159 # Per bank write bursts system.physmem.perBankWrBursts::15 66466 # Per bank write bursts system.physmem.numRdRetry 0 # Number of times read queue was full causing retry system.physmem.numWrRetry 0 # Number of times write queue was full causing retry -system.physmem.totGap 1130744067500 # Total gap between requests +system.physmem.totGap 1150225621500 # Total gap between requests system.physmem.readPktSize::0 0 # Read request sizes (log2) system.physmem.readPktSize::1 0 # Read request sizes (log2) system.physmem.readPktSize::2 0 # Read request sizes (log2) system.physmem.readPktSize::3 0 # Read request sizes (log2) system.physmem.readPktSize::4 0 # Read request sizes (log2) system.physmem.readPktSize::5 0 # Read request sizes (log2) -system.physmem.readPktSize::6 2064769 # Read request sizes (log2) +system.physmem.readPktSize::6 2064767 # Read request sizes (log2) system.physmem.writePktSize::0 0 # Write request sizes (log2) system.physmem.writePktSize::1 0 # Write request sizes (log2) system.physmem.writePktSize::2 0 # Write request sizes (log2) system.physmem.writePktSize::3 0 # Write request sizes (log2) system.physmem.writePktSize::4 0 # Write request sizes (log2) system.physmem.writePktSize::5 0 # Write request sizes (log2) -system.physmem.writePktSize::6 1060158 # Write request sizes (log2) -system.physmem.rdQLenPdf::0 1931837 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::1 131592 # What read queue length does an incoming req see +system.physmem.writePktSize::6 1060156 # Write request sizes (log2) +system.physmem.rdQLenPdf::0 1919491 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::1 143962 # What read queue length does an incoming req see system.physmem.rdQLenPdf::2 14 # What read queue length does an incoming req see system.physmem.rdQLenPdf::3 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::4 0 # What read queue length does an incoming req see @@ -145,26 +145,26 @@ system.physmem.wrQLenPdf::11 1 # Wh system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::15 32506 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::16 33515 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::17 57459 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::18 62386 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::19 62542 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::20 62618 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::21 62533 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::22 62474 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::23 62468 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::24 62484 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::25 62514 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::26 62444 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::27 62521 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::28 62600 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::29 62677 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::30 62255 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::31 62124 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::32 61991 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::33 32 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::34 0 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::15 31061 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::16 32150 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::17 57332 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::18 62506 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::19 62721 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::20 62815 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::21 62684 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::22 62639 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::23 62591 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::24 62502 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::25 62571 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::26 62618 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::27 62657 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::28 62645 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::29 62805 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::30 63052 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::31 62414 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::32 62339 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::33 38 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::34 1 # What write queue length does an incoming req see system.physmem.wrQLenPdf::35 0 # What write queue length does an incoming req see system.physmem.wrQLenPdf::36 0 # What write queue length does an incoming req see system.physmem.wrQLenPdf::37 0 # What write queue length does an incoming req see @@ -194,103 +194,114 @@ system.physmem.wrQLenPdf::60 0 # Wh system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see -system.physmem.bytesPerActivate::samples 1925169 # Bytes accessed per row activation -system.physmem.bytesPerActivate::mean 103.839212 # Bytes accessed per row activation -system.physmem.bytesPerActivate::gmean 81.850367 # Bytes accessed per row activation -system.physmem.bytesPerActivate::stdev 126.421931 # Bytes accessed per row activation -system.physmem.bytesPerActivate::0-127 1496084 77.71% 77.71% # Bytes accessed per row activation -system.physmem.bytesPerActivate::128-255 309482 16.08% 93.79% # Bytes accessed per row activation -system.physmem.bytesPerActivate::256-383 52255 2.71% 96.50% # Bytes accessed per row activation -system.physmem.bytesPerActivate::384-511 20716 1.08% 97.58% # Bytes accessed per row activation -system.physmem.bytesPerActivate::512-639 12793 0.66% 98.24% # Bytes accessed per row activation -system.physmem.bytesPerActivate::640-767 7748 0.40% 98.64% # Bytes accessed per row activation -system.physmem.bytesPerActivate::768-895 5753 0.30% 98.94% # Bytes accessed per row activation -system.physmem.bytesPerActivate::896-1023 5054 0.26% 99.21% # Bytes accessed per row activation -system.physmem.bytesPerActivate::1024-1151 15284 0.79% 100.00% # Bytes accessed per row activation -system.physmem.bytesPerActivate::total 1925169 # Bytes accessed per row activation -system.physmem.rdPerTurnAround::samples 61990 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::mean 33.244314 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::gmean 23.928422 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::stdev 148.698604 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::0-1023 61952 99.94% 99.94% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::1024-2047 16 0.03% 99.96% # Reads before turning the bus around for writes +system.physmem.bytesPerActivate::samples 1927680 # Bytes accessed per row activation +system.physmem.bytesPerActivate::mean 103.704050 # Bytes accessed per row activation +system.physmem.bytesPerActivate::gmean 81.827428 # Bytes accessed per row activation +system.physmem.bytesPerActivate::stdev 125.877785 # Bytes accessed per row activation +system.physmem.bytesPerActivate::0-127 1497957 77.71% 77.71% # Bytes accessed per row activation +system.physmem.bytesPerActivate::128-255 310202 16.09% 93.80% # Bytes accessed per row activation +system.physmem.bytesPerActivate::256-383 52219 2.71% 96.51% # Bytes accessed per row activation +system.physmem.bytesPerActivate::384-511 20801 1.08% 97.59% # Bytes accessed per row activation +system.physmem.bytesPerActivate::512-639 13076 0.68% 98.27% # Bytes accessed per row activation +system.physmem.bytesPerActivate::640-767 7806 0.40% 98.67% # Bytes accessed per row activation +system.physmem.bytesPerActivate::768-895 5210 0.27% 98.94% # Bytes accessed per row activation +system.physmem.bytesPerActivate::896-1023 5119 0.27% 99.21% # Bytes accessed per row activation +system.physmem.bytesPerActivate::1024-1151 15290 0.79% 100.00% # Bytes accessed per row activation +system.physmem.bytesPerActivate::total 1927680 # Bytes accessed per row activation +system.physmem.rdPerTurnAround::samples 62182 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::mean 33.137773 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::gmean 23.854622 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::stdev 150.738788 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::0-1023 62143 99.94% 99.94% # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::1024-2047 18 0.03% 99.97% # Reads before turning the bus around for writes system.physmem.rdPerTurnAround::2048-3071 7 0.01% 99.98% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::3072-4095 5 0.01% 99.98% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::4096-5119 5 0.01% 99.99% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::9216-10239 2 0.00% 100.00% # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::3072-4095 5 0.01% 99.99% # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::4096-5119 4 0.01% 99.99% # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::9216-10239 1 0.00% 99.99% # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::10240-11263 1 0.00% 100.00% # Reads before turning the bus around for writes system.physmem.rdPerTurnAround::14336-15359 1 0.00% 100.00% # Reads before turning the bus around for writes system.physmem.rdPerTurnAround::15360-16383 1 0.00% 100.00% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::17408-18431 1 0.00% 100.00% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::total 61990 # Reads before turning the bus around for writes -system.physmem.wrPerTurnAround::samples 61990 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::mean 17.101710 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::gmean 17.070337 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::stdev 1.034747 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::16 28322 45.69% 45.69% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::17 1015 1.64% 47.33% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::18 30732 49.58% 96.90% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::19 1873 3.02% 99.92% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::20 43 0.07% 99.99% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::21 5 0.01% 100.00% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::total 61990 # Writes before turning the bus around for reads -system.physmem.totQLat 38536102500 # Total ticks spent queuing -system.physmem.totMemAccLat 77225658750 # Total ticks spent from burst creation until serviced by the DRAM -system.physmem.totBusLat 10317215000 # Total ticks spent in databus transfers -system.physmem.avgQLat 18675.63 # Average queueing delay per DRAM burst +system.physmem.rdPerTurnAround::18432-19455 1 0.00% 100.00% # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::total 62182 # Reads before turning the bus around for writes +system.physmem.wrPerTurnAround::samples 62182 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::mean 17.048808 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::gmean 17.017651 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::stdev 1.031288 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::16 29885 48.06% 48.06% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::17 1078 1.73% 49.79% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::18 29552 47.53% 97.32% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::19 1636 2.63% 99.95% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::20 28 0.05% 100.00% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::21 3 0.00% 100.00% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::total 62182 # Writes before turning the bus around for reads +system.physmem.totQLat 59945214750 # Total ticks spent queuing +system.physmem.totMemAccLat 98635221000 # Total ticks spent from burst creation until serviced by the DRAM +system.physmem.totBusLat 10317335000 # Total ticks spent in databus transfers +system.physmem.avgQLat 29050.73 # Average queueing delay per DRAM burst system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst -system.physmem.avgMemAccLat 37425.63 # Average memory access latency per DRAM burst -system.physmem.avgRdBW 116.79 # Average DRAM read bandwidth in MiByte/s -system.physmem.avgWrBW 60.00 # Average achieved write bandwidth in MiByte/s -system.physmem.avgRdBWSys 116.87 # Average system read bandwidth in MiByte/s -system.physmem.avgWrBWSys 60.00 # Average system write bandwidth in MiByte/s +system.physmem.avgMemAccLat 47800.73 # Average memory access latency per DRAM burst +system.physmem.avgRdBW 114.81 # Average DRAM read bandwidth in MiByte/s +system.physmem.avgWrBW 58.99 # Average achieved write bandwidth in MiByte/s +system.physmem.avgRdBWSys 114.89 # Average system read bandwidth in MiByte/s +system.physmem.avgWrBWSys 58.99 # Average system write bandwidth in MiByte/s system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s -system.physmem.busUtil 1.38 # Data bus utilization in percentage -system.physmem.busUtilRead 0.91 # Data bus utilization in percentage for reads -system.physmem.busUtilWrite 0.47 # Data bus utilization in percentage for writes +system.physmem.busUtil 1.36 # Data bus utilization in percentage +system.physmem.busUtilRead 0.90 # Data bus utilization in percentage for reads +system.physmem.busUtilWrite 0.46 # Data bus utilization in percentage for writes system.physmem.avgRdQLen 1.02 # Average read queue length when enqueuing -system.physmem.avgWrQLen 25.42 # Average write queue length when enqueuing -system.physmem.readRowHits 775929 # Number of row buffer hits during reads -system.physmem.writeRowHits 422476 # Number of row buffer hits during writes -system.physmem.readRowHitRate 37.60 # Row buffer hit rate for reads -system.physmem.writeRowHitRate 39.85 # Row buffer hit rate for writes -system.physmem.avgGap 361846.55 # Average gap between requests -system.physmem.pageHitRate 38.37 # Row buffer hit rate, read and write combined -system.physmem_0.actEnergy 7091695800 # Energy for activate commands per rank (pJ) -system.physmem_0.preEnergy 3869476875 # Energy for precharge commands per rank (pJ) -system.physmem_0.readEnergy 7785421800 # Energy for read commands per rank (pJ) -system.physmem_0.writeEnergy 3348753840 # Energy for write commands per rank (pJ) -system.physmem_0.refreshEnergy 73854608880 # Energy for refresh commands per rank (pJ) -system.physmem_0.actBackEnergy 423921506085 # Energy for active background per rank (pJ) -system.physmem_0.preBackEnergy 306584736000 # Energy for precharge background per rank (pJ) -system.physmem_0.totalEnergy 826456199280 # Total energy per rank (pJ) -system.physmem_0.averagePower 730.896688 # Core power per rank (mW) -system.physmem_0.memoryStateTime::IDLE 507283799000 # Time in different power states -system.physmem_0.memoryStateTime::REF 37757980000 # Time in different power states -system.physmem_0.memoryStateTime::PRE_PDN 0 # Time in different power states -system.physmem_0.memoryStateTime::ACT 585701078500 # Time in different power states -system.physmem_0.memoryStateTime::ACT_PDN 0 # Time in different power states -system.physmem_1.actEnergy 7462581840 # Energy for activate commands per rank (pJ) -system.physmem_1.preEnergy 4071845250 # Energy for precharge commands per rank (pJ) -system.physmem_1.readEnergy 8309316600 # Energy for read commands per rank (pJ) -system.physmem_1.writeEnergy 3520920960 # Energy for write commands per rank (pJ) -system.physmem_1.refreshEnergy 73854608880 # Energy for refresh commands per rank (pJ) -system.physmem_1.actBackEnergy 432965070225 # Energy for active background per rank (pJ) -system.physmem_1.preBackEnergy 298651785000 # Energy for precharge background per rank (pJ) -system.physmem_1.totalEnergy 828836128755 # Total energy per rank (pJ) -system.physmem_1.averagePower 733.001436 # Core power per rank (mW) -system.physmem_1.memoryStateTime::IDLE 494051909000 # Time in different power states -system.physmem_1.memoryStateTime::REF 37757980000 # Time in different power states -system.physmem_1.memoryStateTime::PRE_PDN 0 # Time in different power states -system.physmem_1.memoryStateTime::ACT 598934101500 # Time in different power states -system.physmem_1.memoryStateTime::ACT_PDN 0 # Time in different power states -system.pwrStateResidencyTicks::UNDEFINED 1130744162500 # Cumulative time (in ticks) in various power states -system.cpu.branchPred.lookups 240019432 # Number of BP lookups -system.cpu.branchPred.condPredicted 186610009 # Number of conditional branches predicted +system.physmem.avgWrQLen 24.88 # Average write queue length when enqueuing +system.physmem.readRowHits 775403 # Number of row buffer hits during reads +system.physmem.writeRowHits 420503 # Number of row buffer hits during writes +system.physmem.readRowHitRate 37.58 # Row buffer hit rate for reads +system.physmem.writeRowHitRate 39.66 # Row buffer hit rate for writes +system.physmem.avgGap 368081.27 # Average gap between requests +system.physmem.pageHitRate 38.29 # Row buffer hit rate, read and write combined +system.physmem_0.actEnergy 6704024460 # Energy for activate commands per rank (pJ) +system.physmem_0.preEnergy 3563246940 # Energy for precharge commands per rank (pJ) +system.physmem_0.readEnergy 7126719600 # Energy for read commands per rank (pJ) +system.physmem_0.writeEnergy 2697622920 # Energy for write commands per rank (pJ) +system.physmem_0.refreshEnergy 71584047600.000015 # Energy for refresh commands per rank (pJ) +system.physmem_0.actBackEnergy 47598370410 # Energy for active background per rank (pJ) +system.physmem_0.preBackEnergy 2598119520 # Energy for precharge background per rank (pJ) +system.physmem_0.actPowerDownEnergy 242886973860 # Energy for active power-down per rank (pJ) +system.physmem_0.prePowerDownEnergy 71929585440 # Energy for precharge power-down per rank (pJ) +system.physmem_0.selfRefreshEnergy 82360762695 # Energy for self refresh per rank (pJ) +system.physmem_0.totalEnergy 539073775965 # Total energy per rank (pJ) +system.physmem_0.averagePower 468.667814 # Core power per rank (mW) +system.physmem_0.totalIdleTime 1039023905500 # Total Idle time Per DRAM Rank +system.physmem_0.memoryStateTime::IDLE 3501879500 # Time in different power states +system.physmem_0.memoryStateTime::REF 30346756000 # Time in different power states +system.physmem_0.memoryStateTime::SREF 319059811750 # Time in different power states +system.physmem_0.memoryStateTime::PRE_PDN 187317352250 # Time in different power states +system.physmem_0.memoryStateTime::ACT 77352878250 # Time in different power states +system.physmem_0.memoryStateTime::ACT_PDN 532647044750 # Time in different power states +system.physmem_1.actEnergy 7059682140 # Energy for activate commands per rank (pJ) +system.physmem_1.preEnergy 3752298660 # Energy for precharge commands per rank (pJ) +system.physmem_1.readEnergy 7606434780 # Energy for read commands per rank (pJ) +system.physmem_1.writeEnergy 2836250460 # Energy for write commands per rank (pJ) +system.physmem_1.refreshEnergy 71064062160.000015 # Energy for refresh commands per rank (pJ) +system.physmem_1.actBackEnergy 47576528010 # Energy for active background per rank (pJ) +system.physmem_1.preBackEnergy 2430223200 # Energy for precharge background per rank (pJ) +system.physmem_1.actPowerDownEnergy 248601681570 # Energy for active power-down per rank (pJ) +system.physmem_1.prePowerDownEnergy 68458810560 # Energy for precharge power-down per rank (pJ) +system.physmem_1.selfRefreshEnergy 80907988260 # Energy for self refresh per rank (pJ) +system.physmem_1.totalEnergy 540316908180 # Total energy per rank (pJ) +system.physmem_1.averagePower 469.748583 # Core power per rank (mW) +system.physmem_1.totalIdleTime 1039511813000 # Total Idle time Per DRAM Rank +system.physmem_1.memoryStateTime::IDLE 3059644000 # Time in different power states +system.physmem_1.memoryStateTime::REF 30118792000 # Time in different power states +system.physmem_1.memoryStateTime::SREF 316054273750 # Time in different power states +system.physmem_1.memoryStateTime::PRE_PDN 178278810500 # Time in different power states +system.physmem_1.memoryStateTime::ACT 77535412750 # Time in different power states +system.physmem_1.memoryStateTime::ACT_PDN 545178789500 # Time in different power states +system.pwrStateResidencyTicks::UNDEFINED 1150225722500 # Cumulative time (in ticks) in various power states +system.cpu.branchPred.lookups 240019882 # Number of BP lookups +system.cpu.branchPred.condPredicted 186610383 # Number of conditional branches predicted system.cpu.branchPred.condIncorrect 14528957 # Number of conditional branches incorrect -system.cpu.branchPred.BTBLookups 131647101 # Number of BTB lookups -system.cpu.branchPred.BTBHits 122324380 # Number of BTB hits +system.cpu.branchPred.BTBLookups 131646647 # Number of BTB lookups +system.cpu.branchPred.BTBHits 122324605 # Number of BTB hits system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. -system.cpu.branchPred.BTBHitPct 92.918400 # BTB Hit Percentage +system.cpu.branchPred.BTBHitPct 92.918891 # BTB Hit Percentage system.cpu.branchPred.usedRAS 15657431 # Number of times the RAS was used to get a target. system.cpu.branchPred.RASInCorrect 15 # Number of incorrect RAS predictions. system.cpu.branchPred.indirectLookups 535 # Number of indirect predictor lookups. @@ -298,7 +309,7 @@ system.cpu.branchPred.indirectHits 232 # Nu system.cpu.branchPred.indirectMisses 303 # Number of indirect misses. system.cpu.branchPredindirectMispredicted 162 # Number of mispredicted indirect branches. system.cpu_clk_domain.clock 500 # Clock period in ticks -system.cpu.dstage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 1130744162500 # Cumulative time (in ticks) in various power states +system.cpu.dstage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 1150225722500 # Cumulative time (in ticks) in various power states system.cpu.dstage2_mmu.stage2_tlb.walker.walks 0 # Table walker walks requested system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst @@ -328,7 +339,7 @@ system.cpu.dstage2_mmu.stage2_tlb.inst_accesses 0 system.cpu.dstage2_mmu.stage2_tlb.hits 0 # DTB hits system.cpu.dstage2_mmu.stage2_tlb.misses 0 # DTB misses system.cpu.dstage2_mmu.stage2_tlb.accesses 0 # DTB accesses -system.cpu.dtb.walker.pwrStateResidencyTicks::UNDEFINED 1130744162500 # Cumulative time (in ticks) in various power states +system.cpu.dtb.walker.pwrStateResidencyTicks::UNDEFINED 1150225722500 # Cumulative time (in ticks) in various power states system.cpu.dtb.walker.walks 0 # Table walker walks requested system.cpu.dtb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst system.cpu.dtb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst @@ -358,7 +369,7 @@ system.cpu.dtb.inst_accesses 0 # IT system.cpu.dtb.hits 0 # DTB hits system.cpu.dtb.misses 0 # DTB misses system.cpu.dtb.accesses 0 # DTB accesses -system.cpu.istage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 1130744162500 # Cumulative time (in ticks) in various power states +system.cpu.istage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 1150225722500 # Cumulative time (in ticks) in various power states system.cpu.istage2_mmu.stage2_tlb.walker.walks 0 # Table walker walks requested system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst @@ -388,7 +399,7 @@ system.cpu.istage2_mmu.stage2_tlb.inst_accesses 0 system.cpu.istage2_mmu.stage2_tlb.hits 0 # DTB hits system.cpu.istage2_mmu.stage2_tlb.misses 0 # DTB misses system.cpu.istage2_mmu.stage2_tlb.accesses 0 # DTB accesses -system.cpu.itb.walker.pwrStateResidencyTicks::UNDEFINED 1130744162500 # Cumulative time (in ticks) in various power states +system.cpu.itb.walker.pwrStateResidencyTicks::UNDEFINED 1150225722500 # Cumulative time (in ticks) in various power states system.cpu.itb.walker.walks 0 # Table walker walks requested system.cpu.itb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst system.cpu.itb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst @@ -419,16 +430,16 @@ system.cpu.itb.hits 0 # DT system.cpu.itb.misses 0 # DTB misses system.cpu.itb.accesses 0 # DTB accesses system.cpu.workload.num_syscalls 46 # Number of system calls -system.cpu.pwrStateResidencyTicks::ON 1130744162500 # Cumulative time (in ticks) in various power states -system.cpu.numCycles 2261488325 # number of cpu cycles simulated +system.cpu.pwrStateResidencyTicks::ON 1150225722500 # Cumulative time (in ticks) in various power states +system.cpu.numCycles 2300451445 # number of cpu cycles simulated system.cpu.numWorkItemsStarted 0 # number of work items this cpu started system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed system.cpu.committedInsts 1544563088 # Number of instructions committed system.cpu.committedOps 1664032481 # Number of ops (including micro ops) committed -system.cpu.discardedOps 41363718 # Number of ops (including micro ops) which were discarded before commit +system.cpu.discardedOps 41363683 # Number of ops (including micro ops) which were discarded before commit system.cpu.numFetchSuspends 0 # Number of times Execute suspended instruction fetching -system.cpu.cpi 1.464161 # CPI: cycles per instruction -system.cpu.ipc 0.682985 # IPC: instructions per cycle +system.cpu.cpi 1.489387 # CPI: cycles per instruction +system.cpu.ipc 0.671417 # IPC: instructions per cycle system.cpu.op_class_0::No_OpClass 0 0.00% 0.00% # Class of committed instruction system.cpu.op_class_0::IntAlu 1030178776 61.91% 61.91% # Class of committed instruction system.cpu.op_class_0::IntMult 700322 0.04% 61.95% # Class of committed instruction @@ -464,61 +475,61 @@ system.cpu.op_class_0::MemWrite 174847046 10.51% 100.00% # Cl system.cpu.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction system.cpu.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction system.cpu.op_class_0::total 1664032481 # Class of committed instruction -system.cpu.tickCycles 1844743027 # Number of cycles that the object actually ticked -system.cpu.idleCycles 416745298 # Total number of cycles that the object has spent stopped -system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 1130744162500 # Cumulative time (in ticks) in various power states -system.cpu.dcache.tags.replacements 9220102 # number of replacements -system.cpu.dcache.tags.tagsinuse 4085.712457 # Cycle average of tags in use -system.cpu.dcache.tags.total_refs 624495296 # Total number of references to valid blocks. -system.cpu.dcache.tags.sampled_refs 9224198 # Sample count of references to valid blocks. -system.cpu.dcache.tags.avg_refs 67.701853 # Average number of references to valid blocks. -system.cpu.dcache.tags.warmup_cycle 9823555500 # Cycle when the warmup percentage was hit. -system.cpu.dcache.tags.occ_blocks::cpu.data 4085.712457 # Average occupied blocks per requestor -system.cpu.dcache.tags.occ_percent::cpu.data 0.997488 # Average percentage of cache occupancy -system.cpu.dcache.tags.occ_percent::total 0.997488 # Average percentage of cache occupancy +system.cpu.tickCycles 1845014986 # Number of cycles that the object actually ticked +system.cpu.idleCycles 455436459 # Total number of cycles that the object has spent stopped +system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 1150225722500 # Cumulative time (in ticks) in various power states +system.cpu.dcache.tags.replacements 9220107 # number of replacements +system.cpu.dcache.tags.tagsinuse 4085.805290 # Cycle average of tags in use +system.cpu.dcache.tags.total_refs 624493165 # Total number of references to valid blocks. +system.cpu.dcache.tags.sampled_refs 9224203 # Sample count of references to valid blocks. +system.cpu.dcache.tags.avg_refs 67.701585 # Average number of references to valid blocks. +system.cpu.dcache.tags.warmup_cycle 9872962500 # Cycle when the warmup percentage was hit. +system.cpu.dcache.tags.occ_blocks::cpu.data 4085.805290 # Average occupied blocks per requestor +system.cpu.dcache.tags.occ_percent::cpu.data 0.997511 # Average percentage of cache occupancy +system.cpu.dcache.tags.occ_percent::total 0.997511 # Average percentage of cache occupancy system.cpu.dcache.tags.occ_task_id_blocks::1024 4096 # Occupied blocks per task id -system.cpu.dcache.tags.age_task_id_blocks_1024::0 239 # Occupied blocks per task id -system.cpu.dcache.tags.age_task_id_blocks_1024::1 1231 # Occupied blocks per task id -system.cpu.dcache.tags.age_task_id_blocks_1024::2 2563 # Occupied blocks per task id -system.cpu.dcache.tags.age_task_id_blocks_1024::3 63 # Occupied blocks per task id +system.cpu.dcache.tags.age_task_id_blocks_1024::0 201 # Occupied blocks per task id +system.cpu.dcache.tags.age_task_id_blocks_1024::1 1190 # Occupied blocks per task id +system.cpu.dcache.tags.age_task_id_blocks_1024::2 2640 # Occupied blocks per task id +system.cpu.dcache.tags.age_task_id_blocks_1024::3 65 # Occupied blocks per task id system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id -system.cpu.dcache.tags.tag_accesses 1277391740 # Number of tag accesses -system.cpu.dcache.tags.data_accesses 1277391740 # Number of data accesses -system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 1130744162500 # Cumulative time (in ticks) in various power states -system.cpu.dcache.ReadReq_hits::cpu.data 454164183 # number of ReadReq hits -system.cpu.dcache.ReadReq_hits::total 454164183 # number of ReadReq hits -system.cpu.dcache.WriteReq_hits::cpu.data 170330990 # number of WriteReq hits -system.cpu.dcache.WriteReq_hits::total 170330990 # number of WriteReq hits +system.cpu.dcache.tags.tag_accesses 1277391151 # Number of tag accesses +system.cpu.dcache.tags.data_accesses 1277391151 # Number of data accesses +system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 1150225722500 # Cumulative time (in ticks) in various power states +system.cpu.dcache.ReadReq_hits::cpu.data 454163885 # number of ReadReq hits +system.cpu.dcache.ReadReq_hits::total 454163885 # number of ReadReq hits +system.cpu.dcache.WriteReq_hits::cpu.data 170329157 # number of WriteReq hits +system.cpu.dcache.WriteReq_hits::total 170329157 # number of WriteReq hits system.cpu.dcache.SoftPFReq_hits::cpu.data 1 # number of SoftPFReq hits system.cpu.dcache.SoftPFReq_hits::total 1 # number of SoftPFReq hits system.cpu.dcache.LoadLockedReq_hits::cpu.data 61 # number of LoadLockedReq hits system.cpu.dcache.LoadLockedReq_hits::total 61 # number of LoadLockedReq hits system.cpu.dcache.StoreCondReq_hits::cpu.data 61 # number of StoreCondReq hits system.cpu.dcache.StoreCondReq_hits::total 61 # number of StoreCondReq hits -system.cpu.dcache.demand_hits::cpu.data 624495173 # number of demand (read+write) hits -system.cpu.dcache.demand_hits::total 624495173 # number of demand (read+write) hits -system.cpu.dcache.overall_hits::cpu.data 624495174 # number of overall hits -system.cpu.dcache.overall_hits::total 624495174 # number of overall hits -system.cpu.dcache.ReadReq_misses::cpu.data 7333416 # number of ReadReq misses -system.cpu.dcache.ReadReq_misses::total 7333416 # number of ReadReq misses -system.cpu.dcache.WriteReq_misses::cpu.data 2255057 # number of WriteReq misses -system.cpu.dcache.WriteReq_misses::total 2255057 # number of WriteReq misses +system.cpu.dcache.demand_hits::cpu.data 624493042 # number of demand (read+write) hits +system.cpu.dcache.demand_hits::total 624493042 # number of demand (read+write) hits +system.cpu.dcache.overall_hits::cpu.data 624493043 # number of overall hits +system.cpu.dcache.overall_hits::total 624493043 # number of overall hits +system.cpu.dcache.ReadReq_misses::cpu.data 7333417 # number of ReadReq misses +system.cpu.dcache.ReadReq_misses::total 7333417 # number of ReadReq misses +system.cpu.dcache.WriteReq_misses::cpu.data 2256890 # number of WriteReq misses +system.cpu.dcache.WriteReq_misses::total 2256890 # number of WriteReq misses system.cpu.dcache.SoftPFReq_misses::cpu.data 2 # number of SoftPFReq misses system.cpu.dcache.SoftPFReq_misses::total 2 # number of SoftPFReq misses -system.cpu.dcache.demand_misses::cpu.data 9588473 # number of demand (read+write) misses -system.cpu.dcache.demand_misses::total 9588473 # number of demand (read+write) misses -system.cpu.dcache.overall_misses::cpu.data 9588475 # number of overall misses -system.cpu.dcache.overall_misses::total 9588475 # number of overall misses -system.cpu.dcache.ReadReq_miss_latency::cpu.data 192638967000 # number of ReadReq miss cycles -system.cpu.dcache.ReadReq_miss_latency::total 192638967000 # number of ReadReq miss cycles -system.cpu.dcache.WriteReq_miss_latency::cpu.data 111261397000 # number of WriteReq miss cycles -system.cpu.dcache.WriteReq_miss_latency::total 111261397000 # number of WriteReq miss cycles -system.cpu.dcache.demand_miss_latency::cpu.data 303900364000 # number of demand (read+write) miss cycles -system.cpu.dcache.demand_miss_latency::total 303900364000 # number of demand (read+write) miss cycles -system.cpu.dcache.overall_miss_latency::cpu.data 303900364000 # number of overall miss cycles -system.cpu.dcache.overall_miss_latency::total 303900364000 # number of overall miss cycles -system.cpu.dcache.ReadReq_accesses::cpu.data 461497599 # number of ReadReq accesses(hits+misses) -system.cpu.dcache.ReadReq_accesses::total 461497599 # number of ReadReq accesses(hits+misses) +system.cpu.dcache.demand_misses::cpu.data 9590307 # number of demand (read+write) misses +system.cpu.dcache.demand_misses::total 9590307 # number of demand (read+write) misses +system.cpu.dcache.overall_misses::cpu.data 9590309 # number of overall misses +system.cpu.dcache.overall_misses::total 9590309 # number of overall misses +system.cpu.dcache.ReadReq_miss_latency::cpu.data 208195707500 # number of ReadReq miss cycles +system.cpu.dcache.ReadReq_miss_latency::total 208195707500 # number of ReadReq miss cycles +system.cpu.dcache.WriteReq_miss_latency::cpu.data 119902321500 # number of WriteReq miss cycles +system.cpu.dcache.WriteReq_miss_latency::total 119902321500 # number of WriteReq miss cycles +system.cpu.dcache.demand_miss_latency::cpu.data 328098029000 # number of demand (read+write) miss cycles +system.cpu.dcache.demand_miss_latency::total 328098029000 # number of demand (read+write) miss cycles +system.cpu.dcache.overall_miss_latency::cpu.data 328098029000 # number of overall miss cycles +system.cpu.dcache.overall_miss_latency::total 328098029000 # number of overall miss cycles +system.cpu.dcache.ReadReq_accesses::cpu.data 461497302 # number of ReadReq accesses(hits+misses) +system.cpu.dcache.ReadReq_accesses::total 461497302 # number of ReadReq accesses(hits+misses) system.cpu.dcache.WriteReq_accesses::cpu.data 172586047 # number of WriteReq accesses(hits+misses) system.cpu.dcache.WriteReq_accesses::total 172586047 # number of WriteReq accesses(hits+misses) system.cpu.dcache.SoftPFReq_accesses::cpu.data 3 # number of SoftPFReq accesses(hits+misses) @@ -527,64 +538,64 @@ system.cpu.dcache.LoadLockedReq_accesses::cpu.data 61 system.cpu.dcache.LoadLockedReq_accesses::total 61 # number of LoadLockedReq accesses(hits+misses) system.cpu.dcache.StoreCondReq_accesses::cpu.data 61 # number of StoreCondReq accesses(hits+misses) system.cpu.dcache.StoreCondReq_accesses::total 61 # number of StoreCondReq accesses(hits+misses) -system.cpu.dcache.demand_accesses::cpu.data 634083646 # number of demand (read+write) accesses -system.cpu.dcache.demand_accesses::total 634083646 # number of demand (read+write) accesses -system.cpu.dcache.overall_accesses::cpu.data 634083649 # number of overall (read+write) accesses -system.cpu.dcache.overall_accesses::total 634083649 # number of overall (read+write) accesses +system.cpu.dcache.demand_accesses::cpu.data 634083349 # number of demand (read+write) accesses +system.cpu.dcache.demand_accesses::total 634083349 # number of demand (read+write) accesses +system.cpu.dcache.overall_accesses::cpu.data 634083352 # number of overall (read+write) accesses +system.cpu.dcache.overall_accesses::total 634083352 # number of overall (read+write) accesses system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.015890 # miss rate for ReadReq accesses system.cpu.dcache.ReadReq_miss_rate::total 0.015890 # miss rate for ReadReq accesses -system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.013066 # miss rate for WriteReq accesses -system.cpu.dcache.WriteReq_miss_rate::total 0.013066 # miss rate for WriteReq accesses +system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.013077 # miss rate for WriteReq accesses +system.cpu.dcache.WriteReq_miss_rate::total 0.013077 # miss rate for WriteReq accesses system.cpu.dcache.SoftPFReq_miss_rate::cpu.data 0.666667 # miss rate for SoftPFReq accesses system.cpu.dcache.SoftPFReq_miss_rate::total 0.666667 # miss rate for SoftPFReq accesses -system.cpu.dcache.demand_miss_rate::cpu.data 0.015122 # miss rate for demand accesses -system.cpu.dcache.demand_miss_rate::total 0.015122 # miss rate for demand accesses -system.cpu.dcache.overall_miss_rate::cpu.data 0.015122 # miss rate for overall accesses -system.cpu.dcache.overall_miss_rate::total 0.015122 # miss rate for overall accesses -system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 26268.653926 # average ReadReq miss latency -system.cpu.dcache.ReadReq_avg_miss_latency::total 26268.653926 # average ReadReq miss latency -system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 49338.618492 # average WriteReq miss latency -system.cpu.dcache.WriteReq_avg_miss_latency::total 49338.618492 # average WriteReq miss latency -system.cpu.dcache.demand_avg_miss_latency::cpu.data 31694.344240 # average overall miss latency -system.cpu.dcache.demand_avg_miss_latency::total 31694.344240 # average overall miss latency -system.cpu.dcache.overall_avg_miss_latency::cpu.data 31694.337629 # average overall miss latency -system.cpu.dcache.overall_avg_miss_latency::total 31694.337629 # average overall miss latency +system.cpu.dcache.demand_miss_rate::cpu.data 0.015125 # miss rate for demand accesses +system.cpu.dcache.demand_miss_rate::total 0.015125 # miss rate for demand accesses +system.cpu.dcache.overall_miss_rate::cpu.data 0.015125 # miss rate for overall accesses +system.cpu.dcache.overall_miss_rate::total 0.015125 # miss rate for overall accesses +system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 28389.999846 # average ReadReq miss latency +system.cpu.dcache.ReadReq_avg_miss_latency::total 28389.999846 # average ReadReq miss latency +system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 53127.233272 # average WriteReq miss latency +system.cpu.dcache.WriteReq_avg_miss_latency::total 53127.233272 # average WriteReq miss latency +system.cpu.dcache.demand_avg_miss_latency::cpu.data 34211.420865 # average overall miss latency +system.cpu.dcache.demand_avg_miss_latency::total 34211.420865 # average overall miss latency +system.cpu.dcache.overall_avg_miss_latency::cpu.data 34211.413730 # average overall miss latency +system.cpu.dcache.overall_avg_miss_latency::total 34211.413730 # average overall miss latency system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked system.cpu.dcache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked -system.cpu.dcache.writebacks::writebacks 3670051 # number of writebacks -system.cpu.dcache.writebacks::total 3670051 # number of writebacks +system.cpu.dcache.writebacks::writebacks 3670055 # number of writebacks +system.cpu.dcache.writebacks::total 3670055 # number of writebacks system.cpu.dcache.ReadReq_mshr_hits::cpu.data 49 # number of ReadReq MSHR hits system.cpu.dcache.ReadReq_mshr_hits::total 49 # number of ReadReq MSHR hits -system.cpu.dcache.WriteReq_mshr_hits::cpu.data 364227 # number of WriteReq MSHR hits -system.cpu.dcache.WriteReq_mshr_hits::total 364227 # number of WriteReq MSHR hits -system.cpu.dcache.demand_mshr_hits::cpu.data 364276 # number of demand (read+write) MSHR hits -system.cpu.dcache.demand_mshr_hits::total 364276 # number of demand (read+write) MSHR hits -system.cpu.dcache.overall_mshr_hits::cpu.data 364276 # number of overall MSHR hits -system.cpu.dcache.overall_mshr_hits::total 364276 # number of overall MSHR hits -system.cpu.dcache.ReadReq_mshr_misses::cpu.data 7333367 # number of ReadReq MSHR misses -system.cpu.dcache.ReadReq_mshr_misses::total 7333367 # number of ReadReq MSHR misses -system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1890830 # number of WriteReq MSHR misses -system.cpu.dcache.WriteReq_mshr_misses::total 1890830 # number of WriteReq MSHR misses +system.cpu.dcache.WriteReq_mshr_hits::cpu.data 366056 # number of WriteReq MSHR hits +system.cpu.dcache.WriteReq_mshr_hits::total 366056 # number of WriteReq MSHR hits +system.cpu.dcache.demand_mshr_hits::cpu.data 366105 # number of demand (read+write) MSHR hits +system.cpu.dcache.demand_mshr_hits::total 366105 # number of demand (read+write) MSHR hits +system.cpu.dcache.overall_mshr_hits::cpu.data 366105 # number of overall MSHR hits +system.cpu.dcache.overall_mshr_hits::total 366105 # number of overall MSHR hits +system.cpu.dcache.ReadReq_mshr_misses::cpu.data 7333368 # number of ReadReq MSHR misses +system.cpu.dcache.ReadReq_mshr_misses::total 7333368 # number of ReadReq MSHR misses +system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1890834 # number of WriteReq MSHR misses +system.cpu.dcache.WriteReq_mshr_misses::total 1890834 # number of WriteReq MSHR misses system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data 1 # number of SoftPFReq MSHR misses system.cpu.dcache.SoftPFReq_mshr_misses::total 1 # number of SoftPFReq MSHR misses -system.cpu.dcache.demand_mshr_misses::cpu.data 9224197 # number of demand (read+write) MSHR misses -system.cpu.dcache.demand_mshr_misses::total 9224197 # number of demand (read+write) MSHR misses -system.cpu.dcache.overall_mshr_misses::cpu.data 9224198 # number of overall MSHR misses -system.cpu.dcache.overall_mshr_misses::total 9224198 # number of overall MSHR misses -system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 185303496000 # number of ReadReq MSHR miss cycles -system.cpu.dcache.ReadReq_mshr_miss_latency::total 185303496000 # number of ReadReq MSHR miss cycles -system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 86626211500 # number of WriteReq MSHR miss cycles -system.cpu.dcache.WriteReq_mshr_miss_latency::total 86626211500 # number of WriteReq MSHR miss cycles -system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 75000 # number of SoftPFReq MSHR miss cycles -system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 75000 # number of SoftPFReq MSHR miss cycles -system.cpu.dcache.demand_mshr_miss_latency::cpu.data 271929707500 # number of demand (read+write) MSHR miss cycles -system.cpu.dcache.demand_mshr_miss_latency::total 271929707500 # number of demand (read+write) MSHR miss cycles -system.cpu.dcache.overall_mshr_miss_latency::cpu.data 271929782500 # number of overall MSHR miss cycles -system.cpu.dcache.overall_mshr_miss_latency::total 271929782500 # number of overall MSHR miss cycles +system.cpu.dcache.demand_mshr_misses::cpu.data 9224202 # number of demand (read+write) MSHR misses +system.cpu.dcache.demand_mshr_misses::total 9224202 # number of demand (read+write) MSHR misses +system.cpu.dcache.overall_mshr_misses::cpu.data 9224203 # number of overall MSHR misses +system.cpu.dcache.overall_mshr_misses::total 9224203 # number of overall MSHR misses +system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 200857919000 # number of ReadReq MSHR miss cycles +system.cpu.dcache.ReadReq_mshr_miss_latency::total 200857919000 # number of ReadReq MSHR miss cycles +system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 92466638500 # number of WriteReq MSHR miss cycles +system.cpu.dcache.WriteReq_mshr_miss_latency::total 92466638500 # number of WriteReq MSHR miss cycles +system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 81000 # number of SoftPFReq MSHR miss cycles +system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 81000 # number of SoftPFReq MSHR miss cycles +system.cpu.dcache.demand_mshr_miss_latency::cpu.data 293324557500 # number of demand (read+write) MSHR miss cycles +system.cpu.dcache.demand_mshr_miss_latency::total 293324557500 # number of demand (read+write) MSHR miss cycles +system.cpu.dcache.overall_mshr_miss_latency::cpu.data 293324638500 # number of overall MSHR miss cycles +system.cpu.dcache.overall_mshr_miss_latency::total 293324638500 # number of overall MSHR miss cycles system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.015890 # mshr miss rate for ReadReq accesses system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.015890 # mshr miss rate for ReadReq accesses system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.010956 # mshr miss rate for WriteReq accesses @@ -595,70 +606,70 @@ system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.014547 system.cpu.dcache.demand_mshr_miss_rate::total 0.014547 # mshr miss rate for demand accesses system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.014547 # mshr miss rate for overall accesses system.cpu.dcache.overall_mshr_miss_rate::total 0.014547 # mshr miss rate for overall accesses -system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 25268.542540 # average ReadReq mshr miss latency -system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 25268.542540 # average ReadReq mshr miss latency -system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 45813.855027 # average WriteReq mshr miss latency -system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 45813.855027 # average WriteReq mshr miss latency -system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 75000 # average SoftPFReq mshr miss latency -system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 75000 # average SoftPFReq mshr miss latency -system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 29480.041189 # average overall mshr miss latency -system.cpu.dcache.demand_avg_mshr_miss_latency::total 29480.041189 # average overall mshr miss latency -system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 29480.046124 # average overall mshr miss latency -system.cpu.dcache.overall_avg_mshr_miss_latency::total 29480.046124 # average overall mshr miss latency -system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 1130744162500 # Cumulative time (in ticks) in various power states +system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 27389.586749 # average ReadReq mshr miss latency +system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 27389.586749 # average ReadReq mshr miss latency +system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 48902.568126 # average WriteReq mshr miss latency +system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 48902.568126 # average WriteReq mshr miss latency +system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 81000 # average SoftPFReq mshr miss latency +system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 81000 # average SoftPFReq mshr miss latency +system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 31799.450782 # average overall mshr miss latency +system.cpu.dcache.demand_avg_mshr_miss_latency::total 31799.450782 # average overall mshr miss latency +system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 31799.456116 # average overall mshr miss latency +system.cpu.dcache.overall_avg_mshr_miss_latency::total 31799.456116 # average overall mshr miss latency +system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 1150225722500 # Cumulative time (in ticks) in various power states system.cpu.icache.tags.replacements 33 # number of replacements -system.cpu.icache.tags.tagsinuse 660.343836 # Cycle average of tags in use -system.cpu.icache.tags.total_refs 466264831 # Total number of references to valid blocks. +system.cpu.icache.tags.tagsinuse 660.478132 # Cycle average of tags in use +system.cpu.icache.tags.total_refs 466274661 # Total number of references to valid blocks. system.cpu.icache.tags.sampled_refs 822 # Sample count of references to valid blocks. -system.cpu.icache.tags.avg_refs 567232.154501 # Average number of references to valid blocks. +system.cpu.icache.tags.avg_refs 567244.113139 # Average number of references to valid blocks. system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. -system.cpu.icache.tags.occ_blocks::cpu.inst 660.343836 # Average occupied blocks per requestor -system.cpu.icache.tags.occ_percent::cpu.inst 0.322434 # Average percentage of cache occupancy -system.cpu.icache.tags.occ_percent::total 0.322434 # Average percentage of cache occupancy +system.cpu.icache.tags.occ_blocks::cpu.inst 660.478132 # Average occupied blocks per requestor +system.cpu.icache.tags.occ_percent::cpu.inst 0.322499 # Average percentage of cache occupancy +system.cpu.icache.tags.occ_percent::total 0.322499 # Average percentage of cache occupancy system.cpu.icache.tags.occ_task_id_blocks::1024 789 # Occupied blocks per task id system.cpu.icache.tags.age_task_id_blocks_1024::0 32 # Occupied blocks per task id system.cpu.icache.tags.age_task_id_blocks_1024::2 6 # Occupied blocks per task id system.cpu.icache.tags.age_task_id_blocks_1024::4 751 # Occupied blocks per task id system.cpu.icache.tags.occ_task_id_percent::1024 0.385254 # Percentage of cache occupancy per task id -system.cpu.icache.tags.tag_accesses 932532128 # Number of tag accesses -system.cpu.icache.tags.data_accesses 932532128 # Number of data accesses -system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 1130744162500 # Cumulative time (in ticks) in various power states -system.cpu.icache.ReadReq_hits::cpu.inst 466264831 # number of ReadReq hits -system.cpu.icache.ReadReq_hits::total 466264831 # number of ReadReq hits -system.cpu.icache.demand_hits::cpu.inst 466264831 # number of demand (read+write) hits -system.cpu.icache.demand_hits::total 466264831 # number of demand (read+write) hits -system.cpu.icache.overall_hits::cpu.inst 466264831 # number of overall hits -system.cpu.icache.overall_hits::total 466264831 # number of overall hits +system.cpu.icache.tags.tag_accesses 932551788 # Number of tag accesses +system.cpu.icache.tags.data_accesses 932551788 # Number of data accesses +system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 1150225722500 # Cumulative time (in ticks) in various power states +system.cpu.icache.ReadReq_hits::cpu.inst 466274661 # number of ReadReq hits +system.cpu.icache.ReadReq_hits::total 466274661 # number of ReadReq hits +system.cpu.icache.demand_hits::cpu.inst 466274661 # number of demand (read+write) hits +system.cpu.icache.demand_hits::total 466274661 # number of demand (read+write) hits +system.cpu.icache.overall_hits::cpu.inst 466274661 # number of overall hits +system.cpu.icache.overall_hits::total 466274661 # number of overall hits system.cpu.icache.ReadReq_misses::cpu.inst 822 # number of ReadReq misses system.cpu.icache.ReadReq_misses::total 822 # number of ReadReq misses system.cpu.icache.demand_misses::cpu.inst 822 # number of demand (read+write) misses system.cpu.icache.demand_misses::total 822 # number of demand (read+write) misses system.cpu.icache.overall_misses::cpu.inst 822 # number of overall misses system.cpu.icache.overall_misses::total 822 # number of overall misses -system.cpu.icache.ReadReq_miss_latency::cpu.inst 62977000 # number of ReadReq miss cycles -system.cpu.icache.ReadReq_miss_latency::total 62977000 # number of ReadReq miss cycles -system.cpu.icache.demand_miss_latency::cpu.inst 62977000 # number of demand (read+write) miss cycles -system.cpu.icache.demand_miss_latency::total 62977000 # number of demand (read+write) miss cycles -system.cpu.icache.overall_miss_latency::cpu.inst 62977000 # number of overall miss cycles -system.cpu.icache.overall_miss_latency::total 62977000 # number of overall miss cycles -system.cpu.icache.ReadReq_accesses::cpu.inst 466265653 # number of ReadReq accesses(hits+misses) -system.cpu.icache.ReadReq_accesses::total 466265653 # number of ReadReq accesses(hits+misses) -system.cpu.icache.demand_accesses::cpu.inst 466265653 # number of demand (read+write) accesses -system.cpu.icache.demand_accesses::total 466265653 # number of demand (read+write) accesses -system.cpu.icache.overall_accesses::cpu.inst 466265653 # number of overall (read+write) accesses -system.cpu.icache.overall_accesses::total 466265653 # number of overall (read+write) accesses +system.cpu.icache.ReadReq_miss_latency::cpu.inst 74803000 # number of ReadReq miss cycles +system.cpu.icache.ReadReq_miss_latency::total 74803000 # number of ReadReq miss cycles +system.cpu.icache.demand_miss_latency::cpu.inst 74803000 # number of demand (read+write) miss cycles +system.cpu.icache.demand_miss_latency::total 74803000 # number of demand (read+write) miss cycles +system.cpu.icache.overall_miss_latency::cpu.inst 74803000 # number of overall miss cycles +system.cpu.icache.overall_miss_latency::total 74803000 # number of overall miss cycles +system.cpu.icache.ReadReq_accesses::cpu.inst 466275483 # number of ReadReq accesses(hits+misses) +system.cpu.icache.ReadReq_accesses::total 466275483 # number of ReadReq accesses(hits+misses) +system.cpu.icache.demand_accesses::cpu.inst 466275483 # number of demand (read+write) accesses +system.cpu.icache.demand_accesses::total 466275483 # number of demand (read+write) accesses +system.cpu.icache.overall_accesses::cpu.inst 466275483 # number of overall (read+write) accesses +system.cpu.icache.overall_accesses::total 466275483 # number of overall (read+write) accesses system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000002 # miss rate for ReadReq accesses system.cpu.icache.ReadReq_miss_rate::total 0.000002 # miss rate for ReadReq accesses system.cpu.icache.demand_miss_rate::cpu.inst 0.000002 # miss rate for demand accesses system.cpu.icache.demand_miss_rate::total 0.000002 # miss rate for demand accesses system.cpu.icache.overall_miss_rate::cpu.inst 0.000002 # miss rate for overall accesses system.cpu.icache.overall_miss_rate::total 0.000002 # miss rate for overall accesses -system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 76614.355231 # average ReadReq miss latency -system.cpu.icache.ReadReq_avg_miss_latency::total 76614.355231 # average ReadReq miss latency -system.cpu.icache.demand_avg_miss_latency::cpu.inst 76614.355231 # average overall miss latency -system.cpu.icache.demand_avg_miss_latency::total 76614.355231 # average overall miss latency -system.cpu.icache.overall_avg_miss_latency::cpu.inst 76614.355231 # average overall miss latency -system.cpu.icache.overall_avg_miss_latency::total 76614.355231 # average overall miss latency +system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 91001.216545 # average ReadReq miss latency +system.cpu.icache.ReadReq_avg_miss_latency::total 91001.216545 # average ReadReq miss latency +system.cpu.icache.demand_avg_miss_latency::cpu.inst 91001.216545 # average overall miss latency +system.cpu.icache.demand_avg_miss_latency::total 91001.216545 # average overall miss latency +system.cpu.icache.overall_avg_miss_latency::cpu.inst 91001.216545 # average overall miss latency +system.cpu.icache.overall_avg_miss_latency::total 91001.216545 # average overall miss latency system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked @@ -673,106 +684,106 @@ system.cpu.icache.demand_mshr_misses::cpu.inst 822 system.cpu.icache.demand_mshr_misses::total 822 # number of demand (read+write) MSHR misses system.cpu.icache.overall_mshr_misses::cpu.inst 822 # number of overall MSHR misses system.cpu.icache.overall_mshr_misses::total 822 # number of overall MSHR misses -system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 62155000 # number of ReadReq MSHR miss cycles -system.cpu.icache.ReadReq_mshr_miss_latency::total 62155000 # number of ReadReq MSHR miss cycles -system.cpu.icache.demand_mshr_miss_latency::cpu.inst 62155000 # number of demand (read+write) MSHR miss cycles -system.cpu.icache.demand_mshr_miss_latency::total 62155000 # number of demand (read+write) MSHR miss cycles -system.cpu.icache.overall_mshr_miss_latency::cpu.inst 62155000 # number of overall MSHR miss cycles -system.cpu.icache.overall_mshr_miss_latency::total 62155000 # number of overall MSHR miss cycles +system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 73981000 # number of ReadReq MSHR miss cycles +system.cpu.icache.ReadReq_mshr_miss_latency::total 73981000 # number of ReadReq MSHR miss cycles +system.cpu.icache.demand_mshr_miss_latency::cpu.inst 73981000 # number of demand (read+write) MSHR miss cycles +system.cpu.icache.demand_mshr_miss_latency::total 73981000 # number of demand (read+write) MSHR miss cycles +system.cpu.icache.overall_mshr_miss_latency::cpu.inst 73981000 # number of overall MSHR miss cycles +system.cpu.icache.overall_mshr_miss_latency::total 73981000 # number of overall MSHR miss cycles system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000002 # mshr miss rate for ReadReq accesses system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000002 # mshr miss rate for ReadReq accesses system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000002 # mshr miss rate for demand accesses system.cpu.icache.demand_mshr_miss_rate::total 0.000002 # mshr miss rate for demand accesses system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000002 # mshr miss rate for overall accesses system.cpu.icache.overall_mshr_miss_rate::total 0.000002 # mshr miss rate for overall accesses -system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 75614.355231 # average ReadReq mshr miss latency -system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 75614.355231 # average ReadReq mshr miss latency -system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 75614.355231 # average overall mshr miss latency -system.cpu.icache.demand_avg_mshr_miss_latency::total 75614.355231 # average overall mshr miss latency -system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 75614.355231 # average overall mshr miss latency -system.cpu.icache.overall_avg_mshr_miss_latency::total 75614.355231 # average overall mshr miss latency -system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 1130744162500 # Cumulative time (in ticks) in various power states -system.cpu.l2cache.tags.replacements 2032337 # number of replacements -system.cpu.l2cache.tags.tagsinuse 31884.361365 # Cycle average of tags in use -system.cpu.l2cache.tags.total_refs 16378235 # Total number of references to valid blocks. -system.cpu.l2cache.tags.sampled_refs 2065105 # Sample count of references to valid blocks. -system.cpu.l2cache.tags.avg_refs 7.930945 # Average number of references to valid blocks. -system.cpu.l2cache.tags.warmup_cycle 54418076000 # Cycle when the warmup percentage was hit. -system.cpu.l2cache.tags.occ_blocks::writebacks 10.408988 # Average occupied blocks per requestor -system.cpu.l2cache.tags.occ_blocks::cpu.inst 25.813492 # Average occupied blocks per requestor -system.cpu.l2cache.tags.occ_blocks::cpu.data 31848.138885 # Average occupied blocks per requestor -system.cpu.l2cache.tags.occ_percent::writebacks 0.000318 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_percent::cpu.inst 0.000788 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_percent::cpu.data 0.971928 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_percent::total 0.973033 # Average percentage of cache occupancy +system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 90001.216545 # average ReadReq mshr miss latency +system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 90001.216545 # average ReadReq mshr miss latency +system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 90001.216545 # average overall mshr miss latency +system.cpu.icache.demand_avg_mshr_miss_latency::total 90001.216545 # average overall mshr miss latency +system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 90001.216545 # average overall mshr miss latency +system.cpu.icache.overall_avg_mshr_miss_latency::total 90001.216545 # average overall mshr miss latency +system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 1150225722500 # Cumulative time (in ticks) in various power states +system.cpu.l2cache.tags.replacements 2032334 # number of replacements +system.cpu.l2cache.tags.tagsinuse 31895.835750 # Cycle average of tags in use +system.cpu.l2cache.tags.total_refs 16378248 # Total number of references to valid blocks. +system.cpu.l2cache.tags.sampled_refs 2065102 # Sample count of references to valid blocks. +system.cpu.l2cache.tags.avg_refs 7.930963 # Average number of references to valid blocks. +system.cpu.l2cache.tags.warmup_cycle 54709395000 # Cycle when the warmup percentage was hit. +system.cpu.l2cache.tags.occ_blocks::writebacks 10.372188 # Average occupied blocks per requestor +system.cpu.l2cache.tags.occ_blocks::cpu.inst 25.535695 # Average occupied blocks per requestor +system.cpu.l2cache.tags.occ_blocks::cpu.data 31859.927867 # Average occupied blocks per requestor +system.cpu.l2cache.tags.occ_percent::writebacks 0.000317 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_percent::cpu.inst 0.000779 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_percent::cpu.data 0.972288 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_percent::total 0.973384 # Average percentage of cache occupancy system.cpu.l2cache.tags.occ_task_id_blocks::1024 32768 # Occupied blocks per task id system.cpu.l2cache.tags.age_task_id_blocks_1024::0 48 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::1 912 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::2 2876 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::3 7195 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::4 21737 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::1 831 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::2 2946 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::3 7191 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::4 21752 # Occupied blocks per task id system.cpu.l2cache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id -system.cpu.l2cache.tags.tag_accesses 149613593 # Number of tag accesses -system.cpu.l2cache.tags.data_accesses 149613593 # Number of data accesses -system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 1130744162500 # Cumulative time (in ticks) in various power states -system.cpu.l2cache.WritebackDirty_hits::writebacks 3670051 # number of WritebackDirty hits -system.cpu.l2cache.WritebackDirty_hits::total 3670051 # number of WritebackDirty hits +system.cpu.l2cache.tags.tag_accesses 149613670 # Number of tag accesses +system.cpu.l2cache.tags.data_accesses 149613670 # Number of data accesses +system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 1150225722500 # Cumulative time (in ticks) in various power states +system.cpu.l2cache.WritebackDirty_hits::writebacks 3670055 # number of WritebackDirty hits +system.cpu.l2cache.WritebackDirty_hits::total 3670055 # number of WritebackDirty hits system.cpu.l2cache.WritebackClean_hits::writebacks 33 # number of WritebackClean hits system.cpu.l2cache.WritebackClean_hits::total 33 # number of WritebackClean hits -system.cpu.l2cache.ReadExReq_hits::cpu.data 1078506 # number of ReadExReq hits -system.cpu.l2cache.ReadExReq_hits::total 1078506 # number of ReadExReq hits +system.cpu.l2cache.ReadExReq_hits::cpu.data 1078511 # number of ReadExReq hits +system.cpu.l2cache.ReadExReq_hits::total 1078511 # number of ReadExReq hits system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 37 # number of ReadCleanReq hits system.cpu.l2cache.ReadCleanReq_hits::total 37 # number of ReadCleanReq hits -system.cpu.l2cache.ReadSharedReq_hits::cpu.data 6081702 # number of ReadSharedReq hits -system.cpu.l2cache.ReadSharedReq_hits::total 6081702 # number of ReadSharedReq hits +system.cpu.l2cache.ReadSharedReq_hits::cpu.data 6081704 # number of ReadSharedReq hits +system.cpu.l2cache.ReadSharedReq_hits::total 6081704 # number of ReadSharedReq hits system.cpu.l2cache.demand_hits::cpu.inst 37 # number of demand (read+write) hits -system.cpu.l2cache.demand_hits::cpu.data 7160208 # number of demand (read+write) hits -system.cpu.l2cache.demand_hits::total 7160245 # number of demand (read+write) hits +system.cpu.l2cache.demand_hits::cpu.data 7160215 # number of demand (read+write) hits +system.cpu.l2cache.demand_hits::total 7160252 # number of demand (read+write) hits system.cpu.l2cache.overall_hits::cpu.inst 37 # number of overall hits -system.cpu.l2cache.overall_hits::cpu.data 7160208 # number of overall hits -system.cpu.l2cache.overall_hits::total 7160245 # number of overall hits -system.cpu.l2cache.ReadExReq_misses::cpu.data 812324 # number of ReadExReq misses -system.cpu.l2cache.ReadExReq_misses::total 812324 # number of ReadExReq misses +system.cpu.l2cache.overall_hits::cpu.data 7160215 # number of overall hits +system.cpu.l2cache.overall_hits::total 7160252 # number of overall hits +system.cpu.l2cache.ReadExReq_misses::cpu.data 812323 # number of ReadExReq misses +system.cpu.l2cache.ReadExReq_misses::total 812323 # number of ReadExReq misses system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 785 # number of ReadCleanReq misses system.cpu.l2cache.ReadCleanReq_misses::total 785 # number of ReadCleanReq misses -system.cpu.l2cache.ReadSharedReq_misses::cpu.data 1251666 # number of ReadSharedReq misses -system.cpu.l2cache.ReadSharedReq_misses::total 1251666 # number of ReadSharedReq misses +system.cpu.l2cache.ReadSharedReq_misses::cpu.data 1251665 # number of ReadSharedReq misses +system.cpu.l2cache.ReadSharedReq_misses::total 1251665 # number of ReadSharedReq misses system.cpu.l2cache.demand_misses::cpu.inst 785 # number of demand (read+write) misses -system.cpu.l2cache.demand_misses::cpu.data 2063990 # number of demand (read+write) misses -system.cpu.l2cache.demand_misses::total 2064775 # number of demand (read+write) misses +system.cpu.l2cache.demand_misses::cpu.data 2063988 # number of demand (read+write) misses +system.cpu.l2cache.demand_misses::total 2064773 # number of demand (read+write) misses system.cpu.l2cache.overall_misses::cpu.inst 785 # number of overall misses -system.cpu.l2cache.overall_misses::cpu.data 2063990 # number of overall misses -system.cpu.l2cache.overall_misses::total 2064775 # number of overall misses -system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 72440693500 # number of ReadExReq miss cycles -system.cpu.l2cache.ReadExReq_miss_latency::total 72440693500 # number of ReadExReq miss cycles -system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 60501000 # number of ReadCleanReq miss cycles -system.cpu.l2cache.ReadCleanReq_miss_latency::total 60501000 # number of ReadCleanReq miss cycles -system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 110442540000 # number of ReadSharedReq miss cycles -system.cpu.l2cache.ReadSharedReq_miss_latency::total 110442540000 # number of ReadSharedReq miss cycles -system.cpu.l2cache.demand_miss_latency::cpu.inst 60501000 # number of demand (read+write) miss cycles -system.cpu.l2cache.demand_miss_latency::cpu.data 182883233500 # number of demand (read+write) miss cycles -system.cpu.l2cache.demand_miss_latency::total 182943734500 # number of demand (read+write) miss cycles -system.cpu.l2cache.overall_miss_latency::cpu.inst 60501000 # number of overall miss cycles -system.cpu.l2cache.overall_miss_latency::cpu.data 182883233500 # number of overall miss cycles -system.cpu.l2cache.overall_miss_latency::total 182943734500 # number of overall miss cycles -system.cpu.l2cache.WritebackDirty_accesses::writebacks 3670051 # number of WritebackDirty accesses(hits+misses) -system.cpu.l2cache.WritebackDirty_accesses::total 3670051 # number of WritebackDirty accesses(hits+misses) +system.cpu.l2cache.overall_misses::cpu.data 2063988 # number of overall misses +system.cpu.l2cache.overall_misses::total 2064773 # number of overall misses +system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 78282559500 # number of ReadExReq miss cycles +system.cpu.l2cache.ReadExReq_miss_latency::total 78282559500 # number of ReadExReq miss cycles +system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 72328000 # number of ReadCleanReq miss cycles +system.cpu.l2cache.ReadCleanReq_miss_latency::total 72328000 # number of ReadCleanReq miss cycles +system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 125996723500 # number of ReadSharedReq miss cycles +system.cpu.l2cache.ReadSharedReq_miss_latency::total 125996723500 # number of ReadSharedReq miss cycles +system.cpu.l2cache.demand_miss_latency::cpu.inst 72328000 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_latency::cpu.data 204279283000 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_latency::total 204351611000 # number of demand (read+write) miss cycles +system.cpu.l2cache.overall_miss_latency::cpu.inst 72328000 # number of overall miss cycles +system.cpu.l2cache.overall_miss_latency::cpu.data 204279283000 # number of overall miss cycles +system.cpu.l2cache.overall_miss_latency::total 204351611000 # number of overall miss cycles +system.cpu.l2cache.WritebackDirty_accesses::writebacks 3670055 # number of WritebackDirty accesses(hits+misses) +system.cpu.l2cache.WritebackDirty_accesses::total 3670055 # number of WritebackDirty accesses(hits+misses) system.cpu.l2cache.WritebackClean_accesses::writebacks 33 # number of WritebackClean accesses(hits+misses) system.cpu.l2cache.WritebackClean_accesses::total 33 # number of WritebackClean accesses(hits+misses) -system.cpu.l2cache.ReadExReq_accesses::cpu.data 1890830 # number of ReadExReq accesses(hits+misses) -system.cpu.l2cache.ReadExReq_accesses::total 1890830 # number of ReadExReq accesses(hits+misses) +system.cpu.l2cache.ReadExReq_accesses::cpu.data 1890834 # number of ReadExReq accesses(hits+misses) +system.cpu.l2cache.ReadExReq_accesses::total 1890834 # number of ReadExReq accesses(hits+misses) system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 822 # number of ReadCleanReq accesses(hits+misses) system.cpu.l2cache.ReadCleanReq_accesses::total 822 # number of ReadCleanReq accesses(hits+misses) -system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 7333368 # number of ReadSharedReq accesses(hits+misses) -system.cpu.l2cache.ReadSharedReq_accesses::total 7333368 # number of ReadSharedReq accesses(hits+misses) +system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 7333369 # number of ReadSharedReq accesses(hits+misses) +system.cpu.l2cache.ReadSharedReq_accesses::total 7333369 # number of ReadSharedReq accesses(hits+misses) system.cpu.l2cache.demand_accesses::cpu.inst 822 # number of demand (read+write) accesses -system.cpu.l2cache.demand_accesses::cpu.data 9224198 # number of demand (read+write) accesses -system.cpu.l2cache.demand_accesses::total 9225020 # number of demand (read+write) accesses +system.cpu.l2cache.demand_accesses::cpu.data 9224203 # number of demand (read+write) accesses +system.cpu.l2cache.demand_accesses::total 9225025 # number of demand (read+write) accesses system.cpu.l2cache.overall_accesses::cpu.inst 822 # number of overall (read+write) accesses -system.cpu.l2cache.overall_accesses::cpu.data 9224198 # number of overall (read+write) accesses -system.cpu.l2cache.overall_accesses::total 9225020 # number of overall (read+write) accesses -system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.429612 # miss rate for ReadExReq accesses -system.cpu.l2cache.ReadExReq_miss_rate::total 0.429612 # miss rate for ReadExReq accesses +system.cpu.l2cache.overall_accesses::cpu.data 9224203 # number of overall (read+write) accesses +system.cpu.l2cache.overall_accesses::total 9225025 # number of overall (read+write) accesses +system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.429611 # miss rate for ReadExReq accesses +system.cpu.l2cache.ReadExReq_miss_rate::total 0.429611 # miss rate for ReadExReq accesses system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.954988 # miss rate for ReadCleanReq accesses system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.954988 # miss rate for ReadCleanReq accesses system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.170681 # miss rate for ReadSharedReq accesses @@ -783,26 +794,26 @@ system.cpu.l2cache.demand_miss_rate::total 0.223823 # system.cpu.l2cache.overall_miss_rate::cpu.inst 0.954988 # miss rate for overall accesses system.cpu.l2cache.overall_miss_rate::cpu.data 0.223758 # miss rate for overall accesses system.cpu.l2cache.overall_miss_rate::total 0.223823 # miss rate for overall accesses -system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 89177.093746 # average ReadExReq miss latency -system.cpu.l2cache.ReadExReq_avg_miss_latency::total 89177.093746 # average ReadExReq miss latency -system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 77071.337580 # average ReadCleanReq miss latency -system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 77071.337580 # average ReadCleanReq miss latency -system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 88236.430485 # average ReadSharedReq miss latency -system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 88236.430485 # average ReadSharedReq miss latency -system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 77071.337580 # average overall miss latency -system.cpu.l2cache.demand_avg_miss_latency::cpu.data 88606.647077 # average overall miss latency -system.cpu.l2cache.demand_avg_miss_latency::total 88602.261505 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 77071.337580 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::cpu.data 88606.647077 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::total 88602.261505 # average overall miss latency +system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 96368.759102 # average ReadExReq miss latency +system.cpu.l2cache.ReadExReq_avg_miss_latency::total 96368.759102 # average ReadExReq miss latency +system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 92137.579618 # average ReadCleanReq miss latency +system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 92137.579618 # average ReadCleanReq miss latency +system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 100663.295291 # average ReadSharedReq miss latency +system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 100663.295291 # average ReadSharedReq miss latency +system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 92137.579618 # average overall miss latency +system.cpu.l2cache.demand_avg_miss_latency::cpu.data 98973.096258 # average overall miss latency +system.cpu.l2cache.demand_avg_miss_latency::total 98970.497483 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 92137.579618 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::cpu.data 98973.096258 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::total 98970.497483 # average overall miss latency system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked -system.cpu.l2cache.writebacks::writebacks 1060158 # number of writebacks -system.cpu.l2cache.writebacks::total 1060158 # number of writebacks +system.cpu.l2cache.writebacks::writebacks 1060156 # number of writebacks +system.cpu.l2cache.writebacks::total 1060156 # number of writebacks system.cpu.l2cache.ReadSharedReq_mshr_hits::cpu.data 6 # number of ReadSharedReq MSHR hits system.cpu.l2cache.ReadSharedReq_mshr_hits::total 6 # number of ReadSharedReq MSHR hits system.cpu.l2cache.demand_mshr_hits::cpu.data 6 # number of demand (read+write) MSHR hits @@ -811,128 +822,128 @@ system.cpu.l2cache.overall_mshr_hits::cpu.data 6 system.cpu.l2cache.overall_mshr_hits::total 6 # number of overall MSHR hits system.cpu.l2cache.CleanEvict_mshr_misses::writebacks 215 # number of CleanEvict MSHR misses system.cpu.l2cache.CleanEvict_mshr_misses::total 215 # number of CleanEvict MSHR misses -system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 812324 # number of ReadExReq MSHR misses -system.cpu.l2cache.ReadExReq_mshr_misses::total 812324 # number of ReadExReq MSHR misses +system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 812323 # number of ReadExReq MSHR misses +system.cpu.l2cache.ReadExReq_mshr_misses::total 812323 # number of ReadExReq MSHR misses system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 785 # number of ReadCleanReq MSHR misses system.cpu.l2cache.ReadCleanReq_mshr_misses::total 785 # number of ReadCleanReq MSHR misses -system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 1251660 # number of ReadSharedReq MSHR misses -system.cpu.l2cache.ReadSharedReq_mshr_misses::total 1251660 # number of ReadSharedReq MSHR misses +system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 1251659 # number of ReadSharedReq MSHR misses +system.cpu.l2cache.ReadSharedReq_mshr_misses::total 1251659 # number of ReadSharedReq MSHR misses system.cpu.l2cache.demand_mshr_misses::cpu.inst 785 # number of demand (read+write) MSHR misses -system.cpu.l2cache.demand_mshr_misses::cpu.data 2063984 # number of demand (read+write) MSHR misses -system.cpu.l2cache.demand_mshr_misses::total 2064769 # number of demand (read+write) MSHR misses +system.cpu.l2cache.demand_mshr_misses::cpu.data 2063982 # number of demand (read+write) MSHR misses +system.cpu.l2cache.demand_mshr_misses::total 2064767 # number of demand (read+write) MSHR misses system.cpu.l2cache.overall_mshr_misses::cpu.inst 785 # number of overall MSHR misses -system.cpu.l2cache.overall_mshr_misses::cpu.data 2063984 # number of overall MSHR misses -system.cpu.l2cache.overall_mshr_misses::total 2064769 # number of overall MSHR misses -system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 64317453500 # number of ReadExReq MSHR miss cycles -system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 64317453500 # number of ReadExReq MSHR miss cycles -system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 52651000 # number of ReadCleanReq MSHR miss cycles -system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 52651000 # number of ReadCleanReq MSHR miss cycles -system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 97925523500 # number of ReadSharedReq MSHR miss cycles -system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 97925523500 # number of ReadSharedReq MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 52651000 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 162242977000 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::total 162295628000 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 52651000 # number of overall MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 162242977000 # number of overall MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::total 162295628000 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_misses::cpu.data 2063982 # number of overall MSHR misses +system.cpu.l2cache.overall_mshr_misses::total 2064767 # number of overall MSHR misses +system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 70159329500 # number of ReadExReq MSHR miss cycles +system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 70159329500 # number of ReadExReq MSHR miss cycles +system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 64478000 # number of ReadCleanReq MSHR miss cycles +system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 64478000 # number of ReadCleanReq MSHR miss cycles +system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 113479586000 # number of ReadSharedReq MSHR miss cycles +system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 113479586000 # number of ReadSharedReq MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 64478000 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 183638915500 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::total 183703393500 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 64478000 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 183638915500 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::total 183703393500 # number of overall MSHR miss cycles system.cpu.l2cache.CleanEvict_mshr_miss_rate::writebacks inf # mshr miss rate for CleanEvict accesses system.cpu.l2cache.CleanEvict_mshr_miss_rate::total inf # mshr miss rate for CleanEvict accesses -system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.429612 # mshr miss rate for ReadExReq accesses -system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.429612 # mshr miss rate for ReadExReq accesses +system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.429611 # mshr miss rate for ReadExReq accesses +system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.429611 # mshr miss rate for ReadExReq accesses system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.954988 # mshr miss rate for ReadCleanReq accesses system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.954988 # mshr miss rate for ReadCleanReq accesses system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.170680 # mshr miss rate for ReadSharedReq accesses system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.170680 # mshr miss rate for ReadSharedReq accesses system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.954988 # mshr miss rate for demand accesses -system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.223758 # mshr miss rate for demand accesses -system.cpu.l2cache.demand_mshr_miss_rate::total 0.223823 # mshr miss rate for demand accesses +system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.223757 # mshr miss rate for demand accesses +system.cpu.l2cache.demand_mshr_miss_rate::total 0.223822 # mshr miss rate for demand accesses system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.954988 # mshr miss rate for overall accesses -system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.223758 # mshr miss rate for overall accesses -system.cpu.l2cache.overall_mshr_miss_rate::total 0.223823 # mshr miss rate for overall accesses -system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 79177.093746 # average ReadExReq mshr miss latency -system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 79177.093746 # average ReadExReq mshr miss latency -system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 67071.337580 # average ReadCleanReq mshr miss latency -system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 67071.337580 # average ReadCleanReq mshr miss latency -system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 78236.520701 # average ReadSharedReq mshr miss latency -system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 78236.520701 # average ReadSharedReq mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 67071.337580 # average overall mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 78606.702862 # average overall mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::total 78602.317257 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 67071.337580 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 78606.702862 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::total 78602.317257 # average overall mshr miss latency -system.cpu.toL2Bus.snoop_filter.tot_requests 18445155 # Total number of requests made to the snoop filter. -system.cpu.toL2Bus.snoop_filter.hit_single_requests 9220147 # Number of requests hitting in the snoop filter with a single holder of the requested data. +system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.223757 # mshr miss rate for overall accesses +system.cpu.l2cache.overall_mshr_miss_rate::total 0.223822 # mshr miss rate for overall accesses +system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 86368.759102 # average ReadExReq mshr miss latency +system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 86368.759102 # average ReadExReq mshr miss latency +system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 82137.579618 # average ReadCleanReq mshr miss latency +system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 82137.579618 # average ReadCleanReq mshr miss latency +system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 90663.340415 # average ReadSharedReq mshr miss latency +system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 90663.340415 # average ReadSharedReq mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 82137.579618 # average overall mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 88973.118709 # average overall mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::total 88970.519918 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 82137.579618 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 88973.118709 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::total 88970.519918 # average overall mshr miss latency +system.cpu.toL2Bus.snoop_filter.tot_requests 18445165 # Total number of requests made to the snoop filter. +system.cpu.toL2Bus.snoop_filter.hit_single_requests 9220152 # Number of requests hitting in the snoop filter with a single holder of the requested data. system.cpu.toL2Bus.snoop_filter.hit_multi_requests 1594 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data. -system.cpu.toL2Bus.snoop_filter.tot_snoops 1445 # Total number of snoops made to the snoop filter. -system.cpu.toL2Bus.snoop_filter.hit_single_snoops 1439 # Number of snoops hitting in the snoop filter with a single holder of the requested data. +system.cpu.toL2Bus.snoop_filter.tot_snoops 1444 # Total number of snoops made to the snoop filter. +system.cpu.toL2Bus.snoop_filter.hit_single_snoops 1438 # Number of snoops hitting in the snoop filter with a single holder of the requested data. system.cpu.toL2Bus.snoop_filter.hit_multi_snoops 6 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data. -system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 1130744162500 # Cumulative time (in ticks) in various power states -system.cpu.toL2Bus.trans_dist::ReadResp 7334190 # Transaction distribution -system.cpu.toL2Bus.trans_dist::WritebackDirty 4730209 # Transaction distribution +system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 1150225722500 # Cumulative time (in ticks) in various power states +system.cpu.toL2Bus.trans_dist::ReadResp 7334191 # Transaction distribution +system.cpu.toL2Bus.trans_dist::WritebackDirty 4730211 # Transaction distribution system.cpu.toL2Bus.trans_dist::WritebackClean 33 # Transaction distribution system.cpu.toL2Bus.trans_dist::CleanEvict 6522230 # Transaction distribution -system.cpu.toL2Bus.trans_dist::ReadExReq 1890830 # Transaction distribution -system.cpu.toL2Bus.trans_dist::ReadExResp 1890830 # Transaction distribution +system.cpu.toL2Bus.trans_dist::ReadExReq 1890834 # Transaction distribution +system.cpu.toL2Bus.trans_dist::ReadExResp 1890834 # Transaction distribution system.cpu.toL2Bus.trans_dist::ReadCleanReq 822 # Transaction distribution -system.cpu.toL2Bus.trans_dist::ReadSharedReq 7333368 # Transaction distribution +system.cpu.toL2Bus.trans_dist::ReadSharedReq 7333369 # Transaction distribution system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 1677 # Packet count per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 27668498 # Packet count per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_count::total 27670175 # Packet count per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 27668513 # Packet count per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_count::total 27670190 # Packet count per connected master and slave (bytes) system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 54720 # Cumulative packet size per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 825231936 # Cumulative packet size per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_size::total 825286656 # Cumulative packet size per connected master and slave (bytes) -system.cpu.toL2Bus.snoops 2032337 # Total snoops (count) -system.cpu.toL2Bus.snoopTraffic 67850112 # Total snoop traffic (bytes) -system.cpu.toL2Bus.snoop_fanout::samples 11257357 # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::mean 0.000272 # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::stdev 0.016509 # Request fanout histogram +system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 825232512 # Cumulative packet size per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_size::total 825287232 # Cumulative packet size per connected master and slave (bytes) +system.cpu.toL2Bus.snoops 2032334 # Total snoops (count) +system.cpu.toL2Bus.snoopTraffic 67849984 # Total snoop traffic (bytes) +system.cpu.toL2Bus.snoop_fanout::samples 11257359 # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::mean 0.000271 # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::stdev 0.016506 # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::0 11254306 99.97% 99.97% # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::1 3045 0.03% 100.00% # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::0 11254309 99.97% 99.97% # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::1 3044 0.03% 100.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::2 6 0.00% 100.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::min_value 0 # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::max_value 2 # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::total 11257357 # Request fanout histogram -system.cpu.toL2Bus.reqLayer0.occupancy 12892661500 # Layer occupancy (ticks) +system.cpu.toL2Bus.snoop_fanout::total 11257359 # Request fanout histogram +system.cpu.toL2Bus.reqLayer0.occupancy 12892670500 # Layer occupancy (ticks) system.cpu.toL2Bus.reqLayer0.utilization 1.1 # Layer utilization (%) system.cpu.toL2Bus.respLayer0.occupancy 1233000 # Layer occupancy (ticks) system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%) -system.cpu.toL2Bus.respLayer1.occupancy 13836299994 # Layer occupancy (ticks) +system.cpu.toL2Bus.respLayer1.occupancy 13836307494 # Layer occupancy (ticks) system.cpu.toL2Bus.respLayer1.utilization 1.2 # Layer utilization (%) -system.membus.snoop_filter.tot_requests 4095876 # Total number of requests made to the snoop filter. -system.membus.snoop_filter.hit_single_requests 2031264 # Number of requests hitting in the snoop filter with a single holder of the requested data. +system.membus.snoop_filter.tot_requests 4095872 # Total number of requests made to the snoop filter. +system.membus.snoop_filter.hit_single_requests 2031262 # Number of requests hitting in the snoop filter with a single holder of the requested data. system.membus.snoop_filter.hit_multi_requests 0 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data. system.membus.snoop_filter.tot_snoops 0 # Total number of snoops made to the snoop filter. system.membus.snoop_filter.hit_single_snoops 0 # Number of snoops hitting in the snoop filter with a single holder of the requested data. system.membus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data. -system.membus.pwrStateResidencyTicks::UNDEFINED 1130744162500 # Cumulative time (in ticks) in various power states -system.membus.trans_dist::ReadResp 1252445 # Transaction distribution -system.membus.trans_dist::WritebackDirty 1060158 # Transaction distribution +system.membus.pwrStateResidencyTicks::UNDEFINED 1150225722500 # Cumulative time (in ticks) in various power states +system.membus.trans_dist::ReadResp 1252444 # Transaction distribution +system.membus.trans_dist::WritebackDirty 1060156 # Transaction distribution system.membus.trans_dist::CleanEvict 970949 # Transaction distribution -system.membus.trans_dist::ReadExReq 812324 # Transaction distribution -system.membus.trans_dist::ReadExResp 812324 # Transaction distribution -system.membus.trans_dist::ReadSharedReq 1252445 # Transaction distribution -system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 6160645 # Packet count per connected master and slave (bytes) -system.membus.pkt_count::total 6160645 # Packet count per connected master and slave (bytes) -system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 199995328 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size::total 199995328 # Cumulative packet size per connected master and slave (bytes) +system.membus.trans_dist::ReadExReq 812323 # Transaction distribution +system.membus.trans_dist::ReadExResp 812323 # Transaction distribution +system.membus.trans_dist::ReadSharedReq 1252444 # Transaction distribution +system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 6160639 # Packet count per connected master and slave (bytes) +system.membus.pkt_count::total 6160639 # Packet count per connected master and slave (bytes) +system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 199995072 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size::total 199995072 # Cumulative packet size per connected master and slave (bytes) system.membus.snoops 0 # Total snoops (count) system.membus.snoopTraffic 0 # Total snoop traffic (bytes) -system.membus.snoop_fanout::samples 2064769 # Request fanout histogram +system.membus.snoop_fanout::samples 2064767 # Request fanout histogram system.membus.snoop_fanout::mean 0 # Request fanout histogram system.membus.snoop_fanout::stdev 0 # Request fanout histogram system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram -system.membus.snoop_fanout::0 2064769 100.00% 100.00% # Request fanout histogram +system.membus.snoop_fanout::0 2064767 100.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::min_value 0 # Request fanout histogram system.membus.snoop_fanout::max_value 0 # Request fanout histogram -system.membus.snoop_fanout::total 2064769 # Request fanout histogram -system.membus.reqLayer0.occupancy 8803577000 # Layer occupancy (ticks) +system.membus.snoop_fanout::total 2064767 # Request fanout histogram +system.membus.reqLayer0.occupancy 8804910500 # Layer occupancy (ticks) system.membus.reqLayer0.utilization 0.8 # Layer utilization (%) -system.membus.respLayer1.occupancy 11289358000 # Layer occupancy (ticks) +system.membus.respLayer1.occupancy 11285155750 # Layer occupancy (ticks) system.membus.respLayer1.utilization 1.0 # Layer utilization (%) ---------- End Simulation Statistics ---------- diff --git a/tests/long/se/60.bzip2/ref/arm/linux/o3-timing/config.ini b/tests/long/se/60.bzip2/ref/arm/linux/o3-timing/config.ini index 8b8fd1b4f..5a7d7b1a5 100644 --- a/tests/long/se/60.bzip2/ref/arm/linux/o3-timing/config.ini +++ b/tests/long/se/60.bzip2/ref/arm/linux/o3-timing/config.ini @@ -172,7 +172,7 @@ useIndirect=true [system.cpu.dcache] type=Cache children=tags -addr_ranges=0:18446744073709551615 +addr_ranges=0:18446744073709551615:0:0:0:0 assoc=2 clk_domain=system.cpu_clk_domain clusivity=mostly_incl @@ -534,7 +534,7 @@ pipelined=true [system.cpu.icache] type=Cache children=tags -addr_ranges=0:18446744073709551615 +addr_ranges=0:18446744073709551615:0:0:0:0 assoc=2 clk_domain=system.cpu_clk_domain clusivity=mostly_incl @@ -666,7 +666,7 @@ port=system.cpu.toL2Bus.slave[2] [system.cpu.l2cache] type=Cache children=prefetcher tags -addr_ranges=0:18446744073709551615 +addr_ranges=0:18446744073709551615:0:0:0:0 assoc=16 clk_domain=system.cpu_clk_domain clusivity=mostly_excl @@ -813,6 +813,7 @@ transition_latency=100000000 [system.membus] type=CoherentXBar +children=snoop_filter clk_domain=system.clk_domain default_p_state=UNDEFINED eventq_index=0 @@ -824,7 +825,7 @@ p_state_clk_gate_min=1000 point_of_coherency=true power_model=Null response_latency=2 -snoop_filter=Null +snoop_filter=system.membus.snoop_filter snoop_response_latency=4 system=system use_default_range=false @@ -832,29 +833,36 @@ width=16 master=system.physmem.port slave=system.system_port system.cpu.l2cache.mem_side +[system.membus.snoop_filter] +type=SnoopFilter +eventq_index=0 +lookup_latency=1 +max_capacity=8388608 +system=system + [system.physmem] type=DRAMCtrl -IDD0=0.075000 +IDD0=0.055000 IDD02=0.000000 -IDD2N=0.050000 +IDD2N=0.032000 IDD2N2=0.000000 IDD2P0=0.000000 IDD2P02=0.000000 -IDD2P1=0.000000 +IDD2P1=0.032000 IDD2P12=0.000000 -IDD3N=0.057000 +IDD3N=0.038000 IDD3N2=0.000000 IDD3P0=0.000000 IDD3P02=0.000000 -IDD3P1=0.000000 +IDD3P1=0.038000 IDD3P12=0.000000 -IDD4R=0.187000 +IDD4R=0.157000 IDD4R2=0.000000 -IDD4W=0.165000 +IDD4W=0.125000 IDD4W2=0.000000 -IDD5=0.220000 +IDD5=0.235000 IDD52=0.000000 -IDD6=0.000000 +IDD6=0.020000 IDD62=0.000000 VDD=1.500000 VDD2=0.000000 @@ -874,6 +882,7 @@ devices_per_rank=8 dll=true eventq_index=0 in_addr_map=true +kvm_map=true max_accesses_per_row=16 mem_sched_policy=frfcfs min_writes_per_switch=16 @@ -883,7 +892,7 @@ p_state_clk_gate_max=1000000000000 p_state_clk_gate_min=1000 page_policy=open_adaptive power_model=Null -range=0:134217727 +range=0:134217727:0:0:0:0 ranks_per_channel=2 read_buffer_size=32 static_backend_latency=10000 @@ -905,9 +914,9 @@ tRTW=2500 tWR=15000 tWTR=7500 tXAW=30000 -tXP=0 +tXP=6000 tXPDLL=0 -tXS=0 +tXS=270000 tXSDLL=0 write_buffer_size=64 write_high_thresh_perc=85 diff --git a/tests/long/se/60.bzip2/ref/arm/linux/o3-timing/simout b/tests/long/se/60.bzip2/ref/arm/linux/o3-timing/simout index 00cbc440d..fbc8b4e01 100755 --- a/tests/long/se/60.bzip2/ref/arm/linux/o3-timing/simout +++ b/tests/long/se/60.bzip2/ref/arm/linux/o3-timing/simout @@ -3,9 +3,9 @@ Redirecting stderr to build/ARM/tests/opt/long/se/60.bzip2/arm/linux/o3-timing/s gem5 Simulator System. http://gem5.org gem5 is copyrighted software; use the --copyright option for details. -gem5 compiled Aug 1 2016 17:10:05 -gem5 started Aug 1 2016 17:10:34 -gem5 executing on e108600-lin, pid 12200 +gem5 compiled Oct 11 2016 00:00:58 +gem5 started Oct 13 2016 20:48:52 +gem5 executing on e108600-lin, pid 17438 command line: /work/curdun01/gem5-external.hg/build/ARM/gem5.opt -d build/ARM/tests/opt/long/se/60.bzip2/arm/linux/o3-timing -re /work/curdun01/gem5-external.hg/tests/testing/../run.py long/se/60.bzip2/arm/linux/o3-timing Global frequency set at 1000000000000 ticks per second @@ -27,4 +27,4 @@ Uncompressing Data Uncompressed data 1048576 bytes in length Uncompressed data compared correctly Tested 1MB buffer: OK! -Exiting @ tick 767803843500 because target called exit() +Exiting @ tick 787742202500 because target called exit() diff --git a/tests/long/se/60.bzip2/ref/arm/linux/o3-timing/stats.txt b/tests/long/se/60.bzip2/ref/arm/linux/o3-timing/stats.txt index 4f03996ba..ea5c16164 100644 --- a/tests/long/se/60.bzip2/ref/arm/linux/o3-timing/stats.txt +++ b/tests/long/se/60.bzip2/ref/arm/linux/o3-timing/stats.txt @@ -1,123 +1,123 @@ ---------- Begin Simulation Statistics ---------- -sim_seconds 0.770752 # Number of seconds simulated -sim_ticks 770752376500 # Number of ticks simulated -final_tick 770752376500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) +sim_seconds 0.787742 # Number of seconds simulated +sim_ticks 787742202500 # Number of ticks simulated +final_tick 787742202500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) sim_freq 1000000000000 # Frequency of simulated ticks -host_inst_rate 147248 # Simulator instruction rate (inst/s) -host_op_rate 158637 # Simulator op (including micro ops) rate (op/s) -host_tick_rate 73478006 # Simulator tick rate (ticks/s) -host_mem_usage 329736 # Number of bytes of host memory used -host_seconds 10489.57 # Real time elapsed on the host +host_inst_rate 201500 # Simulator instruction rate (inst/s) +host_op_rate 217086 # Simulator op (including micro ops) rate (op/s) +host_tick_rate 102767126 # Simulator tick rate (ticks/s) +host_mem_usage 327820 # Number of bytes of host memory used +host_seconds 7665.31 # Real time elapsed on the host sim_insts 1544563024 # Number of instructions simulated sim_ops 1664032416 # Number of ops (including micro ops) simulated system.voltage_domain.voltage 1 # Voltage in Volts system.clk_domain.clock 1000 # Clock period in ticks -system.physmem.pwrStateResidencyTicks::UNDEFINED 770752376500 # Cumulative time (in ticks) in various power states +system.physmem.pwrStateResidencyTicks::UNDEFINED 787742202500 # Cumulative time (in ticks) in various power states system.physmem.bytes_read::cpu.inst 65664 # Number of bytes read from this memory -system.physmem.bytes_read::cpu.data 236002624 # Number of bytes read from this memory -system.physmem.bytes_read::cpu.l2cache.prefetcher 63781504 # Number of bytes read from this memory -system.physmem.bytes_read::total 299849792 # Number of bytes read from this memory +system.physmem.bytes_read::cpu.data 236035776 # Number of bytes read from this memory +system.physmem.bytes_read::cpu.l2cache.prefetcher 63780672 # Number of bytes read from this memory +system.physmem.bytes_read::total 299882112 # Number of bytes read from this memory system.physmem.bytes_inst_read::cpu.inst 65664 # Number of instructions bytes read from this memory system.physmem.bytes_inst_read::total 65664 # Number of instructions bytes read from this memory -system.physmem.bytes_written::writebacks 104607936 # Number of bytes written to this memory -system.physmem.bytes_written::total 104607936 # Number of bytes written to this memory +system.physmem.bytes_written::writebacks 104579136 # Number of bytes written to this memory +system.physmem.bytes_written::total 104579136 # Number of bytes written to this memory system.physmem.num_reads::cpu.inst 1026 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu.data 3687541 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu.l2cache.prefetcher 996586 # Number of read requests responded to by this memory -system.physmem.num_reads::total 4685153 # Number of read requests responded to by this memory -system.physmem.num_writes::writebacks 1634499 # Number of write requests responded to by this memory -system.physmem.num_writes::total 1634499 # Number of write requests responded to by this memory -system.physmem.bw_read::cpu.inst 85195 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu.data 306197725 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu.l2cache.prefetcher 82752264 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::total 389035183 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::cpu.inst 85195 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::total 85195 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_write::writebacks 135721847 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_write::total 135721847 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_total::writebacks 135721847 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.inst 85195 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.data 306197725 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.l2cache.prefetcher 82752264 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::total 524757030 # Total bandwidth to/from this memory (bytes/s) -system.physmem.readReqs 4685154 # Number of read requests accepted -system.physmem.writeReqs 1634499 # Number of write requests accepted -system.physmem.readBursts 4685154 # Number of DRAM read bursts, including those serviced by the write queue -system.physmem.writeBursts 1634499 # Number of DRAM write bursts, including those merged in the write queue -system.physmem.bytesReadDRAM 299347712 # Total number of bytes read from DRAM -system.physmem.bytesReadWrQ 502144 # Total number of bytes read from write queue -system.physmem.bytesWritten 104604544 # Total number of bytes written to DRAM -system.physmem.bytesReadSys 299849856 # Total read bytes from the system interface side -system.physmem.bytesWrittenSys 104607936 # Total written bytes from the system interface side -system.physmem.servicedByWrQ 7846 # Number of DRAM read bursts serviced by the write queue -system.physmem.mergedWrBursts 26 # Number of DRAM write bursts merged with an existing one +system.physmem.num_reads::cpu.data 3688059 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu.l2cache.prefetcher 996573 # Number of read requests responded to by this memory +system.physmem.num_reads::total 4685658 # Number of read requests responded to by this memory +system.physmem.num_writes::writebacks 1634049 # Number of write requests responded to by this memory +system.physmem.num_writes::total 1634049 # Number of write requests responded to by this memory +system.physmem.bw_read::cpu.inst 83357 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu.data 299635814 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu.l2cache.prefetcher 80966428 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::total 380685599 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::cpu.inst 83357 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::total 83357 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_write::writebacks 132758072 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_write::total 132758072 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_total::writebacks 132758072 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.inst 83357 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.data 299635814 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.l2cache.prefetcher 80966428 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::total 513443671 # Total bandwidth to/from this memory (bytes/s) +system.physmem.readReqs 4685658 # Number of read requests accepted +system.physmem.writeReqs 1634049 # Number of write requests accepted +system.physmem.readBursts 4685658 # Number of DRAM read bursts, including those serviced by the write queue +system.physmem.writeBursts 1634049 # Number of DRAM write bursts, including those merged in the write queue +system.physmem.bytesReadDRAM 299378880 # Total number of bytes read from DRAM +system.physmem.bytesReadWrQ 503232 # Total number of bytes read from write queue +system.physmem.bytesWritten 104576512 # Total number of bytes written to DRAM +system.physmem.bytesReadSys 299882112 # Total read bytes from the system interface side +system.physmem.bytesWrittenSys 104579136 # Total written bytes from the system interface side +system.physmem.servicedByWrQ 7863 # Number of DRAM read bursts serviced by the write queue +system.physmem.mergedWrBursts 17 # Number of DRAM write bursts merged with an existing one system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write -system.physmem.perBankRdBursts::0 301314 # Per bank write bursts -system.physmem.perBankRdBursts::1 301808 # Per bank write bursts -system.physmem.perBankRdBursts::2 285079 # Per bank write bursts -system.physmem.perBankRdBursts::3 287721 # Per bank write bursts -system.physmem.perBankRdBursts::4 288732 # Per bank write bursts -system.physmem.perBankRdBursts::5 286480 # Per bank write bursts -system.physmem.perBankRdBursts::6 281880 # Per bank write bursts -system.physmem.perBankRdBursts::7 278193 # Per bank write bursts -system.physmem.perBankRdBursts::8 293719 # Per bank write bursts -system.physmem.perBankRdBursts::9 299847 # Per bank write bursts -system.physmem.perBankRdBursts::10 291529 # Per bank write bursts -system.physmem.perBankRdBursts::11 297903 # Per bank write bursts -system.physmem.perBankRdBursts::12 299405 # Per bank write bursts -system.physmem.perBankRdBursts::13 299387 # Per bank write bursts -system.physmem.perBankRdBursts::14 294305 # Per bank write bursts -system.physmem.perBankRdBursts::15 290006 # Per bank write bursts -system.physmem.perBankWrBursts::0 103629 # Per bank write bursts -system.physmem.perBankWrBursts::1 101748 # Per bank write bursts -system.physmem.perBankWrBursts::2 99222 # Per bank write bursts -system.physmem.perBankWrBursts::3 99944 # Per bank write bursts -system.physmem.perBankWrBursts::4 98990 # Per bank write bursts -system.physmem.perBankWrBursts::5 98822 # Per bank write bursts -system.physmem.perBankWrBursts::6 102440 # Per bank write bursts -system.physmem.perBankWrBursts::7 104048 # Per bank write bursts -system.physmem.perBankWrBursts::8 105134 # Per bank write bursts -system.physmem.perBankWrBursts::9 103994 # Per bank write bursts -system.physmem.perBankWrBursts::10 101818 # Per bank write bursts -system.physmem.perBankWrBursts::11 102570 # Per bank write bursts -system.physmem.perBankWrBursts::12 102850 # Per bank write bursts -system.physmem.perBankWrBursts::13 102376 # Per bank write bursts -system.physmem.perBankWrBursts::14 104237 # Per bank write bursts -system.physmem.perBankWrBursts::15 102624 # Per bank write bursts +system.physmem.perBankRdBursts::0 301431 # Per bank write bursts +system.physmem.perBankRdBursts::1 301123 # Per bank write bursts +system.physmem.perBankRdBursts::2 285299 # Per bank write bursts +system.physmem.perBankRdBursts::3 287676 # Per bank write bursts +system.physmem.perBankRdBursts::4 288751 # Per bank write bursts +system.physmem.perBankRdBursts::5 286469 # Per bank write bursts +system.physmem.perBankRdBursts::6 281133 # Per bank write bursts +system.physmem.perBankRdBursts::7 278330 # Per bank write bursts +system.physmem.perBankRdBursts::8 294107 # Per bank write bursts +system.physmem.perBankRdBursts::9 299584 # Per bank write bursts +system.physmem.perBankRdBursts::10 292343 # Per bank write bursts +system.physmem.perBankRdBursts::11 297976 # Per bank write bursts +system.physmem.perBankRdBursts::12 299704 # Per bank write bursts +system.physmem.perBankRdBursts::13 299189 # Per bank write bursts +system.physmem.perBankRdBursts::14 294388 # Per bank write bursts +system.physmem.perBankRdBursts::15 290292 # Per bank write bursts +system.physmem.perBankWrBursts::0 103694 # Per bank write bursts +system.physmem.perBankWrBursts::1 101682 # Per bank write bursts +system.physmem.perBankWrBursts::2 99052 # Per bank write bursts +system.physmem.perBankWrBursts::3 99844 # Per bank write bursts +system.physmem.perBankWrBursts::4 99095 # Per bank write bursts +system.physmem.perBankWrBursts::5 98699 # Per bank write bursts +system.physmem.perBankWrBursts::6 102473 # Per bank write bursts +system.physmem.perBankWrBursts::7 104090 # Per bank write bursts +system.physmem.perBankWrBursts::8 105068 # Per bank write bursts +system.physmem.perBankWrBursts::9 104102 # Per bank write bursts +system.physmem.perBankWrBursts::10 101990 # Per bank write bursts +system.physmem.perBankWrBursts::11 102510 # Per bank write bursts +system.physmem.perBankWrBursts::12 102612 # Per bank write bursts +system.physmem.perBankWrBursts::13 102296 # Per bank write bursts +system.physmem.perBankWrBursts::14 104281 # Per bank write bursts +system.physmem.perBankWrBursts::15 102520 # Per bank write bursts system.physmem.numRdRetry 0 # Number of times read queue was full causing retry system.physmem.numWrRetry 0 # Number of times write queue was full causing retry -system.physmem.totGap 770752366000 # Total gap between requests +system.physmem.totGap 787742161500 # Total gap between requests system.physmem.readPktSize::0 0 # Read request sizes (log2) system.physmem.readPktSize::1 0 # Read request sizes (log2) system.physmem.readPktSize::2 0 # Read request sizes (log2) system.physmem.readPktSize::3 0 # Read request sizes (log2) system.physmem.readPktSize::4 0 # Read request sizes (log2) system.physmem.readPktSize::5 0 # Read request sizes (log2) -system.physmem.readPktSize::6 4685154 # Read request sizes (log2) +system.physmem.readPktSize::6 4685658 # Read request sizes (log2) system.physmem.writePktSize::0 0 # Write request sizes (log2) system.physmem.writePktSize::1 0 # Write request sizes (log2) system.physmem.writePktSize::2 0 # Write request sizes (log2) system.physmem.writePktSize::3 0 # Write request sizes (log2) system.physmem.writePktSize::4 0 # Write request sizes (log2) system.physmem.writePktSize::5 0 # Write request sizes (log2) -system.physmem.writePktSize::6 1634499 # Write request sizes (log2) -system.physmem.rdQLenPdf::0 2776424 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::1 1031022 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::2 327510 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::3 229431 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::4 146630 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::5 80164 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::6 37430 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::7 23802 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::8 17710 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::9 4122 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::10 1619 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::11 771 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::12 426 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::13 239 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::14 7 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::15 1 # What read queue length does an incoming req see +system.physmem.writePktSize::6 1634049 # Write request sizes (log2) +system.physmem.rdQLenPdf::0 2727854 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::1 1051064 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::2 327817 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::3 232993 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::4 158136 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::5 89940 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::6 39970 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::7 24320 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::8 17966 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::9 4404 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::10 1761 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::11 825 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::12 484 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::13 248 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::14 11 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::15 2 # What read queue length does an incoming req see system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see @@ -149,40 +149,40 @@ system.physmem.wrQLenPdf::11 1 # Wh system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::15 25690 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::16 28168 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::17 56471 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::18 73716 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::19 85142 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::20 93999 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::21 100116 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::22 103738 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::23 105456 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::24 106103 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::25 107040 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::26 108147 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::27 109209 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::28 110723 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::29 110766 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::30 103820 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::31 100949 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::32 100270 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::33 2888 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::34 1126 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::35 505 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::36 211 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::37 109 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::38 44 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::39 28 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::40 14 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::41 8 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::42 2 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::43 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::44 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::45 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::46 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::47 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::48 0 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::15 24393 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::16 26784 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::17 55742 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::18 73104 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::19 84746 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::20 93459 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::21 99625 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::22 103284 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::23 105129 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::24 105804 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::25 106233 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::26 107403 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::27 108454 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::28 109545 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::29 110077 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::30 108778 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::31 102213 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::32 101052 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::33 4490 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::34 1853 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::35 898 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::36 461 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::37 229 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::38 132 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::39 59 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::40 32 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::41 19 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::42 8 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::43 3 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::44 3 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::45 1 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::46 1 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::47 1 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::48 2 # What write queue length does an incoming req see system.physmem.wrQLenPdf::49 0 # What write queue length does an incoming req see system.physmem.wrQLenPdf::50 0 # What write queue length does an incoming req see system.physmem.wrQLenPdf::51 0 # What write queue length does an incoming req see @@ -198,130 +198,133 @@ system.physmem.wrQLenPdf::60 0 # Wh system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see -system.physmem.bytesPerActivate::samples 4255173 # Bytes accessed per row activation -system.physmem.bytesPerActivate::mean 94.931559 # Bytes accessed per row activation -system.physmem.bytesPerActivate::gmean 78.862227 # Bytes accessed per row activation -system.physmem.bytesPerActivate::stdev 102.833954 # Bytes accessed per row activation -system.physmem.bytesPerActivate::0-127 3394354 79.77% 79.77% # Bytes accessed per row activation -system.physmem.bytesPerActivate::128-255 663703 15.60% 95.37% # Bytes accessed per row activation -system.physmem.bytesPerActivate::256-383 94226 2.21% 97.58% # Bytes accessed per row activation -system.physmem.bytesPerActivate::384-511 35436 0.83% 98.41% # Bytes accessed per row activation -system.physmem.bytesPerActivate::512-639 22765 0.53% 98.95% # Bytes accessed per row activation -system.physmem.bytesPerActivate::640-767 12171 0.29% 99.24% # Bytes accessed per row activation -system.physmem.bytesPerActivate::768-895 7342 0.17% 99.41% # Bytes accessed per row activation -system.physmem.bytesPerActivate::896-1023 5345 0.13% 99.53% # Bytes accessed per row activation -system.physmem.bytesPerActivate::1024-1151 19831 0.47% 100.00% # Bytes accessed per row activation -system.physmem.bytesPerActivate::total 4255173 # Bytes accessed per row activation -system.physmem.rdPerTurnAround::samples 97794 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::mean 47.827914 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::stdev 99.473591 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::0-127 93707 95.82% 95.82% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::128-255 1671 1.71% 97.53% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::256-383 768 0.79% 98.31% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::384-511 406 0.42% 98.73% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::512-639 365 0.37% 99.10% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::640-767 337 0.34% 99.45% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::768-895 234 0.24% 99.69% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::896-1023 165 0.17% 99.86% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::1024-1151 89 0.09% 99.95% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::1152-1279 24 0.02% 99.97% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::1280-1407 12 0.01% 99.98% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::1408-1535 4 0.00% 99.99% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::1664-1791 3 0.00% 99.99% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::2048-2175 1 0.00% 99.99% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::2176-2303 2 0.00% 99.99% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::2304-2431 1 0.00% 99.99% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::2688-2815 1 0.00% 100.00% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::2944-3071 1 0.00% 100.00% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::3456-3583 1 0.00% 100.00% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::3584-3711 1 0.00% 100.00% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::3968-4095 1 0.00% 100.00% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::total 97794 # Reads before turning the bus around for writes -system.physmem.wrPerTurnAround::samples 97794 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::mean 16.713152 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::gmean 16.671812 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::stdev 1.223073 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::16 68724 70.27% 70.27% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::17 1896 1.94% 72.21% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::18 18671 19.09% 91.31% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::19 5634 5.76% 97.07% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::20 1729 1.77% 98.83% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::21 613 0.63% 99.46% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::22 266 0.27% 99.73% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::23 147 0.15% 99.88% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::24 67 0.07% 99.95% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::25 30 0.03% 99.98% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::26 9 0.01% 99.99% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::27 6 0.01% 100.00% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::28 1 0.00% 100.00% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::38 1 0.00% 100.00% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::total 97794 # Writes before turning the bus around for reads -system.physmem.totQLat 128325813562 # Total ticks spent queuing -system.physmem.totMemAccLat 216025338562 # Total ticks spent from burst creation until serviced by the DRAM -system.physmem.totBusLat 23386540000 # Total ticks spent in databus transfers -system.physmem.avgQLat 27435.83 # Average queueing delay per DRAM burst +system.physmem.bytesPerActivate::samples 4258602 # Bytes accessed per row activation +system.physmem.bytesPerActivate::mean 94.856263 # Bytes accessed per row activation +system.physmem.bytesPerActivate::gmean 78.818587 # Bytes accessed per row activation +system.physmem.bytesPerActivate::stdev 102.740363 # Bytes accessed per row activation +system.physmem.bytesPerActivate::0-127 3399214 79.82% 79.82% # Bytes accessed per row activation +system.physmem.bytesPerActivate::128-255 662534 15.56% 95.38% # Bytes accessed per row activation +system.physmem.bytesPerActivate::256-383 94110 2.21% 97.59% # Bytes accessed per row activation +system.physmem.bytesPerActivate::384-511 35203 0.83% 98.41% # Bytes accessed per row activation +system.physmem.bytesPerActivate::512-639 22640 0.53% 98.95% # Bytes accessed per row activation +system.physmem.bytesPerActivate::640-767 12473 0.29% 99.24% # Bytes accessed per row activation +system.physmem.bytesPerActivate::768-895 7407 0.17% 99.41% # Bytes accessed per row activation +system.physmem.bytesPerActivate::896-1023 5223 0.12% 99.54% # Bytes accessed per row activation +system.physmem.bytesPerActivate::1024-1151 19798 0.46% 100.00% # Bytes accessed per row activation +system.physmem.bytesPerActivate::total 4258602 # Bytes accessed per row activation +system.physmem.rdPerTurnAround::samples 97968 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::mean 47.747867 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::stdev 99.462080 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::0-255 95523 97.50% 97.50% # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::256-511 1197 1.22% 98.73% # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::512-767 705 0.72% 99.45% # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::768-1023 407 0.42% 99.86% # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::1024-1279 106 0.11% 99.97% # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::1280-1535 17 0.02% 99.99% # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::1536-1791 4 0.00% 99.99% # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::1792-2047 4 0.00% 99.99% # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::2048-2303 1 0.00% 100.00% # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::2304-2559 1 0.00% 100.00% # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::3584-3839 1 0.00% 100.00% # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::4352-4607 1 0.00% 100.00% # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::4608-4863 1 0.00% 100.00% # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::total 97968 # Reads before turning the bus around for writes +system.physmem.wrPerTurnAround::samples 97968 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::mean 16.678997 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::gmean 16.638691 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::stdev 1.208217 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::16 70313 71.77% 71.77% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::17 1920 1.96% 73.73% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::18 17565 17.93% 91.66% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::19 5314 5.42% 97.08% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::20 1711 1.75% 98.83% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::21 637 0.65% 99.48% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::22 262 0.27% 99.75% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::23 130 0.13% 99.88% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::24 63 0.06% 99.95% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::25 33 0.03% 99.98% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::26 13 0.01% 99.99% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::27 2 0.00% 99.99% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::28 2 0.00% 100.00% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::29 2 0.00% 100.00% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::30 1 0.00% 100.00% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::total 97968 # Writes before turning the bus around for reads +system.physmem.totQLat 162666982970 # Total ticks spent queuing +system.physmem.totMemAccLat 250375639220 # Total ticks spent from burst creation until serviced by the DRAM +system.physmem.totBusLat 23388975000 # Total ticks spent in databus transfers +system.physmem.avgQLat 34774.29 # Average queueing delay per DRAM burst system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst -system.physmem.avgMemAccLat 46185.83 # Average memory access latency per DRAM burst -system.physmem.avgRdBW 388.38 # Average DRAM read bandwidth in MiByte/s -system.physmem.avgWrBW 135.72 # Average achieved write bandwidth in MiByte/s -system.physmem.avgRdBWSys 389.04 # Average system read bandwidth in MiByte/s -system.physmem.avgWrBWSys 135.72 # Average system write bandwidth in MiByte/s +system.physmem.avgMemAccLat 53524.29 # Average memory access latency per DRAM burst +system.physmem.avgRdBW 380.05 # Average DRAM read bandwidth in MiByte/s +system.physmem.avgWrBW 132.75 # Average achieved write bandwidth in MiByte/s +system.physmem.avgRdBWSys 380.69 # Average system read bandwidth in MiByte/s +system.physmem.avgWrBWSys 132.76 # Average system write bandwidth in MiByte/s system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s -system.physmem.busUtil 4.09 # Data bus utilization in percentage -system.physmem.busUtilRead 3.03 # Data bus utilization in percentage for reads -system.physmem.busUtilWrite 1.06 # Data bus utilization in percentage for writes -system.physmem.avgRdQLen 1.42 # Average read queue length when enqueuing -system.physmem.avgWrQLen 24.86 # Average write queue length when enqueuing -system.physmem.readRowHits 1715091 # Number of row buffer hits during reads -system.physmem.writeRowHits 341475 # Number of row buffer hits during writes -system.physmem.readRowHitRate 36.67 # Row buffer hit rate for reads -system.physmem.writeRowHitRate 20.89 # Row buffer hit rate for writes -system.physmem.avgGap 121961.18 # Average gap between requests -system.physmem.pageHitRate 32.58 # Row buffer hit rate, read and write combined -system.physmem_0.actEnergy 15989112720 # Energy for activate commands per rank (pJ) -system.physmem_0.preEnergy 8724218250 # Energy for precharge commands per rank (pJ) -system.physmem_0.readEnergy 18025846800 # Energy for read commands per rank (pJ) -system.physmem_0.writeEnergy 5241069360 # Energy for write commands per rank (pJ) -system.physmem_0.refreshEnergy 50341337280 # Energy for refresh commands per rank (pJ) -system.physmem_0.actBackEnergy 417928675995 # Energy for active background per rank (pJ) -system.physmem_0.preBackEnergy 95843265750 # Energy for precharge background per rank (pJ) -system.physmem_0.totalEnergy 612093526155 # Total energy per rank (pJ) -system.physmem_0.averagePower 794.157652 # Core power per rank (mW) -system.physmem_0.memoryStateTime::IDLE 156909498029 # Time in different power states -system.physmem_0.memoryStateTime::REF 25736880000 # Time in different power states -system.physmem_0.memoryStateTime::PRE_PDN 0 # Time in different power states -system.physmem_0.memoryStateTime::ACT 588099785971 # Time in different power states -system.physmem_0.memoryStateTime::ACT_PDN 0 # Time in different power states -system.physmem_1.actEnergy 16179556680 # Energy for activate commands per rank (pJ) -system.physmem_1.preEnergy 8828131125 # Energy for precharge commands per rank (pJ) -system.physmem_1.readEnergy 18455494200 # Energy for read commands per rank (pJ) -system.physmem_1.writeEnergy 5349602880 # Energy for write commands per rank (pJ) -system.physmem_1.refreshEnergy 50341337280 # Energy for refresh commands per rank (pJ) -system.physmem_1.actBackEnergy 412908393870 # Energy for active background per rank (pJ) -system.physmem_1.preBackEnergy 100247038500 # Energy for precharge background per rank (pJ) -system.physmem_1.totalEnergy 612309554535 # Total energy per rank (pJ) -system.physmem_1.averagePower 794.437909 # Core power per rank (mW) -system.physmem_1.memoryStateTime::IDLE 164276600328 # Time in different power states -system.physmem_1.memoryStateTime::REF 25736880000 # Time in different power states -system.physmem_1.memoryStateTime::PRE_PDN 0 # Time in different power states -system.physmem_1.memoryStateTime::ACT 580733308672 # Time in different power states -system.physmem_1.memoryStateTime::ACT_PDN 0 # Time in different power states -system.pwrStateResidencyTicks::UNDEFINED 770752376500 # Cumulative time (in ticks) in various power states -system.cpu.branchPred.lookups 286275195 # Number of BP lookups -system.cpu.branchPred.condPredicted 223398341 # Number of conditional branches predicted -system.cpu.branchPred.condIncorrect 14628424 # Number of conditional branches incorrect -system.cpu.branchPred.BTBLookups 157667483 # Number of BTB lookups -system.cpu.branchPred.BTBHits 150349199 # Number of BTB hits +system.physmem.busUtil 4.01 # Data bus utilization in percentage +system.physmem.busUtilRead 2.97 # Data bus utilization in percentage for reads +system.physmem.busUtilWrite 1.04 # Data bus utilization in percentage for writes +system.physmem.avgRdQLen 1.44 # Average read queue length when enqueuing +system.physmem.avgWrQLen 24.91 # Average write queue length when enqueuing +system.physmem.readRowHits 1712898 # Number of row buffer hits during reads +system.physmem.writeRowHits 340301 # Number of row buffer hits during writes +system.physmem.readRowHitRate 36.62 # Row buffer hit rate for reads +system.physmem.writeRowHitRate 20.83 # Row buffer hit rate for writes +system.physmem.avgGap 124648.53 # Average gap between requests +system.physmem.pageHitRate 32.53 # Row buffer hit rate, read and write combined +system.physmem_0.actEnergy 15106540680 # Energy for activate commands per rank (pJ) +system.physmem_0.preEnergy 8029309200 # Energy for precharge commands per rank (pJ) +system.physmem_0.readEnergy 16494913680 # Energy for read commands per rank (pJ) +system.physmem_0.writeEnergy 4221043380 # Energy for write commands per rank (pJ) +system.physmem_0.refreshEnergy 59407414560.000015 # Energy for refresh commands per rank (pJ) +system.physmem_0.actBackEnergy 64582002630 # Energy for active background per rank (pJ) +system.physmem_0.preBackEnergy 1606944480 # Energy for precharge background per rank (pJ) +system.physmem_0.actPowerDownEnergy 223006056720 # Energy for active power-down per rank (pJ) +system.physmem_0.prePowerDownEnergy 35875852320 # Energy for precharge power-down per rank (pJ) +system.physmem_0.selfRefreshEnergy 16122239730 # Energy for self refresh per rank (pJ) +system.physmem_0.totalEnergy 444464207160 # Total energy per rank (pJ) +system.physmem_0.averagePower 564.225454 # Core power per rank (mW) +system.physmem_0.totalIdleTime 641904162368 # Total Idle time Per DRAM Rank +system.physmem_0.memoryStateTime::IDLE 1401750889 # Time in different power states +system.physmem_0.memoryStateTime::REF 25151370000 # Time in different power states +system.physmem_0.memoryStateTime::SREF 59428702250 # Time in different power states +system.physmem_0.memoryStateTime::PRE_PDN 93425472309 # Time in different power states +system.physmem_0.memoryStateTime::ACT 119284909993 # Time in different power states +system.physmem_0.memoryStateTime::ACT_PDN 489049997059 # Time in different power states +system.physmem_1.actEnergy 15299891880 # Energy for activate commands per rank (pJ) +system.physmem_1.preEnergy 8132085390 # Energy for precharge commands per rank (pJ) +system.physmem_1.readEnergy 16904542620 # Energy for read commands per rank (pJ) +system.physmem_1.writeEnergy 4308478380 # Energy for write commands per rank (pJ) +system.physmem_1.refreshEnergy 58934141760.000015 # Energy for refresh commands per rank (pJ) +system.physmem_1.actBackEnergy 64765265610 # Energy for active background per rank (pJ) +system.physmem_1.preBackEnergy 1612336320 # Energy for precharge background per rank (pJ) +system.physmem_1.actPowerDownEnergy 219700492200 # Energy for active power-down per rank (pJ) +system.physmem_1.prePowerDownEnergy 35552759520 # Energy for precharge power-down per rank (pJ) +system.physmem_1.selfRefreshEnergy 18091245240 # Energy for self refresh per rank (pJ) +system.physmem_1.totalEnergy 443312102310 # Total energy per rank (pJ) +system.physmem_1.averagePower 562.762917 # Core power per rank (mW) +system.physmem_1.totalIdleTime 641480248383 # Total Idle time Per DRAM Rank +system.physmem_1.memoryStateTime::IDLE 1450220904 # Time in different power states +system.physmem_1.memoryStateTime::REF 24952394000 # Time in different power states +system.physmem_1.memoryStateTime::SREF 67105561000 # Time in different power states +system.physmem_1.memoryStateTime::PRE_PDN 92583809905 # Time in different power states +system.physmem_1.memoryStateTime::ACT 119858377963 # Time in different power states +system.physmem_1.memoryStateTime::ACT_PDN 481791838728 # Time in different power states +system.pwrStateResidencyTicks::UNDEFINED 787742202500 # Cumulative time (in ticks) in various power states +system.cpu.branchPred.lookups 286283098 # Number of BP lookups +system.cpu.branchPred.condPredicted 223408244 # Number of conditional branches predicted +system.cpu.branchPred.condIncorrect 14630421 # Number of conditional branches incorrect +system.cpu.branchPred.BTBLookups 158004936 # Number of BTB lookups +system.cpu.branchPred.BTBHits 150354998 # Number of BTB hits system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. -system.cpu.branchPred.BTBHitPct 95.358406 # BTB Hit Percentage -system.cpu.branchPred.usedRAS 16643020 # Number of times the RAS was used to get a target. -system.cpu.branchPred.RASInCorrect 63 # Number of incorrect RAS predictions. -system.cpu.branchPred.indirectLookups 3069 # Number of indirect predictor lookups. -system.cpu.branchPred.indirectHits 1906 # Number of indirect target hits. -system.cpu.branchPred.indirectMisses 1163 # Number of indirect misses. -system.cpu.branchPredindirectMispredicted 137 # Number of mispredicted indirect branches. +system.cpu.branchPred.BTBHitPct 95.158418 # BTB Hit Percentage +system.cpu.branchPred.usedRAS 16643073 # Number of times the RAS was used to get a target. +system.cpu.branchPred.RASInCorrect 65 # Number of incorrect RAS predictions. +system.cpu.branchPred.indirectLookups 3065 # Number of indirect predictor lookups. +system.cpu.branchPred.indirectHits 1898 # Number of indirect target hits. +system.cpu.branchPred.indirectMisses 1167 # Number of indirect misses. +system.cpu.branchPredindirectMispredicted 134 # Number of mispredicted indirect branches. system.cpu_clk_domain.clock 500 # Clock period in ticks -system.cpu.dstage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 770752376500 # Cumulative time (in ticks) in various power states +system.cpu.dstage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 787742202500 # Cumulative time (in ticks) in various power states system.cpu.dstage2_mmu.stage2_tlb.walker.walks 0 # Table walker walks requested system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst @@ -351,7 +354,7 @@ system.cpu.dstage2_mmu.stage2_tlb.inst_accesses 0 system.cpu.dstage2_mmu.stage2_tlb.hits 0 # DTB hits system.cpu.dstage2_mmu.stage2_tlb.misses 0 # DTB misses system.cpu.dstage2_mmu.stage2_tlb.accesses 0 # DTB accesses -system.cpu.dtb.walker.pwrStateResidencyTicks::UNDEFINED 770752376500 # Cumulative time (in ticks) in various power states +system.cpu.dtb.walker.pwrStateResidencyTicks::UNDEFINED 787742202500 # Cumulative time (in ticks) in various power states system.cpu.dtb.walker.walks 0 # Table walker walks requested system.cpu.dtb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst system.cpu.dtb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst @@ -381,7 +384,7 @@ system.cpu.dtb.inst_accesses 0 # IT system.cpu.dtb.hits 0 # DTB hits system.cpu.dtb.misses 0 # DTB misses system.cpu.dtb.accesses 0 # DTB accesses -system.cpu.istage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 770752376500 # Cumulative time (in ticks) in various power states +system.cpu.istage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 787742202500 # Cumulative time (in ticks) in various power states system.cpu.istage2_mmu.stage2_tlb.walker.walks 0 # Table walker walks requested system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst @@ -411,7 +414,7 @@ system.cpu.istage2_mmu.stage2_tlb.inst_accesses 0 system.cpu.istage2_mmu.stage2_tlb.hits 0 # DTB hits system.cpu.istage2_mmu.stage2_tlb.misses 0 # DTB misses system.cpu.istage2_mmu.stage2_tlb.accesses 0 # DTB accesses -system.cpu.itb.walker.pwrStateResidencyTicks::UNDEFINED 770752376500 # Cumulative time (in ticks) in various power states +system.cpu.itb.walker.pwrStateResidencyTicks::UNDEFINED 787742202500 # Cumulative time (in ticks) in various power states system.cpu.itb.walker.walks 0 # Table walker walks requested system.cpu.itb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst system.cpu.itb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst @@ -442,129 +445,129 @@ system.cpu.itb.hits 0 # DT system.cpu.itb.misses 0 # DTB misses system.cpu.itb.accesses 0 # DTB accesses system.cpu.workload.num_syscalls 46 # Number of system calls -system.cpu.pwrStateResidencyTicks::ON 770752376500 # Cumulative time (in ticks) in various power states -system.cpu.numCycles 1541504754 # number of cpu cycles simulated +system.cpu.pwrStateResidencyTicks::ON 787742202500 # Cumulative time (in ticks) in various power states +system.cpu.numCycles 1575484406 # number of cpu cycles simulated system.cpu.numWorkItemsStarted 0 # number of work items this cpu started system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed -system.cpu.fetch.icacheStallCycles 13925502 # Number of cycles fetch is stalled on an Icache miss -system.cpu.fetch.Insts 2067484101 # Number of instructions fetch has processed -system.cpu.fetch.Branches 286275195 # Number of branches that fetch encountered -system.cpu.fetch.predictedBranches 166994125 # Number of branches that fetch has predicted taken -system.cpu.fetch.Cycles 1512857238 # Number of cycles fetch has run and was not squashing or blocked -system.cpu.fetch.SquashCycles 29281631 # Number of cycles fetch has spent squashing -system.cpu.fetch.MiscStallCycles 279 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs -system.cpu.fetch.IcacheWaitRetryStallCycles 1018 # Number of stall cycles due to full MSHR -system.cpu.fetch.CacheLines 656940019 # Number of cache lines fetched -system.cpu.fetch.IcacheSquashes 946 # Number of outstanding Icache misses that were squashed -system.cpu.fetch.rateDist::samples 1541424852 # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::mean 1.436951 # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::stdev 1.229037 # Number of instructions fetched each cycle (Total) +system.cpu.fetch.icacheStallCycles 13928690 # Number of cycles fetch is stalled on an Icache miss +system.cpu.fetch.Insts 2067537239 # Number of instructions fetch has processed +system.cpu.fetch.Branches 286283098 # Number of branches that fetch encountered +system.cpu.fetch.predictedBranches 166999969 # Number of branches that fetch has predicted taken +system.cpu.fetch.Cycles 1546809233 # Number of cycles fetch has run and was not squashing or blocked +system.cpu.fetch.SquashCycles 29285745 # Number of cycles fetch has spent squashing +system.cpu.fetch.MiscStallCycles 303 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs +system.cpu.fetch.IcacheWaitRetryStallCycles 986 # Number of stall cycles due to full MSHR +system.cpu.fetch.CacheLines 656964714 # Number of cache lines fetched +system.cpu.fetch.IcacheSquashes 942 # Number of outstanding Icache misses that were squashed +system.cpu.fetch.rateDist::samples 1575382084 # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::mean 1.406011 # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::stdev 1.233492 # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::0 459011037 29.78% 29.78% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::1 465435057 30.20% 59.97% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::2 101419068 6.58% 66.55% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::3 515559690 33.45% 100.00% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::0 492942163 31.29% 31.29% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::1 465443083 29.54% 60.84% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::2 101428647 6.44% 67.27% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::3 515568191 32.73% 100.00% # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::max_value 3 # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::total 1541424852 # Number of instructions fetched each cycle (Total) -system.cpu.fetch.branchRate 0.185712 # Number of branch fetches per cycle -system.cpu.fetch.rate 1.341212 # Number of inst fetches per cycle -system.cpu.decode.IdleCycles 74709451 # Number of cycles decode is idle -system.cpu.decode.BlockedCycles 544021839 # Number of cycles decode is blocked -system.cpu.decode.RunCycles 849845592 # Number of cycles decode is running -system.cpu.decode.UnblockCycles 58207832 # Number of cycles decode is unblocking -system.cpu.decode.SquashCycles 14640138 # Number of cycles decode is squashing -system.cpu.decode.BranchResolved 42201657 # Number of times decode resolved a branch -system.cpu.decode.BranchMispred 726 # Number of times decode detected a branch misprediction -system.cpu.decode.DecodedInsts 2037180089 # Number of instructions handled by decode -system.cpu.decode.SquashedInsts 52484609 # Number of squashed instructions handled by decode -system.cpu.rename.SquashCycles 14640138 # Number of cycles rename is squashing -system.cpu.rename.IdleCycles 139806563 # Number of cycles rename is idle -system.cpu.rename.BlockCycles 462600801 # Number of cycles rename is blocking -system.cpu.rename.serializeStallCycles 15884 # count of cycles rename stalled for serializing inst -system.cpu.rename.RunCycles 837785307 # Number of cycles rename is running -system.cpu.rename.UnblockCycles 86576159 # Number of cycles rename is unblocking -system.cpu.rename.RenamedInsts 1976384850 # Number of instructions processed by rename -system.cpu.rename.SquashedInsts 26739549 # Number of squashed instructions processed by rename -system.cpu.rename.ROBFullEvents 45323653 # Number of times rename has blocked due to ROB full -system.cpu.rename.IQFullEvents 126929 # Number of times rename has blocked due to IQ full -system.cpu.rename.LQFullEvents 1602638 # Number of times rename has blocked due to LQ full -system.cpu.rename.SQFullEvents 25499860 # Number of times rename has blocked due to SQ full -system.cpu.rename.RenamedOperands 1985860548 # Number of destination operands rename has renamed -system.cpu.rename.RenameLookups 9128169124 # Number of register rename lookups that rename has made -system.cpu.rename.int_rename_lookups 2432875929 # Number of integer rename lookups -system.cpu.rename.fp_rename_lookups 133 # Number of floating rename lookups +system.cpu.fetch.rateDist::total 1575382084 # Number of instructions fetched each cycle (Total) +system.cpu.fetch.branchRate 0.181711 # Number of branch fetches per cycle +system.cpu.fetch.rate 1.312318 # Number of inst fetches per cycle +system.cpu.decode.IdleCycles 74686824 # Number of cycles decode is idle +system.cpu.decode.BlockedCycles 577980395 # Number of cycles decode is blocked +system.cpu.decode.RunCycles 849907031 # Number of cycles decode is running +system.cpu.decode.UnblockCycles 58165638 # Number of cycles decode is unblocking +system.cpu.decode.SquashCycles 14642196 # Number of cycles decode is squashing +system.cpu.decode.BranchResolved 42200734 # Number of times decode resolved a branch +system.cpu.decode.BranchMispred 724 # Number of times decode detected a branch misprediction +system.cpu.decode.DecodedInsts 2037196735 # Number of instructions handled by decode +system.cpu.decode.SquashedInsts 52499519 # Number of squashed instructions handled by decode +system.cpu.rename.SquashCycles 14642196 # Number of cycles rename is squashing +system.cpu.rename.IdleCycles 139768268 # Number of cycles rename is idle +system.cpu.rename.BlockCycles 492678513 # Number of cycles rename is blocking +system.cpu.rename.serializeStallCycles 15538 # count of cycles rename stalled for serializing inst +system.cpu.rename.RunCycles 837819054 # Number of cycles rename is running +system.cpu.rename.UnblockCycles 90458515 # Number of cycles rename is unblocking +system.cpu.rename.RenamedInsts 1976393108 # Number of instructions processed by rename +system.cpu.rename.SquashedInsts 26740093 # Number of squashed instructions processed by rename +system.cpu.rename.ROBFullEvents 45400307 # Number of times rename has blocked due to ROB full +system.cpu.rename.IQFullEvents 126273 # Number of times rename has blocked due to IQ full +system.cpu.rename.LQFullEvents 1723349 # Number of times rename has blocked due to LQ full +system.cpu.rename.SQFullEvents 29315109 # Number of times rename has blocked due to SQ full +system.cpu.rename.RenamedOperands 1985867653 # Number of destination operands rename has renamed +system.cpu.rename.RenameLookups 9128208959 # Number of register rename lookups that rename has made +system.cpu.rename.int_rename_lookups 2432891999 # Number of integer rename lookups +system.cpu.rename.fp_rename_lookups 131 # Number of floating rename lookups system.cpu.rename.CommittedMaps 1674898945 # Number of HB maps that are committed -system.cpu.rename.UndoneMaps 310961603 # Number of HB maps that are undone due to squashing -system.cpu.rename.serializingInsts 175 # count of serializing insts renamed -system.cpu.rename.tempSerializingInsts 175 # count of temporary serializing insts renamed -system.cpu.rename.skidInsts 111534180 # count of insts added to the skid buffer -system.cpu.memDep0.insertedLoads 542566077 # Number of loads inserted to the mem dependence unit. -system.cpu.memDep0.insertedStores 199303375 # Number of stores inserted to the mem dependence unit. -system.cpu.memDep0.conflictingLoads 26892889 # Number of conflicting loads. -system.cpu.memDep0.conflictingStores 29237160 # Number of conflicting stores. -system.cpu.iq.iqInstsAdded 1947969517 # Number of instructions added to the IQ (excludes non-spec) -system.cpu.iq.iqNonSpecInstsAdded 231 # Number of non-speculative instructions added to the IQ -system.cpu.iq.iqInstsIssued 1857492369 # Number of instructions issued -system.cpu.iq.iqSquashedInstsIssued 13496690 # Number of squashed instructions issued -system.cpu.iq.iqSquashedInstsExamined 283937332 # Number of squashed instructions iterated over during squash; mainly for profiling -system.cpu.iq.iqSquashedOperandsExamined 647289356 # Number of squashed operands that are examined and possibly removed from graph -system.cpu.iq.iqSquashedNonSpecRemoved 61 # Number of squashed non-spec instructions that were removed -system.cpu.iq.issued_per_cycle::samples 1541424852 # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::mean 1.205049 # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::stdev 1.150817 # Number of insts issued each cycle +system.cpu.rename.UndoneMaps 310968708 # Number of HB maps that are undone due to squashing +system.cpu.rename.serializingInsts 177 # count of serializing insts renamed +system.cpu.rename.tempSerializingInsts 176 # count of temporary serializing insts renamed +system.cpu.rename.skidInsts 111448171 # count of insts added to the skid buffer +system.cpu.memDep0.insertedLoads 542564068 # Number of loads inserted to the mem dependence unit. +system.cpu.memDep0.insertedStores 199306440 # Number of stores inserted to the mem dependence unit. +system.cpu.memDep0.conflictingLoads 26831952 # Number of conflicting loads. +system.cpu.memDep0.conflictingStores 28868587 # Number of conflicting stores. +system.cpu.iq.iqInstsAdded 1947979256 # Number of instructions added to the IQ (excludes non-spec) +system.cpu.iq.iqNonSpecInstsAdded 230 # Number of non-speculative instructions added to the IQ +system.cpu.iq.iqInstsIssued 1857513748 # Number of instructions issued +system.cpu.iq.iqSquashedInstsIssued 13517148 # Number of squashed instructions issued +system.cpu.iq.iqSquashedInstsExamined 283947070 # Number of squashed instructions iterated over during squash; mainly for profiling +system.cpu.iq.iqSquashedOperandsExamined 647252748 # Number of squashed operands that are examined and possibly removed from graph +system.cpu.iq.iqSquashedNonSpecRemoved 60 # Number of squashed non-spec instructions that were removed +system.cpu.iq.issued_per_cycle::samples 1575382084 # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::mean 1.179088 # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::stdev 1.151868 # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::0 588435916 38.17% 38.17% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::1 326131475 21.16% 59.33% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::2 378210554 24.54% 83.87% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::3 219654013 14.25% 98.12% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::4 28986723 1.88% 100.00% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::5 6171 0.00% 100.00% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::0 622503864 39.51% 39.51% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::1 326012726 20.69% 60.21% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::2 378121823 24.00% 84.21% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::3 219723484 13.95% 98.16% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::4 29014011 1.84% 100.00% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::5 6176 0.00% 100.00% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::6 0 0.00% 100.00% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::7 0 0.00% 100.00% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::8 0 0.00% 100.00% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::max_value 5 # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::total 1541424852 # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::total 1575382084 # Number of insts issued each cycle system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available -system.cpu.iq.fu_full::IntAlu 166021321 40.99% 40.99% # attempts to use FU when none available -system.cpu.iq.fu_full::IntMult 1993 0.00% 40.99% # attempts to use FU when none available -system.cpu.iq.fu_full::IntDiv 0 0.00% 40.99% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatAdd 0 0.00% 40.99% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatCmp 0 0.00% 40.99% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatCvt 0 0.00% 40.99% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatMult 0 0.00% 40.99% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatDiv 0 0.00% 40.99% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatSqrt 0 0.00% 40.99% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdAdd 0 0.00% 40.99% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 40.99% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdAlu 0 0.00% 40.99% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdCmp 0 0.00% 40.99% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdCvt 0 0.00% 40.99% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdMisc 0 0.00% 40.99% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdMult 0 0.00% 40.99% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 40.99% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdShift 0 0.00% 40.99% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 40.99% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdSqrt 0 0.00% 40.99% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 40.99% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 40.99% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 40.99% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 40.99% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 40.99% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 40.99% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 40.99% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 40.99% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 40.99% # attempts to use FU when none available -system.cpu.iq.fu_full::MemRead 191489776 47.28% 88.26% # attempts to use FU when none available -system.cpu.iq.fu_full::MemWrite 47539480 11.74% 100.00% # attempts to use FU when none available +system.cpu.iq.fu_full::IntAlu 166098751 40.96% 40.96% # attempts to use FU when none available +system.cpu.iq.fu_full::IntMult 2024 0.00% 40.96% # attempts to use FU when none available +system.cpu.iq.fu_full::IntDiv 0 0.00% 40.96% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatAdd 0 0.00% 40.96% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatCmp 0 0.00% 40.96% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatCvt 0 0.00% 40.96% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatMult 0 0.00% 40.96% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatDiv 0 0.00% 40.96% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatSqrt 0 0.00% 40.96% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdAdd 0 0.00% 40.96% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 40.96% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdAlu 0 0.00% 40.96% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdCmp 0 0.00% 40.96% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdCvt 0 0.00% 40.96% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdMisc 0 0.00% 40.96% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdMult 0 0.00% 40.96% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 40.96% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdShift 0 0.00% 40.96% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 40.96% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdSqrt 0 0.00% 40.96% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 40.96% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 40.96% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 40.96% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 40.96% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 40.96% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 40.96% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 40.96% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 40.96% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 40.96% # attempts to use FU when none available +system.cpu.iq.fu_full::MemRead 191460462 47.22% 88.18% # attempts to use FU when none available +system.cpu.iq.fu_full::MemWrite 47920671 11.82% 100.00% # attempts to use FU when none available system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued -system.cpu.iq.FU_type_0::IntAlu 1138243662 61.28% 61.28% # Type of FU issued -system.cpu.iq.FU_type_0::IntMult 800931 0.04% 61.32% # Type of FU issued +system.cpu.iq.FU_type_0::IntAlu 1138250302 61.28% 61.28% # Type of FU issued +system.cpu.iq.FU_type_0::IntMult 801028 0.04% 61.32% # Type of FU issued system.cpu.iq.FU_type_0::IntDiv 0 0.00% 61.32% # Type of FU issued system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 61.32% # Type of FU issued system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 61.32% # Type of FU issued @@ -592,82 +595,82 @@ system.cpu.iq.FU_type_0::SimdFloatMisc 22 0.00% 61.32% # Ty system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 61.32% # Type of FU issued system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 61.32% # Type of FU issued system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 61.32% # Type of FU issued -system.cpu.iq.FU_type_0::MemRead 532135699 28.65% 89.97% # Type of FU issued -system.cpu.iq.FU_type_0::MemWrite 186312026 10.03% 100.00% # Type of FU issued +system.cpu.iq.FU_type_0::MemRead 532139540 28.65% 89.97% # Type of FU issued +system.cpu.iq.FU_type_0::MemWrite 186322827 10.03% 100.00% # Type of FU issued system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued -system.cpu.iq.FU_type_0::total 1857492369 # Type of FU issued -system.cpu.iq.rate 1.204986 # Inst issue rate -system.cpu.iq.fu_busy_cnt 405052570 # FU busy when requested -system.cpu.iq.fu_busy_rate 0.218064 # FU busy rate (busy events/executed inst) -system.cpu.iq.int_inst_queue_reads 5674958613 # Number of integer instruction queue reads -system.cpu.iq.int_inst_queue_writes 2231919871 # Number of integer instruction queue writes -system.cpu.iq.int_inst_queue_wakeup_accesses 1805704142 # Number of integer instruction queue wakeup accesses +system.cpu.iq.FU_type_0::total 1857513748 # Type of FU issued +system.cpu.iq.rate 1.179011 # Inst issue rate +system.cpu.iq.fu_busy_cnt 405481908 # FU busy when requested +system.cpu.iq.fu_busy_rate 0.218293 # FU busy rate (busy events/executed inst) +system.cpu.iq.int_inst_queue_reads 5709408399 # Number of integer instruction queue reads +system.cpu.iq.int_inst_queue_writes 2231939413 # Number of integer instruction queue writes +system.cpu.iq.int_inst_queue_wakeup_accesses 1805717250 # Number of integer instruction queue wakeup accesses system.cpu.iq.fp_inst_queue_reads 237 # Number of floating instruction queue reads -system.cpu.iq.fp_inst_queue_writes 230 # Number of floating instruction queue writes -system.cpu.iq.fp_inst_queue_wakeup_accesses 70 # Number of floating instruction queue wakeup accesses -system.cpu.iq.int_alu_accesses 2262544806 # Number of integer alu accesses +system.cpu.iq.fp_inst_queue_writes 228 # Number of floating instruction queue writes +system.cpu.iq.fp_inst_queue_wakeup_accesses 69 # Number of floating instruction queue wakeup accesses +system.cpu.iq.int_alu_accesses 2262995523 # Number of integer alu accesses system.cpu.iq.fp_alu_accesses 133 # Number of floating point alu accesses -system.cpu.iew.lsq.thread0.forwLoads 17811536 # Number of loads that had data forwarded from stores +system.cpu.iew.lsq.thread0.forwLoads 17822173 # Number of loads that had data forwarded from stores system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address -system.cpu.iew.lsq.thread0.squashedLoads 84259743 # Number of loads squashed -system.cpu.iew.lsq.thread0.ignoredResponses 66618 # Number of memory responses ignored because the instruction is squashed -system.cpu.iew.lsq.thread0.memOrderViolation 13244 # Number of memory ordering violations -system.cpu.iew.lsq.thread0.squashedStores 24456330 # Number of stores squashed +system.cpu.iew.lsq.thread0.squashedLoads 84257734 # Number of loads squashed +system.cpu.iew.lsq.thread0.ignoredResponses 66715 # Number of memory responses ignored because the instruction is squashed +system.cpu.iew.lsq.thread0.memOrderViolation 13309 # Number of memory ordering violations +system.cpu.iew.lsq.thread0.squashedStores 24459395 # Number of stores squashed system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding -system.cpu.iew.lsq.thread0.rescheduledLoads 4512030 # Number of loads that were rescheduled -system.cpu.iew.lsq.thread0.cacheBlocked 4891489 # Number of times an access to memory failed due to the cache being blocked +system.cpu.iew.lsq.thread0.rescheduledLoads 4550351 # Number of loads that were rescheduled +system.cpu.iew.lsq.thread0.cacheBlocked 4849996 # Number of times an access to memory failed due to the cache being blocked system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle -system.cpu.iew.iewSquashCycles 14640138 # Number of cycles IEW is squashing -system.cpu.iew.iewBlockCycles 25364964 # Number of cycles IEW is blocking -system.cpu.iew.iewUnblockCycles 1346928 # Number of cycles IEW is unblocking -system.cpu.iew.iewDispatchedInsts 1947969899 # Number of instructions dispatched to IQ +system.cpu.iew.iewSquashCycles 14642196 # Number of cycles IEW is squashing +system.cpu.iew.iewBlockCycles 25436916 # Number of cycles IEW is blocking +system.cpu.iew.iewUnblockCycles 1454941 # Number of cycles IEW is unblocking +system.cpu.iew.iewDispatchedInsts 1947979633 # Number of instructions dispatched to IQ system.cpu.iew.iewDispSquashedInsts 0 # Number of squashed instructions skipped by dispatch -system.cpu.iew.iewDispLoadInsts 542566077 # Number of dispatched load instructions -system.cpu.iew.iewDispStoreInsts 199303375 # Number of dispatched store instructions -system.cpu.iew.iewDispNonSpecInsts 169 # Number of dispatched non-speculative instructions -system.cpu.iew.iewIQFullEvents 159350 # Number of times the IQ has become full, causing a stall -system.cpu.iew.iewLSQFullEvents 1186169 # Number of times the LSQ has become full, causing a stall -system.cpu.iew.memOrderViolationEvents 13244 # Number of memory order violations -system.cpu.iew.predictedTakenIncorrect 7699482 # Number of branches that were predicted taken incorrectly -system.cpu.iew.predictedNotTakenIncorrect 8703162 # Number of branches that were predicted not taken incorrectly -system.cpu.iew.branchMispredicts 16402644 # Number of branch mispredicts detected at execute -system.cpu.iew.iewExecutedInsts 1827831567 # Number of executed instructions -system.cpu.iew.iewExecLoadInsts 516957415 # Number of load instructions executed -system.cpu.iew.iewExecSquashedInsts 29660802 # Number of squashed instructions skipped in execute +system.cpu.iew.iewDispLoadInsts 542564068 # Number of dispatched load instructions +system.cpu.iew.iewDispStoreInsts 199306440 # Number of dispatched store instructions +system.cpu.iew.iewDispNonSpecInsts 168 # Number of dispatched non-speculative instructions +system.cpu.iew.iewIQFullEvents 159182 # Number of times the IQ has become full, causing a stall +system.cpu.iew.iewLSQFullEvents 1294449 # Number of times the LSQ has become full, causing a stall +system.cpu.iew.memOrderViolationEvents 13309 # Number of memory order violations +system.cpu.iew.predictedTakenIncorrect 7700831 # Number of branches that were predicted taken incorrectly +system.cpu.iew.predictedNotTakenIncorrect 8703764 # Number of branches that were predicted not taken incorrectly +system.cpu.iew.branchMispredicts 16404595 # Number of branch mispredicts detected at execute +system.cpu.iew.iewExecutedInsts 1827842620 # Number of executed instructions +system.cpu.iew.iewExecLoadInsts 516961097 # Number of load instructions executed +system.cpu.iew.iewExecSquashedInsts 29671128 # Number of squashed instructions skipped in execute system.cpu.iew.exec_swp 0 # number of swp insts executed -system.cpu.iew.exec_nop 151 # number of nop insts executed -system.cpu.iew.exec_refs 698708795 # number of memory reference insts executed -system.cpu.iew.exec_branches 229542425 # Number of branches executed -system.cpu.iew.exec_stores 181751380 # Number of stores executed -system.cpu.iew.exec_rate 1.185745 # Inst execution rate -system.cpu.iew.wb_sent 1808736265 # cumulative count of insts sent to commit -system.cpu.iew.wb_count 1805704212 # cumulative count of insts written-back -system.cpu.iew.wb_producers 1169174812 # num instructions producing a value -system.cpu.iew.wb_consumers 1689572222 # num instructions consuming a value -system.cpu.iew.wb_rate 1.171391 # insts written-back per cycle -system.cpu.iew.wb_fanout 0.691995 # average fanout of values written-back -system.cpu.commit.commitSquashedInsts 258041892 # The number of squashed insts skipped by commit +system.cpu.iew.exec_nop 147 # number of nop insts executed +system.cpu.iew.exec_refs 698716504 # number of memory reference insts executed +system.cpu.iew.exec_branches 229543654 # Number of branches executed +system.cpu.iew.exec_stores 181755407 # Number of stores executed +system.cpu.iew.exec_rate 1.160178 # Inst execution rate +system.cpu.iew.wb_sent 1808745333 # cumulative count of insts sent to commit +system.cpu.iew.wb_count 1805717319 # cumulative count of insts written-back +system.cpu.iew.wb_producers 1169202335 # num instructions producing a value +system.cpu.iew.wb_consumers 1689603795 # num instructions consuming a value +system.cpu.iew.wb_rate 1.146135 # insts written-back per cycle +system.cpu.iew.wb_fanout 0.691998 # average fanout of values written-back +system.cpu.commit.commitSquashedInsts 258049766 # The number of squashed insts skipped by commit system.cpu.commit.commitNonSpecStalls 170 # The number of times commit has been forced to stall to communicate backwards -system.cpu.commit.branchMispredicts 14627747 # The number of times a branch was mispredicted -system.cpu.commit.committed_per_cycle::samples 1501940299 # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::mean 1.107922 # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::stdev 2.025263 # Number of insts commited each cycle +system.cpu.commit.branchMispredicts 14629745 # The number of times a branch was mispredicted +system.cpu.commit.committed_per_cycle::samples 1535892995 # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::mean 1.083430 # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::stdev 2.009496 # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::0 921653315 61.36% 61.36% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::1 250636600 16.69% 78.05% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::2 110060462 7.33% 85.38% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::3 55269176 3.68% 89.06% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::4 29319156 1.95% 91.01% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::5 34080655 2.27% 93.28% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::6 24723288 1.65% 94.93% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::7 18133421 1.21% 96.13% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::8 58064226 3.87% 100.00% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::0 955612705 62.22% 62.22% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::1 250634240 16.32% 78.54% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::2 110090472 7.17% 85.71% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::3 55300497 3.60% 89.31% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::4 29246766 1.90% 91.21% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::5 34056030 2.22% 93.43% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::6 24731317 1.61% 95.04% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::7 18107101 1.18% 96.22% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::8 58113867 3.78% 100.00% # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::total 1501940299 # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::total 1535892995 # Number of insts commited each cycle system.cpu.commit.committedInsts 1544563042 # Number of instructions committed system.cpu.commit.committedOps 1664032434 # Number of ops (including micro ops) committed system.cpu.commit.swp_count 0 # Number of s/w prefetches committed @@ -713,78 +716,78 @@ system.cpu.commit.op_class_0::MemWrite 174847045 10.51% 100.00% # Cl system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction system.cpu.commit.op_class_0::total 1664032434 # Class of committed instruction -system.cpu.commit.bw_lim_events 58064226 # number cycles where commit BW limit reached -system.cpu.rob.rob_reads 3365949800 # The number of ROB reads -system.cpu.rob.rob_writes 3883638365 # The number of ROB writes -system.cpu.timesIdled 837 # Number of times that the entire CPU went into an idle state and unscheduled itself -system.cpu.idleCycles 79902 # Total number of cycles that the CPU has spent unscheduled due to idling +system.cpu.commit.bw_lim_events 58113867 # number cycles where commit BW limit reached +system.cpu.rob.rob_reads 3399860729 # The number of ROB reads +system.cpu.rob.rob_writes 3883658641 # The number of ROB writes +system.cpu.timesIdled 841 # Number of times that the entire CPU went into an idle state and unscheduled itself +system.cpu.idleCycles 102322 # Total number of cycles that the CPU has spent unscheduled due to idling system.cpu.committedInsts 1544563024 # Number of Instructions Simulated system.cpu.committedOps 1664032416 # Number of Ops (including micro ops) Simulated -system.cpu.cpi 0.998020 # CPI: Cycles Per Instruction -system.cpu.cpi_total 0.998020 # CPI: Total CPI of All Threads -system.cpu.ipc 1.001984 # IPC: Instructions Per Cycle -system.cpu.ipc_total 1.001984 # IPC: Total IPC of All Threads -system.cpu.int_regfile_reads 2175818987 # number of integer regfile reads -system.cpu.int_regfile_writes 1261576435 # number of integer regfile writes -system.cpu.fp_regfile_reads 42 # number of floating regfile reads -system.cpu.fp_regfile_writes 52 # number of floating regfile writes -system.cpu.cc_regfile_reads 6965775009 # number of cc regfile reads -system.cpu.cc_regfile_writes 551856674 # number of cc regfile writes -system.cpu.misc_regfile_reads 675846934 # number of misc regfile reads +system.cpu.cpi 1.020020 # CPI: Cycles Per Instruction +system.cpu.cpi_total 1.020020 # CPI: Total CPI of All Threads +system.cpu.ipc 0.980373 # IPC: Instructions Per Cycle +system.cpu.ipc_total 0.980373 # IPC: Total IPC of All Threads +system.cpu.int_regfile_reads 2175838440 # number of integer regfile reads +system.cpu.int_regfile_writes 1261579513 # number of integer regfile writes +system.cpu.fp_regfile_reads 40 # number of floating regfile reads +system.cpu.fp_regfile_writes 51 # number of floating regfile writes +system.cpu.cc_regfile_reads 6965813253 # number of cc regfile reads +system.cpu.cc_regfile_writes 551861987 # number of cc regfile writes +system.cpu.misc_regfile_reads 675852638 # number of misc regfile reads system.cpu.misc_regfile_writes 124 # number of misc regfile writes -system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 770752376500 # Cumulative time (in ticks) in various power states -system.cpu.dcache.tags.replacements 17003150 # number of replacements -system.cpu.dcache.tags.tagsinuse 511.964340 # Cycle average of tags in use -system.cpu.dcache.tags.total_refs 638065664 # Total number of references to valid blocks. -system.cpu.dcache.tags.sampled_refs 17003662 # Sample count of references to valid blocks. -system.cpu.dcache.tags.avg_refs 37.525191 # Average number of references to valid blocks. -system.cpu.dcache.tags.warmup_cycle 79206500 # Cycle when the warmup percentage was hit. -system.cpu.dcache.tags.occ_blocks::cpu.data 511.964340 # Average occupied blocks per requestor -system.cpu.dcache.tags.occ_percent::cpu.data 0.999930 # Average percentage of cache occupancy -system.cpu.dcache.tags.occ_percent::total 0.999930 # Average percentage of cache occupancy +system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 787742202500 # Cumulative time (in ticks) in various power states +system.cpu.dcache.tags.replacements 17003360 # number of replacements +system.cpu.dcache.tags.tagsinuse 511.963277 # Cycle average of tags in use +system.cpu.dcache.tags.total_refs 638058665 # Total number of references to valid blocks. +system.cpu.dcache.tags.sampled_refs 17003872 # Sample count of references to valid blocks. +system.cpu.dcache.tags.avg_refs 37.524316 # Average number of references to valid blocks. +system.cpu.dcache.tags.warmup_cycle 83293500 # Cycle when the warmup percentage was hit. +system.cpu.dcache.tags.occ_blocks::cpu.data 511.963277 # Average occupied blocks per requestor +system.cpu.dcache.tags.occ_percent::cpu.data 0.999928 # Average percentage of cache occupancy +system.cpu.dcache.tags.occ_percent::total 0.999928 # Average percentage of cache occupancy system.cpu.dcache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id -system.cpu.dcache.tags.age_task_id_blocks_1024::0 406 # Occupied blocks per task id -system.cpu.dcache.tags.age_task_id_blocks_1024::1 106 # Occupied blocks per task id +system.cpu.dcache.tags.age_task_id_blocks_1024::0 382 # Occupied blocks per task id +system.cpu.dcache.tags.age_task_id_blocks_1024::1 130 # Occupied blocks per task id system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id -system.cpu.dcache.tags.tag_accesses 1335709608 # Number of tag accesses -system.cpu.dcache.tags.data_accesses 1335709608 # Number of data accesses -system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 770752376500 # Cumulative time (in ticks) in various power states -system.cpu.dcache.ReadReq_hits::cpu.data 469347574 # number of ReadReq hits -system.cpu.dcache.ReadReq_hits::total 469347574 # number of ReadReq hits -system.cpu.dcache.WriteReq_hits::cpu.data 168717937 # number of WriteReq hits -system.cpu.dcache.WriteReq_hits::total 168717937 # number of WriteReq hits +system.cpu.dcache.tags.tag_accesses 1335696042 # Number of tag accesses +system.cpu.dcache.tags.data_accesses 1335696042 # Number of data accesses +system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 787742202500 # Cumulative time (in ticks) in various power states +system.cpu.dcache.ReadReq_hits::cpu.data 469342719 # number of ReadReq hits +system.cpu.dcache.ReadReq_hits::total 469342719 # number of ReadReq hits +system.cpu.dcache.WriteReq_hits::cpu.data 168715791 # number of WriteReq hits +system.cpu.dcache.WriteReq_hits::total 168715791 # number of WriteReq hits system.cpu.dcache.LoadLockedReq_hits::cpu.data 57 # number of LoadLockedReq hits system.cpu.dcache.LoadLockedReq_hits::total 57 # number of LoadLockedReq hits system.cpu.dcache.StoreCondReq_hits::cpu.data 61 # number of StoreCondReq hits system.cpu.dcache.StoreCondReq_hits::total 61 # number of StoreCondReq hits -system.cpu.dcache.demand_hits::cpu.data 638065511 # number of demand (read+write) hits -system.cpu.dcache.demand_hits::total 638065511 # number of demand (read+write) hits -system.cpu.dcache.overall_hits::cpu.data 638065511 # number of overall hits -system.cpu.dcache.overall_hits::total 638065511 # number of overall hits -system.cpu.dcache.ReadReq_misses::cpu.data 17419228 # number of ReadReq misses -system.cpu.dcache.ReadReq_misses::total 17419228 # number of ReadReq misses -system.cpu.dcache.WriteReq_misses::cpu.data 3868110 # number of WriteReq misses -system.cpu.dcache.WriteReq_misses::total 3868110 # number of WriteReq misses +system.cpu.dcache.demand_hits::cpu.data 638058510 # number of demand (read+write) hits +system.cpu.dcache.demand_hits::total 638058510 # number of demand (read+write) hits +system.cpu.dcache.overall_hits::cpu.data 638058510 # number of overall hits +system.cpu.dcache.overall_hits::total 638058510 # number of overall hits +system.cpu.dcache.ReadReq_misses::cpu.data 17417195 # number of ReadReq misses +system.cpu.dcache.ReadReq_misses::total 17417195 # number of ReadReq misses +system.cpu.dcache.WriteReq_misses::cpu.data 3870256 # number of WriteReq misses +system.cpu.dcache.WriteReq_misses::total 3870256 # number of WriteReq misses system.cpu.dcache.SoftPFReq_misses::cpu.data 2 # number of SoftPFReq misses system.cpu.dcache.SoftPFReq_misses::total 2 # number of SoftPFReq misses system.cpu.dcache.LoadLockedReq_misses::cpu.data 4 # number of LoadLockedReq misses system.cpu.dcache.LoadLockedReq_misses::total 4 # number of LoadLockedReq misses -system.cpu.dcache.demand_misses::cpu.data 21287338 # number of demand (read+write) misses -system.cpu.dcache.demand_misses::total 21287338 # number of demand (read+write) misses -system.cpu.dcache.overall_misses::cpu.data 21287340 # number of overall misses -system.cpu.dcache.overall_misses::total 21287340 # number of overall misses -system.cpu.dcache.ReadReq_miss_latency::cpu.data 416423435500 # number of ReadReq miss cycles -system.cpu.dcache.ReadReq_miss_latency::total 416423435500 # number of ReadReq miss cycles -system.cpu.dcache.WriteReq_miss_latency::cpu.data 150253086257 # number of WriteReq miss cycles -system.cpu.dcache.WriteReq_miss_latency::total 150253086257 # number of WriteReq miss cycles -system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 199500 # number of LoadLockedReq miss cycles -system.cpu.dcache.LoadLockedReq_miss_latency::total 199500 # number of LoadLockedReq miss cycles -system.cpu.dcache.demand_miss_latency::cpu.data 566676521757 # number of demand (read+write) miss cycles -system.cpu.dcache.demand_miss_latency::total 566676521757 # number of demand (read+write) miss cycles -system.cpu.dcache.overall_miss_latency::cpu.data 566676521757 # number of overall miss cycles -system.cpu.dcache.overall_miss_latency::total 566676521757 # number of overall miss cycles -system.cpu.dcache.ReadReq_accesses::cpu.data 486766802 # number of ReadReq accesses(hits+misses) -system.cpu.dcache.ReadReq_accesses::total 486766802 # number of ReadReq accesses(hits+misses) +system.cpu.dcache.demand_misses::cpu.data 21287451 # number of demand (read+write) misses +system.cpu.dcache.demand_misses::total 21287451 # number of demand (read+write) misses +system.cpu.dcache.overall_misses::cpu.data 21287453 # number of overall misses +system.cpu.dcache.overall_misses::total 21287453 # number of overall misses +system.cpu.dcache.ReadReq_miss_latency::cpu.data 440618340000 # number of ReadReq miss cycles +system.cpu.dcache.ReadReq_miss_latency::total 440618340000 # number of ReadReq miss cycles +system.cpu.dcache.WriteReq_miss_latency::cpu.data 157333375444 # number of WriteReq miss cycles +system.cpu.dcache.WriteReq_miss_latency::total 157333375444 # number of WriteReq miss cycles +system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 245500 # number of LoadLockedReq miss cycles +system.cpu.dcache.LoadLockedReq_miss_latency::total 245500 # number of LoadLockedReq miss cycles +system.cpu.dcache.demand_miss_latency::cpu.data 597951715444 # number of demand (read+write) miss cycles +system.cpu.dcache.demand_miss_latency::total 597951715444 # number of demand (read+write) miss cycles +system.cpu.dcache.overall_miss_latency::cpu.data 597951715444 # number of overall miss cycles +system.cpu.dcache.overall_miss_latency::total 597951715444 # number of overall miss cycles +system.cpu.dcache.ReadReq_accesses::cpu.data 486759914 # number of ReadReq accesses(hits+misses) +system.cpu.dcache.ReadReq_accesses::total 486759914 # number of ReadReq accesses(hits+misses) system.cpu.dcache.WriteReq_accesses::cpu.data 172586047 # number of WriteReq accesses(hits+misses) system.cpu.dcache.WriteReq_accesses::total 172586047 # number of WriteReq accesses(hits+misses) system.cpu.dcache.SoftPFReq_accesses::cpu.data 2 # number of SoftPFReq accesses(hits+misses) @@ -793,470 +796,475 @@ system.cpu.dcache.LoadLockedReq_accesses::cpu.data 61 system.cpu.dcache.LoadLockedReq_accesses::total 61 # number of LoadLockedReq accesses(hits+misses) system.cpu.dcache.StoreCondReq_accesses::cpu.data 61 # number of StoreCondReq accesses(hits+misses) system.cpu.dcache.StoreCondReq_accesses::total 61 # number of StoreCondReq accesses(hits+misses) -system.cpu.dcache.demand_accesses::cpu.data 659352849 # number of demand (read+write) accesses -system.cpu.dcache.demand_accesses::total 659352849 # number of demand (read+write) accesses -system.cpu.dcache.overall_accesses::cpu.data 659352851 # number of overall (read+write) accesses -system.cpu.dcache.overall_accesses::total 659352851 # number of overall (read+write) accesses -system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.035786 # miss rate for ReadReq accesses -system.cpu.dcache.ReadReq_miss_rate::total 0.035786 # miss rate for ReadReq accesses -system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.022413 # miss rate for WriteReq accesses -system.cpu.dcache.WriteReq_miss_rate::total 0.022413 # miss rate for WriteReq accesses +system.cpu.dcache.demand_accesses::cpu.data 659345961 # number of demand (read+write) accesses +system.cpu.dcache.demand_accesses::total 659345961 # number of demand (read+write) accesses +system.cpu.dcache.overall_accesses::cpu.data 659345963 # number of overall (read+write) accesses +system.cpu.dcache.overall_accesses::total 659345963 # number of overall (read+write) accesses +system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.035782 # miss rate for ReadReq accesses +system.cpu.dcache.ReadReq_miss_rate::total 0.035782 # miss rate for ReadReq accesses +system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.022425 # miss rate for WriteReq accesses +system.cpu.dcache.WriteReq_miss_rate::total 0.022425 # miss rate for WriteReq accesses system.cpu.dcache.SoftPFReq_miss_rate::cpu.data 1 # miss rate for SoftPFReq accesses system.cpu.dcache.SoftPFReq_miss_rate::total 1 # miss rate for SoftPFReq accesses system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.065574 # miss rate for LoadLockedReq accesses system.cpu.dcache.LoadLockedReq_miss_rate::total 0.065574 # miss rate for LoadLockedReq accesses -system.cpu.dcache.demand_miss_rate::cpu.data 0.032285 # miss rate for demand accesses -system.cpu.dcache.demand_miss_rate::total 0.032285 # miss rate for demand accesses -system.cpu.dcache.overall_miss_rate::cpu.data 0.032285 # miss rate for overall accesses -system.cpu.dcache.overall_miss_rate::total 0.032285 # miss rate for overall accesses -system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 23905.963887 # average ReadReq miss latency -system.cpu.dcache.ReadReq_avg_miss_latency::total 23905.963887 # average ReadReq miss latency -system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 38844.057242 # average WriteReq miss latency -system.cpu.dcache.WriteReq_avg_miss_latency::total 38844.057242 # average WriteReq miss latency -system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 49875 # average LoadLockedReq miss latency -system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 49875 # average LoadLockedReq miss latency -system.cpu.dcache.demand_avg_miss_latency::cpu.data 26620.356277 # average overall miss latency -system.cpu.dcache.demand_avg_miss_latency::total 26620.356277 # average overall miss latency -system.cpu.dcache.overall_avg_miss_latency::cpu.data 26620.353776 # average overall miss latency -system.cpu.dcache.overall_avg_miss_latency::total 26620.353776 # average overall miss latency -system.cpu.dcache.blocked_cycles::no_mshrs 20685246 # number of cycles access was blocked -system.cpu.dcache.blocked_cycles::no_targets 3452781 # number of cycles access was blocked -system.cpu.dcache.blocked::no_mshrs 946049 # number of cycles access was blocked -system.cpu.dcache.blocked::no_targets 67233 # number of cycles access was blocked -system.cpu.dcache.avg_blocked_cycles::no_mshrs 21.864878 # average number of cycles each access was blocked -system.cpu.dcache.avg_blocked_cycles::no_targets 51.355450 # average number of cycles each access was blocked -system.cpu.dcache.writebacks::writebacks 17003150 # number of writebacks -system.cpu.dcache.writebacks::total 17003150 # number of writebacks -system.cpu.dcache.ReadReq_mshr_hits::cpu.data 3153076 # number of ReadReq MSHR hits -system.cpu.dcache.ReadReq_mshr_hits::total 3153076 # number of ReadReq MSHR hits -system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1130592 # number of WriteReq MSHR hits -system.cpu.dcache.WriteReq_mshr_hits::total 1130592 # number of WriteReq MSHR hits +system.cpu.dcache.demand_miss_rate::cpu.data 0.032286 # miss rate for demand accesses +system.cpu.dcache.demand_miss_rate::total 0.032286 # miss rate for demand accesses +system.cpu.dcache.overall_miss_rate::cpu.data 0.032286 # miss rate for overall accesses +system.cpu.dcache.overall_miss_rate::total 0.032286 # miss rate for overall accesses +system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 25297.893260 # average ReadReq miss latency +system.cpu.dcache.ReadReq_avg_miss_latency::total 25297.893260 # average ReadReq miss latency +system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 40651.929858 # average WriteReq miss latency +system.cpu.dcache.WriteReq_avg_miss_latency::total 40651.929858 # average WriteReq miss latency +system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 61375 # average LoadLockedReq miss latency +system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 61375 # average LoadLockedReq miss latency +system.cpu.dcache.demand_avg_miss_latency::cpu.data 28089.399499 # average overall miss latency +system.cpu.dcache.demand_avg_miss_latency::total 28089.399499 # average overall miss latency +system.cpu.dcache.overall_avg_miss_latency::cpu.data 28089.396859 # average overall miss latency +system.cpu.dcache.overall_avg_miss_latency::total 28089.396859 # average overall miss latency +system.cpu.dcache.blocked_cycles::no_mshrs 21254267 # number of cycles access was blocked +system.cpu.dcache.blocked_cycles::no_targets 3791320 # number of cycles access was blocked +system.cpu.dcache.blocked::no_mshrs 940376 # number of cycles access was blocked +system.cpu.dcache.blocked::no_targets 67438 # number of cycles access was blocked +system.cpu.dcache.avg_blocked_cycles::no_mshrs 22.601882 # average number of cycles each access was blocked +system.cpu.dcache.avg_blocked_cycles::no_targets 56.219342 # average number of cycles each access was blocked +system.cpu.dcache.writebacks::writebacks 17003360 # number of writebacks +system.cpu.dcache.writebacks::total 17003360 # number of writebacks +system.cpu.dcache.ReadReq_mshr_hits::cpu.data 3150878 # number of ReadReq MSHR hits +system.cpu.dcache.ReadReq_mshr_hits::total 3150878 # number of ReadReq MSHR hits +system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1132695 # number of WriteReq MSHR hits +system.cpu.dcache.WriteReq_mshr_hits::total 1132695 # number of WriteReq MSHR hits system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 4 # number of LoadLockedReq MSHR hits system.cpu.dcache.LoadLockedReq_mshr_hits::total 4 # number of LoadLockedReq MSHR hits -system.cpu.dcache.demand_mshr_hits::cpu.data 4283668 # number of demand (read+write) MSHR hits -system.cpu.dcache.demand_mshr_hits::total 4283668 # number of demand (read+write) MSHR hits -system.cpu.dcache.overall_mshr_hits::cpu.data 4283668 # number of overall MSHR hits -system.cpu.dcache.overall_mshr_hits::total 4283668 # number of overall MSHR hits -system.cpu.dcache.ReadReq_mshr_misses::cpu.data 14266152 # number of ReadReq MSHR misses -system.cpu.dcache.ReadReq_mshr_misses::total 14266152 # number of ReadReq MSHR misses -system.cpu.dcache.WriteReq_mshr_misses::cpu.data 2737518 # number of WriteReq MSHR misses -system.cpu.dcache.WriteReq_mshr_misses::total 2737518 # number of WriteReq MSHR misses +system.cpu.dcache.demand_mshr_hits::cpu.data 4283573 # number of demand (read+write) MSHR hits +system.cpu.dcache.demand_mshr_hits::total 4283573 # number of demand (read+write) MSHR hits +system.cpu.dcache.overall_mshr_hits::cpu.data 4283573 # number of overall MSHR hits +system.cpu.dcache.overall_mshr_hits::total 4283573 # number of overall MSHR hits +system.cpu.dcache.ReadReq_mshr_misses::cpu.data 14266317 # number of ReadReq MSHR misses +system.cpu.dcache.ReadReq_mshr_misses::total 14266317 # number of ReadReq MSHR misses +system.cpu.dcache.WriteReq_mshr_misses::cpu.data 2737561 # number of WriteReq MSHR misses +system.cpu.dcache.WriteReq_mshr_misses::total 2737561 # number of WriteReq MSHR misses system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data 1 # number of SoftPFReq MSHR misses system.cpu.dcache.SoftPFReq_mshr_misses::total 1 # number of SoftPFReq MSHR misses -system.cpu.dcache.demand_mshr_misses::cpu.data 17003670 # number of demand (read+write) MSHR misses -system.cpu.dcache.demand_mshr_misses::total 17003670 # number of demand (read+write) MSHR misses -system.cpu.dcache.overall_mshr_misses::cpu.data 17003671 # number of overall MSHR misses -system.cpu.dcache.overall_mshr_misses::total 17003671 # number of overall MSHR misses -system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 335207977500 # number of ReadReq MSHR miss cycles -system.cpu.dcache.ReadReq_mshr_miss_latency::total 335207977500 # number of ReadReq MSHR miss cycles -system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 116679674033 # number of WriteReq MSHR miss cycles -system.cpu.dcache.WriteReq_mshr_miss_latency::total 116679674033 # number of WriteReq MSHR miss cycles -system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 69000 # number of SoftPFReq MSHR miss cycles -system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 69000 # number of SoftPFReq MSHR miss cycles -system.cpu.dcache.demand_mshr_miss_latency::cpu.data 451887651533 # number of demand (read+write) MSHR miss cycles -system.cpu.dcache.demand_mshr_miss_latency::total 451887651533 # number of demand (read+write) MSHR miss cycles -system.cpu.dcache.overall_mshr_miss_latency::cpu.data 451887720533 # number of overall MSHR miss cycles -system.cpu.dcache.overall_mshr_miss_latency::total 451887720533 # number of overall MSHR miss cycles -system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.029308 # mshr miss rate for ReadReq accesses -system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.029308 # mshr miss rate for ReadReq accesses +system.cpu.dcache.demand_mshr_misses::cpu.data 17003878 # number of demand (read+write) MSHR misses +system.cpu.dcache.demand_mshr_misses::total 17003878 # number of demand (read+write) MSHR misses +system.cpu.dcache.overall_mshr_misses::cpu.data 17003879 # number of overall MSHR misses +system.cpu.dcache.overall_mshr_misses::total 17003879 # number of overall MSHR misses +system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 354302060000 # number of ReadReq MSHR miss cycles +system.cpu.dcache.ReadReq_mshr_miss_latency::total 354302060000 # number of ReadReq MSHR miss cycles +system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 121168074300 # number of WriteReq MSHR miss cycles +system.cpu.dcache.WriteReq_mshr_miss_latency::total 121168074300 # number of WriteReq MSHR miss cycles +system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 75000 # number of SoftPFReq MSHR miss cycles +system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 75000 # number of SoftPFReq MSHR miss cycles +system.cpu.dcache.demand_mshr_miss_latency::cpu.data 475470134300 # number of demand (read+write) MSHR miss cycles +system.cpu.dcache.demand_mshr_miss_latency::total 475470134300 # number of demand (read+write) MSHR miss cycles +system.cpu.dcache.overall_mshr_miss_latency::cpu.data 475470209300 # number of overall MSHR miss cycles +system.cpu.dcache.overall_mshr_miss_latency::total 475470209300 # number of overall MSHR miss cycles +system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.029309 # mshr miss rate for ReadReq accesses +system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.029309 # mshr miss rate for ReadReq accesses system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.015862 # mshr miss rate for WriteReq accesses system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.015862 # mshr miss rate for WriteReq accesses system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data 0.500000 # mshr miss rate for SoftPFReq accesses system.cpu.dcache.SoftPFReq_mshr_miss_rate::total 0.500000 # mshr miss rate for SoftPFReq accesses -system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.025788 # mshr miss rate for demand accesses -system.cpu.dcache.demand_mshr_miss_rate::total 0.025788 # mshr miss rate for demand accesses -system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.025788 # mshr miss rate for overall accesses -system.cpu.dcache.overall_mshr_miss_rate::total 0.025788 # mshr miss rate for overall accesses -system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 23496.733913 # average ReadReq mshr miss latency -system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 23496.733913 # average ReadReq mshr miss latency -system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 42622.431718 # average WriteReq mshr miss latency -system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 42622.431718 # average WriteReq mshr miss latency -system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 69000 # average SoftPFReq mshr miss latency -system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 69000 # average SoftPFReq mshr miss latency -system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 26575.889295 # average overall mshr miss latency -system.cpu.dcache.demand_avg_mshr_miss_latency::total 26575.889295 # average overall mshr miss latency -system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 26575.891790 # average overall mshr miss latency -system.cpu.dcache.overall_avg_mshr_miss_latency::total 26575.891790 # average overall mshr miss latency -system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 770752376500 # Cumulative time (in ticks) in various power states -system.cpu.icache.tags.replacements 588 # number of replacements -system.cpu.icache.tags.tagsinuse 444.874436 # Cycle average of tags in use -system.cpu.icache.tags.total_refs 656938405 # Total number of references to valid blocks. -system.cpu.icache.tags.sampled_refs 1074 # Sample count of references to valid blocks. -system.cpu.icache.tags.avg_refs 611674.492551 # Average number of references to valid blocks. +system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.025789 # mshr miss rate for demand accesses +system.cpu.dcache.demand_mshr_miss_rate::total 0.025789 # mshr miss rate for demand accesses +system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.025789 # mshr miss rate for overall accesses +system.cpu.dcache.overall_mshr_miss_rate::total 0.025789 # mshr miss rate for overall accesses +system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 24834.865228 # average ReadReq mshr miss latency +system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 24834.865228 # average ReadReq mshr miss latency +system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 44261.323967 # average WriteReq mshr miss latency +system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 44261.323967 # average WriteReq mshr miss latency +system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 75000 # average SoftPFReq mshr miss latency +system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 75000 # average SoftPFReq mshr miss latency +system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 27962.452700 # average overall mshr miss latency +system.cpu.dcache.demand_avg_mshr_miss_latency::total 27962.452700 # average overall mshr miss latency +system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 27962.455467 # average overall mshr miss latency +system.cpu.dcache.overall_avg_mshr_miss_latency::total 27962.455467 # average overall mshr miss latency +system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 787742202500 # Cumulative time (in ticks) in various power states +system.cpu.icache.tags.replacements 589 # number of replacements +system.cpu.icache.tags.tagsinuse 445.623702 # Cycle average of tags in use +system.cpu.icache.tags.total_refs 656963104 # Total number of references to valid blocks. +system.cpu.icache.tags.sampled_refs 1076 # Sample count of references to valid blocks. +system.cpu.icache.tags.avg_refs 610560.505576 # Average number of references to valid blocks. system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. -system.cpu.icache.tags.occ_blocks::cpu.inst 444.874436 # Average occupied blocks per requestor -system.cpu.icache.tags.occ_percent::cpu.inst 0.868895 # Average percentage of cache occupancy -system.cpu.icache.tags.occ_percent::total 0.868895 # Average percentage of cache occupancy -system.cpu.icache.tags.occ_task_id_blocks::1024 486 # Occupied blocks per task id -system.cpu.icache.tags.age_task_id_blocks_1024::0 29 # Occupied blocks per task id +system.cpu.icache.tags.occ_blocks::cpu.inst 445.623702 # Average occupied blocks per requestor +system.cpu.icache.tags.occ_percent::cpu.inst 0.870359 # Average percentage of cache occupancy +system.cpu.icache.tags.occ_percent::total 0.870359 # Average percentage of cache occupancy +system.cpu.icache.tags.occ_task_id_blocks::1024 487 # Occupied blocks per task id +system.cpu.icache.tags.age_task_id_blocks_1024::0 30 # Occupied blocks per task id system.cpu.icache.tags.age_task_id_blocks_1024::1 14 # Occupied blocks per task id -system.cpu.icache.tags.age_task_id_blocks_1024::4 443 # Occupied blocks per task id -system.cpu.icache.tags.occ_task_id_percent::1024 0.949219 # Percentage of cache occupancy per task id -system.cpu.icache.tags.tag_accesses 1313881106 # Number of tag accesses -system.cpu.icache.tags.data_accesses 1313881106 # Number of data accesses -system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 770752376500 # Cumulative time (in ticks) in various power states -system.cpu.icache.ReadReq_hits::cpu.inst 656938405 # number of ReadReq hits -system.cpu.icache.ReadReq_hits::total 656938405 # number of ReadReq hits -system.cpu.icache.demand_hits::cpu.inst 656938405 # number of demand (read+write) hits -system.cpu.icache.demand_hits::total 656938405 # number of demand (read+write) hits -system.cpu.icache.overall_hits::cpu.inst 656938405 # number of overall hits -system.cpu.icache.overall_hits::total 656938405 # number of overall hits -system.cpu.icache.ReadReq_misses::cpu.inst 1611 # number of ReadReq misses -system.cpu.icache.ReadReq_misses::total 1611 # number of ReadReq misses -system.cpu.icache.demand_misses::cpu.inst 1611 # number of demand (read+write) misses -system.cpu.icache.demand_misses::total 1611 # number of demand (read+write) misses -system.cpu.icache.overall_misses::cpu.inst 1611 # number of overall misses -system.cpu.icache.overall_misses::total 1611 # number of overall misses -system.cpu.icache.ReadReq_miss_latency::cpu.inst 103785485 # number of ReadReq miss cycles -system.cpu.icache.ReadReq_miss_latency::total 103785485 # number of ReadReq miss cycles -system.cpu.icache.demand_miss_latency::cpu.inst 103785485 # number of demand (read+write) miss cycles -system.cpu.icache.demand_miss_latency::total 103785485 # number of demand (read+write) miss cycles -system.cpu.icache.overall_miss_latency::cpu.inst 103785485 # number of overall miss cycles -system.cpu.icache.overall_miss_latency::total 103785485 # number of overall miss cycles -system.cpu.icache.ReadReq_accesses::cpu.inst 656940016 # number of ReadReq accesses(hits+misses) -system.cpu.icache.ReadReq_accesses::total 656940016 # number of ReadReq accesses(hits+misses) -system.cpu.icache.demand_accesses::cpu.inst 656940016 # number of demand (read+write) accesses -system.cpu.icache.demand_accesses::total 656940016 # number of demand (read+write) accesses -system.cpu.icache.overall_accesses::cpu.inst 656940016 # number of overall (read+write) accesses -system.cpu.icache.overall_accesses::total 656940016 # number of overall (read+write) accesses +system.cpu.icache.tags.age_task_id_blocks_1024::3 1 # Occupied blocks per task id +system.cpu.icache.tags.age_task_id_blocks_1024::4 442 # Occupied blocks per task id +system.cpu.icache.tags.occ_task_id_percent::1024 0.951172 # Percentage of cache occupancy per task id +system.cpu.icache.tags.tag_accesses 1313930500 # Number of tag accesses +system.cpu.icache.tags.data_accesses 1313930500 # Number of data accesses +system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 787742202500 # Cumulative time (in ticks) in various power states +system.cpu.icache.ReadReq_hits::cpu.inst 656963104 # number of ReadReq hits +system.cpu.icache.ReadReq_hits::total 656963104 # number of ReadReq hits +system.cpu.icache.demand_hits::cpu.inst 656963104 # number of demand (read+write) hits +system.cpu.icache.demand_hits::total 656963104 # number of demand (read+write) hits +system.cpu.icache.overall_hits::cpu.inst 656963104 # number of overall hits +system.cpu.icache.overall_hits::total 656963104 # number of overall hits +system.cpu.icache.ReadReq_misses::cpu.inst 1608 # number of ReadReq misses +system.cpu.icache.ReadReq_misses::total 1608 # number of ReadReq misses +system.cpu.icache.demand_misses::cpu.inst 1608 # number of demand (read+write) misses +system.cpu.icache.demand_misses::total 1608 # number of demand (read+write) misses +system.cpu.icache.overall_misses::cpu.inst 1608 # number of overall misses +system.cpu.icache.overall_misses::total 1608 # number of overall misses +system.cpu.icache.ReadReq_miss_latency::cpu.inst 127367486 # number of ReadReq miss cycles +system.cpu.icache.ReadReq_miss_latency::total 127367486 # number of ReadReq miss cycles +system.cpu.icache.demand_miss_latency::cpu.inst 127367486 # number of demand (read+write) miss cycles +system.cpu.icache.demand_miss_latency::total 127367486 # number of demand (read+write) miss cycles +system.cpu.icache.overall_miss_latency::cpu.inst 127367486 # number of overall miss cycles +system.cpu.icache.overall_miss_latency::total 127367486 # number of overall miss cycles +system.cpu.icache.ReadReq_accesses::cpu.inst 656964712 # number of ReadReq accesses(hits+misses) +system.cpu.icache.ReadReq_accesses::total 656964712 # number of ReadReq accesses(hits+misses) +system.cpu.icache.demand_accesses::cpu.inst 656964712 # number of demand (read+write) accesses +system.cpu.icache.demand_accesses::total 656964712 # number of demand (read+write) accesses +system.cpu.icache.overall_accesses::cpu.inst 656964712 # number of overall (read+write) accesses +system.cpu.icache.overall_accesses::total 656964712 # number of overall (read+write) accesses system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000002 # miss rate for ReadReq accesses system.cpu.icache.ReadReq_miss_rate::total 0.000002 # miss rate for ReadReq accesses system.cpu.icache.demand_miss_rate::cpu.inst 0.000002 # miss rate for demand accesses system.cpu.icache.demand_miss_rate::total 0.000002 # miss rate for demand accesses system.cpu.icache.overall_miss_rate::cpu.inst 0.000002 # miss rate for overall accesses system.cpu.icache.overall_miss_rate::total 0.000002 # miss rate for overall accesses -system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 64423.019863 # average ReadReq miss latency -system.cpu.icache.ReadReq_avg_miss_latency::total 64423.019863 # average ReadReq miss latency -system.cpu.icache.demand_avg_miss_latency::cpu.inst 64423.019863 # average overall miss latency -system.cpu.icache.demand_avg_miss_latency::total 64423.019863 # average overall miss latency -system.cpu.icache.overall_avg_miss_latency::cpu.inst 64423.019863 # average overall miss latency -system.cpu.icache.overall_avg_miss_latency::total 64423.019863 # average overall miss latency -system.cpu.icache.blocked_cycles::no_mshrs 16825 # number of cycles access was blocked -system.cpu.icache.blocked_cycles::no_targets 586 # number of cycles access was blocked -system.cpu.icache.blocked::no_mshrs 185 # number of cycles access was blocked -system.cpu.icache.blocked::no_targets 10 # number of cycles access was blocked -system.cpu.icache.avg_blocked_cycles::no_mshrs 90.945946 # average number of cycles each access was blocked -system.cpu.icache.avg_blocked_cycles::no_targets 58.600000 # average number of cycles each access was blocked -system.cpu.icache.writebacks::writebacks 588 # number of writebacks -system.cpu.icache.writebacks::total 588 # number of writebacks -system.cpu.icache.ReadReq_mshr_hits::cpu.inst 535 # number of ReadReq MSHR hits -system.cpu.icache.ReadReq_mshr_hits::total 535 # number of ReadReq MSHR hits -system.cpu.icache.demand_mshr_hits::cpu.inst 535 # number of demand (read+write) MSHR hits -system.cpu.icache.demand_mshr_hits::total 535 # number of demand (read+write) MSHR hits -system.cpu.icache.overall_mshr_hits::cpu.inst 535 # number of overall MSHR hits -system.cpu.icache.overall_mshr_hits::total 535 # number of overall MSHR hits -system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1076 # number of ReadReq MSHR misses -system.cpu.icache.ReadReq_mshr_misses::total 1076 # number of ReadReq MSHR misses -system.cpu.icache.demand_mshr_misses::cpu.inst 1076 # number of demand (read+write) MSHR misses -system.cpu.icache.demand_mshr_misses::total 1076 # number of demand (read+write) MSHR misses -system.cpu.icache.overall_mshr_misses::cpu.inst 1076 # number of overall MSHR misses -system.cpu.icache.overall_mshr_misses::total 1076 # number of overall MSHR misses -system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 75943989 # number of ReadReq MSHR miss cycles -system.cpu.icache.ReadReq_mshr_miss_latency::total 75943989 # number of ReadReq MSHR miss cycles -system.cpu.icache.demand_mshr_miss_latency::cpu.inst 75943989 # number of demand (read+write) MSHR miss cycles -system.cpu.icache.demand_mshr_miss_latency::total 75943989 # number of demand (read+write) MSHR miss cycles -system.cpu.icache.overall_mshr_miss_latency::cpu.inst 75943989 # number of overall MSHR miss cycles -system.cpu.icache.overall_mshr_miss_latency::total 75943989 # number of overall MSHR miss cycles +system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 79208.635572 # average ReadReq miss latency +system.cpu.icache.ReadReq_avg_miss_latency::total 79208.635572 # average ReadReq miss latency +system.cpu.icache.demand_avg_miss_latency::cpu.inst 79208.635572 # average overall miss latency +system.cpu.icache.demand_avg_miss_latency::total 79208.635572 # average overall miss latency +system.cpu.icache.overall_avg_miss_latency::cpu.inst 79208.635572 # average overall miss latency +system.cpu.icache.overall_avg_miss_latency::total 79208.635572 # average overall miss latency +system.cpu.icache.blocked_cycles::no_mshrs 21110 # number of cycles access was blocked +system.cpu.icache.blocked_cycles::no_targets 318 # number of cycles access was blocked +system.cpu.icache.blocked::no_mshrs 193 # number of cycles access was blocked +system.cpu.icache.blocked::no_targets 9 # number of cycles access was blocked +system.cpu.icache.avg_blocked_cycles::no_mshrs 109.378238 # average number of cycles each access was blocked +system.cpu.icache.avg_blocked_cycles::no_targets 35.333333 # average number of cycles each access was blocked +system.cpu.icache.writebacks::writebacks 589 # number of writebacks +system.cpu.icache.writebacks::total 589 # number of writebacks +system.cpu.icache.ReadReq_mshr_hits::cpu.inst 531 # number of ReadReq MSHR hits +system.cpu.icache.ReadReq_mshr_hits::total 531 # number of ReadReq MSHR hits +system.cpu.icache.demand_mshr_hits::cpu.inst 531 # number of demand (read+write) MSHR hits +system.cpu.icache.demand_mshr_hits::total 531 # number of demand (read+write) MSHR hits +system.cpu.icache.overall_mshr_hits::cpu.inst 531 # number of overall MSHR hits +system.cpu.icache.overall_mshr_hits::total 531 # number of overall MSHR hits +system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1077 # number of ReadReq MSHR misses +system.cpu.icache.ReadReq_mshr_misses::total 1077 # number of ReadReq MSHR misses +system.cpu.icache.demand_mshr_misses::cpu.inst 1077 # number of demand (read+write) MSHR misses +system.cpu.icache.demand_mshr_misses::total 1077 # number of demand (read+write) MSHR misses +system.cpu.icache.overall_mshr_misses::cpu.inst 1077 # number of overall MSHR misses +system.cpu.icache.overall_mshr_misses::total 1077 # number of overall MSHR misses +system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 92273990 # number of ReadReq MSHR miss cycles +system.cpu.icache.ReadReq_mshr_miss_latency::total 92273990 # number of ReadReq MSHR miss cycles +system.cpu.icache.demand_mshr_miss_latency::cpu.inst 92273990 # number of demand (read+write) MSHR miss cycles +system.cpu.icache.demand_mshr_miss_latency::total 92273990 # number of demand (read+write) MSHR miss cycles +system.cpu.icache.overall_mshr_miss_latency::cpu.inst 92273990 # number of overall MSHR miss cycles +system.cpu.icache.overall_mshr_miss_latency::total 92273990 # number of overall MSHR miss cycles system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000002 # mshr miss rate for ReadReq accesses system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000002 # mshr miss rate for ReadReq accesses system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000002 # mshr miss rate for demand accesses system.cpu.icache.demand_mshr_miss_rate::total 0.000002 # mshr miss rate for demand accesses system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000002 # mshr miss rate for overall accesses system.cpu.icache.overall_mshr_miss_rate::total 0.000002 # mshr miss rate for overall accesses -system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 70579.915428 # average ReadReq mshr miss latency -system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 70579.915428 # average ReadReq mshr miss latency -system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 70579.915428 # average overall mshr miss latency -system.cpu.icache.demand_avg_mshr_miss_latency::total 70579.915428 # average overall mshr miss latency -system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 70579.915428 # average overall mshr miss latency -system.cpu.icache.overall_avg_mshr_miss_latency::total 70579.915428 # average overall mshr miss latency -system.cpu.l2cache.prefetcher.pwrStateResidencyTicks::UNDEFINED 770752376500 # Cumulative time (in ticks) in various power states -system.cpu.l2cache.prefetcher.num_hwpf_issued 11612917 # number of hwpf issued -system.cpu.l2cache.prefetcher.pfIdentified 11641367 # number of prefetch candidates identified -system.cpu.l2cache.prefetcher.pfBufferHit 19112 # number of redundant prefetches already in prefetch queue +system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 85676.870938 # average ReadReq mshr miss latency +system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 85676.870938 # average ReadReq mshr miss latency +system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 85676.870938 # average overall mshr miss latency +system.cpu.icache.demand_avg_mshr_miss_latency::total 85676.870938 # average overall mshr miss latency +system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 85676.870938 # average overall mshr miss latency +system.cpu.icache.overall_avg_mshr_miss_latency::total 85676.870938 # average overall mshr miss latency +system.cpu.l2cache.prefetcher.pwrStateResidencyTicks::UNDEFINED 787742202500 # Cumulative time (in ticks) in various power states +system.cpu.l2cache.prefetcher.num_hwpf_issued 11610963 # number of hwpf issued +system.cpu.l2cache.prefetcher.pfIdentified 11639700 # number of prefetch candidates identified +system.cpu.l2cache.prefetcher.pfBufferHit 19388 # number of redundant prefetches already in prefetch queue system.cpu.l2cache.prefetcher.pfInCache 0 # number of redundant prefetches already in cache/mshr dropped system.cpu.l2cache.prefetcher.pfRemovedFull 0 # number of prefetches dropped due to prefetch queue size -system.cpu.l2cache.prefetcher.pfSpanPage 4655505 # number of prefetches not generated due to page crossing -system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 770752376500 # Cumulative time (in ticks) in various power states -system.cpu.l2cache.tags.replacements 4647068 # number of replacements -system.cpu.l2cache.tags.tagsinuse 15866.736257 # Cycle average of tags in use -system.cpu.l2cache.tags.total_refs 13267029 # Total number of references to valid blocks. -system.cpu.l2cache.tags.sampled_refs 4662976 # Sample count of references to valid blocks. -system.cpu.l2cache.tags.avg_refs 2.845185 # Average number of references to valid blocks. +system.cpu.l2cache.prefetcher.pfSpanPage 4657940 # number of prefetches not generated due to page crossing +system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 787742202500 # Cumulative time (in ticks) in various power states +system.cpu.l2cache.tags.replacements 4647528 # number of replacements +system.cpu.l2cache.tags.tagsinuse 15870.760193 # Cycle average of tags in use +system.cpu.l2cache.tags.total_refs 13267468 # Total number of references to valid blocks. +system.cpu.l2cache.tags.sampled_refs 4663442 # Sample count of references to valid blocks. +system.cpu.l2cache.tags.avg_refs 2.844995 # Average number of references to valid blocks. system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. -system.cpu.l2cache.tags.occ_blocks::writebacks 15646.626307 # Average occupied blocks per requestor -system.cpu.l2cache.tags.occ_blocks::cpu.l2cache.prefetcher 220.109950 # Average occupied blocks per requestor -system.cpu.l2cache.tags.occ_percent::writebacks 0.954994 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_percent::cpu.l2cache.prefetcher 0.013434 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_percent::total 0.968429 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_task_id_blocks::1022 143 # Occupied blocks per task id -system.cpu.l2cache.tags.occ_task_id_blocks::1024 15765 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1022::0 5 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1022::1 115 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1022::3 23 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::0 463 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::1 4068 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::2 7095 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::3 2886 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::4 1253 # Occupied blocks per task id -system.cpu.l2cache.tags.occ_task_id_percent::1022 0.008728 # Percentage of cache occupancy per task id -system.cpu.l2cache.tags.occ_task_id_percent::1024 0.962219 # Percentage of cache occupancy per task id -system.cpu.l2cache.tags.tag_accesses 561777243 # Number of tag accesses -system.cpu.l2cache.tags.data_accesses 561777243 # Number of data accesses -system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 770752376500 # Cumulative time (in ticks) in various power states -system.cpu.l2cache.WritebackDirty_hits::writebacks 4835234 # number of WritebackDirty hits -system.cpu.l2cache.WritebackDirty_hits::total 4835234 # number of WritebackDirty hits -system.cpu.l2cache.WritebackClean_hits::writebacks 12147319 # number of WritebackClean hits -system.cpu.l2cache.WritebackClean_hits::total 12147319 # number of WritebackClean hits -system.cpu.l2cache.ReadExReq_hits::cpu.data 1756866 # number of ReadExReq hits -system.cpu.l2cache.ReadExReq_hits::total 1756866 # number of ReadExReq hits -system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 49 # number of ReadCleanReq hits -system.cpu.l2cache.ReadCleanReq_hits::total 49 # number of ReadCleanReq hits -system.cpu.l2cache.ReadSharedReq_hits::cpu.data 11510992 # number of ReadSharedReq hits -system.cpu.l2cache.ReadSharedReq_hits::total 11510992 # number of ReadSharedReq hits -system.cpu.l2cache.demand_hits::cpu.inst 49 # number of demand (read+write) hits -system.cpu.l2cache.demand_hits::cpu.data 13267858 # number of demand (read+write) hits -system.cpu.l2cache.demand_hits::total 13267907 # number of demand (read+write) hits -system.cpu.l2cache.overall_hits::cpu.inst 49 # number of overall hits -system.cpu.l2cache.overall_hits::cpu.data 13267858 # number of overall hits -system.cpu.l2cache.overall_hits::total 13267907 # number of overall hits -system.cpu.l2cache.UpgradeReq_misses::cpu.data 9 # number of UpgradeReq misses -system.cpu.l2cache.UpgradeReq_misses::total 9 # number of UpgradeReq misses -system.cpu.l2cache.ReadExReq_misses::cpu.data 980689 # number of ReadExReq misses -system.cpu.l2cache.ReadExReq_misses::total 980689 # number of ReadExReq misses +system.cpu.l2cache.tags.occ_blocks::writebacks 15649.753914 # Average occupied blocks per requestor +system.cpu.l2cache.tags.occ_blocks::cpu.l2cache.prefetcher 221.006278 # Average occupied blocks per requestor +system.cpu.l2cache.tags.occ_percent::writebacks 0.955185 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_percent::cpu.l2cache.prefetcher 0.013489 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_percent::total 0.968674 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_task_id_blocks::1022 144 # Occupied blocks per task id +system.cpu.l2cache.tags.occ_task_id_blocks::1024 15770 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1022::0 1 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1022::1 116 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1022::3 27 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::0 430 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::1 4072 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::2 7121 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::3 2569 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::4 1578 # Occupied blocks per task id +system.cpu.l2cache.tags.occ_task_id_percent::1022 0.008789 # Percentage of cache occupancy per task id +system.cpu.l2cache.tags.occ_task_id_percent::1024 0.962524 # Percentage of cache occupancy per task id +system.cpu.l2cache.tags.tag_accesses 561783529 # Number of tag accesses +system.cpu.l2cache.tags.data_accesses 561783529 # Number of data accesses +system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 787742202500 # Cumulative time (in ticks) in various power states +system.cpu.l2cache.WritebackDirty_hits::writebacks 4825740 # number of WritebackDirty hits +system.cpu.l2cache.WritebackDirty_hits::total 4825740 # number of WritebackDirty hits +system.cpu.l2cache.WritebackClean_hits::writebacks 12156985 # number of WritebackClean hits +system.cpu.l2cache.WritebackClean_hits::total 12156985 # number of WritebackClean hits +system.cpu.l2cache.ReadExReq_hits::cpu.data 1756408 # number of ReadExReq hits +system.cpu.l2cache.ReadExReq_hits::total 1756408 # number of ReadExReq hits +system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 50 # number of ReadCleanReq hits +system.cpu.l2cache.ReadCleanReq_hits::total 50 # number of ReadCleanReq hits +system.cpu.l2cache.ReadSharedReq_hits::cpu.data 11511753 # number of ReadSharedReq hits +system.cpu.l2cache.ReadSharedReq_hits::total 11511753 # number of ReadSharedReq hits +system.cpu.l2cache.demand_hits::cpu.inst 50 # number of demand (read+write) hits +system.cpu.l2cache.demand_hits::cpu.data 13268161 # number of demand (read+write) hits +system.cpu.l2cache.demand_hits::total 13268211 # number of demand (read+write) hits +system.cpu.l2cache.overall_hits::cpu.inst 50 # number of overall hits +system.cpu.l2cache.overall_hits::cpu.data 13268161 # number of overall hits +system.cpu.l2cache.overall_hits::total 13268211 # number of overall hits +system.cpu.l2cache.UpgradeReq_misses::cpu.data 7 # number of UpgradeReq misses +system.cpu.l2cache.UpgradeReq_misses::total 7 # number of UpgradeReq misses +system.cpu.l2cache.ReadExReq_misses::cpu.data 981196 # number of ReadExReq misses +system.cpu.l2cache.ReadExReq_misses::total 981196 # number of ReadExReq misses system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 1027 # number of ReadCleanReq misses system.cpu.l2cache.ReadCleanReq_misses::total 1027 # number of ReadCleanReq misses -system.cpu.l2cache.ReadSharedReq_misses::cpu.data 2755115 # number of ReadSharedReq misses -system.cpu.l2cache.ReadSharedReq_misses::total 2755115 # number of ReadSharedReq misses +system.cpu.l2cache.ReadSharedReq_misses::cpu.data 2754515 # number of ReadSharedReq misses +system.cpu.l2cache.ReadSharedReq_misses::total 2754515 # number of ReadSharedReq misses system.cpu.l2cache.demand_misses::cpu.inst 1027 # number of demand (read+write) misses -system.cpu.l2cache.demand_misses::cpu.data 3735804 # number of demand (read+write) misses -system.cpu.l2cache.demand_misses::total 3736831 # number of demand (read+write) misses +system.cpu.l2cache.demand_misses::cpu.data 3735711 # number of demand (read+write) misses +system.cpu.l2cache.demand_misses::total 3736738 # number of demand (read+write) misses system.cpu.l2cache.overall_misses::cpu.inst 1027 # number of overall misses -system.cpu.l2cache.overall_misses::cpu.data 3735804 # number of overall misses -system.cpu.l2cache.overall_misses::total 3736831 # number of overall misses -system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 191500 # number of UpgradeReq miss cycles -system.cpu.l2cache.UpgradeReq_miss_latency::total 191500 # number of UpgradeReq miss cycles -system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 100034737999 # number of ReadExReq miss cycles -system.cpu.l2cache.ReadExReq_miss_latency::total 100034737999 # number of ReadExReq miss cycles -system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 74500500 # number of ReadCleanReq miss cycles -system.cpu.l2cache.ReadCleanReq_miss_latency::total 74500500 # number of ReadCleanReq miss cycles -system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 237611587999 # number of ReadSharedReq miss cycles -system.cpu.l2cache.ReadSharedReq_miss_latency::total 237611587999 # number of ReadSharedReq miss cycles -system.cpu.l2cache.demand_miss_latency::cpu.inst 74500500 # number of demand (read+write) miss cycles -system.cpu.l2cache.demand_miss_latency::cpu.data 337646325998 # number of demand (read+write) miss cycles -system.cpu.l2cache.demand_miss_latency::total 337720826498 # number of demand (read+write) miss cycles -system.cpu.l2cache.overall_miss_latency::cpu.inst 74500500 # number of overall miss cycles -system.cpu.l2cache.overall_miss_latency::cpu.data 337646325998 # number of overall miss cycles -system.cpu.l2cache.overall_miss_latency::total 337720826498 # number of overall miss cycles -system.cpu.l2cache.WritebackDirty_accesses::writebacks 4835234 # number of WritebackDirty accesses(hits+misses) -system.cpu.l2cache.WritebackDirty_accesses::total 4835234 # number of WritebackDirty accesses(hits+misses) -system.cpu.l2cache.WritebackClean_accesses::writebacks 12147319 # number of WritebackClean accesses(hits+misses) -system.cpu.l2cache.WritebackClean_accesses::total 12147319 # number of WritebackClean accesses(hits+misses) -system.cpu.l2cache.UpgradeReq_accesses::cpu.data 9 # number of UpgradeReq accesses(hits+misses) -system.cpu.l2cache.UpgradeReq_accesses::total 9 # number of UpgradeReq accesses(hits+misses) -system.cpu.l2cache.ReadExReq_accesses::cpu.data 2737555 # number of ReadExReq accesses(hits+misses) -system.cpu.l2cache.ReadExReq_accesses::total 2737555 # number of ReadExReq accesses(hits+misses) -system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 1076 # number of ReadCleanReq accesses(hits+misses) -system.cpu.l2cache.ReadCleanReq_accesses::total 1076 # number of ReadCleanReq accesses(hits+misses) -system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 14266107 # number of ReadSharedReq accesses(hits+misses) -system.cpu.l2cache.ReadSharedReq_accesses::total 14266107 # number of ReadSharedReq accesses(hits+misses) -system.cpu.l2cache.demand_accesses::cpu.inst 1076 # number of demand (read+write) accesses -system.cpu.l2cache.demand_accesses::cpu.data 17003662 # number of demand (read+write) accesses -system.cpu.l2cache.demand_accesses::total 17004738 # number of demand (read+write) accesses -system.cpu.l2cache.overall_accesses::cpu.inst 1076 # number of overall (read+write) accesses -system.cpu.l2cache.overall_accesses::cpu.data 17003662 # number of overall (read+write) accesses -system.cpu.l2cache.overall_accesses::total 17004738 # number of overall (read+write) accesses +system.cpu.l2cache.overall_misses::cpu.data 3735711 # number of overall misses +system.cpu.l2cache.overall_misses::total 3736738 # number of overall misses +system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 148500 # number of UpgradeReq miss cycles +system.cpu.l2cache.UpgradeReq_miss_latency::total 148500 # number of UpgradeReq miss cycles +system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 104535366500 # number of ReadExReq miss cycles +system.cpu.l2cache.ReadExReq_miss_latency::total 104535366500 # number of ReadExReq miss cycles +system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 90830000 # number of ReadCleanReq miss cycles +system.cpu.l2cache.ReadCleanReq_miss_latency::total 90830000 # number of ReadCleanReq miss cycles +system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 256701151000 # number of ReadSharedReq miss cycles +system.cpu.l2cache.ReadSharedReq_miss_latency::total 256701151000 # number of ReadSharedReq miss cycles +system.cpu.l2cache.demand_miss_latency::cpu.inst 90830000 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_latency::cpu.data 361236517500 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_latency::total 361327347500 # number of demand (read+write) miss cycles +system.cpu.l2cache.overall_miss_latency::cpu.inst 90830000 # number of overall miss cycles +system.cpu.l2cache.overall_miss_latency::cpu.data 361236517500 # number of overall miss cycles +system.cpu.l2cache.overall_miss_latency::total 361327347500 # number of overall miss cycles +system.cpu.l2cache.WritebackDirty_accesses::writebacks 4825740 # number of WritebackDirty accesses(hits+misses) +system.cpu.l2cache.WritebackDirty_accesses::total 4825740 # number of WritebackDirty accesses(hits+misses) +system.cpu.l2cache.WritebackClean_accesses::writebacks 12156985 # number of WritebackClean accesses(hits+misses) +system.cpu.l2cache.WritebackClean_accesses::total 12156985 # number of WritebackClean accesses(hits+misses) +system.cpu.l2cache.UpgradeReq_accesses::cpu.data 7 # number of UpgradeReq accesses(hits+misses) +system.cpu.l2cache.UpgradeReq_accesses::total 7 # number of UpgradeReq accesses(hits+misses) +system.cpu.l2cache.ReadExReq_accesses::cpu.data 2737604 # number of ReadExReq accesses(hits+misses) +system.cpu.l2cache.ReadExReq_accesses::total 2737604 # number of ReadExReq accesses(hits+misses) +system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 1077 # number of ReadCleanReq accesses(hits+misses) +system.cpu.l2cache.ReadCleanReq_accesses::total 1077 # number of ReadCleanReq accesses(hits+misses) +system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 14266268 # number of ReadSharedReq accesses(hits+misses) +system.cpu.l2cache.ReadSharedReq_accesses::total 14266268 # number of ReadSharedReq accesses(hits+misses) +system.cpu.l2cache.demand_accesses::cpu.inst 1077 # number of demand (read+write) accesses +system.cpu.l2cache.demand_accesses::cpu.data 17003872 # number of demand (read+write) accesses +system.cpu.l2cache.demand_accesses::total 17004949 # number of demand (read+write) accesses +system.cpu.l2cache.overall_accesses::cpu.inst 1077 # number of overall (read+write) accesses +system.cpu.l2cache.overall_accesses::cpu.data 17003872 # number of overall (read+write) accesses +system.cpu.l2cache.overall_accesses::total 17004949 # number of overall (read+write) accesses system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 1 # miss rate for UpgradeReq accesses system.cpu.l2cache.UpgradeReq_miss_rate::total 1 # miss rate for UpgradeReq accesses -system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.358235 # miss rate for ReadExReq accesses -system.cpu.l2cache.ReadExReq_miss_rate::total 0.358235 # miss rate for ReadExReq accesses -system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.954461 # miss rate for ReadCleanReq accesses -system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.954461 # miss rate for ReadCleanReq accesses -system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.193123 # miss rate for ReadSharedReq accesses -system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.193123 # miss rate for ReadSharedReq accesses -system.cpu.l2cache.demand_miss_rate::cpu.inst 0.954461 # miss rate for demand accesses -system.cpu.l2cache.demand_miss_rate::cpu.data 0.219706 # miss rate for demand accesses -system.cpu.l2cache.demand_miss_rate::total 0.219752 # miss rate for demand accesses -system.cpu.l2cache.overall_miss_rate::cpu.inst 0.954461 # miss rate for overall accesses -system.cpu.l2cache.overall_miss_rate::cpu.data 0.219706 # miss rate for overall accesses -system.cpu.l2cache.overall_miss_rate::total 0.219752 # miss rate for overall accesses -system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 21277.777778 # average UpgradeReq miss latency -system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 21277.777778 # average UpgradeReq miss latency -system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 102004.547822 # average ReadExReq miss latency -system.cpu.l2cache.ReadExReq_avg_miss_latency::total 102004.547822 # average ReadExReq miss latency -system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 72541.869523 # average ReadCleanReq miss latency -system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 72541.869523 # average ReadCleanReq miss latency -system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 86243.800349 # average ReadSharedReq miss latency -system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 86243.800349 # average ReadSharedReq miss latency -system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 72541.869523 # average overall miss latency -system.cpu.l2cache.demand_avg_miss_latency::cpu.data 90381.167213 # average overall miss latency -system.cpu.l2cache.demand_avg_miss_latency::total 90376.264406 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 72541.869523 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::cpu.data 90381.167213 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::total 90376.264406 # average overall miss latency -system.cpu.l2cache.blocked_cycles::no_mshrs 351 # number of cycles access was blocked +system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.358414 # miss rate for ReadExReq accesses +system.cpu.l2cache.ReadExReq_miss_rate::total 0.358414 # miss rate for ReadExReq accesses +system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.953575 # miss rate for ReadCleanReq accesses +system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.953575 # miss rate for ReadCleanReq accesses +system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.193079 # miss rate for ReadSharedReq accesses +system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.193079 # miss rate for ReadSharedReq accesses +system.cpu.l2cache.demand_miss_rate::cpu.inst 0.953575 # miss rate for demand accesses +system.cpu.l2cache.demand_miss_rate::cpu.data 0.219698 # miss rate for demand accesses +system.cpu.l2cache.demand_miss_rate::total 0.219744 # miss rate for demand accesses +system.cpu.l2cache.overall_miss_rate::cpu.inst 0.953575 # miss rate for overall accesses +system.cpu.l2cache.overall_miss_rate::cpu.data 0.219698 # miss rate for overall accesses +system.cpu.l2cache.overall_miss_rate::total 0.219744 # miss rate for overall accesses +system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 21214.285714 # average UpgradeReq miss latency +system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 21214.285714 # average UpgradeReq miss latency +system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 106538.720602 # average ReadExReq miss latency +system.cpu.l2cache.ReadExReq_avg_miss_latency::total 106538.720602 # average ReadExReq miss latency +system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 88442.064265 # average ReadCleanReq miss latency +system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 88442.064265 # average ReadCleanReq miss latency +system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 93192.867347 # average ReadSharedReq miss latency +system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 93192.867347 # average ReadSharedReq miss latency +system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 88442.064265 # average overall miss latency +system.cpu.l2cache.demand_avg_miss_latency::cpu.data 96698.196809 # average overall miss latency +system.cpu.l2cache.demand_avg_miss_latency::total 96695.927705 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 88442.064265 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::cpu.data 96698.196809 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::total 96695.927705 # average overall miss latency +system.cpu.l2cache.blocked_cycles::no_mshrs 541 # number of cycles access was blocked system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked -system.cpu.l2cache.blocked::no_mshrs 5 # number of cycles access was blocked +system.cpu.l2cache.blocked::no_mshrs 4 # number of cycles access was blocked system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked -system.cpu.l2cache.avg_blocked_cycles::no_mshrs 70.200000 # average number of cycles each access was blocked +system.cpu.l2cache.avg_blocked_cycles::no_mshrs 135.250000 # average number of cycles each access was blocked system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked -system.cpu.l2cache.unused_prefetches 58014 # number of HardPF blocks evicted w/o reference -system.cpu.l2cache.writebacks::writebacks 1634499 # number of writebacks -system.cpu.l2cache.writebacks::total 1634499 # number of writebacks -system.cpu.l2cache.ReadExReq_mshr_hits::cpu.data 3902 # number of ReadExReq MSHR hits -system.cpu.l2cache.ReadExReq_mshr_hits::total 3902 # number of ReadExReq MSHR hits -system.cpu.l2cache.ReadSharedReq_mshr_hits::cpu.data 45668 # number of ReadSharedReq MSHR hits -system.cpu.l2cache.ReadSharedReq_mshr_hits::total 45668 # number of ReadSharedReq MSHR hits -system.cpu.l2cache.demand_mshr_hits::cpu.data 49570 # number of demand (read+write) MSHR hits -system.cpu.l2cache.demand_mshr_hits::total 49570 # number of demand (read+write) MSHR hits -system.cpu.l2cache.overall_mshr_hits::cpu.data 49570 # number of overall MSHR hits -system.cpu.l2cache.overall_mshr_hits::total 49570 # number of overall MSHR hits -system.cpu.l2cache.HardPFReq_mshr_misses::cpu.l2cache.prefetcher 1198249 # number of HardPFReq MSHR misses -system.cpu.l2cache.HardPFReq_mshr_misses::total 1198249 # number of HardPFReq MSHR misses -system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 9 # number of UpgradeReq MSHR misses -system.cpu.l2cache.UpgradeReq_mshr_misses::total 9 # number of UpgradeReq MSHR misses -system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 976787 # number of ReadExReq MSHR misses -system.cpu.l2cache.ReadExReq_mshr_misses::total 976787 # number of ReadExReq MSHR misses -system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 1027 # number of ReadCleanReq MSHR misses -system.cpu.l2cache.ReadCleanReq_mshr_misses::total 1027 # number of ReadCleanReq MSHR misses -system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 2709447 # number of ReadSharedReq MSHR misses -system.cpu.l2cache.ReadSharedReq_mshr_misses::total 2709447 # number of ReadSharedReq MSHR misses -system.cpu.l2cache.demand_mshr_misses::cpu.inst 1027 # number of demand (read+write) MSHR misses -system.cpu.l2cache.demand_mshr_misses::cpu.data 3686234 # number of demand (read+write) MSHR misses -system.cpu.l2cache.demand_mshr_misses::total 3687261 # number of demand (read+write) MSHR misses -system.cpu.l2cache.overall_mshr_misses::cpu.inst 1027 # number of overall MSHR misses -system.cpu.l2cache.overall_mshr_misses::cpu.data 3686234 # number of overall MSHR misses -system.cpu.l2cache.overall_mshr_misses::cpu.l2cache.prefetcher 1198249 # number of overall MSHR misses -system.cpu.l2cache.overall_mshr_misses::total 4885510 # number of overall MSHR misses -system.cpu.l2cache.HardPFReq_mshr_miss_latency::cpu.l2cache.prefetcher 73218164638 # number of HardPFReq MSHR miss cycles -system.cpu.l2cache.HardPFReq_mshr_miss_latency::total 73218164638 # number of HardPFReq MSHR miss cycles -system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 137500 # number of UpgradeReq MSHR miss cycles -system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 137500 # number of UpgradeReq MSHR miss cycles -system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 93806338999 # number of ReadExReq MSHR miss cycles -system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 93806338999 # number of ReadExReq MSHR miss cycles -system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 68350500 # number of ReadCleanReq MSHR miss cycles -system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 68350500 # number of ReadCleanReq MSHR miss cycles -system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 218529981999 # number of ReadSharedReq MSHR miss cycles -system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 218529981999 # number of ReadSharedReq MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 68350500 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 312336320998 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::total 312404671498 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 68350500 # number of overall MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 312336320998 # number of overall MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::cpu.l2cache.prefetcher 73218164638 # number of overall MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::total 385622836136 # number of overall MSHR miss cycles +system.cpu.l2cache.unused_prefetches 58311 # number of HardPF blocks evicted w/o reference +system.cpu.l2cache.writebacks::writebacks 1634049 # number of writebacks +system.cpu.l2cache.writebacks::total 1634049 # number of writebacks +system.cpu.l2cache.ReadExReq_mshr_hits::cpu.data 3931 # number of ReadExReq MSHR hits +system.cpu.l2cache.ReadExReq_mshr_hits::total 3931 # number of ReadExReq MSHR hits +system.cpu.l2cache.ReadCleanReq_mshr_hits::cpu.inst 1 # number of ReadCleanReq MSHR hits +system.cpu.l2cache.ReadCleanReq_mshr_hits::total 1 # number of ReadCleanReq MSHR hits +system.cpu.l2cache.ReadSharedReq_mshr_hits::cpu.data 45060 # number of ReadSharedReq MSHR hits +system.cpu.l2cache.ReadSharedReq_mshr_hits::total 45060 # number of ReadSharedReq MSHR hits +system.cpu.l2cache.demand_mshr_hits::cpu.inst 1 # number of demand (read+write) MSHR hits +system.cpu.l2cache.demand_mshr_hits::cpu.data 48991 # number of demand (read+write) MSHR hits +system.cpu.l2cache.demand_mshr_hits::total 48992 # number of demand (read+write) MSHR hits +system.cpu.l2cache.overall_mshr_hits::cpu.inst 1 # number of overall MSHR hits +system.cpu.l2cache.overall_mshr_hits::cpu.data 48991 # number of overall MSHR hits +system.cpu.l2cache.overall_mshr_hits::total 48992 # number of overall MSHR hits +system.cpu.l2cache.HardPFReq_mshr_misses::cpu.l2cache.prefetcher 1197394 # number of HardPFReq MSHR misses +system.cpu.l2cache.HardPFReq_mshr_misses::total 1197394 # number of HardPFReq MSHR misses +system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 7 # number of UpgradeReq MSHR misses +system.cpu.l2cache.UpgradeReq_mshr_misses::total 7 # number of UpgradeReq MSHR misses +system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 977265 # number of ReadExReq MSHR misses +system.cpu.l2cache.ReadExReq_mshr_misses::total 977265 # number of ReadExReq MSHR misses +system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 1026 # number of ReadCleanReq MSHR misses +system.cpu.l2cache.ReadCleanReq_mshr_misses::total 1026 # number of ReadCleanReq MSHR misses +system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 2709455 # number of ReadSharedReq MSHR misses +system.cpu.l2cache.ReadSharedReq_mshr_misses::total 2709455 # number of ReadSharedReq MSHR misses +system.cpu.l2cache.demand_mshr_misses::cpu.inst 1026 # number of demand (read+write) MSHR misses +system.cpu.l2cache.demand_mshr_misses::cpu.data 3686720 # number of demand (read+write) MSHR misses +system.cpu.l2cache.demand_mshr_misses::total 3687746 # number of demand (read+write) MSHR misses +system.cpu.l2cache.overall_mshr_misses::cpu.inst 1026 # number of overall MSHR misses +system.cpu.l2cache.overall_mshr_misses::cpu.data 3686720 # number of overall MSHR misses +system.cpu.l2cache.overall_mshr_misses::cpu.l2cache.prefetcher 1197394 # number of overall MSHR misses +system.cpu.l2cache.overall_mshr_misses::total 4885140 # number of overall MSHR misses +system.cpu.l2cache.HardPFReq_mshr_miss_latency::cpu.l2cache.prefetcher 84175133455 # number of HardPFReq MSHR miss cycles +system.cpu.l2cache.HardPFReq_mshr_miss_latency::total 84175133455 # number of HardPFReq MSHR miss cycles +system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 106500 # number of UpgradeReq MSHR miss cycles +system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 106500 # number of UpgradeReq MSHR miss cycles +system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 98289203000 # number of ReadExReq MSHR miss cycles +system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 98289203000 # number of ReadExReq MSHR miss cycles +system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 84580000 # number of ReadCleanReq MSHR miss cycles +system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 84580000 # number of ReadCleanReq MSHR miss cycles +system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 237438885500 # number of ReadSharedReq MSHR miss cycles +system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 237438885500 # number of ReadSharedReq MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 84580000 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 335728088500 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::total 335812668500 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 84580000 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 335728088500 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::cpu.l2cache.prefetcher 84175133455 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::total 419987801955 # number of overall MSHR miss cycles system.cpu.l2cache.HardPFReq_mshr_miss_rate::cpu.l2cache.prefetcher inf # mshr miss rate for HardPFReq accesses system.cpu.l2cache.HardPFReq_mshr_miss_rate::total inf # mshr miss rate for HardPFReq accesses system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for UpgradeReq accesses system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 1 # mshr miss rate for UpgradeReq accesses -system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.356810 # mshr miss rate for ReadExReq accesses -system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.356810 # mshr miss rate for ReadExReq accesses -system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.954461 # mshr miss rate for ReadCleanReq accesses -system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.954461 # mshr miss rate for ReadCleanReq accesses -system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.189922 # mshr miss rate for ReadSharedReq accesses -system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.189922 # mshr miss rate for ReadSharedReq accesses -system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.954461 # mshr miss rate for demand accesses -system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.216791 # mshr miss rate for demand accesses -system.cpu.l2cache.demand_mshr_miss_rate::total 0.216837 # mshr miss rate for demand accesses -system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.954461 # mshr miss rate for overall accesses -system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.216791 # mshr miss rate for overall accesses +system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.356978 # mshr miss rate for ReadExReq accesses +system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.356978 # mshr miss rate for ReadExReq accesses +system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.952646 # mshr miss rate for ReadCleanReq accesses +system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.952646 # mshr miss rate for ReadCleanReq accesses +system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.189920 # mshr miss rate for ReadSharedReq accesses +system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.189920 # mshr miss rate for ReadSharedReq accesses +system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.952646 # mshr miss rate for demand accesses +system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.216816 # mshr miss rate for demand accesses +system.cpu.l2cache.demand_mshr_miss_rate::total 0.216863 # mshr miss rate for demand accesses +system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.952646 # mshr miss rate for overall accesses +system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.216816 # mshr miss rate for overall accesses system.cpu.l2cache.overall_mshr_miss_rate::cpu.l2cache.prefetcher inf # mshr miss rate for overall accesses -system.cpu.l2cache.overall_mshr_miss_rate::total 0.287303 # mshr miss rate for overall accesses -system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::cpu.l2cache.prefetcher 61104.298554 # average HardPFReq mshr miss latency -system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::total 61104.298554 # average HardPFReq mshr miss latency -system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 15277.777778 # average UpgradeReq mshr miss latency -system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 15277.777778 # average UpgradeReq mshr miss latency -system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 96035.613700 # average ReadExReq mshr miss latency -system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 96035.613700 # average ReadExReq mshr miss latency -system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 66553.554041 # average ReadCleanReq mshr miss latency -system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 66553.554041 # average ReadCleanReq mshr miss latency -system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 80654.828088 # average ReadSharedReq mshr miss latency -system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 80654.828088 # average ReadSharedReq mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 66553.554041 # average overall mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 84730.465021 # average overall mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::total 84725.402270 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 66553.554041 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 84730.465021 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.l2cache.prefetcher 61104.298554 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::total 78931.951042 # average overall mshr miss latency -system.cpu.toL2Bus.snoop_filter.tot_requests 34008488 # Total number of requests made to the snoop filter. -system.cpu.toL2Bus.snoop_filter.hit_single_requests 17003756 # Number of requests hitting in the snoop filter with a single holder of the requested data. -system.cpu.toL2Bus.snoop_filter.hit_multi_requests 21185 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data. -system.cpu.toL2Bus.snoop_filter.tot_snoops 201663 # Total number of snoops made to the snoop filter. -system.cpu.toL2Bus.snoop_filter.hit_single_snoops 201662 # Number of snoops hitting in the snoop filter with a single holder of the requested data. +system.cpu.l2cache.overall_mshr_miss_rate::total 0.287278 # mshr miss rate for overall accesses +system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::cpu.l2cache.prefetcher 70298.609693 # average HardPFReq mshr miss latency +system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::total 70298.609693 # average HardPFReq mshr miss latency +system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 15214.285714 # average UpgradeReq mshr miss latency +system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 15214.285714 # average UpgradeReq mshr miss latency +system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 100575.793669 # average ReadExReq mshr miss latency +system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 100575.793669 # average ReadExReq mshr miss latency +system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 82436.647173 # average ReadCleanReq mshr miss latency +system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 82436.647173 # average ReadCleanReq mshr miss latency +system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 87633.448609 # average ReadSharedReq mshr miss latency +system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 87633.448609 # average ReadSharedReq mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 82436.647173 # average overall mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 91064.167743 # average overall mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::total 91061.767405 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 82436.647173 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 91064.167743 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.l2cache.prefetcher 70298.609693 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::total 85972.521147 # average overall mshr miss latency +system.cpu.toL2Bus.snoop_filter.tot_requests 34008905 # Total number of requests made to the snoop filter. +system.cpu.toL2Bus.snoop_filter.hit_single_requests 17003965 # Number of requests hitting in the snoop filter with a single holder of the requested data. +system.cpu.toL2Bus.snoop_filter.hit_multi_requests 21224 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data. +system.cpu.toL2Bus.snoop_filter.tot_snoops 200821 # Total number of snoops made to the snoop filter. +system.cpu.toL2Bus.snoop_filter.hit_single_snoops 200820 # Number of snoops hitting in the snoop filter with a single holder of the requested data. system.cpu.toL2Bus.snoop_filter.hit_multi_snoops 1 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data. -system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 770752376500 # Cumulative time (in ticks) in various power states -system.cpu.toL2Bus.trans_dist::ReadResp 14267181 # Transaction distribution -system.cpu.toL2Bus.trans_dist::WritebackDirty 6469733 # Transaction distribution -system.cpu.toL2Bus.trans_dist::WritebackClean 12168504 # Transaction distribution -system.cpu.toL2Bus.trans_dist::CleanEvict 3012569 # Transaction distribution -system.cpu.toL2Bus.trans_dist::HardPFReq 1490485 # Transaction distribution +system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 787742202500 # Cumulative time (in ticks) in various power states +system.cpu.toL2Bus.trans_dist::ReadResp 14267344 # Transaction distribution +system.cpu.toL2Bus.trans_dist::WritebackDirty 6459789 # Transaction distribution +system.cpu.toL2Bus.trans_dist::WritebackClean 12178209 # Transaction distribution +system.cpu.toL2Bus.trans_dist::CleanEvict 3013479 # Transaction distribution +system.cpu.toL2Bus.trans_dist::HardPFReq 1493524 # Transaction distribution system.cpu.toL2Bus.trans_dist::HardPFResp 11 # Transaction distribution -system.cpu.toL2Bus.trans_dist::UpgradeReq 9 # Transaction distribution -system.cpu.toL2Bus.trans_dist::UpgradeResp 9 # Transaction distribution -system.cpu.toL2Bus.trans_dist::ReadExReq 2737555 # Transaction distribution -system.cpu.toL2Bus.trans_dist::ReadExResp 2737555 # Transaction distribution -system.cpu.toL2Bus.trans_dist::ReadCleanReq 1076 # Transaction distribution -system.cpu.toL2Bus.trans_dist::ReadSharedReq 14266107 # Transaction distribution -system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 2738 # Packet count per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 51010503 # Packet count per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_count::total 51013241 # Packet count per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 106368 # Cumulative packet size per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 2176436672 # Cumulative packet size per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_size::total 2176543040 # Cumulative packet size per connected master and slave (bytes) -system.cpu.toL2Bus.snoops 6137564 # Total snoops (count) -system.cpu.toL2Bus.snoopTraffic 104608640 # Total snoop traffic (bytes) -system.cpu.toL2Bus.snoop_fanout::samples 23142303 # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::mean 0.009630 # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::stdev 0.097659 # Request fanout histogram +system.cpu.toL2Bus.trans_dist::UpgradeReq 7 # Transaction distribution +system.cpu.toL2Bus.trans_dist::UpgradeResp 7 # Transaction distribution +system.cpu.toL2Bus.trans_dist::ReadExReq 2737604 # Transaction distribution +system.cpu.toL2Bus.trans_dist::ReadExResp 2737604 # Transaction distribution +system.cpu.toL2Bus.trans_dist::ReadCleanReq 1077 # Transaction distribution +system.cpu.toL2Bus.trans_dist::ReadSharedReq 14266268 # Transaction distribution +system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 2742 # Packet count per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 51011129 # Packet count per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_count::total 51013871 # Packet count per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 106560 # Cumulative packet size per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 2176463552 # Cumulative packet size per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_size::total 2176570112 # Cumulative packet size per connected master and slave (bytes) +system.cpu.toL2Bus.snoops 6141063 # Total snoops (count) +system.cpu.toL2Bus.snoopTraffic 104579840 # Total snoop traffic (bytes) +system.cpu.toL2Bus.snoop_fanout::samples 23146008 # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::mean 0.009594 # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::stdev 0.097477 # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::0 22919446 99.04% 99.04% # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::1 222856 0.96% 100.00% # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::0 22923954 99.04% 99.04% # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::1 222053 0.96% 100.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::2 1 0.00% 100.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::min_value 0 # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::max_value 2 # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::total 23142303 # Request fanout histogram -system.cpu.toL2Bus.reqLayer0.occupancy 34007983525 # Layer occupancy (ticks) -system.cpu.toL2Bus.reqLayer0.utilization 4.4 # Layer utilization (%) -system.cpu.toL2Bus.snoopLayer0.occupancy 16538 # Layer occupancy (ticks) +system.cpu.toL2Bus.snoop_fanout::total 23146008 # Request fanout histogram +system.cpu.toL2Bus.reqLayer0.occupancy 34008401540 # Layer occupancy (ticks) +system.cpu.toL2Bus.reqLayer0.utilization 4.3 # Layer utilization (%) +system.cpu.toL2Bus.snoopLayer0.occupancy 16551 # Layer occupancy (ticks) system.cpu.toL2Bus.snoopLayer0.utilization 0.0 # Layer utilization (%) -system.cpu.toL2Bus.respLayer0.occupancy 1611000 # Layer occupancy (ticks) +system.cpu.toL2Bus.respLayer0.occupancy 1614499 # Layer occupancy (ticks) system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%) -system.cpu.toL2Bus.respLayer1.occupancy 25505500994 # Layer occupancy (ticks) -system.cpu.toL2Bus.respLayer1.utilization 3.3 # Layer utilization (%) -system.membus.snoop_filter.tot_requests 9332231 # Total number of requests made to the snoop filter. -system.membus.snoop_filter.hit_single_requests 4668264 # Number of requests hitting in the snoop filter with a single holder of the requested data. +system.cpu.toL2Bus.respLayer1.occupancy 25505814993 # Layer occupancy (ticks) +system.cpu.toL2Bus.respLayer1.utilization 3.2 # Layer utilization (%) +system.membus.snoop_filter.tot_requests 9333193 # Total number of requests made to the snoop filter. +system.membus.snoop_filter.hit_single_requests 4668760 # Number of requests hitting in the snoop filter with a single holder of the requested data. system.membus.snoop_filter.hit_multi_requests 0 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data. system.membus.snoop_filter.tot_snoops 0 # Total number of snoops made to the snoop filter. system.membus.snoop_filter.hit_single_snoops 0 # Number of snoops hitting in the snoop filter with a single holder of the requested data. system.membus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data. -system.membus.pwrStateResidencyTicks::UNDEFINED 770752376500 # Cumulative time (in ticks) in various power states -system.membus.trans_dist::ReadResp 3708204 # Transaction distribution -system.membus.trans_dist::WritebackDirty 1634499 # Transaction distribution -system.membus.trans_dist::CleanEvict 3012569 # Transaction distribution -system.membus.trans_dist::UpgradeReq 9 # Transaction distribution -system.membus.trans_dist::ReadExReq 976948 # Transaction distribution -system.membus.trans_dist::ReadExResp 976948 # Transaction distribution -system.membus.trans_dist::ReadSharedReq 3708206 # Transaction distribution -system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 14017383 # Packet count per connected master and slave (bytes) -system.membus.pkt_count::total 14017383 # Packet count per connected master and slave (bytes) -system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 404457664 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size::total 404457664 # Cumulative packet size per connected master and slave (bytes) +system.membus.pwrStateResidencyTicks::UNDEFINED 787742202500 # Cumulative time (in ticks) in various power states +system.membus.trans_dist::ReadResp 3708223 # Transaction distribution +system.membus.trans_dist::WritebackDirty 1634049 # Transaction distribution +system.membus.trans_dist::CleanEvict 3013479 # Transaction distribution +system.membus.trans_dist::UpgradeReq 7 # Transaction distribution +system.membus.trans_dist::ReadExReq 977434 # Transaction distribution +system.membus.trans_dist::ReadExResp 977434 # Transaction distribution +system.membus.trans_dist::ReadSharedReq 3708224 # Transaction distribution +system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 14018850 # Packet count per connected master and slave (bytes) +system.membus.pkt_count::total 14018850 # Packet count per connected master and slave (bytes) +system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 404461184 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size::total 404461184 # Cumulative packet size per connected master and slave (bytes) system.membus.snoops 0 # Total snoops (count) system.membus.snoopTraffic 0 # Total snoop traffic (bytes) -system.membus.snoop_fanout::samples 4685163 # Request fanout histogram +system.membus.snoop_fanout::samples 4685665 # Request fanout histogram system.membus.snoop_fanout::mean 0 # Request fanout histogram system.membus.snoop_fanout::stdev 0 # Request fanout histogram system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram -system.membus.snoop_fanout::0 4685163 100.00% 100.00% # Request fanout histogram +system.membus.snoop_fanout::0 4685665 100.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::min_value 0 # Request fanout histogram system.membus.snoop_fanout::max_value 0 # Request fanout histogram -system.membus.snoop_fanout::total 4685163 # Request fanout histogram -system.membus.reqLayer0.occupancy 17662405597 # Layer occupancy (ticks) -system.membus.reqLayer0.utilization 2.3 # Layer utilization (%) -system.membus.respLayer1.occupancy 25476549560 # Layer occupancy (ticks) -system.membus.respLayer1.utilization 3.3 # Layer utilization (%) +system.membus.snoop_fanout::total 4685665 # Request fanout histogram +system.membus.reqLayer0.occupancy 17659262741 # Layer occupancy (ticks) +system.membus.reqLayer0.utilization 2.2 # Layer utilization (%) +system.membus.respLayer1.occupancy 25448696800 # Layer occupancy (ticks) +system.membus.respLayer1.utilization 3.2 # Layer utilization (%) ---------- End Simulation Statistics ---------- |