summaryrefslogtreecommitdiff
path: root/tests/long/se/60.bzip2
diff options
context:
space:
mode:
Diffstat (limited to 'tests/long/se/60.bzip2')
-rw-r--r--tests/long/se/60.bzip2/ref/alpha/tru64/minor-timing/stats.txt1023
-rw-r--r--tests/long/se/60.bzip2/ref/alpha/tru64/o3-timing/stats.txt1563
-rw-r--r--tests/long/se/60.bzip2/ref/alpha/tru64/simple-timing/stats.txt456
-rw-r--r--tests/long/se/60.bzip2/ref/arm/linux/minor-timing/stats.txt1039
-rw-r--r--tests/long/se/60.bzip2/ref/arm/linux/o3-timing/stats.txt1682
-rw-r--r--tests/long/se/60.bzip2/ref/arm/linux/simple-atomic/stats.txt22
-rw-r--r--tests/long/se/60.bzip2/ref/arm/linux/simple-timing/stats.txt286
-rw-r--r--tests/long/se/60.bzip2/ref/x86/linux/simple-timing/stats.txt438
8 files changed, 3252 insertions, 3257 deletions
diff --git a/tests/long/se/60.bzip2/ref/alpha/tru64/minor-timing/stats.txt b/tests/long/se/60.bzip2/ref/alpha/tru64/minor-timing/stats.txt
index 0dacf1436..520a2b090 100644
--- a/tests/long/se/60.bzip2/ref/alpha/tru64/minor-timing/stats.txt
+++ b/tests/long/se/60.bzip2/ref/alpha/tru64/minor-timing/stats.txt
@@ -1,105 +1,105 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 1.199774 # Number of seconds simulated
-sim_ticks 1199774280000 # Number of ticks simulated
-final_tick 1199774280000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 1.211624 # Number of seconds simulated
+sim_ticks 1211624479500 # Number of ticks simulated
+final_tick 1211624479500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 216625 # Simulator instruction rate (inst/s)
-host_op_rate 216625 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 142303871 # Simulator tick rate (ticks/s)
-host_mem_usage 282608 # Number of bytes of host memory used
-host_seconds 8431.08 # Real time elapsed on the host
+host_inst_rate 333436 # Simulator instruction rate (inst/s)
+host_op_rate 333436 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 221202175 # Simulator tick rate (ticks/s)
+host_mem_usage 295444 # Number of bytes of host memory used
+host_seconds 5477.45 # Real time elapsed on the host
sim_insts 1826378509 # Number of instructions simulated
sim_ops 1826378509 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
system.clk_domain.clock 1000 # Clock period in ticks
-system.physmem.bytes_read::cpu.inst 61376 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.data 125444608 # Number of bytes read from this memory
-system.physmem.bytes_read::total 125505984 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 61376 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 61376 # Number of instructions bytes read from this memory
-system.physmem.bytes_written::writebacks 65167488 # Number of bytes written to this memory
-system.physmem.bytes_written::total 65167488 # Number of bytes written to this memory
-system.physmem.num_reads::cpu.inst 959 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 1960072 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 1961031 # Number of read requests responded to by this memory
-system.physmem.num_writes::writebacks 1018242 # Number of write requests responded to by this memory
-system.physmem.num_writes::total 1018242 # Number of write requests responded to by this memory
-system.physmem.bw_read::cpu.inst 51156 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 104556840 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 104607997 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 51156 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 51156 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write::writebacks 54316457 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::total 54316457 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total::writebacks 54316457 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 51156 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 104556840 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 158924454 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.readReqs 1961031 # Number of read requests accepted
-system.physmem.writeReqs 1018242 # Number of write requests accepted
-system.physmem.readBursts 1961031 # Number of DRAM read bursts, including those serviced by the write queue
-system.physmem.writeBursts 1018242 # Number of DRAM write bursts, including those merged in the write queue
-system.physmem.bytesReadDRAM 125423808 # Total number of bytes read from DRAM
-system.physmem.bytesReadWrQ 82176 # Total number of bytes read from write queue
-system.physmem.bytesWritten 65166208 # Total number of bytes written to DRAM
-system.physmem.bytesReadSys 125505984 # Total read bytes from the system interface side
-system.physmem.bytesWrittenSys 65167488 # Total written bytes from the system interface side
-system.physmem.servicedByWrQ 1284 # Number of DRAM read bursts serviced by the write queue
+system.physmem.bytes_read::cpu.inst 61248 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 125444544 # Number of bytes read from this memory
+system.physmem.bytes_read::total 125505792 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 61248 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 61248 # Number of instructions bytes read from this memory
+system.physmem.bytes_written::writebacks 65167616 # Number of bytes written to this memory
+system.physmem.bytes_written::total 65167616 # Number of bytes written to this memory
+system.physmem.num_reads::cpu.inst 957 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 1960071 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 1961028 # Number of read requests responded to by this memory
+system.physmem.num_writes::writebacks 1018244 # Number of write requests responded to by this memory
+system.physmem.num_writes::total 1018244 # Number of write requests responded to by this memory
+system.physmem.bw_read::cpu.inst 50550 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 103534178 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 103584728 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 50550 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 50550 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 53785325 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 53785325 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 53785325 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 50550 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 103534178 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 157370053 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 1961028 # Number of read requests accepted
+system.physmem.writeReqs 1018244 # Number of write requests accepted
+system.physmem.readBursts 1961028 # Number of DRAM read bursts, including those serviced by the write queue
+system.physmem.writeBursts 1018244 # Number of DRAM write bursts, including those merged in the write queue
+system.physmem.bytesReadDRAM 125424064 # Total number of bytes read from DRAM
+system.physmem.bytesReadWrQ 81728 # Total number of bytes read from write queue
+system.physmem.bytesWritten 65166336 # Total number of bytes written to DRAM
+system.physmem.bytesReadSys 125505792 # Total read bytes from the system interface side
+system.physmem.bytesWrittenSys 65167616 # Total written bytes from the system interface side
+system.physmem.servicedByWrQ 1277 # Number of DRAM read bursts serviced by the write queue
system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write
-system.physmem.perBankRdBursts::0 118757 # Per bank write bursts
-system.physmem.perBankRdBursts::1 114096 # Per bank write bursts
-system.physmem.perBankRdBursts::2 116226 # Per bank write bursts
-system.physmem.perBankRdBursts::3 117770 # Per bank write bursts
-system.physmem.perBankRdBursts::4 117824 # Per bank write bursts
-system.physmem.perBankRdBursts::5 117523 # Per bank write bursts
-system.physmem.perBankRdBursts::6 119882 # Per bank write bursts
-system.physmem.perBankRdBursts::7 124516 # Per bank write bursts
-system.physmem.perBankRdBursts::8 126973 # Per bank write bursts
-system.physmem.perBankRdBursts::9 130090 # Per bank write bursts
-system.physmem.perBankRdBursts::10 128654 # Per bank write bursts
-system.physmem.perBankRdBursts::11 130347 # Per bank write bursts
-system.physmem.perBankRdBursts::12 126055 # Per bank write bursts
-system.physmem.perBankRdBursts::13 125249 # Per bank write bursts
-system.physmem.perBankRdBursts::14 122591 # Per bank write bursts
-system.physmem.perBankRdBursts::15 123194 # Per bank write bursts
-system.physmem.perBankWrBursts::0 61222 # Per bank write bursts
-system.physmem.perBankWrBursts::1 61485 # Per bank write bursts
-system.physmem.perBankWrBursts::2 60564 # Per bank write bursts
+system.physmem.perBankRdBursts::0 118746 # Per bank write bursts
+system.physmem.perBankRdBursts::1 114093 # Per bank write bursts
+system.physmem.perBankRdBursts::2 116238 # Per bank write bursts
+system.physmem.perBankRdBursts::3 117765 # Per bank write bursts
+system.physmem.perBankRdBursts::4 117832 # Per bank write bursts
+system.physmem.perBankRdBursts::5 117522 # Per bank write bursts
+system.physmem.perBankRdBursts::6 119888 # Per bank write bursts
+system.physmem.perBankRdBursts::7 124523 # Per bank write bursts
+system.physmem.perBankRdBursts::8 126979 # Per bank write bursts
+system.physmem.perBankRdBursts::9 130092 # Per bank write bursts
+system.physmem.perBankRdBursts::10 128645 # Per bank write bursts
+system.physmem.perBankRdBursts::11 130343 # Per bank write bursts
+system.physmem.perBankRdBursts::12 126054 # Per bank write bursts
+system.physmem.perBankRdBursts::13 125251 # Per bank write bursts
+system.physmem.perBankRdBursts::14 122593 # Per bank write bursts
+system.physmem.perBankRdBursts::15 123187 # Per bank write bursts
+system.physmem.perBankWrBursts::0 61219 # Per bank write bursts
+system.physmem.perBankWrBursts::1 61484 # Per bank write bursts
+system.physmem.perBankWrBursts::2 60571 # Per bank write bursts
system.physmem.perBankWrBursts::3 61239 # Per bank write bursts
-system.physmem.perBankWrBursts::4 61658 # Per bank write bursts
-system.physmem.perBankWrBursts::5 63101 # Per bank write bursts
-system.physmem.perBankWrBursts::6 64148 # Per bank write bursts
-system.physmem.perBankWrBursts::7 65617 # Per bank write bursts
-system.physmem.perBankWrBursts::8 65332 # Per bank write bursts
-system.physmem.perBankWrBursts::9 65778 # Per bank write bursts
-system.physmem.perBankWrBursts::10 65295 # Per bank write bursts
-system.physmem.perBankWrBursts::11 65646 # Per bank write bursts
-system.physmem.perBankWrBursts::12 64171 # Per bank write bursts
-system.physmem.perBankWrBursts::13 64211 # Per bank write bursts
-system.physmem.perBankWrBursts::14 64568 # Per bank write bursts
+system.physmem.perBankWrBursts::4 61659 # Per bank write bursts
+system.physmem.perBankWrBursts::5 63100 # Per bank write bursts
+system.physmem.perBankWrBursts::6 64152 # Per bank write bursts
+system.physmem.perBankWrBursts::7 65616 # Per bank write bursts
+system.physmem.perBankWrBursts::8 65335 # Per bank write bursts
+system.physmem.perBankWrBursts::9 65774 # Per bank write bursts
+system.physmem.perBankWrBursts::10 65298 # Per bank write bursts
+system.physmem.perBankWrBursts::11 65641 # Per bank write bursts
+system.physmem.perBankWrBursts::12 64170 # Per bank write bursts
+system.physmem.perBankWrBursts::13 64210 # Per bank write bursts
+system.physmem.perBankWrBursts::14 64569 # Per bank write bursts
system.physmem.perBankWrBursts::15 64187 # Per bank write bursts
system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
-system.physmem.totGap 1199774169500 # Total gap between requests
+system.physmem.totGap 1211624362000 # Total gap between requests
system.physmem.readPktSize::0 0 # Read request sizes (log2)
system.physmem.readPktSize::1 0 # Read request sizes (log2)
system.physmem.readPktSize::2 0 # Read request sizes (log2)
system.physmem.readPktSize::3 0 # Read request sizes (log2)
system.physmem.readPktSize::4 0 # Read request sizes (log2)
system.physmem.readPktSize::5 0 # Read request sizes (log2)
-system.physmem.readPktSize::6 1961031 # Read request sizes (log2)
+system.physmem.readPktSize::6 1961028 # Read request sizes (log2)
system.physmem.writePktSize::0 0 # Write request sizes (log2)
system.physmem.writePktSize::1 0 # Write request sizes (log2)
system.physmem.writePktSize::2 0 # Write request sizes (log2)
system.physmem.writePktSize::3 0 # Write request sizes (log2)
system.physmem.writePktSize::4 0 # Write request sizes (log2)
system.physmem.writePktSize::5 0 # Write request sizes (log2)
-system.physmem.writePktSize::6 1018242 # Write request sizes (log2)
-system.physmem.rdQLenPdf::0 1834284 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 125445 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::2 18 # What read queue length does an incoming req see
+system.physmem.writePktSize::6 1018244 # Write request sizes (log2)
+system.physmem.rdQLenPdf::0 1838105 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 121629 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 17 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::3 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::4 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see
@@ -144,35 +144,35 @@ system.physmem.wrQLenPdf::11 1 # Wh
system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::15 30311 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::16 31746 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::17 55277 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::18 59244 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::19 59773 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::20 59999 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::21 60000 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::22 59968 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::23 59954 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::24 60029 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::25 60015 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::26 60058 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::27 60509 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::28 60796 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::29 60183 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::30 61128 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::31 59690 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::32 59431 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::33 88 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::34 10 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::15 30236 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::16 31717 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::17 55111 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::18 59442 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::19 59878 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::20 59957 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::21 59979 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::22 59955 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::23 60009 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::24 59970 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::25 60003 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::26 60022 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::27 60856 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::28 60315 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::29 60403 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::30 61125 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::31 59710 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::32 59424 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::33 90 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::34 16 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::35 5 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::36 5 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::36 3 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::37 2 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::38 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::39 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::40 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::41 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::42 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::43 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::39 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::40 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::41 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::42 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::43 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::44 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::45 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::46 0 # What write queue length does an incoming req see
@@ -193,129 +193,130 @@ system.physmem.wrQLenPdf::60 0 # Wh
system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
-system.physmem.bytesPerActivate::samples 1838370 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean 103.671596 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean 81.054008 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev 129.842659 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::0-127 1459678 79.40% 79.40% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128-255 262161 14.26% 93.66% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256-383 49287 2.68% 96.34% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384-511 20645 1.12% 97.47% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::512-639 12893 0.70% 98.17% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640-767 7143 0.39% 98.56% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::768-895 5357 0.29% 98.85% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::896-1023 4451 0.24% 99.09% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1024-1151 16755 0.91% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total 1838370 # Bytes accessed per row activation
-system.physmem.rdPerTurnAround::samples 59429 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::mean 32.975652 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::stdev 161.968947 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::0-1023 59388 99.93% 99.93% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::1024-2047 14 0.02% 99.95% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::2048-3071 11 0.02% 99.97% # Reads before turning the bus around for writes
+system.physmem.bytesPerActivate::samples 1839318 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 103.618163 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 81.033976 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 129.636069 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::0-127 1460921 79.43% 79.43% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128-255 261839 14.24% 93.66% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256-383 49211 2.68% 96.34% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384-511 20654 1.12% 97.46% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::512-639 12987 0.71% 98.17% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::640-767 7330 0.40% 98.57% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768-895 5324 0.29% 98.86% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::896-1023 4553 0.25% 99.10% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024-1151 16499 0.90% 100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total 1839318 # Bytes accessed per row activation
+system.physmem.rdPerTurnAround::samples 59419 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::mean 32.981269 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::stdev 162.030420 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::0-1023 59379 99.93% 99.93% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::1024-2047 14 0.02% 99.96% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::2048-3071 10 0.02% 99.97% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::3072-4095 7 0.01% 99.98% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::4096-5119 3 0.01% 99.99% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::4096-5119 2 0.00% 99.99% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::5120-6143 1 0.00% 99.99% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::6144-7167 1 0.00% 99.99% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::8192-9215 1 0.00% 99.99% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::12288-13311 2 0.00% 100.00% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::16384-17407 1 0.00% 100.00% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::19456-20479 1 0.00% 100.00% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::total 59429 # Reads before turning the bus around for writes
-system.physmem.wrPerTurnAround::samples 59429 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::mean 17.133420 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::gmean 17.097680 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::stdev 1.110939 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::16 27565 46.38% 46.38% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::17 1269 2.14% 48.52% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::18 26249 44.17% 92.69% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::19 3908 6.58% 99.26% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::20 362 0.61% 99.87% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::21 56 0.09% 99.97% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::22 12 0.02% 99.99% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::23 5 0.01% 99.99% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::24 2 0.00% 100.00% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::32 1 0.00% 100.00% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::total 59429 # Writes before turning the bus around for reads
-system.physmem.totQLat 36751953000 # Total ticks spent queuing
-system.physmem.totMemAccLat 73497209250 # Total ticks spent from burst creation until serviced by the DRAM
-system.physmem.totBusLat 9798735000 # Total ticks spent in databus transfers
-system.physmem.avgQLat 18753.42 # Average queueing delay per DRAM burst
+system.physmem.rdPerTurnAround::total 59419 # Reads before turning the bus around for writes
+system.physmem.wrPerTurnAround::samples 59419 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::mean 17.136337 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::gmean 17.100269 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::stdev 1.116106 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::16 27590 46.43% 46.43% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::17 1250 2.10% 48.54% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::18 26098 43.92% 92.46% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::19 3967 6.68% 99.13% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::20 431 0.73% 99.86% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::21 63 0.11% 99.97% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::22 13 0.02% 99.99% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::23 4 0.01% 99.99% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::25 2 0.00% 100.00% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::26 1 0.00% 100.00% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::total 59419 # Writes before turning the bus around for reads
+system.physmem.totQLat 36831870500 # Total ticks spent queuing
+system.physmem.totMemAccLat 73577201750 # Total ticks spent from burst creation until serviced by the DRAM
+system.physmem.totBusLat 9798755000 # Total ticks spent in databus transfers
+system.physmem.avgQLat 18794.16 # Average queueing delay per DRAM burst
system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
-system.physmem.avgMemAccLat 37503.42 # Average memory access latency per DRAM burst
-system.physmem.avgRdBW 104.54 # Average DRAM read bandwidth in MiByte/s
-system.physmem.avgWrBW 54.32 # Average achieved write bandwidth in MiByte/s
-system.physmem.avgRdBWSys 104.61 # Average system read bandwidth in MiByte/s
-system.physmem.avgWrBWSys 54.32 # Average system write bandwidth in MiByte/s
+system.physmem.avgMemAccLat 37544.16 # Average memory access latency per DRAM burst
+system.physmem.avgRdBW 103.52 # Average DRAM read bandwidth in MiByte/s
+system.physmem.avgWrBW 53.78 # Average achieved write bandwidth in MiByte/s
+system.physmem.avgRdBWSys 103.58 # Average system read bandwidth in MiByte/s
+system.physmem.avgWrBWSys 53.79 # Average system write bandwidth in MiByte/s
system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
-system.physmem.busUtil 1.24 # Data bus utilization in percentage
-system.physmem.busUtilRead 0.82 # Data bus utilization in percentage for reads
+system.physmem.busUtil 1.23 # Data bus utilization in percentage
+system.physmem.busUtilRead 0.81 # Data bus utilization in percentage for reads
system.physmem.busUtilWrite 0.42 # Data bus utilization in percentage for writes
system.physmem.avgRdQLen 1.02 # Average read queue length when enqueuing
-system.physmem.avgWrQLen 24.53 # Average write queue length when enqueuing
-system.physmem.readRowHits 726418 # Number of row buffer hits during reads
-system.physmem.writeRowHits 413172 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 37.07 # Row buffer hit rate for reads
-system.physmem.writeRowHitRate 40.58 # Row buffer hit rate for writes
-system.physmem.avgGap 402707.03 # Average gap between requests
-system.physmem.pageHitRate 38.27 # Row buffer hit rate, read and write combined
-system.physmem_0.actEnergy 6745500720 # Energy for activate commands per rank (pJ)
-system.physmem_0.preEnergy 3680580750 # Energy for precharge commands per rank (pJ)
-system.physmem_0.readEnergy 7383386400 # Energy for read commands per rank (pJ)
+system.physmem.avgWrQLen 25.03 # Average write queue length when enqueuing
+system.physmem.readRowHits 725319 # Number of row buffer hits during reads
+system.physmem.writeRowHits 413326 # Number of row buffer hits during writes
+system.physmem.readRowHitRate 37.01 # Row buffer hit rate for reads
+system.physmem.writeRowHitRate 40.59 # Row buffer hit rate for writes
+system.physmem.avgGap 406684.71 # Average gap between requests
+system.physmem.pageHitRate 38.24 # Row buffer hit rate, read and write combined
+system.physmem_0.actEnergy 6747405840 # Energy for activate commands per rank (pJ)
+system.physmem_0.preEnergy 3681620250 # Energy for precharge commands per rank (pJ)
+system.physmem_0.readEnergy 7383487800 # Energy for read commands per rank (pJ)
system.physmem_0.writeEnergy 3233733840 # Energy for write commands per rank (pJ)
-system.physmem_0.refreshEnergy 78362993280 # Energy for refresh commands per rank (pJ)
-system.physmem_0.actBackEnergy 409753789290 # Energy for active background per rank (pJ)
-system.physmem_0.preBackEnergy 360427621500 # Energy for precharge background per rank (pJ)
-system.physmem_0.totalEnergy 869587605780 # Total energy per rank (pJ)
-system.physmem_0.averagePower 724.796496 # Core power per rank (mW)
-system.physmem_0.memoryStateTime::IDLE 596865139750 # Time in different power states
-system.physmem_0.memoryStateTime::REF 40062880000 # Time in different power states
+system.physmem_0.refreshEnergy 79137021600 # Energy for refresh commands per rank (pJ)
+system.physmem_0.actBackEnergy 416124660195 # Energy for active background per rank (pJ)
+system.physmem_0.preBackEnergy 361949541750 # Energy for precharge background per rank (pJ)
+system.physmem_0.totalEnergy 878257471275 # Total energy per rank (pJ)
+system.physmem_0.averagePower 724.862968 # Core power per rank (mW)
+system.physmem_0.memoryStateTime::IDLE 599359370250 # Time in different power states
+system.physmem_0.memoryStateTime::REF 40458600000 # Time in different power states
system.physmem_0.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem_0.memoryStateTime::ACT 562842538250 # Time in different power states
+system.physmem_0.memoryStateTime::ACT 571802499750 # Time in different power states
system.physmem_0.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.physmem_1.actEnergy 7152516000 # Energy for activate commands per rank (pJ)
-system.physmem_1.preEnergy 3902662500 # Energy for precharge commands per rank (pJ)
-system.physmem_1.readEnergy 7901961600 # Energy for read commands per rank (pJ)
-system.physmem_1.writeEnergy 3364241040 # Energy for write commands per rank (pJ)
-system.physmem_1.refreshEnergy 78362993280 # Energy for refresh commands per rank (pJ)
-system.physmem_1.actBackEnergy 422708761260 # Energy for active background per rank (pJ)
-system.physmem_1.preBackEnergy 349063611000 # Energy for precharge background per rank (pJ)
-system.physmem_1.totalEnergy 872456746680 # Total energy per rank (pJ)
-system.physmem_1.averagePower 727.187909 # Core power per rank (mW)
-system.physmem_1.memoryStateTime::IDLE 577877428500 # Time in different power states
-system.physmem_1.memoryStateTime::REF 40062880000 # Time in different power states
+system.physmem_1.actEnergy 7157785320 # Energy for activate commands per rank (pJ)
+system.physmem_1.preEnergy 3905537625 # Energy for precharge commands per rank (pJ)
+system.physmem_1.readEnergy 7902000600 # Energy for read commands per rank (pJ)
+system.physmem_1.writeEnergy 3364254000 # Energy for write commands per rank (pJ)
+system.physmem_1.refreshEnergy 79137021600 # Energy for refresh commands per rank (pJ)
+system.physmem_1.actBackEnergy 427714080030 # Energy for active background per rank (pJ)
+system.physmem_1.preBackEnergy 351783384000 # Energy for precharge background per rank (pJ)
+system.physmem_1.totalEnergy 880964063175 # Total energy per rank (pJ)
+system.physmem_1.averagePower 727.096833 # Core power per rank (mW)
+system.physmem_1.memoryStateTime::IDLE 582370760250 # Time in different power states
+system.physmem_1.memoryStateTime::REF 40458600000 # Time in different power states
system.physmem_1.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem_1.memoryStateTime::ACT 581827655250 # Time in different power states
+system.physmem_1.memoryStateTime::ACT 588789276000 # Time in different power states
system.physmem_1.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.cpu.branchPred.lookups 246222594 # Number of BP lookups
-system.cpu.branchPred.condPredicted 186441188 # Number of conditional branches predicted
-system.cpu.branchPred.condIncorrect 15682162 # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups 167748253 # Number of BTB lookups
-system.cpu.branchPred.BTBHits 165224895 # Number of BTB hits
+system.cpu.branchPred.lookups 246245862 # Number of BP lookups
+system.cpu.branchPred.condPredicted 186459693 # Number of conditional branches predicted
+system.cpu.branchPred.condIncorrect 15680292 # Number of conditional branches incorrect
+system.cpu.branchPred.BTBLookups 167860438 # Number of BTB lookups
+system.cpu.branchPred.BTBHits 165233261 # Number of BTB hits
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 98.495747 # BTB Hit Percentage
-system.cpu.branchPred.usedRAS 18427327 # Number of times the RAS was used to get a target.
-system.cpu.branchPred.RASInCorrect 104678 # Number of incorrect RAS predictions.
+system.cpu.branchPred.BTBHitPct 98.434904 # BTB Hit Percentage
+system.cpu.branchPred.usedRAS 18428492 # Number of times the RAS was used to get a target.
+system.cpu.branchPred.RASInCorrect 104737 # Number of incorrect RAS predictions.
system.cpu_clk_domain.clock 500 # Clock period in ticks
system.cpu.dtb.fetch_hits 0 # ITB hits
system.cpu.dtb.fetch_misses 0 # ITB misses
system.cpu.dtb.fetch_acv 0 # ITB acv
system.cpu.dtb.fetch_accesses 0 # ITB accesses
-system.cpu.dtb.read_hits 452533853 # DTB read hits
-system.cpu.dtb.read_misses 4979561 # DTB read misses
+system.cpu.dtb.read_hits 452534136 # DTB read hits
+system.cpu.dtb.read_misses 4979812 # DTB read misses
system.cpu.dtb.read_acv 0 # DTB read access violations
-system.cpu.dtb.read_accesses 457513414 # DTB read accesses
-system.cpu.dtb.write_hits 161377742 # DTB write hits
-system.cpu.dtb.write_misses 1710117 # DTB write misses
+system.cpu.dtb.read_accesses 457513948 # DTB read accesses
+system.cpu.dtb.write_hits 161377662 # DTB write hits
+system.cpu.dtb.write_misses 1710258 # DTB write misses
system.cpu.dtb.write_acv 0 # DTB write access violations
-system.cpu.dtb.write_accesses 163087859 # DTB write accesses
-system.cpu.dtb.data_hits 613911595 # DTB hits
-system.cpu.dtb.data_misses 6689678 # DTB misses
+system.cpu.dtb.write_accesses 163087920 # DTB write accesses
+system.cpu.dtb.data_hits 613911798 # DTB hits
+system.cpu.dtb.data_misses 6690070 # DTB misses
system.cpu.dtb.data_acv 0 # DTB access violations
-system.cpu.dtb.data_accesses 620601273 # DTB accesses
-system.cpu.itb.fetch_hits 598493672 # ITB hits
+system.cpu.dtb.data_accesses 620601868 # DTB accesses
+system.cpu.itb.fetch_hits 598519306 # ITB hits
system.cpu.itb.fetch_misses 19 # ITB misses
system.cpu.itb.fetch_acv 0 # ITB acv
-system.cpu.itb.fetch_accesses 598493691 # ITB accesses
+system.cpu.itb.fetch_accesses 598519325 # ITB accesses
system.cpu.itb.read_hits 0 # DTB read hits
system.cpu.itb.read_misses 0 # DTB read misses
system.cpu.itb.read_acv 0 # DTB read access violations
@@ -329,82 +330,82 @@ system.cpu.itb.data_misses 0 # DT
system.cpu.itb.data_acv 0 # DTB access violations
system.cpu.itb.data_accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 29 # Number of system calls
-system.cpu.numCycles 2399548560 # number of cpu cycles simulated
+system.cpu.numCycles 2423248959 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
system.cpu.committedInsts 1826378509 # Number of instructions committed
system.cpu.committedOps 1826378509 # Number of ops (including micro ops) committed
-system.cpu.discardedOps 52395177 # Number of ops (including micro ops) which were discarded before commit
+system.cpu.discardedOps 52407440 # Number of ops (including micro ops) which were discarded before commit
system.cpu.numFetchSuspends 0 # Number of times Execute suspended instruction fetching
-system.cpu.cpi 1.313829 # CPI: cycles per instruction
-system.cpu.ipc 0.761134 # IPC: instructions per cycle
-system.cpu.tickCycles 2077217503 # Number of cycles that the object actually ticked
-system.cpu.idleCycles 322331057 # Total number of cycles that the object has spent stopped
-system.cpu.dcache.tags.replacements 9121997 # number of replacements
-system.cpu.dcache.tags.tagsinuse 4080.675710 # Cycle average of tags in use
-system.cpu.dcache.tags.total_refs 601828569 # Total number of references to valid blocks.
-system.cpu.dcache.tags.sampled_refs 9126093 # Sample count of references to valid blocks.
-system.cpu.dcache.tags.avg_refs 65.945917 # Average number of references to valid blocks.
-system.cpu.dcache.tags.warmup_cycle 16789907000 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.data 4080.675710 # Average occupied blocks per requestor
-system.cpu.dcache.tags.occ_percent::cpu.data 0.996259 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_percent::total 0.996259 # Average percentage of cache occupancy
+system.cpu.cpi 1.326805 # CPI: cycles per instruction
+system.cpu.ipc 0.753690 # IPC: instructions per cycle
+system.cpu.tickCycles 2077336659 # Number of cycles that the object actually ticked
+system.cpu.idleCycles 345912300 # Total number of cycles that the object has spent stopped
+system.cpu.dcache.tags.replacements 9122013 # number of replacements
+system.cpu.dcache.tags.tagsinuse 4080.749026 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 601822613 # Total number of references to valid blocks.
+system.cpu.dcache.tags.sampled_refs 9126109 # Sample count of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 65.945148 # Average number of references to valid blocks.
+system.cpu.dcache.tags.warmup_cycle 16826930000 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.tags.occ_blocks::cpu.data 4080.749026 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.996277 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.996277 # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_task_id_blocks::1024 4096 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::0 108 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::1 1613 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::2 2310 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::3 65 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::0 65 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::1 1542 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::2 2418 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::3 71 # Occupied blocks per task id
system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
-system.cpu.dcache.tags.tag_accesses 1231839903 # Number of tag accesses
-system.cpu.dcache.tags.data_accesses 1231839903 # Number of data accesses
-system.cpu.dcache.ReadReq_hits::cpu.data 443338834 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 443338834 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 158489735 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 158489735 # number of WriteReq hits
-system.cpu.dcache.demand_hits::cpu.data 601828569 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 601828569 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 601828569 # number of overall hits
-system.cpu.dcache.overall_hits::total 601828569 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 7289569 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 7289569 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 2238767 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 2238767 # number of WriteReq misses
-system.cpu.dcache.demand_misses::cpu.data 9528336 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 9528336 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 9528336 # number of overall misses
-system.cpu.dcache.overall_misses::total 9528336 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 178039686000 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 178039686000 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 100958450500 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 100958450500 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 278998136500 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 278998136500 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 278998136500 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 278998136500 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 450628403 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 450628403 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.tags.tag_accesses 1231838683 # Number of tag accesses
+system.cpu.dcache.tags.data_accesses 1231838683 # Number of data accesses
+system.cpu.dcache.ReadReq_hits::cpu.data 443338219 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 443338219 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 158484394 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 158484394 # number of WriteReq hits
+system.cpu.dcache.demand_hits::cpu.data 601822613 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 601822613 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 601822613 # number of overall hits
+system.cpu.dcache.overall_hits::total 601822613 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 7289566 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 7289566 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 2244108 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 2244108 # number of WriteReq misses
+system.cpu.dcache.demand_misses::cpu.data 9533674 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 9533674 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 9533674 # number of overall misses
+system.cpu.dcache.overall_misses::total 9533674 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 186798880750 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 186798880750 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 108940864000 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 108940864000 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 295739744750 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 295739744750 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 295739744750 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 295739744750 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 450627785 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 450627785 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 160728502 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 160728502 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 611356905 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 611356905 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 611356905 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 611356905 # number of overall (read+write) accesses
+system.cpu.dcache.demand_accesses::cpu.data 611356287 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 611356287 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 611356287 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 611356287 # number of overall (read+write) accesses
system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.016176 # miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_miss_rate::total 0.016176 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.013929 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.013929 # miss rate for WriteReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.015586 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.015586 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.015586 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.015586 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 24423.897490 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 24423.897490 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 45095.559520 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 45095.559520 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 29280.887712 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 29280.887712 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 29280.887712 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 29280.887712 # average overall miss latency
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.013962 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.013962 # miss rate for WriteReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.015594 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.015594 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.015594 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.015594 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 25625.514708 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 25625.514708 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 48545.285699 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 48545.285699 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 31020.543051 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 31020.543051 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 31020.543051 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 31020.543051 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -413,32 +414,32 @@ system.cpu.dcache.avg_blocked_cycles::no_mshrs nan
system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks::writebacks 3700624 # number of writebacks
-system.cpu.dcache.writebacks::total 3700624 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 50811 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 50811 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 351432 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 351432 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 402243 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 402243 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 402243 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 402243 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 7238758 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 7238758 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1887335 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 1887335 # number of WriteReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 9126093 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 9126093 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 9126093 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 9126093 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 162083992000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 162083992000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 75948494500 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 75948494500 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 238032486500 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 238032486500 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 238032486500 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 238032486500 # number of overall MSHR miss cycles
+system.cpu.dcache.writebacks::writebacks 3700625 # number of writebacks
+system.cpu.dcache.writebacks::total 3700625 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 50791 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 50791 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 356774 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 356774 # number of WriteReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 407565 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 407565 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 407565 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 407565 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 7238775 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 7238775 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1887334 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 1887334 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 9126109 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 9126109 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 9126109 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 9126109 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 174334776000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 174334776000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 82397045250 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 82397045250 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 256731821250 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 256731821250 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 256731821250 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 256731821250 # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.016064 # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.016064 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.011742 # mshr miss rate for WriteReq accesses
@@ -447,66 +448,66 @@ system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.014928
system.cpu.dcache.demand_mshr_miss_rate::total 0.014928 # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.014928 # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_miss_rate::total 0.014928 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 22391.132844 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 22391.132844 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 40241.130748 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 40241.130748 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 26082.627747 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 26082.627747 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 26082.627747 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 26082.627747 # average overall mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 24083.463846 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 24083.463846 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 43657.903291 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 43657.903291 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 28131.575160 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 28131.575160 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 28131.575160 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 28131.575160 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.icache.tags.replacements 3 # number of replacements
-system.cpu.icache.tags.tagsinuse 752.081160 # Cycle average of tags in use
-system.cpu.icache.tags.total_refs 598492713 # Total number of references to valid blocks.
-system.cpu.icache.tags.sampled_refs 959 # Sample count of references to valid blocks.
-system.cpu.icache.tags.avg_refs 624079.992701 # Average number of references to valid blocks.
+system.cpu.icache.tags.tagsinuse 751.304686 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 598518349 # Total number of references to valid blocks.
+system.cpu.icache.tags.sampled_refs 957 # Sample count of references to valid blocks.
+system.cpu.icache.tags.avg_refs 625411.022989 # Average number of references to valid blocks.
system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst 752.081160 # Average occupied blocks per requestor
-system.cpu.icache.tags.occ_percent::cpu.inst 0.367227 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_percent::total 0.367227 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_task_id_blocks::1024 956 # Occupied blocks per task id
+system.cpu.icache.tags.occ_blocks::cpu.inst 751.304686 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.366848 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.366848 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_task_id_blocks::1024 954 # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::0 80 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::4 876 # Occupied blocks per task id
-system.cpu.icache.tags.occ_task_id_percent::1024 0.466797 # Percentage of cache occupancy per task id
-system.cpu.icache.tags.tag_accesses 1196988303 # Number of tag accesses
-system.cpu.icache.tags.data_accesses 1196988303 # Number of data accesses
-system.cpu.icache.ReadReq_hits::cpu.inst 598492713 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 598492713 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 598492713 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 598492713 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 598492713 # number of overall hits
-system.cpu.icache.overall_hits::total 598492713 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 959 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 959 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 959 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 959 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 959 # number of overall misses
-system.cpu.icache.overall_misses::total 959 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 71027250 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 71027250 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 71027250 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 71027250 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 71027250 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 71027250 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 598493672 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 598493672 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 598493672 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 598493672 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 598493672 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 598493672 # number of overall (read+write) accesses
+system.cpu.icache.tags.age_task_id_blocks_1024::4 874 # Occupied blocks per task id
+system.cpu.icache.tags.occ_task_id_percent::1024 0.465820 # Percentage of cache occupancy per task id
+system.cpu.icache.tags.tag_accesses 1197039569 # Number of tag accesses
+system.cpu.icache.tags.data_accesses 1197039569 # Number of data accesses
+system.cpu.icache.ReadReq_hits::cpu.inst 598518349 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 598518349 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 598518349 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 598518349 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 598518349 # number of overall hits
+system.cpu.icache.overall_hits::total 598518349 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 957 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 957 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 957 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 957 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 957 # number of overall misses
+system.cpu.icache.overall_misses::total 957 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 77501250 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 77501250 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 77501250 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 77501250 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 77501250 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 77501250 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 598519306 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 598519306 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 598519306 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 598519306 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 598519306 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 598519306 # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000002 # miss rate for ReadReq accesses
system.cpu.icache.ReadReq_miss_rate::total 0.000002 # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate::cpu.inst 0.000002 # miss rate for demand accesses
system.cpu.icache.demand_miss_rate::total 0.000002 # miss rate for demand accesses
system.cpu.icache.overall_miss_rate::cpu.inst 0.000002 # miss rate for overall accesses
system.cpu.icache.overall_miss_rate::total 0.000002 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 74063.868613 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 74063.868613 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 74063.868613 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 74063.868613 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 74063.868613 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 74063.868613 # average overall miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 80983.542320 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 80983.542320 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 80983.542320 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 80983.542320 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 80983.542320 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 80983.542320 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -515,120 +516,120 @@ system.cpu.icache.avg_blocked_cycles::no_mshrs nan
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 959 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 959 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 959 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 959 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 959 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 959 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 68715750 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 68715750 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 68715750 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 68715750 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 68715750 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 68715750 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 957 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 957 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 957 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 957 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 957 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 957 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 75665250 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 75665250 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 75665250 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 75665250 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 75665250 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 75665250 # number of overall MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000002 # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000002 # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000002 # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_miss_rate::total 0.000002 # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000002 # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_miss_rate::total 0.000002 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 71653.545360 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 71653.545360 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 71653.545360 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 71653.545360 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 71653.545360 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 71653.545360 # average overall mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 79065.047022 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 79065.047022 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 79065.047022 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 79065.047022 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 79065.047022 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 79065.047022 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.l2cache.tags.replacements 1928296 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 30756.810610 # Cycle average of tags in use
-system.cpu.l2cache.tags.total_refs 8981713 # Total number of references to valid blocks.
-system.cpu.l2cache.tags.sampled_refs 1958100 # Sample count of references to valid blocks.
-system.cpu.l2cache.tags.avg_refs 4.586953 # Average number of references to valid blocks.
-system.cpu.l2cache.tags.warmup_cycle 89009074750 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.tags.occ_blocks::writebacks 14951.890642 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.inst 43.293989 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.data 15761.625979 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_percent::writebacks 0.456295 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.inst 0.001321 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.data 0.481007 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::total 0.938623 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.replacements 1928293 # number of replacements
+system.cpu.l2cache.tags.tagsinuse 30768.859371 # Cycle average of tags in use
+system.cpu.l2cache.tags.total_refs 8981732 # Total number of references to valid blocks.
+system.cpu.l2cache.tags.sampled_refs 1958097 # Sample count of references to valid blocks.
+system.cpu.l2cache.tags.avg_refs 4.586970 # Average number of references to valid blocks.
+system.cpu.l2cache.tags.warmup_cycle 89233172750 # Cycle when the warmup percentage was hit.
+system.cpu.l2cache.tags.occ_blocks::writebacks 14926.329939 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 42.856216 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 15799.673216 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::writebacks 0.455515 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.001308 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.data 0.482168 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.938991 # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_task_id_blocks::1024 29804 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::0 166 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::1 21 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::2 1226 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::3 12860 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::4 15531 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::0 160 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::1 27 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::2 1214 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::3 12866 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::4 15537 # Occupied blocks per task id
system.cpu.l2cache.tags.occ_task_id_percent::1024 0.909546 # Percentage of cache occupancy per task id
-system.cpu.l2cache.tags.tag_accesses 106466843 # Number of tag accesses
-system.cpu.l2cache.tags.data_accesses 106466843 # Number of data accesses
-system.cpu.l2cache.ReadReq_hits::cpu.data 6058136 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 6058136 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits::writebacks 3700624 # number of Writeback hits
-system.cpu.l2cache.Writeback_hits::total 3700624 # number of Writeback hits
-system.cpu.l2cache.ReadExReq_hits::cpu.data 1107885 # number of ReadExReq hits
-system.cpu.l2cache.ReadExReq_hits::total 1107885 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits::cpu.data 7166021 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 7166021 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.data 7166021 # number of overall hits
-system.cpu.l2cache.overall_hits::total 7166021 # number of overall hits
-system.cpu.l2cache.ReadReq_misses::cpu.inst 959 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.data 1180622 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 1181581 # number of ReadReq misses
-system.cpu.l2cache.ReadExReq_misses::cpu.data 779450 # number of ReadExReq misses
-system.cpu.l2cache.ReadExReq_misses::total 779450 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 959 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 1960072 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 1961031 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 959 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 1960072 # number of overall misses
-system.cpu.l2cache.overall_misses::total 1961031 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 67755750 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 94247592500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 94315348250 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 62933867000 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 62933867000 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 67755750 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 157181459500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 157249215250 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 67755750 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 157181459500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 157249215250 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 959 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.data 7238758 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 7239717 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::writebacks 3700624 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::total 3700624 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data 1887335 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 1887335 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 959 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 9126093 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 9127052 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 959 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 9126093 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 9127052 # number of overall (read+write) accesses
+system.cpu.l2cache.tags.tag_accesses 106466959 # Number of tag accesses
+system.cpu.l2cache.tags.data_accesses 106466959 # Number of data accesses
+system.cpu.l2cache.ReadReq_hits::cpu.data 6058152 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 6058152 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits::writebacks 3700625 # number of Writeback hits
+system.cpu.l2cache.Writeback_hits::total 3700625 # number of Writeback hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 1107886 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 1107886 # number of ReadExReq hits
+system.cpu.l2cache.demand_hits::cpu.data 7166038 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 7166038 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.data 7166038 # number of overall hits
+system.cpu.l2cache.overall_hits::total 7166038 # number of overall hits
+system.cpu.l2cache.ReadReq_misses::cpu.inst 957 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.data 1180623 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 1181580 # number of ReadReq misses
+system.cpu.l2cache.ReadExReq_misses::cpu.data 779448 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 779448 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 957 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 1960071 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 1961028 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 957 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 1960071 # number of overall misses
+system.cpu.l2cache.overall_misses::total 1961028 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 74707750 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 103467793000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 103542500750 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 68812477000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 68812477000 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 74707750 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 172280270000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 172354977750 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 74707750 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 172280270000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 172354977750 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 957 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 7238775 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 7239732 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::writebacks 3700625 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::total 3700625 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 1887334 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 1887334 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 957 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 9126109 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 9127066 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 957 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 9126109 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 9127066 # number of overall (read+write) accesses
system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 1 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.163097 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_miss_rate::total 0.163208 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.412990 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::total 0.412990 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.412989 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.412989 # miss rate for ReadExReq accesses
system.cpu.l2cache.demand_miss_rate::cpu.inst 1 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.214777 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.214776 # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate::total 0.214859 # miss rate for demand accesses
system.cpu.l2cache.overall_miss_rate::cpu.inst 1 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.214777 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.214776 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::total 0.214859 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 70652.502607 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 79828.761873 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 79821.314197 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 80741.377895 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 80741.377895 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 70652.502607 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 80191.676377 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 80187.011450 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 70652.502607 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 80191.676377 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 80187.011450 # average overall miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 78064.524556 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 87638.300287 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 87630.546175 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 88283.601985 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 88283.601985 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 78064.524556 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 87894.912990 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 87890.115669 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 78064.524556 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 87894.912990 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 87890.115669 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -637,105 +638,105 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.writebacks::writebacks 1018242 # number of writebacks
-system.cpu.l2cache.writebacks::total 1018242 # number of writebacks
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 959 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 1180622 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 1181581 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 779450 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::total 779450 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 959 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.data 1960072 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 1961031 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 959 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.data 1960072 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 1961031 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 55699750 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 79417889000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 79473588750 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 53122771000 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 53122771000 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 55699750 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 132540660000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 132596359750 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 55699750 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 132540660000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 132596359750 # number of overall MSHR miss cycles
+system.cpu.l2cache.writebacks::writebacks 1018244 # number of writebacks
+system.cpu.l2cache.writebacks::total 1018244 # number of writebacks
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 957 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 1180623 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 1181580 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 779448 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 779448 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 957 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 1960071 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 1961028 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 957 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 1960071 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 1961028 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 62720750 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 88545037500 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 88607758250 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 58965142500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 58965142500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 62720750 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 147510180000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 147572900750 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 62720750 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 147510180000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 147572900750 # number of overall MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 1 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.163097 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.163208 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.412990 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.412990 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.412989 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.412989 # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 1 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.214777 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.214776 # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_miss_rate::total 0.214859 # mshr miss rate for demand accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 1 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.214777 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.214776 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::total 0.214859 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 58081.074035 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 67267.837631 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 67260.381430 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 68154.174097 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 68154.174097 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 58081.074035 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 67620.301703 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 67615.636749 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 58081.074035 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 67620.301703 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 67615.636749 # average overall mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 65538.923720 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 74998.570670 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 74990.908995 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 75649.873372 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 75649.873372 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 65538.923720 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 75257.569751 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 75252.826961 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 65538.923720 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 75257.569751 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 75252.826961 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.toL2Bus.trans_dist::ReadReq 7239717 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadResp 7239717 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::Writeback 3700624 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExReq 1887335 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExResp 1887335 # Transaction distribution
-system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 1918 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 21952810 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count::total 21954728 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 61376 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 820909888 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size::total 820971264 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.trans_dist::ReadReq 7239732 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadResp 7239732 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::Writeback 3700625 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExReq 1887334 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExResp 1887334 # Transaction distribution
+system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 1914 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 21952843 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count::total 21954757 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 61248 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 820910976 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size::total 820972224 # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.snoops 0 # Total snoops (count)
-system.cpu.toL2Bus.snoop_fanout::samples 12827676 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::samples 12827691 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::mean 1 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::stdev 0 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::1 12827676 100.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::1 12827691 100.00% 100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::min_value 1 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::max_value 1 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::total 12827676 # Request fanout histogram
-system.cpu.toL2Bus.reqLayer0.occupancy 10114462000 # Layer occupancy (ticks)
+system.cpu.toL2Bus.snoop_fanout::total 12827691 # Request fanout histogram
+system.cpu.toL2Bus.reqLayer0.occupancy 10114470500 # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization 0.8 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer0.occupancy 1635250 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.occupancy 1635750 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer1.occupancy 14011262000 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer1.occupancy 14015207750 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization 1.2 # Layer utilization (%)
-system.membus.trans_dist::ReadReq 1181581 # Transaction distribution
-system.membus.trans_dist::ReadResp 1181581 # Transaction distribution
-system.membus.trans_dist::Writeback 1018242 # Transaction distribution
-system.membus.trans_dist::ReadExReq 779450 # Transaction distribution
-system.membus.trans_dist::ReadExResp 779450 # Transaction distribution
-system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 4940304 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count::total 4940304 # Packet count per connected master and slave (bytes)
-system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 190673472 # Cumulative packet size per connected master and slave (bytes)
-system.membus.pkt_size::total 190673472 # Cumulative packet size per connected master and slave (bytes)
+system.membus.trans_dist::ReadReq 1181580 # Transaction distribution
+system.membus.trans_dist::ReadResp 1181580 # Transaction distribution
+system.membus.trans_dist::Writeback 1018244 # Transaction distribution
+system.membus.trans_dist::ReadExReq 779448 # Transaction distribution
+system.membus.trans_dist::ReadExResp 779448 # Transaction distribution
+system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 4940300 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 4940300 # Packet count per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 190673408 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 190673408 # Cumulative packet size per connected master and slave (bytes)
system.membus.snoops 0 # Total snoops (count)
-system.membus.snoop_fanout::samples 2979273 # Request fanout histogram
+system.membus.snoop_fanout::samples 2979272 # Request fanout histogram
system.membus.snoop_fanout::mean 0 # Request fanout histogram
system.membus.snoop_fanout::stdev 0 # Request fanout histogram
system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
-system.membus.snoop_fanout::0 2979273 100.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::0 2979272 100.00% 100.00% # Request fanout histogram
system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
system.membus.snoop_fanout::min_value 0 # Request fanout histogram
system.membus.snoop_fanout::max_value 0 # Request fanout histogram
-system.membus.snoop_fanout::total 2979273 # Request fanout histogram
-system.membus.reqLayer0.occupancy 11833185000 # Layer occupancy (ticks)
-system.membus.reqLayer0.utilization 1.0 # Layer utilization (%)
-system.membus.respLayer1.occupancy 18446289250 # Layer occupancy (ticks)
-system.membus.respLayer1.utilization 1.5 # Layer utilization (%)
+system.membus.snoop_fanout::total 2979272 # Request fanout histogram
+system.membus.reqLayer0.occupancy 7744840000 # Layer occupancy (ticks)
+system.membus.reqLayer0.utilization 0.6 # Layer utilization (%)
+system.membus.respLayer1.occupancy 10727612750 # Layer occupancy (ticks)
+system.membus.respLayer1.utilization 0.9 # Layer utilization (%)
---------- End Simulation Statistics ----------
diff --git a/tests/long/se/60.bzip2/ref/alpha/tru64/o3-timing/stats.txt b/tests/long/se/60.bzip2/ref/alpha/tru64/o3-timing/stats.txt
index 9b6ff7bd3..47b73b46e 100644
--- a/tests/long/se/60.bzip2/ref/alpha/tru64/o3-timing/stats.txt
+++ b/tests/long/se/60.bzip2/ref/alpha/tru64/o3-timing/stats.txt
@@ -1,109 +1,109 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.662030 # Number of seconds simulated
-sim_ticks 662030381000 # Number of ticks simulated
-final_tick 662030381000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.672882 # Number of seconds simulated
+sim_ticks 672881519500 # Number of ticks simulated
+final_tick 672881519500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 173779 # Simulator instruction rate (inst/s)
-host_op_rate 173779 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 66269486 # Simulator tick rate (ticks/s)
-host_mem_usage 296312 # Number of bytes of host memory used
-host_seconds 9989.97 # Real time elapsed on the host
+host_inst_rate 171066 # Simulator instruction rate (inst/s)
+host_op_rate 171066 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 66304234 # Simulator tick rate (ticks/s)
+host_mem_usage 296744 # Number of bytes of host memory used
+host_seconds 10148.39 # Real time elapsed on the host
sim_insts 1736043781 # Number of instructions simulated
sim_ops 1736043781 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
system.clk_domain.clock 1000 # Clock period in ticks
-system.physmem.bytes_read::cpu.inst 61824 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.data 125964224 # Number of bytes read from this memory
-system.physmem.bytes_read::total 126026048 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 61824 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 61824 # Number of instructions bytes read from this memory
-system.physmem.bytes_written::writebacks 65301568 # Number of bytes written to this memory
-system.physmem.bytes_written::total 65301568 # Number of bytes written to this memory
-system.physmem.num_reads::cpu.inst 966 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 1968191 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 1969157 # Number of read requests responded to by this memory
-system.physmem.num_writes::writebacks 1020337 # Number of write requests responded to by this memory
-system.physmem.num_writes::total 1020337 # Number of write requests responded to by this memory
-system.physmem.bw_read::cpu.inst 93385 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 190269552 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 190362937 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 93385 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 93385 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write::writebacks 98638325 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::total 98638325 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total::writebacks 98638325 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 93385 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 190269552 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 289001263 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.readReqs 1969157 # Number of read requests accepted
-system.physmem.writeReqs 1020337 # Number of write requests accepted
-system.physmem.readBursts 1969157 # Number of DRAM read bursts, including those serviced by the write queue
-system.physmem.writeBursts 1020337 # Number of DRAM write bursts, including those merged in the write queue
-system.physmem.bytesReadDRAM 125945216 # Total number of bytes read from DRAM
-system.physmem.bytesReadWrQ 80832 # Total number of bytes read from write queue
-system.physmem.bytesWritten 65299584 # Total number of bytes written to DRAM
-system.physmem.bytesReadSys 126026048 # Total read bytes from the system interface side
-system.physmem.bytesWrittenSys 65301568 # Total written bytes from the system interface side
-system.physmem.servicedByWrQ 1263 # Number of DRAM read bursts serviced by the write queue
+system.physmem.bytes_read::cpu.inst 62400 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 125964544 # Number of bytes read from this memory
+system.physmem.bytes_read::total 126026944 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 62400 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 62400 # Number of instructions bytes read from this memory
+system.physmem.bytes_written::writebacks 65296192 # Number of bytes written to this memory
+system.physmem.bytes_written::total 65296192 # Number of bytes written to this memory
+system.physmem.num_reads::cpu.inst 975 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 1968196 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 1969171 # Number of read requests responded to by this memory
+system.physmem.num_writes::writebacks 1020253 # Number of write requests responded to by this memory
+system.physmem.num_writes::total 1020253 # Number of write requests responded to by this memory
+system.physmem.bw_read::cpu.inst 92735 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 187201670 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 187294405 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 92735 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 92735 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 97039657 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 97039657 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 97039657 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 92735 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 187201670 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 284334062 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 1969171 # Number of read requests accepted
+system.physmem.writeReqs 1020253 # Number of write requests accepted
+system.physmem.readBursts 1969171 # Number of DRAM read bursts, including those serviced by the write queue
+system.physmem.writeBursts 1020253 # Number of DRAM write bursts, including those merged in the write queue
+system.physmem.bytesReadDRAM 125945600 # Total number of bytes read from DRAM
+system.physmem.bytesReadWrQ 81344 # Total number of bytes read from write queue
+system.physmem.bytesWritten 65294336 # Total number of bytes written to DRAM
+system.physmem.bytesReadSys 126026944 # Total read bytes from the system interface side
+system.physmem.bytesWrittenSys 65296192 # Total written bytes from the system interface side
+system.physmem.servicedByWrQ 1271 # Number of DRAM read bursts serviced by the write queue
system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write
-system.physmem.perBankRdBursts::0 119107 # Per bank write bursts
-system.physmem.perBankRdBursts::1 114513 # Per bank write bursts
-system.physmem.perBankRdBursts::2 116588 # Per bank write bursts
-system.physmem.perBankRdBursts::3 118130 # Per bank write bursts
-system.physmem.perBankRdBursts::4 118281 # Per bank write bursts
-system.physmem.perBankRdBursts::5 117894 # Per bank write bursts
-system.physmem.perBankRdBursts::6 120372 # Per bank write bursts
-system.physmem.perBankRdBursts::7 125027 # Per bank write bursts
-system.physmem.perBankRdBursts::8 127642 # Per bank write bursts
-system.physmem.perBankRdBursts::9 130604 # Per bank write bursts
-system.physmem.perBankRdBursts::10 129295 # Per bank write bursts
-system.physmem.perBankRdBursts::11 130929 # Per bank write bursts
-system.physmem.perBankRdBursts::12 126770 # Per bank write bursts
-system.physmem.perBankRdBursts::13 125862 # Per bank write bursts
-system.physmem.perBankRdBursts::14 123081 # Per bank write bursts
-system.physmem.perBankRdBursts::15 123799 # Per bank write bursts
-system.physmem.perBankWrBursts::0 61289 # Per bank write bursts
-system.physmem.perBankWrBursts::1 61597 # Per bank write bursts
-system.physmem.perBankWrBursts::2 60658 # Per bank write bursts
-system.physmem.perBankWrBursts::3 61339 # Per bank write bursts
-system.physmem.perBankWrBursts::4 61821 # Per bank write bursts
-system.physmem.perBankWrBursts::5 63209 # Per bank write bursts
-system.physmem.perBankWrBursts::6 64289 # Per bank write bursts
-system.physmem.perBankWrBursts::7 65739 # Per bank write bursts
-system.physmem.perBankWrBursts::8 65503 # Per bank write bursts
-system.physmem.perBankWrBursts::9 65920 # Per bank write bursts
-system.physmem.perBankWrBursts::10 65439 # Per bank write bursts
-system.physmem.perBankWrBursts::11 65771 # Per bank write bursts
-system.physmem.perBankWrBursts::12 64363 # Per bank write bursts
-system.physmem.perBankWrBursts::13 64352 # Per bank write bursts
-system.physmem.perBankWrBursts::14 64685 # Per bank write bursts
-system.physmem.perBankWrBursts::15 64332 # Per bank write bursts
+system.physmem.perBankRdBursts::0 119102 # Per bank write bursts
+system.physmem.perBankRdBursts::1 114505 # Per bank write bursts
+system.physmem.perBankRdBursts::2 116613 # Per bank write bursts
+system.physmem.perBankRdBursts::3 118153 # Per bank write bursts
+system.physmem.perBankRdBursts::4 118234 # Per bank write bursts
+system.physmem.perBankRdBursts::5 117885 # Per bank write bursts
+system.physmem.perBankRdBursts::6 120369 # Per bank write bursts
+system.physmem.perBankRdBursts::7 125035 # Per bank write bursts
+system.physmem.perBankRdBursts::8 127648 # Per bank write bursts
+system.physmem.perBankRdBursts::9 130593 # Per bank write bursts
+system.physmem.perBankRdBursts::10 129299 # Per bank write bursts
+system.physmem.perBankRdBursts::11 130947 # Per bank write bursts
+system.physmem.perBankRdBursts::12 126747 # Per bank write bursts
+system.physmem.perBankRdBursts::13 125863 # Per bank write bursts
+system.physmem.perBankRdBursts::14 123089 # Per bank write bursts
+system.physmem.perBankRdBursts::15 123818 # Per bank write bursts
+system.physmem.perBankWrBursts::0 61291 # Per bank write bursts
+system.physmem.perBankWrBursts::1 61585 # Per bank write bursts
+system.physmem.perBankWrBursts::2 60661 # Per bank write bursts
+system.physmem.perBankWrBursts::3 61360 # Per bank write bursts
+system.physmem.perBankWrBursts::4 61790 # Per bank write bursts
+system.physmem.perBankWrBursts::5 63221 # Per bank write bursts
+system.physmem.perBankWrBursts::6 64275 # Per bank write bursts
+system.physmem.perBankWrBursts::7 65726 # Per bank write bursts
+system.physmem.perBankWrBursts::8 65508 # Per bank write bursts
+system.physmem.perBankWrBursts::9 65914 # Per bank write bursts
+system.physmem.perBankWrBursts::10 65448 # Per bank write bursts
+system.physmem.perBankWrBursts::11 65777 # Per bank write bursts
+system.physmem.perBankWrBursts::12 64328 # Per bank write bursts
+system.physmem.perBankWrBursts::13 64347 # Per bank write bursts
+system.physmem.perBankWrBursts::14 64660 # Per bank write bursts
+system.physmem.perBankWrBursts::15 64333 # Per bank write bursts
system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
-system.physmem.totGap 662030291500 # Total gap between requests
+system.physmem.totGap 672881423000 # Total gap between requests
system.physmem.readPktSize::0 0 # Read request sizes (log2)
system.physmem.readPktSize::1 0 # Read request sizes (log2)
system.physmem.readPktSize::2 0 # Read request sizes (log2)
system.physmem.readPktSize::3 0 # Read request sizes (log2)
system.physmem.readPktSize::4 0 # Read request sizes (log2)
system.physmem.readPktSize::5 0 # Read request sizes (log2)
-system.physmem.readPktSize::6 1969157 # Read request sizes (log2)
+system.physmem.readPktSize::6 1969171 # Read request sizes (log2)
system.physmem.writePktSize::0 0 # Write request sizes (log2)
system.physmem.writePktSize::1 0 # Write request sizes (log2)
system.physmem.writePktSize::2 0 # Write request sizes (log2)
system.physmem.writePktSize::3 0 # Write request sizes (log2)
system.physmem.writePktSize::4 0 # Write request sizes (log2)
system.physmem.writePktSize::5 0 # Write request sizes (log2)
-system.physmem.writePktSize::6 1020337 # Write request sizes (log2)
-system.physmem.rdQLenPdf::0 1619145 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 248303 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::2 76115 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::3 24314 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::4 16 # What read queue length does an incoming req see
+system.physmem.writePktSize::6 1020253 # Write request sizes (log2)
+system.physmem.rdQLenPdf::0 1621016 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 243733 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 72507 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 30617 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 25 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::5 1 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::6 1 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see
@@ -144,29 +144,29 @@ system.physmem.wrQLenPdf::11 1 # Wh
system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::15 25811 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::16 27497 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::17 49263 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::18 56182 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::19 59042 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::20 60255 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::21 60670 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::22 60945 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::23 61157 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::24 61369 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::25 61481 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::26 61969 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::27 63086 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::28 64803 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::29 62190 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::30 62948 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::31 61430 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::32 60023 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::33 153 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::34 38 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::35 8 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::36 2 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::37 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::15 26054 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::16 27728 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::17 49537 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::18 56799 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::19 59190 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::20 60318 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::21 60638 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::22 60909 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::23 61008 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::24 61063 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::25 61159 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::26 61512 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::27 62241 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::28 62489 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::29 64414 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::30 63055 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::31 61830 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::32 60052 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::33 173 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::34 50 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::35 14 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::36 4 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::37 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::38 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::39 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::40 0 # What write queue length does an incoming req see
@@ -193,142 +193,143 @@ system.physmem.wrQLenPdf::60 0 # Wh
system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
-system.physmem.bytesPerActivate::samples 1776224 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean 107.667141 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean 82.863857 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev 136.742577 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::0-127 1381396 77.77% 77.77% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128-255 271071 15.26% 93.03% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256-383 53950 3.04% 96.07% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384-511 21226 1.20% 97.26% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::512-639 12955 0.73% 97.99% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640-767 6597 0.37% 98.37% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::768-895 5003 0.28% 98.65% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::896-1023 3759 0.21% 98.86% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1024-1151 20267 1.14% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total 1776224 # Bytes accessed per row activation
-system.physmem.rdPerTurnAround::samples 59925 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::mean 32.795728 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::stdev 163.660245 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::0-1023 59887 99.94% 99.94% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::1024-2047 13 0.02% 99.96% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::2048-3071 7 0.01% 99.97% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::3072-4095 9 0.02% 99.98% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::4096-5119 2 0.00% 99.99% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::5120-6143 1 0.00% 99.99% # Reads before turning the bus around for writes
+system.physmem.bytesPerActivate::samples 1777587 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 107.583217 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 82.835342 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 136.553801 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::0-127 1382839 77.79% 77.79% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128-255 271264 15.26% 93.05% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256-383 53815 3.03% 96.08% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384-511 21128 1.19% 97.27% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::512-639 12924 0.73% 98.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::640-767 6598 0.37% 98.37% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768-895 5024 0.28% 98.65% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::896-1023 3881 0.22% 98.87% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024-1151 20114 1.13% 100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total 1777587 # Bytes accessed per row activation
+system.physmem.rdPerTurnAround::samples 59878 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::mean 32.821905 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::stdev 161.087941 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::0-1023 59840 99.94% 99.94% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::1024-2047 12 0.02% 99.96% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::2048-3071 12 0.02% 99.98% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::3072-4095 5 0.01% 99.98% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::4096-5119 3 0.01% 99.99% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::6144-7167 1 0.00% 99.99% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::10240-11263 1 0.00% 99.99% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::8192-9215 1 0.00% 99.99% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::12288-13311 2 0.00% 100.00% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::16384-17407 1 0.00% 100.00% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::19456-20479 1 0.00% 100.00% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::total 59925 # Reads before turning the bus around for writes
-system.physmem.wrPerTurnAround::samples 59925 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::mean 17.026383 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::gmean 16.985304 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::stdev 1.212732 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::16 31950 53.32% 53.32% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::17 1595 2.66% 55.98% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::18 20819 34.74% 90.72% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::19 4577 7.64% 98.36% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::20 750 1.25% 99.61% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::21 154 0.26% 99.87% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::22 27 0.05% 99.91% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::23 19 0.03% 99.94% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::24 7 0.01% 99.95% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::25 1 0.00% 99.96% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::26 2 0.00% 99.96% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::27 3 0.01% 99.96% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::28 1 0.00% 99.97% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::30 4 0.01% 99.97% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::31 3 0.01% 99.98% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::32 3 0.01% 99.98% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::33 2 0.00% 99.99% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::34 1 0.00% 99.99% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::35 1 0.00% 99.99% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::36 4 0.01% 100.00% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::37 1 0.00% 100.00% # Writes before turning the bus around for reads
+system.physmem.rdPerTurnAround::total 59878 # Reads before turning the bus around for writes
+system.physmem.wrPerTurnAround::samples 59878 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::mean 17.038378 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::gmean 16.996376 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::stdev 1.234472 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::16 31771 53.06% 53.06% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::17 1453 2.43% 55.49% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::18 20992 35.06% 90.54% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::19 4585 7.66% 98.20% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::20 809 1.35% 99.55% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::21 191 0.32% 99.87% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::22 31 0.05% 99.92% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::23 14 0.02% 99.95% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::24 5 0.01% 99.95% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::25 2 0.00% 99.96% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::26 5 0.01% 99.97% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::27 2 0.00% 99.97% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::30 1 0.00% 99.97% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::32 1 0.00% 99.97% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::33 1 0.00% 99.97% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::34 1 0.00% 99.98% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::35 5 0.01% 99.98% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::36 1 0.00% 99.99% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::37 1 0.00% 99.99% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::38 1 0.00% 99.99% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::39 3 0.01% 99.99% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::41 1 0.00% 100.00% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::42 1 0.00% 100.00% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::total 59925 # Writes before turning the bus around for reads
-system.physmem.totQLat 40790268000 # Total ticks spent queuing
-system.physmem.totMemAccLat 77688280500 # Total ticks spent from burst creation until serviced by the DRAM
-system.physmem.totBusLat 9839470000 # Total ticks spent in databus transfers
-system.physmem.avgQLat 20727.88 # Average queueing delay per DRAM burst
+system.physmem.wrPerTurnAround::52 1 0.00% 100.00% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::total 59878 # Writes before turning the bus around for reads
+system.physmem.totQLat 40967898000 # Total ticks spent queuing
+system.physmem.totMemAccLat 77866023000 # Total ticks spent from burst creation until serviced by the DRAM
+system.physmem.totBusLat 9839500000 # Total ticks spent in databus transfers
+system.physmem.avgQLat 20818.08 # Average queueing delay per DRAM burst
system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
-system.physmem.avgMemAccLat 39477.88 # Average memory access latency per DRAM burst
-system.physmem.avgRdBW 190.24 # Average DRAM read bandwidth in MiByte/s
-system.physmem.avgWrBW 98.64 # Average achieved write bandwidth in MiByte/s
-system.physmem.avgRdBWSys 190.36 # Average system read bandwidth in MiByte/s
-system.physmem.avgWrBWSys 98.64 # Average system write bandwidth in MiByte/s
+system.physmem.avgMemAccLat 39568.08 # Average memory access latency per DRAM burst
+system.physmem.avgRdBW 187.17 # Average DRAM read bandwidth in MiByte/s
+system.physmem.avgWrBW 97.04 # Average achieved write bandwidth in MiByte/s
+system.physmem.avgRdBWSys 187.29 # Average system read bandwidth in MiByte/s
+system.physmem.avgWrBWSys 97.04 # Average system write bandwidth in MiByte/s
system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
-system.physmem.busUtil 2.26 # Data bus utilization in percentage
-system.physmem.busUtilRead 1.49 # Data bus utilization in percentage for reads
-system.physmem.busUtilWrite 0.77 # Data bus utilization in percentage for writes
+system.physmem.busUtil 2.22 # Data bus utilization in percentage
+system.physmem.busUtilRead 1.46 # Data bus utilization in percentage for reads
+system.physmem.busUtilWrite 0.76 # Data bus utilization in percentage for writes
system.physmem.avgRdQLen 1.10 # Average read queue length when enqueuing
-system.physmem.avgWrQLen 24.76 # Average write queue length when enqueuing
-system.physmem.readRowHits 795786 # Number of row buffer hits during reads
-system.physmem.writeRowHits 416180 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 40.44 # Row buffer hit rate for reads
-system.physmem.writeRowHitRate 40.79 # Row buffer hit rate for writes
-system.physmem.avgGap 221452.29 # Average gap between requests
-system.physmem.pageHitRate 40.56 # Row buffer hit rate, read and write combined
-system.physmem_0.actEnergy 6511261680 # Energy for activate commands per rank (pJ)
-system.physmem_0.preEnergy 3552771750 # Energy for precharge commands per rank (pJ)
-system.physmem_0.readEnergy 7409259000 # Energy for read commands per rank (pJ)
-system.physmem_0.writeEnergy 3239617680 # Energy for write commands per rank (pJ)
-system.physmem_0.refreshEnergy 43240314000 # Energy for refresh commands per rank (pJ)
-system.physmem_0.actBackEnergy 299928124440 # Energy for active background per rank (pJ)
-system.physmem_0.preBackEnergy 134120853750 # Energy for precharge background per rank (pJ)
-system.physmem_0.totalEnergy 498002202300 # Total energy per rank (pJ)
-system.physmem_0.averagePower 752.239455 # Core power per rank (mW)
-system.physmem_0.memoryStateTime::IDLE 221171423750 # Time in different power states
-system.physmem_0.memoryStateTime::REF 22106500000 # Time in different power states
+system.physmem.avgWrQLen 24.71 # Average write queue length when enqueuing
+system.physmem.readRowHits 794560 # Number of row buffer hits during reads
+system.physmem.writeRowHits 415972 # Number of row buffer hits during writes
+system.physmem.readRowHitRate 40.38 # Row buffer hit rate for reads
+system.physmem.writeRowHitRate 40.77 # Row buffer hit rate for writes
+system.physmem.avgGap 225087.32 # Average gap between requests
+system.physmem.pageHitRate 40.51 # Row buffer hit rate, read and write combined
+system.physmem_0.actEnergy 6515684280 # Energy for activate commands per rank (pJ)
+system.physmem_0.preEnergy 3555184875 # Energy for precharge commands per rank (pJ)
+system.physmem_0.readEnergy 7409165400 # Energy for read commands per rank (pJ)
+system.physmem_0.writeEnergy 3239410320 # Energy for write commands per rank (pJ)
+system.physmem_0.refreshEnergy 43949246640 # Energy for refresh commands per rank (pJ)
+system.physmem_0.actBackEnergy 305964835695 # Energy for active background per rank (pJ)
+system.physmem_0.preBackEnergy 135337912500 # Energy for precharge background per rank (pJ)
+system.physmem_0.totalEnergy 505971439710 # Total energy per rank (pJ)
+system.physmem_0.averagePower 751.948773 # Core power per rank (mW)
+system.physmem_0.memoryStateTime::IDLE 223158478000 # Time in different power states
+system.physmem_0.memoryStateTime::REF 22468940000 # Time in different power states
system.physmem_0.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem_0.memoryStateTime::ACT 418748256250 # Time in different power states
+system.physmem_0.memoryStateTime::ACT 427253308500 # Time in different power states
system.physmem_0.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.physmem_1.actEnergy 6916946400 # Energy for activate commands per rank (pJ)
-system.physmem_1.preEnergy 3774127500 # Energy for precharge commands per rank (pJ)
-system.physmem_1.readEnergy 7939518600 # Energy for read commands per rank (pJ)
-system.physmem_1.writeEnergy 3371965200 # Energy for write commands per rank (pJ)
-system.physmem_1.refreshEnergy 43240314000 # Energy for refresh commands per rank (pJ)
-system.physmem_1.actBackEnergy 306633623535 # Energy for active background per rank (pJ)
-system.physmem_1.preBackEnergy 128238837000 # Energy for precharge background per rank (pJ)
-system.physmem_1.totalEnergy 500115332235 # Total energy per rank (pJ)
-system.physmem_1.averagePower 755.431368 # Core power per rank (mW)
-system.physmem_1.memoryStateTime::IDLE 211341940750 # Time in different power states
-system.physmem_1.memoryStateTime::REF 22106500000 # Time in different power states
+system.physmem_1.actEnergy 6922850760 # Energy for activate commands per rank (pJ)
+system.physmem_1.preEnergy 3777349125 # Energy for precharge commands per rank (pJ)
+system.physmem_1.readEnergy 7940244000 # Energy for read commands per rank (pJ)
+system.physmem_1.writeEnergy 3371641200 # Energy for write commands per rank (pJ)
+system.physmem_1.refreshEnergy 43949246640 # Energy for refresh commands per rank (pJ)
+system.physmem_1.actBackEnergy 312976099035 # Energy for active background per rank (pJ)
+system.physmem_1.preBackEnergy 129187681500 # Energy for precharge background per rank (pJ)
+system.physmem_1.totalEnergy 508125112260 # Total energy per rank (pJ)
+system.physmem_1.averagePower 755.149450 # Core power per rank (mW)
+system.physmem_1.memoryStateTime::IDLE 212887456750 # Time in different power states
+system.physmem_1.memoryStateTime::REF 22468940000 # Time in different power states
system.physmem_1.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem_1.memoryStateTime::ACT 428577885750 # Time in different power states
+system.physmem_1.memoryStateTime::ACT 437523815750 # Time in different power states
system.physmem_1.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.cpu.branchPred.lookups 410531758 # Number of BP lookups
-system.cpu.branchPred.condPredicted 318847451 # Number of conditional branches predicted
-system.cpu.branchPred.condIncorrect 16269165 # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups 283137932 # Number of BTB lookups
-system.cpu.branchPred.BTBHits 279377578 # Number of BTB hits
+system.cpu.branchPred.lookups 410709882 # Number of BP lookups
+system.cpu.branchPred.condPredicted 318998342 # Number of conditional branches predicted
+system.cpu.branchPred.condIncorrect 16277823 # Number of conditional branches incorrect
+system.cpu.branchPred.BTBLookups 282986544 # Number of BTB lookups
+system.cpu.branchPred.BTBHits 279468528 # Number of BTB hits
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 98.671900 # BTB Hit Percentage
-system.cpu.branchPred.usedRAS 26373623 # Number of times the RAS was used to get a target.
-system.cpu.branchPred.RASInCorrect 19 # Number of incorrect RAS predictions.
+system.cpu.branchPred.BTBHitPct 98.756826 # BTB Hit Percentage
+system.cpu.branchPred.usedRAS 26379180 # Number of times the RAS was used to get a target.
+system.cpu.branchPred.RASInCorrect 17 # Number of incorrect RAS predictions.
system.cpu_clk_domain.clock 500 # Clock period in ticks
system.cpu.dtb.fetch_hits 0 # ITB hits
system.cpu.dtb.fetch_misses 0 # ITB misses
system.cpu.dtb.fetch_acv 0 # ITB acv
system.cpu.dtb.fetch_accesses 0 # ITB accesses
-system.cpu.dtb.read_hits 646133385 # DTB read hits
-system.cpu.dtb.read_misses 12154937 # DTB read misses
-system.cpu.dtb.read_acv 1 # DTB read access violations
-system.cpu.dtb.read_accesses 658288322 # DTB read accesses
-system.cpu.dtb.write_hits 218173916 # DTB write hits
-system.cpu.dtb.write_misses 7514058 # DTB write misses
+system.cpu.dtb.read_hits 646309229 # DTB read hits
+system.cpu.dtb.read_misses 12154225 # DTB read misses
+system.cpu.dtb.read_acv 0 # DTB read access violations
+system.cpu.dtb.read_accesses 658463454 # DTB read accesses
+system.cpu.dtb.write_hits 218201258 # DTB write hits
+system.cpu.dtb.write_misses 7510092 # DTB write misses
system.cpu.dtb.write_acv 0 # DTB write access violations
-system.cpu.dtb.write_accesses 225687974 # DTB write accesses
-system.cpu.dtb.data_hits 864307301 # DTB hits
-system.cpu.dtb.data_misses 19668995 # DTB misses
-system.cpu.dtb.data_acv 1 # DTB access violations
-system.cpu.dtb.data_accesses 883976296 # DTB accesses
-system.cpu.itb.fetch_hits 422458110 # ITB hits
-system.cpu.itb.fetch_misses 45 # ITB misses
+system.cpu.dtb.write_accesses 225711350 # DTB write accesses
+system.cpu.dtb.data_hits 864510487 # DTB hits
+system.cpu.dtb.data_misses 19664317 # DTB misses
+system.cpu.dtb.data_acv 0 # DTB access violations
+system.cpu.dtb.data_accesses 884174804 # DTB accesses
+system.cpu.itb.fetch_hits 422619736 # ITB hits
+system.cpu.itb.fetch_misses 46 # ITB misses
system.cpu.itb.fetch_acv 0 # ITB acv
-system.cpu.itb.fetch_accesses 422458155 # ITB accesses
+system.cpu.itb.fetch_accesses 422619782 # ITB accesses
system.cpu.itb.read_hits 0 # DTB read hits
system.cpu.itb.read_misses 0 # DTB read misses
system.cpu.itb.read_acv 0 # DTB read access violations
@@ -342,238 +343,238 @@ system.cpu.itb.data_misses 0 # DT
system.cpu.itb.data_acv 0 # DTB access violations
system.cpu.itb.data_accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 29 # Number of system calls
-system.cpu.numCycles 1324060763 # number of cpu cycles simulated
+system.cpu.numCycles 1345763040 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.fetch.icacheStallCycles 433748906 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 3419441963 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 410531758 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 305751201 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 867248304 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 45995858 # Number of cycles fetch has spent squashing
-system.cpu.fetch.MiscStallCycles 88 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
-system.cpu.fetch.PendingTrapStallCycles 1804 # Number of stall cycles due to pending traps
-system.cpu.fetch.IcacheWaitRetryStallCycles 39 # Number of stall cycles due to full MSHR
-system.cpu.fetch.CacheLines 422458110 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 8422260 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 1323997070 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 2.582666 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 3.157790 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.icacheStallCycles 433914332 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 3420599858 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 410709882 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 305847708 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 888768265 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 46015780 # Number of cycles fetch has spent squashing
+system.cpu.fetch.MiscStallCycles 29 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
+system.cpu.fetch.PendingTrapStallCycles 1748 # Number of stall cycles due to pending traps
+system.cpu.fetch.IcacheWaitRetryStallCycles 113 # Number of stall cycles due to full MSHR
+system.cpu.fetch.CacheLines 422619736 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 8427195 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.rateDist::samples 1345692377 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 2.541888 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 3.149351 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 696991073 52.64% 52.64% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 48002120 3.63% 56.27% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 24407254 1.84% 58.11% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 45263157 3.42% 61.53% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 142993214 10.80% 72.33% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 66222276 5.00% 77.33% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 43788088 3.31% 80.64% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 29616004 2.24% 82.88% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 226713884 17.12% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 718495980 53.39% 53.39% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 48031633 3.57% 56.96% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 24393578 1.81% 58.77% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 45267643 3.36% 62.14% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 143041045 10.63% 72.77% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 66223895 4.92% 77.69% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 43793513 3.25% 80.94% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 29627313 2.20% 83.14% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 226817777 16.86% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 1323997070 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.310055 # Number of branch fetches per cycle
-system.cpu.fetch.rate 2.582542 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 355597650 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 384696746 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 525812607 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 34892959 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 22997108 # Number of cycles decode is squashing
-system.cpu.decode.BranchResolved 62293389 # Number of times decode resolved a branch
-system.cpu.decode.BranchMispred 869 # Number of times decode detected a branch misprediction
-system.cpu.decode.DecodedInsts 3264034948 # Number of instructions handled by decode
-system.cpu.decode.SquashedInsts 2192 # Number of squashed instructions handled by decode
-system.cpu.rename.SquashCycles 22997108 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 373957968 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 205165673 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 7731 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 538730067 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 183138523 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 3181033284 # Number of instructions processed by rename
-system.cpu.rename.ROBFullEvents 1755579 # Number of times rename has blocked due to ROB full
-system.cpu.rename.IQFullEvents 18983042 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LQFullEvents 140285341 # Number of times rename has blocked due to LQ full
-system.cpu.rename.SQFullEvents 27927823 # Number of times rename has blocked due to SQ full
-system.cpu.rename.RenamedOperands 2377354751 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 4126620289 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 4126448707 # Number of integer rename lookups
-system.cpu.rename.fp_rename_lookups 171581 # Number of floating rename lookups
+system.cpu.fetch.rateDist::total 1345692377 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.305187 # Number of branch fetches per cycle
+system.cpu.fetch.rate 2.541755 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 355603714 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 406294583 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 525817435 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 34969591 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 23007054 # Number of cycles decode is squashing
+system.cpu.decode.BranchResolved 62310888 # Number of times decode resolved a branch
+system.cpu.decode.BranchMispred 895 # Number of times decode detected a branch misprediction
+system.cpu.decode.DecodedInsts 3264812656 # Number of instructions handled by decode
+system.cpu.decode.SquashedInsts 2282 # Number of squashed instructions handled by decode
+system.cpu.rename.SquashCycles 23007054 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 373973816 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 212778142 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 7997 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 538797541 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 197127827 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 3181847820 # Number of instructions processed by rename
+system.cpu.rename.ROBFullEvents 1862600 # Number of times rename has blocked due to ROB full
+system.cpu.rename.IQFullEvents 20249864 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LQFullEvents 150635497 # Number of times rename has blocked due to LQ full
+system.cpu.rename.SQFullEvents 31416943 # Number of times rename has blocked due to SQ full
+system.cpu.rename.RenamedOperands 2377870821 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 4127617004 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 4127447466 # Number of integer rename lookups
+system.cpu.rename.fp_rename_lookups 169537 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 1376202963 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 1001151788 # Number of HB maps that are undone due to squashing
-system.cpu.rename.serializingInsts 192 # count of serializing insts renamed
-system.cpu.rename.tempSerializingInsts 191 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 99207749 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 719206023 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 272877739 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 90880933 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 59162115 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 2889782486 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded 178 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 2624016708 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 1570062 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 1139342915 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 505618557 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved 149 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 1323997070 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 1.981890 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 2.151111 # Number of insts issued each cycle
+system.cpu.rename.UndoneMaps 1001667858 # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts 209 # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts 206 # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts 99280769 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 719325488 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 272942348 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 90808423 # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores 59047660 # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded 2890368727 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 181 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 2624396643 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 1584497 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 1140831193 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 506084435 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 152 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 1345692377 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 1.950220 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 2.146970 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 519747645 39.26% 39.26% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 169377682 12.79% 52.05% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 158338012 11.96% 64.01% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 149173722 11.27% 75.27% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 126185648 9.53% 84.81% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 84437665 6.38% 91.18% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 68199937 5.15% 96.33% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 33982775 2.57% 98.90% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 14553984 1.10% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 540762104 40.18% 40.18% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 169795677 12.62% 52.80% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 158437148 11.77% 64.58% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 149383051 11.10% 75.68% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 126329288 9.39% 85.06% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 84501883 6.28% 91.34% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 68040537 5.06% 96.40% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 34033784 2.53% 98.93% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 14408905 1.07% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 1323997070 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 1345692377 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 13171575 35.70% 35.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 0 0.00% 35.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 0 0.00% 35.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 0 0.00% 35.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 35.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 0 0.00% 35.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 0 0.00% 35.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 0 0.00% 35.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 35.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 35.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 35.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 35.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 35.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 35.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 35.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 35.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 35.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 35.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 35.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 35.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 35.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 35.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 35.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 35.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 35.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 35.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 35.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 35.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 35.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 19111155 51.80% 87.50% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 4612971 12.50% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 13165371 35.79% 35.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 0 0.00% 35.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 0 0.00% 35.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 0 0.00% 35.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 35.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 0 0.00% 35.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 0 0.00% 35.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 0 0.00% 35.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 35.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 35.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 35.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 35.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 35.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 35.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 35.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 35.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 35.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 35.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 35.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 35.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 35.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 35.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 35.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 35.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 35.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 35.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 35.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 35.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 35.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 19036657 51.75% 87.53% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 4585623 12.47% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 1719329788 65.52% 65.52% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 125 0.00% 65.52% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 1719509054 65.52% 65.52% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 111 0.00% 65.52% # Type of FU issued
system.cpu.iq.FU_type_0::IntDiv 0 0.00% 65.52% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatAdd 895316 0.03% 65.56% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCmp 18 0.00% 65.56% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCvt 165 0.00% 65.56% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatMult 30 0.00% 65.56% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatDiv 25 0.00% 65.56% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 65.56% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 65.56% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 65.56% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 65.56% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 65.56% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 65.56% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 65.56% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMult 0 0.00% 65.56% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 65.56% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShift 0 0.00% 65.56% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 65.56% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 65.56% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 65.56% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 65.56% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 65.56% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 65.56% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 65.56% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 65.56% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 65.56% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 65.56% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 65.56% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 672939161 25.65% 91.20% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 230852080 8.80% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatAdd 896832 0.03% 65.55% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCmp 17 0.00% 65.55% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCvt 164 0.00% 65.55% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatMult 25 0.00% 65.55% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatDiv 24 0.00% 65.55% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 65.55% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 65.55% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 65.55% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 65.55% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 65.55% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 65.55% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 65.55% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMult 0 0.00% 65.55% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 65.55% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShift 0 0.00% 65.55% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 65.55% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 65.55% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 65.55% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 65.55% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 65.55% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 65.55% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 65.55% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 65.55% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 65.55% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 65.55% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 65.55% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 673114194 25.65% 91.20% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 230876222 8.80% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 2624016708 # Type of FU issued
-system.cpu.iq.rate 1.981795 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 36895701 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.014061 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 6608517036 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 4027973051 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 2521923586 # Number of integer instruction queue wakeup accesses
-system.cpu.iq.fp_inst_queue_reads 1979213 # Number of floating instruction queue reads
-system.cpu.iq.fp_inst_queue_writes 1297888 # Number of floating instruction queue writes
-system.cpu.iq.fp_inst_queue_wakeup_accesses 892539 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 2659929620 # Number of integer alu accesses
-system.cpu.iq.fp_alu_accesses 982789 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 69543206 # Number of loads that had data forwarded from stores
+system.cpu.iq.FU_type_0::total 2624396643 # Type of FU issued
+system.cpu.iq.rate 1.950118 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 36787651 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.014018 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 6630876089 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 4030049566 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 2522176401 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.fp_inst_queue_reads 1981722 # Number of floating instruction queue reads
+system.cpu.iq.fp_inst_queue_writes 1296863 # Number of floating instruction queue writes
+system.cpu.iq.fp_inst_queue_wakeup_accesses 893189 # Number of floating instruction queue wakeup accesses
+system.cpu.iq.int_alu_accesses 2660200136 # Number of integer alu accesses
+system.cpu.iq.fp_alu_accesses 984158 # Number of floating point alu accesses
+system.cpu.iew.lsq.thread0.forwLoads 69569005 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 274610360 # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses 379362 # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread0.memOrderViolation 147727 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 112149237 # Number of stores squashed
+system.cpu.iew.lsq.thread0.squashedLoads 274729825 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 379855 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.memOrderViolation 148630 # Number of memory ordering violations
+system.cpu.iew.lsq.thread0.squashedStores 112213846 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
-system.cpu.iew.lsq.thread0.rescheduledLoads 353 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread0.cacheBlocked 6023017 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.lsq.thread0.rescheduledLoads 321 # Number of loads that were rescheduled
+system.cpu.iew.lsq.thread0.cacheBlocked 6130129 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 22997108 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 147758887 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 18474565 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 3040988458 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 6691344 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 719206023 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 272877739 # Number of dispatched store instructions
-system.cpu.iew.iewDispNonSpecInsts 178 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 822290 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents 17921565 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.memOrderViolationEvents 147727 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 10901488 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 8843129 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 19744617 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 2578330269 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 658288327 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 45686439 # Number of squashed instructions skipped in execute
+system.cpu.iew.iewSquashCycles 23007054 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 150994559 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 20053347 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 3041642230 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 6687101 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 719325488 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 272942348 # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts 181 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewIQFullEvents 819254 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 19491023 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.memOrderViolationEvents 148630 # Number of memory order violations
+system.cpu.iew.predictedTakenIncorrect 10888571 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 8843177 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 19731748 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 2578706854 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 658463458 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 45689789 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
-system.cpu.iew.exec_nop 151205794 # number of nop insts executed
-system.cpu.iew.exec_refs 883976375 # number of memory reference insts executed
-system.cpu.iew.exec_branches 315983093 # Number of branches executed
-system.cpu.iew.exec_stores 225688048 # Number of stores executed
-system.cpu.iew.exec_rate 1.947290 # Inst execution rate
-system.cpu.iew.wb_sent 2552817971 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 2522816125 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 1489246506 # num instructions producing a value
-system.cpu.iew.wb_consumers 1920479792 # num instructions consuming a value
+system.cpu.iew.exec_nop 151273322 # number of nop insts executed
+system.cpu.iew.exec_refs 884174883 # number of memory reference insts executed
+system.cpu.iew.exec_branches 315972780 # Number of branches executed
+system.cpu.iew.exec_stores 225711425 # Number of stores executed
+system.cpu.iew.exec_rate 1.916167 # Inst execution rate
+system.cpu.iew.wb_sent 2553063246 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 2523069590 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 1489308587 # num instructions producing a value
+system.cpu.iew.wb_consumers 1920703402 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 1.905363 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.775455 # average fanout of values written-back
+system.cpu.iew.wb_rate 1.874825 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.775397 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.commit.commitSquashedInsts 1005136223 # The number of squashed insts skipped by commit
+system.cpu.commit.commitSquashedInsts 1005912526 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 29 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 16268344 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 1185116972 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 1.535528 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 2.558449 # Number of insts commited each cycle
+system.cpu.commit.branchMispredicts 16276987 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 1206693157 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 1.508072 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 2.543192 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 695949152 58.72% 58.72% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 159874809 13.49% 72.21% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 79784402 6.73% 78.95% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 52116706 4.40% 83.34% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 28440614 2.40% 85.74% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 19407125 1.64% 87.38% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 20027045 1.69% 89.07% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 23110908 1.95% 91.02% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 106406211 8.98% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 717446911 59.46% 59.46% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 159887401 13.25% 72.71% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 79830197 6.62% 79.32% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 52027392 4.31% 83.63% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 28503242 2.36% 85.99% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 19553290 1.62% 87.62% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 20023421 1.66% 89.27% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 23140213 1.92% 91.19% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 106281090 8.81% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 1185116972 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::total 1206693157 # Number of insts commited each cycle
system.cpu.commit.committedInsts 1819780126 # Number of instructions committed
system.cpu.commit.committedOps 1819780126 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
@@ -619,339 +620,341 @@ system.cpu.commit.op_class_0::MemWrite 160728502 8.83% 100.00% # Cl
system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction
system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction
system.cpu.commit.op_class_0::total 1819780126 # Class of committed instruction
-system.cpu.commit.bw_lim_events 106406211 # number cycles where commit BW limit reached
+system.cpu.commit.bw_lim_events 106281090 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 3817847910 # The number of ROB reads
-system.cpu.rob.rob_writes 5788846951 # The number of ROB writes
-system.cpu.timesIdled 724 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 63693 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.rob.rob_reads 3840325519 # The number of ROB reads
+system.cpu.rob.rob_writes 5790523687 # The number of ROB writes
+system.cpu.timesIdled 690 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 70663 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 1736043781 # Number of Instructions Simulated
system.cpu.committedOps 1736043781 # Number of Ops (including micro ops) Simulated
-system.cpu.cpi 0.762689 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 0.762689 # CPI: Total CPI of All Threads
-system.cpu.ipc 1.311151 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 1.311151 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 3467581476 # number of integer regfile reads
-system.cpu.int_regfile_writes 2022302956 # number of integer regfile writes
-system.cpu.fp_regfile_reads 46080 # number of floating regfile reads
-system.cpu.fp_regfile_writes 592 # number of floating regfile writes
+system.cpu.cpi 0.775190 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 0.775190 # CPI: Total CPI of All Threads
+system.cpu.ipc 1.290007 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 1.290007 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 3468053564 # number of integer regfile reads
+system.cpu.int_regfile_writes 2022530151 # number of integer regfile writes
+system.cpu.fp_regfile_reads 45442 # number of floating regfile reads
+system.cpu.fp_regfile_writes 563 # number of floating regfile writes
system.cpu.misc_regfile_reads 25 # number of misc regfile reads
system.cpu.misc_regfile_writes 1 # number of misc regfile writes
-system.cpu.dcache.tags.replacements 9209012 # number of replacements
-system.cpu.dcache.tags.tagsinuse 4087.412521 # Cycle average of tags in use
-system.cpu.dcache.tags.total_refs 713854428 # Total number of references to valid blocks.
-system.cpu.dcache.tags.sampled_refs 9213108 # Sample count of references to valid blocks.
-system.cpu.dcache.tags.avg_refs 77.482477 # Average number of references to valid blocks.
-system.cpu.dcache.tags.warmup_cycle 5099544250 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.data 4087.412521 # Average occupied blocks per requestor
-system.cpu.dcache.tags.occ_percent::cpu.data 0.997903 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_percent::total 0.997903 # Average percentage of cache occupancy
+system.cpu.dcache.tags.replacements 9208756 # number of replacements
+system.cpu.dcache.tags.tagsinuse 4087.479772 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 713775439 # Total number of references to valid blocks.
+system.cpu.dcache.tags.sampled_refs 9212852 # Sample count of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 77.476056 # Average number of references to valid blocks.
+system.cpu.dcache.tags.warmup_cycle 5132407000 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.tags.occ_blocks::cpu.data 4087.479772 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.997920 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.997920 # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_task_id_blocks::1024 4096 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::0 751 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::1 2935 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::2 406 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::0 697 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::1 2970 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::2 425 # Occupied blocks per task id
system.cpu.dcache.tags.age_task_id_blocks_1024::3 4 # Occupied blocks per task id
system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
-system.cpu.dcache.tags.tag_accesses 1472845170 # Number of tag accesses
-system.cpu.dcache.tags.data_accesses 1472845170 # Number of data accesses
-system.cpu.dcache.ReadReq_hits::cpu.data 558341279 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 558341279 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 155513145 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 155513145 # number of WriteReq hits
+system.cpu.dcache.tags.tag_accesses 1472909430 # Number of tag accesses
+system.cpu.dcache.tags.data_accesses 1472909430 # Number of data accesses
+system.cpu.dcache.ReadReq_hits::cpu.data 558274718 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 558274718 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 155500717 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 155500717 # number of WriteReq hits
system.cpu.dcache.LoadLockedReq_hits::cpu.data 4 # number of LoadLockedReq hits
system.cpu.dcache.LoadLockedReq_hits::total 4 # number of LoadLockedReq hits
-system.cpu.dcache.demand_hits::cpu.data 713854424 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 713854424 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 713854424 # number of overall hits
-system.cpu.dcache.overall_hits::total 713854424 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 12746245 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 12746245 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 5215357 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 5215357 # number of WriteReq misses
+system.cpu.dcache.demand_hits::cpu.data 713775435 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 713775435 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 713775435 # number of overall hits
+system.cpu.dcache.overall_hits::total 713775435 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 12845064 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 12845064 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 5227785 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 5227785 # number of WriteReq misses
system.cpu.dcache.LoadLockedReq_misses::cpu.data 1 # number of LoadLockedReq misses
system.cpu.dcache.LoadLockedReq_misses::total 1 # number of LoadLockedReq misses
-system.cpu.dcache.demand_misses::cpu.data 17961602 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 17961602 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 17961602 # number of overall misses
-system.cpu.dcache.overall_misses::total 17961602 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 384451562750 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 384451562750 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 289305166008 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 289305166008 # number of WriteReq miss cycles
-system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 69500 # number of LoadLockedReq miss cycles
-system.cpu.dcache.LoadLockedReq_miss_latency::total 69500 # number of LoadLockedReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 673756728758 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 673756728758 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 673756728758 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 673756728758 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 571087524 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 571087524 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.demand_misses::cpu.data 18072849 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 18072849 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 18072849 # number of overall misses
+system.cpu.dcache.overall_misses::total 18072849 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 414536288750 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 414536288750 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 316664843212 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 316664843212 # number of WriteReq miss cycles
+system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 72500 # number of LoadLockedReq miss cycles
+system.cpu.dcache.LoadLockedReq_miss_latency::total 72500 # number of LoadLockedReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 731201131962 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 731201131962 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 731201131962 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 731201131962 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 571119782 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 571119782 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 160728502 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 160728502 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.LoadLockedReq_accesses::cpu.data 5 # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.LoadLockedReq_accesses::total 5 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 731816026 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 731816026 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 731816026 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 731816026 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.022319 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.022319 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.032448 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.032448 # miss rate for WriteReq accesses
+system.cpu.dcache.demand_accesses::cpu.data 731848284 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 731848284 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 731848284 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 731848284 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.022491 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.022491 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.032526 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.032526 # miss rate for WriteReq accesses
system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.200000 # miss rate for LoadLockedReq accesses
system.cpu.dcache.LoadLockedReq_miss_rate::total 0.200000 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.024544 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.024544 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.024544 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.024544 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 30161.946734 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 30161.946734 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 55471.785730 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 55471.785730 # average WriteReq miss latency
-system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 69500 # average LoadLockedReq miss latency
-system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 69500 # average LoadLockedReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 37510.948564 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 37510.948564 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 37510.948564 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 37510.948564 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 14120110 # number of cycles access was blocked
-system.cpu.dcache.blocked_cycles::no_targets 8634302 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 1055091 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_targets 67341 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 13.382836 # average number of cycles each access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_targets 128.217609 # average number of cycles each access was blocked
+system.cpu.dcache.demand_miss_rate::cpu.data 0.024695 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.024695 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.024695 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.024695 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 32272.029844 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 32272.029844 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 60573.425114 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 60573.425114 # average WriteReq miss latency
+system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 72500 # average LoadLockedReq miss latency
+system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 72500 # average LoadLockedReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 40458.542644 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 40458.542644 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 40458.542644 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 40458.542644 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 15275634 # number of cycles access was blocked
+system.cpu.dcache.blocked_cycles::no_targets 9588635 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 1068737 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_targets 67992 # number of cycles access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 14.293165 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_targets 141.025930 # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks::writebacks 3742780 # number of writebacks
-system.cpu.dcache.writebacks::total 3742780 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 5412238 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 5412238 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 3336257 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 3336257 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 8748495 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 8748495 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 8748495 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 8748495 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 7334007 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 7334007 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1879100 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 1879100 # number of WriteReq MSHR misses
+system.cpu.dcache.writebacks::writebacks 3742849 # number of writebacks
+system.cpu.dcache.writebacks::total 3742849 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 5511228 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 5511228 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 3348770 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 3348770 # number of WriteReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 8859998 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 8859998 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 8859998 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 8859998 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 7333836 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 7333836 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1879015 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 1879015 # number of WriteReq MSHR misses
system.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data 1 # number of LoadLockedReq MSHR misses
system.cpu.dcache.LoadLockedReq_mshr_misses::total 1 # number of LoadLockedReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 9213107 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 9213107 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 9213107 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 9213107 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 168659488250 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 168659488250 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 77208966781 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 77208966781 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 67500 # number of LoadLockedReq MSHR miss cycles
-system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 67500 # number of LoadLockedReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 245868455031 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 245868455031 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 245868455031 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 245868455031 # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.012842 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.012842 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.demand_mshr_misses::cpu.data 9212851 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 9212851 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 9212851 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 9212851 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 180521790750 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 180521790750 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 83364623703 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 83364623703 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 71000 # number of LoadLockedReq MSHR miss cycles
+system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 71000 # number of LoadLockedReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 263886414453 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 263886414453 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 263886414453 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 263886414453 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.012841 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.012841 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.011691 # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.011691 # mshr miss rate for WriteReq accesses
system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data 0.200000 # mshr miss rate for LoadLockedReq accesses
system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total 0.200000 # mshr miss rate for LoadLockedReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.012589 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.012589 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.012589 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.012589 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 22996.908545 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 22996.908545 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 41088.269268 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 41088.269268 # average WriteReq mshr miss latency
-system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 67500 # average LoadLockedReq mshr miss latency
-system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 67500 # average LoadLockedReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 26686.812064 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 26686.812064 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 26686.812064 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 26686.812064 # average overall mshr miss latency
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.012588 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.012588 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.012588 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.012588 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 24614.920589 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 24614.920589 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 44366.129969 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 44366.129969 # average WriteReq mshr miss latency
+system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 71000 # average LoadLockedReq mshr miss latency
+system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 71000 # average LoadLockedReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 28643.295594 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 28643.295594 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 28643.295594 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 28643.295594 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.icache.tags.replacements 1 # number of replacements
-system.cpu.icache.tags.tagsinuse 770.158211 # Cycle average of tags in use
-system.cpu.icache.tags.total_refs 422456585 # Total number of references to valid blocks.
-system.cpu.icache.tags.sampled_refs 966 # Sample count of references to valid blocks.
-system.cpu.icache.tags.avg_refs 437325.657350 # Average number of references to valid blocks.
+system.cpu.icache.tags.tagsinuse 773.497223 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 422618194 # Total number of references to valid blocks.
+system.cpu.icache.tags.sampled_refs 975 # Sample count of references to valid blocks.
+system.cpu.icache.tags.avg_refs 433454.557949 # Average number of references to valid blocks.
system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst 770.158211 # Average occupied blocks per requestor
-system.cpu.icache.tags.occ_percent::cpu.inst 0.376054 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_percent::total 0.376054 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_task_id_blocks::1024 965 # Occupied blocks per task id
+system.cpu.icache.tags.occ_blocks::cpu.inst 773.497223 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.377684 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.377684 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_task_id_blocks::1024 974 # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::0 66 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::4 899 # Occupied blocks per task id
-system.cpu.icache.tags.occ_task_id_percent::1024 0.471191 # Percentage of cache occupancy per task id
-system.cpu.icache.tags.tag_accesses 844917184 # Number of tag accesses
-system.cpu.icache.tags.data_accesses 844917184 # Number of data accesses
-system.cpu.icache.ReadReq_hits::cpu.inst 422456585 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 422456585 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 422456585 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 422456585 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 422456585 # number of overall hits
-system.cpu.icache.overall_hits::total 422456585 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 1524 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 1524 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 1524 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 1524 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 1524 # number of overall misses
-system.cpu.icache.overall_misses::total 1524 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 107000999 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 107000999 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 107000999 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 107000999 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 107000999 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 107000999 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 422458109 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 422458109 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 422458109 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 422458109 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 422458109 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 422458109 # number of overall (read+write) accesses
+system.cpu.icache.tags.age_task_id_blocks_1024::1 1 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::3 1 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::4 906 # Occupied blocks per task id
+system.cpu.icache.tags.occ_task_id_percent::1024 0.475586 # Percentage of cache occupancy per task id
+system.cpu.icache.tags.tag_accesses 845240447 # Number of tag accesses
+system.cpu.icache.tags.data_accesses 845240447 # Number of data accesses
+system.cpu.icache.ReadReq_hits::cpu.inst 422618194 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 422618194 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 422618194 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 422618194 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 422618194 # number of overall hits
+system.cpu.icache.overall_hits::total 422618194 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 1542 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 1542 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 1542 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 1542 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 1542 # number of overall misses
+system.cpu.icache.overall_misses::total 1542 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 116278500 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 116278500 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 116278500 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 116278500 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 116278500 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 116278500 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 422619736 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 422619736 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 422619736 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 422619736 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 422619736 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 422619736 # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000004 # miss rate for ReadReq accesses
system.cpu.icache.ReadReq_miss_rate::total 0.000004 # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate::cpu.inst 0.000004 # miss rate for demand accesses
system.cpu.icache.demand_miss_rate::total 0.000004 # miss rate for demand accesses
system.cpu.icache.overall_miss_rate::cpu.inst 0.000004 # miss rate for overall accesses
system.cpu.icache.overall_miss_rate::total 0.000004 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 70210.629265 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 70210.629265 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 70210.629265 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 70210.629265 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 70210.629265 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 70210.629265 # average overall miss latency
-system.cpu.icache.blocked_cycles::no_mshrs 469 # number of cycles access was blocked
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 75407.587549 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 75407.587549 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 75407.587549 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 75407.587549 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 75407.587549 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 75407.587549 # average overall miss latency
+system.cpu.icache.blocked_cycles::no_mshrs 435 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 7 # number of cycles access was blocked
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.avg_blocked_cycles::no_mshrs 67 # average number of cycles each access was blocked
+system.cpu.icache.avg_blocked_cycles::no_mshrs 62.142857 # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 558 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 558 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 558 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 558 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 558 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 558 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 966 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 966 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 966 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 966 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 966 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 966 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 72141249 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 72141249 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 72141249 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 72141249 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 72141249 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 72141249 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 567 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 567 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 567 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 567 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 567 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 567 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 975 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 975 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 975 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 975 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 975 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 975 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 79199000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 79199000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 79199000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 79199000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 79199000 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 79199000 # number of overall MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000002 # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000002 # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000002 # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_miss_rate::total 0.000002 # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000002 # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_miss_rate::total 0.000002 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 74680.381988 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 74680.381988 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 74680.381988 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 74680.381988 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 74680.381988 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 74680.381988 # average overall mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 81229.743590 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 81229.743590 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 81229.743590 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 81229.743590 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 81229.743590 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 81229.743590 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.l2cache.tags.replacements 1936441 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 31406.538176 # Cycle average of tags in use
-system.cpu.l2cache.tags.total_refs 9110982 # Total number of references to valid blocks.
-system.cpu.l2cache.tags.sampled_refs 1966231 # Sample count of references to valid blocks.
-system.cpu.l2cache.tags.avg_refs 4.633729 # Average number of references to valid blocks.
-system.cpu.l2cache.tags.warmup_cycle 27876136750 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.tags.occ_blocks::writebacks 14557.398525 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.inst 26.847630 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.data 16822.292021 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_percent::writebacks 0.444257 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.inst 0.000819 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.data 0.513376 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::total 0.958451 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_task_id_blocks::1024 29790 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::0 167 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::1 970 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::2 611 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::3 17653 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::4 10389 # Occupied blocks per task id
-system.cpu.l2cache.tags.occ_task_id_percent::1024 0.909119 # Percentage of cache occupancy per task id
-system.cpu.l2cache.tags.tag_accesses 107500175 # Number of tag accesses
-system.cpu.l2cache.tags.data_accesses 107500175 # Number of data accesses
-system.cpu.l2cache.ReadReq_hits::cpu.data 6137091 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 6137091 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits::writebacks 3742780 # number of Writeback hits
-system.cpu.l2cache.Writeback_hits::total 3742780 # number of Writeback hits
-system.cpu.l2cache.ReadExReq_hits::cpu.data 1107826 # number of ReadExReq hits
-system.cpu.l2cache.ReadExReq_hits::total 1107826 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits::cpu.data 7244917 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 7244917 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.data 7244917 # number of overall hits
-system.cpu.l2cache.overall_hits::total 7244917 # number of overall hits
-system.cpu.l2cache.ReadReq_misses::cpu.inst 966 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.data 1196905 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 1197871 # number of ReadReq misses
-system.cpu.l2cache.ReadExReq_misses::cpu.data 771286 # number of ReadExReq misses
-system.cpu.l2cache.ReadExReq_misses::total 771286 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 966 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 1968191 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 1969157 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 966 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 1968191 # number of overall misses
-system.cpu.l2cache.overall_misses::total 1969157 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 71167250 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 98889965000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 98961132250 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 63707909498 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 63707909498 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 71167250 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 162597874498 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 162669041748 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 71167250 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 162597874498 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 162669041748 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 966 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.data 7333996 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 7334962 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::writebacks 3742780 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::total 3742780 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data 1879112 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 1879112 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 966 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 9213108 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 9214074 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 966 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 9213108 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 9214074 # number of overall (read+write) accesses
+system.cpu.l2cache.tags.replacements 1936457 # number of replacements
+system.cpu.l2cache.tags.tagsinuse 31413.219008 # Cycle average of tags in use
+system.cpu.l2cache.tags.total_refs 9110872 # Total number of references to valid blocks.
+system.cpu.l2cache.tags.sampled_refs 1966244 # Sample count of references to valid blocks.
+system.cpu.l2cache.tags.avg_refs 4.633643 # Average number of references to valid blocks.
+system.cpu.l2cache.tags.warmup_cycle 28158140750 # Cycle when the warmup percentage was hit.
+system.cpu.l2cache.tags.occ_blocks::writebacks 14523.555801 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 26.886283 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 16862.776924 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::writebacks 0.443224 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.000821 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.data 0.514611 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.958655 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_task_id_blocks::1024 29787 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::0 157 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::1 973 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::2 615 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::3 17524 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::4 10518 # Occupied blocks per task id
+system.cpu.l2cache.tags.occ_task_id_percent::1024 0.909027 # Percentage of cache occupancy per task id
+system.cpu.l2cache.tags.tag_accesses 107498682 # Number of tag accesses
+system.cpu.l2cache.tags.data_accesses 107498682 # Number of data accesses
+system.cpu.l2cache.ReadReq_hits::cpu.data 6136947 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 6136947 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits::writebacks 3742849 # number of Writeback hits
+system.cpu.l2cache.Writeback_hits::total 3742849 # number of Writeback hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 1107709 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 1107709 # number of ReadExReq hits
+system.cpu.l2cache.demand_hits::cpu.data 7244656 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 7244656 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.data 7244656 # number of overall hits
+system.cpu.l2cache.overall_hits::total 7244656 # number of overall hits
+system.cpu.l2cache.ReadReq_misses::cpu.inst 975 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.data 1196875 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 1197850 # number of ReadReq misses
+system.cpu.l2cache.ReadExReq_misses::cpu.data 771321 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 771321 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 975 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 1968196 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 1969171 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 975 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 1968196 # number of overall misses
+system.cpu.l2cache.overall_misses::total 1969171 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 78215000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 107761725750 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 107839940750 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 69308457750 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 69308457750 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 78215000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 177070183500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 177148398500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 78215000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 177070183500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 177148398500 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 975 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 7333822 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 7334797 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::writebacks 3742849 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::total 3742849 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 1879030 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 1879030 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 975 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 9212852 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 9213827 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 975 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 9212852 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 9213827 # number of overall (read+write) accesses
system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 1 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.163200 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.163310 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.410452 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::total 0.410452 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.163199 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.163311 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.410489 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.410489 # miss rate for ReadExReq accesses
system.cpu.l2cache.demand_miss_rate::cpu.inst 1 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.213629 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.213712 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.213636 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.213719 # miss rate for demand accesses
system.cpu.l2cache.overall_miss_rate::cpu.inst 1 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.213629 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.213712 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 73672.101449 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 82621.398524 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 82614.181535 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 82599.592755 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 82599.592755 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 73672.101449 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 82612.853376 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 82608.467353 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 73672.101449 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 82612.853376 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 82608.467353 # average overall miss latency
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.213636 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.213719 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 80220.512821 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 90035.906632 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 90027.917310 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 89856.827119 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 89856.827119 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 80220.512821 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 89965.726737 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 89960.901567 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 80220.512821 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 89965.726737 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 89960.901567 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -960,105 +963,105 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.writebacks::writebacks 1020337 # number of writebacks
-system.cpu.l2cache.writebacks::total 1020337 # number of writebacks
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 966 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 1196905 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 1197871 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 771286 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::total 771286 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 966 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.data 1968191 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 1969157 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 966 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.data 1968191 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 1969157 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 58998750 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 83895775000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 83954773750 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 54083955498 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 54083955498 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 58998750 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 137979730498 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 138038729248 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 58998750 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 137979730498 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 138038729248 # number of overall MSHR miss cycles
+system.cpu.l2cache.writebacks::writebacks 1020253 # number of writebacks
+system.cpu.l2cache.writebacks::total 1020253 # number of writebacks
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 975 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 1196875 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 1197850 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 771321 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 771321 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 975 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 1968196 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 1969171 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 975 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 1968196 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 1969171 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 66029500 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 92659024750 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 92725054250 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 59593481750 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 59593481750 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 66029500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 152252506500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 152318536000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 66029500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 152252506500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 152318536000 # number of overall MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 1 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.163200 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.163310 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.410452 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.410452 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.163199 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.163311 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.410489 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.410489 # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 1 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.213629 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.213712 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.213636 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.213719 # mshr miss rate for demand accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 1 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.213629 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.213712 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 61075.310559 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 70093.929761 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 70086.656869 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 70121.790747 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 70121.790747 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 61075.310559 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 70104.847801 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 70100.418224 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 61075.310559 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 70104.847801 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 70100.418224 # average overall mshr miss latency
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.213636 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.213719 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 67722.564103 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 77417.461932 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 77409.570689 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 77261.583374 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 77261.583374 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 67722.564103 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 77356.374314 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 77351.604305 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 67722.564103 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 77356.374314 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 77351.604305 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.toL2Bus.trans_dist::ReadReq 7334962 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadResp 7334962 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::Writeback 3742780 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExReq 1879112 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExResp 1879112 # Transaction distribution
-system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 1932 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 22168996 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count::total 22170928 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 61824 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 829176832 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size::total 829238656 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.trans_dist::ReadReq 7334797 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadResp 7334797 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::Writeback 3742849 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExReq 1879030 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExResp 1879030 # Transaction distribution
+system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 1950 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 22168553 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count::total 22170503 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 62400 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 829164864 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size::total 829227264 # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.snoops 0 # Total snoops (count)
-system.cpu.toL2Bus.snoop_fanout::samples 12957003 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::samples 12956676 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::mean 1 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::stdev 0 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::1 12957003 100.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::1 12956676 100.00% 100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::min_value 1 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::max_value 1 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::total 12957003 # Request fanout histogram
-system.cpu.toL2Bus.reqLayer0.occupancy 10221354853 # Layer occupancy (ticks)
+system.cpu.toL2Bus.snoop_fanout::total 12956676 # Request fanout histogram
+system.cpu.toL2Bus.reqLayer0.occupancy 10221187000 # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization 1.5 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer0.occupancy 1610750 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.occupancy 1642000 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer1.occupancy 14117356000 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer1.occupancy 14136511250 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization 2.1 # Layer utilization (%)
-system.membus.trans_dist::ReadReq 1197871 # Transaction distribution
-system.membus.trans_dist::ReadResp 1197871 # Transaction distribution
-system.membus.trans_dist::Writeback 1020337 # Transaction distribution
-system.membus.trans_dist::ReadExReq 771286 # Transaction distribution
-system.membus.trans_dist::ReadExResp 771286 # Transaction distribution
-system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 4958651 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count::total 4958651 # Packet count per connected master and slave (bytes)
-system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 191327616 # Cumulative packet size per connected master and slave (bytes)
-system.membus.pkt_size::total 191327616 # Cumulative packet size per connected master and slave (bytes)
+system.membus.trans_dist::ReadReq 1197850 # Transaction distribution
+system.membus.trans_dist::ReadResp 1197850 # Transaction distribution
+system.membus.trans_dist::Writeback 1020253 # Transaction distribution
+system.membus.trans_dist::ReadExReq 771321 # Transaction distribution
+system.membus.trans_dist::ReadExResp 771321 # Transaction distribution
+system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 4958595 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 4958595 # Packet count per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 191323136 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 191323136 # Cumulative packet size per connected master and slave (bytes)
system.membus.snoops 0 # Total snoops (count)
-system.membus.snoop_fanout::samples 2989494 # Request fanout histogram
+system.membus.snoop_fanout::samples 2989424 # Request fanout histogram
system.membus.snoop_fanout::mean 0 # Request fanout histogram
system.membus.snoop_fanout::stdev 0 # Request fanout histogram
system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
-system.membus.snoop_fanout::0 2989494 100.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::0 2989424 100.00% 100.00% # Request fanout histogram
system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
system.membus.snoop_fanout::min_value 0 # Request fanout histogram
system.membus.snoop_fanout::max_value 0 # Request fanout histogram
-system.membus.snoop_fanout::total 2989494 # Request fanout histogram
-system.membus.reqLayer0.occupancy 11823428000 # Layer occupancy (ticks)
-system.membus.reqLayer0.utilization 1.8 # Layer utilization (%)
-system.membus.respLayer1.occupancy 18423304250 # Layer occupancy (ticks)
-system.membus.respLayer1.utilization 2.8 # Layer utilization (%)
+system.membus.snoop_fanout::total 2989424 # Request fanout histogram
+system.membus.reqLayer0.occupancy 7771933000 # Layer occupancy (ticks)
+system.membus.reqLayer0.utilization 1.2 # Layer utilization (%)
+system.membus.respLayer1.occupancy 10726595500 # Layer occupancy (ticks)
+system.membus.respLayer1.utilization 1.6 # Layer utilization (%)
---------- End Simulation Statistics ----------
diff --git a/tests/long/se/60.bzip2/ref/alpha/tru64/simple-timing/stats.txt b/tests/long/se/60.bzip2/ref/alpha/tru64/simple-timing/stats.txt
index 2d7afdf8e..6346aa78f 100644
--- a/tests/long/se/60.bzip2/ref/alpha/tru64/simple-timing/stats.txt
+++ b/tests/long/se/60.bzip2/ref/alpha/tru64/simple-timing/stats.txt
@@ -1,14 +1,14 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 2.623386 # Number of seconds simulated
-sim_ticks 2623386226000 # Number of ticks simulated
-final_tick 2623386226000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 2.623365 # Number of seconds simulated
+sim_ticks 2623365440500 # Number of ticks simulated
+final_tick 2623365440500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 1656263 # Simulator instruction rate (inst/s)
-host_op_rate 1656263 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 2387660297 # Simulator tick rate (ticks/s)
-host_mem_usage 289632 # Number of bytes of host memory used
-host_seconds 1098.73 # Real time elapsed on the host
+host_inst_rate 1411989 # Simulator instruction rate (inst/s)
+host_op_rate 1411989 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 2035500124 # Simulator tick rate (ticks/s)
+host_mem_usage 294160 # Number of bytes of host memory used
+host_seconds 1288.81 # Real time elapsed on the host
sim_insts 1819780127 # Number of instructions simulated
sim_ops 1819780127 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
@@ -26,40 +26,16 @@ system.physmem.num_reads::total 1959663 # Nu
system.physmem.num_writes::writebacks 1018077 # Number of write requests responded to by this memory
system.physmem.num_writes::total 1018077 # Number of write requests responded to by this memory
system.physmem.bw_read::cpu.inst 19566 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 47788276 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 47807841 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 47788654 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 47808220 # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_inst_read::cpu.inst 19566 # Instruction read bandwidth from this memory (bytes/s)
system.physmem.bw_inst_read::total 19566 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write::writebacks 24836956 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::total 24836956 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total::writebacks 24836956 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_write::writebacks 24837153 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 24837153 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 24837153 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu.inst 19566 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 47788276 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 72644797 # Total bandwidth to/from this memory (bytes/s)
-system.membus.trans_dist::ReadReq 1178362 # Transaction distribution
-system.membus.trans_dist::ReadResp 1178362 # Transaction distribution
-system.membus.trans_dist::Writeback 1018077 # Transaction distribution
-system.membus.trans_dist::ReadExReq 781301 # Transaction distribution
-system.membus.trans_dist::ReadExResp 781301 # Transaction distribution
-system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 4937403 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count::total 4937403 # Packet count per connected master and slave (bytes)
-system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 190575360 # Cumulative packet size per connected master and slave (bytes)
-system.membus.pkt_size::total 190575360 # Cumulative packet size per connected master and slave (bytes)
-system.membus.snoops 0 # Total snoops (count)
-system.membus.snoop_fanout::samples 2977740 # Request fanout histogram
-system.membus.snoop_fanout::mean 0 # Request fanout histogram
-system.membus.snoop_fanout::stdev 0 # Request fanout histogram
-system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
-system.membus.snoop_fanout::0 2977740 100.00% 100.00% # Request fanout histogram
-system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
-system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
-system.membus.snoop_fanout::min_value 0 # Request fanout histogram
-system.membus.snoop_fanout::max_value 0 # Request fanout histogram
-system.membus.snoop_fanout::total 2977740 # Request fanout histogram
-system.membus.reqLayer0.occupancy 11122356000 # Layer occupancy (ticks)
-system.membus.reqLayer0.utilization 0.4 # Layer utilization (%)
-system.membus.respLayer1.occupancy 17636967000 # Layer occupancy (ticks)
-system.membus.respLayer1.utilization 0.7 # Layer utilization (%)
+system.physmem.bw_total::cpu.data 47788654 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 72645373 # Total bandwidth to/from this memory (bytes/s)
system.cpu_clk_domain.clock 500 # Clock period in ticks
system.cpu.dtb.fetch_hits 0 # ITB hits
system.cpu.dtb.fetch_misses 0 # ITB misses
@@ -94,7 +70,7 @@ system.cpu.itb.data_misses 0 # DT
system.cpu.itb.data_acv 0 # DTB access violations
system.cpu.itb.data_accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 29 # Number of system calls
-system.cpu.numCycles 5246772452 # number of cpu cycles simulated
+system.cpu.numCycles 5246730881 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
system.cpu.committedInsts 1819780127 # Number of instructions committed
@@ -113,7 +89,7 @@ system.cpu.num_mem_refs 611922547 # nu
system.cpu.num_load_insts 449492741 # Number of load instructions
system.cpu.num_store_insts 162429806 # Number of store instructions
system.cpu.num_idle_cycles 0 # Number of idle cycles
-system.cpu.num_busy_cycles 5246772452 # Number of busy cycles
+system.cpu.num_busy_cycles 5246730881 # Number of busy cycles
system.cpu.not_idle_fraction 1 # Percentage of non-idle cycles
system.cpu.idle_fraction 0 # Percentage of idle cycles
system.cpu.Branches 214632552 # Number of branches fetched
@@ -152,13 +128,122 @@ system.cpu.op_class::MemWrite 162429806 8.89% 100.00% # Cl
system.cpu.op_class::IprAccess 0 0.00% 100.00% # Class of executed instruction
system.cpu.op_class::InstPrefetch 0 0.00% 100.00% # Class of executed instruction
system.cpu.op_class::total 1826378509 # Class of executed instruction
+system.cpu.dcache.tags.replacements 9107638 # number of replacements
+system.cpu.dcache.tags.tagsinuse 4079.262739 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 596212431 # Total number of references to valid blocks.
+system.cpu.dcache.tags.sampled_refs 9111734 # Sample count of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 65.433476 # Average number of references to valid blocks.
+system.cpu.dcache.tags.warmup_cycle 40977437000 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.tags.occ_blocks::cpu.data 4079.262739 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.995914 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.995914 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_task_id_blocks::1024 4096 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::0 74 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::1 1237 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::2 2584 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::3 200 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::4 1 # Occupied blocks per task id
+system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
+system.cpu.dcache.tags.tag_accesses 1219760064 # Number of tag accesses
+system.cpu.dcache.tags.data_accesses 1219760064 # Number of data accesses
+system.cpu.dcache.ReadReq_hits::cpu.data 437373249 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 437373249 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 158839182 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 158839182 # number of WriteReq hits
+system.cpu.dcache.demand_hits::cpu.data 596212431 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 596212431 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 596212431 # number of overall hits
+system.cpu.dcache.overall_hits::total 596212431 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 7222414 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 7222414 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 1889320 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 1889320 # number of WriteReq misses
+system.cpu.dcache.demand_misses::cpu.data 9111734 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 9111734 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 9111734 # number of overall misses
+system.cpu.dcache.overall_misses::total 9111734 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 143355355000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 143355355000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 57375808000 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 57375808000 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 200731163000 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 200731163000 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 200731163000 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 200731163000 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 444595663 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 444595663 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::cpu.data 160728502 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::total 160728502 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses::cpu.data 605324165 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 605324165 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 605324165 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 605324165 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.016245 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.016245 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.011755 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.011755 # miss rate for WriteReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.015053 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.015053 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.015053 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.015053 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 19848.675941 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 19848.675941 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 30368.496602 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 30368.496602 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 22029.963013 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 22029.963013 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 22029.963013 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 22029.963013 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
+system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
+system.cpu.dcache.fast_writes 0 # number of fast writes performed
+system.cpu.dcache.cache_copies 0 # number of cache copies performed
+system.cpu.dcache.writebacks::writebacks 3693497 # number of writebacks
+system.cpu.dcache.writebacks::total 3693497 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 7222414 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 7222414 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1889320 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 1889320 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 9111734 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 9111734 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 9111734 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 9111734 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 132521734000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 132521734000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 54541828000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 54541828000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 187063562000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 187063562000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 187063562000 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 187063562000 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.016245 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.016245 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.011755 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.011755 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.015053 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.015053 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.015053 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.015053 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 18348.675941 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 18348.675941 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 28868.496602 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 28868.496602 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 20529.963013 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 20529.963013 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 20529.963013 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 20529.963013 # average overall mshr miss latency
+system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.icache.tags.replacements 1 # number of replacements
-system.cpu.icache.tags.tagsinuse 612.458646 # Cycle average of tags in use
+system.cpu.icache.tags.tagsinuse 612.458786 # Cycle average of tags in use
system.cpu.icache.tags.total_refs 1826377708 # Total number of references to valid blocks.
system.cpu.icache.tags.sampled_refs 802 # Sample count of references to valid blocks.
system.cpu.icache.tags.avg_refs 2277278.937656 # Average number of references to valid blocks.
system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst 612.458646 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_blocks::cpu.inst 612.458786 # Average occupied blocks per requestor
system.cpu.icache.tags.occ_percent::cpu.inst 0.299052 # Average percentage of cache occupancy
system.cpu.icache.tags.occ_percent::total 0.299052 # Average percentage of cache occupancy
system.cpu.icache.tags.occ_task_id_blocks::1024 801 # Occupied blocks per task id
@@ -179,12 +264,12 @@ system.cpu.icache.demand_misses::cpu.inst 802 # n
system.cpu.icache.demand_misses::total 802 # number of demand (read+write) misses
system.cpu.icache.overall_misses::cpu.inst 802 # number of overall misses
system.cpu.icache.overall_misses::total 802 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 44182000 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 44182000 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 44182000 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 44182000 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 44182000 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 44182000 # number of overall miss cycles
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 44139500 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 44139500 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 44139500 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 44139500 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 44139500 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 44139500 # number of overall miss cycles
system.cpu.icache.ReadReq_accesses::cpu.inst 1826378510 # number of ReadReq accesses(hits+misses)
system.cpu.icache.ReadReq_accesses::total 1826378510 # number of ReadReq accesses(hits+misses)
system.cpu.icache.demand_accesses::cpu.inst 1826378510 # number of demand (read+write) accesses
@@ -197,12 +282,12 @@ system.cpu.icache.demand_miss_rate::cpu.inst 0.000000
system.cpu.icache.demand_miss_rate::total 0.000000 # miss rate for demand accesses
system.cpu.icache.overall_miss_rate::cpu.inst 0.000000 # miss rate for overall accesses
system.cpu.icache.overall_miss_rate::total 0.000000 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 55089.775561 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 55089.775561 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 55089.775561 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 55089.775561 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 55089.775561 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 55089.775561 # average overall miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 55036.783042 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 55036.783042 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 55036.783042 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 55036.783042 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 55036.783042 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 55036.783042 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -217,43 +302,43 @@ system.cpu.icache.demand_mshr_misses::cpu.inst 802
system.cpu.icache.demand_mshr_misses::total 802 # number of demand (read+write) MSHR misses
system.cpu.icache.overall_mshr_misses::cpu.inst 802 # number of overall MSHR misses
system.cpu.icache.overall_mshr_misses::total 802 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 42578000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 42578000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 42578000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 42578000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 42578000 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 42578000 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 42936500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 42936500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 42936500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 42936500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 42936500 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 42936500 # number of overall MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000000 # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000000 # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000000 # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_miss_rate::total 0.000000 # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000000 # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_miss_rate::total 0.000000 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 53089.775561 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 53089.775561 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 53089.775561 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 53089.775561 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 53089.775561 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 53089.775561 # average overall mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 53536.783042 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 53536.783042 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 53536.783042 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 53536.783042 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 53536.783042 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 53536.783042 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.tags.replacements 1926937 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 30535.257456 # Cycle average of tags in use
+system.cpu.l2cache.tags.tagsinuse 30535.253333 # Cycle average of tags in use
system.cpu.l2cache.tags.total_refs 8959453 # Total number of references to valid blocks.
system.cpu.l2cache.tags.sampled_refs 1956729 # Sample count of references to valid blocks.
system.cpu.l2cache.tags.avg_refs 4.578791 # Average number of references to valid blocks.
-system.cpu.l2cache.tags.warmup_cycle 218167128000 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.tags.occ_blocks::writebacks 15221.890655 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.inst 39.064317 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.data 15274.302484 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_percent::writebacks 0.464535 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.warmup_cycle 218167126000 # Cycle when the warmup percentage was hit.
+system.cpu.l2cache.tags.occ_blocks::writebacks 15221.864156 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 39.064589 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 15274.324589 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::writebacks 0.464534 # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_percent::cpu.inst 0.001192 # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_percent::cpu.data 0.466135 # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_percent::total 0.931862 # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_task_id_blocks::1024 29792 # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::0 156 # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::1 20 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::2 1059 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::3 1254 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::2 1060 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::3 1253 # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::4 27303 # Occupied blocks per task id
system.cpu.l2cache.tags.occ_task_id_percent::1024 0.909180 # Percentage of cache occupancy per task id
system.cpu.l2cache.tags.tag_accesses 106294313 # Number of tag accesses
@@ -279,17 +364,17 @@ system.cpu.l2cache.demand_misses::total 1959663 # nu
system.cpu.l2cache.overall_misses::cpu.inst 802 # number of overall misses
system.cpu.l2cache.overall_misses::cpu.data 1958861 # number of overall misses
system.cpu.l2cache.overall_misses::total 1959663 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 41776000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 61258944000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 61300720000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 40629030000 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 40629030000 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 41776000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 101887974000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 101929750000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 41776000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 101887974000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 101929750000 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 42134500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 61828353000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 61870487500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 41018308500 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 41018308500 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 42134500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 102846661500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 102888796000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 42134500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 102846661500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 102888796000 # number of overall miss cycles
system.cpu.l2cache.ReadReq_accesses::cpu.inst 802 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::cpu.data 7222414 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::total 7223216 # number of ReadReq accesses(hits+misses)
@@ -314,17 +399,17 @@ system.cpu.l2cache.demand_miss_rate::total 0.215051 #
system.cpu.l2cache.overall_miss_rate::cpu.inst 1 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::cpu.data 0.214982 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::total 0.215051 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 52089.775561 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 52021.930093 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 52021.976269 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 52001.763725 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 52001.763725 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 52089.775561 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 52013.886641 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 52013.917699 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 52089.775561 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 52013.886641 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 52013.917699 # average overall miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 52536.783042 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 52505.479976 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 52505.501281 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 52500.007679 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 52500.007679 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 52536.783042 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 52503.297324 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 52503.311028 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 52536.783042 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 52503.297324 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 52503.311028 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -346,17 +431,17 @@ system.cpu.l2cache.demand_mshr_misses::total 1959663
system.cpu.l2cache.overall_mshr_misses::cpu.inst 802 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.data 1958861 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::total 1959663 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 32152000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 47128224000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 47160376000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 31253418000 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 31253418000 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 32152000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 78381642000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 78413794000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 32152000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 78381642000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 78413794000 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 32510000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 47697633000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 47730143000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 31642696500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 31642696500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 32510000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 79340329500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 79372839500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 32510000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 79340329500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 79372839500 # number of overall MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 1 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.163042 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.163135 # mshr miss rate for ReadReq accesses
@@ -368,127 +453,18 @@ system.cpu.l2cache.demand_mshr_miss_rate::total 0.215051
system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 1 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.214982 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::total 0.215051 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 40089.775561 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 40021.930093 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 40021.976269 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 40001.763725 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 40001.763725 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 40089.775561 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 40013.886641 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 40013.917699 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 40089.775561 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 40013.886641 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 40013.917699 # average overall mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 40536.159601 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 40505.479976 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 40505.500856 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 40500.007679 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 40500.007679 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 40536.159601 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 40503.297324 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 40503.310773 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 40536.159601 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 40503.297324 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 40503.310773 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.tags.replacements 9107638 # number of replacements
-system.cpu.dcache.tags.tagsinuse 4079.262869 # Cycle average of tags in use
-system.cpu.dcache.tags.total_refs 596212431 # Total number of references to valid blocks.
-system.cpu.dcache.tags.sampled_refs 9111734 # Sample count of references to valid blocks.
-system.cpu.dcache.tags.avg_refs 65.433476 # Average number of references to valid blocks.
-system.cpu.dcache.tags.warmup_cycle 40977439000 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.data 4079.262869 # Average occupied blocks per requestor
-system.cpu.dcache.tags.occ_percent::cpu.data 0.995914 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_percent::total 0.995914 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_task_id_blocks::1024 4096 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::0 73 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::1 1238 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::2 2584 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::3 200 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::4 1 # Occupied blocks per task id
-system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
-system.cpu.dcache.tags.tag_accesses 1219760064 # Number of tag accesses
-system.cpu.dcache.tags.data_accesses 1219760064 # Number of data accesses
-system.cpu.dcache.ReadReq_hits::cpu.data 437373249 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 437373249 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 158839182 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 158839182 # number of WriteReq hits
-system.cpu.dcache.demand_hits::cpu.data 596212431 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 596212431 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 596212431 # number of overall hits
-system.cpu.dcache.overall_hits::total 596212431 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 7222414 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 7222414 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 1889320 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 1889320 # number of WriteReq misses
-system.cpu.dcache.demand_misses::cpu.data 9111734 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 9111734 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 9111734 # number of overall misses
-system.cpu.dcache.overall_misses::total 9111734 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 143374726000 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 143374726000 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 57377180000 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 57377180000 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 200751906000 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 200751906000 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 200751906000 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 200751906000 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 444595663 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 444595663 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses::cpu.data 160728502 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses::total 160728502 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 605324165 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 605324165 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 605324165 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 605324165 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.016245 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.016245 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.011755 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.011755 # miss rate for WriteReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.015053 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.015053 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.015053 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.015053 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 19851.358009 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 19851.358009 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 30369.222789 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 30369.222789 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 22032.239528 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 22032.239528 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 22032.239528 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 22032.239528 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
-system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
-system.cpu.dcache.fast_writes 0 # number of fast writes performed
-system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks::writebacks 3693497 # number of writebacks
-system.cpu.dcache.writebacks::total 3693497 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 7222414 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 7222414 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1889320 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 1889320 # number of WriteReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 9111734 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 9111734 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 9111734 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 9111734 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 128929898000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 128929898000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 53598540000 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 53598540000 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 182528438000 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 182528438000 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 182528438000 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 182528438000 # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.016245 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.016245 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.011755 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.011755 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.015053 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.015053 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.015053 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.015053 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 17851.358009 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 17851.358009 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 28369.222789 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 28369.222789 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 20032.239528 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 20032.239528 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 20032.239528 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 20032.239528 # average overall mshr miss latency
-system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.toL2Bus.trans_dist::ReadReq 7223216 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadResp 7223216 # Transaction distribution
system.cpu.toL2Bus.trans_dist::Writeback 3693497 # Transaction distribution
@@ -518,5 +494,29 @@ system.cpu.toL2Bus.respLayer0.occupancy 1203000 # La
system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%)
system.cpu.toL2Bus.respLayer1.occupancy 13667601000 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization 0.5 # Layer utilization (%)
+system.membus.trans_dist::ReadReq 1178362 # Transaction distribution
+system.membus.trans_dist::ReadResp 1178362 # Transaction distribution
+system.membus.trans_dist::Writeback 1018077 # Transaction distribution
+system.membus.trans_dist::ReadExReq 781301 # Transaction distribution
+system.membus.trans_dist::ReadExResp 781301 # Transaction distribution
+system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 4937403 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 4937403 # Packet count per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 190575360 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 190575360 # Cumulative packet size per connected master and slave (bytes)
+system.membus.snoops 0 # Total snoops (count)
+system.membus.snoop_fanout::samples 2977740 # Request fanout histogram
+system.membus.snoop_fanout::mean 0 # Request fanout histogram
+system.membus.snoop_fanout::stdev 0 # Request fanout histogram
+system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::0 2977740 100.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::min_value 0 # Request fanout histogram
+system.membus.snoop_fanout::max_value 0 # Request fanout histogram
+system.membus.snoop_fanout::total 2977740 # Request fanout histogram
+system.membus.reqLayer0.occupancy 7156873500 # Layer occupancy (ticks)
+system.membus.reqLayer0.utilization 0.3 # Layer utilization (%)
+system.membus.respLayer1.occupancy 9798315500 # Layer occupancy (ticks)
+system.membus.respLayer1.utilization 0.4 # Layer utilization (%)
---------- End Simulation Statistics ----------
diff --git a/tests/long/se/60.bzip2/ref/arm/linux/minor-timing/stats.txt b/tests/long/se/60.bzip2/ref/arm/linux/minor-timing/stats.txt
index 1df40303a..0b1bb03bc 100644
--- a/tests/long/se/60.bzip2/ref/arm/linux/minor-timing/stats.txt
+++ b/tests/long/se/60.bzip2/ref/arm/linux/minor-timing/stats.txt
@@ -1,105 +1,105 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 1.108725 # Number of seconds simulated
-sim_ticks 1108725388000 # Number of ticks simulated
-final_tick 1108725388000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 1.121241 # Number of seconds simulated
+sim_ticks 1121241432500 # Number of ticks simulated
+final_tick 1121241432500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 160331 # Simulator instruction rate (inst/s)
-host_op_rate 172733 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 115089854 # Simulator tick rate (ticks/s)
-host_mem_usage 301444 # Number of bytes of host memory used
-host_seconds 9633.56 # Real time elapsed on the host
+host_inst_rate 243175 # Simulator instruction rate (inst/s)
+host_op_rate 261985 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 176527853 # Simulator tick rate (ticks/s)
+host_mem_usage 312356 # Number of bytes of host memory used
+host_seconds 6351.64 # Real time elapsed on the host
sim_insts 1544563087 # Number of instructions simulated
sim_ops 1664032480 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
system.clk_domain.clock 1000 # Clock period in ticks
-system.physmem.bytes_read::cpu.inst 50368 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.data 131507968 # Number of bytes read from this memory
-system.physmem.bytes_read::total 131558336 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 50368 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 50368 # Number of instructions bytes read from this memory
-system.physmem.bytes_written::writebacks 66970688 # Number of bytes written to this memory
-system.physmem.bytes_written::total 66970688 # Number of bytes written to this memory
-system.physmem.num_reads::cpu.inst 787 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 2054812 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 2055599 # Number of read requests responded to by this memory
-system.physmem.num_writes::writebacks 1046417 # Number of write requests responded to by this memory
-system.physmem.num_writes::total 1046417 # Number of write requests responded to by this memory
-system.physmem.bw_read::cpu.inst 45429 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 118611849 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 118657277 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 45429 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 45429 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write::writebacks 60403314 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::total 60403314 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total::writebacks 60403314 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 45429 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 118611849 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 179060592 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.readReqs 2055599 # Number of read requests accepted
-system.physmem.writeReqs 1046417 # Number of write requests accepted
-system.physmem.readBursts 2055599 # Number of DRAM read bursts, including those serviced by the write queue
-system.physmem.writeBursts 1046417 # Number of DRAM write bursts, including those merged in the write queue
-system.physmem.bytesReadDRAM 131472320 # Total number of bytes read from DRAM
-system.physmem.bytesReadWrQ 86016 # Total number of bytes read from write queue
-system.physmem.bytesWritten 66969088 # Total number of bytes written to DRAM
-system.physmem.bytesReadSys 131558336 # Total read bytes from the system interface side
-system.physmem.bytesWrittenSys 66970688 # Total written bytes from the system interface side
-system.physmem.servicedByWrQ 1344 # Number of DRAM read bursts serviced by the write queue
+system.physmem.bytes_read::cpu.inst 50560 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 131525952 # Number of bytes read from this memory
+system.physmem.bytes_read::total 131576512 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 50560 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 50560 # Number of instructions bytes read from this memory
+system.physmem.bytes_written::writebacks 66977984 # Number of bytes written to this memory
+system.physmem.bytes_written::total 66977984 # Number of bytes written to this memory
+system.physmem.num_reads::cpu.inst 790 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 2055093 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 2055883 # Number of read requests responded to by this memory
+system.physmem.num_writes::writebacks 1046531 # Number of write requests responded to by this memory
+system.physmem.num_writes::total 1046531 # Number of write requests responded to by this memory
+system.physmem.bw_read::cpu.inst 45093 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 117303864 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 117348956 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 45093 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 45093 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 59735559 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 59735559 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 59735559 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 45093 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 117303864 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 177084516 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 2055883 # Number of read requests accepted
+system.physmem.writeReqs 1046531 # Number of write requests accepted
+system.physmem.readBursts 2055883 # Number of DRAM read bursts, including those serviced by the write queue
+system.physmem.writeBursts 1046531 # Number of DRAM write bursts, including those merged in the write queue
+system.physmem.bytesReadDRAM 131490688 # Total number of bytes read from DRAM
+system.physmem.bytesReadWrQ 85824 # Total number of bytes read from write queue
+system.physmem.bytesWritten 66976384 # Total number of bytes written to DRAM
+system.physmem.bytesReadSys 131576512 # Total read bytes from the system interface side
+system.physmem.bytesWrittenSys 66977984 # Total written bytes from the system interface side
+system.physmem.servicedByWrQ 1341 # Number of DRAM read bursts serviced by the write queue
system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write
-system.physmem.perBankRdBursts::0 127971 # Per bank write bursts
-system.physmem.perBankRdBursts::1 125115 # Per bank write bursts
-system.physmem.perBankRdBursts::2 122192 # Per bank write bursts
-system.physmem.perBankRdBursts::3 124223 # Per bank write bursts
-system.physmem.perBankRdBursts::4 123351 # Per bank write bursts
-system.physmem.perBankRdBursts::5 123340 # Per bank write bursts
-system.physmem.perBankRdBursts::6 123758 # Per bank write bursts
-system.physmem.perBankRdBursts::7 124120 # Per bank write bursts
-system.physmem.perBankRdBursts::8 131994 # Per bank write bursts
-system.physmem.perBankRdBursts::9 134060 # Per bank write bursts
-system.physmem.perBankRdBursts::10 132574 # Per bank write bursts
-system.physmem.perBankRdBursts::11 133683 # Per bank write bursts
-system.physmem.perBankRdBursts::12 133864 # Per bank write bursts
-system.physmem.perBankRdBursts::13 133891 # Per bank write bursts
-system.physmem.perBankRdBursts::14 129793 # Per bank write bursts
-system.physmem.perBankRdBursts::15 130326 # Per bank write bursts
-system.physmem.perBankWrBursts::0 65785 # Per bank write bursts
-system.physmem.perBankWrBursts::1 64106 # Per bank write bursts
-system.physmem.perBankWrBursts::2 62369 # Per bank write bursts
-system.physmem.perBankWrBursts::3 62872 # Per bank write bursts
-system.physmem.perBankWrBursts::4 62855 # Per bank write bursts
-system.physmem.perBankWrBursts::5 62943 # Per bank write bursts
-system.physmem.perBankWrBursts::6 64256 # Per bank write bursts
-system.physmem.perBankWrBursts::7 65177 # Per bank write bursts
-system.physmem.perBankWrBursts::8 67064 # Per bank write bursts
-system.physmem.perBankWrBursts::9 67603 # Per bank write bursts
-system.physmem.perBankWrBursts::10 67361 # Per bank write bursts
-system.physmem.perBankWrBursts::11 67637 # Per bank write bursts
-system.physmem.perBankWrBursts::12 67067 # Per bank write bursts
-system.physmem.perBankWrBursts::13 67487 # Per bank write bursts
-system.physmem.perBankWrBursts::14 66154 # Per bank write bursts
-system.physmem.perBankWrBursts::15 65656 # Per bank write bursts
+system.physmem.perBankRdBursts::0 127988 # Per bank write bursts
+system.physmem.perBankRdBursts::1 125250 # Per bank write bursts
+system.physmem.perBankRdBursts::2 122092 # Per bank write bursts
+system.physmem.perBankRdBursts::3 124158 # Per bank write bursts
+system.physmem.perBankRdBursts::4 123330 # Per bank write bursts
+system.physmem.perBankRdBursts::5 123315 # Per bank write bursts
+system.physmem.perBankRdBursts::6 123951 # Per bank write bursts
+system.physmem.perBankRdBursts::7 124319 # Per bank write bursts
+system.physmem.perBankRdBursts::8 132052 # Per bank write bursts
+system.physmem.perBankRdBursts::9 134015 # Per bank write bursts
+system.physmem.perBankRdBursts::10 132327 # Per bank write bursts
+system.physmem.perBankRdBursts::11 133706 # Per bank write bursts
+system.physmem.perBankRdBursts::12 133817 # Per bank write bursts
+system.physmem.perBankRdBursts::13 133969 # Per bank write bursts
+system.physmem.perBankRdBursts::14 129938 # Per bank write bursts
+system.physmem.perBankRdBursts::15 130315 # Per bank write bursts
+system.physmem.perBankWrBursts::0 65788 # Per bank write bursts
+system.physmem.perBankWrBursts::1 64148 # Per bank write bursts
+system.physmem.perBankWrBursts::2 62323 # Per bank write bursts
+system.physmem.perBankWrBursts::3 62858 # Per bank write bursts
+system.physmem.perBankWrBursts::4 62842 # Per bank write bursts
+system.physmem.perBankWrBursts::5 62926 # Per bank write bursts
+system.physmem.perBankWrBursts::6 64344 # Per bank write bursts
+system.physmem.perBankWrBursts::7 65270 # Per bank write bursts
+system.physmem.perBankWrBursts::8 67114 # Per bank write bursts
+system.physmem.perBankWrBursts::9 67597 # Per bank write bursts
+system.physmem.perBankWrBursts::10 67253 # Per bank write bursts
+system.physmem.perBankWrBursts::11 67655 # Per bank write bursts
+system.physmem.perBankWrBursts::12 67032 # Per bank write bursts
+system.physmem.perBankWrBursts::13 67505 # Per bank write bursts
+system.physmem.perBankWrBursts::14 66189 # Per bank write bursts
+system.physmem.perBankWrBursts::15 65662 # Per bank write bursts
system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
-system.physmem.totGap 1108725299500 # Total gap between requests
+system.physmem.totGap 1121241338000 # Total gap between requests
system.physmem.readPktSize::0 0 # Read request sizes (log2)
system.physmem.readPktSize::1 0 # Read request sizes (log2)
system.physmem.readPktSize::2 0 # Read request sizes (log2)
system.physmem.readPktSize::3 0 # Read request sizes (log2)
system.physmem.readPktSize::4 0 # Read request sizes (log2)
system.physmem.readPktSize::5 0 # Read request sizes (log2)
-system.physmem.readPktSize::6 2055599 # Read request sizes (log2)
+system.physmem.readPktSize::6 2055883 # Read request sizes (log2)
system.physmem.writePktSize::0 0 # Write request sizes (log2)
system.physmem.writePktSize::1 0 # Write request sizes (log2)
system.physmem.writePktSize::2 0 # Write request sizes (log2)
system.physmem.writePktSize::3 0 # Write request sizes (log2)
system.physmem.writePktSize::4 0 # Write request sizes (log2)
system.physmem.writePktSize::5 0 # Write request sizes (log2)
-system.physmem.writePktSize::6 1046417 # Write request sizes (log2)
-system.physmem.rdQLenPdf::0 1922438 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 131799 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::2 18 # What read queue length does an incoming req see
+system.physmem.writePktSize::6 1046531 # Write request sizes (log2)
+system.physmem.rdQLenPdf::0 1926751 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 127772 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 19 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::3 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::4 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see
@@ -144,27 +144,27 @@ system.physmem.wrQLenPdf::11 1 # Wh
system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::15 32284 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::16 33556 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::17 57018 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::18 60831 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::19 61268 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::20 61505 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::21 61466 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::22 61474 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::23 61478 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::24 61526 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::25 61560 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::26 61560 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::27 62022 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::28 62349 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::29 61672 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::30 62578 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::31 61195 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::32 60970 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::33 79 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::34 11 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::35 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::15 32090 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::16 33564 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::17 56918 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::18 60994 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::19 61458 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::20 61482 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::21 61483 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::22 61490 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::23 61494 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::24 61503 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::25 61511 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::26 61551 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::27 62299 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::28 61830 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::29 61881 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::30 62640 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::31 61233 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::32 60987 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::33 91 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::34 15 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::35 2 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::36 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::37 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::38 0 # What write queue length does an incoming req see
@@ -193,104 +193,105 @@ system.physmem.wrQLenPdf::60 0 # Wh
system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
-system.physmem.bytesPerActivate::samples 1917383 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean 103.495400 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean 81.766538 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev 125.134212 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::0-127 1491936 77.81% 77.81% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128-255 306042 15.96% 93.77% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256-383 52771 2.75% 96.52% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384-511 21239 1.11% 97.63% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::512-639 13137 0.69% 98.32% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640-767 7295 0.38% 98.70% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::768-895 5316 0.28% 98.98% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::896-1023 4195 0.22% 99.19% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1024-1151 15452 0.81% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total 1917383 # Bytes accessed per row activation
-system.physmem.rdPerTurnAround::samples 60970 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::mean 33.645219 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::stdev 157.122880 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::0-1023 60927 99.93% 99.93% # Reads before turning the bus around for writes
+system.physmem.bytesPerActivate::samples 1919691 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 103.383938 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 81.729389 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 124.654868 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::0-127 1494811 77.87% 77.87% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128-255 305161 15.90% 93.76% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256-383 53151 2.77% 96.53% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384-511 21323 1.11% 97.64% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::512-639 13050 0.68% 98.32% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::640-767 7398 0.39% 98.71% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768-895 5428 0.28% 98.99% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::896-1023 5020 0.26% 99.25% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024-1151 14349 0.75% 100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total 1919691 # Bytes accessed per row activation
+system.physmem.rdPerTurnAround::samples 60985 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::mean 33.641650 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::stdev 160.664141 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::0-1023 60945 99.93% 99.93% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::1024-2047 17 0.03% 99.96% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::2048-3071 12 0.02% 99.98% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::2048-3071 9 0.01% 99.98% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::3072-4095 6 0.01% 99.99% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::4096-5119 3 0.00% 99.99% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::9216-10239 2 0.00% 100.00% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::12288-13311 1 0.00% 100.00% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::10240-11263 1 0.00% 99.99% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::12288-13311 2 0.00% 100.00% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::13312-14335 1 0.00% 100.00% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::22528-23551 1 0.00% 100.00% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::total 60970 # Reads before turning the bus around for writes
-system.physmem.wrPerTurnAround::samples 60970 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::mean 17.162408 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::gmean 17.127431 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::stdev 1.097398 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::16 27276 44.74% 44.74% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::17 1165 1.91% 46.65% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::18 28420 46.61% 93.26% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::19 3653 5.99% 99.25% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::20 385 0.63% 99.88% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::21 61 0.10% 99.98% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::22 7 0.01% 100.00% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::23 3 0.00% 100.00% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::total 60970 # Writes before turning the bus around for reads
-system.physmem.totQLat 38268969000 # Total ticks spent queuing
-system.physmem.totMemAccLat 76786250250 # Total ticks spent from burst creation until serviced by the DRAM
-system.physmem.totBusLat 10271275000 # Total ticks spent in databus transfers
-system.physmem.avgQLat 18629.12 # Average queueing delay per DRAM burst
+system.physmem.rdPerTurnAround::total 60985 # Reads before turning the bus around for writes
+system.physmem.wrPerTurnAround::samples 60985 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::mean 17.160056 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::gmean 17.125150 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::stdev 1.096252 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::16 27287 44.74% 44.74% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::17 1323 2.17% 46.91% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::18 28176 46.20% 93.11% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::19 3806 6.24% 99.36% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::20 330 0.54% 99.90% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::21 51 0.08% 99.98% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::22 9 0.01% 100.00% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::23 2 0.00% 100.00% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::26 1 0.00% 100.00% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::total 60985 # Writes before turning the bus around for reads
+system.physmem.totQLat 38434565750 # Total ticks spent queuing
+system.physmem.totMemAccLat 76957228250 # Total ticks spent from burst creation until serviced by the DRAM
+system.physmem.totBusLat 10272710000 # Total ticks spent in databus transfers
+system.physmem.avgQLat 18707.12 # Average queueing delay per DRAM burst
system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
-system.physmem.avgMemAccLat 37379.12 # Average memory access latency per DRAM burst
-system.physmem.avgRdBW 118.58 # Average DRAM read bandwidth in MiByte/s
-system.physmem.avgWrBW 60.40 # Average achieved write bandwidth in MiByte/s
-system.physmem.avgRdBWSys 118.66 # Average system read bandwidth in MiByte/s
-system.physmem.avgWrBWSys 60.40 # Average system write bandwidth in MiByte/s
+system.physmem.avgMemAccLat 37457.12 # Average memory access latency per DRAM burst
+system.physmem.avgRdBW 117.27 # Average DRAM read bandwidth in MiByte/s
+system.physmem.avgWrBW 59.73 # Average achieved write bandwidth in MiByte/s
+system.physmem.avgRdBWSys 117.35 # Average system read bandwidth in MiByte/s
+system.physmem.avgWrBWSys 59.74 # Average system write bandwidth in MiByte/s
system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
-system.physmem.busUtil 1.40 # Data bus utilization in percentage
-system.physmem.busUtilRead 0.93 # Data bus utilization in percentage for reads
+system.physmem.busUtil 1.38 # Data bus utilization in percentage
+system.physmem.busUtilRead 0.92 # Data bus utilization in percentage for reads
system.physmem.busUtilWrite 0.47 # Data bus utilization in percentage for writes
system.physmem.avgRdQLen 1.02 # Average read queue length when enqueuing
-system.physmem.avgWrQLen 24.62 # Average write queue length when enqueuing
-system.physmem.readRowHits 776845 # Number of row buffer hits during reads
-system.physmem.writeRowHits 406412 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 37.82 # Row buffer hit rate for reads
-system.physmem.writeRowHitRate 38.84 # Row buffer hit rate for writes
-system.physmem.avgGap 357420.88 # Average gap between requests
-system.physmem.pageHitRate 38.16 # Row buffer hit rate, read and write combined
-system.physmem_0.actEnergy 7070973840 # Energy for activate commands per rank (pJ)
-system.physmem_0.preEnergy 3858170250 # Energy for precharge commands per rank (pJ)
-system.physmem_0.readEnergy 7753512000 # Energy for read commands per rank (pJ)
-system.physmem_0.writeEnergy 3307152240 # Energy for write commands per rank (pJ)
-system.physmem_0.refreshEnergy 72416401200 # Energy for refresh commands per rank (pJ)
-system.physmem_0.actBackEnergy 416204777970 # Energy for active background per rank (pJ)
-system.physmem_0.preBackEnergy 300142086750 # Energy for precharge background per rank (pJ)
-system.physmem_0.totalEnergy 810753074250 # Total energy per rank (pJ)
-system.physmem_0.averagePower 731.249224 # Core power per rank (mW)
-system.physmem_0.memoryStateTime::IDLE 496624730250 # Time in different power states
-system.physmem_0.memoryStateTime::REF 37022700000 # Time in different power states
+system.physmem.avgWrQLen 25.03 # Average write queue length when enqueuing
+system.physmem.readRowHits 774810 # Number of row buffer hits during reads
+system.physmem.writeRowHits 406537 # Number of row buffer hits during writes
+system.physmem.readRowHitRate 37.71 # Row buffer hit rate for reads
+system.physmem.writeRowHitRate 38.85 # Row buffer hit rate for writes
+system.physmem.avgGap 361409.32 # Average gap between requests
+system.physmem.pageHitRate 38.09 # Row buffer hit rate, read and write combined
+system.physmem_0.actEnergy 7080832080 # Energy for activate commands per rank (pJ)
+system.physmem_0.preEnergy 3863549250 # Energy for precharge commands per rank (pJ)
+system.physmem_0.readEnergy 7756031400 # Energy for read commands per rank (pJ)
+system.physmem_0.writeEnergy 3308033520 # Energy for write commands per rank (pJ)
+system.physmem_0.refreshEnergy 73233657120 # Energy for refresh commands per rank (pJ)
+system.physmem_0.actBackEnergy 422818284195 # Energy for active background per rank (pJ)
+system.physmem_0.preBackEnergy 301848259500 # Energy for precharge background per rank (pJ)
+system.physmem_0.totalEnergy 819908647065 # Total energy per rank (pJ)
+system.physmem_0.averagePower 731.254419 # Core power per rank (mW)
+system.physmem_0.memoryStateTime::IDLE 499427924250 # Time in different power states
+system.physmem_0.memoryStateTime::REF 37440520000 # Time in different power states
system.physmem_0.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem_0.memoryStateTime::ACT 575075912250 # Time in different power states
+system.physmem_0.memoryStateTime::ACT 584369735750 # Time in different power states
system.physmem_0.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.physmem_1.actEnergy 7424434080 # Energy for activate commands per rank (pJ)
-system.physmem_1.preEnergy 4051030500 # Energy for precharge commands per rank (pJ)
-system.physmem_1.readEnergy 8269419600 # Energy for read commands per rank (pJ)
-system.physmem_1.writeEnergy 3473467920 # Energy for write commands per rank (pJ)
-system.physmem_1.refreshEnergy 72416401200 # Energy for refresh commands per rank (pJ)
-system.physmem_1.actBackEnergy 425140731810 # Energy for active background per rank (pJ)
-system.physmem_1.preBackEnergy 292303530750 # Energy for precharge background per rank (pJ)
-system.physmem_1.totalEnergy 813079015860 # Total energy per rank (pJ)
-system.physmem_1.averagePower 733.347080 # Core power per rank (mW)
-system.physmem_1.memoryStateTime::IDLE 483537101750 # Time in different power states
-system.physmem_1.memoryStateTime::REF 37022700000 # Time in different power states
+system.physmem_1.actEnergy 7432016760 # Energy for activate commands per rank (pJ)
+system.physmem_1.preEnergy 4055167875 # Energy for precharge commands per rank (pJ)
+system.physmem_1.readEnergy 8269029600 # Energy for read commands per rank (pJ)
+system.physmem_1.writeEnergy 3473325360 # Energy for write commands per rank (pJ)
+system.physmem_1.refreshEnergy 73233657120 # Energy for refresh commands per rank (pJ)
+system.physmem_1.actBackEnergy 431345081205 # Energy for active background per rank (pJ)
+system.physmem_1.preBackEnergy 294368613000 # Energy for precharge background per rank (pJ)
+system.physmem_1.totalEnergy 822176890920 # Total energy per rank (pJ)
+system.physmem_1.averagePower 733.277404 # Core power per rank (mW)
+system.physmem_1.memoryStateTime::IDLE 486933261750 # Time in different power states
+system.physmem_1.memoryStateTime::REF 37440520000 # Time in different power states
system.physmem_1.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem_1.memoryStateTime::ACT 588165429250 # Time in different power states
+system.physmem_1.memoryStateTime::ACT 596864300250 # Time in different power states
system.physmem_1.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.cpu.branchPred.lookups 240158127 # Number of BP lookups
-system.cpu.branchPred.condPredicted 186758642 # Number of conditional branches predicted
-system.cpu.branchPred.condIncorrect 14604059 # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups 133657061 # Number of BTB lookups
-system.cpu.branchPred.BTBHits 122306338 # Number of BTB hits
+system.cpu.branchPred.lookups 240141363 # Number of BP lookups
+system.cpu.branchPred.condPredicted 186745178 # Number of conditional branches predicted
+system.cpu.branchPred.condIncorrect 14595264 # Number of conditional branches incorrect
+system.cpu.branchPred.BTBLookups 132286201 # Number of BTB lookups
+system.cpu.branchPred.BTBHits 122283419 # Number of BTB hits
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 91.507577 # BTB Hit Percentage
-system.cpu.branchPred.usedRAS 15659556 # Number of times the RAS was used to get a target.
+system.cpu.branchPred.BTBHitPct 92.438530 # BTB Hit Percentage
+system.cpu.branchPred.usedRAS 15659523 # Number of times the RAS was used to get a target.
system.cpu.branchPred.RASInCorrect 15 # Number of incorrect RAS predictions.
system.cpu_clk_domain.clock 500 # Clock period in ticks
system.cpu.dstage2_mmu.stage2_tlb.walker.walks 0 # Table walker walks requested
@@ -410,90 +411,90 @@ system.cpu.itb.hits 0 # DT
system.cpu.itb.misses 0 # DTB misses
system.cpu.itb.accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 46 # Number of system calls
-system.cpu.numCycles 2217450776 # number of cpu cycles simulated
+system.cpu.numCycles 2242482865 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
system.cpu.committedInsts 1544563087 # Number of instructions committed
system.cpu.committedOps 1664032480 # Number of ops (including micro ops) committed
-system.cpu.discardedOps 40093383 # Number of ops (including micro ops) which were discarded before commit
+system.cpu.discardedOps 40063389 # Number of ops (including micro ops) which were discarded before commit
system.cpu.numFetchSuspends 0 # Number of times Execute suspended instruction fetching
-system.cpu.cpi 1.435649 # CPI: cycles per instruction
-system.cpu.ipc 0.696549 # IPC: instructions per cycle
-system.cpu.tickCycles 1838812013 # Number of cycles that the object actually ticked
-system.cpu.idleCycles 378638763 # Total number of cycles that the object has spent stopped
-system.cpu.dcache.tags.replacements 9223724 # number of replacements
-system.cpu.dcache.tags.tagsinuse 4085.606596 # Cycle average of tags in use
-system.cpu.dcache.tags.total_refs 624087400 # Total number of references to valid blocks.
-system.cpu.dcache.tags.sampled_refs 9227820 # Sample count of references to valid blocks.
-system.cpu.dcache.tags.avg_refs 67.631076 # Average number of references to valid blocks.
-system.cpu.dcache.tags.warmup_cycle 9776044000 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.data 4085.606596 # Average occupied blocks per requestor
-system.cpu.dcache.tags.occ_percent::cpu.data 0.997463 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_percent::total 0.997463 # Average percentage of cache occupancy
+system.cpu.cpi 1.451856 # CPI: cycles per instruction
+system.cpu.ipc 0.688774 # IPC: instructions per cycle
+system.cpu.tickCycles 1838984641 # Number of cycles that the object actually ticked
+system.cpu.idleCycles 403498224 # Total number of cycles that the object has spent stopped
+system.cpu.dcache.tags.replacements 9223361 # number of replacements
+system.cpu.dcache.tags.tagsinuse 4085.642530 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 624067003 # Total number of references to valid blocks.
+system.cpu.dcache.tags.sampled_refs 9227457 # Sample count of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 67.631527 # Average number of references to valid blocks.
+system.cpu.dcache.tags.warmup_cycle 9813070000 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.tags.occ_blocks::cpu.data 4085.642530 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.997471 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.997471 # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_task_id_blocks::1024 4096 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::0 257 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::1 1296 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::2 2482 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::0 255 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::1 1217 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::2 2563 # Occupied blocks per task id
system.cpu.dcache.tags.age_task_id_blocks_1024::3 61 # Occupied blocks per task id
system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
-system.cpu.dcache.tags.tag_accesses 1276555670 # Number of tag accesses
-system.cpu.dcache.tags.data_accesses 1276555670 # Number of data accesses
-system.cpu.dcache.ReadReq_hits::cpu.data 453740634 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 453740634 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 170346644 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 170346644 # number of WriteReq hits
+system.cpu.dcache.tags.tag_accesses 1276544027 # Number of tag accesses
+system.cpu.dcache.tags.data_accesses 1276544027 # Number of data accesses
+system.cpu.dcache.ReadReq_hits::cpu.data 453735354 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 453735354 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 170331527 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 170331527 # number of WriteReq hits
system.cpu.dcache.LoadLockedReq_hits::cpu.data 61 # number of LoadLockedReq hits
system.cpu.dcache.LoadLockedReq_hits::total 61 # number of LoadLockedReq hits
system.cpu.dcache.StoreCondReq_hits::cpu.data 61 # number of StoreCondReq hits
system.cpu.dcache.StoreCondReq_hits::total 61 # number of StoreCondReq hits
-system.cpu.dcache.demand_hits::cpu.data 624087278 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 624087278 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 624087278 # number of overall hits
-system.cpu.dcache.overall_hits::total 624087278 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 7337122 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 7337122 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 2239403 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 2239403 # number of WriteReq misses
-system.cpu.dcache.demand_misses::cpu.data 9576525 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 9576525 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 9576525 # number of overall misses
-system.cpu.dcache.overall_misses::total 9576525 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 183400270746 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 183400270746 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 101399706750 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 101399706750 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 284799977496 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 284799977496 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 284799977496 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 284799977496 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 461077756 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 461077756 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.demand_hits::cpu.data 624066881 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 624066881 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 624066881 # number of overall hits
+system.cpu.dcache.overall_hits::total 624066881 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 7336762 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 7336762 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 2254520 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 2254520 # number of WriteReq misses
+system.cpu.dcache.demand_misses::cpu.data 9591282 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 9591282 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 9591282 # number of overall misses
+system.cpu.dcache.overall_misses::total 9591282 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 192442349996 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 192442349996 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 109711138250 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 109711138250 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 302153488246 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 302153488246 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 302153488246 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 302153488246 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 461072116 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 461072116 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 172586047 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 172586047 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.LoadLockedReq_accesses::cpu.data 61 # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.LoadLockedReq_accesses::total 61 # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.StoreCondReq_accesses::cpu.data 61 # number of StoreCondReq accesses(hits+misses)
system.cpu.dcache.StoreCondReq_accesses::total 61 # number of StoreCondReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 633663803 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 633663803 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 633663803 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 633663803 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.015913 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.015913 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.012976 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.012976 # miss rate for WriteReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.015113 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.015113 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.015113 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.015113 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 24996.213876 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 24996.213876 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 45279.794101 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 45279.794101 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 29739.386416 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 29739.386416 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 29739.386416 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 29739.386416 # average overall miss latency
+system.cpu.dcache.demand_accesses::cpu.data 633658163 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 633658163 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 633658163 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 633658163 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.015912 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.015912 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.013063 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.013063 # miss rate for WriteReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.015136 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.015136 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.015136 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.015136 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 26229.874977 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 26229.874977 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 48662.747835 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 48662.747835 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 31502.930291 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 31502.930291 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 31502.930291 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 31502.930291 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -502,101 +503,101 @@ system.cpu.dcache.avg_blocked_cycles::no_mshrs nan
system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks::writebacks 3701129 # number of writebacks
-system.cpu.dcache.writebacks::total 3701129 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 221 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 221 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 348484 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 348484 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 348705 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 348705 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 348705 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 348705 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 7336901 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 7336901 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1890919 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 1890919 # number of WriteReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 9227820 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 9227820 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 9227820 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 9227820 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 168309061254 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 168309061254 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 77322111500 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 77322111500 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 245631172754 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 245631172754 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 245631172754 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 245631172754 # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.015913 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.015913 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.writebacks::writebacks 3701040 # number of writebacks
+system.cpu.dcache.writebacks::total 3701040 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 208 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 208 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 363617 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 363617 # number of WriteReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 363825 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 363825 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 363825 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 363825 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 7336554 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 7336554 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1890903 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 1890903 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 9227457 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 9227457 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 9227457 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 9227457 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 181020888504 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 181020888504 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 83976849000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 83976849000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 264997737504 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 264997737504 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 264997737504 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 264997737504 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.015912 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.015912 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.010956 # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.010956 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.014563 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.014563 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.014563 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.014563 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 22940.075279 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 22940.075279 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 40891.286988 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 40891.286988 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 26618.548341 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 26618.548341 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 26618.548341 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 26618.548341 # average overall mshr miss latency
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.014562 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.014562 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.014562 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.014562 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 24673.830317 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 24673.830317 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 44410.976660 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 44410.976660 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 28718.393107 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 28718.393107 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 28718.393107 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 28718.393107 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.icache.tags.replacements 29 # number of replacements
-system.cpu.icache.tags.tagsinuse 661.153981 # Cycle average of tags in use
-system.cpu.icache.tags.total_refs 466170177 # Total number of references to valid blocks.
-system.cpu.icache.tags.sampled_refs 820 # Sample count of references to valid blocks.
-system.cpu.icache.tags.avg_refs 568500.215854 # Average number of references to valid blocks.
+system.cpu.icache.tags.replacements 32 # number of replacements
+system.cpu.icache.tags.tagsinuse 661.433391 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 466139352 # Total number of references to valid blocks.
+system.cpu.icache.tags.sampled_refs 823 # Sample count of references to valid blocks.
+system.cpu.icache.tags.avg_refs 566390.464156 # Average number of references to valid blocks.
system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst 661.153981 # Average occupied blocks per requestor
-system.cpu.icache.tags.occ_percent::cpu.inst 0.322829 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_percent::total 0.322829 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_blocks::cpu.inst 661.433391 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.322966 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.322966 # Average percentage of cache occupancy
system.cpu.icache.tags.occ_task_id_blocks::1024 791 # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::0 32 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::2 5 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::4 754 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::2 6 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::4 753 # Occupied blocks per task id
system.cpu.icache.tags.occ_task_id_percent::1024 0.386230 # Percentage of cache occupancy per task id
-system.cpu.icache.tags.tag_accesses 932342814 # Number of tag accesses
-system.cpu.icache.tags.data_accesses 932342814 # Number of data accesses
-system.cpu.icache.ReadReq_hits::cpu.inst 466170177 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 466170177 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 466170177 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 466170177 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 466170177 # number of overall hits
-system.cpu.icache.overall_hits::total 466170177 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 820 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 820 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 820 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 820 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 820 # number of overall misses
-system.cpu.icache.overall_misses::total 820 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 58360249 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 58360249 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 58360249 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 58360249 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 58360249 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 58360249 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 466170997 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 466170997 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 466170997 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 466170997 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 466170997 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 466170997 # number of overall (read+write) accesses
+system.cpu.icache.tags.tag_accesses 932281173 # Number of tag accesses
+system.cpu.icache.tags.data_accesses 932281173 # Number of data accesses
+system.cpu.icache.ReadReq_hits::cpu.inst 466139352 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 466139352 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 466139352 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 466139352 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 466139352 # number of overall hits
+system.cpu.icache.overall_hits::total 466139352 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 823 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 823 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 823 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 823 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 823 # number of overall misses
+system.cpu.icache.overall_misses::total 823 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 63715999 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 63715999 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 63715999 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 63715999 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 63715999 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 63715999 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 466140175 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 466140175 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 466140175 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 466140175 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 466140175 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 466140175 # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000002 # miss rate for ReadReq accesses
system.cpu.icache.ReadReq_miss_rate::total 0.000002 # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate::cpu.inst 0.000002 # miss rate for demand accesses
system.cpu.icache.demand_miss_rate::total 0.000002 # miss rate for demand accesses
system.cpu.icache.overall_miss_rate::cpu.inst 0.000002 # miss rate for overall accesses
system.cpu.icache.overall_miss_rate::total 0.000002 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 71171.035366 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 71171.035366 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 71171.035366 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 71171.035366 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 71171.035366 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 71171.035366 # average overall miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 77419.196841 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 77419.196841 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 77419.196841 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 77419.196841 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 77419.196841 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 77419.196841 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -605,123 +606,123 @@ system.cpu.icache.avg_blocked_cycles::no_mshrs nan
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 820 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 820 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 820 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 820 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 820 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 820 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 56400751 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 56400751 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 56400751 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 56400751 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 56400751 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 56400751 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 823 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 823 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 823 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 823 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 823 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 823 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 62148501 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 62148501 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 62148501 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 62148501 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 62148501 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 62148501 # number of overall MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000002 # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000002 # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000002 # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_miss_rate::total 0.000002 # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000002 # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_miss_rate::total 0.000002 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 68781.403659 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 68781.403659 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 68781.403659 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 68781.403659 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 68781.403659 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 68781.403659 # average overall mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 75514.582017 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 75514.582017 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 75514.582017 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 75514.582017 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 75514.582017 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 75514.582017 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.l2cache.tags.replacements 2022895 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 31254.140512 # Cycle average of tags in use
-system.cpu.l2cache.tags.total_refs 8985448 # Total number of references to valid blocks.
-system.cpu.l2cache.tags.sampled_refs 2052670 # Sample count of references to valid blocks.
-system.cpu.l2cache.tags.avg_refs 4.377444 # Average number of references to valid blocks.
-system.cpu.l2cache.tags.warmup_cycle 59502848750 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.tags.occ_blocks::writebacks 14999.285776 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.inst 26.862616 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.data 16227.992121 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_percent::writebacks 0.457742 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.inst 0.000820 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.data 0.495239 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::total 0.953801 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.replacements 2023178 # number of replacements
+system.cpu.l2cache.tags.tagsinuse 31261.935104 # Cycle average of tags in use
+system.cpu.l2cache.tags.total_refs 8984732 # Total number of references to valid blocks.
+system.cpu.l2cache.tags.sampled_refs 2052953 # Sample count of references to valid blocks.
+system.cpu.l2cache.tags.avg_refs 4.376492 # Average number of references to valid blocks.
+system.cpu.l2cache.tags.warmup_cycle 59841737750 # Cycle when the warmup percentage was hit.
+system.cpu.l2cache.tags.occ_blocks::writebacks 14973.678994 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 26.751537 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 16261.504573 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::writebacks 0.456960 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.000816 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.data 0.496262 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.954039 # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_task_id_blocks::1024 29775 # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::0 91 # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::1 31 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::2 1247 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::3 12850 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::4 15556 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::2 1246 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::3 12852 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::4 15555 # Occupied blocks per task id
system.cpu.l2cache.tags.occ_task_id_percent::1024 0.908661 # Percentage of cache occupancy per task id
-system.cpu.l2cache.tags.tag_accesses 107381741 # Number of tag accesses
-system.cpu.l2cache.tags.data_accesses 107381741 # Number of data accesses
+system.cpu.l2cache.tags.tag_accesses 107378416 # Number of tag accesses
+system.cpu.l2cache.tags.data_accesses 107378416 # Number of data accesses
system.cpu.l2cache.ReadReq_hits::cpu.inst 32 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::cpu.data 6082181 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 6082213 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits::writebacks 3701129 # number of Writeback hits
-system.cpu.l2cache.Writeback_hits::total 3701129 # number of Writeback hits
-system.cpu.l2cache.ReadExReq_hits::cpu.data 1090823 # number of ReadExReq hits
-system.cpu.l2cache.ReadExReq_hits::total 1090823 # number of ReadExReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.data 6081604 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 6081636 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits::writebacks 3701040 # number of Writeback hits
+system.cpu.l2cache.Writeback_hits::total 3701040 # number of Writeback hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 1090756 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 1090756 # number of ReadExReq hits
system.cpu.l2cache.demand_hits::cpu.inst 32 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.data 7173004 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 7173036 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 7172360 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 7172392 # number of demand (read+write) hits
system.cpu.l2cache.overall_hits::cpu.inst 32 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.data 7173004 # number of overall hits
-system.cpu.l2cache.overall_hits::total 7173036 # number of overall hits
-system.cpu.l2cache.ReadReq_misses::cpu.inst 788 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.data 1254720 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 1255508 # number of ReadReq misses
-system.cpu.l2cache.ReadExReq_misses::cpu.data 800096 # number of ReadExReq misses
-system.cpu.l2cache.ReadExReq_misses::total 800096 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 788 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 2054816 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 2055604 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 788 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 2054816 # number of overall misses
-system.cpu.l2cache.overall_misses::total 2055604 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 55257250 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 100145150750 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 100200408000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 64467346000 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 64467346000 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 55257250 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 164612496750 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 164667754000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 55257250 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 164612496750 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 164667754000 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 820 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.data 7336901 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 7337721 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::writebacks 3701129 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::total 3701129 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data 1890919 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 1890919 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 820 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 9227820 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 9228640 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 820 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 9227820 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 9228640 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.960976 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.171015 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.171103 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.423125 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::total 0.423125 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.960976 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.222676 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.222742 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.960976 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.222676 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.222742 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 70123.413706 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 79814.740141 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 79808.657531 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 80574.513558 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 80574.513558 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 70123.413706 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 80110.577662 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 80106.749160 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 70123.413706 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 80110.577662 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 80106.749160 # average overall miss latency
+system.cpu.l2cache.overall_hits::cpu.data 7172360 # number of overall hits
+system.cpu.l2cache.overall_hits::total 7172392 # number of overall hits
+system.cpu.l2cache.ReadReq_misses::cpu.inst 791 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.data 1254950 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 1255741 # number of ReadReq misses
+system.cpu.l2cache.ReadExReq_misses::cpu.data 800147 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 800147 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 791 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 2055097 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 2055888 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 791 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 2055097 # number of overall misses
+system.cpu.l2cache.overall_misses::total 2055888 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 60988000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 109821544000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 109882532000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 70568051000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 70568051000 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 60988000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 180389595000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 180450583000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 60988000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 180389595000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 180450583000 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 823 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 7336554 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 7337377 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::writebacks 3701040 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::total 3701040 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 1890903 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 1890903 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 823 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 9227457 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 9228280 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 823 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 9227457 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 9228280 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.961118 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.171054 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.171143 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.423156 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.423156 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.961118 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.222715 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.222781 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.961118 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.222715 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.222781 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 77102.402023 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 87510.692856 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 87504.136601 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 88193.858129 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 88193.858129 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 77102.402023 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 87776.681587 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 87772.574673 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 77102.402023 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 87776.681587 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 87772.574673 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -730,8 +731,8 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.writebacks::writebacks 1046417 # number of writebacks
-system.cpu.l2cache.writebacks::total 1046417 # number of writebacks
+system.cpu.l2cache.writebacks::writebacks 1046531 # number of writebacks
+system.cpu.l2cache.writebacks::total 1046531 # number of writebacks
system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 1 # number of ReadReq MSHR hits
system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 4 # number of ReadReq MSHR hits
system.cpu.l2cache.ReadReq_mshr_hits::total 5 # number of ReadReq MSHR hits
@@ -741,107 +742,105 @@ system.cpu.l2cache.demand_mshr_hits::total 5 #
system.cpu.l2cache.overall_mshr_hits::cpu.inst 1 # number of overall MSHR hits
system.cpu.l2cache.overall_mshr_hits::cpu.data 4 # number of overall MSHR hits
system.cpu.l2cache.overall_mshr_hits::total 5 # number of overall MSHR hits
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 787 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 1254716 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 1255503 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 800096 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::total 800096 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 787 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.data 2054812 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 2055599 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 787 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.data 2054812 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 2055599 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 45360250 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 84287306750 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 84332667000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 54391877500 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 54391877500 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 45360250 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 138679184250 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 138724544500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 45360250 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 138679184250 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 138724544500 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.959756 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.171014 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.171103 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.423125 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.423125 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.959756 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.222676 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.222741 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.959756 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.222676 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.222741 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 57636.912325 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 67176.402270 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 67170.422532 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 67981.689072 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 67981.689072 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 57636.912325 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 67489.962220 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 67486.189913 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 57636.912325 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 67489.962220 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 67486.189913 # average overall mshr miss latency
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 790 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 1254946 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 1255736 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 800147 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 800147 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 790 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 2055093 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 2055883 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 790 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 2055093 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 2055883 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 51087500 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 93955002000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 94006089500 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 60459125500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 60459125500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 51087500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 154414127500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 154465215000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 51087500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 154414127500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 154465215000 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.959903 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.171054 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.171142 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.423156 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.423156 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.959903 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.222715 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.222781 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.959903 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.222715 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.222781 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 64667.721519 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 74867.764828 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 74861.347847 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 75560.022721 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 75560.022721 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 64667.721519 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 75137.294273 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 75133.271203 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 64667.721519 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 75137.294273 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 75133.271203 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.toL2Bus.trans_dist::ReadReq 7337721 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadResp 7337721 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::Writeback 3701129 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExReq 1890919 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExResp 1890919 # Transaction distribution
-system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 1640 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 22156769 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count::total 22158409 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 52480 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 827452736 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size::total 827505216 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.trans_dist::ReadReq 7337377 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadResp 7337377 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::Writeback 3701040 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExReq 1890903 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExResp 1890903 # Transaction distribution
+system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 1646 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 22155954 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count::total 22157600 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 52672 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 827423808 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size::total 827476480 # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.snoops 0 # Total snoops (count)
-system.cpu.toL2Bus.snoop_fanout::samples 12929769 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::mean 5 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::samples 12929320 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::mean 3 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::stdev 0 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::1 0 0.00% 0.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 0.00% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::3 0 0.00% 0.00% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::4 0 0.00% 0.00% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::5 12929769 100.00% 100.00% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::6 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::3 12929320 100.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::4 0 0.00% 100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::min_value 5 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::max_value 5 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::total 12929769 # Request fanout histogram
-system.cpu.toL2Bus.reqLayer0.occupancy 10166013500 # Layer occupancy (ticks)
+system.cpu.toL2Bus.snoop_fanout::min_value 3 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::max_value 3 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::total 12929320 # Request fanout histogram
+system.cpu.toL2Bus.reqLayer0.occupancy 10165700000 # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization 0.9 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer0.occupancy 1389749 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.occupancy 1400999 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer1.occupancy 14186681246 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer1.occupancy 14190167496 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization 1.3 # Layer utilization (%)
-system.membus.trans_dist::ReadReq 1255503 # Transaction distribution
-system.membus.trans_dist::ReadResp 1255503 # Transaction distribution
-system.membus.trans_dist::Writeback 1046417 # Transaction distribution
-system.membus.trans_dist::ReadExReq 800096 # Transaction distribution
-system.membus.trans_dist::ReadExResp 800096 # Transaction distribution
-system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 5157615 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count::total 5157615 # Packet count per connected master and slave (bytes)
-system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 198529024 # Cumulative packet size per connected master and slave (bytes)
-system.membus.pkt_size::total 198529024 # Cumulative packet size per connected master and slave (bytes)
+system.membus.trans_dist::ReadReq 1255736 # Transaction distribution
+system.membus.trans_dist::ReadResp 1255736 # Transaction distribution
+system.membus.trans_dist::Writeback 1046531 # Transaction distribution
+system.membus.trans_dist::ReadExReq 800147 # Transaction distribution
+system.membus.trans_dist::ReadExResp 800147 # Transaction distribution
+system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 5158297 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 5158297 # Packet count per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 198554496 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 198554496 # Cumulative packet size per connected master and slave (bytes)
system.membus.snoops 0 # Total snoops (count)
-system.membus.snoop_fanout::samples 3102016 # Request fanout histogram
+system.membus.snoop_fanout::samples 3102414 # Request fanout histogram
system.membus.snoop_fanout::mean 0 # Request fanout histogram
system.membus.snoop_fanout::stdev 0 # Request fanout histogram
system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
-system.membus.snoop_fanout::0 3102016 100.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::0 3102414 100.00% 100.00% # Request fanout histogram
system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
system.membus.snoop_fanout::min_value 0 # Request fanout histogram
system.membus.snoop_fanout::max_value 0 # Request fanout histogram
-system.membus.snoop_fanout::total 3102016 # Request fanout histogram
-system.membus.reqLayer0.occupancy 12126859000 # Layer occupancy (ticks)
-system.membus.reqLayer0.utilization 1.1 # Layer utilization (%)
-system.membus.respLayer1.occupancy 19430032500 # Layer occupancy (ticks)
-system.membus.respLayer1.utilization 1.8 # Layer utilization (%)
+system.membus.snoop_fanout::total 3102414 # Request fanout histogram
+system.membus.reqLayer0.occupancy 7944829000 # Layer occupancy (ticks)
+system.membus.reqLayer0.utilization 0.7 # Layer utilization (%)
+system.membus.respLayer1.occupancy 11243795500 # Layer occupancy (ticks)
+system.membus.respLayer1.utilization 1.0 # Layer utilization (%)
---------- End Simulation Statistics ----------
diff --git a/tests/long/se/60.bzip2/ref/arm/linux/o3-timing/stats.txt b/tests/long/se/60.bzip2/ref/arm/linux/o3-timing/stats.txt
index 2039a5a26..d3007a8e0 100644
--- a/tests/long/se/60.bzip2/ref/arm/linux/o3-timing/stats.txt
+++ b/tests/long/se/60.bzip2/ref/arm/linux/o3-timing/stats.txt
@@ -1,122 +1,122 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.756343 # Number of seconds simulated
-sim_ticks 756342731500 # Number of ticks simulated
-final_tick 756342731500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.771783 # Number of seconds simulated
+sim_ticks 771782683000 # Number of ticks simulated
+final_tick 771782683000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 137786 # Simulator instruction rate (inst/s)
-host_op_rate 148444 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 67471289 # Simulator tick rate (ticks/s)
-host_mem_usage 311496 # Number of bytes of host memory used
-host_seconds 11209.85 # Real time elapsed on the host
+host_inst_rate 141348 # Simulator instruction rate (inst/s)
+host_op_rate 152281 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 70628369 # Simulator tick rate (ticks/s)
+host_mem_usage 310548 # Number of bytes of host memory used
+host_seconds 10927.38 # Real time elapsed on the host
sim_insts 1544563023 # Number of instructions simulated
sim_ops 1664032415 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
system.clk_domain.clock 1000 # Clock period in ticks
-system.physmem.bytes_read::cpu.inst 66304 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.data 238887296 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.l2cache.prefetcher 63148480 # Number of bytes read from this memory
-system.physmem.bytes_read::total 302102080 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 66304 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 66304 # Number of instructions bytes read from this memory
-system.physmem.bytes_written::writebacks 104863424 # Number of bytes written to this memory
-system.physmem.bytes_written::total 104863424 # Number of bytes written to this memory
-system.physmem.num_reads::cpu.inst 1036 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 3732614 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.l2cache.prefetcher 986695 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 4720345 # Number of read requests responded to by this memory
-system.physmem.num_writes::writebacks 1638491 # Number of write requests responded to by this memory
-system.physmem.num_writes::total 1638491 # Number of write requests responded to by this memory
-system.physmem.bw_read::cpu.inst 87664 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 315845299 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.l2cache.prefetcher 83491885 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 399424847 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 87664 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 87664 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write::writebacks 138645378 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::total 138645378 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total::writebacks 138645378 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 87664 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 315845299 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.l2cache.prefetcher 83491885 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 538070225 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.readReqs 4720345 # Number of read requests accepted
-system.physmem.writeReqs 1638491 # Number of write requests accepted
-system.physmem.readBursts 4720345 # Number of DRAM read bursts, including those serviced by the write queue
-system.physmem.writeBursts 1638491 # Number of DRAM write bursts, including those merged in the write queue
-system.physmem.bytesReadDRAM 301644480 # Total number of bytes read from DRAM
-system.physmem.bytesReadWrQ 457600 # Total number of bytes read from write queue
-system.physmem.bytesWritten 104860480 # Total number of bytes written to DRAM
-system.physmem.bytesReadSys 302102080 # Total read bytes from the system interface side
-system.physmem.bytesWrittenSys 104863424 # Total written bytes from the system interface side
-system.physmem.servicedByWrQ 7150 # Number of DRAM read bursts serviced by the write queue
-system.physmem.mergedWrBursts 20 # Number of DRAM write bursts merged with an existing one
+system.physmem.bytes_read::cpu.inst 66112 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 238756480 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.l2cache.prefetcher 63336128 # Number of bytes read from this memory
+system.physmem.bytes_read::total 302158720 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 66112 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 66112 # Number of instructions bytes read from this memory
+system.physmem.bytes_written::writebacks 104900608 # Number of bytes written to this memory
+system.physmem.bytes_written::total 104900608 # Number of bytes written to this memory
+system.physmem.num_reads::cpu.inst 1033 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 3730570 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.l2cache.prefetcher 989627 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 4721230 # Number of read requests responded to by this memory
+system.physmem.num_writes::writebacks 1639072 # Number of write requests responded to by this memory
+system.physmem.num_writes::total 1639072 # Number of write requests responded to by this memory
+system.physmem.bw_read::cpu.inst 85661 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 309357135 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.l2cache.prefetcher 82064718 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 391507515 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 85661 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 85661 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 135919878 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 135919878 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 135919878 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 85661 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 309357135 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.l2cache.prefetcher 82064718 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 527427392 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 4721230 # Number of read requests accepted
+system.physmem.writeReqs 1639072 # Number of write requests accepted
+system.physmem.readBursts 4721230 # Number of DRAM read bursts, including those serviced by the write queue
+system.physmem.writeBursts 1639072 # Number of DRAM write bursts, including those merged in the write queue
+system.physmem.bytesReadDRAM 301708544 # Total number of bytes read from DRAM
+system.physmem.bytesReadWrQ 450176 # Total number of bytes read from write queue
+system.physmem.bytesWritten 104898432 # Total number of bytes written to DRAM
+system.physmem.bytesReadSys 302158720 # Total read bytes from the system interface side
+system.physmem.bytesWrittenSys 104900608 # Total written bytes from the system interface side
+system.physmem.servicedByWrQ 7034 # Number of DRAM read bursts serviced by the write queue
+system.physmem.mergedWrBursts 11 # Number of DRAM write bursts merged with an existing one
system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write
-system.physmem.perBankRdBursts::0 296862 # Per bank write bursts
-system.physmem.perBankRdBursts::1 294626 # Per bank write bursts
-system.physmem.perBankRdBursts::2 288270 # Per bank write bursts
-system.physmem.perBankRdBursts::3 292812 # Per bank write bursts
-system.physmem.perBankRdBursts::4 290199 # Per bank write bursts
-system.physmem.perBankRdBursts::5 289793 # Per bank write bursts
-system.physmem.perBankRdBursts::6 284872 # Per bank write bursts
-system.physmem.perBankRdBursts::7 281493 # Per bank write bursts
-system.physmem.perBankRdBursts::8 297311 # Per bank write bursts
-system.physmem.perBankRdBursts::9 303290 # Per bank write bursts
-system.physmem.perBankRdBursts::10 295469 # Per bank write bursts
-system.physmem.perBankRdBursts::11 301855 # Per bank write bursts
-system.physmem.perBankRdBursts::12 303298 # Per bank write bursts
-system.physmem.perBankRdBursts::13 302373 # Per bank write bursts
-system.physmem.perBankRdBursts::14 297652 # Per bank write bursts
-system.physmem.perBankRdBursts::15 293020 # Per bank write bursts
-system.physmem.perBankWrBursts::0 104131 # Per bank write bursts
-system.physmem.perBankWrBursts::1 101826 # Per bank write bursts
-system.physmem.perBankWrBursts::2 99098 # Per bank write bursts
-system.physmem.perBankWrBursts::3 99979 # Per bank write bursts
-system.physmem.perBankWrBursts::4 99438 # Per bank write bursts
-system.physmem.perBankWrBursts::5 99115 # Per bank write bursts
-system.physmem.perBankWrBursts::6 102674 # Per bank write bursts
-system.physmem.perBankWrBursts::7 104427 # Per bank write bursts
-system.physmem.perBankWrBursts::8 105209 # Per bank write bursts
-system.physmem.perBankWrBursts::9 104570 # Per bank write bursts
-system.physmem.perBankWrBursts::10 102342 # Per bank write bursts
-system.physmem.perBankWrBursts::11 102683 # Per bank write bursts
-system.physmem.perBankWrBursts::12 102787 # Per bank write bursts
-system.physmem.perBankWrBursts::13 102808 # Per bank write bursts
-system.physmem.perBankWrBursts::14 104630 # Per bank write bursts
-system.physmem.perBankWrBursts::15 102728 # Per bank write bursts
+system.physmem.perBankRdBursts::0 296496 # Per bank write bursts
+system.physmem.perBankRdBursts::1 294922 # Per bank write bursts
+system.physmem.perBankRdBursts::2 288553 # Per bank write bursts
+system.physmem.perBankRdBursts::3 293200 # Per bank write bursts
+system.physmem.perBankRdBursts::4 290519 # Per bank write bursts
+system.physmem.perBankRdBursts::5 289057 # Per bank write bursts
+system.physmem.perBankRdBursts::6 284695 # Per bank write bursts
+system.physmem.perBankRdBursts::7 280747 # Per bank write bursts
+system.physmem.perBankRdBursts::8 297891 # Per bank write bursts
+system.physmem.perBankRdBursts::9 303659 # Per bank write bursts
+system.physmem.perBankRdBursts::10 295750 # Per bank write bursts
+system.physmem.perBankRdBursts::11 302488 # Per bank write bursts
+system.physmem.perBankRdBursts::12 303486 # Per bank write bursts
+system.physmem.perBankRdBursts::13 302338 # Per bank write bursts
+system.physmem.perBankRdBursts::14 297681 # Per bank write bursts
+system.physmem.perBankRdBursts::15 292714 # Per bank write bursts
+system.physmem.perBankWrBursts::0 104090 # Per bank write bursts
+system.physmem.perBankWrBursts::1 102136 # Per bank write bursts
+system.physmem.perBankWrBursts::2 99204 # Per bank write bursts
+system.physmem.perBankWrBursts::3 100079 # Per bank write bursts
+system.physmem.perBankWrBursts::4 99319 # Per bank write bursts
+system.physmem.perBankWrBursts::5 99058 # Per bank write bursts
+system.physmem.perBankWrBursts::6 102867 # Per bank write bursts
+system.physmem.perBankWrBursts::7 104266 # Per bank write bursts
+system.physmem.perBankWrBursts::8 105488 # Per bank write bursts
+system.physmem.perBankWrBursts::9 104503 # Per bank write bursts
+system.physmem.perBankWrBursts::10 102301 # Per bank write bursts
+system.physmem.perBankWrBursts::11 102956 # Per bank write bursts
+system.physmem.perBankWrBursts::12 103260 # Per bank write bursts
+system.physmem.perBankWrBursts::13 102520 # Per bank write bursts
+system.physmem.perBankWrBursts::14 104484 # Per bank write bursts
+system.physmem.perBankWrBursts::15 102507 # Per bank write bursts
system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
-system.physmem.totGap 756342591500 # Total gap between requests
+system.physmem.totGap 771782536000 # Total gap between requests
system.physmem.readPktSize::0 0 # Read request sizes (log2)
system.physmem.readPktSize::1 0 # Read request sizes (log2)
system.physmem.readPktSize::2 0 # Read request sizes (log2)
system.physmem.readPktSize::3 0 # Read request sizes (log2)
system.physmem.readPktSize::4 0 # Read request sizes (log2)
system.physmem.readPktSize::5 0 # Read request sizes (log2)
-system.physmem.readPktSize::6 4720345 # Read request sizes (log2)
+system.physmem.readPktSize::6 4721230 # Read request sizes (log2)
system.physmem.writePktSize::0 0 # Write request sizes (log2)
system.physmem.writePktSize::1 0 # Write request sizes (log2)
system.physmem.writePktSize::2 0 # Write request sizes (log2)
system.physmem.writePktSize::3 0 # Write request sizes (log2)
system.physmem.writePktSize::4 0 # Write request sizes (log2)
system.physmem.writePktSize::5 0 # Write request sizes (log2)
-system.physmem.writePktSize::6 1638491 # Write request sizes (log2)
-system.physmem.rdQLenPdf::0 2764600 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 1036830 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::2 329452 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::3 239558 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::4 162691 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::5 91104 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::6 40419 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::7 23320 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::8 17706 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::9 4471 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::10 1653 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::11 733 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::12 418 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::13 229 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::14 10 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::15 1 # What read queue length does an incoming req see
+system.physmem.writePktSize::6 1639072 # Write request sizes (log2)
+system.physmem.rdQLenPdf::0 2775597 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 1044443 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 331745 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 234202 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 153941 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::5 85295 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::6 39428 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::7 23872 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::8 18360 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::9 4183 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::10 1645 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::11 788 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::12 434 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::13 248 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::14 11 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::15 4 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see
@@ -148,38 +148,38 @@ system.physmem.wrQLenPdf::11 1 # Wh
system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::15 22698 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::16 24488 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::17 59650 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::18 74848 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::19 84172 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::20 91913 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::21 98459 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::22 103044 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::23 106253 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::24 107840 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::25 108834 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::26 109988 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::27 110978 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::28 113431 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::29 107071 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::30 104798 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::31 103128 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::32 101631 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::33 3003 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::34 1224 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::35 572 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::36 248 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::37 103 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::38 42 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::39 18 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::40 8 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::41 4 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::42 3 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::43 2 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::44 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::45 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::46 3 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::15 22873 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::16 24573 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::17 60114 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::18 75847 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::19 85447 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::20 93235 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::21 99435 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::22 103341 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::23 105611 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::24 106420 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::25 106485 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::26 107133 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::27 108359 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::28 110847 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::29 113228 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::30 106323 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::31 103422 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::32 101669 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::33 2755 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::34 1061 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::35 485 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::36 198 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::37 99 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::38 50 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::39 22 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::40 10 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::41 3 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::42 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::43 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::44 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::45 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::46 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::47 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::48 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::49 0 # What write queue length does an incoming req see
@@ -197,123 +197,121 @@ system.physmem.wrQLenPdf::60 0 # Wh
system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
-system.physmem.bytesPerActivate::samples 4285614 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean 94.853108 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean 78.948636 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev 101.693693 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::0-127 3410667 79.58% 79.58% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128-255 676414 15.78% 95.37% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256-383 97051 2.26% 97.63% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384-511 35005 0.82% 98.45% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::512-639 22710 0.53% 98.98% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640-767 12276 0.29% 99.27% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::768-895 7200 0.17% 99.43% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::896-1023 5155 0.12% 99.55% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1024-1151 19136 0.45% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total 4285614 # Bytes accessed per row activation
-system.physmem.rdPerTurnAround::samples 98802 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::mean 47.703225 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::gmean 32.303831 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::stdev 97.301104 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::0-127 94981 96.13% 96.13% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::128-255 1362 1.38% 97.51% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::256-383 759 0.77% 98.28% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::384-511 434 0.44% 98.72% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::512-639 380 0.38% 99.10% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::640-767 348 0.35% 99.46% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::768-895 273 0.28% 99.73% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::896-1023 148 0.15% 99.88% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::1024-1151 67 0.07% 99.95% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::1152-1279 20 0.02% 99.97% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::1280-1407 9 0.01% 99.98% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::1408-1535 8 0.01% 99.99% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::1536-1663 4 0.00% 99.99% # Reads before turning the bus around for writes
+system.physmem.bytesPerActivate::samples 4289012 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 94.801701 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 78.923105 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 101.558340 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::0-127 3414847 79.62% 79.62% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128-255 675748 15.76% 95.37% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256-383 96615 2.25% 97.63% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384-511 35482 0.83% 98.45% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::512-639 22807 0.53% 98.99% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::640-767 12154 0.28% 99.27% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768-895 7173 0.17% 99.44% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::896-1023 5164 0.12% 99.56% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024-1151 19022 0.44% 100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total 4289012 # Bytes accessed per row activation
+system.physmem.rdPerTurnAround::samples 98837 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::mean 47.696531 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::gmean 32.309771 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::stdev 98.301255 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::0-127 95044 96.16% 96.16% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::128-255 1344 1.36% 97.52% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::256-383 770 0.78% 98.30% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::384-511 419 0.42% 98.73% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::512-639 374 0.38% 99.10% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::640-767 356 0.36% 99.46% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::768-895 254 0.26% 99.72% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::896-1023 146 0.15% 99.87% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::1024-1151 62 0.06% 99.93% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::1152-1279 41 0.04% 99.97% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::1280-1407 8 0.01% 99.98% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::1408-1535 7 0.01% 99.99% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::1536-1663 2 0.00% 99.99% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::1792-1919 1 0.00% 99.99% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::1920-2047 1 0.00% 99.99% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::2048-2175 1 0.00% 99.99% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::2176-2303 2 0.00% 99.99% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::2432-2559 1 0.00% 100.00% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::2560-2687 1 0.00% 100.00% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::2688-2815 1 0.00% 100.00% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::2816-2943 2 0.00% 100.00% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::total 98802 # Reads before turning the bus around for writes
-system.physmem.wrPerTurnAround::samples 98802 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::mean 16.583116 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::gmean 16.550078 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::stdev 1.089696 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::16 73349 74.24% 74.24% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::17 1793 1.81% 76.05% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::18 18295 18.52% 94.57% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::19 3696 3.74% 98.31% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::20 920 0.93% 99.24% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::21 398 0.40% 99.64% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::22 161 0.16% 99.81% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::23 94 0.10% 99.90% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::24 50 0.05% 99.95% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::25 24 0.02% 99.98% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::26 14 0.01% 99.99% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::27 5 0.01% 100.00% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::28 2 0.00% 100.00% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::29 1 0.00% 100.00% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::total 98802 # Writes before turning the bus around for reads
-system.physmem.totQLat 132475907765 # Total ticks spent queuing
-system.physmem.totMemAccLat 220848314015 # Total ticks spent from burst creation until serviced by the DRAM
-system.physmem.totBusLat 23565975000 # Total ticks spent in databus transfers
-system.physmem.avgQLat 28107.45 # Average queueing delay per DRAM burst
+system.physmem.rdPerTurnAround::2304-2431 1 0.00% 99.99% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::2560-2687 3 0.00% 100.00% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::2944-3071 1 0.00% 100.00% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::3200-3327 2 0.00% 100.00% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::3584-3711 1 0.00% 100.00% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::total 98837 # Reads before turning the bus around for writes
+system.physmem.wrPerTurnAround::samples 98837 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::mean 16.583243 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::gmean 16.550199 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::stdev 1.089458 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::16 73410 74.27% 74.27% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::17 1674 1.69% 75.97% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::18 18461 18.68% 94.65% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::19 3603 3.65% 98.29% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::20 928 0.94% 99.23% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::21 388 0.39% 99.62% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::22 174 0.18% 99.80% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::23 100 0.10% 99.90% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::24 61 0.06% 99.96% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::25 27 0.03% 99.99% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::26 7 0.01% 100.00% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::27 4 0.00% 100.00% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::total 98837 # Writes before turning the bus around for reads
+system.physmem.totQLat 132409571838 # Total ticks spent queuing
+system.physmem.totMemAccLat 220800746838 # Total ticks spent from burst creation until serviced by the DRAM
+system.physmem.totBusLat 23570980000 # Total ticks spent in databus transfers
+system.physmem.avgQLat 28087.41 # Average queueing delay per DRAM burst
system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
-system.physmem.avgMemAccLat 46857.45 # Average memory access latency per DRAM burst
-system.physmem.avgRdBW 398.82 # Average DRAM read bandwidth in MiByte/s
-system.physmem.avgWrBW 138.64 # Average achieved write bandwidth in MiByte/s
-system.physmem.avgRdBWSys 399.42 # Average system read bandwidth in MiByte/s
-system.physmem.avgWrBWSys 138.65 # Average system write bandwidth in MiByte/s
+system.physmem.avgMemAccLat 46837.41 # Average memory access latency per DRAM burst
+system.physmem.avgRdBW 390.92 # Average DRAM read bandwidth in MiByte/s
+system.physmem.avgWrBW 135.92 # Average achieved write bandwidth in MiByte/s
+system.physmem.avgRdBWSys 391.51 # Average system read bandwidth in MiByte/s
+system.physmem.avgWrBWSys 135.92 # Average system write bandwidth in MiByte/s
system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
-system.physmem.busUtil 4.20 # Data bus utilization in percentage
-system.physmem.busUtilRead 3.12 # Data bus utilization in percentage for reads
-system.physmem.busUtilWrite 1.08 # Data bus utilization in percentage for writes
-system.physmem.avgRdQLen 1.43 # Average read queue length when enqueuing
-system.physmem.avgWrQLen 24.87 # Average write queue length when enqueuing
-system.physmem.readRowHits 1712938 # Number of row buffer hits during reads
-system.physmem.writeRowHits 353078 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 36.34 # Row buffer hit rate for reads
-system.physmem.writeRowHitRate 21.55 # Row buffer hit rate for writes
-system.physmem.avgGap 118943.56 # Average gap between requests
-system.physmem.pageHitRate 32.53 # Row buffer hit rate, read and write combined
-system.physmem_0.actEnergy 16066436400 # Energy for activate commands per rank (pJ)
-system.physmem_0.preEnergy 8766408750 # Energy for precharge commands per rank (pJ)
-system.physmem_0.readEnergy 18087404400 # Energy for read commands per rank (pJ)
-system.physmem_0.writeEnergy 5253193440 # Energy for write commands per rank (pJ)
-system.physmem_0.refreshEnergy 49400501280 # Energy for refresh commands per rank (pJ)
-system.physmem_0.actBackEnergy 400853320515 # Energy for active background per rank (pJ)
-system.physmem_0.preBackEnergy 102178887750 # Energy for precharge background per rank (pJ)
-system.physmem_0.totalEnergy 600606152535 # Total energy per rank (pJ)
-system.physmem_0.averagePower 794.094387 # Core power per rank (mW)
-system.physmem_0.memoryStateTime::IDLE 167492103071 # Time in different power states
-system.physmem_0.memoryStateTime::REF 25255880000 # Time in different power states
+system.physmem.busUtil 4.12 # Data bus utilization in percentage
+system.physmem.busUtilRead 3.05 # Data bus utilization in percentage for reads
+system.physmem.busUtilWrite 1.06 # Data bus utilization in percentage for writes
+system.physmem.avgRdQLen 1.44 # Average read queue length when enqueuing
+system.physmem.avgWrQLen 24.98 # Average write queue length when enqueuing
+system.physmem.readRowHits 1710867 # Number of row buffer hits during reads
+system.physmem.writeRowHits 353347 # Number of row buffer hits during writes
+system.physmem.readRowHitRate 36.29 # Row buffer hit rate for reads
+system.physmem.writeRowHitRate 21.56 # Row buffer hit rate for writes
+system.physmem.avgGap 121343.69 # Average gap between requests
+system.physmem.pageHitRate 32.49 # Row buffer hit rate, read and write combined
+system.physmem_0.actEnergy 16078381200 # Energy for activate commands per rank (pJ)
+system.physmem_0.preEnergy 8772926250 # Energy for precharge commands per rank (pJ)
+system.physmem_0.readEnergy 18081671400 # Energy for read commands per rank (pJ)
+system.physmem_0.writeEnergy 5255351280 # Energy for write commands per rank (pJ)
+system.physmem_0.refreshEnergy 50408975760 # Energy for refresh commands per rank (pJ)
+system.physmem_0.actBackEnergy 410988240855 # Energy for active background per rank (pJ)
+system.physmem_0.preBackEnergy 102552687000 # Energy for precharge background per rank (pJ)
+system.physmem_0.totalEnergy 612138233745 # Total energy per rank (pJ)
+system.physmem_0.averagePower 793.150023 # Core power per rank (mW)
+system.physmem_0.memoryStateTime::IDLE 168058001250 # Time in different power states
+system.physmem_0.memoryStateTime::REF 25771460000 # Time in different power states
system.physmem_0.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem_0.memoryStateTime::ACT 563593117929 # Time in different power states
+system.physmem_0.memoryStateTime::ACT 577951698750 # Time in different power states
system.physmem_0.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.physmem_1.actEnergy 16332729840 # Energy for activate commands per rank (pJ)
-system.physmem_1.preEnergy 8911707750 # Energy for precharge commands per rank (pJ)
-system.physmem_1.readEnergy 18675259200 # Energy for read commands per rank (pJ)
-system.physmem_1.writeEnergy 5363826480 # Energy for write commands per rank (pJ)
-system.physmem_1.refreshEnergy 49400501280 # Energy for refresh commands per rank (pJ)
-system.physmem_1.actBackEnergy 402415744095 # Energy for active background per rank (pJ)
-system.physmem_1.preBackEnergy 100808340750 # Energy for precharge background per rank (pJ)
-system.physmem_1.totalEnergy 601908109395 # Total energy per rank (pJ)
-system.physmem_1.averagePower 795.815775 # Core power per rank (mW)
-system.physmem_1.memoryStateTime::IDLE 165215512876 # Time in different power states
-system.physmem_1.memoryStateTime::REF 25255880000 # Time in different power states
+system.physmem_1.actEnergy 16346489040 # Energy for activate commands per rank (pJ)
+system.physmem_1.preEnergy 8919215250 # Energy for precharge commands per rank (pJ)
+system.physmem_1.readEnergy 18688846800 # Energy for read commands per rank (pJ)
+system.physmem_1.writeEnergy 5365504800 # Energy for write commands per rank (pJ)
+system.physmem_1.refreshEnergy 50408975760 # Energy for refresh commands per rank (pJ)
+system.physmem_1.actBackEnergy 412404849315 # Energy for active background per rank (pJ)
+system.physmem_1.preBackEnergy 101310048000 # Energy for precharge background per rank (pJ)
+system.physmem_1.totalEnergy 613443928965 # Total energy per rank (pJ)
+system.physmem_1.averagePower 794.841817 # Core power per rank (mW)
+system.physmem_1.memoryStateTime::IDLE 165993972457 # Time in different power states
+system.physmem_1.memoryStateTime::REF 25771460000 # Time in different power states
system.physmem_1.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem_1.memoryStateTime::ACT 565869633374 # Time in different power states
+system.physmem_1.memoryStateTime::ACT 580015821043 # Time in different power states
system.physmem_1.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.cpu.branchPred.lookups 286251205 # Number of BP lookups
-system.cpu.branchPred.condPredicted 223383370 # Number of conditional branches predicted
-system.cpu.branchPred.condIncorrect 14630986 # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups 158738952 # Number of BTB lookups
-system.cpu.branchPred.BTBHits 150334108 # Number of BTB hits
+system.cpu.branchPred.lookups 286268512 # Number of BP lookups
+system.cpu.branchPred.condPredicted 223399208 # Number of conditional branches predicted
+system.cpu.branchPred.condIncorrect 14631885 # Number of conditional branches incorrect
+system.cpu.branchPred.BTBLookups 157652290 # Number of BTB lookups
+system.cpu.branchPred.BTBHits 150341382 # Number of BTB hits
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 94.705242 # BTB Hit Percentage
-system.cpu.branchPred.usedRAS 16640646 # Number of times the RAS was used to get a target.
-system.cpu.branchPred.RASInCorrect 64 # Number of incorrect RAS predictions.
+system.cpu.branchPred.BTBHitPct 95.362638 # BTB Hit Percentage
+system.cpu.branchPred.usedRAS 16641174 # Number of times the RAS was used to get a target.
+system.cpu.branchPred.RASInCorrect 65 # Number of incorrect RAS predictions.
system.cpu_clk_domain.clock 500 # Clock period in ticks
system.cpu.dstage2_mmu.stage2_tlb.walker.walks 0 # Table walker walks requested
system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
@@ -432,233 +430,233 @@ system.cpu.itb.hits 0 # DT
system.cpu.itb.misses 0 # DTB misses
system.cpu.itb.accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 46 # Number of system calls
-system.cpu.numCycles 1512685464 # number of cpu cycles simulated
+system.cpu.numCycles 1543565367 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.fetch.icacheStallCycles 13925295 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 2067334861 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 286251205 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 166974754 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 1484044715 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 29286501 # Number of cycles fetch has spent squashing
-system.cpu.fetch.MiscStallCycles 170 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
-system.cpu.fetch.IcacheWaitRetryStallCycles 1090 # Number of stall cycles due to full MSHR
-system.cpu.fetch.CacheLines 656878260 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 961 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 1512614520 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 1.464203 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 1.224459 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.icacheStallCycles 13925779 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 2067423618 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 286268512 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 166982556 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 1514915602 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 29288421 # Number of cycles fetch has spent squashing
+system.cpu.fetch.MiscStallCycles 253 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
+system.cpu.fetch.IcacheWaitRetryStallCycles 919 # Number of stall cycles due to full MSHR
+system.cpu.fetch.CacheLines 656914213 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 942 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.rateDist::samples 1543486763 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 1.434983 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 1.229356 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 430302331 28.45% 28.45% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 465370544 30.77% 59.21% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 101420857 6.71% 65.92% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 515520788 34.08% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 461116597 29.87% 29.87% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 465422138 30.15% 60.03% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 101389056 6.57% 66.60% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 515558972 33.40% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 3 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 1512614520 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.189234 # Number of branch fetches per cycle
-system.cpu.fetch.rate 1.366665 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 74740374 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 515177494 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 849893259 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 58160845 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 14642548 # Number of cycles decode is squashing
-system.cpu.decode.BranchResolved 42195150 # Number of times decode resolved a branch
-system.cpu.decode.BranchMispred 750 # Number of times decode detected a branch misprediction
-system.cpu.decode.DecodedInsts 2036986769 # Number of instructions handled by decode
-system.cpu.decode.SquashedInsts 52385989 # Number of squashed instructions handled by decode
-system.cpu.rename.SquashCycles 14642548 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 139815435 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 436624028 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 12701 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 837804287 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 83715521 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 1976173031 # Number of instructions processed by rename
-system.cpu.rename.SquashedInsts 26689335 # Number of squashed instructions processed by rename
-system.cpu.rename.ROBFullEvents 45146280 # Number of times rename has blocked due to ROB full
-system.cpu.rename.IQFullEvents 125414 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LQFullEvents 1394915 # Number of times rename has blocked due to LQ full
-system.cpu.rename.SQFullEvents 22818803 # Number of times rename has blocked due to SQ full
-system.cpu.rename.RenamedOperands 1985649062 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 9127137269 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 2432583454 # Number of integer rename lookups
-system.cpu.rename.fp_rename_lookups 143 # Number of floating rename lookups
+system.cpu.fetch.rateDist::total 1543486763 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.185459 # Number of branch fetches per cycle
+system.cpu.fetch.rate 1.339382 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 74615169 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 546131714 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 850052649 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 58043724 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 14643507 # Number of cycles decode is squashing
+system.cpu.decode.BranchResolved 42202613 # Number of times decode resolved a branch
+system.cpu.decode.BranchMispred 760 # Number of times decode detected a branch misprediction
+system.cpu.decode.DecodedInsts 2037139109 # Number of instructions handled by decode
+system.cpu.decode.SquashedInsts 52472329 # Number of squashed instructions handled by decode
+system.cpu.rename.SquashCycles 14643507 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 139680975 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 464946049 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 14177 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 837873228 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 86328827 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 1976320354 # Number of instructions processed by rename
+system.cpu.rename.SquashedInsts 26732336 # Number of squashed instructions processed by rename
+system.cpu.rename.ROBFullEvents 45128593 # Number of times rename has blocked due to ROB full
+system.cpu.rename.IQFullEvents 125639 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LQFullEvents 1500891 # Number of times rename has blocked due to LQ full
+system.cpu.rename.SQFullEvents 25518898 # Number of times rename has blocked due to SQ full
+system.cpu.rename.RenamedOperands 1985788047 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 9127865226 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 2432787425 # Number of integer rename lookups
+system.cpu.rename.fp_rename_lookups 124 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 1674898945 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 310750117 # Number of HB maps that are undone due to squashing
-system.cpu.rename.serializingInsts 155 # count of serializing insts renamed
-system.cpu.rename.tempSerializingInsts 146 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 111721700 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 542489680 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 199288909 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 26826914 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 28715919 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 1947778041 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded 214 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 1857580897 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 13541153 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 279193675 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 645796508 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved 44 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 1512614520 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 1.228060 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 1.150014 # Number of insts issued each cycle
+system.cpu.rename.UndoneMaps 310889102 # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts 151 # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts 141 # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts 111344488 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 542536301 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 199301557 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 26908887 # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores 29198248 # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded 1947883742 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 210 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 1857409514 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 13500100 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 279518916 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 646881302 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 40 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 1543486763 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 1.203385 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 1.151093 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 560160519 37.03% 37.03% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 325201183 21.50% 58.53% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 378431439 25.02% 83.55% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 219774852 14.53% 98.08% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 29040355 1.92% 100.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 6172 0.00% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 590762659 38.27% 38.27% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 325764931 21.11% 59.38% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 378272466 24.51% 83.89% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 219653351 14.23% 98.12% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 29027182 1.88% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 6174 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::6 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::7 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::8 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 5 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 1512614520 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 1543486763 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 166509117 41.02% 41.02% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 1974 0.00% 41.02% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 0 0.00% 41.02% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 0 0.00% 41.02% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 41.02% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 0 0.00% 41.02% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 0 0.00% 41.02% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 0 0.00% 41.02% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 41.02% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 41.02% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 41.02% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 41.02% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 41.02% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 41.02% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 41.02% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 41.02% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 41.02% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 41.02% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 41.02% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 41.02% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 41.02% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 41.02% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 41.02% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 41.02% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 41.02% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 41.02% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 41.02% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 41.02% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 41.02% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 191277328 47.12% 88.14% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 48123931 11.86% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 166053840 40.99% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 1992 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 40.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 191416352 47.25% 88.24% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 47630536 11.76% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 1138363415 61.28% 61.28% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 801029 0.04% 61.33% # Type of FU issued
-system.cpu.iq.FU_type_0::IntDiv 0 0.00% 61.33% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 61.33% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 61.33% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 61.33% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatMult 0 0.00% 61.33% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 61.33% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 61.33% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 61.33% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 61.33% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 61.33% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 61.33% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 61.33% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 61.33% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMult 0 0.00% 61.33% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 61.33% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShift 0 0.00% 61.33% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 61.33% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 61.33% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 61.33% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 61.33% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 61.33% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCvt 29 0.00% 61.33% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 61.33% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMisc 22 0.00% 61.33% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 61.33% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 61.33% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 61.33% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 532094788 28.64% 89.97% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 186321614 10.03% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 1138248479 61.28% 61.28% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 801009 0.04% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::IntDiv 0 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatMult 0 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMult 0 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShift 0 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCvt 26 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMisc 22 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 532044411 28.64% 89.97% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 186315567 10.03% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 1857580897 # Type of FU issued
-system.cpu.iq.rate 1.228002 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 405912350 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.218517 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 5647229580 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 2226984572 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 1805831958 # Number of integer instruction queue wakeup accesses
-system.cpu.iq.fp_inst_queue_reads 237 # Number of floating instruction queue reads
-system.cpu.iq.fp_inst_queue_writes 246 # Number of floating instruction queue writes
-system.cpu.iq.fp_inst_queue_wakeup_accesses 69 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 2263493115 # Number of integer alu accesses
-system.cpu.iq.fp_alu_accesses 132 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 17832338 # Number of loads that had data forwarded from stores
+system.cpu.iq.FU_type_0::total 1857409514 # Type of FU issued
+system.cpu.iq.rate 1.203324 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 405102720 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.218101 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 5676908390 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 2227415601 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 1805707256 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.fp_inst_queue_reads 221 # Number of floating instruction queue reads
+system.cpu.iq.fp_inst_queue_writes 208 # Number of floating instruction queue writes
+system.cpu.iq.fp_inst_queue_wakeup_accesses 66 # Number of floating instruction queue wakeup accesses
+system.cpu.iq.int_alu_accesses 2262512110 # Number of integer alu accesses
+system.cpu.iq.fp_alu_accesses 124 # Number of floating point alu accesses
+system.cpu.iew.lsq.thread0.forwLoads 17814082 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 84183346 # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses 66238 # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread0.memOrderViolation 13114 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 24441864 # Number of stores squashed
+system.cpu.iew.lsq.thread0.squashedLoads 84229967 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 66402 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.memOrderViolation 13168 # Number of memory ordering violations
+system.cpu.iew.lsq.thread0.squashedStores 24454512 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
-system.cpu.iew.lsq.thread0.rescheduledLoads 4579390 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread0.cacheBlocked 4849629 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.lsq.thread0.rescheduledLoads 4520775 # Number of loads that were rescheduled
+system.cpu.iew.lsq.thread0.cacheBlocked 4802645 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 14642548 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 25281228 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 1183865 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 1947778336 # Number of instructions dispatched to IQ
+system.cpu.iew.iewSquashCycles 14643507 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 25316113 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 1330365 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 1947884031 # Number of instructions dispatched to IQ
system.cpu.iew.iewDispSquashedInsts 0 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 542489680 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 199288909 # Number of dispatched store instructions
-system.cpu.iew.iewDispNonSpecInsts 152 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 158613 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents 1024253 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.memOrderViolationEvents 13114 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 7709445 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 8723908 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 16433353 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 1827918594 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 516926976 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 29662303 # Number of squashed instructions skipped in execute
+system.cpu.iew.iewDispLoadInsts 542536301 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 199301557 # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts 148 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewIQFullEvents 158933 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 1170467 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.memOrderViolationEvents 13168 # Number of memory order violations
+system.cpu.iew.predictedTakenIncorrect 7700956 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 8705023 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 16405979 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 1827745758 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 516865735 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 29663756 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
-system.cpu.iew.exec_nop 81 # number of nop insts executed
-system.cpu.iew.exec_refs 698686621 # number of memory reference insts executed
-system.cpu.iew.exec_branches 229598858 # Number of branches executed
-system.cpu.iew.exec_stores 181759645 # Number of stores executed
-system.cpu.iew.exec_rate 1.208393 # Inst execution rate
-system.cpu.iew.wb_sent 1808851456 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 1805832027 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 1169265268 # num instructions producing a value
-system.cpu.iew.wb_consumers 1689455879 # num instructions consuming a value
+system.cpu.iew.exec_nop 79 # number of nop insts executed
+system.cpu.iew.exec_refs 698617938 # number of memory reference insts executed
+system.cpu.iew.exec_branches 229554698 # Number of branches executed
+system.cpu.iew.exec_stores 181752203 # Number of stores executed
+system.cpu.iew.exec_rate 1.184106 # Inst execution rate
+system.cpu.iew.wb_sent 1808737138 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 1805707322 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 1169287953 # num instructions producing a value
+system.cpu.iew.wb_consumers 1689671414 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 1.193792 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.692096 # average fanout of values written-back
+system.cpu.iew.wb_rate 1.169829 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.692021 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.commit.commitSquashedInsts 257820227 # The number of squashed insts skipped by commit
+system.cpu.commit.commitSquashedInsts 257958644 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 170 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 14630284 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 1473146552 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 1.129577 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 2.040655 # Number of insts commited each cycle
+system.cpu.commit.branchMispredicts 14631182 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 1504006174 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 1.106400 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 2.024308 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 893288218 60.64% 60.64% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 250810214 17.03% 77.66% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 109558722 7.44% 85.10% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 55058301 3.74% 88.84% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 29206870 1.98% 90.82% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 33934631 2.30% 93.12% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 24884814 1.69% 94.81% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 18117903 1.23% 96.04% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 58286879 3.96% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 923727407 61.42% 61.42% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 250637926 16.66% 78.08% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 110048306 7.32% 85.40% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 55269063 3.67% 89.07% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 29308073 1.95% 91.02% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 34102690 2.27% 93.29% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 24713726 1.64% 94.93% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 18129256 1.21% 96.14% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 58069727 3.86% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 1473146552 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::total 1504006174 # Number of insts commited each cycle
system.cpu.commit.committedInsts 1544563041 # Number of instructions committed
system.cpu.commit.committedOps 1664032433 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
@@ -704,77 +702,77 @@ system.cpu.commit.op_class_0::MemWrite 174847045 10.51% 100.00% # Cl
system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction
system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction
system.cpu.commit.op_class_0::total 1664032433 # Class of committed instruction
-system.cpu.commit.bw_lim_events 58286879 # number cycles where commit BW limit reached
+system.cpu.commit.bw_lim_events 58069727 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 3336711734 # The number of ROB reads
-system.cpu.rob.rob_writes 3883178493 # The number of ROB writes
-system.cpu.timesIdled 871 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 70944 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.rob.rob_reads 3367926925 # The number of ROB reads
+system.cpu.rob.rob_writes 3883468057 # The number of ROB writes
+system.cpu.timesIdled 846 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 78604 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 1544563023 # Number of Instructions Simulated
system.cpu.committedOps 1664032415 # Number of Ops (including micro ops) Simulated
-system.cpu.cpi 0.979361 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 0.979361 # CPI: Total CPI of All Threads
-system.cpu.ipc 1.021073 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 1.021073 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 2175874054 # number of integer regfile reads
-system.cpu.int_regfile_writes 1261590215 # number of integer regfile writes
+system.cpu.cpi 0.999354 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 0.999354 # CPI: Total CPI of All Threads
+system.cpu.ipc 1.000646 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 1.000646 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 2175695472 # number of integer regfile reads
+system.cpu.int_regfile_writes 1261559121 # number of integer regfile writes
system.cpu.fp_regfile_reads 38 # number of floating regfile reads
-system.cpu.fp_regfile_writes 51 # number of floating regfile writes
-system.cpu.cc_regfile_reads 6966029517 # number of cc regfile reads
-system.cpu.cc_regfile_writes 551971474 # number of cc regfile writes
-system.cpu.misc_regfile_reads 675853074 # number of misc regfile reads
+system.cpu.fp_regfile_writes 48 # number of floating regfile writes
+system.cpu.cc_regfile_reads 6965502930 # number of cc regfile reads
+system.cpu.cc_regfile_writes 551873305 # number of cc regfile writes
+system.cpu.misc_regfile_reads 675842878 # number of misc regfile reads
system.cpu.misc_regfile_writes 124 # number of misc regfile writes
-system.cpu.dcache.tags.replacements 17007297 # number of replacements
-system.cpu.dcache.tags.tagsinuse 511.963762 # Cycle average of tags in use
-system.cpu.dcache.tags.total_refs 638259274 # Total number of references to valid blocks.
-system.cpu.dcache.tags.sampled_refs 17007809 # Sample count of references to valid blocks.
-system.cpu.dcache.tags.avg_refs 37.527425 # Average number of references to valid blocks.
-system.cpu.dcache.tags.warmup_cycle 79888000 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.data 511.963762 # Average occupied blocks per requestor
-system.cpu.dcache.tags.occ_percent::cpu.data 0.999929 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_percent::total 0.999929 # Average percentage of cache occupancy
+system.cpu.dcache.tags.replacements 17005493 # number of replacements
+system.cpu.dcache.tags.tagsinuse 511.964646 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 638183172 # Total number of references to valid blocks.
+system.cpu.dcache.tags.sampled_refs 17006005 # Sample count of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 37.526931 # Average number of references to valid blocks.
+system.cpu.dcache.tags.warmup_cycle 79063000 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.tags.occ_blocks::cpu.data 511.964646 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.999931 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.999931 # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::0 405 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::1 107 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::0 392 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::1 120 # Occupied blocks per task id
system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
-system.cpu.dcache.tags.tag_accesses 1335624835 # Number of tag accesses
-system.cpu.dcache.tags.data_accesses 1335624835 # Number of data accesses
-system.cpu.dcache.ReadReq_hits::cpu.data 469463783 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 469463783 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 168795373 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 168795373 # number of WriteReq hits
+system.cpu.dcache.tags.tag_accesses 1335677307 # Number of tag accesses
+system.cpu.dcache.tags.data_accesses 1335677307 # Number of data accesses
+system.cpu.dcache.ReadReq_hits::cpu.data 469397613 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 469397613 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 168785441 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 168785441 # number of WriteReq hits
system.cpu.dcache.LoadLockedReq_hits::cpu.data 57 # number of LoadLockedReq hits
system.cpu.dcache.LoadLockedReq_hits::total 57 # number of LoadLockedReq hits
system.cpu.dcache.StoreCondReq_hits::cpu.data 61 # number of StoreCondReq hits
system.cpu.dcache.StoreCondReq_hits::total 61 # number of StoreCondReq hits
-system.cpu.dcache.demand_hits::cpu.data 638259156 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 638259156 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 638259156 # number of overall hits
-system.cpu.dcache.overall_hits::total 638259156 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 17258559 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 17258559 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 3790674 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 3790674 # number of WriteReq misses
+system.cpu.dcache.demand_hits::cpu.data 638183054 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 638183054 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 638183054 # number of overall hits
+system.cpu.dcache.overall_hits::total 638183054 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 17351867 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 17351867 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 3800606 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 3800606 # number of WriteReq misses
system.cpu.dcache.SoftPFReq_misses::cpu.data 2 # number of SoftPFReq misses
system.cpu.dcache.SoftPFReq_misses::total 2 # number of SoftPFReq misses
system.cpu.dcache.LoadLockedReq_misses::cpu.data 4 # number of LoadLockedReq misses
system.cpu.dcache.LoadLockedReq_misses::total 4 # number of LoadLockedReq misses
-system.cpu.dcache.demand_misses::cpu.data 21049233 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 21049233 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 21049235 # number of overall misses
-system.cpu.dcache.overall_misses::total 21049235 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 392276819281 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 392276819281 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 143202458834 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 143202458834 # number of WriteReq miss cycles
-system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 194000 # number of LoadLockedReq miss cycles
-system.cpu.dcache.LoadLockedReq_miss_latency::total 194000 # number of LoadLockedReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 535479278115 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 535479278115 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 535479278115 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 535479278115 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 486722342 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 486722342 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.demand_misses::cpu.data 21152473 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 21152473 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 21152475 # number of overall misses
+system.cpu.dcache.overall_misses::total 21152475 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 417182903209 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 417182903209 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 149917932873 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 149917932873 # number of WriteReq miss cycles
+system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 358750 # number of LoadLockedReq miss cycles
+system.cpu.dcache.LoadLockedReq_miss_latency::total 358750 # number of LoadLockedReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 567100836082 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 567100836082 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 567100836082 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 567100836082 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 486749480 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 486749480 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 172586047 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 172586047 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.SoftPFReq_accesses::cpu.data 2 # number of SoftPFReq accesses(hits+misses)
@@ -783,421 +781,419 @@ system.cpu.dcache.LoadLockedReq_accesses::cpu.data 61
system.cpu.dcache.LoadLockedReq_accesses::total 61 # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.StoreCondReq_accesses::cpu.data 61 # number of StoreCondReq accesses(hits+misses)
system.cpu.dcache.StoreCondReq_accesses::total 61 # number of StoreCondReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 659308389 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 659308389 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 659308391 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 659308391 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.035459 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.035459 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.021964 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.021964 # miss rate for WriteReq accesses
+system.cpu.dcache.demand_accesses::cpu.data 659335527 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 659335527 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 659335529 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 659335529 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.035648 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.035648 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.022022 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.022022 # miss rate for WriteReq accesses
system.cpu.dcache.SoftPFReq_miss_rate::cpu.data 1 # miss rate for SoftPFReq accesses
system.cpu.dcache.SoftPFReq_miss_rate::total 1 # miss rate for SoftPFReq accesses
system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.065574 # miss rate for LoadLockedReq accesses
system.cpu.dcache.LoadLockedReq_miss_rate::total 0.065574 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.031926 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.031926 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.031926 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.031926 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 22729.407437 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 22729.407437 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 37777.571702 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 37777.571702 # average WriteReq miss latency
-system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 48500 # average LoadLockedReq miss latency
-system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 48500 # average LoadLockedReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 25439.372452 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 25439.372452 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 25439.370035 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 25439.370035 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 19976216 # number of cycles access was blocked
-system.cpu.dcache.blocked_cycles::no_targets 2938205 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 1014245 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_targets 66761 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 19.695651 # average number of cycles each access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_targets 44.010800 # average number of cycles each access was blocked
+system.cpu.dcache.demand_miss_rate::cpu.data 0.032082 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.032082 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.032082 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.032082 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 24042.536933 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 24042.536933 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 39445.797032 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 39445.797032 # average WriteReq miss latency
+system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 89687.500000 # average LoadLockedReq miss latency
+system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 89687.500000 # average LoadLockedReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 26810.143480 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 26810.143480 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 26810.140945 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 26810.140945 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 20723795 # number of cycles access was blocked
+system.cpu.dcache.blocked_cycles::no_targets 3315809 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 944207 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_targets 67033 # number of cycles access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 21.948360 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_targets 49.465323 # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks::writebacks 4837992 # number of writebacks
-system.cpu.dcache.writebacks::total 4837992 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 2988204 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 2988204 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1053221 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 1053221 # number of WriteReq MSHR hits
+system.cpu.dcache.writebacks::writebacks 4835251 # number of writebacks
+system.cpu.dcache.writebacks::total 4835251 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 3083373 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 3083373 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1063096 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 1063096 # number of WriteReq MSHR hits
system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 4 # number of LoadLockedReq MSHR hits
system.cpu.dcache.LoadLockedReq_mshr_hits::total 4 # number of LoadLockedReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 4041425 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 4041425 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 4041425 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 4041425 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 14270355 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 14270355 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 2737453 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 2737453 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_hits::cpu.data 4146469 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 4146469 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 4146469 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 4146469 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 14268494 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 14268494 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 2737510 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 2737510 # number of WriteReq MSHR misses
system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data 1 # number of SoftPFReq MSHR misses
system.cpu.dcache.SoftPFReq_mshr_misses::total 1 # number of SoftPFReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 17007808 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 17007808 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 17007809 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 17007809 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 303479537034 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 303479537034 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 110174073244 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 110174073244 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 62000 # number of SoftPFReq MSHR miss cycles
-system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 62000 # number of SoftPFReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 413653610278 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 413653610278 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 413653672278 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 413653672278 # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.029319 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.029319 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.015861 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.015861 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.demand_mshr_misses::cpu.data 17006004 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 17006004 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 17006005 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 17006005 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 329072767985 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 329072767985 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 115107857313 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 115107857313 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 67750 # number of SoftPFReq MSHR miss cycles
+system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 67750 # number of SoftPFReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 444180625298 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 444180625298 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 444180693048 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 444180693048 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.029314 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.029314 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.015862 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.015862 # mshr miss rate for WriteReq accesses
system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data 0.500000 # mshr miss rate for SoftPFReq accesses
system.cpu.dcache.SoftPFReq_mshr_miss_rate::total 0.500000 # mshr miss rate for SoftPFReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.025796 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.025796 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.025796 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.025796 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 21266.432197 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 21266.432197 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 40246.927799 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 40246.927799 # average WriteReq mshr miss latency
-system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 62000 # average SoftPFReq mshr miss latency
-system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 62000 # average SoftPFReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 24321.394637 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 24321.394637 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 24321.396852 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 24321.396852 # average overall mshr miss latency
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.025793 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.025793 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.025793 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.025793 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 23062.894233 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 23062.894233 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 42048.378750 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 42048.378750 # average WriteReq mshr miss latency
+system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 67750 # average SoftPFReq mshr miss latency
+system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 67750 # average SoftPFReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 26119.047443 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 26119.047443 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 26119.049891 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 26119.049891 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.icache.tags.replacements 591 # number of replacements
-system.cpu.icache.tags.tagsinuse 445.749905 # Cycle average of tags in use
-system.cpu.icache.tags.total_refs 656876635 # Total number of references to valid blocks.
-system.cpu.icache.tags.sampled_refs 1079 # Sample count of references to valid blocks.
-system.cpu.icache.tags.avg_refs 608782.794254 # Average number of references to valid blocks.
+system.cpu.icache.tags.replacements 588 # number of replacements
+system.cpu.icache.tags.tagsinuse 446.068543 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 656912599 # Total number of references to valid blocks.
+system.cpu.icache.tags.sampled_refs 1076 # Sample count of references to valid blocks.
+system.cpu.icache.tags.avg_refs 610513.567844 # Average number of references to valid blocks.
system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst 445.749905 # Average occupied blocks per requestor
-system.cpu.icache.tags.occ_percent::cpu.inst 0.870605 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_percent::total 0.870605 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_blocks::cpu.inst 446.068543 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.871228 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.871228 # Average percentage of cache occupancy
system.cpu.icache.tags.occ_task_id_blocks::1024 488 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::0 32 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::0 31 # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::1 15 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::4 441 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::4 442 # Occupied blocks per task id
system.cpu.icache.tags.occ_task_id_percent::1024 0.953125 # Percentage of cache occupancy per task id
-system.cpu.icache.tags.tag_accesses 1313757597 # Number of tag accesses
-system.cpu.icache.tags.data_accesses 1313757597 # Number of data accesses
-system.cpu.icache.ReadReq_hits::cpu.inst 656876635 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 656876635 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 656876635 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 656876635 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 656876635 # number of overall hits
-system.cpu.icache.overall_hits::total 656876635 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 1624 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 1624 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 1624 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 1624 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 1624 # number of overall misses
-system.cpu.icache.overall_misses::total 1624 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 95182738 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 95182738 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 95182738 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 95182738 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 95182738 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 95182738 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 656878259 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 656878259 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 656878259 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 656878259 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 656878259 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 656878259 # number of overall (read+write) accesses
+system.cpu.icache.tags.tag_accesses 1313829498 # Number of tag accesses
+system.cpu.icache.tags.data_accesses 1313829498 # Number of data accesses
+system.cpu.icache.ReadReq_hits::cpu.inst 656912599 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 656912599 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 656912599 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 656912599 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 656912599 # number of overall hits
+system.cpu.icache.overall_hits::total 656912599 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 1612 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 1612 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 1612 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 1612 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 1612 # number of overall misses
+system.cpu.icache.overall_misses::total 1612 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 102924516 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 102924516 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 102924516 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 102924516 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 102924516 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 102924516 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 656914211 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 656914211 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 656914211 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 656914211 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 656914211 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 656914211 # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000002 # miss rate for ReadReq accesses
system.cpu.icache.ReadReq_miss_rate::total 0.000002 # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate::cpu.inst 0.000002 # miss rate for demand accesses
system.cpu.icache.demand_miss_rate::total 0.000002 # miss rate for demand accesses
system.cpu.icache.overall_miss_rate::cpu.inst 0.000002 # miss rate for overall accesses
system.cpu.icache.overall_miss_rate::total 0.000002 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 58610.060345 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 58610.060345 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 58610.060345 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 58610.060345 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 58610.060345 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 58610.060345 # average overall miss latency
-system.cpu.icache.blocked_cycles::no_mshrs 15932 # number of cycles access was blocked
-system.cpu.icache.blocked_cycles::no_targets 279 # number of cycles access was blocked
-system.cpu.icache.blocked::no_mshrs 193 # number of cycles access was blocked
-system.cpu.icache.blocked::no_targets 7 # number of cycles access was blocked
-system.cpu.icache.avg_blocked_cycles::no_mshrs 82.549223 # average number of cycles each access was blocked
-system.cpu.icache.avg_blocked_cycles::no_targets 39.857143 # average number of cycles each access was blocked
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 63848.955335 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 63848.955335 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 63848.955335 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 63848.955335 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 63848.955335 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 63848.955335 # average overall miss latency
+system.cpu.icache.blocked_cycles::no_mshrs 17306 # number of cycles access was blocked
+system.cpu.icache.blocked_cycles::no_targets 307 # number of cycles access was blocked
+system.cpu.icache.blocked::no_mshrs 186 # number of cycles access was blocked
+system.cpu.icache.blocked::no_targets 8 # number of cycles access was blocked
+system.cpu.icache.avg_blocked_cycles::no_mshrs 93.043011 # average number of cycles each access was blocked
+system.cpu.icache.avg_blocked_cycles::no_targets 38.375000 # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 545 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 545 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 545 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 545 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 545 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 545 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1079 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 1079 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 1079 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 1079 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 1079 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 1079 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 69657739 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 69657739 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 69657739 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 69657739 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 69657739 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 69657739 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 536 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 536 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 536 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 536 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 536 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 536 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1076 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 1076 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 1076 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 1076 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 1076 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 1076 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 76203217 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 76203217 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 76203217 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 76203217 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 76203217 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 76203217 # number of overall MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000002 # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000002 # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000002 # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_miss_rate::total 0.000002 # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000002 # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_miss_rate::total 0.000002 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 64557.682113 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 64557.682113 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 64557.682113 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 64557.682113 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 64557.682113 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 64557.682113 # average overall mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 70820.833643 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 70820.833643 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 70820.833643 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 70820.833643 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 70820.833643 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 70820.833643 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.l2cache.prefetcher.num_hwpf_issued 10957108 # number of hwpf issued
-system.cpu.l2cache.prefetcher.pfIdentified 11640584 # number of prefetch candidates identified
-system.cpu.l2cache.prefetcher.pfBufferHit 428597 # number of redundant prefetches already in prefetch queue
+system.cpu.l2cache.prefetcher.num_hwpf_issued 10941726 # number of hwpf issued
+system.cpu.l2cache.prefetcher.pfIdentified 11630409 # number of prefetch candidates identified
+system.cpu.l2cache.prefetcher.pfBufferHit 431114 # number of redundant prefetches already in prefetch queue
system.cpu.l2cache.prefetcher.pfInCache 0 # number of redundant prefetches already in cache/mshr dropped
system.cpu.l2cache.prefetcher.pfRemovedFull 0 # number of prefetches dropped due to prefetch queue size
-system.cpu.l2cache.prefetcher.pfSpanPage 4655192 # number of prefetches not generated due to page crossing
-system.cpu.l2cache.tags.replacements 4712285 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 16126.126522 # Cycle average of tags in use
-system.cpu.l2cache.tags.total_refs 15322460 # Total number of references to valid blocks.
-system.cpu.l2cache.tags.sampled_refs 4728219 # Sample count of references to valid blocks.
-system.cpu.l2cache.tags.avg_refs 3.240641 # Average number of references to valid blocks.
-system.cpu.l2cache.tags.warmup_cycle 29457635500 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.tags.occ_blocks::writebacks 5257.920148 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.inst 18.981837 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.data 7532.490537 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.l2cache.prefetcher 3316.734000 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_percent::writebacks 0.320918 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.inst 0.001159 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.data 0.459747 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.l2cache.prefetcher 0.202437 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::total 0.984261 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_task_id_blocks::1022 762 # Occupied blocks per task id
-system.cpu.l2cache.tags.occ_task_id_blocks::1024 15172 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1022::0 8 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1022::1 562 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1022::3 192 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::0 487 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::1 2381 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::2 1270 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::3 9338 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::4 1696 # Occupied blocks per task id
-system.cpu.l2cache.tags.occ_task_id_percent::1022 0.046509 # Percentage of cache occupancy per task id
-system.cpu.l2cache.tags.occ_task_id_percent::1024 0.926025 # Percentage of cache occupancy per task id
-system.cpu.l2cache.tags.tag_accesses 357015786 # Number of tag accesses
-system.cpu.l2cache.tags.data_accesses 357015786 # Number of data accesses
+system.cpu.l2cache.prefetcher.pfSpanPage 4654951 # number of prefetches not generated due to page crossing
+system.cpu.l2cache.tags.replacements 4713207 # number of replacements
+system.cpu.l2cache.tags.tagsinuse 16130.406064 # Cycle average of tags in use
+system.cpu.l2cache.tags.total_refs 15325447 # Total number of references to valid blocks.
+system.cpu.l2cache.tags.sampled_refs 4729134 # Sample count of references to valid blocks.
+system.cpu.l2cache.tags.avg_refs 3.240646 # Average number of references to valid blocks.
+system.cpu.l2cache.tags.warmup_cycle 29468558500 # Cycle when the warmup percentage was hit.
+system.cpu.l2cache.tags.occ_blocks::writebacks 5233.732135 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 18.908605 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 7574.796716 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.l2cache.prefetcher 3302.968608 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::writebacks 0.319442 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.001154 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.data 0.462329 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.l2cache.prefetcher 0.201597 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.984522 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_task_id_blocks::1022 731 # Occupied blocks per task id
+system.cpu.l2cache.tags.occ_task_id_blocks::1024 15196 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1022::0 5 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1022::1 525 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1022::3 201 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::0 466 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::1 2455 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::2 1253 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::3 9206 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::4 1816 # Occupied blocks per task id
+system.cpu.l2cache.tags.occ_task_id_percent::1022 0.044617 # Percentage of cache occupancy per task id
+system.cpu.l2cache.tags.occ_task_id_percent::1024 0.927490 # Percentage of cache occupancy per task id
+system.cpu.l2cache.tags.tag_accesses 356943997 # Number of tag accesses
+system.cpu.l2cache.tags.data_accesses 356943997 # Number of data accesses
system.cpu.l2cache.ReadReq_hits::cpu.inst 43 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::cpu.data 11478119 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 11478162 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits::writebacks 4837992 # number of Writeback hits
-system.cpu.l2cache.Writeback_hits::total 4837992 # number of Writeback hits
-system.cpu.l2cache.ReadExReq_hits::cpu.data 1752292 # number of ReadExReq hits
-system.cpu.l2cache.ReadExReq_hits::total 1752292 # number of ReadExReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.data 11484174 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 11484217 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits::writebacks 4835251 # number of Writeback hits
+system.cpu.l2cache.Writeback_hits::total 4835251 # number of Writeback hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 1752141 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 1752141 # number of ReadExReq hits
system.cpu.l2cache.demand_hits::cpu.inst 43 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.data 13230411 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 13230454 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 13236315 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 13236358 # number of demand (read+write) hits
system.cpu.l2cache.overall_hits::cpu.inst 43 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.data 13230411 # number of overall hits
-system.cpu.l2cache.overall_hits::total 13230454 # number of overall hits
-system.cpu.l2cache.ReadReq_misses::cpu.inst 1036 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.data 2792203 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 2793239 # number of ReadReq misses
-system.cpu.l2cache.ReadExReq_misses::cpu.data 985195 # number of ReadExReq misses
-system.cpu.l2cache.ReadExReq_misses::total 985195 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 1036 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 3777398 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 3778434 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 1036 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 3777398 # number of overall misses
-system.cpu.l2cache.overall_misses::total 3778434 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 68850750 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 219170127718 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 219238978468 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 95974587720 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 95974587720 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 68850750 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 315144715438 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 315213566188 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 68850750 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 315144715438 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 315213566188 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 1079 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.data 14270322 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 14271401 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::writebacks 4837992 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::total 4837992 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data 2737487 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 2737487 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 1079 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 17007809 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 17008888 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 1079 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 17007809 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 17008888 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.960148 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.195665 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.195723 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.359890 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::total 0.359890 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.960148 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.222098 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.222145 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.960148 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.222098 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.222145 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 66458.252896 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 78493.622318 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 78489.158453 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 97416.844097 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 97416.844097 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 66458.252896 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 83429.047042 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 83424.393859 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 66458.252896 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 83429.047042 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 83424.393859 # average overall miss latency
-system.cpu.l2cache.blocked_cycles::no_mshrs 69 # number of cycles access was blocked
+system.cpu.l2cache.overall_hits::cpu.data 13236315 # number of overall hits
+system.cpu.l2cache.overall_hits::total 13236358 # number of overall hits
+system.cpu.l2cache.ReadReq_misses::cpu.inst 1033 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.data 2784280 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 2785313 # number of ReadReq misses
+system.cpu.l2cache.ReadExReq_misses::cpu.data 985410 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 985410 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 1033 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 3769690 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 3770723 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 1033 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 3769690 # number of overall misses
+system.cpu.l2cache.overall_misses::total 3770723 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 75372729 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 239047213138 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 239122585867 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 100142345987 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 100142345987 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 75372729 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 339189559125 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 339264931854 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 75372729 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 339189559125 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 339264931854 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 1076 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 14268454 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 14269530 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::writebacks 4835251 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::total 4835251 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 2737551 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 2737551 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 1076 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 17006005 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 17007081 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 1076 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 17006005 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 17007081 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.960037 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.195135 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.195193 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.359960 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.359960 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.960037 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.221668 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.221715 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.960037 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.221668 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.221715 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 72964.887706 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 85856.024946 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 85851.243960 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 101625.055547 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 101625.055547 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 72964.887706 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 89978.104068 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 89973.443251 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 72964.887706 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 89978.104068 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 89973.443251 # average overall miss latency
+system.cpu.l2cache.blocked_cycles::no_mshrs 846 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.l2cache.blocked::no_mshrs 1 # number of cycles access was blocked
+system.cpu.l2cache.blocked::no_mshrs 4 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.l2cache.avg_blocked_cycles::no_mshrs 69 # average number of cycles each access was blocked
+system.cpu.l2cache.avg_blocked_cycles::no_mshrs 211.500000 # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.writebacks::writebacks 1638491 # number of writebacks
-system.cpu.l2cache.writebacks::total 1638491 # number of writebacks
-system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 43338 # number of ReadReq MSHR hits
-system.cpu.l2cache.ReadReq_mshr_hits::total 43338 # number of ReadReq MSHR hits
-system.cpu.l2cache.ReadExReq_mshr_hits::cpu.data 3740 # number of ReadExReq MSHR hits
-system.cpu.l2cache.ReadExReq_mshr_hits::total 3740 # number of ReadExReq MSHR hits
-system.cpu.l2cache.demand_mshr_hits::cpu.data 47078 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.demand_mshr_hits::total 47078 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.overall_mshr_hits::cpu.data 47078 # number of overall MSHR hits
-system.cpu.l2cache.overall_mshr_hits::total 47078 # number of overall MSHR hits
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 1036 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 2748865 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 2749901 # number of ReadReq MSHR misses
-system.cpu.l2cache.HardPFReq_mshr_misses::cpu.l2cache.prefetcher 993225 # number of HardPFReq MSHR misses
-system.cpu.l2cache.HardPFReq_mshr_misses::total 993225 # number of HardPFReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 981455 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::total 981455 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 1036 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.data 3730320 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 3731356 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 1036 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.data 3730320 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.l2cache.prefetcher 993225 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 4724581 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 59969750 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 193568757616 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 193628727366 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.HardPFReq_mshr_miss_latency::cpu.l2cache.prefetcher 68540364307 # number of HardPFReq MSHR miss cycles
-system.cpu.l2cache.HardPFReq_mshr_miss_latency::total 68540364307 # number of HardPFReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 87429015038 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 87429015038 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 59969750 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 280997772654 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 281057742404 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 59969750 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 280997772654 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.l2cache.prefetcher 68540364307 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 349598106711 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.960148 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.192628 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.192686 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.writebacks::writebacks 1639072 # number of writebacks
+system.cpu.l2cache.writebacks::total 1639072 # number of writebacks
+system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 36084 # number of ReadReq MSHR hits
+system.cpu.l2cache.ReadReq_mshr_hits::total 36084 # number of ReadReq MSHR hits
+system.cpu.l2cache.ReadExReq_mshr_hits::cpu.data 3647 # number of ReadExReq MSHR hits
+system.cpu.l2cache.ReadExReq_mshr_hits::total 3647 # number of ReadExReq MSHR hits
+system.cpu.l2cache.demand_mshr_hits::cpu.data 39731 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.demand_mshr_hits::total 39731 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.overall_mshr_hits::cpu.data 39731 # number of overall MSHR hits
+system.cpu.l2cache.overall_mshr_hits::total 39731 # number of overall MSHR hits
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 1033 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 2748196 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 2749229 # number of ReadReq MSHR misses
+system.cpu.l2cache.HardPFReq_mshr_misses::cpu.l2cache.prefetcher 993723 # number of HardPFReq MSHR misses
+system.cpu.l2cache.HardPFReq_mshr_misses::total 993723 # number of HardPFReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 981763 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 981763 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 1033 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 3729959 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 3730992 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 1033 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 3729959 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.l2cache.prefetcher 993723 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 4724715 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 66585771 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 212846915589 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 212913501360 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.HardPFReq_mshr_miss_latency::cpu.l2cache.prefetcher 71046693133 # number of HardPFReq MSHR miss cycles
+system.cpu.l2cache.HardPFReq_mshr_miss_latency::total 71046693133 # number of HardPFReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 91372170669 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 91372170669 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 66585771 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 304219086258 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 304285672029 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 66585771 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 304219086258 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.l2cache.prefetcher 71046693133 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 375332365162 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.960037 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.192606 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.192664 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.HardPFReq_mshr_miss_rate::cpu.l2cache.prefetcher inf # mshr miss rate for HardPFReq accesses
system.cpu.l2cache.HardPFReq_mshr_miss_rate::total inf # mshr miss rate for HardPFReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.358524 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.358524 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.960148 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.219330 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.219377 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.960148 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.219330 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.358628 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.358628 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.960037 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.219332 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.219379 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.960037 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.219332 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.l2cache.prefetcher inf # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.277771 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 57885.859073 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 70417.702439 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 70412.981182 # average ReadReq mshr miss latency
-system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::cpu.l2cache.prefetcher 69007.892781 # average HardPFReq mshr miss latency
-system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::total 69007.892781 # average HardPFReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 89081.022602 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 89081.022602 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 57885.859073 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 75328.061039 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 75323.218263 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 57885.859073 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 75328.061039 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.l2cache.prefetcher 69007.892781 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 73995.579018 # average overall mshr miss latency
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.277809 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 64458.636012 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 77449.685390 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 77444.804111 # average ReadReq mshr miss latency
+system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::cpu.l2cache.prefetcher 71495.470199 # average HardPFReq mshr miss latency
+system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::total 71495.470199 # average HardPFReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 93069.478753 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 93069.478753 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 64458.636012 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 81560.973259 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 81556.238134 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 64458.636012 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 81560.973259 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.l2cache.prefetcher 71495.470199 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 79440.212830 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.toL2Bus.trans_dist::ReadReq 14271401 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadResp 14271401 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::Writeback 4837992 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::HardPFReq 1352607 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExReq 2737487 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExResp 2737487 # Transaction distribution
-system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 2158 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 38853610 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count::total 38855768 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 69056 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 1398131264 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size::total 1398200320 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.snoops 1352607 # Total snoops (count)
-system.cpu.toL2Bus.snoop_fanout::samples 23199492 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::mean 5.058303 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::stdev 0.234316 # Request fanout histogram
+system.cpu.toL2Bus.trans_dist::ReadReq 14269530 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadResp 14269530 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::Writeback 4835251 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::HardPFReq 1300143 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExReq 2737551 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExResp 2737551 # Transaction distribution
+system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 2152 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 38847261 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count::total 38849413 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 68864 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 1397840384 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size::total 1397909248 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.snoops 1300143 # Total snoops (count)
+system.cpu.toL2Bus.snoop_fanout::samples 23142477 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::mean 3.056180 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::stdev 0.230269 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::1 0 0.00% 0.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 0.00% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::3 0 0.00% 0.00% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::4 0 0.00% 0.00% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::5 21846885 94.17% 94.17% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::6 1352607 5.83% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::3 21842334 94.38% 94.38% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::4 1300143 5.62% 100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::min_value 5 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::max_value 6 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::total 23199492 # Request fanout histogram
-system.cpu.toL2Bus.reqLayer0.occupancy 15761436995 # Layer occupancy (ticks)
-system.cpu.toL2Bus.reqLayer0.utilization 2.1 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer0.occupancy 1798250 # Layer occupancy (ticks)
+system.cpu.toL2Bus.snoop_fanout::min_value 3 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::max_value 4 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::total 23142477 # Request fanout histogram
+system.cpu.toL2Bus.reqLayer0.occupancy 15756418748 # Layer occupancy (ticks)
+system.cpu.toL2Bus.reqLayer0.utilization 2.0 # Layer utilization (%)
+system.cpu.toL2Bus.respLayer0.occupancy 1812271 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer1.occupancy 26002804288 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer1.occupancy 26100835834 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization 3.4 # Layer utilization (%)
-system.membus.trans_dist::ReadReq 3738412 # Transaction distribution
-system.membus.trans_dist::ReadResp 3738412 # Transaction distribution
-system.membus.trans_dist::Writeback 1638491 # Transaction distribution
-system.membus.trans_dist::ReadExReq 981933 # Transaction distribution
-system.membus.trans_dist::ReadExResp 981933 # Transaction distribution
-system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 11079181 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count::total 11079181 # Packet count per connected master and slave (bytes)
-system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 406965504 # Cumulative packet size per connected master and slave (bytes)
-system.membus.pkt_size::total 406965504 # Cumulative packet size per connected master and slave (bytes)
+system.membus.trans_dist::ReadReq 3739202 # Transaction distribution
+system.membus.trans_dist::ReadResp 3739202 # Transaction distribution
+system.membus.trans_dist::Writeback 1639072 # Transaction distribution
+system.membus.trans_dist::ReadExReq 982028 # Transaction distribution
+system.membus.trans_dist::ReadExResp 982028 # Transaction distribution
+system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 11081532 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 11081532 # Packet count per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 407059328 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 407059328 # Cumulative packet size per connected master and slave (bytes)
system.membus.snoops 0 # Total snoops (count)
-system.membus.snoop_fanout::samples 6358836 # Request fanout histogram
+system.membus.snoop_fanout::samples 6360302 # Request fanout histogram
system.membus.snoop_fanout::mean 0 # Request fanout histogram
system.membus.snoop_fanout::stdev 0 # Request fanout histogram
system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
-system.membus.snoop_fanout::0 6358836 100.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::0 6360302 100.00% 100.00% # Request fanout histogram
system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
system.membus.snoop_fanout::min_value 0 # Request fanout histogram
system.membus.snoop_fanout::max_value 0 # Request fanout histogram
-system.membus.snoop_fanout::total 6358836 # Request fanout histogram
-system.membus.reqLayer0.occupancy 20942586092 # Layer occupancy (ticks)
-system.membus.reqLayer0.utilization 2.8 # Layer utilization (%)
-system.membus.respLayer1.occupancy 44003891862 # Layer occupancy (ticks)
-system.membus.respLayer1.utilization 5.8 # Layer utilization (%)
+system.membus.snoop_fanout::total 6360302 # Request fanout histogram
+system.membus.reqLayer0.occupancy 14493239223 # Layer occupancy (ticks)
+system.membus.reqLayer0.utilization 1.9 # Layer utilization (%)
+system.membus.respLayer1.occupancy 25671846860 # Layer occupancy (ticks)
+system.membus.respLayer1.utilization 3.3 # Layer utilization (%)
---------- End Simulation Statistics ----------
diff --git a/tests/long/se/60.bzip2/ref/arm/linux/simple-atomic/stats.txt b/tests/long/se/60.bzip2/ref/arm/linux/simple-atomic/stats.txt
index c26ad4c6d..a5246083c 100644
--- a/tests/long/se/60.bzip2/ref/arm/linux/simple-atomic/stats.txt
+++ b/tests/long/se/60.bzip2/ref/arm/linux/simple-atomic/stats.txt
@@ -4,11 +4,11 @@ sim_seconds 0.832017 # Nu
sim_ticks 832017490000 # Number of ticks simulated
final_tick 832017490000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 1680600 # Simulator instruction rate (inst/s)
-host_op_rate 1810592 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 905297170 # Simulator tick rate (ticks/s)
-host_mem_usage 301428 # Number of bytes of host memory used
-host_seconds 919.05 # Real time elapsed on the host
+host_inst_rate 1937211 # Simulator instruction rate (inst/s)
+host_op_rate 2087051 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 1043527090 # Simulator tick rate (ticks/s)
+host_mem_usage 301332 # Number of bytes of host memory used
+host_seconds 797.31 # Real time elapsed on the host
sim_insts 1544563041 # Number of instructions simulated
sim_ops 1664032433 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
@@ -230,18 +230,16 @@ system.membus.pkt_size_system.cpu.dcache_port::system.physmem.port 2205546063
system.membus.pkt_size::total 8383808419 # Cumulative packet size per connected master and slave (bytes)
system.membus.snoops 0 # Total snoops (count)
system.membus.snoop_fanout::samples 2172060894 # Request fanout histogram
-system.membus.snoop_fanout::mean 4.711106 # Request fanout histogram
+system.membus.snoop_fanout::mean 2.711106 # Request fanout histogram
system.membus.snoop_fanout::stdev 0.453249 # Request fanout histogram
system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
system.membus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
system.membus.snoop_fanout::1 0 0.00% 0.00% # Request fanout histogram
-system.membus.snoop_fanout::2 0 0.00% 0.00% # Request fanout histogram
-system.membus.snoop_fanout::3 0 0.00% 0.00% # Request fanout histogram
-system.membus.snoop_fanout::4 627495305 28.89% 28.89% # Request fanout histogram
-system.membus.snoop_fanout::5 1544565589 71.11% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::2 627495305 28.89% 28.89% # Request fanout histogram
+system.membus.snoop_fanout::3 1544565589 71.11% 100.00% # Request fanout histogram
system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
-system.membus.snoop_fanout::min_value 4 # Request fanout histogram
-system.membus.snoop_fanout::max_value 5 # Request fanout histogram
+system.membus.snoop_fanout::min_value 2 # Request fanout histogram
+system.membus.snoop_fanout::max_value 3 # Request fanout histogram
system.membus.snoop_fanout::total 2172060894 # Request fanout histogram
---------- End Simulation Statistics ----------
diff --git a/tests/long/se/60.bzip2/ref/arm/linux/simple-timing/stats.txt b/tests/long/se/60.bzip2/ref/arm/linux/simple-timing/stats.txt
index 89012dc1c..893b8aa6f 100644
--- a/tests/long/se/60.bzip2/ref/arm/linux/simple-timing/stats.txt
+++ b/tests/long/se/60.bzip2/ref/arm/linux/simple-timing/stats.txt
@@ -1,14 +1,14 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 2.363671 # Number of seconds simulated
-sim_ticks 2363670998000 # Number of ticks simulated
-final_tick 2363670998000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 2.363663 # Number of seconds simulated
+sim_ticks 2363662966500 # Number of ticks simulated
+final_tick 2363662966500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 1113267 # Simulator instruction rate (inst/s)
-host_op_rate 1199701 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 1710076181 # Simulator tick rate (ticks/s)
-host_mem_usage 309628 # Number of bytes of host memory used
-host_seconds 1382.20 # Real time elapsed on the host
+host_inst_rate 1021163 # Simulator instruction rate (inst/s)
+host_op_rate 1100446 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 1568591191 # Simulator tick rate (ticks/s)
+host_mem_usage 309800 # Number of bytes of host memory used
+host_seconds 1506.87 # Real time elapsed on the host
sim_insts 1538759601 # Number of instructions simulated
sim_ops 1658228914 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
@@ -26,16 +26,16 @@ system.physmem.num_reads::total 1958774 # Nu
system.physmem.num_writes::writebacks 1017198 # Number of write requests responded to by this memory
system.physmem.num_writes::total 1017198 # Number of write requests responded to by this memory
system.physmem.bw_read::cpu.inst 16679 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 53020117 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 53036796 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 53020297 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 53036976 # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_inst_read::cpu.inst 16679 # Instruction read bandwidth from this memory (bytes/s)
system.physmem.bw_inst_read::total 16679 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write::writebacks 27542188 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::total 27542188 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total::writebacks 27542188 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_write::writebacks 27542282 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 27542282 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 27542282 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu.inst 16679 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 53020117 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 80578984 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 53020297 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 80579258 # Total bandwidth to/from this memory (bytes/s)
system.cpu_clk_domain.clock 500 # Clock period in ticks
system.cpu.dstage2_mmu.stage2_tlb.walker.walks 0 # Table walker walks requested
system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
@@ -154,7 +154,7 @@ system.cpu.itb.hits 0 # DT
system.cpu.itb.misses 0 # DTB misses
system.cpu.itb.accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 46 # Number of system calls
-system.cpu.numCycles 4727341996 # number of cpu cycles simulated
+system.cpu.numCycles 4727325933 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
system.cpu.committedInsts 1538759601 # Number of instructions committed
@@ -175,7 +175,7 @@ system.cpu.num_mem_refs 633153380 # nu
system.cpu.num_load_insts 458306334 # Number of load instructions
system.cpu.num_store_insts 174847046 # Number of store instructions
system.cpu.num_idle_cycles 0.002000 # Number of idle cycles
-system.cpu.num_busy_cycles 4727341995.998000 # Number of busy cycles
+system.cpu.num_busy_cycles 4727325932.998000 # Number of busy cycles
system.cpu.not_idle_fraction 1.000000 # Percentage of non-idle cycles
system.cpu.idle_fraction 0.000000 # Percentage of idle cycles
system.cpu.Branches 213462426 # Number of branches fetched
@@ -215,12 +215,12 @@ system.cpu.op_class::IprAccess 0 0.00% 100.00% # Cl
system.cpu.op_class::InstPrefetch 0 0.00% 100.00% # Class of executed instruction
system.cpu.op_class::total 1664032480 # Class of executed instruction
system.cpu.dcache.tags.replacements 9111140 # number of replacements
-system.cpu.dcache.tags.tagsinuse 4083.733705 # Cycle average of tags in use
+system.cpu.dcache.tags.tagsinuse 4083.733675 # Cycle average of tags in use
system.cpu.dcache.tags.total_refs 618380069 # Total number of references to valid blocks.
system.cpu.dcache.tags.sampled_refs 9115236 # Sample count of references to valid blocks.
system.cpu.dcache.tags.avg_refs 67.840270 # Average number of references to valid blocks.
-system.cpu.dcache.tags.warmup_cycle 25164666000 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.data 4083.733705 # Average occupied blocks per requestor
+system.cpu.dcache.tags.warmup_cycle 25164658000 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.tags.occ_blocks::cpu.data 4083.733675 # Average occupied blocks per requestor
system.cpu.dcache.tags.occ_percent::cpu.data 0.997005 # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_percent::total 0.997005 # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_task_id_blocks::1024 4096 # Occupied blocks per task id
@@ -254,14 +254,14 @@ system.cpu.dcache.demand_misses::cpu.data 9115235 # n
system.cpu.dcache.demand_misses::total 9115235 # number of demand (read+write) misses
system.cpu.dcache.overall_misses::cpu.data 9115236 # number of overall misses
system.cpu.dcache.overall_misses::total 9115236 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 143405400500 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 143405400500 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 57359071000 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 57359071000 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 200764471500 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 200764471500 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 200764471500 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 200764471500 # number of overall miss cycles
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 143400508500 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 143400508500 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 57355969000 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 57355969000 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 200756477500 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 200756477500 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 200756477500 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 200756477500 # number of overall miss cycles
system.cpu.dcache.ReadReq_accesses::cpu.data 454909135 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.ReadReq_accesses::total 454909135 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 172586047 # number of WriteReq accesses(hits+misses)
@@ -286,14 +286,14 @@ system.cpu.dcache.demand_miss_rate::cpu.data 0.014526
system.cpu.dcache.demand_miss_rate::total 0.014526 # miss rate for demand accesses
system.cpu.dcache.overall_miss_rate::cpu.data 0.014526 # miss rate for overall accesses
system.cpu.dcache.overall_miss_rate::total 0.014526 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 19845.515332 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 19845.515332 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 30362.385921 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 30362.385921 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 22025.155852 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 22025.155852 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 22025.153435 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 22025.153435 # average overall miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 19844.838340 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 19844.838340 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 30360.743912 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 30360.743912 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 22024.278858 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 22024.278858 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 22024.276442 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 22024.276442 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -314,16 +314,16 @@ system.cpu.dcache.demand_mshr_misses::cpu.data 9115235
system.cpu.dcache.demand_mshr_misses::total 9115235 # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses::cpu.data 9115236 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_misses::total 9115236 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 128953228500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 128953228500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 53580773000 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 53580773000 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 53000 # number of SoftPFReq MSHR miss cycles
-system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 53000 # number of SoftPFReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 182534001500 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 182534001500 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 182534054500 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 182534054500 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 132561379500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 132561379500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 54522245500 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 54522245500 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 53500 # number of SoftPFReq MSHR miss cycles
+system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 53500 # number of SoftPFReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 187083625000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 187083625000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 187083678500 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 187083678500 # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.015885 # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.015885 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.010946 # mshr miss rate for WriteReq accesses
@@ -334,24 +334,24 @@ system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.014526
system.cpu.dcache.demand_mshr_miss_rate::total 0.014526 # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.014526 # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_miss_rate::total 0.014526 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 17845.515332 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 17845.515332 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 28362.385921 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 28362.385921 # average WriteReq mshr miss latency
-system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 53000 # average SoftPFReq mshr miss latency
-system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 53000 # average SoftPFReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 20025.155852 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 20025.155852 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 20025.159469 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 20025.159469 # average overall mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 18344.838340 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 18344.838340 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 28860.743912 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 28860.743912 # average WriteReq mshr miss latency
+system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 53500 # average SoftPFReq mshr miss latency
+system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 53500 # average SoftPFReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 20524.278858 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 20524.278858 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 20524.282476 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 20524.282476 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.icache.tags.replacements 7 # number of replacements
-system.cpu.icache.tags.tagsinuse 515.012865 # Cycle average of tags in use
+system.cpu.icache.tags.tagsinuse 515.012767 # Cycle average of tags in use
system.cpu.icache.tags.total_refs 1544564952 # Total number of references to valid blocks.
system.cpu.icache.tags.sampled_refs 638 # Sample count of references to valid blocks.
system.cpu.icache.tags.avg_refs 2420948.200627 # Average number of references to valid blocks.
system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst 515.012865 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_blocks::cpu.inst 515.012767 # Average occupied blocks per requestor
system.cpu.icache.tags.occ_percent::cpu.inst 0.251471 # Average percentage of cache occupancy
system.cpu.icache.tags.occ_percent::total 0.251471 # Average percentage of cache occupancy
system.cpu.icache.tags.occ_task_id_blocks::1024 631 # Occupied blocks per task id
@@ -373,12 +373,12 @@ system.cpu.icache.demand_misses::cpu.inst 638 # n
system.cpu.icache.demand_misses::total 638 # number of demand (read+write) misses
system.cpu.icache.overall_misses::cpu.inst 638 # number of overall misses
system.cpu.icache.overall_misses::total 638 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 34244500 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 34244500 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 34244500 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 34244500 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 34244500 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 34244500 # number of overall miss cycles
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 34207000 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 34207000 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 34207000 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 34207000 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 34207000 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 34207000 # number of overall miss cycles
system.cpu.icache.ReadReq_accesses::cpu.inst 1544565590 # number of ReadReq accesses(hits+misses)
system.cpu.icache.ReadReq_accesses::total 1544565590 # number of ReadReq accesses(hits+misses)
system.cpu.icache.demand_accesses::cpu.inst 1544565590 # number of demand (read+write) accesses
@@ -391,12 +391,12 @@ system.cpu.icache.demand_miss_rate::cpu.inst 0.000000
system.cpu.icache.demand_miss_rate::total 0.000000 # miss rate for demand accesses
system.cpu.icache.overall_miss_rate::cpu.inst 0.000000 # miss rate for overall accesses
system.cpu.icache.overall_miss_rate::total 0.000000 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 53674.764890 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 53674.764890 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 53674.764890 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 53674.764890 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 53674.764890 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 53674.764890 # average overall miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 53615.987461 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 53615.987461 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 53615.987461 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 53615.987461 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 53615.987461 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 53615.987461 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -411,37 +411,37 @@ system.cpu.icache.demand_mshr_misses::cpu.inst 638
system.cpu.icache.demand_mshr_misses::total 638 # number of demand (read+write) MSHR misses
system.cpu.icache.overall_mshr_misses::cpu.inst 638 # number of overall MSHR misses
system.cpu.icache.overall_mshr_misses::total 638 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 32968500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 32968500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 32968500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 32968500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 32968500 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 32968500 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 33250000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 33250000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 33250000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 33250000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 33250000 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 33250000 # number of overall MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000000 # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000000 # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000000 # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_miss_rate::total 0.000000 # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000000 # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_miss_rate::total 0.000000 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 51674.764890 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 51674.764890 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 51674.764890 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 51674.764890 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 51674.764890 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 51674.764890 # average overall mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 52115.987461 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 52115.987461 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 52115.987461 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 52115.987461 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 52115.987461 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 52115.987461 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.tags.replacements 1926075 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 31008.537310 # Cycle average of tags in use
+system.cpu.l2cache.tags.tagsinuse 31008.535045 # Cycle average of tags in use
system.cpu.l2cache.tags.total_refs 8967572 # Total number of references to valid blocks.
system.cpu.l2cache.tags.sampled_refs 1955843 # Sample count of references to valid blocks.
system.cpu.l2cache.tags.avg_refs 4.585016 # Average number of references to valid blocks.
-system.cpu.l2cache.tags.warmup_cycle 150067859000 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.tags.occ_blocks::writebacks 15658.172881 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.inst 23.876038 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.data 15326.488392 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_percent::writebacks 0.477850 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.warmup_cycle 150067842000 # Cycle when the warmup percentage was hit.
+system.cpu.l2cache.tags.occ_blocks::writebacks 15658.160488 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 23.876098 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 15326.498459 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::writebacks 0.477849 # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_percent::cpu.inst 0.000729 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.data 0.467727 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.data 0.467728 # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_percent::total 0.946305 # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_task_id_blocks::1024 29768 # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::0 83 # Occupied blocks per task id
@@ -476,17 +476,17 @@ system.cpu.l2cache.demand_misses::total 1958774 # nu
system.cpu.l2cache.overall_misses::cpu.inst 616 # number of overall misses
system.cpu.l2cache.overall_misses::cpu.data 1958158 # number of overall misses
system.cpu.l2cache.overall_misses::total 1958774 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 32110500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 61239144500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 61271255000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 40608894000 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 40608894000 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 32110500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 101848038500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 101880149000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 32110500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 101848038500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 101880149000 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 32381000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 61822893500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 61855274500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 40996230000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 40996230000 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 32381000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 102819123500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 102851504500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 32381000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 102819123500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 102851504500 # number of overall miss cycles
system.cpu.l2cache.ReadReq_accesses::cpu.inst 638 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::cpu.data 7226087 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::total 7226725 # number of ReadReq accesses(hits+misses)
@@ -511,17 +511,17 @@ system.cpu.l2cache.demand_miss_rate::total 0.214875 #
system.cpu.l2cache.overall_miss_rate::cpu.inst 0.965517 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::cpu.data 0.214823 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::total 0.214875 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 52127.435065 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 52017.396427 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 52017.453973 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 52004.279809 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 52004.279809 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 52127.435065 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 52012.165770 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 52012.202020 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 52127.435065 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 52012.165770 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 52012.202020 # average overall miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 52566.558442 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 52513.241093 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 52513.268976 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 52500.307347 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 52500.307347 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 52566.558442 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 52508.083362 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 52508.101751 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 52566.558442 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 52508.083362 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 52508.101751 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -543,17 +543,17 @@ system.cpu.l2cache.demand_mshr_misses::total 1958774
system.cpu.l2cache.overall_mshr_misses::cpu.inst 616 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.data 1958158 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::total 1958774 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 24708000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 47098189000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 47122897000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 31238317000 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 31238317000 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 24708000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 78336506000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 78361214000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 24708000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 78336506000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 78361214000 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 24978000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 47681937000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 47706915000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 31625653000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 31625653000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 24978000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 79307590000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 79332568000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 24978000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 79307590000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 79332568000 # number of overall MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.965517 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.162921 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.162992 # mshr miss rate for ReadReq accesses
@@ -565,17 +565,17 @@ system.cpu.l2cache.demand_mshr_miss_rate::total 0.214875
system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.965517 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.214823 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::total 0.214875 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 40110.389610 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 40005.868602 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 40005.923263 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 40004.196569 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 40004.196569 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 40110.389610 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 40005.201827 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 40005.234907 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 40110.389610 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 40005.201827 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 40005.234907 # average overall mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 40548.701299 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 40501.712419 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 40501.736993 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 40500.224107 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 40500.224107 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 40548.701299 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 40501.118909 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 40501.133873 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 40548.701299 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 40501.118909 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 40501.133873 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.toL2Bus.trans_dist::ReadReq 7226725 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadResp 7226725 # Transaction distribution
@@ -590,19 +590,17 @@ system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_s
system.cpu.toL2Bus.pkt_size::total 820050688 # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.snoops 0 # Total snoops (count)
system.cpu.toL2Bus.snoop_fanout::samples 12813292 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::mean 5 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::mean 3 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::stdev 0 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::1 0 0.00% 0.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 0.00% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::3 0 0.00% 0.00% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::4 0 0.00% 0.00% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::5 12813292 100.00% 100.00% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::6 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::3 12813292 100.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::4 0 0.00% 100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::min_value 5 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::max_value 5 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::min_value 3 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::max_value 3 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::total 12813292 # Request fanout histogram
system.cpu.toL2Bus.reqLayer0.occupancy 10104064000 # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization 0.4 # Layer utilization (%)
@@ -630,9 +628,9 @@ system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Re
system.membus.snoop_fanout::min_value 0 # Request fanout histogram
system.membus.snoop_fanout::max_value 0 # Request fanout histogram
system.membus.snoop_fanout::total 2975972 # Request fanout histogram
-system.membus.reqLayer0.occupancy 11138507500 # Layer occupancy (ticks)
-system.membus.reqLayer0.utilization 0.5 # Layer utilization (%)
-system.membus.respLayer1.occupancy 17642613000 # Layer occupancy (ticks)
-system.membus.respLayer1.utilization 0.7 # Layer utilization (%)
+system.membus.reqLayer0.occupancy 7175472500 # Layer occupancy (ticks)
+system.membus.reqLayer0.utilization 0.3 # Layer utilization (%)
+system.membus.respLayer1.occupancy 9807518500 # Layer occupancy (ticks)
+system.membus.respLayer1.utilization 0.4 # Layer utilization (%)
---------- End Simulation Statistics ----------
diff --git a/tests/long/se/60.bzip2/ref/x86/linux/simple-timing/stats.txt b/tests/long/se/60.bzip2/ref/x86/linux/simple-timing/stats.txt
index 310a8da1f..9a9ddb0f1 100644
--- a/tests/long/se/60.bzip2/ref/x86/linux/simple-timing/stats.txt
+++ b/tests/long/se/60.bzip2/ref/x86/linux/simple-timing/stats.txt
@@ -1,14 +1,14 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 5.882581 # Number of seconds simulated
-sim_ticks 5882580526000 # Number of ticks simulated
-final_tick 5882580526000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 5.882580 # Number of seconds simulated
+sim_ticks 5882580398500 # Number of ticks simulated
+final_tick 5882580398500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 912016 # Simulator instruction rate (inst/s)
-host_op_rate 1421004 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 1783532526 # Simulator tick rate (ticks/s)
-host_mem_usage 308940 # Number of bytes of host memory used
-host_seconds 3298.27 # Real time elapsed on the host
+host_inst_rate 733187 # Simulator instruction rate (inst/s)
+host_op_rate 1142372 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 1433815394 # Simulator tick rate (ticks/s)
+host_mem_usage 313792 # Number of bytes of host memory used
+host_seconds 4102.75 # Real time elapsed on the host
sim_insts 3008081022 # Number of instructions simulated
sim_ops 4686862596 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
@@ -27,7 +27,7 @@ system.physmem.num_writes::writebacks 1018421 # Nu
system.physmem.num_writes::total 1018421 # Number of write requests responded to by this memory
system.physmem.bw_read::cpu.inst 7344 # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_read::cpu.data 21304762 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 21312105 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 21312106 # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_inst_read::cpu.inst 7344 # Instruction read bandwidth from this memory (bytes/s)
system.physmem.bw_inst_read::total 7344 # Instruction read bandwidth from this memory (bytes/s)
system.physmem.bw_write::writebacks 11079992 # Write bandwidth from this memory (bytes/s)
@@ -35,37 +35,11 @@ system.physmem.bw_write::total 11079992 # Wr
system.physmem.bw_total::writebacks 11079992 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu.inst 7344 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu.data 21304762 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 32392097 # Total bandwidth to/from this memory (bytes/s)
-system.membus.trans_dist::ReadReq 1177614 # Transaction distribution
-system.membus.trans_dist::ReadResp 1177614 # Transaction distribution
-system.membus.trans_dist::Writeback 1018421 # Transaction distribution
-system.membus.trans_dist::ReadExReq 781295 # Transaction distribution
-system.membus.trans_dist::ReadExResp 781295 # Transaction distribution
-system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 4936239 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count_system.cpu.l2cache.mem_side::total 4936239 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count::total 4936239 # Packet count per connected master and slave (bytes)
-system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 190549120 # Cumulative packet size per connected master and slave (bytes)
-system.membus.pkt_size_system.cpu.l2cache.mem_side::total 190549120 # Cumulative packet size per connected master and slave (bytes)
-system.membus.pkt_size::total 190549120 # Cumulative packet size per connected master and slave (bytes)
-system.membus.snoops 0 # Total snoops (count)
-system.membus.snoop_fanout::samples 2977330 # Request fanout histogram
-system.membus.snoop_fanout::mean 0 # Request fanout histogram
-system.membus.snoop_fanout::stdev 0 # Request fanout histogram
-system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
-system.membus.snoop_fanout::0 2977330 100.00% 100.00% # Request fanout histogram
-system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
-system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
-system.membus.snoop_fanout::min_value 0 # Request fanout histogram
-system.membus.snoop_fanout::max_value 0 # Request fanout histogram
-system.membus.snoop_fanout::total 2977330 # Request fanout histogram
-system.membus.reqLayer0.occupancy 11124698000 # Layer occupancy (ticks)
-system.membus.reqLayer0.utilization 0.2 # Layer utilization (%)
-system.membus.respLayer1.occupancy 17630181000 # Layer occupancy (ticks)
-system.membus.respLayer1.utilization 0.3 # Layer utilization (%)
+system.physmem.bw_total::total 32392098 # Total bandwidth to/from this memory (bytes/s)
system.cpu_clk_domain.clock 500 # Clock period in ticks
system.cpu.apic_clk_domain.clock 8000 # Clock period in ticks
system.cpu.workload.num_syscalls 46 # Number of system calls
-system.cpu.numCycles 11765161052 # number of cpu cycles simulated
+system.cpu.numCycles 11765160797 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
system.cpu.committedInsts 3008081022 # Number of instructions committed
@@ -86,7 +60,7 @@ system.cpu.num_mem_refs 1677713084 # nu
system.cpu.num_load_insts 1239184746 # Number of load instructions
system.cpu.num_store_insts 438528338 # Number of store instructions
system.cpu.num_idle_cycles 0.002000 # Number of idle cycles
-system.cpu.num_busy_cycles 11765161051.998001 # Number of busy cycles
+system.cpu.num_busy_cycles 11765160796.998001 # Number of busy cycles
system.cpu.not_idle_fraction 1.000000 # Percentage of non-idle cycles
system.cpu.idle_fraction 0.000000 # Percentage of idle cycles
system.cpu.Branches 248500691 # Number of branches fetched
@@ -125,6 +99,115 @@ system.cpu.op_class::MemWrite 438528338 9.36% 100.00% # Cl
system.cpu.op_class::IprAccess 0 0.00% 100.00% # Class of executed instruction
system.cpu.op_class::InstPrefetch 0 0.00% 100.00% # Class of executed instruction
system.cpu.op_class::total 4686862596 # Class of executed instruction
+system.cpu.dcache.tags.replacements 9108581 # number of replacements
+system.cpu.dcache.tags.tagsinuse 4084.587033 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 1668600407 # Total number of references to valid blocks.
+system.cpu.dcache.tags.sampled_refs 9112677 # Sample count of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 183.107599 # Average number of references to valid blocks.
+system.cpu.dcache.tags.warmup_cycle 58853917000 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.tags.occ_blocks::cpu.data 4084.587033 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.997214 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.997214 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_task_id_blocks::1024 4096 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::0 104 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::1 926 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::2 2744 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::3 320 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::4 2 # Occupied blocks per task id
+system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
+system.cpu.dcache.tags.tag_accesses 3364538845 # Number of tag accesses
+system.cpu.dcache.tags.data_accesses 3364538845 # Number of data accesses
+system.cpu.dcache.ReadReq_hits::cpu.data 1231961896 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 1231961896 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 436638511 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 436638511 # number of WriteReq hits
+system.cpu.dcache.demand_hits::cpu.data 1668600407 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 1668600407 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 1668600407 # number of overall hits
+system.cpu.dcache.overall_hits::total 1668600407 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 7222850 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 7222850 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 1889827 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 1889827 # number of WriteReq misses
+system.cpu.dcache.demand_misses::cpu.data 9112677 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 9112677 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 9112677 # number of overall misses
+system.cpu.dcache.overall_misses::total 9112677 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 143328499000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 143328499000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 57382147000 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 57382147000 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 200710646000 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 200710646000 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 200710646000 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 200710646000 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 1239184746 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 1239184746 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::cpu.data 438528338 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::total 438528338 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses::cpu.data 1677713084 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 1677713084 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 1677713084 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 1677713084 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.005829 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.005829 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.004309 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.004309 # miss rate for WriteReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.005432 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.005432 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.005432 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.005432 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 19843.759596 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 19843.759596 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 30363.703662 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 30363.703662 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 22025.431824 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 22025.431824 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 22025.431824 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 22025.431824 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
+system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
+system.cpu.dcache.fast_writes 0 # number of fast writes performed
+system.cpu.dcache.cache_copies 0 # number of cache copies performed
+system.cpu.dcache.writebacks::writebacks 3697956 # number of writebacks
+system.cpu.dcache.writebacks::total 3697956 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 7222850 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 7222850 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1889827 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 1889827 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 9112677 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 9112677 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 9112677 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 9112677 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 132494224000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 132494224000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 54547406500 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 54547406500 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 187041630500 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 187041630500 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 187041630500 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 187041630500 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.005829 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.005829 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.004309 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.004309 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.005432 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.005432 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.005432 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.005432 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 18343.759596 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 18343.759596 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 28863.703662 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 28863.703662 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 20525.431824 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 20525.431824 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 20525.431824 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 20525.431824 # average overall mshr miss latency
+system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.icache.tags.replacements 10 # number of replacements
system.cpu.icache.tags.tagsinuse 555.705054 # Cycle average of tags in use
system.cpu.icache.tags.total_refs 4013232207 # Total number of references to valid blocks.
@@ -152,12 +235,12 @@ system.cpu.icache.demand_misses::cpu.inst 675 # n
system.cpu.icache.demand_misses::total 675 # number of demand (read+write) misses
system.cpu.icache.overall_misses::cpu.inst 675 # number of overall misses
system.cpu.icache.overall_misses::total 675 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 37156000 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 37156000 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 37156000 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 37156000 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 37156000 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 37156000 # number of overall miss cycles
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 37138500 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 37138500 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 37138500 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 37138500 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 37138500 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 37138500 # number of overall miss cycles
system.cpu.icache.ReadReq_accesses::cpu.inst 4013232882 # number of ReadReq accesses(hits+misses)
system.cpu.icache.ReadReq_accesses::total 4013232882 # number of ReadReq accesses(hits+misses)
system.cpu.icache.demand_accesses::cpu.inst 4013232882 # number of demand (read+write) accesses
@@ -170,12 +253,12 @@ system.cpu.icache.demand_miss_rate::cpu.inst 0.000000
system.cpu.icache.demand_miss_rate::total 0.000000 # miss rate for demand accesses
system.cpu.icache.overall_miss_rate::cpu.inst 0.000000 # miss rate for overall accesses
system.cpu.icache.overall_miss_rate::total 0.000000 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 55045.925926 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 55045.925926 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 55045.925926 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 55045.925926 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 55045.925926 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 55045.925926 # average overall miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 55020 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 55020 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 55020 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 55020 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 55020 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 55020 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -190,34 +273,34 @@ system.cpu.icache.demand_mshr_misses::cpu.inst 675
system.cpu.icache.demand_mshr_misses::total 675 # number of demand (read+write) MSHR misses
system.cpu.icache.overall_mshr_misses::cpu.inst 675 # number of overall MSHR misses
system.cpu.icache.overall_mshr_misses::total 675 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 35806000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 35806000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 35806000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 35806000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 35806000 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 35806000 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 36126000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 36126000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 36126000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 36126000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 36126000 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 36126000 # number of overall MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000000 # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000000 # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000000 # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_miss_rate::total 0.000000 # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000000 # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_miss_rate::total 0.000000 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 53045.925926 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 53045.925926 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 53045.925926 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 53045.925926 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 53045.925926 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 53045.925926 # average overall mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 53520 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 53520 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 53520 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 53520 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 53520 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 53520 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.tags.replacements 1926197 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 31136.249379 # Cycle average of tags in use
+system.cpu.l2cache.tags.tagsinuse 31136.249311 # Cycle average of tags in use
system.cpu.l2cache.tags.total_refs 8965026 # Total number of references to valid blocks.
system.cpu.l2cache.tags.sampled_refs 1955980 # Sample count of references to valid blocks.
system.cpu.l2cache.tags.avg_refs 4.583393 # Average number of references to valid blocks.
-system.cpu.l2cache.tags.warmup_cycle 340768635000 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.tags.occ_blocks::writebacks 15396.795533 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.warmup_cycle 340768621000 # Cycle when the warmup percentage was hit.
+system.cpu.l2cache.tags.occ_blocks::writebacks 15396.795346 # Average occupied blocks per requestor
system.cpu.l2cache.tags.occ_blocks::cpu.inst 25.641016 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.data 15713.812830 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 15713.812949 # Average occupied blocks per requestor
system.cpu.l2cache.tags.occ_percent::writebacks 0.469873 # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_percent::cpu.inst 0.000783 # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_percent::cpu.data 0.479548 # Average percentage of cache occupancy
@@ -252,17 +335,17 @@ system.cpu.l2cache.demand_misses::total 1958909 # nu
system.cpu.l2cache.overall_misses::cpu.inst 675 # number of overall misses
system.cpu.l2cache.overall_misses::cpu.data 1958234 # number of overall misses
system.cpu.l2cache.overall_misses::total 1958909 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 35131000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 61200881000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 61236012000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 40627414000 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 40627414000 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 35131000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 101828295000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 101863426000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 35131000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 101828295000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 101863426000 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 35451000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 61789308500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 61824759500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 41017993500 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 41017993500 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 35451000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 102807302000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 102842753000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 35451000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 102807302000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 102842753000 # number of overall miss cycles
system.cpu.l2cache.ReadReq_accesses::cpu.inst 675 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::cpu.data 7222850 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::total 7223525 # number of ReadReq accesses(hits+misses)
@@ -287,17 +370,17 @@ system.cpu.l2cache.demand_miss_rate::total 0.214949 #
system.cpu.l2cache.overall_miss_rate::cpu.inst 1 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::cpu.data 0.214891 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::total 0.214949 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 52045.925926 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 52000.045032 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 52000.071331 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 52000.094715 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 52000.094715 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 52045.925926 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 52000.064854 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 52000.080657 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 52045.925926 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 52000.064854 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 52000.080657 # average overall miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 52520 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 52500.009346 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 52500.020805 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 52500.007680 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 52500.007680 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 52520 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 52500.008681 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 52500.015570 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 52520 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 52500.008681 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 52500.015570 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -319,17 +402,17 @@ system.cpu.l2cache.demand_mshr_misses::total 1958909
system.cpu.l2cache.overall_mshr_misses::cpu.inst 675 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.data 1958234 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::total 1958909 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 27031000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 47077613000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 47104644000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 31251874000 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 31251874000 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 27031000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 78329487000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 78356518000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 27031000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 78329487000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 78356518000 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 27350500 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 47666040500 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 47693391000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 31642453500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 31642453500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 27350500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 79308494000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 79335844500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 27350500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 79308494000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 79335844500 # number of overall MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 1 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.162947 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.163025 # mshr miss rate for ReadReq accesses
@@ -341,127 +424,18 @@ system.cpu.l2cache.demand_mshr_miss_rate::total 0.214949
system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 1 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.214891 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::total 0.214949 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 40045.925926 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 40000.045032 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 40000.071331 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 40000.094715 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 40000.094715 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 40045.925926 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 40000.064854 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 40000.080657 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 40045.925926 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 40000.064854 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 40000.080657 # average overall mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 40519.259259 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 40500.009346 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 40500.020380 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 40500.007680 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 40500.007680 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 40519.259259 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 40500.008681 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 40500.015315 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 40519.259259 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 40500.008681 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 40500.015315 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.tags.replacements 9108581 # number of replacements
-system.cpu.dcache.tags.tagsinuse 4084.587030 # Cycle average of tags in use
-system.cpu.dcache.tags.total_refs 1668600407 # Total number of references to valid blocks.
-system.cpu.dcache.tags.sampled_refs 9112677 # Sample count of references to valid blocks.
-system.cpu.dcache.tags.avg_refs 183.107599 # Average number of references to valid blocks.
-system.cpu.dcache.tags.warmup_cycle 58853922000 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.data 4084.587030 # Average occupied blocks per requestor
-system.cpu.dcache.tags.occ_percent::cpu.data 0.997214 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_percent::total 0.997214 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_task_id_blocks::1024 4096 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::0 104 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::1 926 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::2 2744 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::3 320 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::4 2 # Occupied blocks per task id
-system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
-system.cpu.dcache.tags.tag_accesses 3364538845 # Number of tag accesses
-system.cpu.dcache.tags.data_accesses 3364538845 # Number of data accesses
-system.cpu.dcache.ReadReq_hits::cpu.data 1231961896 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 1231961896 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 436638511 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 436638511 # number of WriteReq hits
-system.cpu.dcache.demand_hits::cpu.data 1668600407 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 1668600407 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 1668600407 # number of overall hits
-system.cpu.dcache.overall_hits::total 1668600407 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 7222850 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 7222850 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 1889827 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 1889827 # number of WriteReq misses
-system.cpu.dcache.demand_misses::cpu.data 9112677 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 9112677 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 9112677 # number of overall misses
-system.cpu.dcache.overall_misses::total 9112677 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 143328541000 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 143328541000 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 57382215000 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 57382215000 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 200710756000 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 200710756000 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 200710756000 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 200710756000 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 1239184746 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 1239184746 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses::cpu.data 438528338 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses::total 438528338 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 1677713084 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 1677713084 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 1677713084 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 1677713084 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.005829 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.005829 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.004309 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.004309 # miss rate for WriteReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.005432 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.005432 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.005432 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.005432 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 19843.765411 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 19843.765411 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 30363.739644 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 30363.739644 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 22025.443895 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 22025.443895 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 22025.443895 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 22025.443895 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
-system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
-system.cpu.dcache.fast_writes 0 # number of fast writes performed
-system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks::writebacks 3697956 # number of writebacks
-system.cpu.dcache.writebacks::total 3697956 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 7222850 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 7222850 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1889827 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 1889827 # number of WriteReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 9112677 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 9112677 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 9112677 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 9112677 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 128882841000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 128882841000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 53602561000 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 53602561000 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 182485402000 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 182485402000 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 182485402000 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 182485402000 # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.005829 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.005829 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.004309 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.004309 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.005432 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.005432 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.005432 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.005432 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 17843.765411 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 17843.765411 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 28363.739644 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 28363.739644 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 20025.443895 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 20025.443895 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 20025.443895 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 20025.443895 # average overall mshr miss latency
-system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.toL2Bus.trans_dist::ReadReq 7223525 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadResp 7223525 # Transaction distribution
system.cpu.toL2Bus.trans_dist::Writeback 3697956 # Transaction distribution
@@ -493,5 +467,31 @@ system.cpu.toL2Bus.respLayer0.occupancy 1012500 # La
system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%)
system.cpu.toL2Bus.respLayer1.occupancy 13669015500 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization 0.2 # Layer utilization (%)
+system.membus.trans_dist::ReadReq 1177614 # Transaction distribution
+system.membus.trans_dist::ReadResp 1177614 # Transaction distribution
+system.membus.trans_dist::Writeback 1018421 # Transaction distribution
+system.membus.trans_dist::ReadExReq 781295 # Transaction distribution
+system.membus.trans_dist::ReadExResp 781295 # Transaction distribution
+system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 4936239 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.cpu.l2cache.mem_side::total 4936239 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 4936239 # Packet count per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 190549120 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.l2cache.mem_side::total 190549120 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 190549120 # Cumulative packet size per connected master and slave (bytes)
+system.membus.snoops 0 # Total snoops (count)
+system.membus.snoop_fanout::samples 2977330 # Request fanout histogram
+system.membus.snoop_fanout::mean 0 # Request fanout histogram
+system.membus.snoop_fanout::stdev 0 # Request fanout histogram
+system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::0 2977330 100.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::min_value 0 # Request fanout histogram
+system.membus.snoop_fanout::max_value 0 # Request fanout histogram
+system.membus.snoop_fanout::total 2977330 # Request fanout histogram
+system.membus.reqLayer0.occupancy 7158077000 # Layer occupancy (ticks)
+system.membus.reqLayer0.utilization 0.1 # Layer utilization (%)
+system.membus.respLayer1.occupancy 9794545500 # Layer occupancy (ticks)
+system.membus.respLayer1.utilization 0.2 # Layer utilization (%)
---------- End Simulation Statistics ----------