summaryrefslogtreecommitdiff
path: root/tests/long/se/70.twolf/ref/alpha/tru64/inorder-timing/stats.txt
diff options
context:
space:
mode:
Diffstat (limited to 'tests/long/se/70.twolf/ref/alpha/tru64/inorder-timing/stats.txt')
-rw-r--r--tests/long/se/70.twolf/ref/alpha/tru64/inorder-timing/stats.txt514
1 files changed, 257 insertions, 257 deletions
diff --git a/tests/long/se/70.twolf/ref/alpha/tru64/inorder-timing/stats.txt b/tests/long/se/70.twolf/ref/alpha/tru64/inorder-timing/stats.txt
index 2877a6d58..7e4c9be17 100644
--- a/tests/long/se/70.twolf/ref/alpha/tru64/inorder-timing/stats.txt
+++ b/tests/long/se/70.twolf/ref/alpha/tru64/inorder-timing/stats.txt
@@ -1,14 +1,14 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.041615 # Number of seconds simulated
-sim_ticks 41615049000 # Number of ticks simulated
-final_tick 41615049000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.041622 # Number of seconds simulated
+sim_ticks 41622221000 # Number of ticks simulated
+final_tick 41622221000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 92405 # Simulator instruction rate (inst/s)
-host_op_rate 92405 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 41842312 # Simulator tick rate (ticks/s)
-host_mem_usage 276220 # Number of bytes of host memory used
-host_seconds 994.57 # Real time elapsed on the host
+host_inst_rate 156492 # Simulator instruction rate (inst/s)
+host_op_rate 156492 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 70874179 # Simulator tick rate (ticks/s)
+host_mem_usage 228076 # Number of bytes of host memory used
+host_seconds 587.27 # Real time elapsed on the host
sim_insts 91903056 # Number of instructions simulated
sim_ops 91903056 # Number of ops (including micro ops) simulated
system.physmem.bytes_read::cpu.inst 178816 # Number of bytes read from this memory
@@ -19,14 +19,14 @@ system.physmem.bytes_inst_read::total 178816 # Nu
system.physmem.num_reads::cpu.inst 2794 # Number of read requests responded to by this memory
system.physmem.num_reads::cpu.data 2144 # Number of read requests responded to by this memory
system.physmem.num_reads::total 4938 # Number of read requests responded to by this memory
-system.physmem.bw_read::cpu.inst 4296907 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 3297269 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 7594176 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 4296907 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 4296907 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 4296907 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 3297269 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 7594176 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_read::cpu.inst 4296167 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 3296701 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 7592867 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 4296167 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 4296167 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 4296167 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 3296701 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 7592867 # Total bandwidth to/from this memory (bytes/s)
system.physmem.readReqs 4938 # Total number of read requests seen
system.physmem.writeReqs 0 # Total number of write requests seen
system.physmem.cpureqs 4938 # Reqs generatd by CPU via cache - shady
@@ -36,22 +36,22 @@ system.physmem.bytesConsumedRd 316032 # by
system.physmem.bytesConsumedWr 0 # bytesWritten derated as per pkt->getSize()
system.physmem.servicedByWrQ 0 # Number of read reqs serviced by write Q
system.physmem.neitherReadNorWrite 0 # Reqs where no action is needed
-system.physmem.perBankRdReqs::0 349 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::1 313 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::2 229 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::3 290 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::4 250 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::5 283 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::6 352 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::7 383 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::8 306 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::9 282 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::10 254 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::11 283 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::12 313 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::13 363 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::14 356 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::15 332 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::0 311 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::1 344 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::2 302 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::3 293 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::4 259 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::5 224 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::6 279 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::7 294 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::8 290 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::9 273 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::10 301 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::11 345 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::12 351 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::13 357 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::14 333 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::15 382 # Track reads on a per bank basis
system.physmem.perBankWrReqs::0 0 # Track writes on a per bank basis
system.physmem.perBankWrReqs::1 0 # Track writes on a per bank basis
system.physmem.perBankWrReqs::2 0 # Track writes on a per bank basis
@@ -70,7 +70,7 @@ system.physmem.perBankWrReqs::14 0 # Tr
system.physmem.perBankWrReqs::15 0 # Track writes on a per bank basis
system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry
-system.physmem.totGap 41614997000 # Total gap between requests
+system.physmem.totGap 41622168000 # Total gap between requests
system.physmem.readPktSize::0 0 # Categorize read packet sizes
system.physmem.readPktSize::1 0 # Categorize read packet sizes
system.physmem.readPktSize::2 0 # Categorize read packet sizes
@@ -98,11 +98,11 @@ system.physmem.neitherpktsize::5 0 # ca
system.physmem.neitherpktsize::6 0 # categorize neither packet sizes
system.physmem.neitherpktsize::7 0 # categorize neither packet sizes
system.physmem.neitherpktsize::8 0 # categorize neither packet sizes
-system.physmem.rdQLenPdf::0 3467 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 1008 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::2 421 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::3 36 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::4 6 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::0 3236 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 1202 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 433 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 60 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 7 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
@@ -164,56 +164,56 @@ system.physmem.wrQLenPdf::29 0 # Wh
system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see
-system.physmem.totQLat 17845427 # Total cycles spent in queuing delays
-system.physmem.totMemAccLat 106827427 # Sum of mem lat for all requests
-system.physmem.totBusLat 19752000 # Total cycles spent in databus access
-system.physmem.totBankLat 69230000 # Total cycles spent in bank access
-system.physmem.avgQLat 3613.90 # Average queueing delay per request
-system.physmem.avgBankLat 14019.85 # Average bank access latency per request
-system.physmem.avgBusLat 4000.00 # Average bus latency per request
-system.physmem.avgMemAccLat 21633.74 # Average memory access latency
+system.physmem.totQLat 23375922 # Total cycles spent in queuing delays
+system.physmem.totMemAccLat 122137172 # Sum of mem lat for all requests
+system.physmem.totBusLat 24690000 # Total cycles spent in databus access
+system.physmem.totBankLat 74071250 # Total cycles spent in bank access
+system.physmem.avgQLat 4733.88 # Average queueing delay per request
+system.physmem.avgBankLat 15000.25 # Average bank access latency per request
+system.physmem.avgBusLat 5000.00 # Average bus latency per request
+system.physmem.avgMemAccLat 24734.14 # Average memory access latency
system.physmem.avgRdBW 7.59 # Average achieved read bandwidth in MB/s
system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MB/s
system.physmem.avgConsumedRdBW 7.59 # Average consumed read bandwidth in MB/s
system.physmem.avgConsumedWrBW 0.00 # Average consumed write bandwidth in MB/s
-system.physmem.peakBW 16000.00 # Theoretical peak bandwidth in MB/s
-system.physmem.busUtil 0.05 # Data bus utilization in percentage
+system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MB/s
+system.physmem.busUtil 0.06 # Data bus utilization in percentage
system.physmem.avgRdQLen 0.00 # Average read queue length over time
system.physmem.avgWrQLen 0.00 # Average write queue length over time
-system.physmem.readRowHits 4457 # Number of row buffer hits during reads
+system.physmem.readRowHits 4243 # Number of row buffer hits during reads
system.physmem.writeRowHits 0 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 90.26 # Row buffer hit rate for reads
+system.physmem.readRowHitRate 85.93 # Row buffer hit rate for reads
system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
-system.physmem.avgGap 8427500.41 # Average gap between requests
-system.cpu.branchPred.lookups 13412629 # Number of BP lookups
-system.cpu.branchPred.condPredicted 9650146 # Number of conditional branches predicted
+system.physmem.avgGap 8428952.61 # Average gap between requests
+system.cpu.branchPred.lookups 13412628 # Number of BP lookups
+system.cpu.branchPred.condPredicted 9650145 # Number of conditional branches predicted
system.cpu.branchPred.condIncorrect 4269214 # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups 7424481 # Number of BTB lookups
+system.cpu.branchPred.BTBLookups 7424480 # Number of BTB lookups
system.cpu.branchPred.BTBHits 3768497 # Number of BTB hits
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 50.757716 # BTB Hit Percentage
+system.cpu.branchPred.BTBHitPct 50.757723 # BTB Hit Percentage
system.cpu.branchPred.usedRAS 1029619 # Number of times the RAS was used to get a target.
system.cpu.branchPred.RASInCorrect 126 # Number of incorrect RAS predictions.
system.cpu.dtb.fetch_hits 0 # ITB hits
system.cpu.dtb.fetch_misses 0 # ITB misses
system.cpu.dtb.fetch_acv 0 # ITB acv
system.cpu.dtb.fetch_accesses 0 # ITB accesses
-system.cpu.dtb.read_hits 19996253 # DTB read hits
+system.cpu.dtb.read_hits 19996247 # DTB read hits
system.cpu.dtb.read_misses 10 # DTB read misses
system.cpu.dtb.read_acv 0 # DTB read access violations
-system.cpu.dtb.read_accesses 19996263 # DTB read accesses
-system.cpu.dtb.write_hits 6501863 # DTB write hits
+system.cpu.dtb.read_accesses 19996257 # DTB read accesses
+system.cpu.dtb.write_hits 6501860 # DTB write hits
system.cpu.dtb.write_misses 23 # DTB write misses
system.cpu.dtb.write_acv 0 # DTB write access violations
-system.cpu.dtb.write_accesses 6501886 # DTB write accesses
-system.cpu.dtb.data_hits 26498116 # DTB hits
+system.cpu.dtb.write_accesses 6501883 # DTB write accesses
+system.cpu.dtb.data_hits 26498107 # DTB hits
system.cpu.dtb.data_misses 33 # DTB misses
system.cpu.dtb.data_acv 0 # DTB access violations
-system.cpu.dtb.data_accesses 26498149 # DTB accesses
-system.cpu.itb.fetch_hits 9956935 # ITB hits
+system.cpu.dtb.data_accesses 26498140 # DTB accesses
+system.cpu.itb.fetch_hits 9956943 # ITB hits
system.cpu.itb.fetch_misses 49 # ITB misses
system.cpu.itb.fetch_acv 0 # ITB acv
-system.cpu.itb.fetch_accesses 9956984 # ITB accesses
+system.cpu.itb.fetch_accesses 9956992 # ITB accesses
system.cpu.itb.read_hits 0 # DTB read hits
system.cpu.itb.read_misses 0 # DTB read misses
system.cpu.itb.read_acv 0 # DTB read access violations
@@ -227,18 +227,18 @@ system.cpu.itb.data_misses 0 # DT
system.cpu.itb.data_acv 0 # DTB access violations
system.cpu.itb.data_accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 389 # Number of system calls
-system.cpu.numCycles 83230099 # number of cpu cycles simulated
+system.cpu.numCycles 83244443 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
system.cpu.branch_predictor.predictedTaken 5905664 # Number of Branches Predicted As Taken (True).
-system.cpu.branch_predictor.predictedNotTaken 7506965 # Number of Branches Predicted As Not Taken (False).
-system.cpu.regfile_manager.intRegFileReads 73570547 # Number of Reads from Int. Register File
+system.cpu.branch_predictor.predictedNotTaken 7506964 # Number of Branches Predicted As Not Taken (False).
+system.cpu.regfile_manager.intRegFileReads 73570549 # Number of Reads from Int. Register File
system.cpu.regfile_manager.intRegFileWrites 62575472 # Number of Writes to Int. Register File
-system.cpu.regfile_manager.intRegFileAccesses 136146019 # Total Accesses (Read+Write) to the Int. Register File
+system.cpu.regfile_manager.intRegFileAccesses 136146021 # Total Accesses (Read+Write) to the Int. Register File
system.cpu.regfile_manager.floatRegFileReads 2206128 # Number of Reads from FP Register File
system.cpu.regfile_manager.floatRegFileWrites 5851888 # Number of Writes to FP Register File
system.cpu.regfile_manager.floatRegFileAccesses 8058016 # Total Accesses (Read+Write) to the FP Register File
-system.cpu.regfile_manager.regForwards 38521872 # Number of Registers Read Through Forwarding Logic
+system.cpu.regfile_manager.regForwards 38521870 # Number of Registers Read Through Forwarding Logic
system.cpu.agen_unit.agens 26722393 # Number of Address Generations
system.cpu.execution_unit.predictedTakenIncorrect 3469296 # Number of Branches Incorrectly Predicted As Taken.
system.cpu.execution_unit.predictedNotTakenIncorrect 799060 # Number of Branches Incorrectly Predicted As Not Taken).
@@ -249,12 +249,12 @@ system.cpu.execution_unit.executions 57404029 # Nu
system.cpu.mult_div_unit.multiplies 458253 # Number of Multipy Operations Executed
system.cpu.mult_div_unit.divides 0 # Number of Divide Operations Executed
system.cpu.contextSwitches 1 # Number of context switches
-system.cpu.threadCycles 82970257 # Total Number of Cycles A Thread Was Active in CPU (Per-Thread)
+system.cpu.threadCycles 82970167 # Total Number of Cycles A Thread Was Active in CPU (Per-Thread)
system.cpu.smtCycles 0 # Total number of cycles that the CPU was in SMT-mode
-system.cpu.timesIdled 10685 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 7622365 # Number of cycles cpu's stages were not processed
-system.cpu.runCycles 75607734 # Number of cycles cpu stages are processed.
-system.cpu.activity 90.841817 # Percentage of cycles cpu is active
+system.cpu.timesIdled 10691 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 7636719 # Number of cycles cpu's stages were not processed
+system.cpu.runCycles 75607724 # Number of cycles cpu stages are processed.
+system.cpu.activity 90.826152 # Percentage of cycles cpu is active
system.cpu.comLoads 19996198 # Number of Load instructions committed
system.cpu.comStores 6501103 # Number of Store instructions committed
system.cpu.comBranches 10240685 # Number of Branches instructions committed
@@ -266,72 +266,72 @@ system.cpu.committedInsts 91903056 # Nu
system.cpu.committedOps 91903056 # Number of Ops committed (Per-Thread)
system.cpu.smtCommittedInsts 0 # Number of SMT Instructions committed (Per-Thread)
system.cpu.committedInsts_total 91903056 # Number of Instructions committed (Total)
-system.cpu.cpi 0.905629 # CPI: Cycles Per Instruction (Per-Thread)
+system.cpu.cpi 0.905785 # CPI: Cycles Per Instruction (Per-Thread)
system.cpu.smt_cpi nan # CPI: Total SMT-CPI
-system.cpu.cpi_total 0.905629 # CPI: Total CPI of All Threads
-system.cpu.ipc 1.104205 # IPC: Instructions Per Cycle (Per-Thread)
+system.cpu.cpi_total 0.905785 # CPI: Total CPI of All Threads
+system.cpu.ipc 1.104014 # IPC: Instructions Per Cycle (Per-Thread)
system.cpu.smt_ipc nan # IPC: Total SMT-IPC
-system.cpu.ipc_total 1.104205 # IPC: Total IPC of All Threads
-system.cpu.stage0.idleCycles 27549736 # Number of cycles 0 instructions are processed.
-system.cpu.stage0.runCycles 55680363 # Number of cycles 1+ instructions are processed.
-system.cpu.stage0.utilization 66.899311 # Percentage of cycles stage was utilized (processing insts).
-system.cpu.stage1.idleCycles 33978401 # Number of cycles 0 instructions are processed.
-system.cpu.stage1.runCycles 49251698 # Number of cycles 1+ instructions are processed.
-system.cpu.stage1.utilization 59.175345 # Percentage of cycles stage was utilized (processing insts).
-system.cpu.stage2.idleCycles 33378776 # Number of cycles 0 instructions are processed.
-system.cpu.stage2.runCycles 49851323 # Number of cycles 1+ instructions are processed.
-system.cpu.stage2.utilization 59.895787 # Percentage of cycles stage was utilized (processing insts).
-system.cpu.stage3.idleCycles 65203595 # Number of cycles 0 instructions are processed.
-system.cpu.stage3.runCycles 18026504 # Number of cycles 1+ instructions are processed.
-system.cpu.stage3.utilization 21.658636 # Percentage of cycles stage was utilized (processing insts).
-system.cpu.stage4.idleCycles 29370403 # Number of cycles 0 instructions are processed.
-system.cpu.stage4.runCycles 53859696 # Number of cycles 1+ instructions are processed.
-system.cpu.stage4.utilization 64.711801 # Percentage of cycles stage was utilized (processing insts).
+system.cpu.ipc_total 1.104014 # IPC: Total IPC of All Threads
+system.cpu.stage0.idleCycles 27564085 # Number of cycles 0 instructions are processed.
+system.cpu.stage0.runCycles 55680358 # Number of cycles 1+ instructions are processed.
+system.cpu.stage0.utilization 66.887778 # Percentage of cycles stage was utilized (processing insts).
+system.cpu.stage1.idleCycles 33992749 # Number of cycles 0 instructions are processed.
+system.cpu.stage1.runCycles 49251694 # Number of cycles 1+ instructions are processed.
+system.cpu.stage1.utilization 59.165143 # Percentage of cycles stage was utilized (processing insts).
+system.cpu.stage2.idleCycles 33393108 # Number of cycles 0 instructions are processed.
+system.cpu.stage2.runCycles 49851335 # Number of cycles 1+ instructions are processed.
+system.cpu.stage2.utilization 59.885481 # Percentage of cycles stage was utilized (processing insts).
+system.cpu.stage3.idleCycles 65217942 # Number of cycles 0 instructions are processed.
+system.cpu.stage3.runCycles 18026501 # Number of cycles 1+ instructions are processed.
+system.cpu.stage3.utilization 21.654900 # Percentage of cycles stage was utilized (processing insts).
+system.cpu.stage4.idleCycles 29384711 # Number of cycles 0 instructions are processed.
+system.cpu.stage4.runCycles 53859732 # Number of cycles 1+ instructions are processed.
+system.cpu.stage4.utilization 64.700694 # Percentage of cycles stage was utilized (processing insts).
system.cpu.icache.replacements 7635 # number of replacements
-system.cpu.icache.tagsinuse 1492.730683 # Cycle average of tags in use
-system.cpu.icache.total_refs 9945572 # Total number of references to valid blocks.
+system.cpu.icache.tagsinuse 1492.649363 # Cycle average of tags in use
+system.cpu.icache.total_refs 9945578 # Total number of references to valid blocks.
system.cpu.icache.sampled_refs 9520 # Sample count of references to valid blocks.
-system.cpu.icache.avg_refs 1044.702941 # Average number of references to valid blocks.
+system.cpu.icache.avg_refs 1044.703571 # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::cpu.inst 1492.730683 # Average occupied blocks per requestor
-system.cpu.icache.occ_percent::cpu.inst 0.728872 # Average percentage of cache occupancy
-system.cpu.icache.occ_percent::total 0.728872 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits::cpu.inst 9945572 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 9945572 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 9945572 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 9945572 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 9945572 # number of overall hits
-system.cpu.icache.overall_hits::total 9945572 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 11363 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 11363 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 11363 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 11363 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 11363 # number of overall misses
-system.cpu.icache.overall_misses::total 11363 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 253418000 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 253418000 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 253418000 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 253418000 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 253418000 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 253418000 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 9956935 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 9956935 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 9956935 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 9956935 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 9956935 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 9956935 # number of overall (read+write) accesses
+system.cpu.icache.occ_blocks::cpu.inst 1492.649363 # Average occupied blocks per requestor
+system.cpu.icache.occ_percent::cpu.inst 0.728833 # Average percentage of cache occupancy
+system.cpu.icache.occ_percent::total 0.728833 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits::cpu.inst 9945578 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 9945578 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 9945578 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 9945578 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 9945578 # number of overall hits
+system.cpu.icache.overall_hits::total 9945578 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 11365 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 11365 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 11365 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 11365 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 11365 # number of overall misses
+system.cpu.icache.overall_misses::total 11365 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 259189500 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 259189500 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 259189500 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 259189500 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 259189500 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 259189500 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 9956943 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 9956943 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 9956943 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 9956943 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 9956943 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 9956943 # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.001141 # miss rate for ReadReq accesses
system.cpu.icache.ReadReq_miss_rate::total 0.001141 # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate::cpu.inst 0.001141 # miss rate for demand accesses
system.cpu.icache.demand_miss_rate::total 0.001141 # miss rate for demand accesses
system.cpu.icache.overall_miss_rate::cpu.inst 0.001141 # miss rate for overall accesses
system.cpu.icache.overall_miss_rate::total 0.001141 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 22302.032914 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 22302.032914 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 22302.032914 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 22302.032914 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 22302.032914 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 22302.032914 # average overall miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 22805.939287 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 22805.939287 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 22805.939287 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 22805.939287 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 22805.939287 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 22805.939287 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 7 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 1 # number of cycles access was blocked
@@ -340,50 +340,50 @@ system.cpu.icache.avg_blocked_cycles::no_mshrs 7
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 1843 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 1843 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 1843 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 1843 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 1843 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 1843 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 1845 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 1845 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 1845 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 1845 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 1845 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 1845 # number of overall MSHR hits
system.cpu.icache.ReadReq_mshr_misses::cpu.inst 9520 # number of ReadReq MSHR misses
system.cpu.icache.ReadReq_mshr_misses::total 9520 # number of ReadReq MSHR misses
system.cpu.icache.demand_mshr_misses::cpu.inst 9520 # number of demand (read+write) MSHR misses
system.cpu.icache.demand_mshr_misses::total 9520 # number of demand (read+write) MSHR misses
system.cpu.icache.overall_mshr_misses::cpu.inst 9520 # number of overall MSHR misses
system.cpu.icache.overall_mshr_misses::total 9520 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 204186500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 204186500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 204186500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 204186500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 204186500 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 204186500 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 209613500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 209613500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 209613500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 209613500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 209613500 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 209613500 # number of overall MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000956 # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000956 # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000956 # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_miss_rate::total 0.000956 # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000956 # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_miss_rate::total 0.000956 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 21448.161765 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 21448.161765 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 21448.161765 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 21448.161765 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 21448.161765 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 21448.161765 # average overall mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 22018.224790 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 22018.224790 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 22018.224790 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 22018.224790 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 22018.224790 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 22018.224790 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.replacements 0 # number of replacements
-system.cpu.l2cache.tagsinuse 2190.387059 # Cycle average of tags in use
+system.cpu.l2cache.tagsinuse 2190.263467 # Cycle average of tags in use
system.cpu.l2cache.total_refs 6793 # Total number of references to valid blocks.
system.cpu.l2cache.sampled_refs 3282 # Sample count of references to valid blocks.
system.cpu.l2cache.avg_refs 2.069775 # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::writebacks 17.839462 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.inst 1821.429033 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.data 351.118565 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::writebacks 17.839012 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.inst 1821.325234 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.data 351.099221 # Average occupied blocks per requestor
system.cpu.l2cache.occ_percent::writebacks 0.000544 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.inst 0.055586 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.inst 0.055582 # Average percentage of cache occupancy
system.cpu.l2cache.occ_percent::cpu.data 0.010715 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::total 0.066845 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::total 0.066842 # Average percentage of cache occupancy
system.cpu.l2cache.ReadReq_hits::cpu.inst 6726 # number of ReadReq hits
system.cpu.l2cache.ReadReq_hits::cpu.data 53 # number of ReadReq hits
system.cpu.l2cache.ReadReq_hits::total 6779 # number of ReadReq hits
@@ -408,17 +408,17 @@ system.cpu.l2cache.demand_misses::total 4938 # nu
system.cpu.l2cache.overall_misses::cpu.inst 2794 # number of overall misses
system.cpu.l2cache.overall_misses::cpu.data 2144 # number of overall misses
system.cpu.l2cache.overall_misses::total 4938 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 127130500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 21966500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 149097000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 79600500 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 79600500 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 127130500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 101567000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 228697500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 127130500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 101567000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 228697500 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 132557500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 24069000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 156626500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 84092000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 84092000 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 132557500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 108161000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 240718500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 132557500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 108161000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 240718500 # number of overall miss cycles
system.cpu.l2cache.ReadReq_accesses::cpu.inst 9520 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::cpu.data 475 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::total 9995 # number of ReadReq accesses(hits+misses)
@@ -443,17 +443,17 @@ system.cpu.l2cache.demand_miss_rate::total 0.420506 #
system.cpu.l2cache.overall_miss_rate::cpu.inst 0.293487 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::cpu.data 0.964462 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::total 0.420506 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 45501.252684 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 52053.317536 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 46361.007463 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 46225.609756 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 46225.609756 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 45501.252684 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 47372.667910 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 46313.791009 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 45501.252684 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 47372.667910 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 46313.791009 # average overall miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 47443.629205 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 57035.545024 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 48702.269900 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 48833.914053 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 48833.914053 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 47443.629205 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 50448.227612 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 48748.177400 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 47443.629205 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 50448.227612 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 48748.177400 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -473,17 +473,17 @@ system.cpu.l2cache.demand_mshr_misses::total 4938
system.cpu.l2cache.overall_mshr_misses::cpu.inst 2794 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.data 2144 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::total 4938 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 91774816 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 16652177 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 108426993 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 58348895 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 58348895 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 91774816 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 75001072 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 166775888 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 91774816 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 75001072 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 166775888 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 97843336 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 18812201 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 116655537 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 63127136 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 63127136 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 97843336 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 81939337 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 179782673 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 97843336 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 81939337 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 179782673 # number of overall MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.293487 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.888421 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.321761 # mshr miss rate for ReadReq accesses
@@ -495,51 +495,51 @@ system.cpu.l2cache.demand_mshr_miss_rate::total 0.420506
system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.293487 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.964462 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::total 0.420506 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 32847.106657 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 39460.135071 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 33714.861007 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 33884.375726 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 33884.375726 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 32847.106657 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 34981.843284 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 33773.974889 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 32847.106657 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 34981.843284 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 33773.974889 # average overall mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 35019.089477 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 44578.675355 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 36273.487873 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 36659.196283 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 36659.196283 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 35019.089477 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 38217.974347 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 36407.993722 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 35019.089477 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 38217.974347 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 36407.993722 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.dcache.replacements 157 # number of replacements
-system.cpu.dcache.tagsinuse 1441.892023 # Cycle average of tags in use
-system.cpu.dcache.total_refs 26488629 # Total number of references to valid blocks.
+system.cpu.dcache.tagsinuse 1441.801688 # Cycle average of tags in use
+system.cpu.dcache.total_refs 26488625 # Total number of references to valid blocks.
system.cpu.dcache.sampled_refs 2223 # Sample count of references to valid blocks.
-system.cpu.dcache.avg_refs 11915.712551 # Average number of references to valid blocks.
+system.cpu.dcache.avg_refs 11915.710751 # Average number of references to valid blocks.
system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::cpu.data 1441.892023 # Average occupied blocks per requestor
-system.cpu.dcache.occ_percent::cpu.data 0.352024 # Average percentage of cache occupancy
-system.cpu.dcache.occ_percent::total 0.352024 # Average percentage of cache occupancy
+system.cpu.dcache.occ_blocks::cpu.data 1441.801688 # Average occupied blocks per requestor
+system.cpu.dcache.occ_percent::cpu.data 0.352002 # Average percentage of cache occupancy
+system.cpu.dcache.occ_percent::total 0.352002 # Average percentage of cache occupancy
system.cpu.dcache.ReadReq_hits::cpu.data 19995623 # number of ReadReq hits
system.cpu.dcache.ReadReq_hits::total 19995623 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 6493006 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 6493006 # number of WriteReq hits
-system.cpu.dcache.demand_hits::cpu.data 26488629 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 26488629 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 26488629 # number of overall hits
-system.cpu.dcache.overall_hits::total 26488629 # number of overall hits
+system.cpu.dcache.WriteReq_hits::cpu.data 6493002 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 6493002 # number of WriteReq hits
+system.cpu.dcache.demand_hits::cpu.data 26488625 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 26488625 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 26488625 # number of overall hits
+system.cpu.dcache.overall_hits::total 26488625 # number of overall hits
system.cpu.dcache.ReadReq_misses::cpu.data 575 # number of ReadReq misses
system.cpu.dcache.ReadReq_misses::total 575 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 8097 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 8097 # number of WriteReq misses
-system.cpu.dcache.demand_misses::cpu.data 8672 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 8672 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 8672 # number of overall misses
-system.cpu.dcache.overall_misses::total 8672 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 28721000 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 28721000 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 329862500 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 329862500 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 358583500 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 358583500 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 358583500 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 358583500 # number of overall miss cycles
+system.cpu.dcache.WriteReq_misses::cpu.data 8101 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 8101 # number of WriteReq misses
+system.cpu.dcache.demand_misses::cpu.data 8676 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 8676 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 8676 # number of overall misses
+system.cpu.dcache.overall_misses::total 8676 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 31383500 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 31383500 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 345698500 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 345698500 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 377082000 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 377082000 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 377082000 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 377082000 # number of overall miss cycles
system.cpu.dcache.ReadReq_accesses::cpu.data 19996198 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.ReadReq_accesses::total 19996198 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 6501103 # number of WriteReq accesses(hits+misses)
@@ -550,25 +550,25 @@ system.cpu.dcache.overall_accesses::cpu.data 26497301
system.cpu.dcache.overall_accesses::total 26497301 # number of overall (read+write) accesses
system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.000029 # miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_miss_rate::total 0.000029 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.001245 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.001245 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.001246 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.001246 # miss rate for WriteReq accesses
system.cpu.dcache.demand_miss_rate::cpu.data 0.000327 # miss rate for demand accesses
system.cpu.dcache.demand_miss_rate::total 0.000327 # miss rate for demand accesses
system.cpu.dcache.overall_miss_rate::cpu.data 0.000327 # miss rate for overall accesses
system.cpu.dcache.overall_miss_rate::total 0.000327 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 49949.565217 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 49949.565217 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 40738.853897 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 40738.853897 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 41349.573339 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 41349.573339 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 41349.573339 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 41349.573339 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 11994 # number of cycles access was blocked
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 54580 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 54580 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 42673.558820 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 42673.558820 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 43462.655602 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 43462.655602 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 43462.655602 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 43462.655602 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 13684 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 830 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 822 # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 14.450602 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 16.647202 # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
@@ -576,12 +576,12 @@ system.cpu.dcache.writebacks::writebacks 107 # nu
system.cpu.dcache.writebacks::total 107 # number of writebacks
system.cpu.dcache.ReadReq_mshr_hits::cpu.data 100 # number of ReadReq MSHR hits
system.cpu.dcache.ReadReq_mshr_hits::total 100 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 6349 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 6349 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 6449 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 6449 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 6449 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 6449 # number of overall MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 6353 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 6353 # number of WriteReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 6453 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 6453 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 6453 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 6453 # number of overall MSHR hits
system.cpu.dcache.ReadReq_mshr_misses::cpu.data 475 # number of ReadReq MSHR misses
system.cpu.dcache.ReadReq_mshr_misses::total 475 # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1748 # number of WriteReq MSHR misses
@@ -590,14 +590,14 @@ system.cpu.dcache.demand_mshr_misses::cpu.data 2223
system.cpu.dcache.demand_mshr_misses::total 2223 # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses::cpu.data 2223 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_misses::total 2223 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 22990000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 22990000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 81618000 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 81618000 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 104608000 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 104608000 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 104608000 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 104608000 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 25092500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 25092500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 86109500 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 86109500 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 111202000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 111202000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 111202000 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 111202000 # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.000024 # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.000024 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.000269 # mshr miss rate for WriteReq accesses
@@ -606,14 +606,14 @@ system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.000084
system.cpu.dcache.demand_mshr_miss_rate::total 0.000084 # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.000084 # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_miss_rate::total 0.000084 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 48400 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 48400 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 46692.219680 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 46692.219680 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 47057.130004 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 47057.130004 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 47057.130004 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 47057.130004 # average overall mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 52826.315789 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 52826.315789 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 49261.727689 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 49261.727689 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 50023.391813 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 50023.391813 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 50023.391813 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 50023.391813 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------