summaryrefslogtreecommitdiff
path: root/tests/long/se/70.twolf/ref/alpha
diff options
context:
space:
mode:
Diffstat (limited to 'tests/long/se/70.twolf/ref/alpha')
-rw-r--r--tests/long/se/70.twolf/ref/alpha/tru64/inorder-timing/stats.txt600
-rw-r--r--tests/long/se/70.twolf/ref/alpha/tru64/o3-timing/stats.txt1383
-rw-r--r--tests/long/se/70.twolf/ref/alpha/tru64/simple-timing/stats.txt62
3 files changed, 1020 insertions, 1025 deletions
diff --git a/tests/long/se/70.twolf/ref/alpha/tru64/inorder-timing/stats.txt b/tests/long/se/70.twolf/ref/alpha/tru64/inorder-timing/stats.txt
index 4f9464f49..9ab9303b1 100644
--- a/tests/long/se/70.twolf/ref/alpha/tru64/inorder-timing/stats.txt
+++ b/tests/long/se/70.twolf/ref/alpha/tru64/inorder-timing/stats.txt
@@ -1,14 +1,14 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.041671 # Number of seconds simulated
-sim_ticks 41671058000 # Number of ticks simulated
-final_tick 41671058000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.041672 # Number of seconds simulated
+sim_ticks 41671895000 # Number of ticks simulated
+final_tick 41671895000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 79080 # Simulator instruction rate (inst/s)
-host_op_rate 79080 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 35856814 # Simulator tick rate (ticks/s)
-host_mem_usage 228800 # Number of bytes of host memory used
-host_seconds 1162.15 # Real time elapsed on the host
+host_inst_rate 84546 # Simulator instruction rate (inst/s)
+host_op_rate 84546 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 38336000 # Simulator tick rate (ticks/s)
+host_mem_usage 228812 # Number of bytes of host memory used
+host_seconds 1087.02 # Real time elapsed on the host
sim_insts 91903056 # Number of instructions simulated
sim_ops 91903056 # Number of ops (including micro ops) simulated
system.physmem.bytes_read::cpu.inst 178816 # Number of bytes read from this memory
@@ -19,14 +19,14 @@ system.physmem.bytes_inst_read::total 178816 # Nu
system.physmem.num_reads::cpu.inst 2794 # Number of read requests responded to by this memory
system.physmem.num_reads::cpu.data 2144 # Number of read requests responded to by this memory
system.physmem.num_reads::total 4938 # Number of read requests responded to by this memory
-system.physmem.bw_read::cpu.inst 4291132 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 3292837 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 7583969 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 4291132 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 4291132 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 4291132 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 3292837 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 7583969 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_read::cpu.inst 4291046 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 3292771 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 7583816 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 4291046 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 4291046 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 4291046 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 3292771 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 7583816 # Total bandwidth to/from this memory (bytes/s)
system.physmem.readReqs 4938 # Total number of read requests seen
system.physmem.writeReqs 0 # Total number of write requests seen
system.physmem.cpureqs 4938 # Reqs generatd by CPU via cache - shady
@@ -70,7 +70,7 @@ system.physmem.perBankWrReqs::14 0 # Tr
system.physmem.perBankWrReqs::15 0 # Track writes on a per bank basis
system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry
-system.physmem.totGap 41670985500 # Total gap between requests
+system.physmem.totGap 41671821000 # Total gap between requests
system.physmem.readPktSize::0 0 # Categorize read packet sizes
system.physmem.readPktSize::1 0 # Categorize read packet sizes
system.physmem.readPktSize::2 0 # Categorize read packet sizes
@@ -85,10 +85,10 @@ system.physmem.writePktSize::3 0 # Ca
system.physmem.writePktSize::4 0 # Categorize write packet sizes
system.physmem.writePktSize::5 0 # Categorize write packet sizes
system.physmem.writePktSize::6 0 # Categorize write packet sizes
-system.physmem.rdQLenPdf::0 3344 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 1140 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::0 3328 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 1155 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::2 428 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::3 21 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 22 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::4 5 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
@@ -213,14 +213,14 @@ system.physmem.bytesPerActivate::6144-6145 1 0.28% 98.33% #
system.physmem.bytesPerActivate::8128-8129 2 0.56% 98.89% # Bytes accessed per row activation
system.physmem.bytesPerActivate::8192-8193 4 1.11% 100.00% # Bytes accessed per row activation
system.physmem.bytesPerActivate::total 360 # Bytes accessed per row activation
-system.physmem.totQLat 21938250 # Total cycles spent in queuing delays
-system.physmem.totMemAccLat 110827000 # Sum of mem lat for all requests
+system.physmem.totQLat 20561250 # Total cycles spent in queuing delays
+system.physmem.totMemAccLat 109587500 # Sum of mem lat for all requests
system.physmem.totBusLat 24690000 # Total cycles spent in databus access
-system.physmem.totBankLat 64198750 # Total cycles spent in bank access
-system.physmem.avgQLat 4442.74 # Average queueing delay per request
-system.physmem.avgBankLat 13000.96 # Average bank access latency per request
+system.physmem.totBankLat 64336250 # Total cycles spent in bank access
+system.physmem.avgQLat 4163.88 # Average queueing delay per request
+system.physmem.avgBankLat 13028.81 # Average bank access latency per request
system.physmem.avgBusLat 5000.00 # Average bus latency per request
-system.physmem.avgMemAccLat 22443.70 # Average memory access latency
+system.physmem.avgMemAccLat 22192.69 # Average memory access latency
system.physmem.avgRdBW 7.58 # Average achieved read bandwidth in MB/s
system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MB/s
system.physmem.avgConsumedRdBW 7.58 # Average consumed read bandwidth in MB/s
@@ -233,8 +233,8 @@ system.physmem.readRowHits 4578 # Nu
system.physmem.writeRowHits 0 # Number of row buffer hits during writes
system.physmem.readRowHitRate 92.71 # Row buffer hit rate for reads
system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
-system.physmem.avgGap 8438838.70 # Average gap between requests
-system.membus.throughput 7583969 # Throughput (bytes/s)
+system.physmem.avgGap 8439007.90 # Average gap between requests
+system.membus.throughput 7583816 # Throughput (bytes/s)
system.membus.trans_dist::ReadReq 3216 # Transaction distribution
system.membus.trans_dist::ReadResp 3216 # Transaction distribution
system.membus.trans_dist::ReadExReq 1722 # Transaction distribution
@@ -245,39 +245,39 @@ system.membus.tot_pkt_size_system.cpu.l2cache.mem_side 316032
system.membus.tot_pkt_size 316032 # Cumulative packet size per connected master and slave (bytes)
system.membus.data_through_bus 316032 # Total data (bytes)
system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
-system.membus.reqLayer0.occupancy 5804000 # Layer occupancy (ticks)
+system.membus.reqLayer0.occupancy 5784500 # Layer occupancy (ticks)
system.membus.reqLayer0.utilization 0.0 # Layer utilization (%)
-system.membus.respLayer1.occupancy 46092250 # Layer occupancy (ticks)
+system.membus.respLayer1.occupancy 46068500 # Layer occupancy (ticks)
system.membus.respLayer1.utilization 0.1 # Layer utilization (%)
-system.cpu.branchPred.lookups 13412467 # Number of BP lookups
-system.cpu.branchPred.condPredicted 9649930 # Number of conditional branches predicted
-system.cpu.branchPred.condIncorrect 4269365 # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups 7424694 # Number of BTB lookups
-system.cpu.branchPred.BTBHits 3768519 # Number of BTB hits
+system.cpu.branchPred.lookups 13412627 # Number of BP lookups
+system.cpu.branchPred.condPredicted 9650146 # Number of conditional branches predicted
+system.cpu.branchPred.condIncorrect 4269214 # Number of conditional branches incorrect
+system.cpu.branchPred.BTBLookups 7424479 # Number of BTB lookups
+system.cpu.branchPred.BTBHits 3768497 # Number of BTB hits
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 50.756556 # BTB Hit Percentage
+system.cpu.branchPred.BTBHitPct 50.757730 # BTB Hit Percentage
system.cpu.branchPred.usedRAS 1029619 # Number of times the RAS was used to get a target.
system.cpu.branchPred.RASInCorrect 126 # Number of incorrect RAS predictions.
system.cpu.dtb.fetch_hits 0 # ITB hits
system.cpu.dtb.fetch_misses 0 # ITB misses
system.cpu.dtb.fetch_acv 0 # ITB acv
system.cpu.dtb.fetch_accesses 0 # ITB accesses
-system.cpu.dtb.read_hits 19996249 # DTB read hits
+system.cpu.dtb.read_hits 19996270 # DTB read hits
system.cpu.dtb.read_misses 10 # DTB read misses
system.cpu.dtb.read_acv 0 # DTB read access violations
-system.cpu.dtb.read_accesses 19996259 # DTB read accesses
-system.cpu.dtb.write_hits 6501862 # DTB write hits
+system.cpu.dtb.read_accesses 19996280 # DTB read accesses
+system.cpu.dtb.write_hits 6501863 # DTB write hits
system.cpu.dtb.write_misses 23 # DTB write misses
system.cpu.dtb.write_acv 0 # DTB write access violations
-system.cpu.dtb.write_accesses 6501885 # DTB write accesses
-system.cpu.dtb.data_hits 26498111 # DTB hits
+system.cpu.dtb.write_accesses 6501886 # DTB write accesses
+system.cpu.dtb.data_hits 26498133 # DTB hits
system.cpu.dtb.data_misses 33 # DTB misses
system.cpu.dtb.data_acv 0 # DTB access violations
-system.cpu.dtb.data_accesses 26498144 # DTB accesses
-system.cpu.itb.fetch_hits 9957259 # ITB hits
+system.cpu.dtb.data_accesses 26498166 # DTB accesses
+system.cpu.itb.fetch_hits 9956949 # ITB hits
system.cpu.itb.fetch_misses 49 # ITB misses
system.cpu.itb.fetch_acv 0 # ITB acv
-system.cpu.itb.fetch_accesses 9957308 # ITB accesses
+system.cpu.itb.fetch_accesses 9956998 # ITB accesses
system.cpu.itb.read_hits 0 # DTB read hits
system.cpu.itb.read_misses 0 # DTB read misses
system.cpu.itb.read_acv 0 # DTB read access violations
@@ -291,34 +291,34 @@ system.cpu.itb.data_misses 0 # DT
system.cpu.itb.data_acv 0 # DTB access violations
system.cpu.itb.data_accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 389 # Number of system calls
-system.cpu.numCycles 83342117 # number of cpu cycles simulated
+system.cpu.numCycles 83343791 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.branch_predictor.predictedTaken 5905707 # Number of Branches Predicted As Taken (True).
-system.cpu.branch_predictor.predictedNotTaken 7506760 # Number of Branches Predicted As Not Taken (False).
-system.cpu.regfile_manager.intRegFileReads 73570716 # Number of Reads from Int. Register File
+system.cpu.branch_predictor.predictedTaken 5905662 # Number of Branches Predicted As Taken (True).
+system.cpu.branch_predictor.predictedNotTaken 7506965 # Number of Branches Predicted As Not Taken (False).
+system.cpu.regfile_manager.intRegFileReads 73570550 # Number of Reads from Int. Register File
system.cpu.regfile_manager.intRegFileWrites 62575472 # Number of Writes to Int. Register File
-system.cpu.regfile_manager.intRegFileAccesses 136146188 # Total Accesses (Read+Write) to the Int. Register File
-system.cpu.regfile_manager.floatRegFileReads 2206130 # Number of Reads from FP Register File
+system.cpu.regfile_manager.intRegFileAccesses 136146022 # Total Accesses (Read+Write) to the Int. Register File
+system.cpu.regfile_manager.floatRegFileReads 2206131 # Number of Reads from FP Register File
system.cpu.regfile_manager.floatRegFileWrites 5851888 # Number of Writes to FP Register File
-system.cpu.regfile_manager.floatRegFileAccesses 8058018 # Total Accesses (Read+Write) to the FP Register File
-system.cpu.regfile_manager.regForwards 38521724 # Number of Registers Read Through Forwarding Logic
-system.cpu.agen_unit.agens 26722400 # Number of Address Generations
-system.cpu.execution_unit.predictedTakenIncorrect 3469281 # Number of Branches Incorrectly Predicted As Taken.
-system.cpu.execution_unit.predictedNotTakenIncorrect 799226 # Number of Branches Incorrectly Predicted As Not Taken).
-system.cpu.execution_unit.mispredicted 4268507 # Number of Branches Incorrectly Predicted
-system.cpu.execution_unit.predicted 5972195 # Number of Branches Incorrectly Predicted
-system.cpu.execution_unit.mispredictPct 41.681781 # Percentage of Incorrect Branches Predicts
-system.cpu.execution_unit.executions 57404114 # Number of Instructions Executed.
+system.cpu.regfile_manager.floatRegFileAccesses 8058019 # Total Accesses (Read+Write) to the FP Register File
+system.cpu.regfile_manager.regForwards 38521866 # Number of Registers Read Through Forwarding Logic
+system.cpu.agen_unit.agens 26722393 # Number of Address Generations
+system.cpu.execution_unit.predictedTakenIncorrect 3469296 # Number of Branches Incorrectly Predicted As Taken.
+system.cpu.execution_unit.predictedNotTakenIncorrect 799060 # Number of Branches Incorrectly Predicted As Not Taken).
+system.cpu.execution_unit.mispredicted 4268356 # Number of Branches Incorrectly Predicted
+system.cpu.execution_unit.predicted 5972346 # Number of Branches Incorrectly Predicted
+system.cpu.execution_unit.mispredictPct 41.680307 # Percentage of Incorrect Branches Predicts
+system.cpu.execution_unit.executions 57404028 # Number of Instructions Executed.
system.cpu.mult_div_unit.multiplies 458253 # Number of Multipy Operations Executed
system.cpu.mult_div_unit.divides 0 # Number of Divide Operations Executed
system.cpu.contextSwitches 1 # Number of context switches
-system.cpu.threadCycles 82971475 # Total Number of Cycles A Thread Was Active in CPU (Per-Thread)
+system.cpu.threadCycles 82970405 # Total Number of Cycles A Thread Was Active in CPU (Per-Thread)
system.cpu.smtCycles 0 # Total number of cycles that the CPU was in SMT-mode
-system.cpu.timesIdled 10802 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 7733735 # Number of cycles cpu's stages were not processed
-system.cpu.runCycles 75608382 # Number of cycles cpu stages are processed.
-system.cpu.activity 90.720496 # Percentage of cycles cpu is active
+system.cpu.timesIdled 10389 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 7736037 # Number of cycles cpu's stages were not processed
+system.cpu.runCycles 75607754 # Number of cycles cpu stages are processed.
+system.cpu.activity 90.717920 # Percentage of cycles cpu is active
system.cpu.comLoads 19996198 # Number of Load instructions committed
system.cpu.comStores 6501103 # Number of Store instructions committed
system.cpu.comBranches 10240685 # Number of Branches instructions committed
@@ -330,72 +330,72 @@ system.cpu.committedInsts 91903056 # Nu
system.cpu.committedOps 91903056 # Number of Ops committed (Per-Thread)
system.cpu.smtCommittedInsts 0 # Number of SMT Instructions committed (Per-Thread)
system.cpu.committedInsts_total 91903056 # Number of Instructions committed (Total)
-system.cpu.cpi 0.906848 # CPI: Cycles Per Instruction (Per-Thread)
+system.cpu.cpi 0.906866 # CPI: Cycles Per Instruction (Per-Thread)
system.cpu.smt_cpi nan # CPI: Total SMT-CPI
-system.cpu.cpi_total 0.906848 # CPI: Total CPI of All Threads
-system.cpu.ipc 1.102720 # IPC: Instructions Per Cycle (Per-Thread)
+system.cpu.cpi_total 0.906866 # CPI: Total CPI of All Threads
+system.cpu.ipc 1.102698 # IPC: Instructions Per Cycle (Per-Thread)
system.cpu.smt_ipc nan # IPC: Total SMT-IPC
-system.cpu.ipc_total 1.102720 # IPC: Total IPC of All Threads
-system.cpu.stage0.idleCycles 27661043 # Number of cycles 0 instructions are processed.
-system.cpu.stage0.runCycles 55681074 # Number of cycles 1+ instructions are processed.
-system.cpu.stage0.utilization 66.810247 # Percentage of cycles stage was utilized (processing insts).
-system.cpu.stage1.idleCycles 34090230 # Number of cycles 0 instructions are processed.
-system.cpu.stage1.runCycles 49251887 # Number of cycles 1+ instructions are processed.
-system.cpu.stage1.utilization 59.096035 # Percentage of cycles stage was utilized (processing insts).
-system.cpu.stage2.idleCycles 33490685 # Number of cycles 0 instructions are processed.
-system.cpu.stage2.runCycles 49851432 # Number of cycles 1+ instructions are processed.
-system.cpu.stage2.utilization 59.815414 # Percentage of cycles stage was utilized (processing insts).
-system.cpu.stage3.idleCycles 65315589 # Number of cycles 0 instructions are processed.
-system.cpu.stage3.runCycles 18026528 # Number of cycles 1+ instructions are processed.
-system.cpu.stage3.utilization 21.629554 # Percentage of cycles stage was utilized (processing insts).
-system.cpu.stage4.idleCycles 29482268 # Number of cycles 0 instructions are processed.
-system.cpu.stage4.runCycles 53859849 # Number of cycles 1+ instructions are processed.
-system.cpu.stage4.utilization 64.625007 # Percentage of cycles stage was utilized (processing insts).
-system.cpu.icache.replacements 7633 # number of replacements
-system.cpu.icache.tagsinuse 1492.272065 # Cycle average of tags in use
-system.cpu.icache.total_refs 9945862 # Total number of references to valid blocks.
-system.cpu.icache.sampled_refs 9518 # Sample count of references to valid blocks.
-system.cpu.icache.avg_refs 1044.952931 # Average number of references to valid blocks.
-system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::cpu.inst 1492.272065 # Average occupied blocks per requestor
-system.cpu.icache.occ_percent::cpu.inst 0.728648 # Average percentage of cache occupancy
-system.cpu.icache.occ_percent::total 0.728648 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits::cpu.inst 9945862 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 9945862 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 9945862 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 9945862 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 9945862 # number of overall hits
-system.cpu.icache.overall_hits::total 9945862 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 11397 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 11397 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 11397 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 11397 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 11397 # number of overall misses
-system.cpu.icache.overall_misses::total 11397 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 317452000 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 317452000 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 317452000 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 317452000 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 317452000 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 317452000 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 9957259 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 9957259 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 9957259 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 9957259 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 9957259 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 9957259 # number of overall (read+write) accesses
+system.cpu.ipc_total 1.102698 # IPC: Total IPC of All Threads
+system.cpu.stage0.idleCycles 27663446 # Number of cycles 0 instructions are processed.
+system.cpu.stage0.runCycles 55680345 # Number of cycles 1+ instructions are processed.
+system.cpu.stage0.utilization 66.808030 # Percentage of cycles stage was utilized (processing insts).
+system.cpu.stage1.idleCycles 34092107 # Number of cycles 0 instructions are processed.
+system.cpu.stage1.runCycles 49251684 # Number of cycles 1+ instructions are processed.
+system.cpu.stage1.utilization 59.094605 # Percentage of cycles stage was utilized (processing insts).
+system.cpu.stage2.idleCycles 33492443 # Number of cycles 0 instructions are processed.
+system.cpu.stage2.runCycles 49851348 # Number of cycles 1+ instructions are processed.
+system.cpu.stage2.utilization 59.814111 # Percentage of cycles stage was utilized (processing insts).
+system.cpu.stage3.idleCycles 65317278 # Number of cycles 0 instructions are processed.
+system.cpu.stage3.runCycles 18026513 # Number of cycles 1+ instructions are processed.
+system.cpu.stage3.utilization 21.629101 # Percentage of cycles stage was utilized (processing insts).
+system.cpu.stage4.idleCycles 29484037 # Number of cycles 0 instructions are processed.
+system.cpu.stage4.runCycles 53859754 # Number of cycles 1+ instructions are processed.
+system.cpu.stage4.utilization 64.623595 # Percentage of cycles stage was utilized (processing insts).
+system.cpu.icache.tags.replacements 7635 # number of replacements
+system.cpu.icache.tags.tagsinuse 1492.268238 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 9945551 # Total number of references to valid blocks.
+system.cpu.icache.tags.sampled_refs 9520 # Sample count of references to valid blocks.
+system.cpu.icache.tags.avg_refs 1044.700735 # Average number of references to valid blocks.
+system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
+system.cpu.icache.tags.occ_blocks::cpu.inst 1492.268238 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.728647 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.728647 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits::cpu.inst 9945551 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 9945551 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 9945551 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 9945551 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 9945551 # number of overall hits
+system.cpu.icache.overall_hits::total 9945551 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 11398 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 11398 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 11398 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 11398 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 11398 # number of overall misses
+system.cpu.icache.overall_misses::total 11398 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 318279500 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 318279500 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 318279500 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 318279500 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 318279500 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 318279500 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 9956949 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 9956949 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 9956949 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 9956949 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 9956949 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 9956949 # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.001145 # miss rate for ReadReq accesses
system.cpu.icache.ReadReq_miss_rate::total 0.001145 # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate::cpu.inst 0.001145 # miss rate for demand accesses
system.cpu.icache.demand_miss_rate::total 0.001145 # miss rate for demand accesses
system.cpu.icache.overall_miss_rate::cpu.inst 0.001145 # miss rate for overall accesses
system.cpu.icache.overall_miss_rate::total 0.001145 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 27853.996666 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 27853.996666 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 27853.996666 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 27853.996666 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 27853.996666 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 27853.996666 # average overall miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 27924.153360 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 27924.153360 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 27924.153360 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 27924.153360 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 27924.153360 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 27924.153360 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 7 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 1 # number of cycles access was blocked
@@ -404,83 +404,83 @@ system.cpu.icache.avg_blocked_cycles::no_mshrs 7
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 1879 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 1879 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 1879 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 1879 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 1879 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 1879 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 9518 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 9518 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 9518 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 9518 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 9518 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 9518 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 260091000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 260091000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 260091000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 260091000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 260091000 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 260091000 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 1878 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 1878 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 1878 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 1878 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 1878 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 1878 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 9520 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 9520 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 9520 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 9520 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 9520 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 9520 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 259449500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 259449500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 259449500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 259449500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 259449500 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 259449500 # number of overall MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000956 # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000956 # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000956 # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_miss_rate::total 0.000956 # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000956 # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_miss_rate::total 0.000956 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 27326.223997 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 27326.223997 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 27326.223997 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 27326.223997 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 27326.223997 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 27326.223997 # average overall mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 27253.098739 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 27253.098739 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 27253.098739 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 27253.098739 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 27253.098739 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 27253.098739 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.toL2Bus.throughput 18196610 # Throughput (bytes/s)
-system.cpu.toL2Bus.trans_dist::ReadReq 9993 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadResp 9993 # Transaction distribution
+system.cpu.toL2Bus.throughput 18199316 # Throughput (bytes/s)
+system.cpu.toL2Bus.trans_dist::ReadReq 9995 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadResp 9995 # Transaction distribution
system.cpu.toL2Bus.trans_dist::Writeback 107 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadExReq 1748 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadExResp 1748 # Transaction distribution
-system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side 19036 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side 19040 # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side 4553 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count 23589 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side 609152 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count 23593 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side 609280 # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side 149120 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size 758272 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.data_through_bus 758272 # Total data (bytes)
+system.cpu.toL2Bus.tot_pkt_size 758400 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.data_through_bus 758400 # Total data (bytes)
system.cpu.toL2Bus.snoop_data_through_bus 0 # Total snoop data (bytes)
-system.cpu.toL2Bus.reqLayer0.occupancy 6031000 # Layer occupancy (ticks)
+system.cpu.toL2Bus.reqLayer0.occupancy 6032000 # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization 0.0 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer0.occupancy 14277000 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.occupancy 14868500 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer1.occupancy 3334500 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer1.occupancy 3600000 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization 0.0 # Layer utilization (%)
-system.cpu.l2cache.replacements 0 # number of replacements
-system.cpu.l2cache.tagsinuse 2189.717368 # Cycle average of tags in use
-system.cpu.l2cache.total_refs 6791 # Total number of references to valid blocks.
-system.cpu.l2cache.sampled_refs 3282 # Sample count of references to valid blocks.
-system.cpu.l2cache.avg_refs 2.069165 # Average number of references to valid blocks.
-system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::writebacks 17.843612 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.inst 1820.867359 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.data 351.006398 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_percent::writebacks 0.000545 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.inst 0.055568 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.data 0.010712 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::total 0.066825 # Average percentage of cache occupancy
-system.cpu.l2cache.ReadReq_hits::cpu.inst 6724 # number of ReadReq hits
+system.cpu.l2cache.tags.replacements 0 # number of replacements
+system.cpu.l2cache.tags.tagsinuse 2189.714615 # Cycle average of tags in use
+system.cpu.l2cache.tags.total_refs 6793 # Total number of references to valid blocks.
+system.cpu.l2cache.tags.sampled_refs 3282 # Sample count of references to valid blocks.
+system.cpu.l2cache.tags.avg_refs 2.069775 # Average number of references to valid blocks.
+system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
+system.cpu.l2cache.tags.occ_blocks::writebacks 17.843770 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 1820.865070 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 351.005775 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::writebacks 0.000545 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.055568 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.data 0.010712 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.066825 # Average percentage of cache occupancy
+system.cpu.l2cache.ReadReq_hits::cpu.inst 6726 # number of ReadReq hits
system.cpu.l2cache.ReadReq_hits::cpu.data 53 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 6777 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 6779 # number of ReadReq hits
system.cpu.l2cache.Writeback_hits::writebacks 107 # number of Writeback hits
system.cpu.l2cache.Writeback_hits::total 107 # number of Writeback hits
system.cpu.l2cache.ReadExReq_hits::cpu.data 26 # number of ReadExReq hits
system.cpu.l2cache.ReadExReq_hits::total 26 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits::cpu.inst 6724 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.inst 6726 # number of demand (read+write) hits
system.cpu.l2cache.demand_hits::cpu.data 79 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 6803 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.inst 6724 # number of overall hits
+system.cpu.l2cache.demand_hits::total 6805 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.inst 6726 # number of overall hits
system.cpu.l2cache.overall_hits::cpu.data 79 # number of overall hits
-system.cpu.l2cache.overall_hits::total 6803 # number of overall hits
+system.cpu.l2cache.overall_hits::total 6805 # number of overall hits
system.cpu.l2cache.ReadReq_misses::cpu.inst 2794 # number of ReadReq misses
system.cpu.l2cache.ReadReq_misses::cpu.data 422 # number of ReadReq misses
system.cpu.l2cache.ReadReq_misses::total 3216 # number of ReadReq misses
@@ -492,52 +492,52 @@ system.cpu.l2cache.demand_misses::total 4938 # nu
system.cpu.l2cache.overall_misses::cpu.inst 2794 # number of overall misses
system.cpu.l2cache.overall_misses::cpu.data 2144 # number of overall misses
system.cpu.l2cache.overall_misses::total 4938 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 183057000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 30189500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 213246500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 114689000 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 114689000 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 183057000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 144878500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 327935500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 183057000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 144878500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 327935500 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 9518 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 182392000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 29940500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 212332500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 115205000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 115205000 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 182392000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 145145500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 327537500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 182392000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 145145500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 327537500 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 9520 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::cpu.data 475 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 9993 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 9995 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.Writeback_accesses::writebacks 107 # number of Writeback accesses(hits+misses)
system.cpu.l2cache.Writeback_accesses::total 107 # number of Writeback accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::cpu.data 1748 # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::total 1748 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 9518 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.inst 9520 # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses::cpu.data 2223 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 11741 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 9518 # number of overall (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 11743 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 9520 # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses::cpu.data 2223 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 11741 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.293549 # miss rate for ReadReq accesses
+system.cpu.l2cache.overall_accesses::total 11743 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.293487 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.888421 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.321825 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.321761 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.985126 # miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::total 0.985126 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.293549 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.293487 # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate::cpu.data 0.964462 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.420577 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.293549 # miss rate for overall accesses
+system.cpu.l2cache.demand_miss_rate::total 0.420506 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.293487 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::cpu.data 0.964462 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.420577 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 65517.895490 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 71539.099526 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 66307.991294 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 66602.206736 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 66602.206736 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 65517.895490 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 67573.927239 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 66410.591333 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 65517.895490 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 67573.927239 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 66410.591333 # average overall miss latency
+system.cpu.l2cache.overall_miss_rate::total 0.420506 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 65279.885469 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 70949.052133 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 66023.787313 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 66901.858304 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 66901.858304 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 65279.885469 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 67698.460821 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 66329.991900 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 65279.885469 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 67698.460821 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 66329.991900 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -557,73 +557,73 @@ system.cpu.l2cache.demand_mshr_misses::total 4938
system.cpu.l2cache.overall_mshr_misses::cpu.inst 2794 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.data 2144 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::total 4938 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 148372000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 24939500 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 173311500 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 93717750 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 93717750 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 148372000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 118657250 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 267029250 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 148372000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 118657250 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 267029250 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.293549 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 147140500 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 24615500 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 171756000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 94045000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 94045000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 147140500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 118660500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 265801000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 147140500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 118660500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 265801000 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.293487 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.888421 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.321825 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.321761 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.985126 # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.985126 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.293549 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.293487 # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.964462 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.420577 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.293549 # mshr miss rate for overall accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.420506 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.293487 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.964462 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.420577 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 53103.793844 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 59098.341232 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 53890.391791 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 54423.780488 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 54423.780488 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 53103.793844 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 55343.866604 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 54076.397327 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 53103.793844 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 55343.866604 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 54076.397327 # average overall mshr miss latency
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.420506 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 52663.027917 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 58330.568720 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 53406.716418 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 54613.821138 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 54613.821138 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 52663.027917 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 55345.382463 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 53827.663021 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 52663.027917 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 55345.382463 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 53827.663021 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.replacements 157 # number of replacements
-system.cpu.dcache.tagsinuse 1441.455577 # Cycle average of tags in use
-system.cpu.dcache.total_refs 26488507 # Total number of references to valid blocks.
-system.cpu.dcache.sampled_refs 2223 # Sample count of references to valid blocks.
-system.cpu.dcache.avg_refs 11915.657670 # Average number of references to valid blocks.
-system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::cpu.data 1441.455577 # Average occupied blocks per requestor
-system.cpu.dcache.occ_percent::cpu.data 0.351918 # Average percentage of cache occupancy
-system.cpu.dcache.occ_percent::total 0.351918 # Average percentage of cache occupancy
+system.cpu.dcache.tags.replacements 157 # number of replacements
+system.cpu.dcache.tags.tagsinuse 1441.455272 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 26488508 # Total number of references to valid blocks.
+system.cpu.dcache.tags.sampled_refs 2223 # Sample count of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 11915.658120 # Average number of references to valid blocks.
+system.cpu.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.tags.occ_blocks::cpu.data 1441.455272 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.351918 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.351918 # Average percentage of cache occupancy
system.cpu.dcache.ReadReq_hits::cpu.data 19995622 # number of ReadReq hits
system.cpu.dcache.ReadReq_hits::total 19995622 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 6492885 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 6492885 # number of WriteReq hits
-system.cpu.dcache.demand_hits::cpu.data 26488507 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 26488507 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 26488507 # number of overall hits
-system.cpu.dcache.overall_hits::total 26488507 # number of overall hits
+system.cpu.dcache.WriteReq_hits::cpu.data 6492886 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 6492886 # number of WriteReq hits
+system.cpu.dcache.demand_hits::cpu.data 26488508 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 26488508 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 26488508 # number of overall hits
+system.cpu.dcache.overall_hits::total 26488508 # number of overall hits
system.cpu.dcache.ReadReq_misses::cpu.data 576 # number of ReadReq misses
system.cpu.dcache.ReadReq_misses::total 576 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 8218 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 8218 # number of WriteReq misses
-system.cpu.dcache.demand_misses::cpu.data 8794 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 8794 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 8794 # number of overall misses
-system.cpu.dcache.overall_misses::total 8794 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 38984000 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 38984000 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 463524000 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 463524000 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 502508000 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 502508000 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 502508000 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 502508000 # number of overall miss cycles
+system.cpu.dcache.WriteReq_misses::cpu.data 8217 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 8217 # number of WriteReq misses
+system.cpu.dcache.demand_misses::cpu.data 8793 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 8793 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 8793 # number of overall misses
+system.cpu.dcache.overall_misses::total 8793 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 38176750 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 38176750 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 468176250 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 468176250 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 506353000 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 506353000 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 506353000 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 506353000 # number of overall miss cycles
system.cpu.dcache.ReadReq_accesses::cpu.data 19996198 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.ReadReq_accesses::total 19996198 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 6501103 # number of WriteReq accesses(hits+misses)
@@ -640,19 +640,19 @@ system.cpu.dcache.demand_miss_rate::cpu.data 0.000332
system.cpu.dcache.demand_miss_rate::total 0.000332 # miss rate for demand accesses
system.cpu.dcache.overall_miss_rate::cpu.data 0.000332 # miss rate for overall accesses
system.cpu.dcache.overall_miss_rate::total 0.000332 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 67680.555556 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 67680.555556 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 56403.504502 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 56403.504502 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 57142.142370 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 57142.142370 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 57142.142370 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 57142.142370 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 21765 # number of cycles access was blocked
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 66279.079861 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 66279.079861 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 56976.542534 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 56976.542534 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 57585.920619 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 57585.920619 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 57585.920619 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 57585.920619 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 22475 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 825 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 847 # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 26.381818 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 26.534829 # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
@@ -660,12 +660,12 @@ system.cpu.dcache.writebacks::writebacks 107 # nu
system.cpu.dcache.writebacks::total 107 # number of writebacks
system.cpu.dcache.ReadReq_mshr_hits::cpu.data 101 # number of ReadReq MSHR hits
system.cpu.dcache.ReadReq_mshr_hits::total 101 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 6470 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 6470 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 6571 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 6571 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 6571 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 6571 # number of overall MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 6469 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 6469 # number of WriteReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 6570 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 6570 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 6570 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 6570 # number of overall MSHR hits
system.cpu.dcache.ReadReq_mshr_misses::cpu.data 475 # number of ReadReq MSHR misses
system.cpu.dcache.ReadReq_mshr_misses::total 475 # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1748 # number of WriteReq MSHR misses
@@ -674,14 +674,14 @@ system.cpu.dcache.demand_mshr_misses::cpu.data 2223
system.cpu.dcache.demand_mshr_misses::total 2223 # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses::cpu.data 2223 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_misses::total 2223 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 31213000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 31213000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 116706500 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 116706500 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 147919500 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 147919500 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 147919500 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 147919500 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 30964000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 30964000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 117222500 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 117222500 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 148186500 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 148186500 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 148186500 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 148186500 # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.000024 # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.000024 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.000269 # mshr miss rate for WriteReq accesses
@@ -690,14 +690,14 @@ system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.000084
system.cpu.dcache.demand_mshr_miss_rate::total 0.000084 # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.000084 # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_miss_rate::total 0.000084 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 65711.578947 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 65711.578947 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 66765.732265 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 66765.732265 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 66540.485830 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 66540.485830 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 66540.485830 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 66540.485830 # average overall mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 65187.368421 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 65187.368421 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 67060.926773 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 67060.926773 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 66660.593792 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 66660.593792 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 66660.593792 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 66660.593792 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
diff --git a/tests/long/se/70.twolf/ref/alpha/tru64/o3-timing/stats.txt b/tests/long/se/70.twolf/ref/alpha/tru64/o3-timing/stats.txt
index 183d79059..b5b638e61 100644
--- a/tests/long/se/70.twolf/ref/alpha/tru64/o3-timing/stats.txt
+++ b/tests/long/se/70.twolf/ref/alpha/tru64/o3-timing/stats.txt
@@ -1,51 +1,51 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.023497 # Number of seconds simulated
-sim_ticks 23497413000 # Number of ticks simulated
-final_tick 23497413000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.023492 # Number of seconds simulated
+sim_ticks 23492267500 # Number of ticks simulated
+final_tick 23492267500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 127551 # Simulator instruction rate (inst/s)
-host_op_rate 127551 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 35603882 # Simulator tick rate (ticks/s)
-host_mem_usage 231880 # Number of bytes of host memory used
-host_seconds 659.97 # Real time elapsed on the host
+host_inst_rate 122951 # Simulator instruction rate (inst/s)
+host_op_rate 122951 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 34312389 # Simulator tick rate (ticks/s)
+host_mem_usage 231868 # Number of bytes of host memory used
+host_seconds 684.66 # Real time elapsed on the host
sim_insts 84179709 # Number of instructions simulated
sim_ops 84179709 # Number of ops (including micro ops) simulated
-system.physmem.bytes_read::cpu.inst 195392 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.data 138624 # Number of bytes read from this memory
-system.physmem.bytes_read::total 334016 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 195392 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 195392 # Number of instructions bytes read from this memory
-system.physmem.num_reads::cpu.inst 3053 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 2166 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 5219 # Number of read requests responded to by this memory
-system.physmem.bw_read::cpu.inst 8315469 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 5899543 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 14215012 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 8315469 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 8315469 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 8315469 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 5899543 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 14215012 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.readReqs 5219 # Total number of read requests seen
+system.physmem.bytes_read::cpu.inst 195904 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 138560 # Number of bytes read from this memory
+system.physmem.bytes_read::total 334464 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 195904 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 195904 # Number of instructions bytes read from this memory
+system.physmem.num_reads::cpu.inst 3061 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 2165 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 5226 # Number of read requests responded to by this memory
+system.physmem.bw_read::cpu.inst 8339084 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 5898111 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 14237195 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 8339084 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 8339084 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 8339084 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 5898111 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 14237195 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 5226 # Total number of read requests seen
system.physmem.writeReqs 0 # Total number of write requests seen
-system.physmem.cpureqs 5219 # Reqs generatd by CPU via cache - shady
-system.physmem.bytesRead 334016 # Total number of bytes read from memory
+system.physmem.cpureqs 5226 # Reqs generatd by CPU via cache - shady
+system.physmem.bytesRead 334464 # Total number of bytes read from memory
system.physmem.bytesWritten 0 # Total number of bytes written to memory
-system.physmem.bytesConsumedRd 334016 # bytesRead derated as per pkt->getSize()
+system.physmem.bytesConsumedRd 334464 # bytesRead derated as per pkt->getSize()
system.physmem.bytesConsumedWr 0 # bytesWritten derated as per pkt->getSize()
system.physmem.servicedByWrQ 0 # Number of read reqs serviced by write Q
system.physmem.neitherReadNorWrite 0 # Reqs where no action is needed
system.physmem.perBankRdReqs::0 469 # Track reads on a per bank basis
system.physmem.perBankRdReqs::1 291 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::2 302 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::3 519 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::4 221 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::5 224 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::6 218 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::7 288 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::2 301 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::3 520 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::4 220 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::5 227 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::6 220 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::7 289 # Track reads on a per bank basis
system.physmem.perBankRdReqs::8 237 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::9 278 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::9 280 # Track reads on a per bank basis
system.physmem.perBankRdReqs::10 248 # Track reads on a per bank basis
system.physmem.perBankRdReqs::11 252 # Track reads on a per bank basis
system.physmem.perBankRdReqs::12 398 # Track reads on a per bank basis
@@ -70,14 +70,14 @@ system.physmem.perBankWrReqs::14 0 # Tr
system.physmem.perBankWrReqs::15 0 # Track writes on a per bank basis
system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry
-system.physmem.totGap 23497287000 # Total gap between requests
+system.physmem.totGap 23492140500 # Total gap between requests
system.physmem.readPktSize::0 0 # Categorize read packet sizes
system.physmem.readPktSize::1 0 # Categorize read packet sizes
system.physmem.readPktSize::2 0 # Categorize read packet sizes
system.physmem.readPktSize::3 0 # Categorize read packet sizes
system.physmem.readPktSize::4 0 # Categorize read packet sizes
system.physmem.readPktSize::5 0 # Categorize read packet sizes
-system.physmem.readPktSize::6 5219 # Categorize read packet sizes
+system.physmem.readPktSize::6 5226 # Categorize read packet sizes
system.physmem.writePktSize::0 0 # Categorize write packet sizes
system.physmem.writePktSize::1 0 # Categorize write packet sizes
system.physmem.writePktSize::2 0 # Categorize write packet sizes
@@ -85,12 +85,12 @@ system.physmem.writePktSize::3 0 # Ca
system.physmem.writePktSize::4 0 # Categorize write packet sizes
system.physmem.writePktSize::5 0 # Categorize write packet sizes
system.physmem.writePktSize::6 0 # Categorize write packet sizes
-system.physmem.rdQLenPdf::0 3287 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 1338 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::2 507 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::3 77 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::4 8 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::5 2 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::0 3268 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 1366 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 506 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 78 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 7 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::5 1 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
@@ -149,139 +149,135 @@ system.physmem.wrQLenPdf::28 0 # Wh
system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see
-system.physmem.bytesPerActivate::samples 418 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean 779.330144 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean 283.808293 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev 1370.086091 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::64-65 124 29.67% 29.67% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128-129 51 12.20% 41.87% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::192-193 42 10.05% 51.91% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256-257 20 4.78% 56.70% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::320-321 15 3.59% 60.29% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384-385 19 4.55% 64.83% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::448-449 7 1.67% 66.51% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::512-513 9 2.15% 68.66% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::576-577 7 1.67% 70.33% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640-641 3 0.72% 71.05% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::704-705 8 1.91% 72.97% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::768-769 7 1.67% 74.64% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::832-833 6 1.44% 76.08% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::896-897 5 1.20% 77.27% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::960-961 4 0.96% 78.23% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1024-1025 1 0.24% 78.47% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1088-1089 6 1.44% 79.90% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1152-1153 3 0.72% 80.62% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1216-1217 4 0.96% 81.58% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1280-1281 3 0.72% 82.30% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1344-1345 5 1.20% 83.49% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1408-1409 3 0.72% 84.21% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1536-1537 5 1.20% 85.41% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1600-1601 3 0.72% 86.12% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1664-1665 3 0.72% 86.84% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1728-1729 3 0.72% 87.56% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1792-1793 1 0.24% 87.80% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1856-1857 3 0.72% 88.52% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1920-1921 1 0.24% 88.76% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1984-1985 3 0.72% 89.47% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2048-2049 2 0.48% 89.95% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2112-2113 2 0.48% 90.43% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2176-2177 1 0.24% 90.67% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2304-2305 2 0.48% 91.15% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2368-2369 1 0.24% 91.39% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2432-2433 2 0.48% 91.87% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2496-2497 1 0.24% 92.11% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2688-2689 1 0.24% 92.34% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2752-2753 1 0.24% 92.58% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2816-2817 1 0.24% 92.82% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2880-2881 1 0.24% 93.06% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2944-2945 1 0.24% 93.30% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3008-3009 1 0.24% 93.54% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3072-3073 1 0.24% 93.78% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3136-3137 1 0.24% 94.02% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3392-3393 2 0.48% 94.50% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3456-3457 1 0.24% 94.74% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3584-3585 2 0.48% 95.22% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3712-3713 1 0.24% 95.45% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3776-3777 1 0.24% 95.69% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3904-3905 1 0.24% 95.93% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3968-3969 1 0.24% 96.17% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4032-4033 2 0.48% 96.65% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4096-4097 1 0.24% 96.89% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4352-4353 1 0.24% 97.13% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4864-4865 1 0.24% 97.37% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4992-4993 1 0.24% 97.61% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5312-5313 1 0.24% 97.85% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5376-5377 1 0.24% 98.09% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5632-5633 1 0.24% 98.33% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::6848-6849 1 0.24% 98.56% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::samples 416 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 780.923077 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 283.989164 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 1375.157964 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::64-65 120 28.85% 28.85% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128-129 59 14.18% 43.03% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::192-193 37 8.89% 51.92% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256-257 19 4.57% 56.49% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::320-321 16 3.85% 60.34% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384-385 20 4.81% 65.14% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::448-449 8 1.92% 67.07% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::512-513 8 1.92% 68.99% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::576-577 5 1.20% 70.19% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::640-641 5 1.20% 71.39% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::704-705 6 1.44% 72.84% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768-769 8 1.92% 74.76% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::832-833 6 1.44% 76.20% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::896-897 4 0.96% 77.16% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::960-961 4 0.96% 78.12% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024-1025 2 0.48% 78.61% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1088-1089 5 1.20% 79.81% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1152-1153 3 0.72% 80.53% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1216-1217 4 0.96% 81.49% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1280-1281 3 0.72% 82.21% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1344-1345 4 0.96% 83.17% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1408-1409 3 0.72% 83.89% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1536-1537 5 1.20% 85.10% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1600-1601 3 0.72% 85.82% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1664-1665 4 0.96% 86.78% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1728-1729 3 0.72% 87.50% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1792-1793 1 0.24% 87.74% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1856-1857 3 0.72% 88.46% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1920-1921 1 0.24% 88.70% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1984-1985 4 0.96% 89.66% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2048-2049 2 0.48% 90.14% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2112-2113 2 0.48% 90.62% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2176-2177 1 0.24% 90.87% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2304-2305 1 0.24% 91.11% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2368-2369 2 0.48% 91.59% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2432-2433 1 0.24% 91.83% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2496-2497 1 0.24% 92.07% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2688-2689 2 0.48% 92.55% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2752-2753 1 0.24% 92.79% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2880-2881 1 0.24% 93.03% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2944-2945 1 0.24% 93.27% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3072-3073 1 0.24% 93.51% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3200-3201 1 0.24% 93.75% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3328-3329 1 0.24% 93.99% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3392-3393 2 0.48% 94.47% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3456-3457 1 0.24% 94.71% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3584-3585 2 0.48% 95.19% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3712-3713 1 0.24% 95.43% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3776-3777 1 0.24% 95.67% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4032-4033 5 1.20% 96.87% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4352-4353 1 0.24% 97.12% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4800-4801 1 0.24% 97.36% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4992-4993 1 0.24% 97.60% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::5312-5313 1 0.24% 97.84% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::5440-5441 1 0.24% 98.08% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::5632-5633 1 0.24% 98.32% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::6912-6913 1 0.24% 98.56% # Bytes accessed per row activation
system.physmem.bytesPerActivate::8128-8129 2 0.48% 99.04% # Bytes accessed per row activation
system.physmem.bytesPerActivate::8192-8193 4 0.96% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total 418 # Bytes accessed per row activation
-system.physmem.totQLat 22102000 # Total cycles spent in queuing delays
-system.physmem.totMemAccLat 116465750 # Sum of mem lat for all requests
-system.physmem.totBusLat 26095000 # Total cycles spent in databus access
-system.physmem.totBankLat 68268750 # Total cycles spent in bank access
-system.physmem.avgQLat 4234.91 # Average queueing delay per request
-system.physmem.avgBankLat 13080.81 # Average bank access latency per request
+system.physmem.bytesPerActivate::total 416 # Bytes accessed per row activation
+system.physmem.totQLat 21308250 # Total cycles spent in queuing delays
+system.physmem.totMemAccLat 115583250 # Sum of mem lat for all requests
+system.physmem.totBusLat 26130000 # Total cycles spent in databus access
+system.physmem.totBankLat 68145000 # Total cycles spent in bank access
+system.physmem.avgQLat 4077.35 # Average queueing delay per request
+system.physmem.avgBankLat 13039.61 # Average bank access latency per request
system.physmem.avgBusLat 5000.00 # Average bus latency per request
-system.physmem.avgMemAccLat 22315.72 # Average memory access latency
-system.physmem.avgRdBW 14.22 # Average achieved read bandwidth in MB/s
+system.physmem.avgMemAccLat 22116.96 # Average memory access latency
+system.physmem.avgRdBW 14.24 # Average achieved read bandwidth in MB/s
system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MB/s
-system.physmem.avgConsumedRdBW 14.22 # Average consumed read bandwidth in MB/s
+system.physmem.avgConsumedRdBW 14.24 # Average consumed read bandwidth in MB/s
system.physmem.avgConsumedWrBW 0.00 # Average consumed write bandwidth in MB/s
system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MB/s
system.physmem.busUtil 0.11 # Data bus utilization in percentage
system.physmem.avgRdQLen 0.00 # Average read queue length over time
system.physmem.avgWrQLen 0.00 # Average write queue length over time
-system.physmem.readRowHits 4801 # Number of row buffer hits during reads
+system.physmem.readRowHits 4810 # Number of row buffer hits during reads
system.physmem.writeRowHits 0 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 91.99 # Row buffer hit rate for reads
+system.physmem.readRowHitRate 92.04 # Row buffer hit rate for reads
system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
-system.physmem.avgGap 4502258.48 # Average gap between requests
-system.membus.throughput 14215012 # Throughput (bytes/s)
-system.membus.trans_dist::ReadReq 3511 # Transaction distribution
-system.membus.trans_dist::ReadResp 3511 # Transaction distribution
-system.membus.trans_dist::ReadExReq 1708 # Transaction distribution
-system.membus.trans_dist::ReadExResp 1708 # Transaction distribution
-system.membus.pkt_count_system.cpu.l2cache.mem_side 10438 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count 10438 # Packet count per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.cpu.l2cache.mem_side 334016 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size 334016 # Cumulative packet size per connected master and slave (bytes)
-system.membus.data_through_bus 334016 # Total data (bytes)
+system.physmem.avgGap 4495243.11 # Average gap between requests
+system.membus.throughput 14237195 # Throughput (bytes/s)
+system.membus.trans_dist::ReadReq 3520 # Transaction distribution
+system.membus.trans_dist::ReadResp 3520 # Transaction distribution
+system.membus.trans_dist::ReadExReq 1706 # Transaction distribution
+system.membus.trans_dist::ReadExResp 1706 # Transaction distribution
+system.membus.pkt_count_system.cpu.l2cache.mem_side 10452 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count 10452 # Packet count per connected master and slave (bytes)
+system.membus.tot_pkt_size_system.cpu.l2cache.mem_side 334464 # Cumulative packet size per connected master and slave (bytes)
+system.membus.tot_pkt_size 334464 # Cumulative packet size per connected master and slave (bytes)
+system.membus.data_through_bus 334464 # Total data (bytes)
system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
-system.membus.reqLayer0.occupancy 6341000 # Layer occupancy (ticks)
+system.membus.reqLayer0.occupancy 6824500 # Layer occupancy (ticks)
system.membus.reqLayer0.utilization 0.0 # Layer utilization (%)
-system.membus.respLayer1.occupancy 48807250 # Layer occupancy (ticks)
+system.membus.respLayer1.occupancy 49069500 # Layer occupancy (ticks)
system.membus.respLayer1.utilization 0.2 # Layer utilization (%)
-system.cpu.branchPred.lookups 14862551 # Number of BP lookups
-system.cpu.branchPred.condPredicted 10783549 # Number of conditional branches predicted
-system.cpu.branchPred.condIncorrect 926034 # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups 8413875 # Number of BTB lookups
-system.cpu.branchPred.BTBHits 6968843 # Number of BTB hits
+system.cpu.branchPred.lookups 14868892 # Number of BP lookups
+system.cpu.branchPred.condPredicted 10787177 # Number of conditional branches predicted
+system.cpu.branchPred.condIncorrect 926932 # Number of conditional branches incorrect
+system.cpu.branchPred.BTBLookups 8430316 # Number of BTB lookups
+system.cpu.branchPred.BTBHits 6969924 # Number of BTB hits
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 82.825607 # BTB Hit Percentage
-system.cpu.branchPred.usedRAS 1469354 # Number of times the RAS was used to get a target.
-system.cpu.branchPred.RASInCorrect 3121 # Number of incorrect RAS predictions.
+system.cpu.branchPred.BTBHitPct 82.676901 # BTB Hit Percentage
+system.cpu.branchPred.usedRAS 1469870 # Number of times the RAS was used to get a target.
+system.cpu.branchPred.RASInCorrect 3126 # Number of incorrect RAS predictions.
system.cpu.dtb.fetch_hits 0 # ITB hits
system.cpu.dtb.fetch_misses 0 # ITB misses
system.cpu.dtb.fetch_acv 0 # ITB acv
system.cpu.dtb.fetch_accesses 0 # ITB accesses
-system.cpu.dtb.read_hits 23132924 # DTB read hits
-system.cpu.dtb.read_misses 192093 # DTB read misses
+system.cpu.dtb.read_hits 23134581 # DTB read hits
+system.cpu.dtb.read_misses 192685 # DTB read misses
system.cpu.dtb.read_acv 2 # DTB read access violations
-system.cpu.dtb.read_accesses 23325017 # DTB read accesses
-system.cpu.dtb.write_hits 7072345 # DTB write hits
-system.cpu.dtb.write_misses 1094 # DTB write misses
+system.cpu.dtb.read_accesses 23327266 # DTB read accesses
+system.cpu.dtb.write_hits 7072669 # DTB write hits
+system.cpu.dtb.write_misses 1128 # DTB write misses
system.cpu.dtb.write_acv 2 # DTB write access violations
-system.cpu.dtb.write_accesses 7073439 # DTB write accesses
-system.cpu.dtb.data_hits 30205269 # DTB hits
-system.cpu.dtb.data_misses 193187 # DTB misses
+system.cpu.dtb.write_accesses 7073797 # DTB write accesses
+system.cpu.dtb.data_hits 30207250 # DTB hits
+system.cpu.dtb.data_misses 193813 # DTB misses
system.cpu.dtb.data_acv 4 # DTB access violations
-system.cpu.dtb.data_accesses 30398456 # DTB accesses
-system.cpu.itb.fetch_hits 14755058 # ITB hits
+system.cpu.dtb.data_accesses 30401063 # DTB accesses
+system.cpu.itb.fetch_hits 14756036 # ITB hits
system.cpu.itb.fetch_misses 101 # ITB misses
system.cpu.itb.fetch_acv 0 # ITB acv
-system.cpu.itb.fetch_accesses 14755159 # ITB accesses
+system.cpu.itb.fetch_accesses 14756137 # ITB accesses
system.cpu.itb.read_hits 0 # DTB read hits
system.cpu.itb.read_misses 0 # DTB read misses
system.cpu.itb.read_acv 0 # DTB read access violations
@@ -295,238 +291,237 @@ system.cpu.itb.data_misses 0 # DT
system.cpu.itb.data_acv 0 # DTB access violations
system.cpu.itb.data_accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 389 # Number of system calls
-system.cpu.numCycles 46994827 # number of cpu cycles simulated
+system.cpu.numCycles 46984536 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.fetch.icacheStallCycles 15489149 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 127098752 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 14862551 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 8438197 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 22157137 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 4490975 # Number of cycles fetch has spent squashing
-system.cpu.fetch.BlockedCycles 5583322 # Number of cycles fetch has spent blocked
-system.cpu.fetch.MiscStallCycles 113 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
-system.cpu.fetch.PendingTrapStallCycles 2356 # Number of stall cycles due to pending traps
-system.cpu.fetch.IcacheWaitRetryStallCycles 8 # Number of stall cycles due to full MSHR
-system.cpu.fetch.CacheLines 14755058 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 326188 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 46762472 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 2.717965 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 3.375306 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.icacheStallCycles 15488073 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 127117981 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 14868892 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 8439794 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 22159630 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 4494895 # Number of cycles fetch has spent squashing
+system.cpu.fetch.BlockedCycles 5563054 # Number of cycles fetch has spent blocked
+system.cpu.fetch.MiscStallCycles 49 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
+system.cpu.fetch.PendingTrapStallCycles 2312 # Number of stall cycles due to pending traps
+system.cpu.fetch.CacheLines 14756036 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 325999 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.rateDist::samples 46746670 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 2.719295 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 3.375691 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 24605335 52.62% 52.62% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 2364392 5.06% 57.67% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 1192796 2.55% 60.22% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 1746753 3.74% 63.96% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 2761574 5.91% 69.87% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 1153115 2.47% 72.33% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 1218931 2.61% 74.94% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 773556 1.65% 76.59% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 10946020 23.41% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 24587040 52.60% 52.60% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 2365337 5.06% 57.66% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 1191741 2.55% 60.21% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 1747442 3.74% 63.94% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 2760154 5.90% 69.85% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 1154764 2.47% 72.32% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 1218466 2.61% 74.93% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 772204 1.65% 76.58% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 10949522 23.42% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 46762472 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.316259 # Number of branch fetches per cycle
-system.cpu.fetch.rate 2.704526 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 17321703 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 4276623 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 20543509 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 1101986 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 3518651 # Number of cycles decode is squashing
-system.cpu.decode.BranchResolved 2516350 # Number of times decode resolved a branch
-system.cpu.decode.BranchMispred 12158 # Number of times decode detected a branch misprediction
-system.cpu.decode.DecodedInsts 124100512 # Number of instructions handled by decode
-system.cpu.decode.SquashedInsts 31524 # Number of squashed instructions handled by decode
-system.cpu.rename.SquashCycles 3518651 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 18468008 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 966877 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 7668 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 20476490 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 3324778 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 121264521 # Number of instructions processed by rename
-system.cpu.rename.ROBFullEvents 82 # Number of times rename has blocked due to ROB full
-system.cpu.rename.IQFullEvents 403236 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LSQFullEvents 2443262 # Number of times rename has blocked due to LSQ full
-system.cpu.rename.RenamedOperands 89058236 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 157582364 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 147884300 # Number of integer rename lookups
-system.cpu.rename.fp_rename_lookups 9698064 # Number of floating rename lookups
+system.cpu.fetch.rateDist::total 46746670 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.316464 # Number of branch fetches per cycle
+system.cpu.fetch.rate 2.705528 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 17316199 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 4260248 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 20549941 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 1098483 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 3521799 # Number of cycles decode is squashing
+system.cpu.decode.BranchResolved 2517933 # Number of times decode resolved a branch
+system.cpu.decode.BranchMispred 12169 # Number of times decode detected a branch misprediction
+system.cpu.decode.DecodedInsts 124122749 # Number of instructions handled by decode
+system.cpu.decode.SquashedInsts 32253 # Number of squashed instructions handled by decode
+system.cpu.rename.SquashCycles 3521799 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 18461305 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 962240 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 7648 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 20480612 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 3313066 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 121283530 # Number of instructions processed by rename
+system.cpu.rename.ROBFullEvents 59 # Number of times rename has blocked due to ROB full
+system.cpu.rename.IQFullEvents 398899 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LSQFullEvents 2436739 # Number of times rename has blocked due to LSQ full
+system.cpu.rename.RenamedOperands 89066471 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 157595093 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 147895466 # Number of integer rename lookups
+system.cpu.rename.fp_rename_lookups 9699627 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 68427361 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 20630875 # Number of HB maps that are undone due to squashing
-system.cpu.rename.serializingInsts 727 # count of serializing insts renamed
-system.cpu.rename.tempSerializingInsts 718 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 8817740 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 25385211 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 8251770 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 2611914 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 924495 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 105530247 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded 1715 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 96635335 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 178536 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 20879466 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 15657073 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved 1326 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 46762472 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 2.066515 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 1.875135 # Number of insts issued each cycle
+system.cpu.rename.UndoneMaps 20639110 # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts 733 # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts 729 # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts 8785388 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 25392018 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 8252125 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 2596537 # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores 925406 # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded 105547434 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 2098 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 96644788 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 177437 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 20878127 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 15672265 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 1709 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 46746670 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 2.067415 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 1.876261 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 12166038 26.02% 26.02% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 9374565 20.05% 46.06% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 8425963 18.02% 64.08% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 6292522 13.46% 77.54% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 4920709 10.52% 88.06% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 2854864 6.11% 94.17% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 1726414 3.69% 97.86% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 795538 1.70% 99.56% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 205859 0.44% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 12170136 26.03% 26.03% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 9358863 20.02% 46.05% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 8416132 18.00% 64.06% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 6289434 13.45% 77.51% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 4916374 10.52% 88.03% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 2864607 6.13% 94.16% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 1727461 3.70% 97.85% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 797242 1.71% 99.56% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 206421 0.44% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 46762472 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 46746670 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 190796 12.16% 12.16% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 0 0.00% 12.16% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 0 0.00% 12.16% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 179 0.01% 12.17% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 12.17% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 7128 0.45% 12.62% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 5650 0.36% 12.98% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 843178 53.72% 66.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 66.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 66.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 66.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 66.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 66.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 66.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 66.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 66.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 66.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 66.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 66.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 66.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 66.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 66.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 66.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 66.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 66.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 66.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 66.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 66.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 66.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 444699 28.33% 95.03% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 77939 4.97% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 188535 12.02% 12.02% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 0 0.00% 12.02% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 0 0.00% 12.02% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 207 0.01% 12.03% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 12.03% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 7191 0.46% 12.49% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 5653 0.36% 12.85% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 842893 53.74% 66.60% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 66.60% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 66.60% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 66.60% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 66.60% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 66.60% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 66.60% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 66.60% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 66.60% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 66.60% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 66.60% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 66.60% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 66.60% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 66.60% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 66.60% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 66.60% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 66.60% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 66.60% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 66.60% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 66.60% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 66.60% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 66.60% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 446132 28.45% 95.04% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 77750 4.96% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 7 0.00% 0.00% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 58779410 60.83% 60.83% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 479944 0.50% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 58781922 60.82% 60.82% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 479844 0.50% 61.32% # Type of FU issued
system.cpu.iq.FU_type_0::IntDiv 0 0.00% 61.32% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatAdd 2800605 2.90% 64.22% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCmp 115340 0.12% 64.34% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCvt 2387840 2.47% 66.81% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatMult 311019 0.32% 67.13% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatDiv 760059 0.79% 67.92% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatSqrt 319 0.00% 67.92% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 67.92% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 67.92% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 67.92% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 67.92% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 67.92% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 67.92% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMult 0 0.00% 67.92% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 67.92% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShift 0 0.00% 67.92% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 67.92% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 67.92% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 67.92% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 67.92% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 67.92% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 67.92% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 67.92% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 67.92% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 67.92% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 67.92% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 67.92% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 23845244 24.68% 92.60% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 7155548 7.40% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatAdd 2799901 2.90% 64.22% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCmp 115380 0.12% 64.34% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCvt 2387749 2.47% 66.81% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatMult 311051 0.32% 67.13% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatDiv 760106 0.79% 67.91% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatSqrt 319 0.00% 67.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 67.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 67.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 67.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 67.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 67.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 67.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMult 0 0.00% 67.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 67.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShift 0 0.00% 67.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 67.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 67.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 67.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 67.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 67.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 67.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 67.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 67.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 67.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 67.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 67.91% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 23852037 24.68% 92.60% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 7156472 7.40% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 96635335 # Type of FU issued
-system.cpu.iq.rate 2.056297 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 1569569 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.016242 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 226659120 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 117679968 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 87126809 # Number of integer instruction queue wakeup accesses
-system.cpu.iq.fp_inst_queue_reads 15122127 # Number of floating instruction queue reads
-system.cpu.iq.fp_inst_queue_writes 8766253 # Number of floating instruction queue writes
-system.cpu.iq.fp_inst_queue_wakeup_accesses 7066480 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 90213613 # Number of integer alu accesses
-system.cpu.iq.fp_alu_accesses 7991284 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 1520773 # Number of loads that had data forwarded from stores
+system.cpu.iq.FU_type_0::total 96644788 # Type of FU issued
+system.cpu.iq.rate 2.056949 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 1568361 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.016228 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 226659796 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 117693658 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 87130802 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.fp_inst_queue_reads 15122248 # Number of floating instruction queue reads
+system.cpu.iq.fp_inst_queue_writes 8768674 # Number of floating instruction queue writes
+system.cpu.iq.fp_inst_queue_wakeup_accesses 7065649 # Number of floating instruction queue wakeup accesses
+system.cpu.iq.int_alu_accesses 90221948 # Number of integer alu accesses
+system.cpu.iq.fp_alu_accesses 7991194 # Number of floating point alu accesses
+system.cpu.iew.lsq.thread0.forwLoads 1517986 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 5389013 # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses 18483 # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread0.memOrderViolation 34901 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 1750667 # Number of stores squashed
+system.cpu.iew.lsq.thread0.squashedLoads 5395820 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 18680 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.memOrderViolation 34810 # Number of memory ordering violations
+system.cpu.iew.lsq.thread0.squashedStores 1751022 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
-system.cpu.iew.lsq.thread0.rescheduledLoads 10533 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread0.cacheBlocked 1986 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.lsq.thread0.rescheduledLoads 10535 # Number of loads that were rescheduled
+system.cpu.iew.lsq.thread0.cacheBlocked 1932 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 3518651 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 134178 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 18459 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 115772618 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 373350 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 25385211 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 8251770 # Number of dispatched store instructions
-system.cpu.iew.iewDispNonSpecInsts 1715 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 3175 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents 37 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.memOrderViolationEvents 34901 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 538953 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 495548 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 1034501 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 95401130 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 23325510 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 1234205 # Number of squashed instructions skipped in execute
+system.cpu.iew.iewSquashCycles 3521799 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 133427 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 18321 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 115791419 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 375079 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 25392018 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 8252125 # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts 2098 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewIQFullEvents 2892 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 38 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.memOrderViolationEvents 34810 # Number of memory order violations
+system.cpu.iew.predictedTakenIncorrect 537595 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 497018 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 1034613 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 95405393 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 23327731 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 1239395 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
-system.cpu.iew.exec_nop 10240656 # number of nop insts executed
-system.cpu.iew.exec_refs 30399148 # number of memory reference insts executed
-system.cpu.iew.exec_branches 12029434 # Number of branches executed
-system.cpu.iew.exec_stores 7073638 # Number of stores executed
-system.cpu.iew.exec_rate 2.030035 # Inst execution rate
-system.cpu.iew.wb_sent 94712572 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 94193289 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 64506867 # num instructions producing a value
-system.cpu.iew.wb_consumers 89893282 # num instructions consuming a value
+system.cpu.iew.exec_nop 10241887 # number of nop insts executed
+system.cpu.iew.exec_refs 30401730 # number of memory reference insts executed
+system.cpu.iew.exec_branches 12031007 # Number of branches executed
+system.cpu.iew.exec_stores 7073999 # Number of stores executed
+system.cpu.iew.exec_rate 2.030570 # Inst execution rate
+system.cpu.iew.wb_sent 94717591 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 94196451 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 64508240 # num instructions producing a value
+system.cpu.iew.wb_consumers 89892394 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 2.004333 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.717594 # average fanout of values written-back
+system.cpu.iew.wb_rate 2.004839 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.717616 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.commit.commitSquashedInsts 23870674 # The number of squashed insts skipped by commit
+system.cpu.commit.commitSquashedInsts 23889448 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 389 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 914298 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 43243821 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 2.125230 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 2.743207 # Number of insts commited each cycle
+system.cpu.commit.branchMispredicts 915179 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 43224871 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 2.126161 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 2.744271 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 16770420 38.78% 38.78% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 9933071 22.97% 61.75% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 4488153 10.38% 72.13% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 2264318 5.24% 77.37% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 1614513 3.73% 81.10% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 1126501 2.60% 83.70% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 722210 1.67% 85.37% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 820173 1.90% 87.27% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 5504462 12.73% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 16760873 38.78% 38.78% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 9929358 22.97% 61.75% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 4485318 10.38% 72.12% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 2262602 5.23% 77.36% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 1610546 3.73% 81.08% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 1125217 2.60% 83.69% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 721883 1.67% 85.36% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 816904 1.89% 87.25% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 5512170 12.75% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 43243821 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::total 43224871 # Number of insts commited each cycle
system.cpu.commit.committedInsts 91903055 # Number of instructions committed
system.cpu.commit.committedOps 91903055 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
@@ -537,212 +532,212 @@ system.cpu.commit.branches 10240685 # Nu
system.cpu.commit.fp_insts 6862061 # Number of committed floating point instructions.
system.cpu.commit.int_insts 79581076 # Number of committed integer instructions.
system.cpu.commit.function_calls 1029620 # Number of function calls committed.
-system.cpu.commit.bw_lim_events 5504462 # number cycles where commit BW limit reached
+system.cpu.commit.bw_lim_events 5512170 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 153512048 # The number of ROB reads
-system.cpu.rob.rob_writes 235089898 # The number of ROB writes
-system.cpu.timesIdled 5458 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 232355 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.rob.rob_reads 153504164 # The number of ROB reads
+system.cpu.rob.rob_writes 235130535 # The number of ROB writes
+system.cpu.timesIdled 5262 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 237866 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 84179709 # Number of Instructions Simulated
system.cpu.committedOps 84179709 # Number of Ops (including micro ops) Simulated
system.cpu.committedInsts_total 84179709 # Number of Instructions Simulated
-system.cpu.cpi 0.558268 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 0.558268 # CPI: Total CPI of All Threads
-system.cpu.ipc 1.791255 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 1.791255 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 129137938 # number of integer regfile reads
-system.cpu.int_regfile_writes 70566847 # number of integer regfile writes
-system.cpu.fp_regfile_reads 6190616 # number of floating regfile reads
-system.cpu.fp_regfile_writes 6048237 # number of floating regfile writes
-system.cpu.misc_regfile_reads 714522 # number of misc regfile reads
+system.cpu.cpi 0.558146 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 0.558146 # CPI: Total CPI of All Threads
+system.cpu.ipc 1.791647 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 1.791647 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 129142322 # number of integer regfile reads
+system.cpu.int_regfile_writes 70569523 # number of integer regfile writes
+system.cpu.fp_regfile_reads 6189856 # number of floating regfile reads
+system.cpu.fp_regfile_writes 6047601 # number of floating regfile writes
+system.cpu.misc_regfile_reads 714537 # number of misc regfile reads
system.cpu.misc_regfile_writes 1 # number of misc regfile writes
-system.cpu.toL2Bus.throughput 38347030 # Throughput (bytes/s)
-system.cpu.toL2Bus.trans_dist::ReadReq 12236 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadResp 12236 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::Writeback 109 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExReq 1734 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExResp 1734 # Transaction distribution
-system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side 23446 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side 4603 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count 28049 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side 750272 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side 150784 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size 901056 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.data_through_bus 901056 # Total data (bytes)
+system.cpu.toL2Bus.throughput 37717943 # Throughput (bytes/s)
+system.cpu.toL2Bus.trans_dist::ReadReq 12006 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadResp 12006 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::Writeback 108 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExReq 1731 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExResp 1731 # Transaction distribution
+system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side 22984 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side 4598 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count 27582 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side 735488 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side 150592 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.tot_pkt_size 886080 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.data_through_bus 886080 # Total data (bytes)
system.cpu.toL2Bus.snoop_data_through_bus 0 # Total snoop data (bytes)
-system.cpu.toL2Bus.reqLayer0.occupancy 7148500 # Layer occupancy (ticks)
+system.cpu.toL2Bus.reqLayer0.occupancy 7030500 # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization 0.0 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer0.occupancy 17584500 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.occupancy 17871250 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer0.utilization 0.1 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer1.occupancy 3370500 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer1.occupancy 3590750 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization 0.0 # Layer utilization (%)
-system.cpu.icache.replacements 9791 # number of replacements
-system.cpu.icache.tagsinuse 1591.709559 # Cycle average of tags in use
-system.cpu.icache.total_refs 14740526 # Total number of references to valid blocks.
-system.cpu.icache.sampled_refs 11723 # Sample count of references to valid blocks.
-system.cpu.icache.avg_refs 1257.402201 # Average number of references to valid blocks.
-system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::cpu.inst 1591.709559 # Average occupied blocks per requestor
-system.cpu.icache.occ_percent::cpu.inst 0.777202 # Average percentage of cache occupancy
-system.cpu.icache.occ_percent::total 0.777202 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits::cpu.inst 14740526 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 14740526 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 14740526 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 14740526 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 14740526 # number of overall hits
-system.cpu.icache.overall_hits::total 14740526 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 14531 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 14531 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 14531 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 14531 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 14531 # number of overall misses
-system.cpu.icache.overall_misses::total 14531 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 399004500 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 399004500 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 399004500 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 399004500 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 399004500 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 399004500 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 14755057 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 14755057 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 14755057 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 14755057 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 14755057 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 14755057 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000985 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.000985 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.000985 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.000985 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.000985 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.000985 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 27458.846604 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 27458.846604 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 27458.846604 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 27458.846604 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 27458.846604 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 27458.846604 # average overall miss latency
-system.cpu.icache.blocked_cycles::no_mshrs 306 # number of cycles access was blocked
+system.cpu.icache.tags.replacements 9559 # number of replacements
+system.cpu.icache.tags.tagsinuse 1595.799290 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 14741729 # Total number of references to valid blocks.
+system.cpu.icache.tags.sampled_refs 11492 # Sample count of references to valid blocks.
+system.cpu.icache.tags.avg_refs 1282.781848 # Average number of references to valid blocks.
+system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
+system.cpu.icache.tags.occ_blocks::cpu.inst 1595.799290 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.779199 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.779199 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits::cpu.inst 14741729 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 14741729 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 14741729 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 14741729 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 14741729 # number of overall hits
+system.cpu.icache.overall_hits::total 14741729 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 14307 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 14307 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 14307 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 14307 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 14307 # number of overall misses
+system.cpu.icache.overall_misses::total 14307 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 399491250 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 399491250 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 399491250 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 399491250 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 399491250 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 399491250 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 14756036 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 14756036 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 14756036 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 14756036 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 14756036 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 14756036 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000970 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.000970 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.000970 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.000970 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.000970 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.000970 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 27922.782554 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 27922.782554 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 27922.782554 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 27922.782554 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 27922.782554 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 27922.782554 # average overall miss latency
+system.cpu.icache.blocked_cycles::no_mshrs 236 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.blocked::no_mshrs 7 # number of cycles access was blocked
+system.cpu.icache.blocked::no_mshrs 6 # number of cycles access was blocked
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.avg_blocked_cycles::no_mshrs 43.714286 # average number of cycles each access was blocked
+system.cpu.icache.avg_blocked_cycles::no_mshrs 39.333333 # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 2808 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 2808 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 2808 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 2808 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 2808 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 2808 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 11723 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 11723 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 11723 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 11723 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 11723 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 11723 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 297568500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 297568500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 297568500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 297568500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 297568500 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 297568500 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000795 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000795 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000795 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.000795 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000795 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.000795 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 25383.306321 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 25383.306321 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 25383.306321 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 25383.306321 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 25383.306321 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 25383.306321 # average overall mshr miss latency
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 2815 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 2815 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 2815 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 2815 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 2815 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 2815 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 11492 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 11492 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 11492 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 11492 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 11492 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 11492 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 295512250 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 295512250 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 295512250 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 295512250 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 295512250 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 295512250 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000779 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000779 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000779 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.000779 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000779 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.000779 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 25714.605813 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 25714.605813 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 25714.605813 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 25714.605813 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 25714.605813 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 25714.605813 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.l2cache.replacements 0 # number of replacements
-system.cpu.l2cache.tagsinuse 2401.280211 # Cycle average of tags in use
-system.cpu.l2cache.total_refs 8740 # Total number of references to valid blocks.
-system.cpu.l2cache.sampled_refs 3578 # Sample count of references to valid blocks.
-system.cpu.l2cache.avg_refs 2.442705 # Average number of references to valid blocks.
-system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::writebacks 17.673510 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.inst 2001.216545 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.data 382.390156 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_percent::writebacks 0.000539 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.inst 0.061072 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.data 0.011670 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::total 0.073281 # Average percentage of cache occupancy
-system.cpu.l2cache.ReadReq_hits::cpu.inst 8670 # number of ReadReq hits
+system.cpu.l2cache.tags.replacements 0 # number of replacements
+system.cpu.l2cache.tags.tagsinuse 2404.485668 # Cycle average of tags in use
+system.cpu.l2cache.tags.total_refs 8502 # Total number of references to valid blocks.
+system.cpu.l2cache.tags.sampled_refs 3587 # Sample count of references to valid blocks.
+system.cpu.l2cache.tags.avg_refs 2.370226 # Average number of references to valid blocks.
+system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
+system.cpu.l2cache.tags.occ_blocks::writebacks 17.679636 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 2007.666457 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 379.139575 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::writebacks 0.000540 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.061269 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.data 0.011570 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.073379 # Average percentage of cache occupancy
+system.cpu.l2cache.ReadReq_hits::cpu.inst 8431 # number of ReadReq hits
system.cpu.l2cache.ReadReq_hits::cpu.data 55 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 8725 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits::writebacks 109 # number of Writeback hits
-system.cpu.l2cache.Writeback_hits::total 109 # number of Writeback hits
-system.cpu.l2cache.ReadExReq_hits::cpu.data 26 # number of ReadExReq hits
-system.cpu.l2cache.ReadExReq_hits::total 26 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits::cpu.inst 8670 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.data 81 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 8751 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.inst 8670 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.data 81 # number of overall hits
-system.cpu.l2cache.overall_hits::total 8751 # number of overall hits
-system.cpu.l2cache.ReadReq_misses::cpu.inst 3053 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.data 458 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 3511 # number of ReadReq misses
-system.cpu.l2cache.ReadExReq_misses::cpu.data 1708 # number of ReadExReq misses
-system.cpu.l2cache.ReadExReq_misses::total 1708 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 3053 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 2166 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 5219 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 3053 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 2166 # number of overall misses
-system.cpu.l2cache.overall_misses::total 5219 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 199137000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 33671500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 232808500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 114404000 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 114404000 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 199137000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 148075500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 347212500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 199137000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 148075500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 347212500 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 11723 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.data 513 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 12236 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::writebacks 109 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::total 109 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data 1734 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 1734 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 11723 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 2247 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 13970 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 11723 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 2247 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 13970 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.260428 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.892788 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.286940 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.985006 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::total 0.985006 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.260428 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.963952 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.373586 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.260428 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.963952 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.373586 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 65226.662299 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 73518.558952 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 66308.316719 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 66981.264637 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 66981.264637 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 65226.662299 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 68363.573407 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 66528.549531 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 65226.662299 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 68363.573407 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 66528.549531 # average overall miss latency
+system.cpu.l2cache.ReadReq_hits::total 8486 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits::writebacks 108 # number of Writeback hits
+system.cpu.l2cache.Writeback_hits::total 108 # number of Writeback hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 25 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 25 # number of ReadExReq hits
+system.cpu.l2cache.demand_hits::cpu.inst 8431 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 80 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 8511 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.inst 8431 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.data 80 # number of overall hits
+system.cpu.l2cache.overall_hits::total 8511 # number of overall hits
+system.cpu.l2cache.ReadReq_misses::cpu.inst 3061 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.data 459 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 3520 # number of ReadReq misses
+system.cpu.l2cache.ReadExReq_misses::cpu.data 1706 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 1706 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 3061 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 2165 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 5226 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 3061 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 2165 # number of overall misses
+system.cpu.l2cache.overall_misses::total 5226 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 199703250 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 34029500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 233732750 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 114147250 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 114147250 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 199703250 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 148176750 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 347880000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 199703250 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 148176750 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 347880000 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 11492 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 514 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 12006 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::writebacks 108 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::total 108 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 1731 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 1731 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 11492 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 2245 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 13737 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 11492 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 2245 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 13737 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.266359 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.892996 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.293187 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.985557 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.985557 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.266359 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.964365 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.380432 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.266359 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.964365 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.380432 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 65241.179353 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 74138.344227 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 66401.349432 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 66909.290739 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 66909.290739 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 65241.179353 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 68441.916859 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 66567.164179 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 65241.179353 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 68441.916859 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 66567.164179 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -751,178 +746,178 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 3053 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 458 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 3511 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 1708 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::total 1708 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 3053 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.data 2166 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 5219 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 3053 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.data 2166 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 5219 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 161149500 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 28038250 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 189187750 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 93560500 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 93560500 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 161149500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 121598750 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 282748250 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 161149500 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 121598750 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 282748250 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.260428 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.892788 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.286940 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.985006 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.985006 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.260428 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.963952 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.373586 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.260428 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.963952 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.373586 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 52783.982968 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 61218.886463 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 53884.292224 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 54777.810304 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 54777.810304 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 52783.982968 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 56139.773777 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 54176.710098 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 52783.982968 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 56139.773777 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 54176.710098 # average overall mshr miss latency
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 3061 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 459 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 3520 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 1706 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 1706 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 3061 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 2165 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 5226 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 3061 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 2165 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 5226 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 160781250 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 28303000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 189084250 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 93191250 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 93191250 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 160781250 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 121494250 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 282275500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 160781250 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 121494250 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 282275500 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.266359 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.892996 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.293187 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.985557 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.985557 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.266359 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.964365 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.380432 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.266359 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.964365 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.380432 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 52525.726887 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 61662.309368 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 53717.116477 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 54625.586166 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 54625.586166 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 52525.726887 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 56117.436490 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 54013.681592 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 52525.726887 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 56117.436490 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 54013.681592 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.replacements 159 # number of replacements
-system.cpu.dcache.tagsinuse 1461.104213 # Cycle average of tags in use
-system.cpu.dcache.total_refs 28091806 # Total number of references to valid blocks.
-system.cpu.dcache.sampled_refs 2247 # Sample count of references to valid blocks.
-system.cpu.dcache.avg_refs 12501.916333 # Average number of references to valid blocks.
-system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::cpu.data 1461.104213 # Average occupied blocks per requestor
-system.cpu.dcache.occ_percent::cpu.data 0.356715 # Average percentage of cache occupancy
-system.cpu.dcache.occ_percent::total 0.356715 # Average percentage of cache occupancy
-system.cpu.dcache.ReadReq_hits::cpu.data 21598707 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 21598707 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 6492881 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 6492881 # number of WriteReq hits
-system.cpu.dcache.LoadLockedReq_hits::cpu.data 218 # number of LoadLockedReq hits
-system.cpu.dcache.LoadLockedReq_hits::total 218 # number of LoadLockedReq hits
-system.cpu.dcache.demand_hits::cpu.data 28091588 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 28091588 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 28091588 # number of overall hits
-system.cpu.dcache.overall_hits::total 28091588 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 971 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 971 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 8222 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 8222 # number of WriteReq misses
+system.cpu.dcache.tags.replacements 158 # number of replacements
+system.cpu.dcache.tags.tagsinuse 1457.925933 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 28096273 # Total number of references to valid blocks.
+system.cpu.dcache.tags.sampled_refs 2245 # Sample count of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 12515.043653 # Average number of references to valid blocks.
+system.cpu.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.tags.occ_blocks::cpu.data 1457.925933 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.355939 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.355939 # Average percentage of cache occupancy
+system.cpu.dcache.ReadReq_hits::cpu.data 21603146 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 21603146 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 6492891 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 6492891 # number of WriteReq hits
+system.cpu.dcache.LoadLockedReq_hits::cpu.data 236 # number of LoadLockedReq hits
+system.cpu.dcache.LoadLockedReq_hits::total 236 # number of LoadLockedReq hits
+system.cpu.dcache.demand_hits::cpu.data 28096037 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 28096037 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 28096037 # number of overall hits
+system.cpu.dcache.overall_hits::total 28096037 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 988 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 988 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 8212 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 8212 # number of WriteReq misses
system.cpu.dcache.LoadLockedReq_misses::cpu.data 1 # number of LoadLockedReq misses
system.cpu.dcache.LoadLockedReq_misses::total 1 # number of LoadLockedReq misses
-system.cpu.dcache.demand_misses::cpu.data 9193 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 9193 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 9193 # number of overall misses
-system.cpu.dcache.overall_misses::total 9193 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 59585500 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 59585500 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 475543278 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 475543278 # number of WriteReq miss cycles
-system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 92000 # number of LoadLockedReq miss cycles
-system.cpu.dcache.LoadLockedReq_miss_latency::total 92000 # number of LoadLockedReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 535128778 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 535128778 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 535128778 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 535128778 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 21599678 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 21599678 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.demand_misses::cpu.data 9200 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 9200 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 9200 # number of overall misses
+system.cpu.dcache.overall_misses::total 9200 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 60150500 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 60150500 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 476870547 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 476870547 # number of WriteReq miss cycles
+system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 92750 # number of LoadLockedReq miss cycles
+system.cpu.dcache.LoadLockedReq_miss_latency::total 92750 # number of LoadLockedReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 537021047 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 537021047 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 537021047 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 537021047 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 21604134 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 21604134 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 6501103 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 6501103 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::cpu.data 219 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::total 219 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 28100781 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 28100781 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 28100781 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 28100781 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.000045 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.000045 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.001265 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.001265 # miss rate for WriteReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.004566 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate::total 0.004566 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.LoadLockedReq_accesses::cpu.data 237 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::total 237 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses::cpu.data 28105237 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 28105237 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 28105237 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 28105237 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.000046 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.000046 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.001263 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.001263 # miss rate for WriteReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.004219 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate::total 0.004219 # miss rate for LoadLockedReq accesses
system.cpu.dcache.demand_miss_rate::cpu.data 0.000327 # miss rate for demand accesses
system.cpu.dcache.demand_miss_rate::total 0.000327 # miss rate for demand accesses
system.cpu.dcache.overall_miss_rate::cpu.data 0.000327 # miss rate for overall accesses
system.cpu.dcache.overall_miss_rate::total 0.000327 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 61365.087539 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 61365.087539 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 57837.907808 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 57837.907808 # average WriteReq miss latency
-system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 92000 # average LoadLockedReq miss latency
-system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 92000 # average LoadLockedReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 58210.462091 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 58210.462091 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 58210.462091 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 58210.462091 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 21885 # number of cycles access was blocked
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 60881.072874 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 60881.072874 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 58069.964321 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 58069.964321 # average WriteReq miss latency
+system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 92750 # average LoadLockedReq miss latency
+system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 92750 # average LoadLockedReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 58371.852935 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 58371.852935 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 58371.852935 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 58371.852935 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 21919 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 353 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 336 # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 61.997167 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 65.235119 # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks::writebacks 109 # number of writebacks
-system.cpu.dcache.writebacks::total 109 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 459 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 459 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 6488 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 6488 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 6947 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 6947 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 6947 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 6947 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 512 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 512 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1734 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 1734 # number of WriteReq MSHR misses
+system.cpu.dcache.writebacks::writebacks 108 # number of writebacks
+system.cpu.dcache.writebacks::total 108 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 475 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 475 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 6481 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 6481 # number of WriteReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 6956 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 6956 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 6956 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 6956 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 513 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 513 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1731 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 1731 # number of WriteReq MSHR misses
system.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data 1 # number of LoadLockedReq MSHR misses
system.cpu.dcache.LoadLockedReq_mshr_misses::total 1 # number of LoadLockedReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 2246 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 2246 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 2246 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 2246 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 34660000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 34660000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 116538997 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 116538997 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 90000 # number of LoadLockedReq MSHR miss cycles
-system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 90000 # number of LoadLockedReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 151198997 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 151198997 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 151198997 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 151198997 # number of overall MSHR miss cycles
+system.cpu.dcache.demand_mshr_misses::cpu.data 2244 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 2244 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 2244 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 2244 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 35017250 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 35017250 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 116268497 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 116268497 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 90250 # number of LoadLockedReq MSHR miss cycles
+system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 90250 # number of LoadLockedReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 151285747 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 151285747 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 151285747 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 151285747 # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.000024 # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.000024 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.000267 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.000267 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data 0.004566 # mshr miss rate for LoadLockedReq accesses
-system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total 0.004566 # mshr miss rate for LoadLockedReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.000266 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.000266 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data 0.004219 # mshr miss rate for LoadLockedReq accesses
+system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total 0.004219 # mshr miss rate for LoadLockedReq accesses
system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.000080 # mshr miss rate for demand accesses
system.cpu.dcache.demand_mshr_miss_rate::total 0.000080 # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.000080 # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_miss_rate::total 0.000080 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 67695.312500 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 67695.312500 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 67208.187428 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 67208.187428 # average WriteReq mshr miss latency
-system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 90000 # average LoadLockedReq mshr miss latency
-system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 90000 # average LoadLockedReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 67319.232858 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 67319.232858 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 67319.232858 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 67319.232858 # average overall mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 68259.746589 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 68259.746589 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 67168.398036 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 67168.398036 # average WriteReq mshr miss latency
+system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 90250 # average LoadLockedReq mshr miss latency
+system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 90250 # average LoadLockedReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 67417.890820 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 67417.890820 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 67417.890820 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 67417.890820 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
diff --git a/tests/long/se/70.twolf/ref/alpha/tru64/simple-timing/stats.txt b/tests/long/se/70.twolf/ref/alpha/tru64/simple-timing/stats.txt
index b57d95ab0..847011ac3 100644
--- a/tests/long/se/70.twolf/ref/alpha/tru64/simple-timing/stats.txt
+++ b/tests/long/se/70.twolf/ref/alpha/tru64/simple-timing/stats.txt
@@ -97,15 +97,15 @@ system.cpu.num_idle_cycles 0 # Nu
system.cpu.num_busy_cycles 237458632 # Number of busy cycles
system.cpu.not_idle_fraction 1 # Percentage of non-idle cycles
system.cpu.idle_fraction 0 # Percentage of idle cycles
-system.cpu.icache.replacements 6681 # number of replacements
-system.cpu.icache.tagsinuse 1418.052773 # Cycle average of tags in use
-system.cpu.icache.total_refs 91894580 # Total number of references to valid blocks.
-system.cpu.icache.sampled_refs 8510 # Sample count of references to valid blocks.
-system.cpu.icache.avg_refs 10798.423032 # Average number of references to valid blocks.
-system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::cpu.inst 1418.052773 # Average occupied blocks per requestor
-system.cpu.icache.occ_percent::cpu.inst 0.692409 # Average percentage of cache occupancy
-system.cpu.icache.occ_percent::total 0.692409 # Average percentage of cache occupancy
+system.cpu.icache.tags.replacements 6681 # number of replacements
+system.cpu.icache.tags.tagsinuse 1418.052773 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 91894580 # Total number of references to valid blocks.
+system.cpu.icache.tags.sampled_refs 8510 # Sample count of references to valid blocks.
+system.cpu.icache.tags.avg_refs 10798.423032 # Average number of references to valid blocks.
+system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
+system.cpu.icache.tags.occ_blocks::cpu.inst 1418.052773 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.692409 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.692409 # Average percentage of cache occupancy
system.cpu.icache.ReadReq_hits::cpu.inst 91894580 # number of ReadReq hits
system.cpu.icache.ReadReq_hits::total 91894580 # number of ReadReq hits
system.cpu.icache.demand_hits::cpu.inst 91894580 # number of demand (read+write) hits
@@ -175,19 +175,19 @@ system.cpu.icache.demand_avg_mshr_miss_latency::total 23935.605170
system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 23935.605170 # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_miss_latency::total 23935.605170 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.l2cache.replacements 0 # number of replacements
-system.cpu.l2cache.tagsinuse 2074.070560 # Cycle average of tags in use
-system.cpu.l2cache.total_refs 5956 # Total number of references to valid blocks.
-system.cpu.l2cache.sampled_refs 3109 # Sample count of references to valid blocks.
-system.cpu.l2cache.avg_refs 1.915729 # Average number of references to valid blocks.
-system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::writebacks 17.795178 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.inst 1705.018003 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.data 351.257379 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_percent::writebacks 0.000543 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.inst 0.052033 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.data 0.010720 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::total 0.063296 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.replacements 0 # number of replacements
+system.cpu.l2cache.tags.tagsinuse 2074.070560 # Cycle average of tags in use
+system.cpu.l2cache.tags.total_refs 5956 # Total number of references to valid blocks.
+system.cpu.l2cache.tags.sampled_refs 3109 # Sample count of references to valid blocks.
+system.cpu.l2cache.tags.avg_refs 1.915729 # Average number of references to valid blocks.
+system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
+system.cpu.l2cache.tags.occ_blocks::writebacks 17.795178 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 1705.018003 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 351.257379 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::writebacks 0.000543 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.052033 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.data 0.010720 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.063296 # Average percentage of cache occupancy
system.cpu.l2cache.ReadReq_hits::cpu.inst 5889 # number of ReadReq hits
system.cpu.l2cache.ReadReq_hits::cpu.data 53 # number of ReadReq hits
system.cpu.l2cache.ReadReq_hits::total 5942 # number of ReadReq hits
@@ -311,15 +311,15 @@ system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 40000
system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 40000 # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency::total 40000 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.replacements 157 # number of replacements
-system.cpu.dcache.tagsinuse 1442.043392 # Cycle average of tags in use
-system.cpu.dcache.total_refs 26495078 # Total number of references to valid blocks.
-system.cpu.dcache.sampled_refs 2223 # Sample count of references to valid blocks.
-system.cpu.dcache.avg_refs 11918.613585 # Average number of references to valid blocks.
-system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::cpu.data 1442.043392 # Average occupied blocks per requestor
-system.cpu.dcache.occ_percent::cpu.data 0.352061 # Average percentage of cache occupancy
-system.cpu.dcache.occ_percent::total 0.352061 # Average percentage of cache occupancy
+system.cpu.dcache.tags.replacements 157 # number of replacements
+system.cpu.dcache.tags.tagsinuse 1442.043392 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 26495078 # Total number of references to valid blocks.
+system.cpu.dcache.tags.sampled_refs 2223 # Sample count of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 11918.613585 # Average number of references to valid blocks.
+system.cpu.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.tags.occ_blocks::cpu.data 1442.043392 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.352061 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.352061 # Average percentage of cache occupancy
system.cpu.dcache.ReadReq_hits::cpu.data 19995723 # number of ReadReq hits
system.cpu.dcache.ReadReq_hits::total 19995723 # number of ReadReq hits
system.cpu.dcache.WriteReq_hits::cpu.data 6499355 # number of WriteReq hits