summaryrefslogtreecommitdiff
path: root/tests/long/se/70.twolf/ref/x86/linux/o3-timing/stats.txt
diff options
context:
space:
mode:
Diffstat (limited to 'tests/long/se/70.twolf/ref/x86/linux/o3-timing/stats.txt')
-rw-r--r--tests/long/se/70.twolf/ref/x86/linux/o3-timing/stats.txt1363
1 files changed, 682 insertions, 681 deletions
diff --git a/tests/long/se/70.twolf/ref/x86/linux/o3-timing/stats.txt b/tests/long/se/70.twolf/ref/x86/linux/o3-timing/stats.txt
index 27be407ab..7d03f3ce8 100644
--- a/tests/long/se/70.twolf/ref/x86/linux/o3-timing/stats.txt
+++ b/tests/long/se/70.twolf/ref/x86/linux/o3-timing/stats.txt
@@ -1,62 +1,62 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.145755 # Number of seconds simulated
-sim_ticks 145755370500 # Number of ticks simulated
-final_tick 145755370500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.148587 # Number of seconds simulated
+sim_ticks 148587085500 # Number of ticks simulated
+final_tick 148587085500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 67444 # Simulator instruction rate (inst/s)
-host_op_rate 113042 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 74431489 # Simulator tick rate (ticks/s)
-host_mem_usage 330012 # Number of bytes of host memory used
-host_seconds 1958.25 # Real time elapsed on the host
+host_inst_rate 101386 # Simulator instruction rate (inst/s)
+host_op_rate 169932 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 114064202 # Simulator tick rate (ticks/s)
+host_mem_usage 285092 # Number of bytes of host memory used
+host_seconds 1302.66 # Real time elapsed on the host
sim_insts 132071192 # Number of instructions simulated
sim_ops 221363384 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
system.clk_domain.clock 1000 # Clock period in ticks
-system.physmem.bytes_read::cpu.inst 218240 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.data 125376 # Number of bytes read from this memory
-system.physmem.bytes_read::total 343616 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 218240 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 218240 # Number of instructions bytes read from this memory
-system.physmem.num_reads::cpu.inst 3410 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 1959 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 5369 # Number of read requests responded to by this memory
-system.physmem.bw_read::cpu.inst 1497303 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 860181 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 2357484 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 1497303 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 1497303 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 1497303 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 860181 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 2357484 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.readReqs 5369 # Number of read requests accepted
+system.physmem.bytes_read::cpu.inst 225472 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 125440 # Number of bytes read from this memory
+system.physmem.bytes_read::total 350912 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 225472 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 225472 # Number of instructions bytes read from this memory
+system.physmem.num_reads::cpu.inst 3523 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 1960 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 5483 # Number of read requests responded to by this memory
+system.physmem.bw_read::cpu.inst 1517440 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 844219 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 2361659 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 1517440 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 1517440 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 1517440 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 844219 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 2361659 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 5483 # Number of read requests accepted
system.physmem.writeReqs 0 # Number of write requests accepted
-system.physmem.readBursts 5369 # Number of DRAM read bursts, including those serviced by the write queue
+system.physmem.readBursts 5483 # Number of DRAM read bursts, including those serviced by the write queue
system.physmem.writeBursts 0 # Number of DRAM write bursts, including those merged in the write queue
-system.physmem.bytesReadDRAM 343616 # Total number of bytes read from DRAM
+system.physmem.bytesReadDRAM 350912 # Total number of bytes read from DRAM
system.physmem.bytesReadWrQ 0 # Total number of bytes read from write queue
system.physmem.bytesWritten 0 # Total number of bytes written to DRAM
-system.physmem.bytesReadSys 343616 # Total read bytes from the system interface side
+system.physmem.bytesReadSys 350912 # Total read bytes from the system interface side
system.physmem.bytesWrittenSys 0 # Total written bytes from the system interface side
system.physmem.servicedByWrQ 0 # Number of DRAM read bursts serviced by the write queue
system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
-system.physmem.neitherReadNorWriteReqs 207 # Number of requests that are neither read nor write
-system.physmem.perBankRdBursts::0 284 # Per bank write bursts
-system.physmem.perBankRdBursts::1 359 # Per bank write bursts
-system.physmem.perBankRdBursts::2 451 # Per bank write bursts
-system.physmem.perBankRdBursts::3 358 # Per bank write bursts
+system.physmem.neitherReadNorWriteReqs 350 # Number of requests that are neither read nor write
+system.physmem.perBankRdBursts::0 310 # Per bank write bursts
+system.physmem.perBankRdBursts::1 352 # Per bank write bursts
+system.physmem.perBankRdBursts::2 465 # Per bank write bursts
+system.physmem.perBankRdBursts::3 360 # Per bank write bursts
system.physmem.perBankRdBursts::4 334 # Per bank write bursts
-system.physmem.perBankRdBursts::5 327 # Per bank write bursts
-system.physmem.perBankRdBursts::6 401 # Per bank write bursts
-system.physmem.perBankRdBursts::7 381 # Per bank write bursts
+system.physmem.perBankRdBursts::5 328 # Per bank write bursts
+system.physmem.perBankRdBursts::6 400 # Per bank write bursts
+system.physmem.perBankRdBursts::7 386 # Per bank write bursts
system.physmem.perBankRdBursts::8 341 # Per bank write bursts
-system.physmem.perBankRdBursts::9 279 # Per bank write bursts
-system.physmem.perBankRdBursts::10 232 # Per bank write bursts
-system.physmem.perBankRdBursts::11 279 # Per bank write bursts
-system.physmem.perBankRdBursts::12 208 # Per bank write bursts
-system.physmem.perBankRdBursts::13 464 # Per bank write bursts
-system.physmem.perBankRdBursts::14 389 # Per bank write bursts
-system.physmem.perBankRdBursts::15 282 # Per bank write bursts
+system.physmem.perBankRdBursts::9 281 # Per bank write bursts
+system.physmem.perBankRdBursts::10 278 # Per bank write bursts
+system.physmem.perBankRdBursts::11 258 # Per bank write bursts
+system.physmem.perBankRdBursts::12 226 # Per bank write bursts
+system.physmem.perBankRdBursts::13 469 # Per bank write bursts
+system.physmem.perBankRdBursts::14 405 # Per bank write bursts
+system.physmem.perBankRdBursts::15 290 # Per bank write bursts
system.physmem.perBankWrBursts::0 0 # Per bank write bursts
system.physmem.perBankWrBursts::1 0 # Per bank write bursts
system.physmem.perBankWrBursts::2 0 # Per bank write bursts
@@ -75,14 +75,14 @@ system.physmem.perBankWrBursts::14 0 # Pe
system.physmem.perBankWrBursts::15 0 # Per bank write bursts
system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
-system.physmem.totGap 145755124000 # Total gap between requests
+system.physmem.totGap 148587005000 # Total gap between requests
system.physmem.readPktSize::0 0 # Read request sizes (log2)
system.physmem.readPktSize::1 0 # Read request sizes (log2)
system.physmem.readPktSize::2 0 # Read request sizes (log2)
system.physmem.readPktSize::3 0 # Read request sizes (log2)
system.physmem.readPktSize::4 0 # Read request sizes (log2)
system.physmem.readPktSize::5 0 # Read request sizes (log2)
-system.physmem.readPktSize::6 5369 # Read request sizes (log2)
+system.physmem.readPktSize::6 5483 # Read request sizes (log2)
system.physmem.writePktSize::0 0 # Write request sizes (log2)
system.physmem.writePktSize::1 0 # Write request sizes (log2)
system.physmem.writePktSize::2 0 # Write request sizes (log2)
@@ -90,11 +90,11 @@ system.physmem.writePktSize::3 0 # Wr
system.physmem.writePktSize::4 0 # Write request sizes (log2)
system.physmem.writePktSize::5 0 # Write request sizes (log2)
system.physmem.writePktSize::6 0 # Write request sizes (log2)
-system.physmem.rdQLenPdf::0 4318 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 864 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::0 4379 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 915 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::2 165 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::3 20 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::4 2 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 21 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 3 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
@@ -186,26 +186,26 @@ system.physmem.wrQLenPdf::60 0 # Wh
system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
-system.physmem.bytesPerActivate::samples 1076 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean 318.156134 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean 184.849707 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev 333.212521 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::0-127 414 38.48% 38.48% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128-255 235 21.84% 60.32% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256-383 101 9.39% 69.70% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384-511 58 5.39% 75.09% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::512-639 43 4.00% 79.09% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640-767 47 4.37% 83.46% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::768-895 34 3.16% 86.62% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::896-1023 19 1.77% 88.38% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1024-1151 125 11.62% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total 1076 # Bytes accessed per row activation
-system.physmem.totQLat 40846250 # Total ticks spent queuing
-system.physmem.totMemAccLat 141515000 # Total ticks spent from burst creation until serviced by the DRAM
-system.physmem.totBusLat 26845000 # Total ticks spent in databus transfers
-system.physmem.avgQLat 7607.79 # Average queueing delay per DRAM burst
+system.physmem.bytesPerActivate::samples 1137 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 307.616535 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 177.186204 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 330.211340 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::0-127 456 40.11% 40.11% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128-255 252 22.16% 62.27% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256-383 97 8.53% 70.80% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384-511 50 4.40% 75.20% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::512-639 53 4.66% 79.86% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::640-767 61 5.36% 85.22% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768-895 21 1.85% 87.07% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::896-1023 17 1.50% 88.57% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024-1151 130 11.43% 100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total 1137 # Bytes accessed per row activation
+system.physmem.totQLat 38062500 # Total ticks spent queuing
+system.physmem.totMemAccLat 140868750 # Total ticks spent from burst creation until serviced by the DRAM
+system.physmem.totBusLat 27415000 # Total ticks spent in databus transfers
+system.physmem.avgQLat 6941.91 # Average queueing delay per DRAM burst
system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
-system.physmem.avgMemAccLat 26357.79 # Average memory access latency per DRAM burst
+system.physmem.avgMemAccLat 25691.91 # Average memory access latency per DRAM burst
system.physmem.avgRdBW 2.36 # Average DRAM read bandwidth in MiByte/s
system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MiByte/s
system.physmem.avgRdBWSys 2.36 # Average system read bandwidth in MiByte/s
@@ -214,280 +214,281 @@ system.physmem.peakBW 12800.00 # Th
system.physmem.busUtil 0.02 # Data bus utilization in percentage
system.physmem.busUtilRead 0.02 # Data bus utilization in percentage for reads
system.physmem.busUtilWrite 0.00 # Data bus utilization in percentage for writes
-system.physmem.avgRdQLen 1.07 # Average read queue length when enqueuing
+system.physmem.avgRdQLen 1.03 # Average read queue length when enqueuing
system.physmem.avgWrQLen 0.00 # Average write queue length when enqueuing
-system.physmem.readRowHits 4285 # Number of row buffer hits during reads
+system.physmem.readRowHits 4339 # Number of row buffer hits during reads
system.physmem.writeRowHits 0 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 79.81 # Row buffer hit rate for reads
+system.physmem.readRowHitRate 79.14 # Row buffer hit rate for reads
system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
-system.physmem.avgGap 27147536.60 # Average gap between requests
-system.physmem.pageHitRate 79.81 # Row buffer hit rate, read and write combined
-system.physmem.memoryStateTime::IDLE 139292792000 # Time in different power states
-system.physmem.memoryStateTime::REF 4866940000 # Time in different power states
+system.physmem.avgGap 27099581.43 # Average gap between requests
+system.physmem.pageHitRate 79.14 # Row buffer hit rate, read and write combined
+system.physmem.memoryStateTime::IDLE 141978840750 # Time in different power states
+system.physmem.memoryStateTime::REF 4961580000 # Time in different power states
system.physmem.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem.memoryStateTime::ACT 1591366500 # Time in different power states
+system.physmem.memoryStateTime::ACT 1644861750 # Time in different power states
system.physmem.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.membus.throughput 2357484 # Throughput (bytes/s)
-system.membus.trans_dist::ReadReq 3832 # Transaction distribution
-system.membus.trans_dist::ReadResp 3832 # Transaction distribution
-system.membus.trans_dist::UpgradeReq 207 # Transaction distribution
-system.membus.trans_dist::UpgradeResp 207 # Transaction distribution
-system.membus.trans_dist::ReadExReq 1537 # Transaction distribution
-system.membus.trans_dist::ReadExResp 1537 # Transaction distribution
-system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 11152 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count_system.cpu.l2cache.mem_side::total 11152 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count::total 11152 # Packet count per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 343616 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::total 343616 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size::total 343616 # Cumulative packet size per connected master and slave (bytes)
-system.membus.data_through_bus 343616 # Total data (bytes)
+system.membus.throughput 2361659 # Throughput (bytes/s)
+system.membus.trans_dist::ReadReq 3951 # Transaction distribution
+system.membus.trans_dist::ReadResp 3951 # Transaction distribution
+system.membus.trans_dist::UpgradeReq 350 # Transaction distribution
+system.membus.trans_dist::UpgradeResp 350 # Transaction distribution
+system.membus.trans_dist::ReadExReq 1532 # Transaction distribution
+system.membus.trans_dist::ReadExResp 1532 # Transaction distribution
+system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 11666 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.cpu.l2cache.mem_side::total 11666 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 11666 # Packet count per connected master and slave (bytes)
+system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 350912 # Cumulative packet size per connected master and slave (bytes)
+system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::total 350912 # Cumulative packet size per connected master and slave (bytes)
+system.membus.tot_pkt_size::total 350912 # Cumulative packet size per connected master and slave (bytes)
+system.membus.data_through_bus 350912 # Total data (bytes)
system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
-system.membus.reqLayer0.occupancy 6685000 # Layer occupancy (ticks)
+system.membus.reqLayer0.occupancy 7101000 # Layer occupancy (ticks)
system.membus.reqLayer0.utilization 0.0 # Layer utilization (%)
-system.membus.respLayer1.occupancy 50563044 # Layer occupancy (ticks)
+system.membus.respLayer1.occupancy 51987900 # Layer occupancy (ticks)
system.membus.respLayer1.utilization 0.0 # Layer utilization (%)
system.cpu_clk_domain.clock 500 # Clock period in ticks
-system.cpu.branchPred.lookups 19312355 # Number of BP lookups
-system.cpu.branchPred.condPredicted 19312355 # Number of conditional branches predicted
-system.cpu.branchPred.condIncorrect 1526222 # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups 12165390 # Number of BTB lookups
-system.cpu.branchPred.BTBHits 11208509 # Number of BTB hits
+system.cpu.branchPred.lookups 22396239 # Number of BP lookups
+system.cpu.branchPred.condPredicted 22396239 # Number of conditional branches predicted
+system.cpu.branchPred.condIncorrect 1554538 # Number of conditional branches incorrect
+system.cpu.branchPred.BTBLookups 14104442 # Number of BTB lookups
+system.cpu.branchPred.BTBHits 13258278 # Number of BTB hits
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 92.134399 # BTB Hit Percentage
-system.cpu.branchPred.usedRAS 1374126 # Number of times the RAS was used to get a target.
-system.cpu.branchPred.RASInCorrect 24109 # Number of incorrect RAS predictions.
+system.cpu.branchPred.BTBHitPct 94.000727 # BTB Hit Percentage
+system.cpu.branchPred.usedRAS 1524438 # Number of times the RAS was used to get a target.
+system.cpu.branchPred.RASInCorrect 22257 # Number of incorrect RAS predictions.
system.cpu.apic_clk_domain.clock 8000 # Clock period in ticks
system.cpu.workload.num_syscalls 400 # Number of system calls
-system.cpu.numCycles 291824777 # number of cpu cycles simulated
+system.cpu.numCycles 297174180 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.fetch.icacheStallCycles 24324759 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 214691013 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 19312355 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 12582635 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 56144836 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 16970936 # Number of cycles fetch has spent squashing
-system.cpu.fetch.BlockedCycles 176562009 # Number of cycles fetch has spent blocked
-system.cpu.fetch.MiscStallCycles 2090 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
-system.cpu.fetch.PendingTrapStallCycles 11526 # Number of stall cycles due to pending traps
-system.cpu.fetch.IcacheWaitRetryStallCycles 39 # Number of stall cycles due to full MSHR
-system.cpu.fetch.CacheLines 23234678 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 287353 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 272218372 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 1.300706 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 2.783258 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.icacheStallCycles 27916282 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 249227309 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 22396239 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 14782716 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 267173177 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 3706948 # Number of cycles fetch has spent squashing
+system.cpu.fetch.TlbCycles 35 # Number of cycles fetch has spent waiting for tlb
+system.cpu.fetch.MiscStallCycles 5683 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
+system.cpu.fetch.PendingTrapStallCycles 49787 # Number of stall cycles due to pending traps
+system.cpu.fetch.PendingQuiesceStallCycles 13 # Number of stall cycles due to pending quiesce instructions
+system.cpu.fetch.IcacheWaitRetryStallCycles 112 # Number of stall cycles due to full MSHR
+system.cpu.fetch.CacheLines 26681234 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 258392 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.rateDist::samples 296998563 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 1.383031 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 2.791258 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 217566223 79.92% 79.92% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 2932645 1.08% 81.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 2385496 0.88% 81.88% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 2737910 1.01% 82.88% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 3337902 1.23% 84.11% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 3515947 1.29% 85.40% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 4015286 1.48% 86.88% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 2680056 0.98% 87.86% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 33046907 12.14% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 228914394 77.08% 77.08% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 5078121 1.71% 78.79% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 4142401 1.39% 80.18% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 4790312 1.61% 81.79% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 4897925 1.65% 83.44% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 5093198 1.71% 85.16% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 5344969 1.80% 86.96% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 4001055 1.35% 88.30% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 34736188 11.70% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 272218372 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.066178 # Number of branch fetches per cycle
-system.cpu.fetch.rate 0.735685 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 35961276 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 167476538 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 44947862 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 8659583 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 15173113 # Number of cycles decode is squashing
-system.cpu.decode.DecodedInsts 347461862 # Number of instructions handled by decode
-system.cpu.rename.SquashCycles 15173113 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 42752504 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 116485143 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 31994 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 45803186 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 51972432 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 340800862 # Number of instructions processed by rename
-system.cpu.rename.ROBFullEvents 21864 # Number of times rename has blocked due to ROB full
-system.cpu.rename.IQFullEvents 45640903 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LQFullEvents 6024783 # Number of times rename has blocked due to LQ full
-system.cpu.rename.SQFullEvents 135945 # Number of times rename has blocked due to SQ full
-system.cpu.rename.RenamedOperands 394811664 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 947446953 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 625588632 # Number of integer rename lookups
-system.cpu.rename.fp_rename_lookups 4495188 # Number of floating rename lookups
+system.cpu.fetch.rateDist::total 296998563 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.075364 # Number of branch fetches per cycle
+system.cpu.fetch.rate 0.838657 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 16354452 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 230786837 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 26168548 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 21835252 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 1853474 # Number of cycles decode is squashing
+system.cpu.decode.DecodedInsts 359377278 # Number of instructions handled by decode
+system.cpu.rename.SquashCycles 1853474 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 24140537 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 162592213 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 34818 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 38296584 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 70080937 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 350637562 # Number of instructions processed by rename
+system.cpu.rename.ROBFullEvents 41127 # Number of times rename has blocked due to ROB full
+system.cpu.rename.IQFullEvents 61846506 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LQFullEvents 7943239 # Number of times rename has blocked due to LQ full
+system.cpu.rename.SQFullEvents 152837 # Number of times rename has blocked due to SQ full
+system.cpu.rename.RenamedOperands 405833434 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 972943751 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 642292546 # Number of integer rename lookups
+system.cpu.rename.fp_rename_lookups 4668888 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 259429450 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 135382214 # Number of HB maps that are undone due to squashing
-system.cpu.rename.serializingInsts 2125 # count of serializing insts renamed
-system.cpu.rename.tempSerializingInsts 2128 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 90643821 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 87211861 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 31146341 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 61275223 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 20328080 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 332778184 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded 4631 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 263626408 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 192005 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 111021931 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 233004479 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved 3386 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 272218372 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 0.968437 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 1.359512 # Number of insts issued each cycle
+system.cpu.rename.UndoneMaps 146403984 # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts 2369 # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts 2300 # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts 128426201 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 89689525 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 32027647 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 63947531 # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores 21534219 # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded 341381240 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 5216 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 266882213 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 74332 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 119621882 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 250682367 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 3971 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 296998563 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 0.898598 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 1.365381 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 146051537 53.65% 53.65% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 54756567 20.11% 73.77% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 34141482 12.54% 86.31% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 19064760 7.00% 93.31% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 11177424 4.11% 97.42% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 4331751 1.59% 99.01% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 1975514 0.73% 99.74% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 583634 0.21% 99.95% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 135703 0.05% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 171353571 57.70% 57.70% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 54179431 18.24% 75.94% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 33564937 11.30% 87.24% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 19156299 6.45% 93.69% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 10836839 3.65% 97.34% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 4376133 1.47% 98.81% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 2240693 0.75% 99.57% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 893448 0.30% 99.87% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 397212 0.13% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 272218372 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 296998563 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 150028 5.32% 5.32% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 0 0.00% 5.32% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 0 0.00% 5.32% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 0 0.00% 5.32% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 5.32% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 0 0.00% 5.32% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 0 0.00% 5.32% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 0 0.00% 5.32% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 5.32% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 5.32% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 5.32% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 5.32% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 5.32% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 5.32% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 5.32% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 5.32% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 5.32% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 5.32% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 5.32% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 5.32% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 5.32% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 5.32% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 5.32% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 5.32% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 5.32% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 5.32% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 5.32% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 5.32% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 5.32% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 2336090 82.83% 88.15% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 334182 11.85% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 240121 7.41% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 2588686 79.93% 87.34% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 410086 12.66% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
-system.cpu.iq.FU_type_0::No_OpClass 1210869 0.46% 0.46% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 164756015 62.50% 62.96% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 789411 0.30% 63.25% # Type of FU issued
-system.cpu.iq.FU_type_0::IntDiv 7036440 2.67% 65.92% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatAdd 1209865 0.46% 66.38% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 66.38% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 66.38% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatMult 0 0.00% 66.38% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 66.38% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 66.38% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 66.38% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 66.38% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 66.38% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 66.38% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 66.38% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 66.38% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMult 0 0.00% 66.38% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 66.38% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShift 0 0.00% 66.38% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 66.38% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 66.38% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 66.38% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 66.38% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 66.38% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 66.38% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 66.38% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 66.38% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 66.38% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 66.38% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 66.38% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 65957948 25.02% 91.40% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 22665860 8.60% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::No_OpClass 1211280 0.45% 0.45% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 167297217 62.69% 63.14% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 790659 0.30% 63.44% # Type of FU issued
+system.cpu.iq.FU_type_0::IntDiv 7035808 2.64% 66.07% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatAdd 1214833 0.46% 66.53% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 66.53% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 66.53% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatMult 0 0.00% 66.53% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 66.53% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 66.53% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 66.53% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 66.53% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 66.53% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 66.53% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 66.53% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 66.53% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMult 0 0.00% 66.53% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 66.53% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShift 0 0.00% 66.53% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 66.53% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 66.53% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 66.53% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 66.53% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 66.53% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 66.53% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 66.53% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 66.53% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 66.53% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 66.53% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 66.53% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 66531787 24.93% 91.46% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 22800629 8.54% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 263626408 # Type of FU issued
-system.cpu.iq.rate 0.903372 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 2820300 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.010698 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 797512450 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 440004694 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 258018761 # Number of integer instruction queue wakeup accesses
-system.cpu.iq.fp_inst_queue_reads 4971043 # Number of floating instruction queue reads
-system.cpu.iq.fp_inst_queue_writes 4096196 # Number of floating instruction queue writes
-system.cpu.iq.fp_inst_queue_wakeup_accesses 2387913 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 262734744 # Number of integer alu accesses
-system.cpu.iq.fp_alu_accesses 2501095 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 18875446 # Number of loads that had data forwarded from stores
+system.cpu.iq.FU_type_0::total 266882213 # Type of FU issued
+system.cpu.iq.rate 0.898067 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 3238893 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.012136 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 829077263 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 457002634 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 260953197 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.fp_inst_queue_reads 4998951 # Number of floating instruction queue reads
+system.cpu.iq.fp_inst_queue_writes 4330787 # Number of floating instruction queue writes
+system.cpu.iq.fp_inst_queue_wakeup_accesses 2399211 # Number of floating instruction queue wakeup accesses
+system.cpu.iq.int_alu_accesses 266394178 # Number of integer alu accesses
+system.cpu.iq.fp_alu_accesses 2515648 # Number of floating point alu accesses
+system.cpu.iew.lsq.thread0.forwLoads 18924906 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 30562274 # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses 18312 # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread0.memOrderViolation 301481 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 10630624 # Number of stores squashed
+system.cpu.iew.lsq.thread0.squashedLoads 33039938 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 13805 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.memOrderViolation 330906 # Number of memory ordering violations
+system.cpu.iew.lsq.thread0.squashedStores 11511930 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
-system.cpu.iew.lsq.thread0.rescheduledLoads 50310 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread0.cacheBlocked 1 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.lsq.thread0.rescheduledLoads 51585 # Number of loads that were rescheduled
+system.cpu.iew.lsq.thread0.cacheBlocked 19 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 15173113 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 84276429 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 5906270 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 332782815 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 102069 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 87211861 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 31146341 # Number of dispatched store instructions
-system.cpu.iew.iewDispNonSpecInsts 2037 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 2851984 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents 388220 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.memOrderViolationEvents 301481 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 659051 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 922496 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 1581547 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 261729032 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 65162827 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 1897376 # Number of squashed instructions skipped in execute
+system.cpu.iew.iewSquashCycles 1853474 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 126194753 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 5535533 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 341386456 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 110817 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 89689525 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 32027647 # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts 2236 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewIQFullEvents 2225894 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 376853 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.memOrderViolationEvents 330906 # Number of memory order violations
+system.cpu.iew.predictedTakenIncorrect 685400 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 928719 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 1614119 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 264771892 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 65665679 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 2110321 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
system.cpu.iew.exec_nop 0 # number of nop insts executed
-system.cpu.iew.exec_refs 87627279 # number of memory reference insts executed
-system.cpu.iew.exec_branches 14424837 # Number of branches executed
-system.cpu.iew.exec_stores 22464452 # Number of stores executed
-system.cpu.iew.exec_rate 0.896870 # Inst execution rate
-system.cpu.iew.wb_sent 261068756 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 260406674 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 208884231 # num instructions producing a value
-system.cpu.iew.wb_consumers 374053492 # num instructions consuming a value
+system.cpu.iew.exec_refs 88263450 # number of memory reference insts executed
+system.cpu.iew.exec_branches 14588563 # Number of branches executed
+system.cpu.iew.exec_stores 22597771 # Number of stores executed
+system.cpu.iew.exec_rate 0.890965 # Inst execution rate
+system.cpu.iew.wb_sent 264070010 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 263352408 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 208938306 # num instructions producing a value
+system.cpu.iew.wb_consumers 376948521 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 0.892339 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.558434 # average fanout of values written-back
+system.cpu.iew.wb_rate 0.886189 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.554289 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.commit.commitSquashedInsts 111590930 # The number of squashed insts skipped by commit
+system.cpu.commit.commitSquashedInsts 120072652 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 1245 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 1527972 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 257045259 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 0.861184 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 1.643795 # Number of insts commited each cycle
+system.cpu.commit.branchMispredicts 1559859 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 280678389 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 0.788673 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 1.596070 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 157102684 61.12% 61.12% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 57671303 22.44% 83.55% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 14254075 5.55% 89.10% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 12075323 4.70% 93.80% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 4232227 1.65% 95.44% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 2930251 1.14% 96.58% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 914346 0.36% 96.94% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 1028677 0.40% 97.34% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 6836373 2.66% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 180909203 64.45% 64.45% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 57692004 20.55% 85.01% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 14189338 5.06% 90.06% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 11904368 4.24% 94.31% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 4187159 1.49% 95.80% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 2885597 1.03% 96.83% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 913299 0.33% 97.15% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 1056183 0.38% 97.53% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 6941238 2.47% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 257045259 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::total 280678389 # Number of insts commited each cycle
system.cpu.commit.committedInsts 132071192 # Number of instructions committed
system.cpu.commit.committedOps 221363384 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
@@ -533,241 +534,241 @@ system.cpu.commit.op_class_0::MemWrite 20515717 9.27% 100.00% # Cl
system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction
system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction
system.cpu.commit.op_class_0::total 221363384 # Class of committed instruction
-system.cpu.commit.bw_lim_events 6836373 # number cycles where commit BW limit reached
+system.cpu.commit.bw_lim_events 6941238 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 583163200 # The number of ROB reads
-system.cpu.rob.rob_writes 681115892 # The number of ROB writes
-system.cpu.timesIdled 5968247 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 19606405 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.rob.rob_reads 615173187 # The number of ROB reads
+system.cpu.rob.rob_writes 699236981 # The number of ROB writes
+system.cpu.timesIdled 3132 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 175617 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 132071192 # Number of Instructions Simulated
system.cpu.committedOps 221363384 # Number of Ops (including micro ops) Simulated
-system.cpu.cpi 2.209602 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 2.209602 # CPI: Total CPI of All Threads
-system.cpu.ipc 0.452570 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 0.452570 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 453845201 # number of integer regfile reads
-system.cpu.int_regfile_writes 236601026 # number of integer regfile writes
-system.cpu.fp_regfile_reads 3267567 # number of floating regfile reads
-system.cpu.fp_regfile_writes 2048085 # number of floating regfile writes
-system.cpu.cc_regfile_reads 102937064 # number of cc regfile reads
-system.cpu.cc_regfile_writes 59977801 # number of cc regfile writes
-system.cpu.misc_regfile_reads 135125313 # number of misc regfile reads
+system.cpu.cpi 2.250106 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 2.250106 # CPI: Total CPI of All Threads
+system.cpu.ipc 0.444424 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 0.444424 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 456530694 # number of integer regfile reads
+system.cpu.int_regfile_writes 239288826 # number of integer regfile writes
+system.cpu.fp_regfile_reads 3276715 # number of floating regfile reads
+system.cpu.fp_regfile_writes 2059644 # number of floating regfile writes
+system.cpu.cc_regfile_reads 102986535 # number of cc regfile reads
+system.cpu.cc_regfile_writes 60205049 # number of cc regfile writes
+system.cpu.misc_regfile_reads 136896298 # number of misc regfile reads
system.cpu.misc_regfile_writes 1689 # number of misc regfile writes
-system.cpu.toL2Bus.throughput 4014617 # Throughput (bytes/s)
-system.cpu.toL2Bus.trans_dist::ReadReq 7586 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadResp 7585 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::Writeback 14 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::UpgradeReq 208 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::UpgradeResp 208 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExReq 1544 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExResp 1544 # Transaction distribution
-system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 14042 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 4438 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count::total 18480 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 442624 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 129152 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size::total 571776 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.data_through_bus 571776 # Total data (bytes)
-system.cpu.toL2Bus.snoop_data_through_bus 13376 # Total snoop data (bytes)
-system.cpu.toL2Bus.reqLayer0.occupancy 4690000 # Layer occupancy (ticks)
+system.cpu.toL2Bus.throughput 4492019 # Throughput (bytes/s)
+system.cpu.toL2Bus.trans_dist::ReadReq 8845 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadResp 8844 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::Writeback 38 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::UpgradeReq 353 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::UpgradeResp 353 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExReq 1547 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExResp 1547 # Transaction distribution
+system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 16361 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 4810 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count::total 21171 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 512128 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 132544 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.tot_pkt_size::total 644672 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.data_through_bus 644672 # Total data (bytes)
+system.cpu.toL2Bus.snoop_data_through_bus 22784 # Total snoop data (bytes)
+system.cpu.toL2Bus.reqLayer0.occupancy 5429500 # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization 0.0 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer0.occupancy 11276499 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.occupancy 13138750 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer1.occupancy 3488206 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer1.occupancy 3605850 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization 0.0 # Layer utilization (%)
-system.cpu.icache.tags.replacements 4946 # number of replacements
-system.cpu.icache.tags.tagsinuse 1631.815497 # Cycle average of tags in use
-system.cpu.icache.tags.total_refs 23225438 # Total number of references to valid blocks.
-system.cpu.icache.tags.sampled_refs 6919 # Sample count of references to valid blocks.
-system.cpu.icache.tags.avg_refs 3356.762249 # Average number of references to valid blocks.
+system.cpu.icache.tags.replacements 6027 # number of replacements
+system.cpu.icache.tags.tagsinuse 1644.648933 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 26670487 # Total number of references to valid blocks.
+system.cpu.icache.tags.sampled_refs 8006 # Sample count of references to valid blocks.
+system.cpu.icache.tags.avg_refs 3331.312391 # Average number of references to valid blocks.
system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst 1631.815497 # Average occupied blocks per requestor
-system.cpu.icache.tags.occ_percent::cpu.inst 0.796785 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_percent::total 0.796785 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_task_id_blocks::1024 1973 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::0 90 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::1 175 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::2 771 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::3 126 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::4 811 # Occupied blocks per task id
-system.cpu.icache.tags.occ_task_id_percent::1024 0.963379 # Percentage of cache occupancy per task id
-system.cpu.icache.tags.tag_accesses 46476479 # Number of tag accesses
-system.cpu.icache.tags.data_accesses 46476479 # Number of data accesses
-system.cpu.icache.ReadReq_hits::cpu.inst 23225439 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 23225439 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 23225439 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 23225439 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 23225439 # number of overall hits
-system.cpu.icache.overall_hits::total 23225439 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 9238 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 9238 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 9238 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 9238 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 9238 # number of overall misses
-system.cpu.icache.overall_misses::total 9238 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 372844498 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 372844498 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 372844498 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 372844498 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 372844498 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 372844498 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 23234677 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 23234677 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 23234677 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 23234677 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 23234677 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 23234677 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000398 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.000398 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.000398 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.000398 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.000398 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.000398 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 40359.872050 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 40359.872050 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 40359.872050 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 40359.872050 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 40359.872050 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 40359.872050 # average overall miss latency
-system.cpu.icache.blocked_cycles::no_mshrs 1450 # number of cycles access was blocked
+system.cpu.icache.tags.occ_blocks::cpu.inst 1644.648933 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.803051 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.803051 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_task_id_blocks::1024 1979 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::0 102 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::1 191 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::2 791 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::3 137 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::4 758 # Occupied blocks per task id
+system.cpu.icache.tags.occ_task_id_percent::1024 0.966309 # Percentage of cache occupancy per task id
+system.cpu.icache.tags.tag_accesses 53370822 # Number of tag accesses
+system.cpu.icache.tags.data_accesses 53370822 # Number of data accesses
+system.cpu.icache.ReadReq_hits::cpu.inst 26670487 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 26670487 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 26670487 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 26670487 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 26670487 # number of overall hits
+system.cpu.icache.overall_hits::total 26670487 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 10745 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 10745 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 10745 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 10745 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 10745 # number of overall misses
+system.cpu.icache.overall_misses::total 10745 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 397133250 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 397133250 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 397133250 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 397133250 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 397133250 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 397133250 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 26681232 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 26681232 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 26681232 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 26681232 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 26681232 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 26681232 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000403 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.000403 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.000403 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.000403 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.000403 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.000403 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 36959.818520 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 36959.818520 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 36959.818520 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 36959.818520 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 36959.818520 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 36959.818520 # average overall miss latency
+system.cpu.icache.blocked_cycles::no_mshrs 1215 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.blocked::no_mshrs 16 # number of cycles access was blocked
+system.cpu.icache.blocked::no_mshrs 29 # number of cycles access was blocked
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.avg_blocked_cycles::no_mshrs 90.625000 # average number of cycles each access was blocked
+system.cpu.icache.avg_blocked_cycles::no_mshrs 41.896552 # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 2112 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 2112 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 2112 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 2112 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 2112 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 2112 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 7126 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 7126 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 7126 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 7126 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 7126 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 7126 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 278959750 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 278959750 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 278959750 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 278959750 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 278959750 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 278959750 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000307 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000307 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000307 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.000307 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000307 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.000307 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 39146.751333 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 39146.751333 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 39146.751333 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 39146.751333 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 39146.751333 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 39146.751333 # average overall mshr miss latency
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 2386 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 2386 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 2386 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 2386 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 2386 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 2386 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 8359 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 8359 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 8359 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 8359 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 8359 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 8359 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 294698250 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 294698250 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 294698250 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 294698250 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 294698250 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 294698250 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000313 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000313 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000313 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.000313 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000313 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.000313 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 35255.203972 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 35255.203972 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 35255.203972 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 35255.203972 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 35255.203972 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 35255.203972 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.tags.replacements 0 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 2576.667242 # Cycle average of tags in use
-system.cpu.l2cache.tags.total_refs 3549 # Total number of references to valid blocks.
-system.cpu.l2cache.tags.sampled_refs 3836 # Sample count of references to valid blocks.
-system.cpu.l2cache.tags.avg_refs 0.925182 # Average number of references to valid blocks.
+system.cpu.l2cache.tags.tagsinuse 2642.321417 # Cycle average of tags in use
+system.cpu.l2cache.tags.total_refs 4553 # Total number of references to valid blocks.
+system.cpu.l2cache.tags.sampled_refs 3966 # Sample count of references to valid blocks.
+system.cpu.l2cache.tags.avg_refs 1.148008 # Average number of references to valid blocks.
system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.tags.occ_blocks::writebacks 2.524275 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.inst 2264.727526 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.data 309.415441 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_percent::writebacks 0.000077 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.inst 0.069114 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.data 0.009443 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::total 0.078634 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_task_id_blocks::1024 3836 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::0 44 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::1 173 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::2 878 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::3 142 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::4 2599 # Occupied blocks per task id
-system.cpu.l2cache.tags.occ_task_id_percent::1024 0.117065 # Percentage of cache occupancy per task id
-system.cpu.l2cache.tags.tag_accesses 78525 # Number of tag accesses
-system.cpu.l2cache.tags.data_accesses 78525 # Number of data accesses
-system.cpu.l2cache.ReadReq_hits::cpu.inst 3506 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::cpu.data 38 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 3544 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits::writebacks 14 # number of Writeback hits
-system.cpu.l2cache.Writeback_hits::total 14 # number of Writeback hits
-system.cpu.l2cache.UpgradeReq_hits::cpu.data 1 # number of UpgradeReq hits
-system.cpu.l2cache.UpgradeReq_hits::total 1 # number of UpgradeReq hits
-system.cpu.l2cache.ReadExReq_hits::cpu.data 7 # number of ReadExReq hits
-system.cpu.l2cache.ReadExReq_hits::total 7 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits::cpu.inst 3506 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.data 45 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 3551 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.inst 3506 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.data 45 # number of overall hits
-system.cpu.l2cache.overall_hits::total 3551 # number of overall hits
-system.cpu.l2cache.ReadReq_misses::cpu.inst 3411 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.data 422 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 3833 # number of ReadReq misses
-system.cpu.l2cache.UpgradeReq_misses::cpu.data 207 # number of UpgradeReq misses
-system.cpu.l2cache.UpgradeReq_misses::total 207 # number of UpgradeReq misses
-system.cpu.l2cache.ReadExReq_misses::cpu.data 1537 # number of ReadExReq misses
-system.cpu.l2cache.ReadExReq_misses::total 1537 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 3411 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 1959 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 5370 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 3411 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 1959 # number of overall misses
-system.cpu.l2cache.overall_misses::total 5370 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 236560250 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 32921250 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 269481500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 103498750 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 103498750 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 236560250 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 136420000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 372980250 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 236560250 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 136420000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 372980250 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 6917 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.data 460 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 7377 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::writebacks 14 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::total 14 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.UpgradeReq_accesses::cpu.data 208 # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.UpgradeReq_accesses::total 208 # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data 1544 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 1544 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 6917 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 2004 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 8921 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 6917 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 2004 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 8921 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.493133 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.917391 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.519588 # miss rate for ReadReq accesses
-system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.995192 # miss rate for UpgradeReq accesses
-system.cpu.l2cache.UpgradeReq_miss_rate::total 0.995192 # miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.995466 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::total 0.995466 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.493133 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.977545 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.601950 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.493133 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.977545 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.601950 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 69352.169452 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 78012.440758 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 70305.635273 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 67338.158751 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 67338.158751 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 69352.169452 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 69637.570189 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 69456.284916 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 69352.169452 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 69637.570189 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 69456.284916 # average overall miss latency
+system.cpu.l2cache.tags.occ_blocks::writebacks 1.703258 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 2327.129547 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 313.488612 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::writebacks 0.000052 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.071018 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.data 0.009567 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.080637 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_task_id_blocks::1024 3966 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::0 51 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::1 182 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::2 899 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::3 158 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::4 2676 # Occupied blocks per task id
+system.cpu.l2cache.tags.occ_task_id_percent::1024 0.121033 # Percentage of cache occupancy per task id
+system.cpu.l2cache.tags.tag_accesses 88932 # Number of tag accesses
+system.cpu.l2cache.tags.data_accesses 88932 # Number of data accesses
+system.cpu.l2cache.ReadReq_hits::cpu.inst 4479 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.data 58 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 4537 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits::writebacks 38 # number of Writeback hits
+system.cpu.l2cache.Writeback_hits::total 38 # number of Writeback hits
+system.cpu.l2cache.UpgradeReq_hits::cpu.data 3 # number of UpgradeReq hits
+system.cpu.l2cache.UpgradeReq_hits::total 3 # number of UpgradeReq hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 15 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 15 # number of ReadExReq hits
+system.cpu.l2cache.demand_hits::cpu.inst 4479 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 73 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 4552 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.inst 4479 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.data 73 # number of overall hits
+system.cpu.l2cache.overall_hits::total 4552 # number of overall hits
+system.cpu.l2cache.ReadReq_misses::cpu.inst 3524 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.data 428 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 3952 # number of ReadReq misses
+system.cpu.l2cache.UpgradeReq_misses::cpu.data 350 # number of UpgradeReq misses
+system.cpu.l2cache.UpgradeReq_misses::total 350 # number of UpgradeReq misses
+system.cpu.l2cache.ReadExReq_misses::cpu.data 1532 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 1532 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 3524 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 1960 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 5484 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 3524 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 1960 # number of overall misses
+system.cpu.l2cache.overall_misses::total 5484 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 241181750 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 32748250 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 273930000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 103353250 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 103353250 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 241181750 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 136101500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 377283250 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 241181750 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 136101500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 377283250 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 8003 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 486 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 8489 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::writebacks 38 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::total 38 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.UpgradeReq_accesses::cpu.data 353 # number of UpgradeReq accesses(hits+misses)
+system.cpu.l2cache.UpgradeReq_accesses::total 353 # number of UpgradeReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 1547 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 1547 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 8003 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 2033 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 10036 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 8003 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 2033 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 10036 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.440335 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.880658 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.465544 # miss rate for ReadReq accesses
+system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.991501 # miss rate for UpgradeReq accesses
+system.cpu.l2cache.UpgradeReq_miss_rate::total 0.991501 # miss rate for UpgradeReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.990304 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.990304 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.440335 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.964092 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.546433 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.440335 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.964092 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.546433 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 68439.770148 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 76514.602804 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 69314.271255 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 67462.956919 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 67462.956919 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 68439.770148 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 69439.540816 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 68797.091539 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 68439.770148 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 69439.540816 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 68797.091539 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -776,175 +777,175 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 3411 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 422 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 3833 # number of ReadReq MSHR misses
-system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 207 # number of UpgradeReq MSHR misses
-system.cpu.l2cache.UpgradeReq_mshr_misses::total 207 # number of UpgradeReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 1537 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::total 1537 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 3411 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.data 1959 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 5370 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 3411 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.data 1959 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 5370 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 193816250 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 27687250 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 221503500 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 2079206 # number of UpgradeReq MSHR miss cycles
-system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 2079206 # number of UpgradeReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 84212750 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 84212750 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 193816250 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 111900000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 305716250 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 193816250 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 111900000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 305716250 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.493133 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.917391 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.519588 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.995192 # mshr miss rate for UpgradeReq accesses
-system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.995192 # mshr miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.995466 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.995466 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.493133 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.977545 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.601950 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.493133 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.977545 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.601950 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 56820.946936 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 65609.597156 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 57788.546830 # average ReadReq mshr miss latency
-system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10044.473430 # average UpgradeReq mshr miss latency
-system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10044.473430 # average UpgradeReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 54790.338321 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 54790.338321 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 56820.946936 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 57120.980092 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 56930.400372 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 56820.946936 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 57120.980092 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 56930.400372 # average overall mshr miss latency
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 3524 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 428 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 3952 # number of ReadReq MSHR misses
+system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 350 # number of UpgradeReq MSHR misses
+system.cpu.l2cache.UpgradeReq_mshr_misses::total 350 # number of UpgradeReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 1532 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 1532 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 3524 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 1960 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 5484 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 3524 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 1960 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 5484 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 197010750 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 27426750 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 224437500 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 3500350 # number of UpgradeReq MSHR miss cycles
+system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 3500350 # number of UpgradeReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 84053250 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 84053250 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 197010750 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 111480000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 308490750 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 197010750 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 111480000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 308490750 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.440335 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.880658 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.465544 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.991501 # mshr miss rate for UpgradeReq accesses
+system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.991501 # mshr miss rate for UpgradeReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.990304 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.990304 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.440335 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.964092 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.546433 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.440335 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.964092 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.546433 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 55905.434166 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 64081.191589 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 56790.865385 # average ReadReq mshr miss latency
+system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10001 # average UpgradeReq mshr miss latency
+system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10001 # average UpgradeReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 54865.045692 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 54865.045692 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 55905.434166 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 56877.551020 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 56252.871991 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 55905.434166 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 56877.551020 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 56252.871991 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.tags.replacements 57 # number of replacements
-system.cpu.dcache.tags.tagsinuse 1440.781031 # Cycle average of tags in use
-system.cpu.dcache.tags.total_refs 66638710 # Total number of references to valid blocks.
-system.cpu.dcache.tags.sampled_refs 2004 # Sample count of references to valid blocks.
-system.cpu.dcache.tags.avg_refs 33252.849301 # Average number of references to valid blocks.
+system.cpu.dcache.tags.replacements 91 # number of replacements
+system.cpu.dcache.tags.tagsinuse 1449.080763 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 67091510 # Total number of references to valid blocks.
+system.cpu.dcache.tags.sampled_refs 2033 # Sample count of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 33001.234629 # Average number of references to valid blocks.
system.cpu.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.data 1440.781031 # Average occupied blocks per requestor
-system.cpu.dcache.tags.occ_percent::cpu.data 0.351753 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_percent::total 0.351753 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_task_id_blocks::1024 1947 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::0 14 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::1 34 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::2 71 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::3 428 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::4 1400 # Occupied blocks per task id
-system.cpu.dcache.tags.occ_task_id_percent::1024 0.475342 # Percentage of cache occupancy per task id
-system.cpu.dcache.tags.tag_accesses 133284338 # Number of tag accesses
-system.cpu.dcache.tags.data_accesses 133284338 # Number of data accesses
-system.cpu.dcache.ReadReq_hits::cpu.data 46124427 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 46124427 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 20513978 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 20513978 # number of WriteReq hits
-system.cpu.dcache.demand_hits::cpu.data 66638405 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 66638405 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 66638405 # number of overall hits
-system.cpu.dcache.overall_hits::total 66638405 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 1009 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 1009 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 1753 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 1753 # number of WriteReq misses
-system.cpu.dcache.demand_misses::cpu.data 2762 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 2762 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 2762 # number of overall misses
-system.cpu.dcache.overall_misses::total 2762 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 63292597 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 63292597 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 114179456 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 114179456 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 177472053 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 177472053 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 177472053 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 177472053 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 46125436 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 46125436 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.tags.occ_blocks::cpu.data 1449.080763 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.353779 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.353779 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_task_id_blocks::1024 1942 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::0 22 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::1 27 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::2 64 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::3 432 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::4 1397 # Occupied blocks per task id
+system.cpu.dcache.tags.occ_task_id_percent::1024 0.474121 # Percentage of cache occupancy per task id
+system.cpu.dcache.tags.tag_accesses 134190055 # Number of tag accesses
+system.cpu.dcache.tags.data_accesses 134190055 # Number of data accesses
+system.cpu.dcache.ReadReq_hits::cpu.data 46577118 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 46577118 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 20513830 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 20513830 # number of WriteReq hits
+system.cpu.dcache.demand_hits::cpu.data 67090948 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 67090948 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 67090948 # number of overall hits
+system.cpu.dcache.overall_hits::total 67090948 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 1162 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 1162 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 1901 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 1901 # number of WriteReq misses
+system.cpu.dcache.demand_misses::cpu.data 3063 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 3063 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 3063 # number of overall misses
+system.cpu.dcache.overall_misses::total 3063 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 64753959 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 64753959 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 117721350 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 117721350 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 182475309 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 182475309 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 182475309 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 182475309 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 46578280 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 46578280 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 20515731 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 20515731 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 66641167 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 66641167 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 66641167 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 66641167 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.000022 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.000022 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.000085 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.000085 # miss rate for WriteReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.000041 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.000041 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.000041 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.000041 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 62728.044599 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 62728.044599 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 65133.745579 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 65133.745579 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 64254.906951 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 64254.906951 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 64254.906951 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 64254.906951 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 94 # number of cycles access was blocked
-system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 2 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 47 # average number of cycles each access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
+system.cpu.dcache.demand_accesses::cpu.data 67094011 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 67094011 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 67094011 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 67094011 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.000025 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.000025 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.000093 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.000093 # miss rate for WriteReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.000046 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.000046 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.000046 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.000046 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 55726.298623 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 55726.298623 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 61926.012625 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 61926.012625 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 59574.047992 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 59574.047992 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 59574.047992 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 59574.047992 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 303 # number of cycles access was blocked
+system.cpu.dcache.blocked_cycles::no_targets 50 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 5 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_targets 1 # number of cycles access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 60.600000 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_targets 50 # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks::writebacks 14 # number of writebacks
-system.cpu.dcache.writebacks::total 14 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 548 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 548 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 2 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 2 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 550 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 550 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 550 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 550 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 461 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 461 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1751 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 1751 # number of WriteReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 2212 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 2212 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 2212 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 2212 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 33831000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 33831000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 109893794 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 109893794 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 143724794 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 143724794 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 143724794 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 143724794 # number of overall MSHR miss cycles
+system.cpu.dcache.writebacks::writebacks 38 # number of writebacks
+system.cpu.dcache.writebacks::total 38 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 676 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 676 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 1 # number of WriteReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 677 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 677 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 677 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 677 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 486 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 486 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1900 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 1900 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 2386 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 2386 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 2386 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 2386 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 33826250 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 33826250 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 113234400 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 113234400 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 147060650 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 147060650 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 147060650 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 147060650 # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.000010 # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.000010 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.000085 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.000085 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.000033 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.000033 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.000033 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.000033 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 73386.117137 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 73386.117137 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 62760.590520 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 62760.590520 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 64975.042495 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 64975.042495 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 64975.042495 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 64975.042495 # average overall mshr miss latency
+system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.000093 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.000093 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.000036 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.000036 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.000036 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.000036 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 69601.337449 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 69601.337449 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 59597.052632 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 59597.052632 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 61634.807209 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 61634.807209 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 61634.807209 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 61634.807209 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------