summaryrefslogtreecommitdiff
path: root/tests/long/se/70.twolf
diff options
context:
space:
mode:
Diffstat (limited to 'tests/long/se/70.twolf')
-rw-r--r--tests/long/se/70.twolf/ref/alpha/tru64/minor-timing/stats.txt345
-rw-r--r--tests/long/se/70.twolf/ref/alpha/tru64/o3-timing/stats.txt431
-rw-r--r--tests/long/se/70.twolf/ref/alpha/tru64/simple-atomic/stats.txt34
-rw-r--r--tests/long/se/70.twolf/ref/alpha/tru64/simple-timing/stats.txt49
-rw-r--r--tests/long/se/70.twolf/ref/arm/linux/minor-timing/stats.txt277
-rw-r--r--tests/long/se/70.twolf/ref/arm/linux/o3-timing/stats.txt1535
-rw-r--r--tests/long/se/70.twolf/ref/arm/linux/simple-atomic/stats.txt43
-rw-r--r--tests/long/se/70.twolf/ref/arm/linux/simple-timing/stats.txt53
-rw-r--r--tests/long/se/70.twolf/ref/sparc/linux/simple-atomic/stats.txt36
-rw-r--r--tests/long/se/70.twolf/ref/sparc/linux/simple-timing/stats.txt49
-rw-r--r--tests/long/se/70.twolf/ref/x86/linux/o3-timing/stats.txt1362
-rw-r--r--tests/long/se/70.twolf/ref/x86/linux/simple-atomic/stats.txt40
-rw-r--r--tests/long/se/70.twolf/ref/x86/linux/simple-timing/stats.txt53
13 files changed, 2288 insertions, 2019 deletions
diff --git a/tests/long/se/70.twolf/ref/alpha/tru64/minor-timing/stats.txt b/tests/long/se/70.twolf/ref/alpha/tru64/minor-timing/stats.txt
index 478ad3d97..6b0be7058 100644
--- a/tests/long/se/70.twolf/ref/alpha/tru64/minor-timing/stats.txt
+++ b/tests/long/se/70.twolf/ref/alpha/tru64/minor-timing/stats.txt
@@ -4,11 +4,11 @@ sim_seconds 0.051523 # Nu
sim_ticks 51522973500 # Number of ticks simulated
final_tick 51522973500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 335661 # Simulator instruction rate (inst/s)
-host_op_rate 335661 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 188179142 # Simulator tick rate (ticks/s)
-host_mem_usage 271092 # Number of bytes of host memory used
-host_seconds 273.80 # Real time elapsed on the host
+host_inst_rate 356175 # Simulator instruction rate (inst/s)
+host_op_rate 356175 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 199679816 # Simulator tick rate (ticks/s)
+host_mem_usage 295568 # Number of bytes of host memory used
+host_seconds 258.03 # Real time elapsed on the host
sim_insts 91903089 # Number of instructions simulated
sim_ops 91903089 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
@@ -86,8 +86,8 @@ system.physmem.writePktSize::3 0 # Wr
system.physmem.writePktSize::4 0 # Write request sizes (log2)
system.physmem.writePktSize::5 0 # Write request sizes (log2)
system.physmem.writePktSize::6 0 # Write request sizes (log2)
-system.physmem.rdQLenPdf::0 4908 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 387 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::0 4906 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 389 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::2 19 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::3 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::4 0 # What read queue length does an incoming req see
@@ -182,26 +182,26 @@ system.physmem.wrQLenPdf::60 0 # Wh
system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
-system.physmem.bytesPerActivate::samples 970 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean 349.690722 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean 213.310004 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev 331.842695 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::0-127 314 32.37% 32.37% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128-255 200 20.62% 52.99% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256-383 99 10.21% 63.20% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384-511 77 7.94% 71.13% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::512-639 82 8.45% 79.59% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640-767 28 2.89% 82.47% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::768-895 30 3.09% 85.57% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::896-1023 24 2.47% 88.04% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1024-1151 116 11.96% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total 970 # Bytes accessed per row activation
-system.physmem.totQLat 35079750 # Total ticks spent queuing
-system.physmem.totMemAccLat 134717250 # Total ticks spent from burst creation until serviced by the DRAM
+system.physmem.bytesPerActivate::samples 963 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 352.232606 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 215.271932 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 332.609683 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::0-127 308 31.98% 31.98% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128-255 198 20.56% 52.54% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256-383 99 10.28% 62.82% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384-511 77 8.00% 70.82% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::512-639 83 8.62% 79.44% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::640-767 29 3.01% 82.45% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768-895 26 2.70% 85.15% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::896-1023 28 2.91% 88.06% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024-1151 115 11.94% 100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total 963 # Bytes accessed per row activation
+system.physmem.totQLat 35638500 # Total ticks spent queuing
+system.physmem.totMemAccLat 135276000 # Total ticks spent from burst creation until serviced by the DRAM
system.physmem.totBusLat 26570000 # Total ticks spent in databus transfers
-system.physmem.avgQLat 6601.38 # Average queueing delay per DRAM burst
+system.physmem.avgQLat 6706.53 # Average queueing delay per DRAM burst
system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
-system.physmem.avgMemAccLat 25351.38 # Average memory access latency per DRAM burst
+system.physmem.avgMemAccLat 25456.53 # Average memory access latency per DRAM burst
system.physmem.avgRdBW 6.60 # Average DRAM read bandwidth in MiByte/s
system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MiByte/s
system.physmem.avgRdBWSys 6.60 # Average system read bandwidth in MiByte/s
@@ -212,41 +212,49 @@ system.physmem.busUtilRead 0.05 # Da
system.physmem.busUtilWrite 0.00 # Data bus utilization in percentage for writes
system.physmem.avgRdQLen 1.00 # Average read queue length when enqueuing
system.physmem.avgWrQLen 0.00 # Average write queue length when enqueuing
-system.physmem.readRowHits 4339 # Number of row buffer hits during reads
+system.physmem.readRowHits 4346 # Number of row buffer hits during reads
system.physmem.writeRowHits 0 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 81.65 # Row buffer hit rate for reads
+system.physmem.readRowHitRate 81.78 # Row buffer hit rate for reads
system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
system.physmem.avgGap 9695689.12 # Average gap between requests
-system.physmem.pageHitRate 81.65 # Row buffer hit rate, read and write combined
-system.physmem.memoryStateTime::IDLE 48460480000 # Time in different power states
+system.physmem.pageHitRate 81.78 # Row buffer hit rate, read and write combined
+system.physmem.memoryStateTime::IDLE 48467499750 # Time in different power states
system.physmem.memoryStateTime::REF 1720420000 # Time in different power states
system.physmem.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem.memoryStateTime::ACT 1340990000 # Time in different power states
+system.physmem.memoryStateTime::ACT 1333970250 # Time in different power states
system.physmem.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.membus.throughput 6600861 # Throughput (bytes/s)
system.membus.trans_dist::ReadReq 3595 # Transaction distribution
system.membus.trans_dist::ReadResp 3595 # Transaction distribution
system.membus.trans_dist::ReadExReq 1719 # Transaction distribution
system.membus.trans_dist::ReadExResp 1719 # Transaction distribution
system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 10628 # Packet count per connected master and slave (bytes)
system.membus.pkt_count::total 10628 # Packet count per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 340096 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size::total 340096 # Cumulative packet size per connected master and slave (bytes)
-system.membus.data_through_bus 340096 # Total data (bytes)
-system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
-system.membus.reqLayer0.occupancy 6107000 # Layer occupancy (ticks)
+system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 340096 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 340096 # Cumulative packet size per connected master and slave (bytes)
+system.membus.snoops 0 # Total snoops (count)
+system.membus.snoop_fanout::samples 5314 # Request fanout histogram
+system.membus.snoop_fanout::mean 0 # Request fanout histogram
+system.membus.snoop_fanout::stdev 0 # Request fanout histogram
+system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::0 5314 100.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::min_value 0 # Request fanout histogram
+system.membus.snoop_fanout::max_value 0 # Request fanout histogram
+system.membus.snoop_fanout::total 5314 # Request fanout histogram
+system.membus.reqLayer0.occupancy 6106500 # Layer occupancy (ticks)
system.membus.reqLayer0.utilization 0.0 # Layer utilization (%)
-system.membus.respLayer1.occupancy 49715750 # Layer occupancy (ticks)
+system.membus.respLayer1.occupancy 49715250 # Layer occupancy (ticks)
system.membus.respLayer1.utilization 0.1 # Layer utilization (%)
system.cpu_clk_domain.clock 500 # Clock period in ticks
-system.cpu.branchPred.lookups 11407320 # Number of BP lookups
+system.cpu.branchPred.lookups 11407319 # Number of BP lookups
system.cpu.branchPred.condPredicted 8177175 # Number of conditional branches predicted
system.cpu.branchPred.condIncorrect 788662 # Number of conditional branches incorrect
system.cpu.branchPred.BTBLookups 6672694 # Number of BTB lookups
system.cpu.branchPred.BTBHits 5348459 # Number of BTB hits
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
system.cpu.branchPred.BTBHitPct 80.154417 # BTB Hit Percentage
-system.cpu.branchPred.usedRAS 1172953 # Number of times the RAS was used to get a target.
+system.cpu.branchPred.usedRAS 1172952 # Number of times the RAS was used to get a target.
system.cpu.branchPred.RASInCorrect 216 # Number of incorrect RAS predictions.
system.cpu.dtb.fetch_hits 0 # ITB hits
system.cpu.dtb.fetch_misses 0 # ITB misses
@@ -264,10 +272,10 @@ system.cpu.dtb.data_hits 26969994 # DT
system.cpu.dtb.data_misses 47245 # DTB misses
system.cpu.dtb.data_acv 0 # DTB access violations
system.cpu.dtb.data_accesses 27017239 # DTB accesses
-system.cpu.itb.fetch_hits 22956162 # ITB hits
+system.cpu.itb.fetch_hits 22956157 # ITB hits
system.cpu.itb.fetch_misses 88 # ITB misses
system.cpu.itb.fetch_acv 0 # ITB acv
-system.cpu.itb.fetch_accesses 22956250 # ITB accesses
+system.cpu.itb.fetch_accesses 22956245 # ITB accesses
system.cpu.itb.read_hits 0 # DTB read hits
system.cpu.itb.read_misses 0 # DTB read misses
system.cpu.itb.read_acv 0 # DTB read access violations
@@ -286,21 +294,21 @@ system.cpu.numWorkItemsStarted 0 # nu
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
system.cpu.committedInsts 91903089 # Number of instructions committed
system.cpu.committedOps 91903089 # Number of ops (including micro ops) committed
-system.cpu.discardedOps 2250216 # Number of ops (including micro ops) which were discarded before commit
+system.cpu.discardedOps 2250214 # Number of ops (including micro ops) which were discarded before commit
system.cpu.numFetchSuspends 0 # Number of times Execute suspended instruction fetching
system.cpu.cpi 1.121246 # CPI: cycles per instruction
system.cpu.ipc 0.891865 # IPC: instructions per cycle
-system.cpu.tickCycles 100852685 # Number of cycles that the object actually ticked
-system.cpu.idleCycles 2193262 # Total number of cycles that the object has spent stopped
+system.cpu.tickCycles 100852672 # Number of cycles that the object actually ticked
+system.cpu.idleCycles 2193275 # Total number of cycles that the object has spent stopped
system.cpu.icache.tags.replacements 13697 # number of replacements
-system.cpu.icache.tags.tagsinuse 1640.300457 # Cycle average of tags in use
-system.cpu.icache.tags.total_refs 22940501 # Total number of references to valid blocks.
+system.cpu.icache.tags.tagsinuse 1640.302767 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 22940496 # Total number of references to valid blocks.
system.cpu.icache.tags.sampled_refs 15661 # Sample count of references to valid blocks.
-system.cpu.icache.tags.avg_refs 1464.817125 # Average number of references to valid blocks.
+system.cpu.icache.tags.avg_refs 1464.816806 # Average number of references to valid blocks.
system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst 1640.300457 # Average occupied blocks per requestor
-system.cpu.icache.tags.occ_percent::cpu.inst 0.800928 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_percent::total 0.800928 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_blocks::cpu.inst 1640.302767 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.800929 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.800929 # Average percentage of cache occupancy
system.cpu.icache.tags.occ_task_id_blocks::1024 1964 # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::0 55 # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::1 143 # Occupied blocks per task id
@@ -308,44 +316,44 @@ system.cpu.icache.tags.age_task_id_blocks_1024::2 670
system.cpu.icache.tags.age_task_id_blocks_1024::3 149 # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::4 947 # Occupied blocks per task id
system.cpu.icache.tags.occ_task_id_percent::1024 0.958984 # Percentage of cache occupancy per task id
-system.cpu.icache.tags.tag_accesses 45927985 # Number of tag accesses
-system.cpu.icache.tags.data_accesses 45927985 # Number of data accesses
-system.cpu.icache.ReadReq_hits::cpu.inst 22940501 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 22940501 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 22940501 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 22940501 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 22940501 # number of overall hits
-system.cpu.icache.overall_hits::total 22940501 # number of overall hits
+system.cpu.icache.tags.tag_accesses 45927975 # Number of tag accesses
+system.cpu.icache.tags.data_accesses 45927975 # Number of data accesses
+system.cpu.icache.ReadReq_hits::cpu.inst 22940496 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 22940496 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 22940496 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 22940496 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 22940496 # number of overall hits
+system.cpu.icache.overall_hits::total 22940496 # number of overall hits
system.cpu.icache.ReadReq_misses::cpu.inst 15661 # number of ReadReq misses
system.cpu.icache.ReadReq_misses::total 15661 # number of ReadReq misses
system.cpu.icache.demand_misses::cpu.inst 15661 # number of demand (read+write) misses
system.cpu.icache.demand_misses::total 15661 # number of demand (read+write) misses
system.cpu.icache.overall_misses::cpu.inst 15661 # number of overall misses
system.cpu.icache.overall_misses::total 15661 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 385791500 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 385791500 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 385791500 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 385791500 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 385791500 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 385791500 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 22956162 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 22956162 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 22956162 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 22956162 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 22956162 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 22956162 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 386976750 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 386976750 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 386976750 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 386976750 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 386976750 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 386976750 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 22956157 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 22956157 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 22956157 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 22956157 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 22956157 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 22956157 # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000682 # miss rate for ReadReq accesses
system.cpu.icache.ReadReq_miss_rate::total 0.000682 # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate::cpu.inst 0.000682 # miss rate for demand accesses
system.cpu.icache.demand_miss_rate::total 0.000682 # miss rate for demand accesses
system.cpu.icache.overall_miss_rate::cpu.inst 0.000682 # miss rate for overall accesses
system.cpu.icache.overall_miss_rate::total 0.000682 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 24633.899496 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 24633.899496 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 24633.899496 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 24633.899496 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 24633.899496 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 24633.899496 # average overall miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 24709.581125 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 24709.581125 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 24709.581125 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 24709.581125 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 24709.581125 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 24709.581125 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -360,26 +368,25 @@ system.cpu.icache.demand_mshr_misses::cpu.inst 15661
system.cpu.icache.demand_mshr_misses::total 15661 # number of demand (read+write) MSHR misses
system.cpu.icache.overall_mshr_misses::cpu.inst 15661 # number of overall MSHR misses
system.cpu.icache.overall_mshr_misses::total 15661 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 353105500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 353105500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 353105500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 353105500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 353105500 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 353105500 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 354287250 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 354287250 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 354287250 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 354287250 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 354287250 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 354287250 # number of overall MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000682 # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000682 # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000682 # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_miss_rate::total 0.000682 # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000682 # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_miss_rate::total 0.000682 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 22546.804163 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 22546.804163 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 22546.804163 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 22546.804163 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 22546.804163 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 22546.804163 # average overall mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 22622.262308 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 22622.262308 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 22622.262308 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 22622.262308 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 22622.262308 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 22622.262308 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.toL2Bus.throughput 22356474 # Throughput (bytes/s)
system.cpu.toL2Bus.trans_dist::ReadReq 16146 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadResp 16146 # Transaction distribution
system.cpu.toL2Bus.trans_dist::Writeback 107 # Transaction distribution
@@ -388,25 +395,35 @@ system.cpu.toL2Bus.trans_dist::ReadExResp 1745 # T
system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 31322 # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 4567 # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count::total 35889 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 1002304 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 149568 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size::total 1151872 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.data_through_bus 1151872 # Total data (bytes)
-system.cpu.toL2Bus.snoop_data_through_bus 0 # Total snoop data (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 1002304 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 149568 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size::total 1151872 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.snoops 0 # Total snoops (count)
+system.cpu.toL2Bus.snoop_fanout::samples 17998 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::mean 1 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::stdev 0 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::1 17998 100.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::min_value 1 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::max_value 1 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::total 17998 # Request fanout histogram
system.cpu.toL2Bus.reqLayer0.occupancy 9106000 # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization 0.0 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer0.occupancy 24173500 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.occupancy 24175250 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer1.occupancy 3734250 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer1.occupancy 3734000 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization 0.0 # Layer utilization (%)
system.cpu.l2cache.tags.replacements 0 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 2477.580697 # Cycle average of tags in use
+system.cpu.l2cache.tags.tagsinuse 2477.584038 # Cycle average of tags in use
system.cpu.l2cache.tags.total_refs 12565 # Total number of references to valid blocks.
system.cpu.l2cache.tags.sampled_refs 3661 # Sample count of references to valid blocks.
system.cpu.l2cache.tags.avg_refs 3.432122 # Average number of references to valid blocks.
system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
system.cpu.l2cache.tags.occ_blocks::writebacks 17.790277 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.inst 2459.790419 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 2459.793761 # Average occupied blocks per requestor
system.cpu.l2cache.tags.occ_percent::writebacks 0.000543 # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_percent::cpu.inst 0.075067 # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_percent::total 0.075610 # Average percentage of cache occupancy
@@ -437,14 +454,14 @@ system.cpu.l2cache.demand_misses::cpu.inst 5314 #
system.cpu.l2cache.demand_misses::total 5314 # number of demand (read+write) misses
system.cpu.l2cache.overall_misses::cpu.inst 5314 # number of overall misses
system.cpu.l2cache.overall_misses::total 5314 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 245013750 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 245013750 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.inst 117202000 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 117202000 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 362215750 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 362215750 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 362215750 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 362215750 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 246128750 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 246128750 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.inst 116497000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 116497000 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 362625750 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 362625750 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 362625750 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 362625750 # number of overall miss cycles
system.cpu.l2cache.ReadReq_accesses::cpu.inst 16146 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::total 16146 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.Writeback_accesses::writebacks 107 # number of Writeback accesses(hits+misses)
@@ -463,14 +480,14 @@ system.cpu.l2cache.demand_miss_rate::cpu.inst 0.297021
system.cpu.l2cache.demand_miss_rate::total 0.297021 # miss rate for demand accesses
system.cpu.l2cache.overall_miss_rate::cpu.inst 0.297021 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::total 0.297021 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 68154.033380 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 68154.033380 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.inst 68180.337405 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 68180.337405 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 68162.542341 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 68162.542341 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 68162.542341 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 68162.542341 # average overall miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 68464.186370 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 68464.186370 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.inst 67770.215241 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 67770.215241 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 68239.697027 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 68239.697027 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 68239.697027 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 68239.697027 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -487,14 +504,14 @@ system.cpu.l2cache.demand_mshr_misses::cpu.inst 5314
system.cpu.l2cache.demand_mshr_misses::total 5314 # number of demand (read+write) MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.inst 5314 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::total 5314 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 199838750 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 199838750 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.inst 95648000 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 95648000 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 295486750 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 295486750 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 295486750 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 295486750 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 200952250 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 200952250 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.inst 94943500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 94943500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 295895750 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 295895750 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 295895750 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 295895750 # number of overall MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.222656 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.222656 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.inst 0.985100 # mshr miss rate for ReadExReq accesses
@@ -503,22 +520,22 @@ system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.297021
system.cpu.l2cache.demand_mshr_miss_rate::total 0.297021 # mshr miss rate for demand accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.297021 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::total 0.297021 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 55587.969402 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 55587.969402 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.inst 55641.652123 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 55641.652123 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 55605.334964 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 55605.334964 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 55605.334964 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 55605.334964 # average overall mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 55897.705146 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 55897.705146 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.inst 55231.820826 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 55231.820826 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 55682.301468 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 55682.301468 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 55682.301468 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 55682.301468 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.dcache.tags.replacements 157 # number of replacements
-system.cpu.dcache.tags.tagsinuse 1448.553115 # Cycle average of tags in use
+system.cpu.dcache.tags.tagsinuse 1448.555792 # Cycle average of tags in use
system.cpu.dcache.tags.total_refs 26545428 # Total number of references to valid blocks.
system.cpu.dcache.tags.sampled_refs 2230 # Sample count of references to valid blocks.
system.cpu.dcache.tags.avg_refs 11903.779372 # Average number of references to valid blocks.
system.cpu.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.inst 1448.553115 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_blocks::cpu.inst 1448.555792 # Average occupied blocks per requestor
system.cpu.dcache.tags.occ_percent::cpu.inst 0.353651 # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_percent::total 0.353651 # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_task_id_blocks::1024 2073 # Occupied blocks per task id
@@ -546,14 +563,14 @@ system.cpu.dcache.demand_misses::cpu.inst 3430 # n
system.cpu.dcache.demand_misses::total 3430 # number of demand (read+write) misses
system.cpu.dcache.overall_misses::cpu.inst 3430 # number of overall misses
system.cpu.dcache.overall_misses::total 3430 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.inst 36876750 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 36876750 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.inst 198611000 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 198611000 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.inst 235487750 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 235487750 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.inst 235487750 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 235487750 # number of overall miss cycles
+system.cpu.dcache.ReadReq_miss_latency::cpu.inst 37054000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 37054000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.inst 196991000 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 196991000 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.inst 234045000 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 234045000 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.inst 234045000 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 234045000 # number of overall miss cycles
system.cpu.dcache.ReadReq_accesses::cpu.inst 20047755 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.ReadReq_accesses::total 20047755 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.inst 6501103 # number of WriteReq accesses(hits+misses)
@@ -570,14 +587,14 @@ system.cpu.dcache.demand_miss_rate::cpu.inst 0.000129
system.cpu.dcache.demand_miss_rate::total 0.000129 # miss rate for demand accesses
system.cpu.dcache.overall_miss_rate::cpu.inst 0.000129 # miss rate for overall accesses
system.cpu.dcache.overall_miss_rate::total 0.000129 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.inst 71053.468208 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 71053.468208 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.inst 68227.756785 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 68227.756785 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.inst 68655.320700 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 68655.320700 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.inst 68655.320700 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 68655.320700 # average overall miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.inst 71394.990366 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 71394.990366 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.inst 67671.246994 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 67671.246994 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.inst 68234.693878 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 68234.693878 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.inst 68234.693878 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 68234.693878 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -604,14 +621,14 @@ system.cpu.dcache.demand_mshr_misses::cpu.inst 2230
system.cpu.dcache.demand_mshr_misses::total 2230 # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses::cpu.inst 2230 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_misses::total 2230 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.inst 33572250 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 33572250 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.inst 119207500 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 119207500 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.inst 152779750 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 152779750 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.inst 152779750 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 152779750 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.inst 33506000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 33506000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.inst 118502500 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 118502500 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.inst 152008500 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 152008500 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.inst 152008500 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 152008500 # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.inst 0.000024 # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.000024 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.inst 0.000268 # mshr miss rate for WriteReq accesses
@@ -620,14 +637,14 @@ system.cpu.dcache.demand_mshr_miss_rate::cpu.inst 0.000084
system.cpu.dcache.demand_mshr_miss_rate::total 0.000084 # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate::cpu.inst 0.000084 # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_miss_rate::total 0.000084 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.inst 69221.134021 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 69221.134021 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.inst 68313.753582 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 68313.753582 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.inst 68511.098655 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 68511.098655 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.inst 68511.098655 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 68511.098655 # average overall mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.inst 69084.536082 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 69084.536082 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.inst 67909.742120 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 67909.742120 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.inst 68165.246637 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 68165.246637 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.inst 68165.246637 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 68165.246637 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
diff --git a/tests/long/se/70.twolf/ref/alpha/tru64/o3-timing/stats.txt b/tests/long/se/70.twolf/ref/alpha/tru64/o3-timing/stats.txt
index 5c7163ec8..e94df92e1 100644
--- a/tests/long/se/70.twolf/ref/alpha/tru64/o3-timing/stats.txt
+++ b/tests/long/se/70.twolf/ref/alpha/tru64/o3-timing/stats.txt
@@ -4,11 +4,11 @@ sim_seconds 0.022159 # Nu
sim_ticks 22159411000 # Number of ticks simulated
final_tick 22159411000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 150496 # Simulator instruction rate (inst/s)
-host_op_rate 150496 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 39616568 # Simulator tick rate (ticks/s)
-host_mem_usage 240828 # Number of bytes of host memory used
-host_seconds 559.35 # Real time elapsed on the host
+host_inst_rate 217065 # Simulator instruction rate (inst/s)
+host_op_rate 217065 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 57140149 # Simulator tick rate (ticks/s)
+host_mem_usage 296848 # Number of bytes of host memory used
+host_seconds 387.81 # Real time elapsed on the host
sim_insts 84179709 # Number of instructions simulated
sim_ops 84179709 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
@@ -200,12 +200,12 @@ system.physmem.bytesPerActivate::768-895 35 4.04% 80.48% # By
system.physmem.bytesPerActivate::896-1023 46 5.31% 85.80% # Bytes accessed per row activation
system.physmem.bytesPerActivate::1024-1151 123 14.20% 100.00% # Bytes accessed per row activation
system.physmem.bytesPerActivate::total 866 # Bytes accessed per row activation
-system.physmem.totQLat 40678250 # Total ticks spent queuing
-system.physmem.totMemAccLat 138778250 # Total ticks spent from burst creation until serviced by the DRAM
+system.physmem.totQLat 41291750 # Total ticks spent queuing
+system.physmem.totMemAccLat 139391750 # Total ticks spent from burst creation until serviced by the DRAM
system.physmem.totBusLat 26160000 # Total ticks spent in databus transfers
-system.physmem.avgQLat 7774.89 # Average queueing delay per DRAM burst
+system.physmem.avgQLat 7892.15 # Average queueing delay per DRAM burst
system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
-system.physmem.avgMemAccLat 26524.89 # Average memory access latency per DRAM burst
+system.physmem.avgMemAccLat 26642.15 # Average memory access latency per DRAM burst
system.physmem.avgRdBW 15.11 # Average DRAM read bandwidth in MiByte/s
system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MiByte/s
system.physmem.avgRdBWSys 15.11 # Average system read bandwidth in MiByte/s
@@ -222,25 +222,33 @@ system.physmem.readRowHitRate 83.22 # Ro
system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
system.physmem.avgGap 4235344.32 # Average gap between requests
system.physmem.pageHitRate 83.22 # Row buffer hit rate, read and write combined
-system.physmem.memoryStateTime::IDLE 20544029500 # Time in different power states
+system.physmem.memoryStateTime::IDLE 20543925500 # Time in different power states
system.physmem.memoryStateTime::REF 739700000 # Time in different power states
system.physmem.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem.memoryStateTime::ACT 868593500 # Time in different power states
+system.physmem.memoryStateTime::ACT 868697500 # Time in different power states
system.physmem.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.membus.throughput 15110871 # Throughput (bytes/s)
system.membus.trans_dist::ReadReq 3523 # Transaction distribution
system.membus.trans_dist::ReadResp 3523 # Transaction distribution
system.membus.trans_dist::ReadExReq 1709 # Transaction distribution
system.membus.trans_dist::ReadExResp 1709 # Transaction distribution
system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 10464 # Packet count per connected master and slave (bytes)
system.membus.pkt_count::total 10464 # Packet count per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 334848 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size::total 334848 # Cumulative packet size per connected master and slave (bytes)
-system.membus.data_through_bus 334848 # Total data (bytes)
-system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
-system.membus.reqLayer0.occupancy 6531000 # Layer occupancy (ticks)
+system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 334848 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 334848 # Cumulative packet size per connected master and slave (bytes)
+system.membus.snoops 0 # Total snoops (count)
+system.membus.snoop_fanout::samples 5232 # Request fanout histogram
+system.membus.snoop_fanout::mean 0 # Request fanout histogram
+system.membus.snoop_fanout::stdev 0 # Request fanout histogram
+system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::0 5232 100.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::min_value 0 # Request fanout histogram
+system.membus.snoop_fanout::max_value 0 # Request fanout histogram
+system.membus.snoop_fanout::total 5232 # Request fanout histogram
+system.membus.reqLayer0.occupancy 6530000 # Layer occupancy (ticks)
system.membus.reqLayer0.utilization 0.0 # Layer utilization (%)
-system.membus.respLayer1.occupancy 48922250 # Layer occupancy (ticks)
+system.membus.respLayer1.occupancy 48921000 # Layer occupancy (ticks)
system.membus.respLayer1.utilization 0.2 # Layer utilization (%)
system.cpu_clk_domain.clock 500 # Clock period in ticks
system.cpu.branchPred.lookups 16298030 # Number of BP lookups
@@ -288,22 +296,22 @@ system.cpu.workload.num_syscalls 389 # Nu
system.cpu.numCycles 44318823 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.fetch.icacheStallCycles 16859425 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.icacheStallCycles 16859440 # Number of cycles fetch is stalled on an Icache miss
system.cpu.fetch.Insts 139373095 # Number of instructions fetch has processed
system.cpu.fetch.Branches 16298030 # Number of branches that fetch encountered
system.cpu.fetch.predictedBranches 9227373 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 26218432 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.Cycles 26218420 # Number of cycles fetch has run and was not squashing or blocked
system.cpu.fetch.SquashCycles 2029202 # Number of cycles fetch has spent squashing
system.cpu.fetch.MiscStallCycles 113 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
system.cpu.fetch.PendingTrapStallCycles 2359 # Number of stall cycles due to pending traps
system.cpu.fetch.IcacheWaitRetryStallCycles 29 # Number of stall cycles due to full MSHR
system.cpu.fetch.CacheLines 16127186 # Number of cache lines fetched
system.cpu.fetch.IcacheSquashes 380559 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 44094959 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::samples 44094962 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::mean 3.160749 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::stdev 3.432020 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 19653194 44.57% 44.57% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 19653197 44.57% 44.57% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::1 2660337 6.03% 50.60% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::2 1339868 3.04% 53.64% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::3 1948475 4.42% 58.06% # Number of instructions fetched each cycle (Total)
@@ -315,11 +323,11 @@ system.cpu.fetch.rateDist::8 11866174 26.91% 100.00% # Nu
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 44094959 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::total 44094962 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.branchRate 0.367745 # Number of branch fetches per cycle
system.cpu.fetch.rate 3.144783 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 13063421 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 8246941 # Number of cycles decode is blocked
+system.cpu.decode.IdleCycles 13063436 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 8246929 # Number of cycles decode is blocked
system.cpu.decode.RunCycles 19674377 # Number of cycles decode is running
system.cpu.decode.UnblockCycles 2107337 # Number of cycles decode is unblocking
system.cpu.decode.SquashCycles 1002883 # Number of cycles decode is squashing
@@ -328,9 +336,9 @@ system.cpu.decode.BranchMispred 12053 # Nu
system.cpu.decode.DecodedInsts 133445502 # Number of instructions handled by decode
system.cpu.decode.SquashedInsts 49010 # Number of squashed instructions handled by decode
system.cpu.rename.SquashCycles 1002883 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 14206611 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 4728529 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 8933 # count of cycles rename stalled for serializing inst
+system.cpu.rename.IdleCycles 14206626 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 4728528 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 8922 # count of cycles rename stalled for serializing inst
system.cpu.rename.RunCycles 20521133 # Number of cycles rename is running
system.cpu.rename.UnblockCycles 3626870 # Number of cycles rename is unblocking
system.cpu.rename.RenamedInsts 129917938 # Number of instructions processed by rename
@@ -353,28 +361,28 @@ system.cpu.memDep0.conflictingLoads 3541499 # Nu
system.cpu.memDep0.conflictingStores 1618929 # Number of conflicting stores.
system.cpu.iq.iqInstsAdded 112639456 # Number of instructions added to the IQ (excludes non-spec)
system.cpu.iq.iqNonSpecInstsAdded 1940 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 100102495 # Number of instructions issued
+system.cpu.iq.iqInstsIssued 100102500 # Number of instructions issued
system.cpu.iq.iqSquashedInstsIssued 120259 # Number of squashed instructions issued
system.cpu.iq.iqSquashedInstsExamined 27967887 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 21886195 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedOperandsExamined 21886191 # Number of squashed operands that are examined and possibly removed from graph
system.cpu.iq.iqSquashedNonSpecRemoved 1551 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 44094959 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::samples 44094962 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::mean 2.270157 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::stdev 2.096378 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 11535003 26.16% 26.16% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 7754472 17.59% 43.75% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 7555417 17.13% 60.88% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 5737107 13.01% 73.89% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 4489381 10.18% 84.07% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 2977390 6.75% 90.82% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 2013843 4.57% 95.39% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 11535006 26.16% 26.16% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 7754469 17.59% 43.75% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 7555421 17.13% 60.88% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 5737104 13.01% 73.89% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 4489383 10.18% 84.07% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 2977389 6.75% 90.82% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 2013844 4.57% 95.39% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::7 1160432 2.63% 98.02% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::8 871914 1.98% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 44094959 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 44094962 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IntAlu 479018 20.14% 20.14% # attempts to use FU when none available
system.cpu.iq.fu_full::IntMult 0 0.00% 20.14% # attempts to use FU when none available
@@ -410,7 +418,7 @@ system.cpu.iq.fu_full::MemWrite 160330 6.74% 100.00% # at
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 7 0.00% 0.00% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 60895265 60.83% 60.83% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 60895268 60.83% 60.83% # Type of FU issued
system.cpu.iq.FU_type_0::IntMult 491428 0.49% 61.32% # Type of FU issued
system.cpu.iq.FU_type_0::IntDiv 0 0.00% 61.32% # Type of FU issued
system.cpu.iq.FU_type_0::FloatAdd 2836761 2.83% 64.16% # Type of FU issued
@@ -439,23 +447,23 @@ system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 67.79% # Ty
system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 67.79% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 67.79% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 67.79% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 24980976 24.96% 92.74% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 24980978 24.96% 92.74% # Type of FU issued
system.cpu.iq.FU_type_0::MemWrite 7264985 7.26% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 100102495 # Type of FU issued
+system.cpu.iq.FU_type_0::total 100102500 # Type of FU issued
system.cpu.iq.rate 2.258690 # Inst issue rate
system.cpu.iq.fu_busy_cnt 2377986 # FU busy when requested
system.cpu.iq.fu_busy_rate 0.023756 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 231175572 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_reads 231175585 # Number of integer instruction queue reads
system.cpu.iq.int_inst_queue_writes 131029945 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 90008845 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.int_inst_queue_wakeup_accesses 90008848 # Number of integer instruction queue wakeup accesses
system.cpu.iq.fp_inst_queue_reads 15622622 # Number of floating instruction queue reads
system.cpu.iq.fp_inst_queue_writes 9621224 # Number of floating instruction queue writes
system.cpu.iq.fp_inst_queue_wakeup_accesses 7166740 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 94135365 # Number of integer alu accesses
+system.cpu.iq.int_alu_accesses 94135370 # Number of integer alu accesses
system.cpu.iq.fp_alu_accesses 8345109 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 1908745 # Number of loads that had data forwarded from stores
+system.cpu.iew.lsq.thread0.forwLoads 1908744 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
system.cpu.iew.lsq.thread0.squashedLoads 7109479 # Number of loads squashed
system.cpu.iew.lsq.thread0.ignoredResponses 10719 # Number of memory responses ignored because the instruction is squashed
@@ -468,31 +476,31 @@ system.cpu.iew.lsq.thread0.cacheBlocked 2468 # Nu
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
system.cpu.iew.iewSquashCycles 1002883 # Number of cycles IEW is squashing
system.cpu.iew.iewBlockCycles 3707628 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 461880 # Number of cycles IEW is unblocking
+system.cpu.iew.iewUnblockCycles 461879 # Number of cycles IEW is unblocking
system.cpu.iew.iewDispatchedInsts 123638491 # Number of instructions dispatched to IQ
system.cpu.iew.iewDispSquashedInsts 278104 # Number of squashed instructions skipped by dispatch
system.cpu.iew.iewDispLoadInsts 27105677 # Number of dispatched load instructions
system.cpu.iew.iewDispStoreInsts 8747640 # Number of dispatched store instructions
system.cpu.iew.iewDispNonSpecInsts 1940 # Number of dispatched non-speculative instructions
system.cpu.iew.iewIQFullEvents 39979 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents 414958 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 414957 # Number of times the LSQ has become full, causing a stall
system.cpu.iew.memOrderViolationEvents 42241 # Number of memory order violations
system.cpu.iew.predictedTakenIncorrect 554445 # Number of branches that were predicted taken incorrectly
system.cpu.iew.predictedNotTakenIncorrect 525545 # Number of branches that were predicted not taken incorrectly
system.cpu.iew.branchMispredicts 1079990 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 98729732 # Number of executed instructions
+system.cpu.iew.iewExecutedInsts 98729735 # Number of executed instructions
system.cpu.iew.iewExecLoadInsts 24378234 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 1372763 # Number of squashed instructions skipped in execute
+system.cpu.iew.iewExecSquashedInsts 1372765 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
system.cpu.iew.exec_nop 10997095 # number of nop insts executed
system.cpu.iew.exec_refs 31540837 # number of memory reference insts executed
system.cpu.iew.exec_branches 12532490 # Number of branches executed
system.cpu.iew.exec_stores 7162603 # Number of stores executed
system.cpu.iew.exec_rate 2.227716 # Inst execution rate
-system.cpu.iew.wb_sent 97918366 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 97175585 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 67088116 # num instructions producing a value
-system.cpu.iew.wb_consumers 95122373 # num instructions consuming a value
+system.cpu.iew.wb_sent 97918369 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 97175588 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 67088119 # num instructions producing a value
+system.cpu.iew.wb_consumers 95122375 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
system.cpu.iew.wb_rate 2.192648 # insts written-back per cycle
system.cpu.iew.wb_fanout 0.705282 # average fanout of values written-back
@@ -500,23 +508,23 @@ system.cpu.iew.wb_penalized_rate 0 # fr
system.cpu.commit.commitSquashedInsts 31736961 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 389 # The number of times commit has been forced to stall to communicate backwards
system.cpu.commit.branchMispredicts 962705 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 39466883 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::samples 39466886 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::mean 2.328612 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::stdev 2.908948 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 14969501 37.93% 37.93% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 8597580 21.78% 59.71% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 3898486 9.88% 69.59% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 1956471 4.96% 74.55% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 1378247 3.49% 78.04% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 1028776 2.61% 80.65% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 694004 1.76% 82.41% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 14969499 37.93% 37.93% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 8597582 21.78% 59.71% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 3898491 9.88% 69.59% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 1956472 4.96% 74.55% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 1378246 3.49% 78.04% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 1028775 2.61% 80.65% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 694003 1.76% 82.41% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::7 732346 1.86% 84.26% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::8 6211472 15.74% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 39466883 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::total 39466886 # Number of insts commited each cycle
system.cpu.commit.committedInsts 91903055 # Number of instructions committed
system.cpu.commit.committedOps 91903055 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
@@ -564,23 +572,22 @@ system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% #
system.cpu.commit.op_class_0::total 91903055 # Class of committed instruction
system.cpu.commit.bw_lim_events 6211472 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 156894387 # The number of ROB reads
+system.cpu.rob.rob_reads 156894390 # The number of ROB reads
system.cpu.rob.rob_writes 251967276 # The number of ROB writes
-system.cpu.timesIdled 4538 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 223864 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.timesIdled 4539 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 223861 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 84179709 # Number of Instructions Simulated
system.cpu.committedOps 84179709 # Number of Ops (including micro ops) Simulated
system.cpu.cpi 0.526479 # CPI: Cycles Per Instruction
system.cpu.cpi_total 0.526479 # CPI: Total CPI of All Threads
system.cpu.ipc 1.899412 # IPC: Instructions Per Cycle
system.cpu.ipc_total 1.899412 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 133358099 # number of integer regfile reads
-system.cpu.int_regfile_writes 73122879 # number of integer regfile writes
+system.cpu.int_regfile_reads 133358103 # number of integer regfile reads
+system.cpu.int_regfile_writes 73122882 # number of integer regfile writes
system.cpu.fp_regfile_reads 6250590 # number of floating regfile reads
system.cpu.fp_regfile_writes 6153622 # number of floating regfile writes
system.cpu.misc_regfile_reads 718773 # number of misc regfile reads
system.cpu.misc_regfile_writes 1 # number of misc regfile writes
-system.cpu.toL2Bus.throughput 40079044 # Throughput (bytes/s)
system.cpu.toL2Bus.trans_dist::ReadReq 12032 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadResp 12032 # Transaction distribution
system.cpu.toL2Bus.trans_dist::Writeback 110 # Transaction distribution
@@ -589,24 +596,34 @@ system.cpu.toL2Bus.trans_dist::ReadExResp 1735 # T
system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 23038 # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 4606 # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count::total 27644 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 737216 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 150912 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size::total 888128 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.data_through_bus 888128 # Total data (bytes)
-system.cpu.toL2Bus.snoop_data_through_bus 0 # Total snoop data (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 737216 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 150912 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size::total 888128 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.snoops 0 # Total snoops (count)
+system.cpu.toL2Bus.snoop_fanout::samples 13877 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::mean 1 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::stdev 0 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::1 13877 100.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::min_value 1 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::max_value 1 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::total 13877 # Request fanout histogram
system.cpu.toL2Bus.reqLayer0.occupancy 7048500 # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization 0.0 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer0.occupancy 17856750 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.occupancy 17856500 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer0.utilization 0.1 # Layer utilization (%)
system.cpu.toL2Bus.respLayer1.occupancy 3547750 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization 0.0 # Layer utilization (%)
system.cpu.icache.tags.replacements 9583 # number of replacements
-system.cpu.icache.tags.tagsinuse 1600.631079 # Cycle average of tags in use
+system.cpu.icache.tags.tagsinuse 1600.631019 # Cycle average of tags in use
system.cpu.icache.tags.total_refs 16112652 # Total number of references to valid blocks.
system.cpu.icache.tags.sampled_refs 11519 # Sample count of references to valid blocks.
system.cpu.icache.tags.avg_refs 1398.789131 # Average number of references to valid blocks.
system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst 1600.631079 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_blocks::cpu.inst 1600.631019 # Average occupied blocks per requestor
system.cpu.icache.tags.occ_percent::cpu.inst 0.781558 # Average percentage of cache occupancy
system.cpu.icache.tags.occ_percent::total 0.781558 # Average percentage of cache occupancy
system.cpu.icache.tags.occ_task_id_blocks::1024 1936 # Occupied blocks per task id
@@ -630,12 +647,12 @@ system.cpu.icache.demand_misses::cpu.inst 14533 # n
system.cpu.icache.demand_misses::total 14533 # number of demand (read+write) misses
system.cpu.icache.overall_misses::cpu.inst 14533 # number of overall misses
system.cpu.icache.overall_misses::total 14533 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 419582750 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 419582750 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 419582750 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 419582750 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 419582750 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 419582750 # number of overall miss cycles
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 419606250 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 419606250 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 419606250 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 419606250 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 419606250 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 419606250 # number of overall miss cycles
system.cpu.icache.ReadReq_accesses::cpu.inst 16127185 # number of ReadReq accesses(hits+misses)
system.cpu.icache.ReadReq_accesses::total 16127185 # number of ReadReq accesses(hits+misses)
system.cpu.icache.demand_accesses::cpu.inst 16127185 # number of demand (read+write) accesses
@@ -648,12 +665,12 @@ system.cpu.icache.demand_miss_rate::cpu.inst 0.000901
system.cpu.icache.demand_miss_rate::total 0.000901 # miss rate for demand accesses
system.cpu.icache.overall_miss_rate::cpu.inst 0.000901 # miss rate for overall accesses
system.cpu.icache.overall_miss_rate::total 0.000901 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 28871.034886 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 28871.034886 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 28871.034886 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 28871.034886 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 28871.034886 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 28871.034886 # average overall miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 28872.651896 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 28872.651896 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 28872.651896 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 28872.651896 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 28872.651896 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 28872.651896 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 196 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 5 # number of cycles access was blocked
@@ -674,34 +691,34 @@ system.cpu.icache.demand_mshr_misses::cpu.inst 11519
system.cpu.icache.demand_mshr_misses::total 11519 # number of demand (read+write) MSHR misses
system.cpu.icache.overall_mshr_misses::cpu.inst 11519 # number of overall MSHR misses
system.cpu.icache.overall_mshr_misses::total 11519 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 306553250 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 306553250 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 306553250 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 306553250 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 306553250 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 306553250 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 306578000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 306578000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 306578000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 306578000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 306578000 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 306578000 # number of overall MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000714 # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000714 # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000714 # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_miss_rate::total 0.000714 # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000714 # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_miss_rate::total 0.000714 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 26612.835316 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 26612.835316 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 26612.835316 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 26612.835316 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 26612.835316 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 26612.835316 # average overall mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 26614.983940 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 26614.983940 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 26614.983940 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 26614.983940 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 26614.983940 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 26614.983940 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.tags.replacements 0 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 2401.991352 # Cycle average of tags in use
+system.cpu.l2cache.tags.tagsinuse 2401.991277 # Cycle average of tags in use
system.cpu.l2cache.tags.total_refs 8524 # Total number of references to valid blocks.
system.cpu.l2cache.tags.sampled_refs 3591 # Sample count of references to valid blocks.
system.cpu.l2cache.tags.avg_refs 2.373712 # Average number of references to valid blocks.
system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.tags.occ_blocks::writebacks 17.703655 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.inst 2007.347251 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.data 376.940446 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::writebacks 17.703654 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 2007.347182 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 376.940441 # Average occupied blocks per requestor
system.cpu.l2cache.tags.occ_percent::writebacks 0.000540 # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_percent::cpu.inst 0.061259 # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_percent::cpu.data 0.011503 # Average percentage of cache occupancy
@@ -739,17 +756,17 @@ system.cpu.l2cache.demand_misses::total 5232 # nu
system.cpu.l2cache.overall_misses::cpu.inst 3065 # number of overall misses
system.cpu.l2cache.overall_misses::cpu.data 2167 # number of overall misses
system.cpu.l2cache.overall_misses::total 5232 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 210486500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 35117500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 245604000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 123627750 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 123627750 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 210486500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 158745250 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 369231750 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 210486500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 158745250 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 369231750 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 210511250 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 35108000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 245619250 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 123622250 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 123622250 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 210511250 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 158730250 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 369241500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 210511250 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 158730250 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 369241500 # number of overall miss cycles
system.cpu.l2cache.ReadReq_accesses::cpu.inst 11519 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::cpu.data 513 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::total 12032 # number of ReadReq accesses(hits+misses)
@@ -774,17 +791,17 @@ system.cpu.l2cache.demand_miss_rate::total 0.380039 #
system.cpu.l2cache.overall_miss_rate::cpu.inst 0.266082 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::cpu.data 0.963968 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::total 0.380039 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 68674.225122 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 76675.764192 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 69714.447914 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 72339.233470 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 72339.233470 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 68674.225122 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 73255.768343 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 70571.817661 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 68674.225122 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 73255.768343 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 70571.817661 # average overall miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 68682.300163 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 76655.021834 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 69718.776611 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 72336.015214 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 72336.015214 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 68682.300163 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 73248.846331 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 70573.681193 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 68682.300163 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 73248.846331 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 70573.681193 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -804,17 +821,17 @@ system.cpu.l2cache.demand_mshr_misses::total 5232
system.cpu.l2cache.overall_mshr_misses::cpu.inst 3065 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.data 2167 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::total 5232 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 171659000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 29432500 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 201091500 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 102767750 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 102767750 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 171659000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 132200250 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 303859250 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 171659000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 132200250 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 303859250 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 171684750 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 29423500 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 201108250 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 102762250 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 102762250 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 171684750 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 132185750 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 303870500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 171684750 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 132185750 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 303870500 # number of overall MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.266082 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.892788 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.292803 # mshr miss rate for ReadReq accesses
@@ -826,25 +843,25 @@ system.cpu.l2cache.demand_mshr_miss_rate::total 0.380039
system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.266082 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.963968 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::total 0.380039 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 56006.199021 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 64263.100437 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 57079.619642 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 60133.265067 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 60133.265067 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 56006.199021 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 61006.114444 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 58077.073777 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 56006.199021 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 61006.114444 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 58077.073777 # average overall mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 56014.600326 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 64243.449782 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 57084.374113 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 60130.046811 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 60130.046811 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 56014.600326 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 60999.423166 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 58079.224006 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 56014.600326 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 60999.423166 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 58079.224006 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.dcache.tags.replacements 160 # number of replacements
-system.cpu.dcache.tags.tagsinuse 1457.564736 # Cycle average of tags in use
-system.cpu.dcache.tags.total_refs 28680752 # Total number of references to valid blocks.
+system.cpu.dcache.tags.tagsinuse 1457.564755 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 28680753 # Total number of references to valid blocks.
system.cpu.dcache.tags.sampled_refs 2248 # Sample count of references to valid blocks.
-system.cpu.dcache.tags.avg_refs 12758.341637 # Average number of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 12758.342082 # Average number of references to valid blocks.
system.cpu.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.data 1457.564736 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_blocks::cpu.data 1457.564755 # Average occupied blocks per requestor
system.cpu.dcache.tags.occ_percent::cpu.data 0.355851 # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_percent::total 0.355851 # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_task_id_blocks::1024 2088 # Occupied blocks per task id
@@ -853,48 +870,48 @@ system.cpu.dcache.tags.age_task_id_blocks_1024::1 131
system.cpu.dcache.tags.age_task_id_blocks_1024::2 542 # Occupied blocks per task id
system.cpu.dcache.tags.age_task_id_blocks_1024::4 1388 # Occupied blocks per task id
system.cpu.dcache.tags.occ_task_id_percent::1024 0.509766 # Percentage of cache occupancy per task id
-system.cpu.dcache.tags.tag_accesses 57382574 # Number of tag accesses
-system.cpu.dcache.tags.data_accesses 57382574 # Number of data accesses
+system.cpu.dcache.tags.tag_accesses 57382576 # Number of tag accesses
+system.cpu.dcache.tags.data_accesses 57382576 # Number of data accesses
system.cpu.dcache.ReadReq_hits::cpu.data 22187756 # number of ReadReq hits
system.cpu.dcache.ReadReq_hits::total 22187756 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 6492734 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 6492734 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 6492735 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 6492735 # number of WriteReq hits
system.cpu.dcache.LoadLockedReq_hits::cpu.data 262 # number of LoadLockedReq hits
system.cpu.dcache.LoadLockedReq_hits::total 262 # number of LoadLockedReq hits
-system.cpu.dcache.demand_hits::cpu.data 28680490 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 28680490 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 28680490 # number of overall hits
-system.cpu.dcache.overall_hits::total 28680490 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 1041 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 1041 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 8369 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 8369 # number of WriteReq misses
+system.cpu.dcache.demand_hits::cpu.data 28680491 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 28680491 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 28680491 # number of overall hits
+system.cpu.dcache.overall_hits::total 28680491 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 1042 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 1042 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 8368 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 8368 # number of WriteReq misses
system.cpu.dcache.LoadLockedReq_misses::cpu.data 1 # number of LoadLockedReq misses
system.cpu.dcache.LoadLockedReq_misses::total 1 # number of LoadLockedReq misses
system.cpu.dcache.demand_misses::cpu.data 9410 # number of demand (read+write) misses
system.cpu.dcache.demand_misses::total 9410 # number of demand (read+write) misses
system.cpu.dcache.overall_misses::cpu.data 9410 # number of overall misses
system.cpu.dcache.overall_misses::total 9410 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 65428750 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 65428750 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 523784968 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 523784968 # number of WriteReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 65491750 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 65491750 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 523624968 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 523624968 # number of WriteReq miss cycles
system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 92750 # number of LoadLockedReq miss cycles
system.cpu.dcache.LoadLockedReq_miss_latency::total 92750 # number of LoadLockedReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 589213718 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 589213718 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 589213718 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 589213718 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 22188797 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 22188797 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.demand_miss_latency::cpu.data 589116718 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 589116718 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 589116718 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 589116718 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 22188798 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 22188798 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 6501103 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 6501103 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.LoadLockedReq_accesses::cpu.data 263 # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.LoadLockedReq_accesses::total 263 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 28689900 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 28689900 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 28689900 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 28689900 # number of overall (read+write) accesses
+system.cpu.dcache.demand_accesses::cpu.data 28689901 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 28689901 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 28689901 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 28689901 # number of overall (read+write) accesses
system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.000047 # miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_miss_rate::total 0.000047 # miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.001287 # miss rate for WriteReq accesses
@@ -905,16 +922,16 @@ system.cpu.dcache.demand_miss_rate::cpu.data 0.000328
system.cpu.dcache.demand_miss_rate::total 0.000328 # miss rate for demand accesses
system.cpu.dcache.overall_miss_rate::cpu.data 0.000328 # miss rate for overall accesses
system.cpu.dcache.overall_miss_rate::total 0.000328 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 62851.825168 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 62851.825168 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 62586.326682 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 62586.326682 # average WriteReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 62851.967370 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 62851.967370 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 62574.685468 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 62574.685468 # average WriteReq miss latency
system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 92750 # average LoadLockedReq miss latency
system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 92750 # average LoadLockedReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 62615.697981 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 62615.697981 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 62615.697981 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 62615.697981 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 62605.389798 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 62605.389798 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 62605.389798 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 62605.389798 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 29209 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 416 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 894 # number of cycles access was blocked
@@ -925,10 +942,10 @@ system.cpu.dcache.fast_writes 0 # nu
system.cpu.dcache.cache_copies 0 # number of cache copies performed
system.cpu.dcache.writebacks::writebacks 110 # number of writebacks
system.cpu.dcache.writebacks::total 110 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 528 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 528 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 6635 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 6635 # number of WriteReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 529 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 529 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 6634 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 6634 # number of WriteReq MSHR hits
system.cpu.dcache.demand_mshr_hits::cpu.data 7163 # number of demand (read+write) MSHR hits
system.cpu.dcache.demand_mshr_hits::total 7163 # number of demand (read+write) MSHR hits
system.cpu.dcache.overall_mshr_hits::cpu.data 7163 # number of overall MSHR hits
@@ -943,16 +960,16 @@ system.cpu.dcache.demand_mshr_misses::cpu.data 2247
system.cpu.dcache.demand_mshr_misses::total 2247 # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses::cpu.data 2247 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_misses::total 2247 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 36170500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 36170500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 125701245 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 125701245 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 36161000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 36161000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 125695745 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 125695745 # number of WriteReq MSHR miss cycles
system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 90250 # number of LoadLockedReq MSHR miss cycles
system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 90250 # number of LoadLockedReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 161871745 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 161871745 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 161871745 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 161871745 # number of overall MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 161856745 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 161856745 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 161856745 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 161856745 # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.000023 # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.000023 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.000267 # mshr miss rate for WriteReq accesses
@@ -963,16 +980,16 @@ system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.000078
system.cpu.dcache.demand_mshr_miss_rate::total 0.000078 # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.000078 # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_miss_rate::total 0.000078 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 70507.797271 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 70507.797271 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 72492.067474 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 72492.067474 # average WriteReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 70489.278752 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 70489.278752 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 72488.895617 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 72488.895617 # average WriteReq mshr miss latency
system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 90250 # average LoadLockedReq mshr miss latency
system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 90250 # average LoadLockedReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 72039.049844 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 72039.049844 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 72039.049844 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 72039.049844 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 72032.374277 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 72032.374277 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 72032.374277 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 72032.374277 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
diff --git a/tests/long/se/70.twolf/ref/alpha/tru64/simple-atomic/stats.txt b/tests/long/se/70.twolf/ref/alpha/tru64/simple-atomic/stats.txt
index e6477bb91..366983cab 100644
--- a/tests/long/se/70.twolf/ref/alpha/tru64/simple-atomic/stats.txt
+++ b/tests/long/se/70.twolf/ref/alpha/tru64/simple-atomic/stats.txt
@@ -4,11 +4,11 @@ sim_seconds 0.045952 # Nu
sim_ticks 45951567500 # Number of ticks simulated
final_tick 45951567500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 3319618 # Simulator instruction rate (inst/s)
-host_op_rate 3319616 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 1659808736 # Simulator tick rate (ticks/s)
-host_mem_usage 259284 # Number of bytes of host memory used
-host_seconds 27.68 # Real time elapsed on the host
+host_inst_rate 2845952 # Simulator instruction rate (inst/s)
+host_op_rate 2845951 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 1422976169 # Simulator tick rate (ticks/s)
+host_mem_usage 283520 # Number of bytes of host memory used
+host_seconds 32.29 # Real time elapsed on the host
sim_insts 91903056 # Number of instructions simulated
sim_ops 91903056 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
@@ -35,9 +35,27 @@ system.physmem.bw_write::total 672903574 # Wr
system.physmem.bw_total::cpu.inst 7999995996 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu.data 3030549393 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::total 11030545389 # Total bandwidth to/from this memory (bytes/s)
-system.membus.throughput 11030545389 # Throughput (bytes/s)
-system.membus.data_through_bus 506870851 # Total data (bytes)
-system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
+system.membus.trans_dist::ReadReq 111899287 # Transaction distribution
+system.membus.trans_dist::ReadResp 111899287 # Transaction distribution
+system.membus.trans_dist::WriteReq 6501103 # Transaction distribution
+system.membus.trans_dist::WriteResp 6501103 # Transaction distribution
+system.membus.pkt_count_system.cpu.icache_port::system.physmem.port 183806178 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.cpu.dcache_port::system.physmem.port 52994602 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 236800780 # Packet count per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.icache_port::system.physmem.port 367612356 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.dcache_port::system.physmem.port 139258495 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 506870851 # Cumulative packet size per connected master and slave (bytes)
+system.membus.snoops 0 # Total snoops (count)
+system.membus.snoop_fanout::samples 118400390 # Request fanout histogram
+system.membus.snoop_fanout::mean 0.776206 # Request fanout histogram
+system.membus.snoop_fanout::stdev 0.416786 # Request fanout histogram
+system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::0 26497301 22.38% 22.38% # Request fanout histogram
+system.membus.snoop_fanout::1 91903089 77.62% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::min_value 0 # Request fanout histogram
+system.membus.snoop_fanout::max_value 1 # Request fanout histogram
+system.membus.snoop_fanout::total 118400390 # Request fanout histogram
system.cpu_clk_domain.clock 500 # Clock period in ticks
system.cpu.dtb.fetch_hits 0 # ITB hits
system.cpu.dtb.fetch_misses 0 # ITB misses
diff --git a/tests/long/se/70.twolf/ref/alpha/tru64/simple-timing/stats.txt b/tests/long/se/70.twolf/ref/alpha/tru64/simple-timing/stats.txt
index 640d2653d..4e099442b 100644
--- a/tests/long/se/70.twolf/ref/alpha/tru64/simple-timing/stats.txt
+++ b/tests/long/se/70.twolf/ref/alpha/tru64/simple-timing/stats.txt
@@ -4,11 +4,11 @@ sim_seconds 0.118729 # Nu
sim_ticks 118729316000 # Number of ticks simulated
final_tick 118729316000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 1742639 # Simulator instruction rate (inst/s)
-host_op_rate 1742639 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 2251309988 # Simulator tick rate (ticks/s)
-host_mem_usage 268020 # Number of bytes of host memory used
-host_seconds 52.74 # Real time elapsed on the host
+host_inst_rate 1660785 # Simulator instruction rate (inst/s)
+host_op_rate 1660785 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 2145562848 # Simulator tick rate (ticks/s)
+host_mem_usage 293264 # Number of bytes of host memory used
+host_seconds 55.34 # Real time elapsed on the host
sim_insts 91903056 # Number of instructions simulated
sim_ops 91903056 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
@@ -29,17 +29,25 @@ system.physmem.bw_inst_read::total 1412827 # In
system.physmem.bw_total::cpu.inst 1412827 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu.data 1155704 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::total 2568532 # Total bandwidth to/from this memory (bytes/s)
-system.membus.throughput 2568532 # Throughput (bytes/s)
system.membus.trans_dist::ReadReq 3043 # Transaction distribution
system.membus.trans_dist::ReadResp 3043 # Transaction distribution
system.membus.trans_dist::ReadExReq 1722 # Transaction distribution
system.membus.trans_dist::ReadExResp 1722 # Transaction distribution
system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 9530 # Packet count per connected master and slave (bytes)
system.membus.pkt_count::total 9530 # Packet count per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 304960 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size::total 304960 # Cumulative packet size per connected master and slave (bytes)
-system.membus.data_through_bus 304960 # Total data (bytes)
-system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
+system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 304960 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 304960 # Cumulative packet size per connected master and slave (bytes)
+system.membus.snoops 0 # Total snoops (count)
+system.membus.snoop_fanout::samples 4765 # Request fanout histogram
+system.membus.snoop_fanout::mean 0 # Request fanout histogram
+system.membus.snoop_fanout::stdev 0 # Request fanout histogram
+system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::0 4765 100.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::min_value 0 # Request fanout histogram
+system.membus.snoop_fanout::max_value 0 # Request fanout histogram
+system.membus.snoop_fanout::total 4765 # Request fanout histogram
system.membus.reqLayer0.occupancy 4765000 # Layer occupancy (ticks)
system.membus.reqLayer0.utilization 0.0 # Layer utilization (%)
system.membus.respLayer1.occupancy 42885000 # Layer occupancy (ticks)
@@ -477,7 +485,6 @@ system.cpu.dcache.demand_avg_mshr_miss_latency::total 51507.422402
system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 51507.422402 # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency::total 51507.422402 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.toL2Bus.throughput 5843207 # Throughput (bytes/s)
system.cpu.toL2Bus.trans_dist::ReadReq 8985 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadResp 8985 # Transaction distribution
system.cpu.toL2Bus.trans_dist::Writeback 107 # Transaction distribution
@@ -486,11 +493,21 @@ system.cpu.toL2Bus.trans_dist::ReadExResp 1748 # T
system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 17020 # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 4553 # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count::total 21573 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 544640 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 149120 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size::total 693760 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.data_through_bus 693760 # Total data (bytes)
-system.cpu.toL2Bus.snoop_data_through_bus 0 # Total snoop data (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 544640 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 149120 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size::total 693760 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.snoops 0 # Total snoops (count)
+system.cpu.toL2Bus.snoop_fanout::samples 10840 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::mean 1 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::stdev 0 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::1 10840 100.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::min_value 1 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::max_value 1 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::total 10840 # Request fanout histogram
system.cpu.toL2Bus.reqLayer0.occupancy 5527000 # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization 0.0 # Layer utilization (%)
system.cpu.toL2Bus.respLayer0.occupancy 12765000 # Layer occupancy (ticks)
diff --git a/tests/long/se/70.twolf/ref/arm/linux/minor-timing/stats.txt b/tests/long/se/70.twolf/ref/arm/linux/minor-timing/stats.txt
index 414b5b5a9..997617f78 100644
--- a/tests/long/se/70.twolf/ref/arm/linux/minor-timing/stats.txt
+++ b/tests/long/se/70.twolf/ref/arm/linux/minor-timing/stats.txt
@@ -4,11 +4,11 @@ sim_seconds 0.131652 # Nu
sim_ticks 131652469500 # Number of ticks simulated
final_tick 131652469500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 235317 # Simulator instruction rate (inst/s)
-host_op_rate 248063 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 179784828 # Simulator tick rate (ticks/s)
-host_mem_usage 321352 # Number of bytes of host memory used
-host_seconds 732.28 # Real time elapsed on the host
+host_inst_rate 246188 # Simulator instruction rate (inst/s)
+host_op_rate 259522 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 188090070 # Simulator tick rate (ticks/s)
+host_mem_usage 311300 # Number of bytes of host memory used
+host_seconds 699.94 # Real time elapsed on the host
sim_insts 172317809 # Number of instructions simulated
sim_ops 181650742 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
@@ -86,8 +86,8 @@ system.physmem.writePktSize::3 0 # Wr
system.physmem.writePktSize::4 0 # Write request sizes (log2)
system.physmem.writePktSize::5 0 # Write request sizes (log2)
system.physmem.writePktSize::6 0 # Write request sizes (log2)
-system.physmem.rdQLenPdf::0 3617 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 240 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::0 3616 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 241 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::2 12 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::3 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::4 0 # What read queue length does an incoming req see
@@ -182,26 +182,26 @@ system.physmem.wrQLenPdf::60 0 # Wh
system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
-system.physmem.bytesPerActivate::samples 903 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean 272.372093 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean 179.073064 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev 280.203163 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::0-127 262 29.01% 29.01% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128-255 352 38.98% 68.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256-383 86 9.52% 77.52% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384-511 48 5.32% 82.83% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::512-639 35 3.88% 86.71% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640-767 23 2.55% 89.26% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::768-895 17 1.88% 91.14% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::896-1023 16 1.77% 92.91% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1024-1151 64 7.09% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total 903 # Bytes accessed per row activation
-system.physmem.totQLat 27589000 # Total ticks spent queuing
-system.physmem.totMemAccLat 100132750 # Total ticks spent from burst creation until serviced by the DRAM
+system.physmem.bytesPerActivate::samples 904 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 272.070796 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 178.793599 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 280.048713 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::0-127 264 29.20% 29.20% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128-255 351 38.83% 68.03% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256-383 86 9.51% 77.54% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384-511 48 5.31% 82.85% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::512-639 35 3.87% 86.73% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::640-767 23 2.54% 89.27% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768-895 17 1.88% 91.15% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::896-1023 16 1.77% 92.92% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024-1151 64 7.08% 100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total 904 # Bytes accessed per row activation
+system.physmem.totQLat 27698500 # Total ticks spent queuing
+system.physmem.totMemAccLat 100242250 # Total ticks spent from burst creation until serviced by the DRAM
system.physmem.totBusLat 19345000 # Total ticks spent in databus transfers
-system.physmem.avgQLat 7130.78 # Average queueing delay per DRAM burst
+system.physmem.avgQLat 7159.09 # Average queueing delay per DRAM burst
system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
-system.physmem.avgMemAccLat 25880.78 # Average memory access latency per DRAM burst
+system.physmem.avgMemAccLat 25909.09 # Average memory access latency per DRAM burst
system.physmem.avgRdBW 1.88 # Average DRAM read bandwidth in MiByte/s
system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MiByte/s
system.physmem.avgRdBWSys 1.88 # Average system read bandwidth in MiByte/s
@@ -212,31 +212,39 @@ system.physmem.busUtilRead 0.01 # Da
system.physmem.busUtilWrite 0.00 # Data bus utilization in percentage for writes
system.physmem.avgRdQLen 1.00 # Average read queue length when enqueuing
system.physmem.avgWrQLen 0.00 # Average write queue length when enqueuing
-system.physmem.readRowHits 2961 # Number of row buffer hits during reads
+system.physmem.readRowHits 2960 # Number of row buffer hits during reads
system.physmem.writeRowHits 0 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 76.53 # Row buffer hit rate for reads
+system.physmem.readRowHitRate 76.51 # Row buffer hit rate for reads
system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
system.physmem.avgGap 34027495.86 # Average gap between requests
-system.physmem.pageHitRate 76.53 # Row buffer hit rate, read and write combined
-system.physmem.memoryStateTime::IDLE 125800689500 # Time in different power states
+system.physmem.pageHitRate 76.51 # Row buffer hit rate, read and write combined
+system.physmem.memoryStateTime::IDLE 125800686500 # Time in different power states
system.physmem.memoryStateTime::REF 4396080000 # Time in different power states
system.physmem.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem.memoryStateTime::ACT 1453432500 # Time in different power states
+system.physmem.memoryStateTime::ACT 1453435500 # Time in different power states
system.physmem.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.membus.throughput 1880831 # Throughput (bytes/s)
system.membus.trans_dist::ReadReq 2779 # Transaction distribution
system.membus.trans_dist::ReadResp 2779 # Transaction distribution
system.membus.trans_dist::ReadExReq 1090 # Transaction distribution
system.membus.trans_dist::ReadExResp 1090 # Transaction distribution
system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 7738 # Packet count per connected master and slave (bytes)
system.membus.pkt_count::total 7738 # Packet count per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 247616 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size::total 247616 # Cumulative packet size per connected master and slave (bytes)
-system.membus.data_through_bus 247616 # Total data (bytes)
-system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
+system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 247616 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 247616 # Cumulative packet size per connected master and slave (bytes)
+system.membus.snoops 0 # Total snoops (count)
+system.membus.snoop_fanout::samples 3869 # Request fanout histogram
+system.membus.snoop_fanout::mean 0 # Request fanout histogram
+system.membus.snoop_fanout::stdev 0 # Request fanout histogram
+system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::0 3869 100.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::min_value 0 # Request fanout histogram
+system.membus.snoop_fanout::max_value 0 # Request fanout histogram
+system.membus.snoop_fanout::total 3869 # Request fanout histogram
system.membus.reqLayer0.occupancy 4528000 # Layer occupancy (ticks)
system.membus.reqLayer0.utilization 0.0 # Layer utilization (%)
-system.membus.respLayer1.occupancy 36223250 # Layer occupancy (ticks)
+system.membus.respLayer1.occupancy 36225250 # Layer occupancy (ticks)
system.membus.respLayer1.utilization 0.0 # Layer utilization (%)
system.cpu_clk_domain.clock 500 # Clock period in ticks
system.cpu.branchPred.lookups 49915423 # Number of BP lookups
@@ -345,12 +353,12 @@ system.cpu.ipc 0.654442 # IP
system.cpu.tickCycles 255940225 # Number of cycles that the object actually ticked
system.cpu.idleCycles 7364714 # Total number of cycles that the object has spent stopped
system.cpu.icache.tags.replacements 2881 # number of replacements
-system.cpu.icache.tags.tagsinuse 1424.983797 # Cycle average of tags in use
+system.cpu.icache.tags.tagsinuse 1424.983856 # Cycle average of tags in use
system.cpu.icache.tags.total_refs 71509873 # Total number of references to valid blocks.
system.cpu.icache.tags.sampled_refs 4678 # Sample count of references to valid blocks.
system.cpu.icache.tags.avg_refs 15286.420051 # Average number of references to valid blocks.
system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst 1424.983797 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_blocks::cpu.inst 1424.983856 # Average occupied blocks per requestor
system.cpu.icache.tags.occ_percent::cpu.inst 0.695793 # Average percentage of cache occupancy
system.cpu.icache.tags.occ_percent::total 0.695793 # Average percentage of cache occupancy
system.cpu.icache.tags.occ_task_id_blocks::1024 1797 # Occupied blocks per task id
@@ -374,12 +382,12 @@ system.cpu.icache.demand_misses::cpu.inst 4679 # n
system.cpu.icache.demand_misses::total 4679 # number of demand (read+write) misses
system.cpu.icache.overall_misses::cpu.inst 4679 # number of overall misses
system.cpu.icache.overall_misses::total 4679 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 184764496 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 184764496 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 184764496 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 184764496 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 184764496 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 184764496 # number of overall miss cycles
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 184816496 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 184816496 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 184816496 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 184816496 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 184816496 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 184816496 # number of overall miss cycles
system.cpu.icache.ReadReq_accesses::cpu.inst 71514552 # number of ReadReq accesses(hits+misses)
system.cpu.icache.ReadReq_accesses::total 71514552 # number of ReadReq accesses(hits+misses)
system.cpu.icache.demand_accesses::cpu.inst 71514552 # number of demand (read+write) accesses
@@ -392,12 +400,12 @@ system.cpu.icache.demand_miss_rate::cpu.inst 0.000065
system.cpu.icache.demand_miss_rate::total 0.000065 # miss rate for demand accesses
system.cpu.icache.overall_miss_rate::cpu.inst 0.000065 # miss rate for overall accesses
system.cpu.icache.overall_miss_rate::total 0.000065 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 39488.030776 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 39488.030776 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 39488.030776 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 39488.030776 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 39488.030776 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 39488.030776 # average overall miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 39499.144262 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 39499.144262 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 39499.144262 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 39499.144262 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 39499.144262 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 39499.144262 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -412,26 +420,25 @@ system.cpu.icache.demand_mshr_misses::cpu.inst 4679
system.cpu.icache.demand_mshr_misses::total 4679 # number of demand (read+write) MSHR misses
system.cpu.icache.overall_mshr_misses::cpu.inst 4679 # number of overall MSHR misses
system.cpu.icache.overall_mshr_misses::total 4679 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 174487504 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 174487504 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 174487504 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 174487504 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 174487504 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 174487504 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 174539504 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 174539504 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 174539504 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 174539504 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 174539504 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 174539504 # number of overall MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000065 # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000065 # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000065 # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_miss_rate::total 0.000065 # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000065 # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_miss_rate::total 0.000065 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 37291.622996 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 37291.622996 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 37291.622996 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 37291.622996 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 37291.622996 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 37291.622996 # average overall mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 37302.736482 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 37302.736482 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 37302.736482 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 37302.736482 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 37302.736482 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 37302.736482 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.toL2Bus.throughput 3161293 # Throughput (bytes/s)
system.cpu.toL2Bus.trans_dist::ReadReq 5390 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadResp 5389 # Transaction distribution
system.cpu.toL2Bus.trans_dist::Writeback 16 # Transaction distribution
@@ -440,11 +447,25 @@ system.cpu.toL2Bus.trans_dist::ReadExResp 1098 # T
system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 9357 # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 3634 # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count::total 12991 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 299392 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 116800 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size::total 416192 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.data_through_bus 416192 # Total data (bytes)
-system.cpu.toL2Bus.snoop_data_through_bus 0 # Total snoop data (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 299392 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 116800 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size::total 416192 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.snoops 0 # Total snoops (count)
+system.cpu.toL2Bus.snoop_fanout::samples 6504 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::mean 5 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::stdev 0 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::1 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::3 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::4 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::5 6504 100.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::6 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::min_value 5 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::max_value 5 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::total 6504 # Request fanout histogram
system.cpu.toL2Bus.reqLayer0.occupancy 3268000 # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization 0.0 # Layer utilization (%)
system.cpu.toL2Bus.respLayer0.occupancy 7477496 # Layer occupancy (ticks)
@@ -452,13 +473,13 @@ system.cpu.toL2Bus.respLayer0.utilization 0.0 # L
system.cpu.toL2Bus.respLayer1.occupancy 2996735 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization 0.0 # Layer utilization (%)
system.cpu.l2cache.tags.replacements 0 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 2001.642880 # Cycle average of tags in use
+system.cpu.l2cache.tags.tagsinuse 2001.642948 # Cycle average of tags in use
system.cpu.l2cache.tags.total_refs 2592 # Total number of references to valid blocks.
system.cpu.l2cache.tags.sampled_refs 2787 # Sample count of references to valid blocks.
system.cpu.l2cache.tags.avg_refs 0.930032 # Average number of references to valid blocks.
system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
system.cpu.l2cache.tags.occ_blocks::writebacks 3.028976 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.inst 1998.613905 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 1998.613972 # Average occupied blocks per requestor
system.cpu.l2cache.tags.occ_percent::writebacks 0.000092 # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_percent::cpu.inst 0.060993 # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_percent::total 0.061085 # Average percentage of cache occupancy
@@ -489,14 +510,14 @@ system.cpu.l2cache.demand_misses::cpu.inst 3889 #
system.cpu.l2cache.demand_misses::total 3889 # number of demand (read+write) misses
system.cpu.l2cache.overall_misses::cpu.inst 3889 # number of overall misses
system.cpu.l2cache.overall_misses::total 3889 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 190654250 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 190654250 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.inst 75964500 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 75964500 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 266618750 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 266618750 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 266618750 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 266618750 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 190706250 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 190706250 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.inst 75951500 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 75951500 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 266657750 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 266657750 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 266657750 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 266657750 # number of overall miss cycles
system.cpu.l2cache.ReadReq_accesses::cpu.inst 5390 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::total 5390 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.Writeback_accesses::writebacks 16 # number of Writeback accesses(hits+misses)
@@ -515,14 +536,14 @@ system.cpu.l2cache.demand_miss_rate::cpu.inst 0.599414
system.cpu.l2cache.demand_miss_rate::total 0.599414 # miss rate for demand accesses
system.cpu.l2cache.overall_miss_rate::cpu.inst 0.599414 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::total 0.599414 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 68115.130404 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 68115.130404 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.inst 69692.201835 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 69692.201835 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 68557.148367 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 68557.148367 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 68557.148367 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 68557.148367 # average overall miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 68133.708467 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 68133.708467 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.inst 69680.275229 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 69680.275229 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 68567.176652 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 68567.176652 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 68567.176652 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 68567.176652 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -545,14 +566,14 @@ system.cpu.l2cache.demand_mshr_misses::cpu.inst 3870
system.cpu.l2cache.demand_mshr_misses::total 3870 # number of demand (read+write) MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.inst 3870 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::total 3870 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 154631750 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 154631750 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.inst 62298500 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 62298500 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 216930250 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 216930250 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 216930250 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 216930250 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 154681250 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 154681250 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.inst 62286000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 62286000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 216967250 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 216967250 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 216967250 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 216967250 # number of overall MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.515770 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.515770 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.inst 0.992714 # mshr miss rate for ReadExReq accesses
@@ -561,22 +582,22 @@ system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.596486
system.cpu.l2cache.demand_mshr_miss_rate::total 0.596486 # mshr miss rate for demand accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.596486 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::total 0.596486 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 55622.931655 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 55622.931655 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.inst 57154.587156 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 57154.587156 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 56054.328165 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 56054.328165 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 56054.328165 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 56054.328165 # average overall mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 55640.737410 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 55640.737410 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.inst 57143.119266 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 57143.119266 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 56063.888889 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 56063.888889 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 56063.888889 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 56063.888889 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.dcache.tags.replacements 42 # number of replacements
-system.cpu.dcache.tags.tagsinuse 1376.810162 # Cycle average of tags in use
+system.cpu.dcache.tags.tagsinuse 1376.810186 # Cycle average of tags in use
system.cpu.dcache.tags.total_refs 40745471 # Total number of references to valid blocks.
system.cpu.dcache.tags.sampled_refs 1809 # Sample count of references to valid blocks.
system.cpu.dcache.tags.avg_refs 22523.754008 # Average number of references to valid blocks.
system.cpu.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.inst 1376.810162 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_blocks::cpu.inst 1376.810186 # Average occupied blocks per requestor
system.cpu.dcache.tags.occ_percent::cpu.inst 0.336135 # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_percent::total 0.336135 # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_task_id_blocks::1024 1767 # Occupied blocks per task id
@@ -610,12 +631,12 @@ system.cpu.dcache.overall_misses::cpu.inst 2411 #
system.cpu.dcache.overall_misses::total 2411 # number of overall misses
system.cpu.dcache.ReadReq_miss_latency::cpu.inst 52005983 # number of ReadReq miss cycles
system.cpu.dcache.ReadReq_miss_latency::total 52005983 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.inst 115778750 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 115778750 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.inst 167784733 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 167784733 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.inst 167784733 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 167784733 # number of overall miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.inst 115743750 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 115743750 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.inst 167749733 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 167749733 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.inst 167749733 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 167749733 # number of overall miss cycles
system.cpu.dcache.ReadReq_accesses::cpu.inst 28338781 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.ReadReq_accesses::total 28338781 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.inst 12364287 # number of WriteReq accesses(hits+misses)
@@ -638,12 +659,12 @@ system.cpu.dcache.overall_miss_rate::cpu.inst 0.000059
system.cpu.dcache.overall_miss_rate::total 0.000059 # miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_miss_latency::cpu.inst 67804.410691 # average ReadReq miss latency
system.cpu.dcache.ReadReq_avg_miss_latency::total 67804.410691 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.inst 70425.030414 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 70425.030414 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.inst 69591.345085 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 69591.345085 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.inst 69591.345085 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 69591.345085 # average overall miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.inst 70403.740876 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 70403.740876 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.inst 69576.828287 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 69576.828287 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.inst 69576.828287 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 69576.828287 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -672,12 +693,12 @@ system.cpu.dcache.overall_mshr_misses::cpu.inst 1809
system.cpu.dcache.overall_mshr_misses::total 1809 # number of overall MSHR misses
system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.inst 47475265 # number of ReadReq MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_latency::total 47475265 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.inst 77144500 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 77144500 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.inst 124619765 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 124619765 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.inst 124619765 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 124619765 # number of overall MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.inst 77131500 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 77131500 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.inst 124606765 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 124606765 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.inst 124606765 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 124606765 # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.inst 0.000025 # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.000025 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.inst 0.000089 # mshr miss rate for WriteReq accesses
@@ -688,12 +709,12 @@ system.cpu.dcache.overall_mshr_miss_rate::cpu.inst 0.000044
system.cpu.dcache.overall_mshr_miss_rate::total 0.000044 # mshr miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.inst 66772.524613 # average ReadReq mshr miss latency
system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 66772.524613 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.inst 70259.107468 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 70259.107468 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.inst 68888.758983 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 68888.758983 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.inst 68888.758983 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 68888.758983 # average overall mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.inst 70247.267760 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 70247.267760 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.inst 68881.572692 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 68881.572692 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.inst 68881.572692 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 68881.572692 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
diff --git a/tests/long/se/70.twolf/ref/arm/linux/o3-timing/stats.txt b/tests/long/se/70.twolf/ref/arm/linux/o3-timing/stats.txt
index 790b23ee8..79dbc6b32 100644
--- a/tests/long/se/70.twolf/ref/arm/linux/o3-timing/stats.txt
+++ b/tests/long/se/70.twolf/ref/arm/linux/o3-timing/stats.txt
@@ -1,62 +1,66 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.071387 # Number of seconds simulated
-sim_ticks 71387376000 # Number of ticks simulated
-final_tick 71387376000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.084956 # Number of seconds simulated
+sim_ticks 84955935500 # Number of ticks simulated
+final_tick 84955935500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 91858 # Simulator instruction rate (inst/s)
-host_op_rate 96834 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 38058123 # Simulator tick rate (ticks/s)
-host_mem_usage 257304 # Number of bytes of host memory used
-host_seconds 1875.75 # Real time elapsed on the host
+host_inst_rate 135379 # Simulator instruction rate (inst/s)
+host_op_rate 142711 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 66749907 # Simulator tick rate (ticks/s)
+host_mem_usage 309000 # Number of bytes of host memory used
+host_seconds 1272.75 # Real time elapsed on the host
sim_insts 172303021 # Number of instructions simulated
sim_ops 181635953 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
system.clk_domain.clock 1000 # Clock period in ticks
-system.physmem.bytes_read::cpu.inst 130496 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.data 111040 # Number of bytes read from this memory
-system.physmem.bytes_read::total 241536 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 130496 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 130496 # Number of instructions bytes read from this memory
-system.physmem.num_reads::cpu.inst 2039 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 1735 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 3774 # Number of read requests responded to by this memory
-system.physmem.bw_read::cpu.inst 1827998 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 1555457 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 3383455 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 1827998 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 1827998 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 1827998 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 1555457 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 3383455 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.readReqs 3774 # Number of read requests accepted
+system.physmem.bytes_read::cpu.inst 18240 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 35328 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.l2cache.prefetcher 268480 # Number of bytes read from this memory
+system.physmem.bytes_read::total 322048 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 18240 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 18240 # Number of instructions bytes read from this memory
+system.physmem.num_reads::cpu.inst 285 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 552 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.l2cache.prefetcher 4195 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 5032 # Number of read requests responded to by this memory
+system.physmem.bw_read::cpu.inst 214700 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 415839 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.l2cache.prefetcher 3160227 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 3790765 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 214700 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 214700 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 214700 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 415839 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.l2cache.prefetcher 3160227 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 3790765 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 5032 # Number of read requests accepted
system.physmem.writeReqs 0 # Number of write requests accepted
-system.physmem.readBursts 3774 # Number of DRAM read bursts, including those serviced by the write queue
+system.physmem.readBursts 5032 # Number of DRAM read bursts, including those serviced by the write queue
system.physmem.writeBursts 0 # Number of DRAM write bursts, including those merged in the write queue
-system.physmem.bytesReadDRAM 241536 # Total number of bytes read from DRAM
+system.physmem.bytesReadDRAM 322048 # Total number of bytes read from DRAM
system.physmem.bytesReadWrQ 0 # Total number of bytes read from write queue
system.physmem.bytesWritten 0 # Total number of bytes written to DRAM
-system.physmem.bytesReadSys 241536 # Total read bytes from the system interface side
+system.physmem.bytesReadSys 322048 # Total read bytes from the system interface side
system.physmem.bytesWrittenSys 0 # Total written bytes from the system interface side
system.physmem.servicedByWrQ 0 # Number of DRAM read bursts serviced by the write queue
system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
-system.physmem.neitherReadNorWriteReqs 60 # Number of requests that are neither read nor write
-system.physmem.perBankRdBursts::0 313 # Per bank write bursts
-system.physmem.perBankRdBursts::1 214 # Per bank write bursts
-system.physmem.perBankRdBursts::2 128 # Per bank write bursts
-system.physmem.perBankRdBursts::3 306 # Per bank write bursts
-system.physmem.perBankRdBursts::4 297 # Per bank write bursts
-system.physmem.perBankRdBursts::5 299 # Per bank write bursts
-system.physmem.perBankRdBursts::6 265 # Per bank write bursts
-system.physmem.perBankRdBursts::7 217 # Per bank write bursts
-system.physmem.perBankRdBursts::8 243 # Per bank write bursts
-system.physmem.perBankRdBursts::9 220 # Per bank write bursts
-system.physmem.perBankRdBursts::10 282 # Per bank write bursts
-system.physmem.perBankRdBursts::11 189 # Per bank write bursts
-system.physmem.perBankRdBursts::12 184 # Per bank write bursts
-system.physmem.perBankRdBursts::13 208 # Per bank write bursts
-system.physmem.perBankRdBursts::14 212 # Per bank write bursts
-system.physmem.perBankRdBursts::15 197 # Per bank write bursts
+system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write
+system.physmem.perBankRdBursts::0 395 # Per bank write bursts
+system.physmem.perBankRdBursts::1 288 # Per bank write bursts
+system.physmem.perBankRdBursts::2 188 # Per bank write bursts
+system.physmem.perBankRdBursts::3 388 # Per bank write bursts
+system.physmem.perBankRdBursts::4 399 # Per bank write bursts
+system.physmem.perBankRdBursts::5 367 # Per bank write bursts
+system.physmem.perBankRdBursts::6 381 # Per bank write bursts
+system.physmem.perBankRdBursts::7 279 # Per bank write bursts
+system.physmem.perBankRdBursts::8 314 # Per bank write bursts
+system.physmem.perBankRdBursts::9 341 # Per bank write bursts
+system.physmem.perBankRdBursts::10 369 # Per bank write bursts
+system.physmem.perBankRdBursts::11 260 # Per bank write bursts
+system.physmem.perBankRdBursts::12 244 # Per bank write bursts
+system.physmem.perBankRdBursts::13 279 # Per bank write bursts
+system.physmem.perBankRdBursts::14 295 # Per bank write bursts
+system.physmem.perBankRdBursts::15 245 # Per bank write bursts
system.physmem.perBankWrBursts::0 0 # Per bank write bursts
system.physmem.perBankWrBursts::1 0 # Per bank write bursts
system.physmem.perBankWrBursts::2 0 # Per bank write bursts
@@ -75,14 +79,14 @@ system.physmem.perBankWrBursts::14 0 # Pe
system.physmem.perBankWrBursts::15 0 # Per bank write bursts
system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
-system.physmem.totGap 71387262500 # Total gap between requests
+system.physmem.totGap 84955621000 # Total gap between requests
system.physmem.readPktSize::0 0 # Read request sizes (log2)
system.physmem.readPktSize::1 0 # Read request sizes (log2)
system.physmem.readPktSize::2 0 # Read request sizes (log2)
system.physmem.readPktSize::3 0 # Read request sizes (log2)
system.physmem.readPktSize::4 0 # Read request sizes (log2)
system.physmem.readPktSize::5 0 # Read request sizes (log2)
-system.physmem.readPktSize::6 3774 # Read request sizes (log2)
+system.physmem.readPktSize::6 5032 # Read request sizes (log2)
system.physmem.writePktSize::0 0 # Write request sizes (log2)
system.physmem.writePktSize::1 0 # Write request sizes (log2)
system.physmem.writePktSize::2 0 # Write request sizes (log2)
@@ -90,22 +94,22 @@ system.physmem.writePktSize::3 0 # Wr
system.physmem.writePktSize::4 0 # Write request sizes (log2)
system.physmem.writePktSize::5 0 # Write request sizes (log2)
system.physmem.writePktSize::6 0 # Write request sizes (log2)
-system.physmem.rdQLenPdf::0 2817 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 790 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::2 125 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::3 31 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::4 10 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::5 1 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::0 1408 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 968 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 484 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 397 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 338 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::5 315 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::6 293 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::7 271 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::8 257 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::9 115 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::10 65 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::11 62 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::12 23 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::13 17 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::14 13 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::15 6 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see
@@ -186,74 +190,80 @@ system.physmem.wrQLenPdf::60 0 # Wh
system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
-system.physmem.bytesPerActivate::samples 730 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean 328.591781 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean 199.502533 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev 324.063907 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::0-127 243 33.29% 33.29% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128-255 162 22.19% 55.48% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256-383 95 13.01% 68.49% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384-511 41 5.62% 74.11% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::512-639 34 4.66% 78.77% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640-767 29 3.97% 82.74% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::768-895 36 4.93% 87.67% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::896-1023 21 2.88% 90.55% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1024-1151 69 9.45% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total 730 # Bytes accessed per row activation
-system.physmem.totQLat 27328250 # Total ticks spent queuing
-system.physmem.totMemAccLat 98090750 # Total ticks spent from burst creation until serviced by the DRAM
-system.physmem.totBusLat 18870000 # Total ticks spent in databus transfers
-system.physmem.avgQLat 7241.19 # Average queueing delay per DRAM burst
+system.physmem.bytesPerActivate::samples 689 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 467.413643 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 304.114713 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 362.347713 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::0-127 143 20.75% 20.75% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128-255 123 17.85% 38.61% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256-383 63 9.14% 47.75% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384-511 69 10.01% 57.76% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::512-639 45 6.53% 64.30% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::640-767 51 7.40% 71.70% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768-895 42 6.10% 77.79% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::896-1023 21 3.05% 80.84% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024-1151 132 19.16% 100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total 689 # Bytes accessed per row activation
+system.physmem.totQLat 114920157 # Total ticks spent queuing
+system.physmem.totMemAccLat 209270157 # Total ticks spent from burst creation until serviced by the DRAM
+system.physmem.totBusLat 25160000 # Total ticks spent in databus transfers
+system.physmem.avgQLat 22837.87 # Average queueing delay per DRAM burst
system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
-system.physmem.avgMemAccLat 25991.19 # Average memory access latency per DRAM burst
-system.physmem.avgRdBW 3.38 # Average DRAM read bandwidth in MiByte/s
+system.physmem.avgMemAccLat 41587.87 # Average memory access latency per DRAM burst
+system.physmem.avgRdBW 3.79 # Average DRAM read bandwidth in MiByte/s
system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MiByte/s
-system.physmem.avgRdBWSys 3.38 # Average system read bandwidth in MiByte/s
+system.physmem.avgRdBWSys 3.79 # Average system read bandwidth in MiByte/s
system.physmem.avgWrBWSys 0.00 # Average system write bandwidth in MiByte/s
system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
system.physmem.busUtil 0.03 # Data bus utilization in percentage
system.physmem.busUtilRead 0.03 # Data bus utilization in percentage for reads
system.physmem.busUtilWrite 0.00 # Data bus utilization in percentage for writes
-system.physmem.avgRdQLen 1.01 # Average read queue length when enqueuing
+system.physmem.avgRdQLen 1.97 # Average read queue length when enqueuing
system.physmem.avgWrQLen 0.00 # Average write queue length when enqueuing
-system.physmem.readRowHits 3037 # Number of row buffer hits during reads
+system.physmem.readRowHits 4343 # Number of row buffer hits during reads
system.physmem.writeRowHits 0 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 80.47 # Row buffer hit rate for reads
+system.physmem.readRowHitRate 86.31 # Row buffer hit rate for reads
system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
-system.physmem.avgGap 18915543.85 # Average gap between requests
-system.physmem.pageHitRate 80.47 # Row buffer hit rate, read and write combined
-system.physmem.memoryStateTime::IDLE 68189011250 # Time in different power states
-system.physmem.memoryStateTime::REF 2383680000 # Time in different power states
+system.physmem.avgGap 16883072.54 # Average gap between requests
+system.physmem.pageHitRate 86.31 # Row buffer hit rate, read and write combined
+system.physmem.memoryStateTime::IDLE 81214099250 # Time in different power states
+system.physmem.memoryStateTime::REF 2836600000 # Time in different power states
system.physmem.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem.memoryStateTime::ACT 812104750 # Time in different power states
+system.physmem.memoryStateTime::ACT 905088250 # Time in different power states
system.physmem.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.membus.throughput 3383455 # Throughput (bytes/s)
-system.membus.trans_dist::ReadReq 2699 # Transaction distribution
-system.membus.trans_dist::ReadResp 2699 # Transaction distribution
-system.membus.trans_dist::UpgradeReq 60 # Transaction distribution
-system.membus.trans_dist::UpgradeResp 60 # Transaction distribution
-system.membus.trans_dist::ReadExReq 1075 # Transaction distribution
-system.membus.trans_dist::ReadExResp 1075 # Transaction distribution
-system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 7668 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count::total 7668 # Packet count per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 241536 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size::total 241536 # Cumulative packet size per connected master and slave (bytes)
-system.membus.data_through_bus 241536 # Total data (bytes)
-system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
-system.membus.reqLayer0.occupancy 4574500 # Layer occupancy (ticks)
+system.membus.trans_dist::ReadReq 4821 # Transaction distribution
+system.membus.trans_dist::ReadResp 4821 # Transaction distribution
+system.membus.trans_dist::ReadExReq 211 # Transaction distribution
+system.membus.trans_dist::ReadExResp 211 # Transaction distribution
+system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 10064 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 10064 # Packet count per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 322048 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 322048 # Cumulative packet size per connected master and slave (bytes)
+system.membus.snoops 0 # Total snoops (count)
+system.membus.snoop_fanout::samples 5032 # Request fanout histogram
+system.membus.snoop_fanout::mean 0 # Request fanout histogram
+system.membus.snoop_fanout::stdev 0 # Request fanout histogram
+system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::0 5032 100.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::min_value 0 # Request fanout histogram
+system.membus.snoop_fanout::max_value 0 # Request fanout histogram
+system.membus.snoop_fanout::total 5032 # Request fanout histogram
+system.membus.reqLayer0.occupancy 5681641 # Layer occupancy (ticks)
system.membus.reqLayer0.utilization 0.0 # Layer utilization (%)
-system.membus.respLayer1.occupancy 35380947 # Layer occupancy (ticks)
-system.membus.respLayer1.utilization 0.0 # Layer utilization (%)
+system.membus.respLayer1.occupancy 46027985 # Layer occupancy (ticks)
+system.membus.respLayer1.utilization 0.1 # Layer utilization (%)
system.cpu_clk_domain.clock 500 # Clock period in ticks
-system.cpu.branchPred.lookups 106458293 # Number of BP lookups
-system.cpu.branchPred.condPredicted 82706448 # Number of conditional branches predicted
-system.cpu.branchPred.condIncorrect 6339444 # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups 50217715 # Number of BTB lookups
-system.cpu.branchPred.BTBHits 48291708 # Number of BTB hits
+system.cpu.branchPred.lookups 85925623 # Number of BP lookups
+system.cpu.branchPred.condPredicted 68405598 # Number of conditional branches predicted
+system.cpu.branchPred.condIncorrect 6015157 # Number of conditional branches incorrect
+system.cpu.branchPred.BTBLookups 40113883 # Number of BTB lookups
+system.cpu.branchPred.BTBHits 39024614 # Number of BTB hits
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 96.164686 # BTB Hit Percentage
-system.cpu.branchPred.usedRAS 5164625 # Number of times the RAS was used to get a target.
-system.cpu.branchPred.RASInCorrect 84625 # Number of incorrect RAS predictions.
+system.cpu.branchPred.BTBHitPct 97.284559 # BTB Hit Percentage
+system.cpu.branchPred.usedRAS 3701789 # Number of times the RAS was used to get a target.
+system.cpu.branchPred.RASInCorrect 81904 # Number of incorrect RAS predictions.
system.cpu.dstage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits
system.cpu.dstage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses
system.cpu.dstage2_mmu.stage2_tlb.read_hits 0 # DTB read hits
@@ -339,240 +349,235 @@ system.cpu.itb.hits 0 # DT
system.cpu.itb.misses 0 # DTB misses
system.cpu.itb.accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 400 # Number of system calls
-system.cpu.numCycles 142774753 # number of cpu cycles simulated
+system.cpu.numCycles 169911872 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.fetch.icacheStallCycles 44808389 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 429802861 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 106458293 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 53456333 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 91468493 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 12731388 # Number of cycles fetch has spent squashing
-system.cpu.fetch.MiscStallCycles 27 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
-system.cpu.fetch.PendingTrapStallCycles 5563 # Number of stall cycles due to pending traps
-system.cpu.fetch.PendingQuiesceStallCycles 1 # Number of stall cycles due to pending quiesce instructions
-system.cpu.fetch.IcacheWaitRetryStallCycles 99 # Number of stall cycles due to full MSHR
-system.cpu.fetch.CacheLines 41753796 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 1912042 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 142648266 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 3.160575 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 3.133574 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.icacheStallCycles 5595281 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 349266175 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 85925623 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 42726403 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 158254745 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 12044332 # Number of cycles fetch has spent squashing
+system.cpu.fetch.MiscStallCycles 129 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
+system.cpu.fetch.PendingQuiesceStallCycles 37 # Number of stall cycles due to pending quiesce instructions
+system.cpu.fetch.IcacheWaitRetryStallCycles 592 # Number of stall cycles due to full MSHR
+system.cpu.fetch.CacheLines 78952832 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 17522 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.rateDist::samples 169872950 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 2.151005 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 1.046766 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 53718645 37.66% 37.66% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 6357410 4.46% 42.11% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 10351894 7.26% 49.37% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 14920250 10.46% 59.83% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 10655390 7.47% 67.30% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 3891108 2.73% 70.03% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 7883355 5.53% 75.56% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 9310317 6.53% 82.08% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 25559897 17.92% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 17324644 10.20% 10.20% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 30203623 17.78% 27.98% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 31840188 18.74% 46.72% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 90504495 53.28% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 142648266 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.745638 # Number of branch fetches per cycle
-system.cpu.fetch.rate 3.010356 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 37233141 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 23853545 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 68602562 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 6747325 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 6211693 # Number of cycles decode is squashing
-system.cpu.decode.BranchResolved 15955000 # Number of times decode resolved a branch
-system.cpu.decode.BranchMispred 160395 # Number of times decode detected a branch misprediction
-system.cpu.decode.DecodedInsts 420485829 # Number of instructions handled by decode
-system.cpu.decode.SquashedInsts 828178 # Number of squashed instructions handled by decode
-system.cpu.rename.SquashCycles 6211693 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 42171212 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 18551410 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 713419 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 69222818 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 5777714 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 398176302 # Number of instructions processed by rename
-system.cpu.rename.ROBFullEvents 59 # Number of times rename has blocked due to ROB full
-system.cpu.rename.IQFullEvents 1614739 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LQFullEvents 2816561 # Number of times rename has blocked due to LQ full
-system.cpu.rename.SQFullEvents 62575 # Number of times rename has blocked due to SQ full
-system.cpu.rename.FullRegisterEvents 202 # Number of times there has been no free registers
-system.cpu.rename.RenamedOperands 691997012 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 1704697725 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 425662370 # Number of integer rename lookups
-system.cpu.rename.fp_rename_lookups 3491733 # Number of floating rename lookups
+system.cpu.fetch.rateDist::max_value 3 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::total 169872950 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.505707 # Number of branch fetches per cycle
+system.cpu.fetch.rate 2.055573 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 17551129 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 17096204 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 122646615 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 6731659 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 5847343 # Number of cycles decode is squashing
+system.cpu.decode.BranchResolved 11137012 # Number of times decode resolved a branch
+system.cpu.decode.BranchMispred 190128 # Number of times decode detected a branch misprediction
+system.cpu.decode.DecodedInsts 306601093 # Number of instructions handled by decode
+system.cpu.decode.SquashedInsts 27639828 # Number of squashed instructions handled by decode
+system.cpu.rename.SquashCycles 5847343 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 37738327 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 8403981 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 578579 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 108919553 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 8385167 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 278647204 # Number of instructions processed by rename
+system.cpu.rename.SquashedInsts 13415116 # Number of squashed instructions processed by rename
+system.cpu.rename.ROBFullEvents 3048397 # Number of times rename has blocked due to ROB full
+system.cpu.rename.IQFullEvents 841923 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LQFullEvents 2187656 # Number of times rename has blocked due to LQ full
+system.cpu.rename.SQFullEvents 31854 # Number of times rename has blocked due to SQ full
+system.cpu.rename.FullRegisterEvents 78402 # Number of times there has been no free registers
+system.cpu.rename.RenamedOperands 483062515 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 1196895890 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 297562467 # Number of integer rename lookups
+system.cpu.rename.fp_rename_lookups 3006395 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 292976929 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 399020083 # Number of HB maps that are undone due to squashing
-system.cpu.rename.serializingInsts 28576 # count of serializing insts renamed
-system.cpu.rename.tempSerializingInsts 28600 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 15636023 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 44518617 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 18120521 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 7204434 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 5193927 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 353303303 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded 50659 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 249217571 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 532732 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 170449002 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 473050896 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved 5443 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 142648266 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 1.747077 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 1.881809 # Number of insts issued each cycle
+system.cpu.rename.UndoneMaps 190085586 # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts 23528 # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts 23420 # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts 13351603 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 34138378 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 14478835 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 2550837 # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores 1806189 # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded 264810642 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 45850 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 214907655 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 5190996 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 82629036 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 219889900 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 634 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 169872950 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 1.265108 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 1.017484 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 54008982 37.86% 37.86% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 21782256 15.27% 53.13% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 24530872 17.20% 70.33% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 16106640 11.29% 81.62% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 11858342 8.31% 89.93% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 6781839 4.75% 94.69% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 5090438 3.57% 98.26% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 1742716 1.22% 99.48% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 746181 0.52% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 52803027 31.08% 31.08% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 36096104 21.25% 52.33% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 65778237 38.72% 91.05% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 13576092 7.99% 99.05% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 1571163 0.92% 99.97% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 47813 0.03% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 514 0.00% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 0 0.00% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 142648266 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::max_value 6 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 169872950 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 1599616 44.61% 44.61% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 5629 0.16% 44.77% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 0 0.00% 44.77% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 0 0.00% 44.77% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 44.77% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 0 0.00% 44.77% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 0 0.00% 44.77% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 0 0.00% 44.77% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 44.77% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 44.77% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 44.77% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 44.77% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 44.77% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 44.77% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 44.77% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 44.77% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 44.77% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 44.77% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 44.77% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 44.77% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 43 0.00% 44.77% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 44.77% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 44.77% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 26 0.00% 44.77% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 44.77% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 2425 0.07% 44.84% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 44.84% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 44.84% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 44.84% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 1462989 40.80% 85.64% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 515010 14.36% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 35609099 66.11% 66.11% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 152890 0.28% 66.39% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 0 0.00% 66.39% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 0 0.00% 66.39% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 66.39% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 0 0.00% 66.39% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 0 0.00% 66.39% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 0 0.00% 66.39% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 66.39% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 66.39% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 66.39% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 66.39% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 66.39% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 66.39% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 66.39% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 66.39% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 66.39% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 66.39% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 66.39% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 66.39% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 1075 0.00% 66.40% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 66.40% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 35725 0.07% 66.46% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 330 0.00% 66.46% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 201 0.00% 66.46% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 815 0.00% 66.47% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 34388 0.06% 66.53% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 217 0.00% 66.53% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 66.53% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 14076935 26.13% 92.66% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 3950981 7.34% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 192832828 77.38% 77.38% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 1041370 0.42% 77.79% # Type of FU issued
-system.cpu.iq.FU_type_0::IntDiv 0 0.00% 77.79% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 77.79% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 77.79% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 77.79% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatMult 0 0.00% 77.79% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 77.79% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 77.79% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 77.79% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 77.79% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 77.79% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 77.79% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 77.79% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 77.79% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMult 0 0.00% 77.79% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 77.79% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShift 0 0.00% 77.79% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 77.79% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 77.79% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAdd 33133 0.01% 77.81% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 77.81% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCmp 164691 0.07% 77.87% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCvt 264054 0.11% 77.98% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatDiv 76936 0.03% 78.01% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMisc 473853 0.19% 78.20% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMult 207040 0.08% 78.28% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMultAcc 72084 0.03% 78.31% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatSqrt 323 0.00% 78.31% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 39374798 15.80% 94.11% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 14676461 5.89% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 167347451 77.87% 77.87% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 918969 0.43% 78.30% # Type of FU issued
+system.cpu.iq.FU_type_0::IntDiv 0 0.00% 78.30% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 78.30% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 78.30% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 78.30% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatMult 0 0.00% 78.30% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 78.30% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 78.30% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 78.30% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 78.30% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 78.30% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 78.30% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 78.30% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 78.30% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMult 0 0.00% 78.30% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 78.30% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShift 0 0.00% 78.30% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 78.30% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 78.30% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAdd 33024 0.02% 78.31% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 78.31% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCmp 165192 0.08% 78.39% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCvt 245769 0.11% 78.50% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatDiv 76018 0.04% 78.54% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMisc 460683 0.21% 78.75% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMult 206710 0.10% 78.85% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMultAcc 71622 0.03% 78.88% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatSqrt 319 0.00% 78.88% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 32005523 14.89% 93.78% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 13376375 6.22% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 249217571 # Type of FU issued
-system.cpu.iq.rate 1.745530 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 3585738 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.014388 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 641399049 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 521384383 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 237201307 # Number of integer instruction queue wakeup accesses
-system.cpu.iq.fp_inst_queue_reads 3802829 # Number of floating instruction queue reads
-system.cpu.iq.fp_inst_queue_writes 2450137 # Number of floating instruction queue writes
-system.cpu.iq.fp_inst_queue_wakeup_accesses 1875104 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 250898873 # Number of integer alu accesses
-system.cpu.iq.fp_alu_accesses 1904436 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 1999527 # Number of loads that had data forwarded from stores
+system.cpu.iq.FU_type_0::total 214907655 # Type of FU issued
+system.cpu.iq.rate 1.264818 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 53862656 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.250632 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 654786826 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 345480396 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 204601887 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.fp_inst_queue_reads 3955086 # Number of floating instruction queue reads
+system.cpu.iq.fp_inst_queue_writes 2012108 # Number of floating instruction queue writes
+system.cpu.iq.fp_inst_queue_wakeup_accesses 1806636 # Number of floating instruction queue wakeup accesses
+system.cpu.iq.int_alu_accesses 266634716 # Number of integer alu accesses
+system.cpu.iq.fp_alu_accesses 2135595 # Number of floating point alu accesses
+system.cpu.iew.lsq.thread0.forwLoads 1601086 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 16622473 # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses 18079 # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread0.memOrderViolation 32569 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 5475887 # Number of stores squashed
+system.cpu.iew.lsq.thread0.squashedLoads 6242234 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 7548 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.memOrderViolation 7115 # Number of memory ordering violations
+system.cpu.iew.lsq.thread0.squashedStores 1834201 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
-system.cpu.iew.lsq.thread0.rescheduledLoads 334532 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread0.cacheBlocked 126 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.lsq.thread0.rescheduledLoads 25938 # Number of loads that were rescheduled
+system.cpu.iew.lsq.thread0.cacheBlocked 647 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 6211693 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 18514097 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 29892 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 353371291 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 723756 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 44518617 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 18120521 # Number of dispatched store instructions
-system.cpu.iew.iewDispNonSpecInsts 28251 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 2286 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents 27735 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.memOrderViolationEvents 32569 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 3999566 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 3827175 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 7826741 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 243157329 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 37609930 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 6060242 # Number of squashed instructions skipped in execute
+system.cpu.iew.iewSquashCycles 5847343 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 5682283 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 37485 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 264872462 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 0 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 34138378 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 14478835 # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts 23442 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewIQFullEvents 3828 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 30448 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.memOrderViolationEvents 7115 # Number of memory order violations
+system.cpu.iew.predictedTakenIncorrect 3233466 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 3245683 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 6479149 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 207525838 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 30720478 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 7381817 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
-system.cpu.iew.exec_nop 17329 # number of nop insts executed
-system.cpu.iew.exec_refs 51859202 # number of memory reference insts executed
-system.cpu.iew.exec_branches 55857945 # Number of branches executed
-system.cpu.iew.exec_stores 14249272 # Number of stores executed
-system.cpu.iew.exec_rate 1.703084 # Inst execution rate
-system.cpu.iew.wb_sent 240511751 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 239076411 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 145760285 # num instructions producing a value
-system.cpu.iew.wb_consumers 269855272 # num instructions consuming a value
+system.cpu.iew.exec_nop 15970 # number of nop insts executed
+system.cpu.iew.exec_refs 43862877 # number of memory reference insts executed
+system.cpu.iew.exec_branches 44936358 # Number of branches executed
+system.cpu.iew.exec_stores 13142399 # Number of stores executed
+system.cpu.iew.exec_rate 1.221373 # Inst execution rate
+system.cpu.iew.wb_sent 206743657 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 206408523 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 129467920 # num instructions producing a value
+system.cpu.iew.wb_consumers 221670950 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 1.674501 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.540142 # average fanout of values written-back
+system.cpu.iew.wb_rate 1.214798 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.584055 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.commit.commitSquashedInsts 171723245 # The number of squashed insts skipped by commit
+system.cpu.commit.commitSquashedInsts 69532618 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 45216 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 6185443 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 117932320 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 1.540293 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 2.243745 # Number of insts commited each cycle
+system.cpu.commit.branchMispredicts 5840334 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 158431709 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 1.146553 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 1.646732 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 51372616 43.56% 43.56% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 31468321 26.68% 70.24% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 11935963 10.12% 80.37% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 6951478 5.89% 86.26% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 3813624 3.23% 89.49% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 1418078 1.20% 90.70% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 1525333 1.29% 91.99% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 1616480 1.37% 93.36% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 7830427 6.64% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 73650115 46.49% 46.49% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 41279051 26.05% 72.54% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 22553954 14.24% 86.78% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 9627262 6.08% 92.85% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 3547678 2.24% 95.09% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 2148088 1.36% 96.45% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 1282361 0.81% 97.26% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 989322 0.62% 97.88% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 3353878 2.12% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 117932320 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::total 158431709 # Number of insts commited each cycle
system.cpu.commit.committedInsts 172317409 # Number of instructions committed
system.cpu.commit.committedOps 181650341 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
@@ -618,461 +623,487 @@ system.cpu.commit.op_class_0::MemWrite 12644634 6.96% 100.00% # Cl
system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction
system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction
system.cpu.commit.op_class_0::total 181650341 # Class of committed instruction
-system.cpu.commit.bw_lim_events 7830427 # number cycles where commit BW limit reached
+system.cpu.commit.bw_lim_events 3353878 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 463470278 # The number of ROB reads
-system.cpu.rob.rob_writes 731648814 # The number of ROB writes
-system.cpu.timesIdled 1645 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 126487 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.rob.rob_reads 406255589 # The number of ROB reads
+system.cpu.rob.rob_writes 513821131 # The number of ROB writes
+system.cpu.timesIdled 2630 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 38922 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 172303021 # Number of Instructions Simulated
system.cpu.committedOps 181635953 # Number of Ops (including micro ops) Simulated
-system.cpu.cpi 0.828626 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 0.828626 # CPI: Total CPI of All Threads
-system.cpu.ipc 1.206817 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 1.206817 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 248213314 # number of integer regfile reads
-system.cpu.int_regfile_writes 133191535 # number of integer regfile writes
-system.cpu.fp_regfile_reads 2934311 # number of floating regfile reads
-system.cpu.fp_regfile_writes 2552498 # number of floating regfile writes
-system.cpu.cc_regfile_reads 830988511 # number of cc regfile reads
-system.cpu.cc_regfile_writes 255127381 # number of cc regfile writes
-system.cpu.misc_regfile_reads 66039150 # number of misc regfile reads
+system.cpu.cpi 0.986122 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 0.986122 # CPI: Total CPI of All Threads
+system.cpu.ipc 1.014073 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 1.014073 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 218958563 # number of integer regfile reads
+system.cpu.int_regfile_writes 114511116 # number of integer regfile writes
+system.cpu.fp_regfile_reads 2904510 # number of floating regfile reads
+system.cpu.fp_regfile_writes 2441819 # number of floating regfile writes
+system.cpu.cc_regfile_reads 709580018 # number of cc regfile reads
+system.cpu.cc_regfile_writes 229533397 # number of cc regfile writes
+system.cpu.misc_regfile_reads 59318521 # number of misc regfile reads
system.cpu.misc_regfile_writes 820036 # number of misc regfile writes
-system.cpu.toL2Bus.throughput 5345035 # Throughput (bytes/s)
-system.cpu.toL2Bus.trans_dist::ReadReq 4859 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadResp 4858 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::Writeback 17 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::UpgradeReq 61 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::UpgradeResp 61 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExReq 1087 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExResp 1087 # Transaction distribution
-system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 8146 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 3823 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count::total 11969 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 258688 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 118976 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size::total 377664 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.data_through_bus 377664 # Total data (bytes)
-system.cpu.toL2Bus.snoop_data_through_bus 3904 # Total snoop data (bytes)
-system.cpu.toL2Bus.reqLayer0.occupancy 3029000 # Layer occupancy (ticks)
-system.cpu.toL2Bus.reqLayer0.utilization 0.0 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer0.occupancy 6522997 # Layer occupancy (ticks)
-system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer1.occupancy 3106540 # Layer occupancy (ticks)
-system.cpu.toL2Bus.respLayer1.utilization 0.0 # Layer utilization (%)
-system.cpu.icache.tags.replacements 2317 # number of replacements
-system.cpu.icache.tags.tagsinuse 1337.456920 # Cycle average of tags in use
-system.cpu.icache.tags.total_refs 41747829 # Total number of references to valid blocks.
-system.cpu.icache.tags.sampled_refs 4039 # Sample count of references to valid blocks.
-system.cpu.icache.tags.avg_refs 10336.179500 # Average number of references to valid blocks.
-system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst 1337.456920 # Average occupied blocks per requestor
-system.cpu.icache.tags.occ_percent::cpu.inst 0.653055 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_percent::total 0.653055 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_task_id_blocks::1024 1722 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::0 44 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::1 87 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::2 528 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::3 30 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::4 1033 # Occupied blocks per task id
-system.cpu.icache.tags.occ_task_id_percent::1024 0.840820 # Percentage of cache occupancy per task id
-system.cpu.icache.tags.tag_accesses 83511695 # Number of tag accesses
-system.cpu.icache.tags.data_accesses 83511695 # Number of data accesses
-system.cpu.icache.ReadReq_hits::cpu.inst 41748272 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 41748272 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 41748272 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 41748272 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 41748272 # number of overall hits
-system.cpu.icache.overall_hits::total 41748272 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 5524 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 5524 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 5524 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 5524 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 5524 # number of overall misses
-system.cpu.icache.overall_misses::total 5524 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 227823494 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 227823494 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 227823494 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 227823494 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 227823494 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 227823494 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 41753796 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 41753796 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 41753796 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 41753796 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 41753796 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 41753796 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000132 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.000132 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.000132 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.000132 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.000132 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.000132 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 41242.486242 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 41242.486242 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 41242.486242 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 41242.486242 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 41242.486242 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 41242.486242 # average overall miss latency
-system.cpu.icache.blocked_cycles::no_mshrs 857 # number of cycles access was blocked
+system.cpu.toL2Bus.trans_dist::ReadReq 119664 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadResp 119664 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::Writeback 64873 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::HardPFReq 7801 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExReq 8632 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExResp 8632 # Transaction distribution
+system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 109774 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 211691 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count::total 321465 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 3512768 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 8850048 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size::total 12362816 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.snoops 7801 # Total snoops (count)
+system.cpu.toL2Bus.snoop_fanout::samples 200978 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::mean 5.038815 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::stdev 0.193155 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::1 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::3 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::4 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::5 193177 96.12% 96.12% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::6 7801 3.88% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::min_value 5 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::max_value 6 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::total 200978 # Request fanout histogram
+system.cpu.toL2Bus.reqLayer0.occupancy 161464494 # Layer occupancy (ticks)
+system.cpu.toL2Bus.reqLayer0.utilization 0.2 # Layer utilization (%)
+system.cpu.toL2Bus.respLayer0.occupancy 82370974 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.utilization 0.1 # Layer utilization (%)
+system.cpu.toL2Bus.respLayer1.occupancy 110177995 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer1.utilization 0.1 # Layer utilization (%)
+system.cpu.icache.tags.replacements 54375 # number of replacements
+system.cpu.icache.tags.tagsinuse 510.661166 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 78896017 # Total number of references to valid blocks.
+system.cpu.icache.tags.sampled_refs 54887 # Sample count of references to valid blocks.
+system.cpu.icache.tags.avg_refs 1437.426294 # Average number of references to valid blocks.
+system.cpu.icache.tags.warmup_cycle 84218922500 # Cycle when the warmup percentage was hit.
+system.cpu.icache.tags.occ_blocks::cpu.inst 510.661166 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.997385 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.997385 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::0 83 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::1 127 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::2 251 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::3 3 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::4 48 # Occupied blocks per task id
+system.cpu.icache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
+system.cpu.icache.tags.tag_accesses 157960533 # Number of tag accesses
+system.cpu.icache.tags.data_accesses 157960533 # Number of data accesses
+system.cpu.icache.ReadReq_hits::cpu.inst 78896017 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 78896017 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 78896017 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 78896017 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 78896017 # number of overall hits
+system.cpu.icache.overall_hits::total 78896017 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 56806 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 56806 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 56806 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 56806 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 56806 # number of overall misses
+system.cpu.icache.overall_misses::total 56806 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 474677200 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 474677200 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 474677200 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 474677200 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 474677200 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 474677200 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 78952823 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 78952823 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 78952823 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 78952823 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 78952823 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 78952823 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000719 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.000719 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.000719 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.000719 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.000719 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.000719 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 8356.110270 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 8356.110270 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 8356.110270 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 8356.110270 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 8356.110270 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 8356.110270 # average overall miss latency
+system.cpu.icache.blocked_cycles::no_mshrs 16306 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.blocked::no_mshrs 18 # number of cycles access was blocked
+system.cpu.icache.blocked::no_mshrs 2267 # number of cycles access was blocked
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.avg_blocked_cycles::no_mshrs 47.611111 # average number of cycles each access was blocked
+system.cpu.icache.avg_blocked_cycles::no_mshrs 7.192766 # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 1420 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 1420 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 1420 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 1420 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 1420 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 1420 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 4104 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 4104 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 4104 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 4104 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 4104 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 4104 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 164891501 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 164891501 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 164891501 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 164891501 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 164891501 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 164891501 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000098 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000098 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000098 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.000098 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000098 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.000098 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 40178.240984 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 40178.240984 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 40178.240984 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 40178.240984 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 40178.240984 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 40178.240984 # average overall mshr miss latency
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 1919 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 1919 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 1919 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 1919 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 1919 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 1919 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 54887 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 54887 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 54887 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 54887 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 54887 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 54887 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 380604754 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 380604754 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 380604754 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 380604754 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 380604754 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 380604754 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000695 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000695 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000695 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.000695 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000695 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.000695 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 6934.333339 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 6934.333339 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 6934.333339 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 6934.333339 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 6934.333339 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 6934.333339 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
+system.cpu.l2cache.prefetcher.prefetcher.num_hwpf_identified 435044 # number of hwpf identified
+system.cpu.l2cache.prefetcher.prefetcher.num_hwpf_already_in_mshr 3068 # number of hwpf that were already in mshr
+system.cpu.l2cache.prefetcher.prefetcher.num_hwpf_already_in_cache 422406 # number of hwpf that were already in the cache
+system.cpu.l2cache.prefetcher.prefetcher.num_hwpf_already_in_prefetcher 3291 # number of hwpf that were already in the prefetch queue
+system.cpu.l2cache.prefetcher.prefetcher.num_hwpf_evicted 0 # number of hwpf removed due to no buffer left
+system.cpu.l2cache.prefetcher.prefetcher.num_hwpf_removed_MSHR_hit 894 # number of hwpf removed because MSHR allocated
+system.cpu.l2cache.prefetcher.prefetcher.num_hwpf_issued 5385 # number of hwpf issued
+system.cpu.l2cache.prefetcher.prefetcher.num_hwpf_span_page 26500 # number of hwpf spanning a virtual page
+system.cpu.l2cache.prefetcher.prefetcher.num_hwpf_squashed_from_miss 0 # number of hwpf that got squashed due to a miss aborting calculation time
system.cpu.l2cache.tags.replacements 0 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 1935.733118 # Cycle average of tags in use
-system.cpu.l2cache.tags.total_refs 2084 # Total number of references to valid blocks.
-system.cpu.l2cache.tags.sampled_refs 2703 # Sample count of references to valid blocks.
-system.cpu.l2cache.tags.avg_refs 0.770995 # Average number of references to valid blocks.
+system.cpu.l2cache.tags.tagsinuse 3680.652694 # Cycle average of tags in use
+system.cpu.l2cache.tags.total_refs 181097 # Total number of references to valid blocks.
+system.cpu.l2cache.tags.sampled_refs 4769 # Sample count of references to valid blocks.
+system.cpu.l2cache.tags.avg_refs 37.973789 # Average number of references to valid blocks.
system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.tags.occ_blocks::writebacks 3.025142 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.inst 1410.130158 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.data 522.577818 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_percent::writebacks 0.000092 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.inst 0.043034 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.data 0.015948 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::total 0.059074 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_task_id_blocks::1024 2703 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::0 40 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::1 99 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::2 599 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::3 30 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::4 1935 # Occupied blocks per task id
-system.cpu.l2cache.tags.occ_task_id_percent::1024 0.082489 # Percentage of cache occupancy per task id
-system.cpu.l2cache.tags.tag_accesses 51495 # Number of tag accesses
-system.cpu.l2cache.tags.data_accesses 51495 # Number of data accesses
-system.cpu.l2cache.ReadReq_hits::cpu.inst 2000 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::cpu.data 83 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 2083 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits::writebacks 17 # number of Writeback hits
-system.cpu.l2cache.Writeback_hits::total 17 # number of Writeback hits
-system.cpu.l2cache.UpgradeReq_hits::cpu.data 1 # number of UpgradeReq hits
-system.cpu.l2cache.UpgradeReq_hits::total 1 # number of UpgradeReq hits
-system.cpu.l2cache.ReadExReq_hits::cpu.data 12 # number of ReadExReq hits
-system.cpu.l2cache.ReadExReq_hits::total 12 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits::cpu.inst 2000 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.data 95 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 2095 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.inst 2000 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.data 95 # number of overall hits
-system.cpu.l2cache.overall_hits::total 2095 # number of overall hits
-system.cpu.l2cache.ReadReq_misses::cpu.inst 2043 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.data 672 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 2715 # number of ReadReq misses
-system.cpu.l2cache.UpgradeReq_misses::cpu.data 60 # number of UpgradeReq misses
-system.cpu.l2cache.UpgradeReq_misses::total 60 # number of UpgradeReq misses
-system.cpu.l2cache.ReadExReq_misses::cpu.data 1075 # number of ReadExReq misses
-system.cpu.l2cache.ReadExReq_misses::total 1075 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 2043 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 1747 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 3790 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 2043 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 1747 # number of overall misses
-system.cpu.l2cache.overall_misses::total 3790 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 140715500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 47433250 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 188148750 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 74164250 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 74164250 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 140715500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 121597500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 262313000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 140715500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 121597500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 262313000 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 4043 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.data 755 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 4798 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::writebacks 17 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::total 17 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.UpgradeReq_accesses::cpu.data 61 # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.UpgradeReq_accesses::total 61 # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data 1087 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 1087 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 4043 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 1842 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 5885 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 4043 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 1842 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 5885 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.505318 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.890066 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.565861 # miss rate for ReadReq accesses
-system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.983607 # miss rate for UpgradeReq accesses
-system.cpu.l2cache.UpgradeReq_miss_rate::total 0.983607 # miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.988960 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::total 0.988960 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.505318 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.948426 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.644010 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.505318 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.948426 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.644010 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 68876.896721 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 70585.193452 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 69299.723757 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 68990 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 68990 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 68876.896721 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 69603.606182 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 69211.873351 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 68876.896721 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 69603.606182 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 69211.873351 # average overall miss latency
-system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
+system.cpu.l2cache.tags.occ_blocks::writebacks 700.245747 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 217.753448 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 276.465568 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.l2cache.prefetcher 2486.187931 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::writebacks 0.042740 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.013291 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.data 0.016874 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.l2cache.prefetcher 0.151745 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.224649 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_task_id_blocks::1022 3319 # Occupied blocks per task id
+system.cpu.l2cache.tags.occ_task_id_blocks::1024 1450 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1022::0 45 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1022::1 109 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1022::2 648 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1022::3 26 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1022::4 2491 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::0 47 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::1 122 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::2 280 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::3 14 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::4 987 # Occupied blocks per task id
+system.cpu.l2cache.tags.occ_task_id_percent::1022 0.202576 # Percentage of cache occupancy per task id
+system.cpu.l2cache.tags.occ_task_id_percent::1024 0.088501 # Percentage of cache occupancy per task id
+system.cpu.l2cache.tags.tag_accesses 3104105 # Number of tag accesses
+system.cpu.l2cache.tags.data_accesses 3104105 # Number of data accesses
+system.cpu.l2cache.ReadReq_hits::cpu.inst 54552 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.data 64413 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 118965 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits::writebacks 64873 # number of Writeback hits
+system.cpu.l2cache.Writeback_hits::total 64873 # number of Writeback hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 8421 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 8421 # number of ReadExReq hits
+system.cpu.l2cache.demand_hits::cpu.inst 54552 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 72834 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 127386 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.inst 54552 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.data 72834 # number of overall hits
+system.cpu.l2cache.overall_hits::total 127386 # number of overall hits
+system.cpu.l2cache.ReadReq_misses::cpu.inst 335 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.data 364 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 699 # number of ReadReq misses
+system.cpu.l2cache.ReadExReq_misses::cpu.data 211 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 211 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 335 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 575 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 910 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 335 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 575 # number of overall misses
+system.cpu.l2cache.overall_misses::total 910 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 24852997 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 26184000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 51036997 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 15318999 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 15318999 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 24852997 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 41502999 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 66355996 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 24852997 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 41502999 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 66355996 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 54887 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 64777 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 119664 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::writebacks 64873 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::total 64873 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 8632 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 8632 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 54887 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 73409 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 128296 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 54887 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 73409 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 128296 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.006103 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.005619 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.005841 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.024444 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.024444 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.006103 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.007833 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.007093 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.006103 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.007833 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.007093 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 74188.050746 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 71934.065934 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 73014.301860 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 72601.890995 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 72601.890995 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 74188.050746 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 72179.128696 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 72918.676923 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 74188.050746 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 72179.128696 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 72918.676923 # average overall miss latency
+system.cpu.l2cache.blocked_cycles::no_mshrs 2973 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
+system.cpu.l2cache.blocked::no_mshrs 134 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
+system.cpu.l2cache.avg_blocked_cycles::no_mshrs 22.186567 # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 3 # number of ReadReq MSHR hits
-system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 12 # number of ReadReq MSHR hits
-system.cpu.l2cache.ReadReq_mshr_hits::total 15 # number of ReadReq MSHR hits
-system.cpu.l2cache.demand_mshr_hits::cpu.inst 3 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.demand_mshr_hits::cpu.data 12 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.demand_mshr_hits::total 15 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.overall_mshr_hits::cpu.inst 3 # number of overall MSHR hits
-system.cpu.l2cache.overall_mshr_hits::cpu.data 12 # number of overall MSHR hits
-system.cpu.l2cache.overall_mshr_hits::total 15 # number of overall MSHR hits
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 2040 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 660 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 2700 # number of ReadReq MSHR misses
-system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 60 # number of UpgradeReq MSHR misses
-system.cpu.l2cache.UpgradeReq_mshr_misses::total 60 # number of UpgradeReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 1075 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::total 1075 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 2040 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.data 1735 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 3775 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 2040 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.data 1735 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 3775 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 114933000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 38476250 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 153409250 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 623553 # number of UpgradeReq MSHR miss cycles
-system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 623553 # number of UpgradeReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 60696250 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 60696250 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 114933000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 99172500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 214105500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 114933000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 99172500 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 214105500 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.504576 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.874172 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.562734 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.983607 # mshr miss rate for UpgradeReq accesses
-system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.983607 # mshr miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.988960 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.988960 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.504576 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.941911 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.641461 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.504576 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.941911 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.641461 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 56339.705882 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 58297.348485 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 56818.240741 # average ReadReq mshr miss latency
-system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10392.550000 # average UpgradeReq mshr miss latency
-system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10392.550000 # average UpgradeReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 56461.627907 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 56461.627907 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 56339.705882 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 57159.942363 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 56716.688742 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 56339.705882 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 57159.942363 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 56716.688742 # average overall mshr miss latency
+system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 50 # number of ReadReq MSHR hits
+system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 23 # number of ReadReq MSHR hits
+system.cpu.l2cache.ReadReq_mshr_hits::total 73 # number of ReadReq MSHR hits
+system.cpu.l2cache.demand_mshr_hits::cpu.inst 50 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.demand_mshr_hits::cpu.data 23 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.demand_mshr_hits::total 73 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.overall_mshr_hits::cpu.inst 50 # number of overall MSHR hits
+system.cpu.l2cache.overall_mshr_hits::cpu.data 23 # number of overall MSHR hits
+system.cpu.l2cache.overall_mshr_hits::total 73 # number of overall MSHR hits
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 285 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 341 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 626 # number of ReadReq MSHR misses
+system.cpu.l2cache.HardPFReq_mshr_misses::cpu.l2cache.prefetcher 5385 # number of HardPFReq MSHR misses
+system.cpu.l2cache.HardPFReq_mshr_misses::total 5385 # number of HardPFReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 211 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 211 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 285 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 552 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 837 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 285 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 552 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.l2cache.prefetcher 5385 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 6222 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 20480998 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 22050750 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 42531748 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.HardPFReq_mshr_miss_latency::cpu.l2cache.prefetcher 326822301 # number of HardPFReq MSHR miss cycles
+system.cpu.l2cache.HardPFReq_mshr_miss_latency::total 326822301 # number of HardPFReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 13544999 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 13544999 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 20480998 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 35595749 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 56076747 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 20480998 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 35595749 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.l2cache.prefetcher 326822301 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 382899048 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.005192 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.005264 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.005231 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.HardPFReq_mshr_miss_rate::cpu.l2cache.prefetcher inf # mshr miss rate for HardPFReq accesses
+system.cpu.l2cache.HardPFReq_mshr_miss_rate::total inf # mshr miss rate for HardPFReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.024444 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.024444 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.005192 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.007520 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.006524 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.005192 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.007520 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.l2cache.prefetcher inf # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.048497 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 71863.150877 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 64664.956012 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 67942.089457 # average ReadReq mshr miss latency
+system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::cpu.l2cache.prefetcher 60691.235097 # average HardPFReq mshr miss latency
+system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::total 60691.235097 # average HardPFReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 64194.308057 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 64194.308057 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 71863.150877 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 64485.052536 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 66997.308244 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 71863.150877 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 64485.052536 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.l2cache.prefetcher 60691.235097 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 61539.544841 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.tags.replacements 56 # number of replacements
-system.cpu.dcache.tags.tagsinuse 1395.016190 # Cycle average of tags in use
-system.cpu.dcache.tags.total_refs 47368346 # Total number of references to valid blocks.
-system.cpu.dcache.tags.sampled_refs 1842 # Sample count of references to valid blocks.
-system.cpu.dcache.tags.avg_refs 25715.714441 # Average number of references to valid blocks.
-system.cpu.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.data 1395.016190 # Average occupied blocks per requestor
-system.cpu.dcache.tags.occ_percent::cpu.data 0.340580 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_percent::total 0.340580 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_task_id_blocks::1024 1786 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::0 25 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::1 36 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::2 353 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::3 3 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::4 1369 # Occupied blocks per task id
-system.cpu.dcache.tags.occ_task_id_percent::1024 0.436035 # Percentage of cache occupancy per task id
-system.cpu.dcache.tags.tag_accesses 94757994 # Number of tag accesses
-system.cpu.dcache.tags.data_accesses 94757994 # Number of data accesses
-system.cpu.dcache.ReadReq_hits::cpu.data 34966407 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 34966407 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 12356440 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 12356440 # number of WriteReq hits
-system.cpu.dcache.SoftPFReq_hits::cpu.data 545 # number of SoftPFReq hits
-system.cpu.dcache.SoftPFReq_hits::total 545 # number of SoftPFReq hits
-system.cpu.dcache.LoadLockedReq_hits::cpu.data 22480 # number of LoadLockedReq hits
-system.cpu.dcache.LoadLockedReq_hits::total 22480 # number of LoadLockedReq hits
+system.cpu.dcache.tags.replacements 72897 # number of replacements
+system.cpu.dcache.tags.tagsinuse 511.503812 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 41115488 # Total number of references to valid blocks.
+system.cpu.dcache.tags.sampled_refs 73409 # Sample count of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 560.087837 # Average number of references to valid blocks.
+system.cpu.dcache.tags.warmup_cycle 471699000 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.tags.occ_blocks::cpu.data 511.503812 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.999031 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.999031 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::0 59 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::1 169 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::2 220 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::3 42 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::4 22 # Occupied blocks per task id
+system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
+system.cpu.dcache.tags.tag_accesses 82528199 # Number of tag accesses
+system.cpu.dcache.tags.data_accesses 82528199 # Number of data accesses
+system.cpu.dcache.ReadReq_hits::cpu.data 28728737 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 28728737 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 12341838 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 12341838 # number of WriteReq hits
+system.cpu.dcache.SoftPFReq_hits::cpu.data 361 # number of SoftPFReq hits
+system.cpu.dcache.SoftPFReq_hits::total 361 # number of SoftPFReq hits
+system.cpu.dcache.LoadLockedReq_hits::cpu.data 22145 # number of LoadLockedReq hits
+system.cpu.dcache.LoadLockedReq_hits::total 22145 # number of LoadLockedReq hits
system.cpu.dcache.StoreCondReq_hits::cpu.data 22407 # number of StoreCondReq hits
system.cpu.dcache.StoreCondReq_hits::total 22407 # number of StoreCondReq hits
-system.cpu.dcache.demand_hits::cpu.data 47322847 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 47322847 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 47323392 # number of overall hits
-system.cpu.dcache.overall_hits::total 47323392 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 1942 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 1942 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 7847 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 7847 # number of WriteReq misses
-system.cpu.dcache.SoftPFReq_misses::cpu.data 6 # number of SoftPFReq misses
-system.cpu.dcache.SoftPFReq_misses::total 6 # number of SoftPFReq misses
-system.cpu.dcache.LoadLockedReq_misses::cpu.data 2 # number of LoadLockedReq misses
-system.cpu.dcache.LoadLockedReq_misses::total 2 # number of LoadLockedReq misses
-system.cpu.dcache.demand_misses::cpu.data 9789 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 9789 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 9795 # number of overall misses
-system.cpu.dcache.overall_misses::total 9795 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 120282480 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 120282480 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 504727051 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 504727051 # number of WriteReq miss cycles
-system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 143500 # number of LoadLockedReq miss cycles
-system.cpu.dcache.LoadLockedReq_miss_latency::total 143500 # number of LoadLockedReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 625009531 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 625009531 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 625009531 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 625009531 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 34968349 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 34968349 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.demand_hits::cpu.data 41070575 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 41070575 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 41070936 # number of overall hits
+system.cpu.dcache.overall_hits::total 41070936 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 89075 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 89075 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 22449 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 22449 # number of WriteReq misses
+system.cpu.dcache.SoftPFReq_misses::cpu.data 121 # number of SoftPFReq misses
+system.cpu.dcache.SoftPFReq_misses::total 121 # number of SoftPFReq misses
+system.cpu.dcache.LoadLockedReq_misses::cpu.data 262 # number of LoadLockedReq misses
+system.cpu.dcache.LoadLockedReq_misses::total 262 # number of LoadLockedReq misses
+system.cpu.dcache.demand_misses::cpu.data 111524 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 111524 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 111645 # number of overall misses
+system.cpu.dcache.overall_misses::total 111645 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 824002993 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 824002993 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 221780748 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 221780748 # number of WriteReq miss cycles
+system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 2327000 # number of LoadLockedReq miss cycles
+system.cpu.dcache.LoadLockedReq_miss_latency::total 2327000 # number of LoadLockedReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 1045783741 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 1045783741 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 1045783741 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 1045783741 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 28817812 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 28817812 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 12364287 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 12364287 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.SoftPFReq_accesses::cpu.data 551 # number of SoftPFReq accesses(hits+misses)
-system.cpu.dcache.SoftPFReq_accesses::total 551 # number of SoftPFReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::cpu.data 22482 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::total 22482 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.SoftPFReq_accesses::cpu.data 482 # number of SoftPFReq accesses(hits+misses)
+system.cpu.dcache.SoftPFReq_accesses::total 482 # number of SoftPFReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::cpu.data 22407 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::total 22407 # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.StoreCondReq_accesses::cpu.data 22407 # number of StoreCondReq accesses(hits+misses)
system.cpu.dcache.StoreCondReq_accesses::total 22407 # number of StoreCondReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 47332636 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 47332636 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 47333187 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 47333187 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.000056 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.000056 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.000635 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.000635 # miss rate for WriteReq accesses
-system.cpu.dcache.SoftPFReq_miss_rate::cpu.data 0.010889 # miss rate for SoftPFReq accesses
-system.cpu.dcache.SoftPFReq_miss_rate::total 0.010889 # miss rate for SoftPFReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.000089 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate::total 0.000089 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.000207 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.000207 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.000207 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.000207 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 61937.425335 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 61937.425335 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 64321.020900 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 64321.020900 # average WriteReq miss latency
-system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 71750 # average LoadLockedReq miss latency
-system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 71750 # average LoadLockedReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 63848.149045 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 63848.149045 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 63809.038387 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 63809.038387 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 848 # number of cycles access was blocked
-system.cpu.dcache.blocked_cycles::no_targets 85 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 16 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_targets 2 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 53 # average number of cycles each access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_targets 42.500000 # average number of cycles each access was blocked
+system.cpu.dcache.demand_accesses::cpu.data 41182099 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 41182099 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 41182581 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 41182581 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.003091 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.003091 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.001816 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.001816 # miss rate for WriteReq accesses
+system.cpu.dcache.SoftPFReq_miss_rate::cpu.data 0.251037 # miss rate for SoftPFReq accesses
+system.cpu.dcache.SoftPFReq_miss_rate::total 0.251037 # miss rate for SoftPFReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.011693 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate::total 0.011693 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.002708 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.002708 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.002711 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.002711 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 9250.665091 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 9250.665091 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 9879.315248 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 9879.315248 # average WriteReq miss latency
+system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 8881.679389 # average LoadLockedReq miss latency
+system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 8881.679389 # average LoadLockedReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 9377.207964 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 9377.207964 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 9367.045018 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 9367.045018 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 279 # number of cycles access was blocked
+system.cpu.dcache.blocked_cycles::no_targets 7362 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 3 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_targets 531 # number of cycles access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 93 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_targets 13.864407 # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks::writebacks 17 # number of writebacks
-system.cpu.dcache.writebacks::total 17 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 1189 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 1189 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 6701 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 6701 # number of WriteReq MSHR hits
-system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 2 # number of LoadLockedReq MSHR hits
-system.cpu.dcache.LoadLockedReq_mshr_hits::total 2 # number of LoadLockedReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 7890 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 7890 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 7890 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 7890 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 753 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 753 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1146 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 1146 # number of WriteReq MSHR misses
-system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data 4 # number of SoftPFReq MSHR misses
-system.cpu.dcache.SoftPFReq_mshr_misses::total 4 # number of SoftPFReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 1899 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 1899 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 1903 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 1903 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 48859513 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 48859513 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 76658945 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 76658945 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 305000 # number of SoftPFReq MSHR miss cycles
-system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 305000 # number of SoftPFReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 125518458 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 125518458 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 125823458 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 125823458 # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.000022 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.000022 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.000093 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.000093 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data 0.007260 # mshr miss rate for SoftPFReq accesses
-system.cpu.dcache.SoftPFReq_mshr_miss_rate::total 0.007260 # mshr miss rate for SoftPFReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.000040 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.000040 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.000040 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.000040 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 64886.471448 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 64886.471448 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 66892.622164 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 66892.622164 # average WriteReq mshr miss latency
-system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 76250 # average SoftPFReq mshr miss latency
-system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 76250 # average SoftPFReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 66097.134281 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 66097.134281 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 66118.475039 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 66118.475039 # average overall mshr miss latency
+system.cpu.dcache.writebacks::writebacks 64873 # number of writebacks
+system.cpu.dcache.writebacks::total 64873 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 24343 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 24343 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 13890 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 13890 # number of WriteReq MSHR hits
+system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 262 # number of LoadLockedReq MSHR hits
+system.cpu.dcache.LoadLockedReq_mshr_hits::total 262 # number of LoadLockedReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 38233 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 38233 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 38233 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 38233 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 64732 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 64732 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 8559 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 8559 # number of WriteReq MSHR misses
+system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data 118 # number of SoftPFReq MSHR misses
+system.cpu.dcache.SoftPFReq_mshr_misses::total 118 # number of SoftPFReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 73291 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 73291 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 73409 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 73409 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 483955005 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 483955005 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 74150498 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 74150498 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 1036250 # number of SoftPFReq MSHR miss cycles
+system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 1036250 # number of SoftPFReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 558105503 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 558105503 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 559141753 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 559141753 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.002246 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.002246 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.000692 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.000692 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data 0.244813 # mshr miss rate for SoftPFReq accesses
+system.cpu.dcache.SoftPFReq_mshr_miss_rate::total 0.244813 # mshr miss rate for SoftPFReq accesses
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.001780 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.001780 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.001783 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.001783 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 7476.286921 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 7476.286921 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 8663.453441 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 8663.453441 # average WriteReq mshr miss latency
+system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 8781.779661 # average SoftPFReq mshr miss latency
+system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 8781.779661 # average SoftPFReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 7614.925475 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 7614.925475 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 7616.801114 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 7616.801114 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
diff --git a/tests/long/se/70.twolf/ref/arm/linux/simple-atomic/stats.txt b/tests/long/se/70.twolf/ref/arm/linux/simple-atomic/stats.txt
index dd6254b3c..472f06dc1 100644
--- a/tests/long/se/70.twolf/ref/arm/linux/simple-atomic/stats.txt
+++ b/tests/long/se/70.twolf/ref/arm/linux/simple-atomic/stats.txt
@@ -4,11 +4,11 @@ sim_seconds 0.099596 # Nu
sim_ticks 99596491000 # Number of ticks simulated
final_tick 99596491000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 1821315 # Simulator instruction rate (inst/s)
-host_op_rate 1919960 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 1052688537 # Simulator tick rate (ticks/s)
-host_mem_usage 309564 # Number of bytes of host memory used
-host_seconds 94.61 # Real time elapsed on the host
+host_inst_rate 2060285 # Simulator instruction rate (inst/s)
+host_op_rate 2171872 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 1190808654 # Simulator tick rate (ticks/s)
+host_mem_usage 300012 # Number of bytes of host memory used
+host_seconds 83.64 # Real time elapsed on the host
sim_insts 172317409 # Number of instructions simulated
sim_ops 181650341 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
@@ -35,9 +35,36 @@ system.physmem.bw_write::total 454362795 # Wr
system.physmem.bw_total::cpu.inst 7625170288 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu.data 1564177607 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::total 9189347896 # Total bandwidth to/from this memory (bytes/s)
-system.membus.throughput 9189347896 # Throughput (bytes/s)
-system.membus.data_through_bus 915226805 # Total data (bytes)
-system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
+system.membus.trans_dist::ReadReq 217614902 # Transaction distribution
+system.membus.trans_dist::ReadResp 217637309 # Transaction distribution
+system.membus.trans_dist::WriteReq 12364287 # Transaction distribution
+system.membus.trans_dist::WriteResp 12364287 # Transaction distribution
+system.membus.trans_dist::SoftPFReq 463 # Transaction distribution
+system.membus.trans_dist::SoftPFResp 463 # Transaction distribution
+system.membus.trans_dist::LoadLockedReq 22407 # Transaction distribution
+system.membus.trans_dist::StoreCondReq 22407 # Transaction distribution
+system.membus.trans_dist::StoreCondResp 22407 # Transaction distribution
+system.membus.pkt_count_system.cpu.icache_port::system.physmem.port 379720102 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.cpu.dcache_port::system.physmem.port 80328830 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 460048932 # Packet count per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.icache_port::system.physmem.port 759440204 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.dcache_port::system.physmem.port 155786601 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 915226805 # Cumulative packet size per connected master and slave (bytes)
+system.membus.snoops 0 # Total snoops (count)
+system.membus.snoop_fanout::samples 230024466 # Request fanout histogram
+system.membus.snoop_fanout::mean 4.825391 # Request fanout histogram
+system.membus.snoop_fanout::stdev 0.379633 # Request fanout histogram
+system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::1 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::2 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::3 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::4 40164415 17.46% 17.46% # Request fanout histogram
+system.membus.snoop_fanout::5 189860051 82.54% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::min_value 4 # Request fanout histogram
+system.membus.snoop_fanout::max_value 5 # Request fanout histogram
+system.membus.snoop_fanout::total 230024466 # Request fanout histogram
system.cpu_clk_domain.clock 500 # Clock period in ticks
system.cpu.dstage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits
system.cpu.dstage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses
diff --git a/tests/long/se/70.twolf/ref/arm/linux/simple-timing/stats.txt b/tests/long/se/70.twolf/ref/arm/linux/simple-timing/stats.txt
index 6f9f28d30..085a5b238 100644
--- a/tests/long/se/70.twolf/ref/arm/linux/simple-timing/stats.txt
+++ b/tests/long/se/70.twolf/ref/arm/linux/simple-timing/stats.txt
@@ -4,11 +4,11 @@ sim_seconds 0.230173 # Nu
sim_ticks 230173357000 # Number of ticks simulated
final_tick 230173357000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 1246866 # Simulator instruction rate (inst/s)
-host_op_rate 1314511 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 1670106565 # Simulator tick rate (ticks/s)
-host_mem_usage 319316 # Number of bytes of host memory used
-host_seconds 137.82 # Real time elapsed on the host
+host_inst_rate 1215411 # Simulator instruction rate (inst/s)
+host_op_rate 1281349 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 1627973861 # Simulator tick rate (ticks/s)
+host_mem_usage 309492 # Number of bytes of host memory used
+host_seconds 141.39 # Real time elapsed on the host
sim_insts 171842483 # Number of instructions simulated
sim_ops 181165370 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
@@ -29,17 +29,25 @@ system.physmem.bw_inst_read::total 480751 # In
system.physmem.bw_total::cpu.inst 480751 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu.data 479360 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::total 960111 # Total bandwidth to/from this memory (bytes/s)
-system.membus.throughput 960111 # Throughput (bytes/s)
system.membus.trans_dist::ReadReq 2361 # Transaction distribution
system.membus.trans_dist::ReadResp 2361 # Transaction distribution
system.membus.trans_dist::ReadExReq 1092 # Transaction distribution
system.membus.trans_dist::ReadExResp 1092 # Transaction distribution
system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 6906 # Packet count per connected master and slave (bytes)
system.membus.pkt_count::total 6906 # Packet count per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 220992 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size::total 220992 # Cumulative packet size per connected master and slave (bytes)
-system.membus.data_through_bus 220992 # Total data (bytes)
-system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
+system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 220992 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 220992 # Cumulative packet size per connected master and slave (bytes)
+system.membus.snoops 0 # Total snoops (count)
+system.membus.snoop_fanout::samples 3453 # Request fanout histogram
+system.membus.snoop_fanout::mean 0 # Request fanout histogram
+system.membus.snoop_fanout::stdev 0 # Request fanout histogram
+system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::0 3453 100.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::min_value 0 # Request fanout histogram
+system.membus.snoop_fanout::max_value 0 # Request fanout histogram
+system.membus.snoop_fanout::total 3453 # Request fanout histogram
system.membus.reqLayer0.occupancy 3596000 # Layer occupancy (ticks)
system.membus.reqLayer0.utilization 0.0 # Layer utilization (%)
system.membus.respLayer1.occupancy 31220000 # Layer occupancy (ticks)
@@ -555,7 +563,6 @@ system.cpu.dcache.demand_avg_mshr_miss_latency::total 51503.076063
system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 51503.912800 # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency::total 51503.912800 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.toL2Bus.throughput 1350217 # Throughput (bytes/s)
system.cpu.toL2Bus.trans_dist::ReadReq 3740 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadResp 3740 # Transaction distribution
system.cpu.toL2Bus.trans_dist::Writeback 16 # Transaction distribution
@@ -564,11 +571,25 @@ system.cpu.toL2Bus.trans_dist::ReadExResp 1100 # T
system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 6102 # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 3594 # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count::total 9696 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 195264 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 115520 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size::total 310784 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.data_through_bus 310784 # Total data (bytes)
-system.cpu.toL2Bus.snoop_data_through_bus 0 # Total snoop data (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 195264 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 115520 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size::total 310784 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.snoops 0 # Total snoops (count)
+system.cpu.toL2Bus.snoop_fanout::samples 4856 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::mean 5 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::stdev 0 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::1 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::3 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::4 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::5 4856 100.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::6 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::min_value 5 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::max_value 5 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::total 4856 # Request fanout histogram
system.cpu.toL2Bus.reqLayer0.occupancy 2444000 # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization 0.0 # Layer utilization (%)
system.cpu.toL2Bus.respLayer0.occupancy 4576500 # Layer occupancy (ticks)
diff --git a/tests/long/se/70.twolf/ref/sparc/linux/simple-atomic/stats.txt b/tests/long/se/70.twolf/ref/sparc/linux/simple-atomic/stats.txt
index 85aa0370c..306fece1f 100644
--- a/tests/long/se/70.twolf/ref/sparc/linux/simple-atomic/stats.txt
+++ b/tests/long/se/70.twolf/ref/sparc/linux/simple-atomic/stats.txt
@@ -4,11 +4,11 @@ sim_seconds 0.096723 # Nu
sim_ticks 96722945000 # Number of ticks simulated
final_tick 96722945000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 2358558 # Simulator instruction rate (inst/s)
-host_op_rate 2358560 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 1179286883 # Simulator tick rate (ticks/s)
-host_mem_usage 269756 # Number of bytes of host memory used
-host_seconds 82.02 # Real time elapsed on the host
+host_inst_rate 2119754 # Simulator instruction rate (inst/s)
+host_op_rate 2119756 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 1059884256 # Simulator tick rate (ticks/s)
+host_mem_usage 284956 # Number of bytes of host memory used
+host_seconds 91.26 # Real time elapsed on the host
sim_insts 193444518 # Number of instructions simulated
sim_ops 193444756 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
@@ -37,9 +37,29 @@ system.physmem.bw_write::total 745070490 # Wr
system.physmem.bw_total::cpu.inst 7999985319 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu.data 3055415910 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::total 11055401229 # Total bandwidth to/from this memory (bytes/s)
-system.membus.throughput 11057254439 # Throughput (bytes/s)
-system.membus.data_through_bus 1069490213 # Total data (bytes)
-system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
+system.membus.trans_dist::ReadReq 251180603 # Transaction distribution
+system.membus.trans_dist::ReadResp 251180603 # Transaction distribution
+system.membus.trans_dist::WriteReq 18976439 # Transaction distribution
+system.membus.trans_dist::WriteResp 18976439 # Transaction distribution
+system.membus.trans_dist::SwapReq 22406 # Transaction distribution
+system.membus.trans_dist::SwapResp 22406 # Transaction distribution
+system.membus.pkt_count_system.cpu.icache_port::system.physmem.port 386891070 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.cpu.dcache_port::system.physmem.port 153467826 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 540358896 # Packet count per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.icache_port::system.physmem.port 773782140 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.dcache_port::system.physmem.port 295708073 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 1069490213 # Cumulative packet size per connected master and slave (bytes)
+system.membus.snoops 0 # Total snoops (count)
+system.membus.snoop_fanout::samples 270179448 # Request fanout histogram
+system.membus.snoop_fanout::mean 0.715989 # Request fanout histogram
+system.membus.snoop_fanout::stdev 0.450942 # Request fanout histogram
+system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::0 76733913 28.40% 28.40% # Request fanout histogram
+system.membus.snoop_fanout::1 193445535 71.60% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::min_value 0 # Request fanout histogram
+system.membus.snoop_fanout::max_value 1 # Request fanout histogram
+system.membus.snoop_fanout::total 270179448 # Request fanout histogram
system.cpu_clk_domain.clock 500 # Clock period in ticks
system.cpu.workload.num_syscalls 401 # Number of system calls
system.cpu.numCycles 193445891 # number of cpu cycles simulated
diff --git a/tests/long/se/70.twolf/ref/sparc/linux/simple-timing/stats.txt b/tests/long/se/70.twolf/ref/sparc/linux/simple-timing/stats.txt
index 117dae8be..a6897afb3 100644
--- a/tests/long/se/70.twolf/ref/sparc/linux/simple-timing/stats.txt
+++ b/tests/long/se/70.twolf/ref/sparc/linux/simple-timing/stats.txt
@@ -4,11 +4,11 @@ sim_seconds 0.270563 # Nu
sim_ticks 270563082000 # Number of ticks simulated
final_tick 270563082000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 1069922 # Simulator instruction rate (inst/s)
-host_op_rate 1069924 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 1496457293 # Simulator tick rate (ticks/s)
-host_mem_usage 278484 # Number of bytes of host memory used
-host_seconds 180.80 # Real time elapsed on the host
+host_inst_rate 1449498 # Simulator instruction rate (inst/s)
+host_op_rate 1449499 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 2027353723 # Simulator tick rate (ticks/s)
+host_mem_usage 294428 # Number of bytes of host memory used
+host_seconds 133.46 # Real time elapsed on the host
sim_insts 193444518 # Number of instructions simulated
sim_ops 193444756 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
@@ -29,17 +29,25 @@ system.physmem.bw_inst_read::total 850848 # In
system.physmem.bw_total::cpu.inst 850848 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu.data 372793 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::total 1223641 # Total bandwidth to/from this memory (bytes/s)
-system.membus.throughput 1223641 # Throughput (bytes/s)
system.membus.trans_dist::ReadReq 4095 # Transaction distribution
system.membus.trans_dist::ReadResp 4095 # Transaction distribution
system.membus.trans_dist::ReadExReq 1078 # Transaction distribution
system.membus.trans_dist::ReadExResp 1078 # Transaction distribution
system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 10346 # Packet count per connected master and slave (bytes)
system.membus.pkt_count::total 10346 # Packet count per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 331072 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size::total 331072 # Cumulative packet size per connected master and slave (bytes)
-system.membus.data_through_bus 331072 # Total data (bytes)
-system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
+system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 331072 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 331072 # Cumulative packet size per connected master and slave (bytes)
+system.membus.snoops 0 # Total snoops (count)
+system.membus.snoop_fanout::samples 5173 # Request fanout histogram
+system.membus.snoop_fanout::mean 0 # Request fanout histogram
+system.membus.snoop_fanout::stdev 0 # Request fanout histogram
+system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::0 5173 100.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::min_value 0 # Request fanout histogram
+system.membus.snoop_fanout::max_value 0 # Request fanout histogram
+system.membus.snoop_fanout::total 5173 # Request fanout histogram
system.membus.reqLayer0.occupancy 5173000 # Layer occupancy (ticks)
system.membus.reqLayer0.utilization 0.0 # Layer utilization (%)
system.membus.respLayer1.occupancy 46557000 # Layer occupancy (ticks)
@@ -460,7 +468,6 @@ system.cpu.dcache.demand_avg_mshr_miss_latency::total 53000
system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 53000 # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency::total 53000 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.toL2Bus.throughput 3279915 # Throughput (bytes/s)
system.cpu.toL2Bus.trans_dist::ReadReq 12786 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadResp 12786 # Transaction distribution
system.cpu.toL2Bus.trans_dist::Writeback 2 # Transaction distribution
@@ -469,11 +476,21 @@ system.cpu.toL2Bus.trans_dist::ReadExResp 1078 # T
system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 24576 # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 3154 # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count::total 27730 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 786432 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 100992 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size::total 887424 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.data_through_bus 887424 # Total data (bytes)
-system.cpu.toL2Bus.snoop_data_through_bus 0 # Total snoop data (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 786432 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 100992 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size::total 887424 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.snoops 0 # Total snoops (count)
+system.cpu.toL2Bus.snoop_fanout::samples 13866 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::mean 1 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::stdev 0 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::1 13866 100.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::min_value 1 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::max_value 1 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::total 13866 # Request fanout histogram
system.cpu.toL2Bus.reqLayer0.occupancy 6935000 # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization 0.0 # Layer utilization (%)
system.cpu.toL2Bus.respLayer0.occupancy 18432000 # Layer occupancy (ticks)
diff --git a/tests/long/se/70.twolf/ref/x86/linux/o3-timing/stats.txt b/tests/long/se/70.twolf/ref/x86/linux/o3-timing/stats.txt
index 7d03f3ce8..7d82b8535 100644
--- a/tests/long/se/70.twolf/ref/x86/linux/o3-timing/stats.txt
+++ b/tests/long/se/70.twolf/ref/x86/linux/o3-timing/stats.txt
@@ -1,62 +1,62 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.148587 # Number of seconds simulated
-sim_ticks 148587085500 # Number of ticks simulated
-final_tick 148587085500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.148694 # Number of seconds simulated
+sim_ticks 148694012000 # Number of ticks simulated
+final_tick 148694012000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 101386 # Simulator instruction rate (inst/s)
-host_op_rate 169932 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 114064202 # Simulator tick rate (ticks/s)
-host_mem_usage 285092 # Number of bytes of host memory used
-host_seconds 1302.66 # Real time elapsed on the host
+host_inst_rate 84654 # Simulator instruction rate (inst/s)
+host_op_rate 141888 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 95308980 # Simulator tick rate (ticks/s)
+host_mem_usage 341916 # Number of bytes of host memory used
+host_seconds 1560.13 # Real time elapsed on the host
sim_insts 132071192 # Number of instructions simulated
sim_ops 221363384 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
system.clk_domain.clock 1000 # Clock period in ticks
-system.physmem.bytes_read::cpu.inst 225472 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.data 125440 # Number of bytes read from this memory
-system.physmem.bytes_read::total 350912 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 225472 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 225472 # Number of instructions bytes read from this memory
-system.physmem.num_reads::cpu.inst 3523 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 1960 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 5483 # Number of read requests responded to by this memory
-system.physmem.bw_read::cpu.inst 1517440 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 844219 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 2361659 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 1517440 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 1517440 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 1517440 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 844219 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 2361659 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.readReqs 5483 # Number of read requests accepted
+system.physmem.bytes_read::cpu.inst 223936 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 125888 # Number of bytes read from this memory
+system.physmem.bytes_read::total 349824 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 223936 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 223936 # Number of instructions bytes read from this memory
+system.physmem.num_reads::cpu.inst 3499 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 1967 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 5466 # Number of read requests responded to by this memory
+system.physmem.bw_read::cpu.inst 1506019 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 846625 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 2352643 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 1506019 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 1506019 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 1506019 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 846625 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 2352643 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 5466 # Number of read requests accepted
system.physmem.writeReqs 0 # Number of write requests accepted
-system.physmem.readBursts 5483 # Number of DRAM read bursts, including those serviced by the write queue
+system.physmem.readBursts 5466 # Number of DRAM read bursts, including those serviced by the write queue
system.physmem.writeBursts 0 # Number of DRAM write bursts, including those merged in the write queue
-system.physmem.bytesReadDRAM 350912 # Total number of bytes read from DRAM
+system.physmem.bytesReadDRAM 349824 # Total number of bytes read from DRAM
system.physmem.bytesReadWrQ 0 # Total number of bytes read from write queue
system.physmem.bytesWritten 0 # Total number of bytes written to DRAM
-system.physmem.bytesReadSys 350912 # Total read bytes from the system interface side
+system.physmem.bytesReadSys 349824 # Total read bytes from the system interface side
system.physmem.bytesWrittenSys 0 # Total written bytes from the system interface side
system.physmem.servicedByWrQ 0 # Number of DRAM read bursts serviced by the write queue
system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
-system.physmem.neitherReadNorWriteReqs 350 # Number of requests that are neither read nor write
-system.physmem.perBankRdBursts::0 310 # Per bank write bursts
-system.physmem.perBankRdBursts::1 352 # Per bank write bursts
-system.physmem.perBankRdBursts::2 465 # Per bank write bursts
-system.physmem.perBankRdBursts::3 360 # Per bank write bursts
-system.physmem.perBankRdBursts::4 334 # Per bank write bursts
-system.physmem.perBankRdBursts::5 328 # Per bank write bursts
+system.physmem.neitherReadNorWriteReqs 296 # Number of requests that are neither read nor write
+system.physmem.perBankRdBursts::0 294 # Per bank write bursts
+system.physmem.perBankRdBursts::1 361 # Per bank write bursts
+system.physmem.perBankRdBursts::2 463 # Per bank write bursts
+system.physmem.perBankRdBursts::3 372 # Per bank write bursts
+system.physmem.perBankRdBursts::4 337 # Per bank write bursts
+system.physmem.perBankRdBursts::5 332 # Per bank write bursts
system.physmem.perBankRdBursts::6 400 # Per bank write bursts
-system.physmem.perBankRdBursts::7 386 # Per bank write bursts
+system.physmem.perBankRdBursts::7 384 # Per bank write bursts
system.physmem.perBankRdBursts::8 341 # Per bank write bursts
-system.physmem.perBankRdBursts::9 281 # Per bank write bursts
-system.physmem.perBankRdBursts::10 278 # Per bank write bursts
-system.physmem.perBankRdBursts::11 258 # Per bank write bursts
-system.physmem.perBankRdBursts::12 226 # Per bank write bursts
-system.physmem.perBankRdBursts::13 469 # Per bank write bursts
-system.physmem.perBankRdBursts::14 405 # Per bank write bursts
-system.physmem.perBankRdBursts::15 290 # Per bank write bursts
+system.physmem.perBankRdBursts::9 282 # Per bank write bursts
+system.physmem.perBankRdBursts::10 235 # Per bank write bursts
+system.physmem.perBankRdBursts::11 262 # Per bank write bursts
+system.physmem.perBankRdBursts::12 222 # Per bank write bursts
+system.physmem.perBankRdBursts::13 508 # Per bank write bursts
+system.physmem.perBankRdBursts::14 392 # Per bank write bursts
+system.physmem.perBankRdBursts::15 281 # Per bank write bursts
system.physmem.perBankWrBursts::0 0 # Per bank write bursts
system.physmem.perBankWrBursts::1 0 # Per bank write bursts
system.physmem.perBankWrBursts::2 0 # Per bank write bursts
@@ -75,14 +75,14 @@ system.physmem.perBankWrBursts::14 0 # Pe
system.physmem.perBankWrBursts::15 0 # Per bank write bursts
system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
-system.physmem.totGap 148587005000 # Total gap between requests
+system.physmem.totGap 148693969000 # Total gap between requests
system.physmem.readPktSize::0 0 # Read request sizes (log2)
system.physmem.readPktSize::1 0 # Read request sizes (log2)
system.physmem.readPktSize::2 0 # Read request sizes (log2)
system.physmem.readPktSize::3 0 # Read request sizes (log2)
system.physmem.readPktSize::4 0 # Read request sizes (log2)
system.physmem.readPktSize::5 0 # Read request sizes (log2)
-system.physmem.readPktSize::6 5483 # Read request sizes (log2)
+system.physmem.readPktSize::6 5466 # Read request sizes (log2)
system.physmem.writePktSize::0 0 # Write request sizes (log2)
system.physmem.writePktSize::1 0 # Write request sizes (log2)
system.physmem.writePktSize::2 0 # Write request sizes (log2)
@@ -90,10 +90,10 @@ system.physmem.writePktSize::3 0 # Wr
system.physmem.writePktSize::4 0 # Write request sizes (log2)
system.physmem.writePktSize::5 0 # Write request sizes (log2)
system.physmem.writePktSize::6 0 # Write request sizes (log2)
-system.physmem.rdQLenPdf::0 4379 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 915 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::2 165 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::3 21 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::0 4370 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 896 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 174 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 23 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::4 3 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
@@ -186,309 +186,318 @@ system.physmem.wrQLenPdf::60 0 # Wh
system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
-system.physmem.bytesPerActivate::samples 1137 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean 307.616535 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean 177.186204 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev 330.211340 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::0-127 456 40.11% 40.11% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128-255 252 22.16% 62.27% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256-383 97 8.53% 70.80% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384-511 50 4.40% 75.20% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::512-639 53 4.66% 79.86% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640-767 61 5.36% 85.22% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::768-895 21 1.85% 87.07% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::896-1023 17 1.50% 88.57% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1024-1151 130 11.43% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total 1137 # Bytes accessed per row activation
-system.physmem.totQLat 38062500 # Total ticks spent queuing
-system.physmem.totMemAccLat 140868750 # Total ticks spent from burst creation until serviced by the DRAM
-system.physmem.totBusLat 27415000 # Total ticks spent in databus transfers
-system.physmem.avgQLat 6941.91 # Average queueing delay per DRAM burst
+system.physmem.bytesPerActivate::samples 1125 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 309.532444 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 178.678629 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 328.994757 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::0-127 454 40.36% 40.36% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128-255 235 20.89% 61.24% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256-383 101 8.98% 70.22% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384-511 52 4.62% 74.84% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::512-639 60 5.33% 80.18% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::640-767 59 5.24% 85.42% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768-895 19 1.69% 87.11% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::896-1023 20 1.78% 88.89% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024-1151 125 11.11% 100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total 1125 # Bytes accessed per row activation
+system.physmem.totQLat 38946250 # Total ticks spent queuing
+system.physmem.totMemAccLat 141433750 # Total ticks spent from burst creation until serviced by the DRAM
+system.physmem.totBusLat 27330000 # Total ticks spent in databus transfers
+system.physmem.avgQLat 7125.18 # Average queueing delay per DRAM burst
system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
-system.physmem.avgMemAccLat 25691.91 # Average memory access latency per DRAM burst
-system.physmem.avgRdBW 2.36 # Average DRAM read bandwidth in MiByte/s
+system.physmem.avgMemAccLat 25875.18 # Average memory access latency per DRAM burst
+system.physmem.avgRdBW 2.35 # Average DRAM read bandwidth in MiByte/s
system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MiByte/s
-system.physmem.avgRdBWSys 2.36 # Average system read bandwidth in MiByte/s
+system.physmem.avgRdBWSys 2.35 # Average system read bandwidth in MiByte/s
system.physmem.avgWrBWSys 0.00 # Average system write bandwidth in MiByte/s
system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
system.physmem.busUtil 0.02 # Data bus utilization in percentage
system.physmem.busUtilRead 0.02 # Data bus utilization in percentage for reads
system.physmem.busUtilWrite 0.00 # Data bus utilization in percentage for writes
-system.physmem.avgRdQLen 1.03 # Average read queue length when enqueuing
+system.physmem.avgRdQLen 1.09 # Average read queue length when enqueuing
system.physmem.avgWrQLen 0.00 # Average write queue length when enqueuing
-system.physmem.readRowHits 4339 # Number of row buffer hits during reads
+system.physmem.readRowHits 4331 # Number of row buffer hits during reads
system.physmem.writeRowHits 0 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 79.14 # Row buffer hit rate for reads
+system.physmem.readRowHitRate 79.24 # Row buffer hit rate for reads
system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
-system.physmem.avgGap 27099581.43 # Average gap between requests
-system.physmem.pageHitRate 79.14 # Row buffer hit rate, read and write combined
-system.physmem.memoryStateTime::IDLE 141978840750 # Time in different power states
-system.physmem.memoryStateTime::REF 4961580000 # Time in different power states
+system.physmem.avgGap 27203433.77 # Average gap between requests
+system.physmem.pageHitRate 79.24 # Row buffer hit rate, read and write combined
+system.physmem.memoryStateTime::IDLE 142073657250 # Time in different power states
+system.physmem.memoryStateTime::REF 4964960000 # Time in different power states
system.physmem.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem.memoryStateTime::ACT 1644861750 # Time in different power states
+system.physmem.memoryStateTime::ACT 1647900000 # Time in different power states
system.physmem.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.membus.throughput 2361659 # Throughput (bytes/s)
-system.membus.trans_dist::ReadReq 3951 # Transaction distribution
-system.membus.trans_dist::ReadResp 3951 # Transaction distribution
-system.membus.trans_dist::UpgradeReq 350 # Transaction distribution
-system.membus.trans_dist::UpgradeResp 350 # Transaction distribution
-system.membus.trans_dist::ReadExReq 1532 # Transaction distribution
-system.membus.trans_dist::ReadExResp 1532 # Transaction distribution
-system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 11666 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count_system.cpu.l2cache.mem_side::total 11666 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count::total 11666 # Packet count per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 350912 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::total 350912 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size::total 350912 # Cumulative packet size per connected master and slave (bytes)
-system.membus.data_through_bus 350912 # Total data (bytes)
-system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
-system.membus.reqLayer0.occupancy 7101000 # Layer occupancy (ticks)
+system.membus.trans_dist::ReadReq 3933 # Transaction distribution
+system.membus.trans_dist::ReadResp 3932 # Transaction distribution
+system.membus.trans_dist::UpgradeReq 296 # Transaction distribution
+system.membus.trans_dist::UpgradeResp 296 # Transaction distribution
+system.membus.trans_dist::ReadExReq 1533 # Transaction distribution
+system.membus.trans_dist::ReadExResp 1533 # Transaction distribution
+system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 11523 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.cpu.l2cache.mem_side::total 11523 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 11523 # Packet count per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 349760 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.l2cache.mem_side::total 349760 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 349760 # Cumulative packet size per connected master and slave (bytes)
+system.membus.snoops 0 # Total snoops (count)
+system.membus.snoop_fanout::samples 5762 # Request fanout histogram
+system.membus.snoop_fanout::mean 0 # Request fanout histogram
+system.membus.snoop_fanout::stdev 0 # Request fanout histogram
+system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::0 5762 100.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::min_value 0 # Request fanout histogram
+system.membus.snoop_fanout::max_value 0 # Request fanout histogram
+system.membus.snoop_fanout::total 5762 # Request fanout histogram
+system.membus.reqLayer0.occupancy 7167000 # Layer occupancy (ticks)
system.membus.reqLayer0.utilization 0.0 # Layer utilization (%)
-system.membus.respLayer1.occupancy 51987900 # Layer occupancy (ticks)
+system.membus.respLayer1.occupancy 51861454 # Layer occupancy (ticks)
system.membus.respLayer1.utilization 0.0 # Layer utilization (%)
system.cpu_clk_domain.clock 500 # Clock period in ticks
-system.cpu.branchPred.lookups 22396239 # Number of BP lookups
-system.cpu.branchPred.condPredicted 22396239 # Number of conditional branches predicted
-system.cpu.branchPred.condIncorrect 1554538 # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups 14104442 # Number of BTB lookups
-system.cpu.branchPred.BTBHits 13258278 # Number of BTB hits
+system.cpu.branchPred.lookups 22382097 # Number of BP lookups
+system.cpu.branchPred.condPredicted 22382097 # Number of conditional branches predicted
+system.cpu.branchPred.condIncorrect 1553409 # Number of conditional branches incorrect
+system.cpu.branchPred.BTBLookups 14143770 # Number of BTB lookups
+system.cpu.branchPred.BTBHits 13239374 # Number of BTB hits
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 94.000727 # BTB Hit Percentage
-system.cpu.branchPred.usedRAS 1524438 # Number of times the RAS was used to get a target.
-system.cpu.branchPred.RASInCorrect 22257 # Number of incorrect RAS predictions.
+system.cpu.branchPred.BTBHitPct 93.605694 # BTB Hit Percentage
+system.cpu.branchPred.usedRAS 1523861 # Number of times the RAS was used to get a target.
+system.cpu.branchPred.RASInCorrect 22060 # Number of incorrect RAS predictions.
system.cpu.apic_clk_domain.clock 8000 # Clock period in ticks
system.cpu.workload.num_syscalls 400 # Number of system calls
-system.cpu.numCycles 297174180 # number of cpu cycles simulated
+system.cpu.numCycles 297388032 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.fetch.icacheStallCycles 27916282 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 249227309 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 22396239 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 14782716 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 267173177 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 3706948 # Number of cycles fetch has spent squashing
-system.cpu.fetch.TlbCycles 35 # Number of cycles fetch has spent waiting for tlb
-system.cpu.fetch.MiscStallCycles 5683 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
-system.cpu.fetch.PendingTrapStallCycles 49787 # Number of stall cycles due to pending traps
+system.cpu.fetch.icacheStallCycles 27880008 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 249058784 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 22382097 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 14763235 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 267434691 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 3695048 # Number of cycles fetch has spent squashing
+system.cpu.fetch.TlbCycles 15 # Number of cycles fetch has spent waiting for tlb
+system.cpu.fetch.MiscStallCycles 4561 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
+system.cpu.fetch.PendingTrapStallCycles 42381 # Number of stall cycles due to pending traps
system.cpu.fetch.PendingQuiesceStallCycles 13 # Number of stall cycles due to pending quiesce instructions
-system.cpu.fetch.IcacheWaitRetryStallCycles 112 # Number of stall cycles due to full MSHR
-system.cpu.fetch.CacheLines 26681234 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 258392 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 296998563 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 1.383031 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 2.791258 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.IcacheWaitRetryStallCycles 113 # Number of stall cycles due to full MSHR
+system.cpu.fetch.CacheLines 26649696 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 257275 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.ItlbSquashes 1 # Number of outstanding ITLB misses that were squashed
+system.cpu.fetch.rateDist::samples 297209306 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 1.380725 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 2.789359 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 228914394 77.08% 77.08% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 5078121 1.71% 78.79% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 4142401 1.39% 80.18% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 4790312 1.61% 81.79% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 4897925 1.65% 83.44% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 5093198 1.71% 85.16% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 5344969 1.80% 86.96% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 4001055 1.35% 88.30% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 34736188 11.70% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 229177022 77.11% 77.11% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 5084587 1.71% 78.82% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 4138437 1.39% 80.21% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 4791887 1.61% 81.83% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 4876855 1.64% 83.47% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 5109175 1.72% 85.19% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 5334492 1.79% 86.98% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 4008000 1.35% 88.33% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 34688851 11.67% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 296998563 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.075364 # Number of branch fetches per cycle
-system.cpu.fetch.rate 0.838657 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 16354452 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 230786837 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 26168548 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 21835252 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 1853474 # Number of cycles decode is squashing
-system.cpu.decode.DecodedInsts 359377278 # Number of instructions handled by decode
-system.cpu.rename.SquashCycles 1853474 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 24140537 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 162592213 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 34818 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 38296584 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 70080937 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 350637562 # Number of instructions processed by rename
-system.cpu.rename.ROBFullEvents 41127 # Number of times rename has blocked due to ROB full
-system.cpu.rename.IQFullEvents 61846506 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LQFullEvents 7943239 # Number of times rename has blocked due to LQ full
-system.cpu.rename.SQFullEvents 152837 # Number of times rename has blocked due to SQ full
-system.cpu.rename.RenamedOperands 405833434 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 972943751 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 642292546 # Number of integer rename lookups
-system.cpu.rename.fp_rename_lookups 4668888 # Number of floating rename lookups
+system.cpu.fetch.rateDist::total 297209306 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.075262 # Number of branch fetches per cycle
+system.cpu.fetch.rate 0.837488 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 16317003 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 231094890 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 26094955 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 21854934 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 1847524 # Number of cycles decode is squashing
+system.cpu.decode.DecodedInsts 359064274 # Number of instructions handled by decode
+system.cpu.rename.SquashCycles 1847524 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 24114798 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 162761005 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 33475 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 38241804 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 70210700 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 350324590 # Number of instructions processed by rename
+system.cpu.rename.ROBFullEvents 42142 # Number of times rename has blocked due to ROB full
+system.cpu.rename.IQFullEvents 61992199 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LQFullEvents 7946895 # Number of times rename has blocked due to LQ full
+system.cpu.rename.SQFullEvents 152925 # Number of times rename has blocked due to SQ full
+system.cpu.rename.RenamedOperands 405428411 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 972465740 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 641794462 # Number of integer rename lookups
+system.cpu.rename.fp_rename_lookups 4665474 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 259429450 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 146403984 # Number of HB maps that are undone due to squashing
-system.cpu.rename.serializingInsts 2369 # count of serializing insts renamed
-system.cpu.rename.tempSerializingInsts 2300 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 128426201 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 89689525 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 32027647 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 63947531 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 21534219 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 341381240 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded 5216 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 266882213 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 74332 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 119621882 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 250682367 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved 3971 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 296998563 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 0.898598 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 1.365381 # Number of insts issued each cycle
+system.cpu.rename.UndoneMaps 145998961 # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts 2154 # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts 2076 # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts 128653734 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 89733483 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 32018253 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 63985001 # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores 21567740 # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded 341091248 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 4877 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 266696686 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 73290 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 119329162 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 250439001 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 3632 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 297209306 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 0.897336 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 1.363195 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 171353571 57.70% 57.70% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 54179431 18.24% 75.94% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 33564937 11.30% 87.24% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 19156299 6.45% 93.69% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 10836839 3.65% 97.34% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 4376133 1.47% 98.81% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 2240693 0.75% 99.57% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 893448 0.30% 99.87% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 397212 0.13% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 171484109 57.70% 57.70% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 54269493 18.26% 75.96% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 33638460 11.32% 87.28% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 19147986 6.44% 93.72% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 10817239 3.64% 97.36% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 4351297 1.46% 98.82% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 2217356 0.75% 99.57% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 890190 0.30% 99.87% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 393176 0.13% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 296998563 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 297209306 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 240121 7.41% 7.41% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 0 0.00% 7.41% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 0 0.00% 7.41% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 0 0.00% 7.41% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 7.41% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 0 0.00% 7.41% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 0 0.00% 7.41% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 0 0.00% 7.41% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 7.41% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 7.41% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 7.41% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 7.41% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 7.41% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 7.41% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 7.41% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 7.41% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 7.41% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 7.41% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 7.41% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 7.41% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 7.41% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 7.41% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 7.41% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 7.41% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 7.41% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 7.41% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 7.41% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 7.41% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 7.41% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 2588686 79.93% 87.34% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 410086 12.66% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 237582 7.35% 7.35% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 0 0.00% 7.35% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 0 0.00% 7.35% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 0 0.00% 7.35% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 7.35% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 0 0.00% 7.35% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 0 0.00% 7.35% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 0 0.00% 7.35% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 7.35% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 7.35% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 7.35% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 7.35% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 7.35% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 7.35% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 7.35% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 7.35% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 7.35% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 7.35% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 7.35% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 7.35% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 7.35% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 7.35% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 7.35% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 7.35% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 7.35% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 7.35% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 7.35% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 7.35% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 7.35% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 2582537 79.93% 87.28% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 410926 12.72% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
-system.cpu.iq.FU_type_0::No_OpClass 1211280 0.45% 0.45% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 167297217 62.69% 63.14% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 790659 0.30% 63.44% # Type of FU issued
-system.cpu.iq.FU_type_0::IntDiv 7035808 2.64% 66.07% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatAdd 1214833 0.46% 66.53% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 66.53% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 66.53% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatMult 0 0.00% 66.53% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 66.53% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 66.53% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 66.53% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 66.53% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 66.53% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 66.53% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 66.53% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 66.53% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMult 0 0.00% 66.53% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 66.53% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShift 0 0.00% 66.53% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 66.53% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 66.53% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 66.53% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 66.53% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 66.53% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 66.53% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 66.53% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 66.53% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 66.53% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 66.53% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 66.53% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 66531787 24.93% 91.46% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 22800629 8.54% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::No_OpClass 1211351 0.45% 0.45% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 167148119 62.67% 63.13% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 789126 0.30% 63.42% # Type of FU issued
+system.cpu.iq.FU_type_0::IntDiv 7035938 2.64% 66.06% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatAdd 1214032 0.46% 66.52% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 66.52% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 66.52% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatMult 0 0.00% 66.52% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 66.52% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 66.52% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 66.52% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 66.52% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 66.52% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 66.52% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 66.52% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 66.52% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMult 0 0.00% 66.52% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 66.52% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShift 0 0.00% 66.52% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 66.52% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 66.52% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 66.52% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 66.52% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 66.52% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 66.52% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 66.52% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 66.52% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 66.52% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 66.52% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 66.52% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 66518900 24.94% 91.46% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 22779220 8.54% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 266882213 # Type of FU issued
-system.cpu.iq.rate 0.898067 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 3238893 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.012136 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 829077263 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 457002634 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 260953197 # Number of integer instruction queue wakeup accesses
-system.cpu.iq.fp_inst_queue_reads 4998951 # Number of floating instruction queue reads
-system.cpu.iq.fp_inst_queue_writes 4330787 # Number of floating instruction queue writes
-system.cpu.iq.fp_inst_queue_wakeup_accesses 2399211 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 266394178 # Number of integer alu accesses
-system.cpu.iq.fp_alu_accesses 2515648 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 18924906 # Number of loads that had data forwarded from stores
+system.cpu.iq.FU_type_0::total 266696686 # Type of FU issued
+system.cpu.iq.rate 0.896797 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 3231045 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.012115 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 828907957 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 456425026 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 260744620 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.fp_inst_queue_reads 4999056 # Number of floating instruction queue reads
+system.cpu.iq.fp_inst_queue_writes 4321531 # Number of floating instruction queue writes
+system.cpu.iq.fp_inst_queue_wakeup_accesses 2398079 # Number of floating instruction queue wakeup accesses
+system.cpu.iq.int_alu_accesses 266200144 # Number of integer alu accesses
+system.cpu.iq.fp_alu_accesses 2516236 # Number of floating point alu accesses
+system.cpu.iew.lsq.thread0.forwLoads 18853700 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 33039938 # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses 13805 # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread0.memOrderViolation 330906 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 11511930 # Number of stores squashed
+system.cpu.iew.lsq.thread0.squashedLoads 33083896 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 14048 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.memOrderViolation 327034 # Number of memory ordering violations
+system.cpu.iew.lsq.thread0.squashedStores 11502536 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
-system.cpu.iew.lsq.thread0.rescheduledLoads 51585 # Number of loads that were rescheduled
+system.cpu.iew.lsq.thread0.rescheduledLoads 52807 # Number of loads that were rescheduled
system.cpu.iew.lsq.thread0.cacheBlocked 19 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 1853474 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 126194753 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 5535533 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 341386456 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 110817 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 89689525 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 32027647 # Number of dispatched store instructions
-system.cpu.iew.iewDispNonSpecInsts 2236 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 2225894 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents 376853 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.memOrderViolationEvents 330906 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 685400 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 928719 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 1614119 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 264771892 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 65665679 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 2110321 # Number of squashed instructions skipped in execute
+system.cpu.iew.iewSquashCycles 1847524 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 126225383 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 5553775 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 341096125 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 111900 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 89733483 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 32018253 # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts 2073 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewIQFullEvents 2221761 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 397558 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.memOrderViolationEvents 327034 # Number of memory order violations
+system.cpu.iew.predictedTakenIncorrect 687554 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 924641 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 1612195 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 264577830 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 65651803 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 2118856 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
system.cpu.iew.exec_nop 0 # number of nop insts executed
-system.cpu.iew.exec_refs 88263450 # number of memory reference insts executed
-system.cpu.iew.exec_branches 14588563 # Number of branches executed
-system.cpu.iew.exec_stores 22597771 # Number of stores executed
-system.cpu.iew.exec_rate 0.890965 # Inst execution rate
-system.cpu.iew.wb_sent 264070010 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 263352408 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 208938306 # num instructions producing a value
-system.cpu.iew.wb_consumers 376948521 # num instructions consuming a value
+system.cpu.iew.exec_refs 88227876 # number of memory reference insts executed
+system.cpu.iew.exec_branches 14574542 # Number of branches executed
+system.cpu.iew.exec_stores 22576073 # Number of stores executed
+system.cpu.iew.exec_rate 0.889672 # Inst execution rate
+system.cpu.iew.wb_sent 263857804 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 263142699 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 208771445 # num instructions producing a value
+system.cpu.iew.wb_consumers 376756650 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 0.886189 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.554289 # average fanout of values written-back
+system.cpu.iew.wb_rate 0.884846 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.554128 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.commit.commitSquashedInsts 120072652 # The number of squashed insts skipped by commit
+system.cpu.commit.commitSquashedInsts 119784082 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 1245 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 1559859 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 280678389 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 0.788673 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 1.596070 # Number of insts commited each cycle
+system.cpu.commit.branchMispredicts 1557714 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 280934179 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 0.787955 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 1.593006 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 180909203 64.45% 64.45% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 57692004 20.55% 85.01% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 14189338 5.06% 90.06% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 11904368 4.24% 94.31% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 4187159 1.49% 95.80% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 2885597 1.03% 96.83% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 913299 0.33% 97.15% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 1056183 0.38% 97.53% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 6941238 2.47% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 181002456 64.43% 64.43% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 57799506 20.57% 85.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 14236358 5.07% 90.07% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 11930779 4.25% 94.32% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 4218902 1.50% 95.82% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 2886432 1.03% 96.85% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 918195 0.33% 97.17% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 1050521 0.37% 97.55% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 6891030 2.45% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 280678389 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::total 280934179 # Number of insts commited each cycle
system.cpu.commit.committedInsts 132071192 # Number of instructions committed
system.cpu.commit.committedOps 221363384 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
@@ -534,241 +543,252 @@ system.cpu.commit.op_class_0::MemWrite 20515717 9.27% 100.00% # Cl
system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction
system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction
system.cpu.commit.op_class_0::total 221363384 # Class of committed instruction
-system.cpu.commit.bw_lim_events 6941238 # number cycles where commit BW limit reached
+system.cpu.commit.bw_lim_events 6891030 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 615173187 # The number of ROB reads
-system.cpu.rob.rob_writes 699236981 # The number of ROB writes
-system.cpu.timesIdled 3132 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 175617 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.rob.rob_reads 615190615 # The number of ROB reads
+system.cpu.rob.rob_writes 698614568 # The number of ROB writes
+system.cpu.timesIdled 3122 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 178726 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 132071192 # Number of Instructions Simulated
system.cpu.committedOps 221363384 # Number of Ops (including micro ops) Simulated
-system.cpu.cpi 2.250106 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 2.250106 # CPI: Total CPI of All Threads
-system.cpu.ipc 0.444424 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 0.444424 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 456530694 # number of integer regfile reads
-system.cpu.int_regfile_writes 239288826 # number of integer regfile writes
-system.cpu.fp_regfile_reads 3276715 # number of floating regfile reads
-system.cpu.fp_regfile_writes 2059644 # number of floating regfile writes
-system.cpu.cc_regfile_reads 102986535 # number of cc regfile reads
-system.cpu.cc_regfile_writes 60205049 # number of cc regfile writes
-system.cpu.misc_regfile_reads 136896298 # number of misc regfile reads
+system.cpu.cpi 2.251725 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 2.251725 # CPI: Total CPI of All Threads
+system.cpu.ipc 0.444104 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 0.444104 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 456361988 # number of integer regfile reads
+system.cpu.int_regfile_writes 239113538 # number of integer regfile writes
+system.cpu.fp_regfile_reads 3275482 # number of floating regfile reads
+system.cpu.fp_regfile_writes 2058196 # number of floating regfile writes
+system.cpu.cc_regfile_reads 102983282 # number of cc regfile reads
+system.cpu.cc_regfile_writes 60177632 # number of cc regfile writes
+system.cpu.misc_regfile_reads 136798826 # number of misc regfile reads
system.cpu.misc_regfile_writes 1689 # number of misc regfile writes
-system.cpu.toL2Bus.throughput 4492019 # Throughput (bytes/s)
-system.cpu.toL2Bus.trans_dist::ReadReq 8845 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadResp 8844 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::Writeback 38 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::UpgradeReq 353 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::UpgradeResp 353 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExReq 1547 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExResp 1547 # Transaction distribution
-system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 16361 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 4810 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count::total 21171 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 512128 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 132544 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size::total 644672 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.data_through_bus 644672 # Total data (bytes)
-system.cpu.toL2Bus.snoop_data_through_bus 22784 # Total snoop data (bytes)
-system.cpu.toL2Bus.reqLayer0.occupancy 5429500 # Layer occupancy (ticks)
+system.cpu.toL2Bus.trans_dist::ReadReq 8736 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadResp 8734 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::Writeback 10 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::UpgradeReq 299 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::UpgradeResp 299 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExReq 1538 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExResp 1538 # Transaction distribution
+system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 16221 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 4632 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count::total 20853 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 509376 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 129408 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size::total 638784 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.snoops 301 # Total snoops (count)
+system.cpu.toL2Bus.snoop_fanout::samples 10583 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::mean 3 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::stdev 0 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::1 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::3 10583 100.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::4 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::min_value 3 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::max_value 3 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::total 10583 # Request fanout histogram
+system.cpu.toL2Bus.reqLayer0.occupancy 5301999 # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization 0.0 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer0.occupancy 13138750 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.occupancy 12991249 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer1.occupancy 3605850 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer1.occupancy 3546296 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization 0.0 # Layer utilization (%)
-system.cpu.icache.tags.replacements 6027 # number of replacements
-system.cpu.icache.tags.tagsinuse 1644.648933 # Cycle average of tags in use
-system.cpu.icache.tags.total_refs 26670487 # Total number of references to valid blocks.
-system.cpu.icache.tags.sampled_refs 8006 # Sample count of references to valid blocks.
-system.cpu.icache.tags.avg_refs 3331.312391 # Average number of references to valid blocks.
+system.cpu.icache.tags.replacements 5983 # number of replacements
+system.cpu.icache.tags.tagsinuse 1649.665059 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 26639065 # Total number of references to valid blocks.
+system.cpu.icache.tags.sampled_refs 7962 # Sample count of references to valid blocks.
+system.cpu.icache.tags.avg_refs 3345.775559 # Average number of references to valid blocks.
system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst 1644.648933 # Average occupied blocks per requestor
-system.cpu.icache.tags.occ_percent::cpu.inst 0.803051 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_percent::total 0.803051 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_blocks::cpu.inst 1649.665059 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.805501 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.805501 # Average percentage of cache occupancy
system.cpu.icache.tags.occ_task_id_blocks::1024 1979 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::0 102 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::1 191 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::2 791 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::3 137 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::4 758 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::0 100 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::1 166 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::2 796 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::3 127 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::4 790 # Occupied blocks per task id
system.cpu.icache.tags.occ_task_id_percent::1024 0.966309 # Percentage of cache occupancy per task id
-system.cpu.icache.tags.tag_accesses 53370822 # Number of tag accesses
-system.cpu.icache.tags.data_accesses 53370822 # Number of data accesses
-system.cpu.icache.ReadReq_hits::cpu.inst 26670487 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 26670487 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 26670487 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 26670487 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 26670487 # number of overall hits
-system.cpu.icache.overall_hits::total 26670487 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 10745 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 10745 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 10745 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 10745 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 10745 # number of overall misses
-system.cpu.icache.overall_misses::total 10745 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 397133250 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 397133250 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 397133250 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 397133250 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 397133250 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 397133250 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 26681232 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 26681232 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 26681232 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 26681232 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 26681232 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 26681232 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000403 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.000403 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.000403 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.000403 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.000403 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.000403 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 36959.818520 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 36959.818520 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 36959.818520 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 36959.818520 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 36959.818520 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 36959.818520 # average overall miss latency
-system.cpu.icache.blocked_cycles::no_mshrs 1215 # number of cycles access was blocked
+system.cpu.icache.tags.tag_accesses 53307648 # Number of tag accesses
+system.cpu.icache.tags.data_accesses 53307648 # Number of data accesses
+system.cpu.icache.ReadReq_hits::cpu.inst 26639065 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 26639065 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 26639065 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 26639065 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 26639065 # number of overall hits
+system.cpu.icache.overall_hits::total 26639065 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 10629 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 10629 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 10629 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 10629 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 10629 # number of overall misses
+system.cpu.icache.overall_misses::total 10629 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 394374749 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 394374749 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 394374749 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 394374749 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 394374749 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 394374749 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 26649694 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 26649694 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 26649694 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 26649694 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 26649694 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 26649694 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000399 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.000399 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.000399 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.000399 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.000399 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.000399 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 37103.655000 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 37103.655000 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 37103.655000 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 37103.655000 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 37103.655000 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 37103.655000 # average overall miss latency
+system.cpu.icache.blocked_cycles::no_mshrs 1302 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.blocked::no_mshrs 29 # number of cycles access was blocked
+system.cpu.icache.blocked::no_mshrs 30 # number of cycles access was blocked
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.avg_blocked_cycles::no_mshrs 41.896552 # average number of cycles each access was blocked
+system.cpu.icache.avg_blocked_cycles::no_mshrs 43.400000 # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 2386 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 2386 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 2386 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 2386 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 2386 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 2386 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 8359 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 8359 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 8359 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 8359 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 8359 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 8359 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 294698250 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 294698250 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 294698250 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 294698250 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 294698250 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 294698250 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000313 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000313 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000313 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.000313 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000313 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.000313 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 35255.203972 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 35255.203972 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 35255.203972 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 35255.203972 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 35255.203972 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 35255.203972 # average overall mshr miss latency
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 2367 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 2367 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 2367 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 2367 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 2367 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 2367 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 8262 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 8262 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 8262 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 8262 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 8262 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 8262 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 293853251 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 293853251 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 293853251 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 293853251 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 293853251 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 293853251 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000310 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000310 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000310 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.000310 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000310 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.000310 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 35566.842290 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 35566.842290 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 35566.842290 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 35566.842290 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 35566.842290 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 35566.842290 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.tags.replacements 0 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 2642.321417 # Cycle average of tags in use
-system.cpu.l2cache.tags.total_refs 4553 # Total number of references to valid blocks.
-system.cpu.l2cache.tags.sampled_refs 3966 # Sample count of references to valid blocks.
-system.cpu.l2cache.tags.avg_refs 1.148008 # Average number of references to valid blocks.
+system.cpu.l2cache.tags.tagsinuse 2653.963036 # Cycle average of tags in use
+system.cpu.l2cache.tags.total_refs 4507 # Total number of references to valid blocks.
+system.cpu.l2cache.tags.sampled_refs 3933 # Sample count of references to valid blocks.
+system.cpu.l2cache.tags.avg_refs 1.145945 # Average number of references to valid blocks.
system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.tags.occ_blocks::writebacks 1.703258 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.inst 2327.129547 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.data 313.488612 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_percent::writebacks 0.000052 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.inst 0.071018 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.data 0.009567 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::total 0.080637 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_task_id_blocks::1024 3966 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::0 51 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::1 182 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::2 899 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::3 158 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::4 2676 # Occupied blocks per task id
-system.cpu.l2cache.tags.occ_task_id_percent::1024 0.121033 # Percentage of cache occupancy per task id
-system.cpu.l2cache.tags.tag_accesses 88932 # Number of tag accesses
-system.cpu.l2cache.tags.data_accesses 88932 # Number of data accesses
-system.cpu.l2cache.ReadReq_hits::cpu.inst 4479 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::cpu.data 58 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 4537 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits::writebacks 38 # number of Writeback hits
-system.cpu.l2cache.Writeback_hits::total 38 # number of Writeback hits
+system.cpu.l2cache.tags.occ_blocks::writebacks 1.072767 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 2333.691994 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 319.198275 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::writebacks 0.000033 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.071219 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.data 0.009741 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.080993 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_task_id_blocks::1024 3933 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::0 46 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::1 148 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::2 904 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::3 148 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::4 2687 # Occupied blocks per task id
+system.cpu.l2cache.tags.occ_task_id_percent::1024 0.120026 # Percentage of cache occupancy per task id
+system.cpu.l2cache.tags.tag_accesses 87730 # Number of tag accesses
+system.cpu.l2cache.tags.data_accesses 87730 # Number of data accesses
+system.cpu.l2cache.ReadReq_hits::cpu.inst 4461 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.data 40 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 4501 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits::writebacks 10 # number of Writeback hits
+system.cpu.l2cache.Writeback_hits::total 10 # number of Writeback hits
system.cpu.l2cache.UpgradeReq_hits::cpu.data 3 # number of UpgradeReq hits
system.cpu.l2cache.UpgradeReq_hits::total 3 # number of UpgradeReq hits
-system.cpu.l2cache.ReadExReq_hits::cpu.data 15 # number of ReadExReq hits
-system.cpu.l2cache.ReadExReq_hits::total 15 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits::cpu.inst 4479 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.data 73 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 4552 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.inst 4479 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.data 73 # number of overall hits
-system.cpu.l2cache.overall_hits::total 4552 # number of overall hits
-system.cpu.l2cache.ReadReq_misses::cpu.inst 3524 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.data 428 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 3952 # number of ReadReq misses
-system.cpu.l2cache.UpgradeReq_misses::cpu.data 350 # number of UpgradeReq misses
-system.cpu.l2cache.UpgradeReq_misses::total 350 # number of UpgradeReq misses
-system.cpu.l2cache.ReadExReq_misses::cpu.data 1532 # number of ReadExReq misses
-system.cpu.l2cache.ReadExReq_misses::total 1532 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 3524 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 1960 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 5484 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 3524 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 1960 # number of overall misses
-system.cpu.l2cache.overall_misses::total 5484 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 241181750 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 32748250 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 273930000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 103353250 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 103353250 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 241181750 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 136101500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 377283250 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 241181750 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 136101500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 377283250 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 8003 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.data 486 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 8489 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::writebacks 38 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::total 38 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.UpgradeReq_accesses::cpu.data 353 # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.UpgradeReq_accesses::total 353 # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data 1547 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 1547 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 8003 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 2033 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 10036 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 8003 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 2033 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 10036 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.440335 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.880658 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.465544 # miss rate for ReadReq accesses
-system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.991501 # miss rate for UpgradeReq accesses
-system.cpu.l2cache.UpgradeReq_miss_rate::total 0.991501 # miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.990304 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::total 0.990304 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.440335 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.964092 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.546433 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.440335 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.964092 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.546433 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 68439.770148 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 76514.602804 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 69314.271255 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 67462.956919 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 67462.956919 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 68439.770148 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 69439.540816 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 68797.091539 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 68439.770148 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 69439.540816 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 68797.091539 # average overall miss latency
+system.cpu.l2cache.ReadExReq_hits::cpu.data 5 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 5 # number of ReadExReq hits
+system.cpu.l2cache.demand_hits::cpu.inst 4461 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 45 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 4506 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.inst 4461 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.data 45 # number of overall hits
+system.cpu.l2cache.overall_hits::total 4506 # number of overall hits
+system.cpu.l2cache.ReadReq_misses::cpu.inst 3500 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.data 434 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 3934 # number of ReadReq misses
+system.cpu.l2cache.UpgradeReq_misses::cpu.data 296 # number of UpgradeReq misses
+system.cpu.l2cache.UpgradeReq_misses::total 296 # number of UpgradeReq misses
+system.cpu.l2cache.ReadExReq_misses::cpu.data 1533 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 1533 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 3500 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 1967 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 5467 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 3500 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 1967 # number of overall misses
+system.cpu.l2cache.overall_misses::total 5467 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 240675250 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 32902250 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 273577500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 103297250 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 103297250 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 240675250 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 136199500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 376874750 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 240675250 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 136199500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 376874750 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 7961 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 474 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 8435 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::writebacks 10 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::total 10 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.UpgradeReq_accesses::cpu.data 299 # number of UpgradeReq accesses(hits+misses)
+system.cpu.l2cache.UpgradeReq_accesses::total 299 # number of UpgradeReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 1538 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 1538 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 7961 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 2012 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 9973 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 7961 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 2012 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 9973 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.439643 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.915612 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.466390 # miss rate for ReadReq accesses
+system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.989967 # miss rate for UpgradeReq accesses
+system.cpu.l2cache.UpgradeReq_miss_rate::total 0.989967 # miss rate for UpgradeReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.996749 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.996749 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.439643 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.977634 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.548180 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.439643 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.977634 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.548180 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 68764.357143 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 75811.635945 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 69541.814947 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 67382.420091 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 67382.420091 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 68764.357143 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 69242.247077 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 68936.299616 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 68764.357143 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 69242.247077 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 68936.299616 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -777,125 +797,125 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 3524 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 428 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 3952 # number of ReadReq MSHR misses
-system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 350 # number of UpgradeReq MSHR misses
-system.cpu.l2cache.UpgradeReq_mshr_misses::total 350 # number of UpgradeReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 1532 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::total 1532 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 3524 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.data 1960 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 5484 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 3524 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.data 1960 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 5484 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 197010750 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 27426750 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 224437500 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 3500350 # number of UpgradeReq MSHR miss cycles
-system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 3500350 # number of UpgradeReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 84053250 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 84053250 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 197010750 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 111480000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 308490750 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 197010750 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 111480000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 308490750 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.440335 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.880658 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.465544 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.991501 # mshr miss rate for UpgradeReq accesses
-system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.991501 # mshr miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.990304 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.990304 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.440335 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.964092 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.546433 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.440335 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.964092 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.546433 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 55905.434166 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 64081.191589 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 56790.865385 # average ReadReq mshr miss latency
-system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10001 # average UpgradeReq mshr miss latency
-system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10001 # average UpgradeReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 54865.045692 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 54865.045692 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 55905.434166 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 56877.551020 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 56252.871991 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 55905.434166 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 56877.551020 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 56252.871991 # average overall mshr miss latency
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 3500 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 434 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 3934 # number of ReadReq MSHR misses
+system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 296 # number of UpgradeReq MSHR misses
+system.cpu.l2cache.UpgradeReq_mshr_misses::total 296 # number of UpgradeReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 1533 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 1533 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 3500 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 1967 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 5467 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 3500 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 1967 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 5467 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 196802250 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 27518750 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 224321000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 2960795 # number of UpgradeReq MSHR miss cycles
+system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 2960795 # number of UpgradeReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 83847750 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 83847750 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 196802250 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 111366500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 308168750 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 196802250 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 111366500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 308168750 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.439643 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.915612 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.466390 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.989967 # mshr miss rate for UpgradeReq accesses
+system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.989967 # mshr miss rate for UpgradeReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.996749 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.996749 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.439643 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.977634 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.548180 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.439643 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.977634 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.548180 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 56229.214286 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 63407.258065 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 57021.098119 # average ReadReq mshr miss latency
+system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10002.685811 # average UpgradeReq mshr miss latency
+system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10002.685811 # average UpgradeReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 54695.205479 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 54695.205479 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 56229.214286 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 56617.437722 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 56368.895189 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 56229.214286 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 56617.437722 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 56368.895189 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.tags.replacements 91 # number of replacements
-system.cpu.dcache.tags.tagsinuse 1449.080763 # Cycle average of tags in use
-system.cpu.dcache.tags.total_refs 67091510 # Total number of references to valid blocks.
-system.cpu.dcache.tags.sampled_refs 2033 # Sample count of references to valid blocks.
-system.cpu.dcache.tags.avg_refs 33001.234629 # Average number of references to valid blocks.
+system.cpu.dcache.tags.replacements 52 # number of replacements
+system.cpu.dcache.tags.tagsinuse 1451.665096 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 67147234 # Total number of references to valid blocks.
+system.cpu.dcache.tags.sampled_refs 2012 # Sample count of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 33373.376740 # Average number of references to valid blocks.
system.cpu.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.data 1449.080763 # Average occupied blocks per requestor
-system.cpu.dcache.tags.occ_percent::cpu.data 0.353779 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_percent::total 0.353779 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_task_id_blocks::1024 1942 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::0 22 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::1 27 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::2 64 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::3 432 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::4 1397 # Occupied blocks per task id
-system.cpu.dcache.tags.occ_task_id_percent::1024 0.474121 # Percentage of cache occupancy per task id
-system.cpu.dcache.tags.tag_accesses 134190055 # Number of tag accesses
-system.cpu.dcache.tags.data_accesses 134190055 # Number of data accesses
-system.cpu.dcache.ReadReq_hits::cpu.data 46577118 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 46577118 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 20513830 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 20513830 # number of WriteReq hits
-system.cpu.dcache.demand_hits::cpu.data 67090948 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 67090948 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 67090948 # number of overall hits
-system.cpu.dcache.overall_hits::total 67090948 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 1162 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 1162 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 1901 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 1901 # number of WriteReq misses
-system.cpu.dcache.demand_misses::cpu.data 3063 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 3063 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 3063 # number of overall misses
-system.cpu.dcache.overall_misses::total 3063 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 64753959 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 64753959 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 117721350 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 117721350 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 182475309 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 182475309 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 182475309 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 182475309 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 46578280 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 46578280 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.tags.occ_blocks::cpu.data 1451.665096 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.354410 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.354410 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_task_id_blocks::1024 1960 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::0 16 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::1 28 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::2 66 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::3 434 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::4 1416 # Occupied blocks per task id
+system.cpu.dcache.tags.occ_task_id_percent::1024 0.478516 # Percentage of cache occupancy per task id
+system.cpu.dcache.tags.tag_accesses 134301424 # Number of tag accesses
+system.cpu.dcache.tags.data_accesses 134301424 # Number of data accesses
+system.cpu.dcache.ReadReq_hits::cpu.data 46632911 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 46632911 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 20513893 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 20513893 # number of WriteReq hits
+system.cpu.dcache.demand_hits::cpu.data 67146804 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 67146804 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 67146804 # number of overall hits
+system.cpu.dcache.overall_hits::total 67146804 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 1064 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 1064 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 1838 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 1838 # number of WriteReq misses
+system.cpu.dcache.demand_misses::cpu.data 2902 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 2902 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 2902 # number of overall misses
+system.cpu.dcache.overall_misses::total 2902 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 63689380 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 63689380 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 116173296 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 116173296 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 179862676 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 179862676 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 179862676 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 179862676 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 46633975 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 46633975 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 20515731 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 20515731 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 67094011 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 67094011 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 67094011 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 67094011 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.000025 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.000025 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.000093 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.000093 # miss rate for WriteReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.000046 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.000046 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.000046 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.000046 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 55726.298623 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 55726.298623 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 61926.012625 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 61926.012625 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 59574.047992 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 59574.047992 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 59574.047992 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 59574.047992 # average overall miss latency
+system.cpu.dcache.demand_accesses::cpu.data 67149706 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 67149706 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 67149706 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 67149706 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.000023 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.000023 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.000090 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.000090 # miss rate for WriteReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.000043 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.000043 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.000043 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.000043 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 59858.439850 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 59858.439850 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 63206.363439 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 63206.363439 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 61978.868367 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 61978.868367 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 61978.868367 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 61978.868367 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 303 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 50 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 5 # number of cycles access was blocked
@@ -904,48 +924,48 @@ system.cpu.dcache.avg_blocked_cycles::no_mshrs 60.600000
system.cpu.dcache.avg_blocked_cycles::no_targets 50 # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks::writebacks 38 # number of writebacks
-system.cpu.dcache.writebacks::total 38 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 676 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 676 # number of ReadReq MSHR hits
+system.cpu.dcache.writebacks::writebacks 10 # number of writebacks
+system.cpu.dcache.writebacks::total 10 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 590 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 590 # number of ReadReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1 # number of WriteReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits::total 1 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 677 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 677 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 677 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 677 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 486 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 486 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1900 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 1900 # number of WriteReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 2386 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 2386 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 2386 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 2386 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 33826250 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 33826250 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 113234400 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 113234400 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 147060650 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 147060650 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 147060650 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 147060650 # number of overall MSHR miss cycles
+system.cpu.dcache.demand_mshr_hits::cpu.data 591 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 591 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 591 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 591 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 474 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 474 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1837 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 1837 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 2311 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 2311 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 2311 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 2311 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 33789250 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 33789250 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 111812454 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 111812454 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 145601704 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 145601704 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 145601704 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 145601704 # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.000010 # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.000010 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.000093 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.000093 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.000036 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.000036 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.000036 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.000036 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 69601.337449 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 69601.337449 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 59597.052632 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 59597.052632 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 61634.807209 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 61634.807209 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 61634.807209 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 61634.807209 # average overall mshr miss latency
+system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.000090 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.000090 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.000034 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.000034 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.000034 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.000034 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 71285.337553 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 71285.337553 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 60866.877518 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 60866.877518 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 63003.766335 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 63003.766335 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 63003.766335 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 63003.766335 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
diff --git a/tests/long/se/70.twolf/ref/x86/linux/simple-atomic/stats.txt b/tests/long/se/70.twolf/ref/x86/linux/simple-atomic/stats.txt
index 12058b878..7d0cfab72 100644
--- a/tests/long/se/70.twolf/ref/x86/linux/simple-atomic/stats.txt
+++ b/tests/long/se/70.twolf/ref/x86/linux/simple-atomic/stats.txt
@@ -4,11 +4,11 @@ sim_seconds 0.131393 # Nu
sim_ticks 131393279000 # Number of ticks simulated
final_tick 131393279000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 1131336 # Simulator instruction rate (inst/s)
-host_op_rate 1896222 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 1125528252 # Simulator tick rate (ticks/s)
-host_mem_usage 303676 # Number of bytes of host memory used
-host_seconds 116.74 # Real time elapsed on the host
+host_inst_rate 1264426 # Simulator instruction rate (inst/s)
+host_op_rate 2119294 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 1257935779 # Simulator tick rate (ticks/s)
+host_mem_usage 324376 # Number of bytes of host memory used
+host_seconds 104.45 # Real time elapsed on the host
sim_insts 132071193 # Number of instructions simulated
sim_ops 221363385 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
@@ -35,9 +35,33 @@ system.physmem.bw_write::total 759720678 # Wr
system.physmem.bw_total::cpu.inst 10563363260 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu.data 3122274945 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::total 13685638205 # Total bandwidth to/from this memory (bytes/s)
-system.membus.throughput 13685638205 # Throughput (bytes/s)
-system.membus.data_through_bus 1798200879 # Total data (bytes)
-system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
+system.membus.trans_dist::ReadReq 230176372 # Transaction distribution
+system.membus.trans_dist::ReadResp 230176372 # Transaction distribution
+system.membus.trans_dist::WriteReq 20515731 # Transaction distribution
+system.membus.trans_dist::WriteResp 20515731 # Transaction distribution
+system.membus.pkt_count_system.cpu.icache_port::system.physmem.port 346988734 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.cpu.icache_port::total 346988734 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.cpu.dcache_port::system.physmem.port 154395472 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.cpu.dcache_port::total 154395472 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 501384206 # Packet count per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.icache_port::system.physmem.port 1387954936 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.icache_port::total 1387954936 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.dcache_port::system.physmem.port 410245943 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.dcache_port::total 410245943 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 1798200879 # Cumulative packet size per connected master and slave (bytes)
+system.membus.snoops 0 # Total snoops (count)
+system.membus.snoop_fanout::samples 250692103 # Request fanout histogram
+system.membus.snoop_fanout::mean 2.692062 # Request fanout histogram
+system.membus.snoop_fanout::stdev 0.461641 # Request fanout histogram
+system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::1 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::2 77197736 30.79% 30.79% # Request fanout histogram
+system.membus.snoop_fanout::3 173494367 69.21% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::min_value 2 # Request fanout histogram
+system.membus.snoop_fanout::max_value 3 # Request fanout histogram
+system.membus.snoop_fanout::total 250692103 # Request fanout histogram
system.cpu_clk_domain.clock 500 # Clock period in ticks
system.cpu.apic_clk_domain.clock 8000 # Clock period in ticks
system.cpu.workload.num_syscalls 400 # Number of system calls
diff --git a/tests/long/se/70.twolf/ref/x86/linux/simple-timing/stats.txt b/tests/long/se/70.twolf/ref/x86/linux/simple-timing/stats.txt
index 7a7cefa91..79eb88ee5 100644
--- a/tests/long/se/70.twolf/ref/x86/linux/simple-timing/stats.txt
+++ b/tests/long/se/70.twolf/ref/x86/linux/simple-timing/stats.txt
@@ -4,11 +4,11 @@ sim_seconds 0.250954 # Nu
sim_ticks 250953957000 # Number of ticks simulated
final_tick 250953957000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 652190 # Simulator instruction rate (inst/s)
-host_op_rate 1093130 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 1239252699 # Simulator tick rate (ticks/s)
-host_mem_usage 313428 # Number of bytes of host memory used
-host_seconds 202.50 # Real time elapsed on the host
+host_inst_rate 881800 # Simulator instruction rate (inst/s)
+host_op_rate 1477977 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 1675544377 # Simulator tick rate (ticks/s)
+host_mem_usage 333860 # Number of bytes of host memory used
+host_seconds 149.77 # Real time elapsed on the host
sim_insts 132071193 # Number of instructions simulated
sim_ops 221363385 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
@@ -29,7 +29,6 @@ system.physmem.bw_inst_read::total 724276 # In
system.physmem.bw_total::cpu.inst 724276 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu.data 483276 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::total 1207552 # Total bandwidth to/from this memory (bytes/s)
-system.membus.throughput 1207552 # Throughput (bytes/s)
system.membus.trans_dist::ReadReq 3160 # Transaction distribution
system.membus.trans_dist::ReadResp 3160 # Transaction distribution
system.membus.trans_dist::ReadExReq 1575 # Transaction distribution
@@ -37,11 +36,20 @@ system.membus.trans_dist::ReadExResp 1575 # Tr
system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 9470 # Packet count per connected master and slave (bytes)
system.membus.pkt_count_system.cpu.l2cache.mem_side::total 9470 # Packet count per connected master and slave (bytes)
system.membus.pkt_count::total 9470 # Packet count per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 303040 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::total 303040 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size::total 303040 # Cumulative packet size per connected master and slave (bytes)
-system.membus.data_through_bus 303040 # Total data (bytes)
-system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
+system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 303040 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.l2cache.mem_side::total 303040 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 303040 # Cumulative packet size per connected master and slave (bytes)
+system.membus.snoops 0 # Total snoops (count)
+system.membus.snoop_fanout::samples 4735 # Request fanout histogram
+system.membus.snoop_fanout::mean 0 # Request fanout histogram
+system.membus.snoop_fanout::stdev 0 # Request fanout histogram
+system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::0 4735 100.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::min_value 0 # Request fanout histogram
+system.membus.snoop_fanout::max_value 0 # Request fanout histogram
+system.membus.snoop_fanout::total 4735 # Request fanout histogram
system.membus.reqLayer0.occupancy 4753500 # Layer occupancy (ticks)
system.membus.reqLayer0.utilization 0.0 # Layer utilization (%)
system.membus.respLayer1.occupancy 42633500 # Layer occupancy (ticks)
@@ -450,7 +458,6 @@ system.cpu.dcache.demand_avg_mshr_miss_latency::total 52780.314961
system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 52780.314961 # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency::total 52780.314961 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.toL2Bus.throughput 1684707 # Throughput (bytes/s)
system.cpu.toL2Bus.trans_dist::ReadReq 5021 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadResp 5021 # Transaction distribution
system.cpu.toL2Bus.trans_dist::Writeback 7 # Transaction distribution
@@ -459,11 +466,23 @@ system.cpu.toL2Bus.trans_dist::ReadExResp 1578 # T
system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 9388 # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 3817 # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count::total 13205 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 300416 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 122368 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size::total 422784 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.data_through_bus 422784 # Total data (bytes)
-system.cpu.toL2Bus.snoop_data_through_bus 0 # Total snoop data (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 300416 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 122368 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size::total 422784 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.snoops 0 # Total snoops (count)
+system.cpu.toL2Bus.snoop_fanout::samples 6606 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::mean 3 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::stdev 0 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::1 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::3 6606 100.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::4 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::min_value 3 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::max_value 3 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::total 6606 # Request fanout histogram
system.cpu.toL2Bus.reqLayer0.occupancy 3310000 # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization 0.0 # Layer utilization (%)
system.cpu.toL2Bus.respLayer0.occupancy 7041000 # Layer occupancy (ticks)