summaryrefslogtreecommitdiff
path: root/tests/quick/00.hello/ref/mips/linux/inorder-timing/stats.txt
diff options
context:
space:
mode:
Diffstat (limited to 'tests/quick/00.hello/ref/mips/linux/inorder-timing/stats.txt')
-rw-r--r--tests/quick/00.hello/ref/mips/linux/inorder-timing/stats.txt200
1 files changed, 100 insertions, 100 deletions
diff --git a/tests/quick/00.hello/ref/mips/linux/inorder-timing/stats.txt b/tests/quick/00.hello/ref/mips/linux/inorder-timing/stats.txt
index 340c12899..bde2424c6 100644
--- a/tests/quick/00.hello/ref/mips/linux/inorder-timing/stats.txt
+++ b/tests/quick/00.hello/ref/mips/linux/inorder-timing/stats.txt
@@ -1,12 +1,12 @@
---------- Begin Simulation Statistics ----------
sim_seconds 0.000020 # Number of seconds simulated
-sim_ticks 19782000 # Number of ticks simulated
+sim_ticks 19785000 # Number of ticks simulated
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 56447 # Simulator instruction rate (inst/s)
-host_tick_rate 191567423 # Simulator tick rate (ticks/s)
-host_mem_usage 158160 # Number of bytes of host memory used
-host_seconds 0.10 # Real time elapsed on the host
+host_inst_rate 27579 # Simulator instruction rate (inst/s)
+host_tick_rate 93627553 # Simulator tick rate (ticks/s)
+host_mem_usage 243928 # Number of bytes of host memory used
+host_seconds 0.21 # Real time elapsed on the host
sim_insts 5827 # Number of instructions simulated
system.cpu.dtb.read_hits 0 # DTB read hits
system.cpu.dtb.read_misses 0 # DTB read misses
@@ -27,16 +27,16 @@ system.cpu.itb.hits 0 # DT
system.cpu.itb.misses 0 # DTB misses
system.cpu.itb.accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 8 # Number of system calls
-system.cpu.numCycles 39565 # number of cpu cycles simulated
+system.cpu.numCycles 39571 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
system.cpu.contextSwitches 1 # Number of context switches
-system.cpu.threadCycles 9153 # Total Number of Cycles A Thread Was Active in CPU (Per-Thread)
+system.cpu.threadCycles 9159 # Total Number of Cycles A Thread Was Active in CPU (Per-Thread)
system.cpu.smtCycles 0 # Total number of cycles that the CPU was in SMT-mode
system.cpu.timesIdled 403 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 34165 # Number of cycles cpu's stages were not processed
-system.cpu.runCycles 5400 # Number of cycles cpu stages are processed.
-system.cpu.activity 13.648427 # Percentage of cycles cpu is active
+system.cpu.idleCycles 34166 # Number of cycles cpu's stages were not processed
+system.cpu.runCycles 5405 # Number of cycles cpu stages are processed.
+system.cpu.activity 13.658993 # Percentage of cycles cpu is active
system.cpu.comLoads 1164 # Number of Load instructions committed
system.cpu.comStores 925 # Number of Store instructions committed
system.cpu.comBranches 916 # Number of Branches instructions committed
@@ -47,79 +47,79 @@ system.cpu.comFloats 0 # Nu
system.cpu.committedInsts 5827 # Number of Instructions Simulated (Per-Thread)
system.cpu.smtCommittedInsts 0 # Number of SMT Instructions Simulated (Per-Thread)
system.cpu.committedInsts_total 5827 # Number of Instructions Simulated (Total)
-system.cpu.cpi 6.789943 # CPI: Cycles Per Instruction (Per-Thread)
+system.cpu.cpi 6.790973 # CPI: Cycles Per Instruction (Per-Thread)
system.cpu.smt_cpi no_value # CPI: Total SMT-CPI
-system.cpu.cpi_total 6.789943 # CPI: Total CPI of All Threads
-system.cpu.ipc 0.147277 # IPC: Instructions Per Cycle (Per-Thread)
+system.cpu.cpi_total 6.790973 # CPI: Total CPI of All Threads
+system.cpu.ipc 0.147254 # IPC: Instructions Per Cycle (Per-Thread)
system.cpu.smt_ipc no_value # IPC: Total SMT-IPC
-system.cpu.ipc_total 0.147277 # IPC: Total IPC of All Threads
-system.cpu.branch_predictor.lookups 1173 # Number of BP lookups
-system.cpu.branch_predictor.condPredicted 886 # Number of conditional branches predicted
-system.cpu.branch_predictor.condIncorrect 609 # Number of conditional branches incorrect
-system.cpu.branch_predictor.BTBLookups 1011 # Number of BTB lookups
-system.cpu.branch_predictor.BTBHits 413 # Number of BTB hits
+system.cpu.ipc_total 0.147254 # IPC: Total IPC of All Threads
+system.cpu.branch_predictor.lookups 1185 # Number of BP lookups
+system.cpu.branch_predictor.condPredicted 896 # Number of conditional branches predicted
+system.cpu.branch_predictor.condIncorrect 611 # Number of conditional branches incorrect
+system.cpu.branch_predictor.BTBLookups 1035 # Number of BTB lookups
+system.cpu.branch_predictor.BTBHits 443 # Number of BTB hits
system.cpu.branch_predictor.usedRAS 86 # Number of times the RAS was used to get a target.
system.cpu.branch_predictor.RASInCorrect 32 # Number of incorrect RAS predictions.
-system.cpu.branch_predictor.BTBHitPct 40.850643 # BTB Hit Percentage
-system.cpu.branch_predictor.predictedTaken 506 # Number of Branches Predicted As Taken (True).
-system.cpu.branch_predictor.predictedNotTaken 667 # Number of Branches Predicted As Not Taken (False).
-system.cpu.regfile_manager.intRegFileReads 5107 # Number of Reads from Int. Register File
+system.cpu.branch_predictor.BTBHitPct 42.801932 # BTB Hit Percentage
+system.cpu.branch_predictor.predictedTaken 536 # Number of Branches Predicted As Taken (True).
+system.cpu.branch_predictor.predictedNotTaken 649 # Number of Branches Predicted As Not Taken (False).
+system.cpu.regfile_manager.intRegFileReads 5108 # Number of Reads from Int. Register File
system.cpu.regfile_manager.intRegFileWrites 3408 # Number of Writes to Int. Register File
-system.cpu.regfile_manager.intRegFileAccesses 8515 # Total Accesses (Read+Write) to the Int. Register File
+system.cpu.regfile_manager.intRegFileAccesses 8516 # Total Accesses (Read+Write) to the Int. Register File
system.cpu.regfile_manager.floatRegFileReads 3 # Number of Reads from FP Register File
system.cpu.regfile_manager.floatRegFileWrites 1 # Number of Writes to FP Register File
system.cpu.regfile_manager.floatRegFileAccesses 4 # Total Accesses (Read+Write) to the FP Register File
-system.cpu.regfile_manager.regForwards 1342 # Number of Registers Read Through Forwarding Logic
-system.cpu.agen_unit.agens 2229 # Number of Address Generations
-system.cpu.execution_unit.predictedTakenIncorrect 313 # Number of Branches Incorrectly Predicted As Taken.
-system.cpu.execution_unit.predictedNotTakenIncorrect 287 # Number of Branches Incorrectly Predicted As Not Taken).
-system.cpu.execution_unit.mispredicted 600 # Number of Branches Incorrectly Predicted
-system.cpu.execution_unit.predicted 316 # Number of Branches Incorrectly Predicted
-system.cpu.execution_unit.mispredictPct 65.502183 # Percentage of Incorrect Branches Predicts
-system.cpu.execution_unit.executions 3130 # Number of Instructions Executed.
+system.cpu.regfile_manager.regForwards 1344 # Number of Registers Read Through Forwarding Logic
+system.cpu.agen_unit.agens 2228 # Number of Address Generations
+system.cpu.execution_unit.predictedTakenIncorrect 317 # Number of Branches Incorrectly Predicted As Taken.
+system.cpu.execution_unit.predictedNotTakenIncorrect 285 # Number of Branches Incorrectly Predicted As Not Taken).
+system.cpu.execution_unit.mispredicted 602 # Number of Branches Incorrectly Predicted
+system.cpu.execution_unit.predicted 314 # Number of Branches Incorrectly Predicted
+system.cpu.execution_unit.mispredictPct 65.720524 # Percentage of Incorrect Branches Predicts
+system.cpu.execution_unit.executions 3132 # Number of Instructions Executed.
system.cpu.mult_div_unit.multiplies 3 # Number of Multipy Operations Executed
system.cpu.mult_div_unit.divides 1 # Number of Divide Operations Executed
-system.cpu.stage0.idleCycles 35845 # Number of cycles 0 instructions are processed.
-system.cpu.stage0.runCycles 3720 # Number of cycles 1+ instructions are processed.
-system.cpu.stage0.utilization 9.402249 # Percentage of cycles stage was utilized (processing insts).
-system.cpu.stage1.idleCycles 36724 # Number of cycles 0 instructions are processed.
-system.cpu.stage1.runCycles 2841 # Number of cycles 1+ instructions are processed.
-system.cpu.stage1.utilization 7.180589 # Percentage of cycles stage was utilized (processing insts).
-system.cpu.stage2.idleCycles 36774 # Number of cycles 0 instructions are processed.
-system.cpu.stage2.runCycles 2791 # Number of cycles 1+ instructions are processed.
-system.cpu.stage2.utilization 7.054215 # Percentage of cycles stage was utilized (processing insts).
-system.cpu.stage3.idleCycles 38322 # Number of cycles 0 instructions are processed.
+system.cpu.stage0.idleCycles 35846 # Number of cycles 0 instructions are processed.
+system.cpu.stage0.runCycles 3725 # Number of cycles 1+ instructions are processed.
+system.cpu.stage0.utilization 9.413459 # Percentage of cycles stage was utilized (processing insts).
+system.cpu.stage1.idleCycles 36723 # Number of cycles 0 instructions are processed.
+system.cpu.stage1.runCycles 2848 # Number of cycles 1+ instructions are processed.
+system.cpu.stage1.utilization 7.197190 # Percentage of cycles stage was utilized (processing insts).
+system.cpu.stage2.idleCycles 36778 # Number of cycles 0 instructions are processed.
+system.cpu.stage2.runCycles 2793 # Number of cycles 1+ instructions are processed.
+system.cpu.stage2.utilization 7.058199 # Percentage of cycles stage was utilized (processing insts).
+system.cpu.stage3.idleCycles 38328 # Number of cycles 0 instructions are processed.
system.cpu.stage3.runCycles 1243 # Number of cycles 1+ instructions are processed.
-system.cpu.stage3.utilization 3.141666 # Percentage of cycles stage was utilized (processing insts).
-system.cpu.stage4.idleCycles 36660 # Number of cycles 0 instructions are processed.
+system.cpu.stage3.utilization 3.141189 # Percentage of cycles stage was utilized (processing insts).
+system.cpu.stage4.idleCycles 36666 # Number of cycles 0 instructions are processed.
system.cpu.stage4.runCycles 2905 # Number of cycles 1+ instructions are processed.
-system.cpu.stage4.utilization 7.342348 # Percentage of cycles stage was utilized (processing insts).
+system.cpu.stage4.utilization 7.341235 # Percentage of cycles stage was utilized (processing insts).
system.cpu.icache.replacements 13 # number of replacements
-system.cpu.icache.tagsinuse 148.154290 # Cycle average of tags in use
-system.cpu.icache.total_refs 442 # Total number of references to valid blocks.
+system.cpu.icache.tagsinuse 148.138598 # Cycle average of tags in use
+system.cpu.icache.total_refs 443 # Total number of references to valid blocks.
system.cpu.icache.sampled_refs 319 # Sample count of references to valid blocks.
-system.cpu.icache.avg_refs 1.385580 # Average number of references to valid blocks.
+system.cpu.icache.avg_refs 1.388715 # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::0 148.154290 # Average occupied blocks per context
-system.cpu.icache.occ_percent::0 0.072341 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits 442 # number of ReadReq hits
-system.cpu.icache.demand_hits 442 # number of demand (read+write) hits
-system.cpu.icache.overall_hits 442 # number of overall hits
+system.cpu.icache.occ_blocks::0 148.138598 # Average occupied blocks per context
+system.cpu.icache.occ_percent::0 0.072333 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits 443 # number of ReadReq hits
+system.cpu.icache.demand_hits 443 # number of demand (read+write) hits
+system.cpu.icache.overall_hits 443 # number of overall hits
system.cpu.icache.ReadReq_misses 341 # number of ReadReq misses
system.cpu.icache.demand_misses 341 # number of demand (read+write) misses
system.cpu.icache.overall_misses 341 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency 19026500 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency 19026500 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency 19026500 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses 783 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses 783 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses 783 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate 0.435504 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate 0.435504 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate 0.435504 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency 55796.187683 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency 55796.187683 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency 55796.187683 # average overall miss latency
+system.cpu.icache.ReadReq_miss_latency 19027500 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency 19027500 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency 19027500 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses 784 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses 784 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses 784 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate 0.434949 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate 0.434949 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate 0.434949 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency 55799.120235 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency 55799.120235 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency 55799.120235 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 29000 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -136,28 +136,28 @@ system.cpu.icache.ReadReq_mshr_misses 319 # nu
system.cpu.icache.demand_mshr_misses 319 # number of demand (read+write) MSHR misses
system.cpu.icache.overall_mshr_misses 319 # number of overall MSHR misses
system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.icache.ReadReq_mshr_miss_latency 16952000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency 16952000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency 16952000 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency 16952500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency 16952500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency 16952500 # number of overall MSHR miss cycles
system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.cpu.icache.ReadReq_mshr_miss_rate 0.407407 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate 0.407407 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate 0.407407 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency 53141.065831 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency 53141.065831 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency 53141.065831 # average overall mshr miss latency
+system.cpu.icache.ReadReq_mshr_miss_rate 0.406888 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate 0.406888 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate 0.406888 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency 53142.633229 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency 53142.633229 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency 53142.633229 # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.dcache.replacements 0 # number of replacements
-system.cpu.dcache.tagsinuse 89.737794 # Cycle average of tags in use
+system.cpu.dcache.tagsinuse 89.732679 # Cycle average of tags in use
system.cpu.dcache.total_refs 1838 # Total number of references to valid blocks.
system.cpu.dcache.sampled_refs 138 # Sample count of references to valid blocks.
system.cpu.dcache.avg_refs 13.318841 # Average number of references to valid blocks.
system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::0 89.737794 # Average occupied blocks per context
-system.cpu.dcache.occ_percent::0 0.021909 # Average percentage of cache occupancy
+system.cpu.dcache.occ_blocks::0 89.732679 # Average occupied blocks per context
+system.cpu.dcache.occ_percent::0 0.021907 # Average percentage of cache occupancy
system.cpu.dcache.ReadReq_hits 1075 # number of ReadReq hits
system.cpu.dcache.WriteReq_hits 763 # number of WriteReq hits
system.cpu.dcache.demand_hits 1838 # number of demand (read+write) hits
@@ -167,9 +167,9 @@ system.cpu.dcache.WriteReq_misses 162 # nu
system.cpu.dcache.demand_misses 251 # number of demand (read+write) misses
system.cpu.dcache.overall_misses 251 # number of overall misses
system.cpu.dcache.ReadReq_miss_latency 5072500 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency 8910500 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency 13983000 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency 13983000 # number of overall miss cycles
+system.cpu.dcache.WriteReq_miss_latency 8912000 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency 13984500 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency 13984500 # number of overall miss cycles
system.cpu.dcache.ReadReq_accesses 1164 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses 925 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.demand_accesses 2089 # number of demand (read+write) accesses
@@ -179,9 +179,9 @@ system.cpu.dcache.WriteReq_miss_rate 0.175135 # mi
system.cpu.dcache.demand_miss_rate 0.120153 # miss rate for demand accesses
system.cpu.dcache.overall_miss_rate 0.120153 # miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_miss_latency 56994.382022 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency 55003.086420 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency 55709.163347 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency 55709.163347 # average overall miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency 55012.345679 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency 55715.139442 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency 55715.139442 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 1153500 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -201,30 +201,30 @@ system.cpu.dcache.demand_mshr_misses 138 # nu
system.cpu.dcache.overall_mshr_misses 138 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
system.cpu.dcache.ReadReq_mshr_miss_latency 4702500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency 2745500 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency 7448000 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency 7448000 # number of overall MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency 2746000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency 7448500 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency 7448500 # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
system.cpu.dcache.ReadReq_mshr_miss_rate 0.074742 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate 0.055135 # mshr miss rate for WriteReq accesses
system.cpu.dcache.demand_mshr_miss_rate 0.066060 # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate 0.066060 # mshr miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_mshr_miss_latency 54051.724138 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency 53833.333333 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency 53971.014493 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency 53971.014493 # average overall mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency 53843.137255 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency 53974.637681 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency 53974.637681 # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.replacements 0 # number of replacements
-system.cpu.l2cache.tagsinuse 205.489748 # Cycle average of tags in use
+system.cpu.l2cache.tagsinuse 205.469583 # Cycle average of tags in use
system.cpu.l2cache.total_refs 2 # Total number of references to valid blocks.
system.cpu.l2cache.sampled_refs 404 # Sample count of references to valid blocks.
system.cpu.l2cache.avg_refs 0.004950 # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::0 205.489748 # Average occupied blocks per context
-system.cpu.l2cache.occ_percent::0 0.006271 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_blocks::0 205.469583 # Average occupied blocks per context
+system.cpu.l2cache.occ_percent::0 0.006270 # Average percentage of cache occupancy
system.cpu.l2cache.ReadReq_hits 2 # number of ReadReq hits
system.cpu.l2cache.demand_hits 2 # number of demand (read+write) hits
system.cpu.l2cache.overall_hits 2 # number of overall hits
@@ -232,10 +232,10 @@ system.cpu.l2cache.ReadReq_misses 404 # nu
system.cpu.l2cache.ReadExReq_misses 51 # number of ReadExReq misses
system.cpu.l2cache.demand_misses 455 # number of demand (read+write) misses
system.cpu.l2cache.overall_misses 455 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency 21170000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency 2682000 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency 23852000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency 23852000 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_miss_latency 21170500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency 2682500 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency 23853000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency 23853000 # number of overall miss cycles
system.cpu.l2cache.ReadReq_accesses 406 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses 51 # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.demand_accesses 457 # number of demand (read+write) accesses
@@ -244,10 +244,10 @@ system.cpu.l2cache.ReadReq_miss_rate 0.995074 # mi
system.cpu.l2cache.ReadExReq_miss_rate 1 # miss rate for ReadExReq accesses
system.cpu.l2cache.demand_miss_rate 0.995624 # miss rate for demand accesses
system.cpu.l2cache.overall_miss_rate 0.995624 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency 52400.990099 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency 52588.235294 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency 52421.978022 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency 52421.978022 # average overall miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency 52402.227723 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency 52598.039216 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency 52424.175824 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency 52424.175824 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked