summaryrefslogtreecommitdiff
path: root/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-atomic/stats.txt
diff options
context:
space:
mode:
Diffstat (limited to 'tests/quick/10.linux-boot/ref/arm/linux/realview-simple-atomic/stats.txt')
-rw-r--r--tests/quick/10.linux-boot/ref/arm/linux/realview-simple-atomic/stats.txt756
1 files changed, 381 insertions, 375 deletions
diff --git a/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-atomic/stats.txt b/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-atomic/stats.txt
index 6eff135de..c4ace942b 100644
--- a/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-atomic/stats.txt
+++ b/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-atomic/stats.txt
@@ -1,415 +1,421 @@
---------- Begin Simulation Statistics ----------
-host_inst_rate 2945797 # Simulator instruction rate (inst/s)
-host_mem_usage 382504 # Number of bytes of host memory used
-host_seconds 17.65 # Real time elapsed on the host
-host_tick_rate 1493029395 # Simulator tick rate (ticks/s)
+sim_seconds 2.332317 # Number of seconds simulated
+sim_ticks 2332316587000 # Number of ticks simulated
sim_freq 1000000000000 # Frequency of simulated ticks
-sim_insts 51978646 # Number of instructions simulated
-sim_seconds 0.026345 # Number of seconds simulated
-sim_ticks 26344863500 # Number of ticks simulated
-system.cpu.dcache.LoadLockedReq_accesses::0 100443 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::total 100443 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_hits::0 95328 # number of LoadLockedReq hits
-system.cpu.dcache.LoadLockedReq_hits::total 95328 # number of LoadLockedReq hits
-system.cpu.dcache.LoadLockedReq_miss_rate::0 0.050924 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.LoadLockedReq_misses::0 5115 # number of LoadLockedReq misses
-system.cpu.dcache.LoadLockedReq_misses::total 5115 # number of LoadLockedReq misses
-system.cpu.dcache.ReadReq_accesses::0 7808976 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 7808976 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_hits::0 7572677 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 7572677 # number of ReadReq hits
-system.cpu.dcache.ReadReq_miss_rate::0 0.030260 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_misses::0 236299 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 236299 # number of ReadReq misses
-system.cpu.dcache.StoreCondReq_accesses::0 100442 # number of StoreCondReq accesses(hits+misses)
-system.cpu.dcache.StoreCondReq_accesses::total 100442 # number of StoreCondReq accesses(hits+misses)
-system.cpu.dcache.StoreCondReq_hits::0 100442 # number of StoreCondReq hits
-system.cpu.dcache.StoreCondReq_hits::total 100442 # number of StoreCondReq hits
-system.cpu.dcache.WriteReq_accesses::0 6664019 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses::total 6664019 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_hits::0 6491936 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 6491936 # number of WriteReq hits
-system.cpu.dcache.WriteReq_miss_rate::0 0.025823 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_misses::0 172083 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 172083 # number of WriteReq misses
-system.cpu.dcache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
-system.cpu.dcache.avg_refs 34.645976 # Average number of references to valid blocks.
-system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
-system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.demand_accesses::0 14472995 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::1 0 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 14472995 # number of demand (read+write) accesses
-system.cpu.dcache.demand_avg_miss_latency::0 0 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::1 no_value # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total no_value # average overall miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency no_value # average overall mshr miss latency
-system.cpu.dcache.demand_hits::0 14064613 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::1 0 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 14064613 # number of demand (read+write) hits
-system.cpu.dcache.demand_miss_latency 0 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_rate::0 0.028217 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::1 no_value # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total no_value # miss rate for demand accesses
-system.cpu.dcache.demand_misses::0 408382 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::1 0 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 408382 # number of demand (read+write) misses
-system.cpu.dcache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_miss_latency 0 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_rate::0 0 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::1 no_value # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total no_value # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_misses 0 # number of demand (read+write) MSHR misses
-system.cpu.dcache.fast_writes 0 # number of fast writes performed
-system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
-system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.occ_blocks::0 511.736581 # Average occupied blocks per context
-system.cpu.dcache.occ_percent::0 0.999486 # Average percentage of cache occupancy
-system.cpu.dcache.overall_accesses::0 14472995 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::1 0 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 14472995 # number of overall (read+write) accesses
-system.cpu.dcache.overall_avg_miss_latency::0 0 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::1 no_value # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total no_value # average overall miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency no_value # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
-system.cpu.dcache.overall_hits::0 14064613 # number of overall hits
-system.cpu.dcache.overall_hits::1 0 # number of overall hits
-system.cpu.dcache.overall_hits::total 14064613 # number of overall hits
-system.cpu.dcache.overall_miss_latency 0 # number of overall miss cycles
-system.cpu.dcache.overall_miss_rate::0 0.028217 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::1 no_value # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total no_value # miss rate for overall accesses
-system.cpu.dcache.overall_misses::0 408382 # number of overall misses
-system.cpu.dcache.overall_misses::1 0 # number of overall misses
-system.cpu.dcache.overall_misses::total 408382 # number of overall misses
-system.cpu.dcache.overall_mshr_hits 0 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_miss_latency 0 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_rate::0 0 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::1 no_value # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total no_value # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_misses 0 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.dcache.replacements 411144 # number of replacements
-system.cpu.dcache.sampled_refs 411656 # Sample count of references to valid blocks.
-system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
-system.cpu.dcache.tagsinuse 511.736581 # Cycle average of tags in use
-system.cpu.dcache.total_refs 14262224 # Total number of references to valid blocks.
-system.cpu.dcache.warmup_cycle 21760500 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.writebacks 380291 # number of writebacks
-system.cpu.dtb.accesses 15497629 # DTB accesses
-system.cpu.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions
-system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions
-system.cpu.dtb.flush_entries 2239 # Number of entries that have been flushed from TLB
+host_inst_rate 1407778 # Simulator instruction rate (inst/s)
+host_tick_rate 42901571145 # Simulator tick rate (ticks/s)
+host_mem_usage 417476 # Number of bytes of host memory used
+host_seconds 54.36 # Real time elapsed on the host
+sim_insts 76532931 # Number of instructions simulated
+system.l2c.replacements 116822 # number of replacements
+system.l2c.tagsinuse 24240.388378 # Cycle average of tags in use
+system.l2c.total_refs 1520830 # Total number of references to valid blocks.
+system.l2c.sampled_refs 146847 # Sample count of references to valid blocks.
+system.l2c.avg_refs 10.356562 # Average number of references to valid blocks.
+system.l2c.warmup_cycle 0 # Cycle when the warmup percentage was hit.
+system.l2c.occ_blocks::0 10591.091336 # Average occupied blocks per context
+system.l2c.occ_blocks::1 13649.297042 # Average occupied blocks per context
+system.l2c.occ_percent::0 0.161607 # Average percentage of cache occupancy
+system.l2c.occ_percent::1 0.208272 # Average percentage of cache occupancy
+system.l2c.ReadReq_hits::0 1188216 # number of ReadReq hits
+system.l2c.ReadReq_hits::1 10669 # number of ReadReq hits
+system.l2c.ReadReq_hits::total 1198885 # number of ReadReq hits
+system.l2c.Writeback_hits::0 604613 # number of Writeback hits
+system.l2c.Writeback_hits::total 604613 # number of Writeback hits
+system.l2c.UpgradeReq_hits::0 26 # number of UpgradeReq hits
+system.l2c.UpgradeReq_hits::total 26 # number of UpgradeReq hits
+system.l2c.ReadExReq_hits::0 105791 # number of ReadExReq hits
+system.l2c.ReadExReq_hits::total 105791 # number of ReadExReq hits
+system.l2c.demand_hits::0 1294007 # number of demand (read+write) hits
+system.l2c.demand_hits::1 10669 # number of demand (read+write) hits
+system.l2c.demand_hits::total 1304676 # number of demand (read+write) hits
+system.l2c.overall_hits::0 1294007 # number of overall hits
+system.l2c.overall_hits::1 10669 # number of overall hits
+system.l2c.overall_hits::total 1304676 # number of overall hits
+system.l2c.ReadReq_misses::0 31716 # number of ReadReq misses
+system.l2c.ReadReq_misses::1 27 # number of ReadReq misses
+system.l2c.ReadReq_misses::total 31743 # number of ReadReq misses
+system.l2c.UpgradeReq_misses::0 2911 # number of UpgradeReq misses
+system.l2c.UpgradeReq_misses::total 2911 # number of UpgradeReq misses
+system.l2c.ReadExReq_misses::0 141169 # number of ReadExReq misses
+system.l2c.ReadExReq_misses::total 141169 # number of ReadExReq misses
+system.l2c.demand_misses::0 172885 # number of demand (read+write) misses
+system.l2c.demand_misses::1 27 # number of demand (read+write) misses
+system.l2c.demand_misses::total 172912 # number of demand (read+write) misses
+system.l2c.overall_misses::0 172885 # number of overall misses
+system.l2c.overall_misses::1 27 # number of overall misses
+system.l2c.overall_misses::total 172912 # number of overall misses
+system.l2c.demand_miss_latency 0 # number of demand (read+write) miss cycles
+system.l2c.overall_miss_latency 0 # number of overall miss cycles
+system.l2c.ReadReq_accesses::0 1219932 # number of ReadReq accesses(hits+misses)
+system.l2c.ReadReq_accesses::1 10696 # number of ReadReq accesses(hits+misses)
+system.l2c.ReadReq_accesses::total 1230628 # number of ReadReq accesses(hits+misses)
+system.l2c.Writeback_accesses::0 604613 # number of Writeback accesses(hits+misses)
+system.l2c.Writeback_accesses::total 604613 # number of Writeback accesses(hits+misses)
+system.l2c.UpgradeReq_accesses::0 2937 # number of UpgradeReq accesses(hits+misses)
+system.l2c.UpgradeReq_accesses::total 2937 # number of UpgradeReq accesses(hits+misses)
+system.l2c.ReadExReq_accesses::0 246960 # number of ReadExReq accesses(hits+misses)
+system.l2c.ReadExReq_accesses::total 246960 # number of ReadExReq accesses(hits+misses)
+system.l2c.demand_accesses::0 1466892 # number of demand (read+write) accesses
+system.l2c.demand_accesses::1 10696 # number of demand (read+write) accesses
+system.l2c.demand_accesses::total 1477588 # number of demand (read+write) accesses
+system.l2c.overall_accesses::0 1466892 # number of overall (read+write) accesses
+system.l2c.overall_accesses::1 10696 # number of overall (read+write) accesses
+system.l2c.overall_accesses::total 1477588 # number of overall (read+write) accesses
+system.l2c.ReadReq_miss_rate::0 0.025998 # miss rate for ReadReq accesses
+system.l2c.ReadReq_miss_rate::1 0.002524 # miss rate for ReadReq accesses
+system.l2c.ReadReq_miss_rate::total 0.028522 # miss rate for ReadReq accesses
+system.l2c.UpgradeReq_miss_rate::0 0.991147 # miss rate for UpgradeReq accesses
+system.l2c.ReadExReq_miss_rate::0 0.571627 # miss rate for ReadExReq accesses
+system.l2c.demand_miss_rate::0 0.117858 # miss rate for demand accesses
+system.l2c.demand_miss_rate::1 0.002524 # miss rate for demand accesses
+system.l2c.demand_miss_rate::total 0.120382 # miss rate for demand accesses
+system.l2c.overall_miss_rate::0 0.117858 # miss rate for overall accesses
+system.l2c.overall_miss_rate::1 0.002524 # miss rate for overall accesses
+system.l2c.overall_miss_rate::total 0.120382 # miss rate for overall accesses
+system.l2c.demand_avg_miss_latency::0 0 # average overall miss latency
+system.l2c.demand_avg_miss_latency::1 0 # average overall miss latency
+system.l2c.demand_avg_miss_latency::total 0 # average overall miss latency
+system.l2c.overall_avg_miss_latency::0 0 # average overall miss latency
+system.l2c.overall_avg_miss_latency::1 0 # average overall miss latency
+system.l2c.overall_avg_miss_latency::total 0 # average overall miss latency
+system.l2c.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
+system.l2c.blocked_cycles::no_targets 0 # number of cycles access was blocked
+system.l2c.blocked::no_mshrs 0 # number of cycles access was blocked
+system.l2c.blocked::no_targets 0 # number of cycles access was blocked
+system.l2c.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
+system.l2c.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
+system.l2c.fast_writes 0 # number of fast writes performed
+system.l2c.cache_copies 0 # number of cache copies performed
+system.l2c.writebacks 102531 # number of writebacks
+system.l2c.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
+system.l2c.overall_mshr_hits 0 # number of overall MSHR hits
+system.l2c.demand_mshr_misses 0 # number of demand (read+write) MSHR misses
+system.l2c.overall_mshr_misses 0 # number of overall MSHR misses
+system.l2c.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
+system.l2c.demand_mshr_miss_latency 0 # number of demand (read+write) MSHR miss cycles
+system.l2c.overall_mshr_miss_latency 0 # number of overall MSHR miss cycles
+system.l2c.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
+system.l2c.demand_mshr_miss_rate::0 0 # mshr miss rate for demand accesses
+system.l2c.demand_mshr_miss_rate::1 0 # mshr miss rate for demand accesses
+system.l2c.demand_mshr_miss_rate::total 0 # mshr miss rate for demand accesses
+system.l2c.overall_mshr_miss_rate::0 0 # mshr miss rate for overall accesses
+system.l2c.overall_mshr_miss_rate::1 0 # mshr miss rate for overall accesses
+system.l2c.overall_mshr_miss_rate::total 0 # mshr miss rate for overall accesses
+system.l2c.demand_avg_mshr_miss_latency no_value # average overall mshr miss latency
+system.l2c.overall_avg_mshr_miss_latency no_value # average overall mshr miss latency
+system.l2c.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
+system.l2c.mshr_cap_events 0 # number of times MSHR cap was activated
+system.l2c.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
+system.l2c.no_allocate_misses 0 # Number of misses that were no-allocate
+system.cf0.dma_read_full_pages 0 # Number of full page size DMA reads (not PRD).
+system.cf0.dma_read_bytes 0 # Number of bytes transfered via DMA reads (not PRD).
+system.cf0.dma_read_txs 0 # Number of DMA read transactions (not PRD).
+system.cf0.dma_write_full_pages 0 # Number of full page size DMA writes.
+system.cf0.dma_write_bytes 0 # Number of bytes transfered via DMA writes.
+system.cf0.dma_write_txs 0 # Number of DMA write transactions.
+system.cpu.dtb.inst_hits 0 # ITB inst hits
+system.cpu.dtb.inst_misses 0 # ITB inst misses
+system.cpu.dtb.read_hits 14940566 # DTB read hits
+system.cpu.dtb.read_misses 7288 # DTB read misses
+system.cpu.dtb.write_hits 11198205 # DTB write hits
+system.cpu.dtb.write_misses 2199 # DTB write misses
system.cpu.dtb.flush_tlb 2 # Number of times complete TLB was flushed
-system.cpu.dtb.flush_tlb_asid 40 # Number of times TLB was flushed by ASID
system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
-system.cpu.dtb.flush_tlb_mva_asid 33678 # Number of times TLB was flushed by MVA & ASID
-system.cpu.dtb.hits 15491993 # DTB hits
+system.cpu.dtb.flush_tlb_mva_asid 1439 # Number of times TLB was flushed by MVA & ASID
+system.cpu.dtb.flush_tlb_asid 63 # Number of times TLB was flushed by ASID
+system.cpu.dtb.flush_entries 3505 # Number of entries that have been flushed from TLB
+system.cpu.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions
+system.cpu.dtb.prefetch_faults 189 # Number of TLB faults due to prefetch
+system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions
+system.cpu.dtb.perms_faults 452 # Number of TLB faults due to permissions restrictions
+system.cpu.dtb.read_accesses 14947854 # DTB read accesses
+system.cpu.dtb.write_accesses 11200404 # DTB write accesses
system.cpu.dtb.inst_accesses 0 # ITB inst accesses
-system.cpu.dtb.inst_hits 0 # ITB inst hits
-system.cpu.dtb.inst_misses 0 # ITB inst misses
-system.cpu.dtb.misses 5636 # DTB misses
-system.cpu.dtb.perms_faults 263 # Number of TLB faults due to permissions restrictions
-system.cpu.dtb.prefetch_faults 787 # Number of TLB faults due to prefetch
-system.cpu.dtb.read_accesses 8721338 # DTB read accesses
-system.cpu.dtb.read_hits 8716687 # DTB read hits
-system.cpu.dtb.read_misses 4651 # DTB read misses
-system.cpu.dtb.write_accesses 6776291 # DTB write accesses
-system.cpu.dtb.write_hits 6775306 # DTB write hits
-system.cpu.dtb.write_misses 985 # DTB write misses
-system.cpu.icache.ReadReq_accesses::0 41456992 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 41456992 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_hits::0 41024796 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 41024796 # number of ReadReq hits
-system.cpu.icache.ReadReq_miss_rate::0 0.010425 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_misses::0 432196 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 432196 # number of ReadReq misses
-system.cpu.icache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
-system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
-system.cpu.icache.avg_refs 94.921959 # Average number of references to valid blocks.
-system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
-system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
-system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.demand_accesses::0 41456992 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::1 0 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 41456992 # number of demand (read+write) accesses
-system.cpu.icache.demand_avg_miss_latency::0 0 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::1 no_value # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total no_value # average overall miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency no_value # average overall mshr miss latency
-system.cpu.icache.demand_hits::0 41024796 # number of demand (read+write) hits
+system.cpu.dtb.hits 26138771 # DTB hits
+system.cpu.dtb.misses 9487 # DTB misses
+system.cpu.dtb.accesses 26148258 # DTB accesses
+system.cpu.itb.inst_hits 60273889 # ITB inst hits
+system.cpu.itb.inst_misses 4471 # ITB inst misses
+system.cpu.itb.read_hits 0 # DTB read hits
+system.cpu.itb.read_misses 0 # DTB read misses
+system.cpu.itb.write_hits 0 # DTB write hits
+system.cpu.itb.write_misses 0 # DTB write misses
+system.cpu.itb.flush_tlb 2 # Number of times complete TLB was flushed
+system.cpu.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
+system.cpu.itb.flush_tlb_mva_asid 1439 # Number of times TLB was flushed by MVA & ASID
+system.cpu.itb.flush_tlb_asid 63 # Number of times TLB was flushed by ASID
+system.cpu.itb.flush_entries 2343 # Number of entries that have been flushed from TLB
+system.cpu.itb.align_faults 0 # Number of TLB faults due to alignment restrictions
+system.cpu.itb.prefetch_faults 0 # Number of TLB faults due to prefetch
+system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions
+system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions
+system.cpu.itb.read_accesses 0 # DTB read accesses
+system.cpu.itb.write_accesses 0 # DTB write accesses
+system.cpu.itb.inst_accesses 60278360 # ITB inst accesses
+system.cpu.itb.hits 60273889 # DTB hits
+system.cpu.itb.misses 4471 # DTB misses
+system.cpu.itb.accesses 60278360 # DTB accesses
+system.cpu.numCycles 4664556206 # number of cpu cycles simulated
+system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
+system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
+system.cpu.num_insts 76532931 # Number of instructions executed
+system.cpu.num_int_alu_accesses 68161177 # Number of integer alu accesses
+system.cpu.num_fp_alu_accesses 10269 # Number of float alu accesses
+system.cpu.num_func_calls 1971944 # number of times a function call or return occured
+system.cpu.num_conditional_control_insts 7572657 # number of instructions that are conditional controls
+system.cpu.num_int_insts 68161177 # number of integer instructions
+system.cpu.num_fp_insts 10269 # number of float instructions
+system.cpu.num_int_register_reads 345365607 # number of times the integer registers were read
+system.cpu.num_int_register_writes 72877692 # number of times the integer registers were written
+system.cpu.num_fp_register_reads 7493 # number of times the floating registers were read
+system.cpu.num_fp_register_writes 2780 # number of times the floating registers were written
+system.cpu.num_mem_refs 27310784 # number of memory refs
+system.cpu.num_load_insts 15607074 # Number of load instructions
+system.cpu.num_store_insts 11703710 # Number of store instructions
+system.cpu.num_idle_cycles 4586920150.977920 # Number of idle cycles
+system.cpu.num_busy_cycles 77636055.022080 # Number of busy cycles
+system.cpu.not_idle_fraction 0.016644 # Percentage of non-idle cycles
+system.cpu.idle_fraction 0.983356 # Percentage of idle cycles
+system.cpu.kern.inst.arm 0 # number of arm instructions executed
+system.cpu.kern.inst.quiesce 82751 # number of quiesce instructions executed
+system.cpu.icache.replacements 847054 # number of replacements
+system.cpu.icache.tagsinuse 511.678552 # Cycle average of tags in use
+system.cpu.icache.total_refs 59429083 # Total number of references to valid blocks.
+system.cpu.icache.sampled_refs 847566 # Sample count of references to valid blocks.
+system.cpu.icache.avg_refs 70.117351 # Average number of references to valid blocks.
+system.cpu.icache.warmup_cycle 5705452000 # Cycle when the warmup percentage was hit.
+system.cpu.icache.occ_blocks::0 511.678552 # Average occupied blocks per context
+system.cpu.icache.occ_percent::0 0.999372 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits::0 59429083 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 59429083 # number of ReadReq hits
+system.cpu.icache.demand_hits::0 59429083 # number of demand (read+write) hits
system.cpu.icache.demand_hits::1 0 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 41024796 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 59429083 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::0 59429083 # number of overall hits
+system.cpu.icache.overall_hits::1 0 # number of overall hits
+system.cpu.icache.overall_hits::total 59429083 # number of overall hits
+system.cpu.icache.ReadReq_misses::0 847566 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 847566 # number of ReadReq misses
+system.cpu.icache.demand_misses::0 847566 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::1 0 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 847566 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::0 847566 # number of overall misses
+system.cpu.icache.overall_misses::1 0 # number of overall misses
+system.cpu.icache.overall_misses::total 847566 # number of overall misses
system.cpu.icache.demand_miss_latency 0 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_rate::0 0.010425 # miss rate for demand accesses
+system.cpu.icache.overall_miss_latency 0 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::0 60276649 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 60276649 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::0 60276649 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::1 0 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 60276649 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::0 60276649 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::1 0 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 60276649 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::0 0.014061 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::0 0.014061 # miss rate for demand accesses
system.cpu.icache.demand_miss_rate::1 no_value # miss rate for demand accesses
system.cpu.icache.demand_miss_rate::total no_value # miss rate for demand accesses
-system.cpu.icache.demand_misses::0 432196 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::1 0 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 432196 # number of demand (read+write) misses
-system.cpu.icache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_miss_latency 0 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_rate::0 0 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::1 no_value # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total no_value # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_misses 0 # number of demand (read+write) MSHR misses
-system.cpu.icache.fast_writes 0 # number of fast writes performed
-system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
-system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.icache.occ_blocks::0 476.343594 # Average occupied blocks per context
-system.cpu.icache.occ_percent::0 0.930359 # Average percentage of cache occupancy
-system.cpu.icache.overall_accesses::0 41456992 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::1 0 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 41456992 # number of overall (read+write) accesses
+system.cpu.icache.overall_miss_rate::0 0.014061 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::1 no_value # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total no_value # miss rate for overall accesses
+system.cpu.icache.demand_avg_miss_latency::0 0 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::1 no_value # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total no_value # average overall miss latency
system.cpu.icache.overall_avg_miss_latency::0 0 # average overall miss latency
system.cpu.icache.overall_avg_miss_latency::1 no_value # average overall miss latency
system.cpu.icache.overall_avg_miss_latency::total no_value # average overall miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency no_value # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
-system.cpu.icache.overall_hits::0 41024796 # number of overall hits
-system.cpu.icache.overall_hits::1 0 # number of overall hits
-system.cpu.icache.overall_hits::total 41024796 # number of overall hits
-system.cpu.icache.overall_miss_latency 0 # number of overall miss cycles
-system.cpu.icache.overall_miss_rate::0 0.010425 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::1 no_value # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total no_value # miss rate for overall accesses
-system.cpu.icache.overall_misses::0 432196 # number of overall misses
-system.cpu.icache.overall_misses::1 0 # number of overall misses
-system.cpu.icache.overall_misses::total 432196 # number of overall misses
+system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
+system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
+system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
+system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
+system.cpu.icache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
+system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
+system.cpu.icache.fast_writes 0 # number of fast writes performed
+system.cpu.icache.cache_copies 0 # number of cache copies performed
+system.cpu.icache.writebacks 44721 # number of writebacks
+system.cpu.icache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
system.cpu.icache.overall_mshr_hits 0 # number of overall MSHR hits
+system.cpu.icache.demand_mshr_misses 0 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses 0 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
+system.cpu.icache.demand_mshr_miss_latency 0 # number of demand (read+write) MSHR miss cycles
system.cpu.icache.overall_mshr_miss_latency 0 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
+system.cpu.icache.demand_mshr_miss_rate::0 0 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::1 no_value # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total no_value # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate::0 0 # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_miss_rate::1 no_value # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_miss_rate::total no_value # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_misses 0 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.icache.replacements 431683 # number of replacements
-system.cpu.icache.sampled_refs 432195 # Sample count of references to valid blocks.
+system.cpu.icache.demand_avg_mshr_miss_latency no_value # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency no_value # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
+system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
-system.cpu.icache.tagsinuse 476.343594 # Cycle average of tags in use
-system.cpu.icache.total_refs 41024796 # Total number of references to valid blocks.
-system.cpu.icache.warmup_cycle 4572561500 # Cycle when the warmup percentage was hit.
-system.cpu.icache.writebacks 33762 # number of writebacks
-system.cpu.idle_fraction 0 # Percentage of idle cycles
-system.cpu.itb.accesses 41458119 # DTB accesses
-system.cpu.itb.align_faults 0 # Number of TLB faults due to alignment restrictions
-system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions
-system.cpu.itb.flush_entries 1476 # Number of entries that have been flushed from TLB
-system.cpu.itb.flush_tlb 2 # Number of times complete TLB was flushed
-system.cpu.itb.flush_tlb_asid 40 # Number of times TLB was flushed by ASID
-system.cpu.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
-system.cpu.itb.flush_tlb_mva_asid 33678 # Number of times TLB was flushed by MVA & ASID
-system.cpu.itb.hits 41455189 # DTB hits
-system.cpu.itb.inst_accesses 41458119 # ITB inst accesses
-system.cpu.itb.inst_hits 41455189 # ITB inst hits
-system.cpu.itb.inst_misses 2930 # ITB inst misses
-system.cpu.itb.misses 2930 # DTB misses
-system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions
-system.cpu.itb.prefetch_faults 0 # Number of TLB faults due to prefetch
-system.cpu.itb.read_accesses 0 # DTB read accesses
-system.cpu.itb.read_hits 0 # DTB read hits
-system.cpu.itb.read_misses 0 # DTB read misses
-system.cpu.itb.write_accesses 0 # DTB write accesses
-system.cpu.itb.write_hits 0 # DTB write hits
-system.cpu.itb.write_misses 0 # DTB write misses
-system.cpu.kern.inst.arm 0 # number of arm instructions executed
-system.cpu.kern.inst.quiesce 0 # number of quiesce instructions executed
-system.cpu.not_idle_fraction 1 # Percentage of non-idle cycles
-system.cpu.numCycles 52689728 # number of cpu cycles simulated
-system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
-system.cpu.num_busy_cycles 52689728 # Number of busy cycles
-system.cpu.num_conditional_control_insts 7011782 # number of instructions that are conditional controls
-system.cpu.num_fp_alu_accesses 6058 # Number of float alu accesses
-system.cpu.num_fp_insts 6058 # number of float instructions
-system.cpu.num_fp_register_reads 4226 # number of times the floating registers were read
-system.cpu.num_fp_register_writes 1834 # number of times the floating registers were written
-system.cpu.num_func_calls 1108496 # number of times a function call or return occured
-system.cpu.num_idle_cycles 0 # Number of idle cycles
-system.cpu.num_insts 51978646 # Number of instructions executed
-system.cpu.num_int_alu_accesses 42407849 # Number of integer alu accesses
-system.cpu.num_int_insts 42407849 # number of integer instructions
-system.cpu.num_int_register_reads 222699258 # number of times the integer registers were read
-system.cpu.num_int_register_writes 49674551 # number of times the integer registers were written
-system.cpu.num_load_insts 9176676 # Number of load instructions
-system.cpu.num_mem_refs 16251075 # number of memory refs
-system.cpu.num_store_insts 7074399 # Number of store instructions
-system.iocache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
-system.iocache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
+system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
+system.cpu.dcache.replacements 622134 # number of replacements
+system.cpu.dcache.tagsinuse 511.997030 # Cycle average of tags in use
+system.cpu.dcache.total_refs 23580069 # Total number of references to valid blocks.
+system.cpu.dcache.sampled_refs 622646 # Sample count of references to valid blocks.
+system.cpu.dcache.avg_refs 37.870747 # Average number of references to valid blocks.
+system.cpu.dcache.warmup_cycle 21763000 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.occ_blocks::0 511.997030 # Average occupied blocks per context
+system.cpu.dcache.occ_percent::0 0.999994 # Average percentage of cache occupancy
+system.cpu.dcache.ReadReq_hits::0 13150366 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 13150366 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::0 9943631 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 9943631 # number of WriteReq hits
+system.cpu.dcache.LoadLockedReq_hits::0 235999 # number of LoadLockedReq hits
+system.cpu.dcache.LoadLockedReq_hits::total 235999 # number of LoadLockedReq hits
+system.cpu.dcache.StoreCondReq_hits::0 247136 # number of StoreCondReq hits
+system.cpu.dcache.StoreCondReq_hits::total 247136 # number of StoreCondReq hits
+system.cpu.dcache.demand_hits::0 23093997 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::1 0 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 23093997 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::0 23093997 # number of overall hits
+system.cpu.dcache.overall_hits::1 0 # number of overall hits
+system.cpu.dcache.overall_hits::total 23093997 # number of overall hits
+system.cpu.dcache.ReadReq_misses::0 364548 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 364548 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::0 249897 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 249897 # number of WriteReq misses
+system.cpu.dcache.LoadLockedReq_misses::0 11138 # number of LoadLockedReq misses
+system.cpu.dcache.LoadLockedReq_misses::total 11138 # number of LoadLockedReq misses
+system.cpu.dcache.demand_misses::0 614445 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::1 0 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 614445 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::0 614445 # number of overall misses
+system.cpu.dcache.overall_misses::1 0 # number of overall misses
+system.cpu.dcache.overall_misses::total 614445 # number of overall misses
+system.cpu.dcache.demand_miss_latency 0 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency 0 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::0 13514914 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 13514914 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::0 10193528 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::total 10193528 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::0 247137 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::total 247137 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.StoreCondReq_accesses::0 247136 # number of StoreCondReq accesses(hits+misses)
+system.cpu.dcache.StoreCondReq_accesses::total 247136 # number of StoreCondReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses::0 23708442 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::1 0 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 23708442 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::0 23708442 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::1 0 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 23708442 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::0 0.026974 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::0 0.024515 # miss rate for WriteReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate::0 0.045068 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.demand_miss_rate::0 0.025917 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::1 no_value # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total no_value # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::0 0.025917 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::1 no_value # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total no_value # miss rate for overall accesses
+system.cpu.dcache.demand_avg_miss_latency::0 0 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::1 no_value # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total no_value # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::0 0 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::1 no_value # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total no_value # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
+system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
+system.cpu.dcache.fast_writes 0 # number of fast writes performed
+system.cpu.dcache.cache_copies 0 # number of cache copies performed
+system.cpu.dcache.writebacks 559892 # number of writebacks
+system.cpu.dcache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits 0 # number of overall MSHR hits
+system.cpu.dcache.demand_mshr_misses 0 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses 0 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
+system.cpu.dcache.demand_mshr_miss_latency 0 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency 0 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
+system.cpu.dcache.demand_mshr_miss_rate::0 0 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::1 no_value # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total no_value # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::0 0 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::1 no_value # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total no_value # mshr miss rate for overall accesses
+system.cpu.dcache.demand_avg_mshr_miss_latency no_value # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency no_value # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
+system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
+system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
+system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
+system.iocache.replacements 0 # number of replacements
+system.iocache.tagsinuse 0 # Cycle average of tags in use
+system.iocache.total_refs 0 # Total number of references to valid blocks.
+system.iocache.sampled_refs 0 # Sample count of references to valid blocks.
system.iocache.avg_refs no_value # Average number of references to valid blocks.
-system.iocache.blocked::no_mshrs 0 # number of cycles access was blocked
-system.iocache.blocked::no_targets 0 # number of cycles access was blocked
-system.iocache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
-system.iocache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.iocache.cache_copies 0 # number of cache copies performed
-system.iocache.demand_accesses::0 0 # number of demand (read+write) accesses
-system.iocache.demand_accesses::1 0 # number of demand (read+write) accesses
-system.iocache.demand_accesses::total 0 # number of demand (read+write) accesses
-system.iocache.demand_avg_miss_latency::0 no_value # average overall miss latency
-system.iocache.demand_avg_miss_latency::1 no_value # average overall miss latency
-system.iocache.demand_avg_miss_latency::total no_value # average overall miss latency
-system.iocache.demand_avg_mshr_miss_latency no_value # average overall mshr miss latency
+system.iocache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
system.iocache.demand_hits::0 0 # number of demand (read+write) hits
system.iocache.demand_hits::1 0 # number of demand (read+write) hits
system.iocache.demand_hits::total 0 # number of demand (read+write) hits
-system.iocache.demand_miss_latency 0 # number of demand (read+write) miss cycles
-system.iocache.demand_miss_rate::0 no_value # miss rate for demand accesses
-system.iocache.demand_miss_rate::1 no_value # miss rate for demand accesses
-system.iocache.demand_miss_rate::total no_value # miss rate for demand accesses
+system.iocache.overall_hits::0 0 # number of overall hits
+system.iocache.overall_hits::1 0 # number of overall hits
+system.iocache.overall_hits::total 0 # number of overall hits
system.iocache.demand_misses::0 0 # number of demand (read+write) misses
system.iocache.demand_misses::1 0 # number of demand (read+write) misses
system.iocache.demand_misses::total 0 # number of demand (read+write) misses
-system.iocache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
-system.iocache.demand_mshr_miss_latency 0 # number of demand (read+write) MSHR miss cycles
-system.iocache.demand_mshr_miss_rate::0 no_value # mshr miss rate for demand accesses
-system.iocache.demand_mshr_miss_rate::1 no_value # mshr miss rate for demand accesses
-system.iocache.demand_mshr_miss_rate::total no_value # mshr miss rate for demand accesses
-system.iocache.demand_mshr_misses 0 # number of demand (read+write) MSHR misses
-system.iocache.fast_writes 0 # number of fast writes performed
-system.iocache.mshr_cap_events 0 # number of times MSHR cap was activated
-system.iocache.no_allocate_misses 0 # Number of misses that were no-allocate
+system.iocache.overall_misses::0 0 # number of overall misses
+system.iocache.overall_misses::1 0 # number of overall misses
+system.iocache.overall_misses::total 0 # number of overall misses
+system.iocache.demand_miss_latency 0 # number of demand (read+write) miss cycles
+system.iocache.overall_miss_latency 0 # number of overall miss cycles
+system.iocache.demand_accesses::0 0 # number of demand (read+write) accesses
+system.iocache.demand_accesses::1 0 # number of demand (read+write) accesses
+system.iocache.demand_accesses::total 0 # number of demand (read+write) accesses
system.iocache.overall_accesses::0 0 # number of overall (read+write) accesses
system.iocache.overall_accesses::1 0 # number of overall (read+write) accesses
system.iocache.overall_accesses::total 0 # number of overall (read+write) accesses
-system.iocache.overall_avg_miss_latency::0 no_value # average overall miss latency
-system.iocache.overall_avg_miss_latency::1 no_value # average overall miss latency
-system.iocache.overall_avg_miss_latency::total no_value # average overall miss latency
-system.iocache.overall_avg_mshr_miss_latency no_value # average overall mshr miss latency
-system.iocache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
-system.iocache.overall_hits::0 0 # number of overall hits
-system.iocache.overall_hits::1 0 # number of overall hits
-system.iocache.overall_hits::total 0 # number of overall hits
-system.iocache.overall_miss_latency 0 # number of overall miss cycles
+system.iocache.demand_miss_rate::0 no_value # miss rate for demand accesses
+system.iocache.demand_miss_rate::1 no_value # miss rate for demand accesses
+system.iocache.demand_miss_rate::total no_value # miss rate for demand accesses
system.iocache.overall_miss_rate::0 no_value # miss rate for overall accesses
system.iocache.overall_miss_rate::1 no_value # miss rate for overall accesses
system.iocache.overall_miss_rate::total no_value # miss rate for overall accesses
-system.iocache.overall_misses::0 0 # number of overall misses
-system.iocache.overall_misses::1 0 # number of overall misses
-system.iocache.overall_misses::total 0 # number of overall misses
+system.iocache.demand_avg_miss_latency::0 no_value # average overall miss latency
+system.iocache.demand_avg_miss_latency::1 no_value # average overall miss latency
+system.iocache.demand_avg_miss_latency::total no_value # average overall miss latency
+system.iocache.overall_avg_miss_latency::0 no_value # average overall miss latency
+system.iocache.overall_avg_miss_latency::1 no_value # average overall miss latency
+system.iocache.overall_avg_miss_latency::total no_value # average overall miss latency
+system.iocache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
+system.iocache.blocked_cycles::no_targets 0 # number of cycles access was blocked
+system.iocache.blocked::no_mshrs 0 # number of cycles access was blocked
+system.iocache.blocked::no_targets 0 # number of cycles access was blocked
+system.iocache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
+system.iocache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
+system.iocache.fast_writes 0 # number of fast writes performed
+system.iocache.cache_copies 0 # number of cache copies performed
+system.iocache.writebacks 0 # number of writebacks
+system.iocache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
system.iocache.overall_mshr_hits 0 # number of overall MSHR hits
+system.iocache.demand_mshr_misses 0 # number of demand (read+write) MSHR misses
+system.iocache.overall_mshr_misses 0 # number of overall MSHR misses
+system.iocache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
+system.iocache.demand_mshr_miss_latency 0 # number of demand (read+write) MSHR miss cycles
system.iocache.overall_mshr_miss_latency 0 # number of overall MSHR miss cycles
+system.iocache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
+system.iocache.demand_mshr_miss_rate::0 no_value # mshr miss rate for demand accesses
+system.iocache.demand_mshr_miss_rate::1 no_value # mshr miss rate for demand accesses
+system.iocache.demand_mshr_miss_rate::total no_value # mshr miss rate for demand accesses
system.iocache.overall_mshr_miss_rate::0 no_value # mshr miss rate for overall accesses
system.iocache.overall_mshr_miss_rate::1 no_value # mshr miss rate for overall accesses
system.iocache.overall_mshr_miss_rate::total no_value # mshr miss rate for overall accesses
-system.iocache.overall_mshr_misses 0 # number of overall MSHR misses
-system.iocache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.iocache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.iocache.replacements 0 # number of replacements
-system.iocache.sampled_refs 0 # Sample count of references to valid blocks.
+system.iocache.demand_avg_mshr_miss_latency no_value # average overall mshr miss latency
+system.iocache.overall_avg_mshr_miss_latency no_value # average overall mshr miss latency
+system.iocache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
+system.iocache.mshr_cap_events 0 # number of times MSHR cap was activated
system.iocache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
-system.iocache.tagsinuse 0 # Cycle average of tags in use
-system.iocache.total_refs 0 # Total number of references to valid blocks.
-system.iocache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.iocache.writebacks 0 # number of writebacks
-system.l2c.ReadExReq_accesses::0 170242 # number of ReadExReq accesses(hits+misses)
-system.l2c.ReadExReq_accesses::total 170242 # number of ReadExReq accesses(hits+misses)
-system.l2c.ReadExReq_hits::0 60575 # number of ReadExReq hits
-system.l2c.ReadExReq_hits::total 60575 # number of ReadExReq hits
-system.l2c.ReadExReq_miss_rate::0 0.644183 # miss rate for ReadExReq accesses
-system.l2c.ReadExReq_misses::0 109667 # number of ReadExReq misses
-system.l2c.ReadExReq_misses::total 109667 # number of ReadExReq misses
-system.l2c.ReadReq_accesses::0 671513 # number of ReadReq accesses(hits+misses)
-system.l2c.ReadReq_accesses::1 7076 # number of ReadReq accesses(hits+misses)
-system.l2c.ReadReq_accesses::total 678589 # number of ReadReq accesses(hits+misses)
-system.l2c.ReadReq_hits::0 650281 # number of ReadReq hits
-system.l2c.ReadReq_hits::1 7045 # number of ReadReq hits
-system.l2c.ReadReq_hits::total 657326 # number of ReadReq hits
-system.l2c.ReadReq_miss_rate::0 0.031618 # miss rate for ReadReq accesses
-system.l2c.ReadReq_miss_rate::1 0.004381 # miss rate for ReadReq accesses
-system.l2c.ReadReq_miss_rate::total 0.035999 # miss rate for ReadReq accesses
-system.l2c.ReadReq_misses::0 21232 # number of ReadReq misses
-system.l2c.ReadReq_misses::1 31 # number of ReadReq misses
-system.l2c.ReadReq_misses::total 21263 # number of ReadReq misses
-system.l2c.UpgradeReq_accesses::0 1841 # number of UpgradeReq accesses(hits+misses)
-system.l2c.UpgradeReq_accesses::total 1841 # number of UpgradeReq accesses(hits+misses)
-system.l2c.UpgradeReq_hits::0 19 # number of UpgradeReq hits
-system.l2c.UpgradeReq_hits::total 19 # number of UpgradeReq hits
-system.l2c.UpgradeReq_miss_rate::0 0.989680 # miss rate for UpgradeReq accesses
-system.l2c.UpgradeReq_misses::0 1822 # number of UpgradeReq misses
-system.l2c.UpgradeReq_misses::total 1822 # number of UpgradeReq misses
-system.l2c.Writeback_accesses::0 414053 # number of Writeback accesses(hits+misses)
-system.l2c.Writeback_accesses::total 414053 # number of Writeback accesses(hits+misses)
-system.l2c.Writeback_hits::0 414053 # number of Writeback hits
-system.l2c.Writeback_hits::total 414053 # number of Writeback hits
-system.l2c.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
-system.l2c.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
-system.l2c.avg_refs 6.728889 # Average number of references to valid blocks.
-system.l2c.blocked::no_mshrs 0 # number of cycles access was blocked
-system.l2c.blocked::no_targets 0 # number of cycles access was blocked
-system.l2c.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
-system.l2c.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.l2c.cache_copies 0 # number of cache copies performed
-system.l2c.demand_accesses::0 841755 # number of demand (read+write) accesses
-system.l2c.demand_accesses::1 7076 # number of demand (read+write) accesses
-system.l2c.demand_accesses::total 848831 # number of demand (read+write) accesses
-system.l2c.demand_avg_miss_latency::0 0 # average overall miss latency
-system.l2c.demand_avg_miss_latency::1 0 # average overall miss latency
-system.l2c.demand_avg_miss_latency::total 0 # average overall miss latency
-system.l2c.demand_avg_mshr_miss_latency no_value # average overall mshr miss latency
-system.l2c.demand_hits::0 710856 # number of demand (read+write) hits
-system.l2c.demand_hits::1 7045 # number of demand (read+write) hits
-system.l2c.demand_hits::total 717901 # number of demand (read+write) hits
-system.l2c.demand_miss_latency 0 # number of demand (read+write) miss cycles
-system.l2c.demand_miss_rate::0 0.155507 # miss rate for demand accesses
-system.l2c.demand_miss_rate::1 0.004381 # miss rate for demand accesses
-system.l2c.demand_miss_rate::total 0.159888 # miss rate for demand accesses
-system.l2c.demand_misses::0 130899 # number of demand (read+write) misses
-system.l2c.demand_misses::1 31 # number of demand (read+write) misses
-system.l2c.demand_misses::total 130930 # number of demand (read+write) misses
-system.l2c.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
-system.l2c.demand_mshr_miss_latency 0 # number of demand (read+write) MSHR miss cycles
-system.l2c.demand_mshr_miss_rate::0 0 # mshr miss rate for demand accesses
-system.l2c.demand_mshr_miss_rate::1 0 # mshr miss rate for demand accesses
-system.l2c.demand_mshr_miss_rate::total 0 # mshr miss rate for demand accesses
-system.l2c.demand_mshr_misses 0 # number of demand (read+write) MSHR misses
-system.l2c.fast_writes 0 # number of fast writes performed
-system.l2c.mshr_cap_events 0 # number of times MSHR cap was activated
-system.l2c.no_allocate_misses 0 # Number of misses that were no-allocate
-system.l2c.occ_blocks::0 5062.983429 # Average occupied blocks per context
-system.l2c.occ_blocks::1 31189.392245 # Average occupied blocks per context
-system.l2c.occ_percent::0 0.077255 # Average percentage of cache occupancy
-system.l2c.occ_percent::1 0.475912 # Average percentage of cache occupancy
-system.l2c.overall_accesses::0 841755 # number of overall (read+write) accesses
-system.l2c.overall_accesses::1 7076 # number of overall (read+write) accesses
-system.l2c.overall_accesses::total 848831 # number of overall (read+write) accesses
-system.l2c.overall_avg_miss_latency::0 0 # average overall miss latency
-system.l2c.overall_avg_miss_latency::1 0 # average overall miss latency
-system.l2c.overall_avg_miss_latency::total 0 # average overall miss latency
-system.l2c.overall_avg_mshr_miss_latency no_value # average overall mshr miss latency
-system.l2c.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
-system.l2c.overall_hits::0 710856 # number of overall hits
-system.l2c.overall_hits::1 7045 # number of overall hits
-system.l2c.overall_hits::total 717901 # number of overall hits
-system.l2c.overall_miss_latency 0 # number of overall miss cycles
-system.l2c.overall_miss_rate::0 0.155507 # miss rate for overall accesses
-system.l2c.overall_miss_rate::1 0.004381 # miss rate for overall accesses
-system.l2c.overall_miss_rate::total 0.159888 # miss rate for overall accesses
-system.l2c.overall_misses::0 130899 # number of overall misses
-system.l2c.overall_misses::1 31 # number of overall misses
-system.l2c.overall_misses::total 130930 # number of overall misses
-system.l2c.overall_mshr_hits 0 # number of overall MSHR hits
-system.l2c.overall_mshr_miss_latency 0 # number of overall MSHR miss cycles
-system.l2c.overall_mshr_miss_rate::0 0 # mshr miss rate for overall accesses
-system.l2c.overall_mshr_miss_rate::1 0 # mshr miss rate for overall accesses
-system.l2c.overall_mshr_miss_rate::total 0 # mshr miss rate for overall accesses
-system.l2c.overall_mshr_misses 0 # number of overall MSHR misses
-system.l2c.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.l2c.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.l2c.replacements 97110 # number of replacements
-system.l2c.sampled_refs 129685 # Sample count of references to valid blocks.
-system.l2c.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
-system.l2c.tagsinuse 36252.375674 # Cycle average of tags in use
-system.l2c.total_refs 872636 # Total number of references to valid blocks.
-system.l2c.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.l2c.writebacks 91105 # number of writebacks
+system.iocache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------