summaryrefslogtreecommitdiff
path: root/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing-dual/stats.txt
diff options
context:
space:
mode:
Diffstat (limited to 'tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing-dual/stats.txt')
-rw-r--r--tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing-dual/stats.txt2801
1 files changed, 1410 insertions, 1391 deletions
diff --git a/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing-dual/stats.txt b/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing-dual/stats.txt
index 69fe46592..ce1bb41a0 100644
--- a/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing-dual/stats.txt
+++ b/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing-dual/stats.txt
@@ -1,118 +1,118 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 1.982585 # Number of seconds simulated
-sim_ticks 1982585357000 # Number of ticks simulated
-final_tick 1982585357000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 1.977709 # Number of seconds simulated
+sim_ticks 1977709274000 # Number of ticks simulated
+final_tick 1977709274000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 1043358 # Simulator instruction rate (inst/s)
-host_op_rate 1043358 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 33918612914 # Simulator tick rate (ticks/s)
-host_mem_usage 377952 # Number of bytes of host memory used
-host_seconds 58.45 # Real time elapsed on the host
-sim_insts 60985541 # Number of instructions simulated
-sim_ops 60985541 # Number of ops (including micro ops) simulated
+host_inst_rate 1549555 # Simulator instruction rate (inst/s)
+host_op_rate 1549555 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 51561372502 # Simulator tick rate (ticks/s)
+host_mem_usage 334884 # Number of bytes of host memory used
+host_seconds 38.36 # Real time elapsed on the host
+sim_insts 59435338 # Number of instructions simulated
+sim_ops 59435338 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
system.clk_domain.clock 1000 # Clock period in ticks
-system.physmem.bytes_read::cpu0.inst 804544 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu0.data 24689088 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu1.inst 59456 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu1.data 522432 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu0.inst 694336 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu0.data 23907392 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu1.inst 165888 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu1.data 1310592 # Number of bytes read from this memory
system.physmem.bytes_read::tsunami.ide 960 # Number of bytes read from this memory
-system.physmem.bytes_read::total 26076480 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu0.inst 804544 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::cpu1.inst 59456 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 864000 # Number of instructions bytes read from this memory
-system.physmem.bytes_written::writebacks 7738240 # Number of bytes written to this memory
-system.physmem.bytes_written::total 7738240 # Number of bytes written to this memory
-system.physmem.num_reads::cpu0.inst 12571 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu0.data 385767 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu1.inst 929 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu1.data 8163 # Number of read requests responded to by this memory
+system.physmem.bytes_read::total 26079168 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu0.inst 694336 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::cpu1.inst 165888 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 860224 # Number of instructions bytes read from this memory
+system.physmem.bytes_written::writebacks 7747712 # Number of bytes written to this memory
+system.physmem.bytes_written::total 7747712 # Number of bytes written to this memory
+system.physmem.num_reads::cpu0.inst 10849 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu0.data 373553 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu1.inst 2592 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu1.data 20478 # Number of read requests responded to by this memory
system.physmem.num_reads::tsunami.ide 15 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 407445 # Number of read requests responded to by this memory
-system.physmem.num_writes::writebacks 120910 # Number of write requests responded to by this memory
-system.physmem.num_writes::total 120910 # Number of write requests responded to by this memory
-system.physmem.bw_read::cpu0.inst 405805 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu0.data 12452976 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu1.inst 29989 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu1.data 263510 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::tsunami.ide 484 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 13152765 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu0.inst 405805 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu1.inst 29989 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 435795 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write::writebacks 3903106 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::total 3903106 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total::writebacks 3903106 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu0.inst 405805 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu0.data 12452976 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu1.inst 29989 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu1.data 263510 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::tsunami.ide 484 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 17055871 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.readReqs 407445 # Number of read requests accepted
-system.physmem.writeReqs 120910 # Number of write requests accepted
-system.physmem.readBursts 407445 # Number of DRAM read bursts, including those serviced by the write queue
-system.physmem.writeBursts 120910 # Number of DRAM write bursts, including those merged in the write queue
-system.physmem.bytesReadDRAM 26068672 # Total number of bytes read from DRAM
-system.physmem.bytesReadWrQ 7808 # Total number of bytes read from write queue
-system.physmem.bytesWritten 7736640 # Total number of bytes written to DRAM
-system.physmem.bytesReadSys 26076480 # Total read bytes from the system interface side
-system.physmem.bytesWrittenSys 7738240 # Total written bytes from the system interface side
-system.physmem.servicedByWrQ 122 # Number of DRAM read bursts serviced by the write queue
+system.physmem.num_reads::total 407487 # Number of read requests responded to by this memory
+system.physmem.num_writes::writebacks 121058 # Number of write requests responded to by this memory
+system.physmem.num_writes::total 121058 # Number of write requests responded to by this memory
+system.physmem.bw_read::cpu0.inst 351081 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu0.data 12088426 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu1.inst 83879 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu1.data 662682 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::tsunami.ide 485 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 13186553 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu0.inst 351081 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu1.inst 83879 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 434960 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 3917518 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 3917518 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 3917518 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu0.inst 351081 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu0.data 12088426 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu1.inst 83879 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu1.data 662682 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::tsunami.ide 485 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 17104071 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 407487 # Number of read requests accepted
+system.physmem.writeReqs 121058 # Number of write requests accepted
+system.physmem.readBursts 407487 # Number of DRAM read bursts, including those serviced by the write queue
+system.physmem.writeBursts 121058 # Number of DRAM write bursts, including those merged in the write queue
+system.physmem.bytesReadDRAM 26071296 # Total number of bytes read from DRAM
+system.physmem.bytesReadWrQ 7872 # Total number of bytes read from write queue
+system.physmem.bytesWritten 7746112 # Total number of bytes written to DRAM
+system.physmem.bytesReadSys 26079168 # Total read bytes from the system interface side
+system.physmem.bytesWrittenSys 7747712 # Total written bytes from the system interface side
+system.physmem.servicedByWrQ 123 # Number of DRAM read bursts serviced by the write queue
system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
-system.physmem.neitherReadNorWriteReqs 48696 # Number of requests that are neither read nor write
-system.physmem.perBankRdBursts::0 25232 # Per bank write bursts
-system.physmem.perBankRdBursts::1 25377 # Per bank write bursts
-system.physmem.perBankRdBursts::2 25433 # Per bank write bursts
-system.physmem.perBankRdBursts::3 24853 # Per bank write bursts
-system.physmem.perBankRdBursts::4 25156 # Per bank write bursts
-system.physmem.perBankRdBursts::5 25421 # Per bank write bursts
-system.physmem.perBankRdBursts::6 25501 # Per bank write bursts
-system.physmem.perBankRdBursts::7 25341 # Per bank write bursts
-system.physmem.perBankRdBursts::8 25248 # Per bank write bursts
-system.physmem.perBankRdBursts::9 25578 # Per bank write bursts
-system.physmem.perBankRdBursts::10 25745 # Per bank write bursts
-system.physmem.perBankRdBursts::11 25922 # Per bank write bursts
-system.physmem.perBankRdBursts::12 25991 # Per bank write bursts
-system.physmem.perBankRdBursts::13 25558 # Per bank write bursts
-system.physmem.perBankRdBursts::14 25312 # Per bank write bursts
-system.physmem.perBankRdBursts::15 25655 # Per bank write bursts
-system.physmem.perBankWrBursts::0 7850 # Per bank write bursts
-system.physmem.perBankWrBursts::1 7774 # Per bank write bursts
-system.physmem.perBankWrBursts::2 7467 # Per bank write bursts
-system.physmem.perBankWrBursts::3 6887 # Per bank write bursts
-system.physmem.perBankWrBursts::4 7102 # Per bank write bursts
-system.physmem.perBankWrBursts::5 7345 # Per bank write bursts
-system.physmem.perBankWrBursts::6 7434 # Per bank write bursts
-system.physmem.perBankWrBursts::7 7145 # Per bank write bursts
-system.physmem.perBankWrBursts::8 7156 # Per bank write bursts
-system.physmem.perBankWrBursts::9 7306 # Per bank write bursts
-system.physmem.perBankWrBursts::10 7741 # Per bank write bursts
-system.physmem.perBankWrBursts::11 8153 # Per bank write bursts
-system.physmem.perBankWrBursts::12 8257 # Per bank write bursts
-system.physmem.perBankWrBursts::13 7909 # Per bank write bursts
-system.physmem.perBankWrBursts::14 7539 # Per bank write bursts
-system.physmem.perBankWrBursts::15 7820 # Per bank write bursts
+system.physmem.neitherReadNorWriteReqs 306935 # Number of requests that are neither read nor write
+system.physmem.perBankRdBursts::0 25840 # Per bank write bursts
+system.physmem.perBankRdBursts::1 26009 # Per bank write bursts
+system.physmem.perBankRdBursts::2 26271 # Per bank write bursts
+system.physmem.perBankRdBursts::3 25739 # Per bank write bursts
+system.physmem.perBankRdBursts::4 24904 # Per bank write bursts
+system.physmem.perBankRdBursts::5 25588 # Per bank write bursts
+system.physmem.perBankRdBursts::6 25282 # Per bank write bursts
+system.physmem.perBankRdBursts::7 25179 # Per bank write bursts
+system.physmem.perBankRdBursts::8 24919 # Per bank write bursts
+system.physmem.perBankRdBursts::9 24911 # Per bank write bursts
+system.physmem.perBankRdBursts::10 25224 # Per bank write bursts
+system.physmem.perBankRdBursts::11 25266 # Per bank write bursts
+system.physmem.perBankRdBursts::12 25817 # Per bank write bursts
+system.physmem.perBankRdBursts::13 25627 # Per bank write bursts
+system.physmem.perBankRdBursts::14 25517 # Per bank write bursts
+system.physmem.perBankRdBursts::15 25271 # Per bank write bursts
+system.physmem.perBankWrBursts::0 8076 # Per bank write bursts
+system.physmem.perBankWrBursts::1 7966 # Per bank write bursts
+system.physmem.perBankWrBursts::2 8289 # Per bank write bursts
+system.physmem.perBankWrBursts::3 8035 # Per bank write bursts
+system.physmem.perBankWrBursts::4 7145 # Per bank write bursts
+system.physmem.perBankWrBursts::5 7755 # Per bank write bursts
+system.physmem.perBankWrBursts::6 7349 # Per bank write bursts
+system.physmem.perBankWrBursts::7 7181 # Per bank write bursts
+system.physmem.perBankWrBursts::8 6971 # Per bank write bursts
+system.physmem.perBankWrBursts::9 7004 # Per bank write bursts
+system.physmem.perBankWrBursts::10 7220 # Per bank write bursts
+system.physmem.perBankWrBursts::11 7086 # Per bank write bursts
+system.physmem.perBankWrBursts::12 7863 # Per bank write bursts
+system.physmem.perBankWrBursts::13 7891 # Per bank write bursts
+system.physmem.perBankWrBursts::14 7798 # Per bank write bursts
+system.physmem.perBankWrBursts::15 7404 # Per bank write bursts
system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
-system.physmem.numWrRetry 21 # Number of times write queue was full causing retry
-system.physmem.totGap 1982577992500 # Total gap between requests
+system.physmem.numWrRetry 19 # Number of times write queue was full causing retry
+system.physmem.totGap 1977655892500 # Total gap between requests
system.physmem.readPktSize::0 0 # Read request sizes (log2)
system.physmem.readPktSize::1 0 # Read request sizes (log2)
system.physmem.readPktSize::2 0 # Read request sizes (log2)
system.physmem.readPktSize::3 0 # Read request sizes (log2)
system.physmem.readPktSize::4 0 # Read request sizes (log2)
system.physmem.readPktSize::5 0 # Read request sizes (log2)
-system.physmem.readPktSize::6 407445 # Read request sizes (log2)
+system.physmem.readPktSize::6 407487 # Read request sizes (log2)
system.physmem.writePktSize::0 0 # Write request sizes (log2)
system.physmem.writePktSize::1 0 # Write request sizes (log2)
system.physmem.writePktSize::2 0 # Write request sizes (log2)
system.physmem.writePktSize::3 0 # Write request sizes (log2)
system.physmem.writePktSize::4 0 # Write request sizes (log2)
system.physmem.writePktSize::5 0 # Write request sizes (log2)
-system.physmem.writePktSize::6 120910 # Write request sizes (log2)
-system.physmem.rdQLenPdf::0 407244 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 66 # What read queue length does an incoming req see
+system.physmem.writePktSize::6 121058 # Write request sizes (log2)
+system.physmem.rdQLenPdf::0 407280 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 71 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::2 1 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::3 1 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::4 1 # What read queue length does an incoming req see
@@ -158,177 +158,187 @@ system.physmem.wrQLenPdf::11 1 # Wh
system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::15 1841 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::16 2227 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::17 5744 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::18 5781 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::19 6325 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::20 6708 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::21 6144 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::22 6527 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::23 7869 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::24 8351 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::25 9333 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::26 8456 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::27 8729 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::28 7617 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::29 6920 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::30 6325 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::31 5922 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::32 5590 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::33 289 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::34 178 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::35 209 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::36 214 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::37 201 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::38 126 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::39 120 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::40 186 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::41 195 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::42 212 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::43 114 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::44 142 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::45 133 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::46 212 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::47 174 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::48 170 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::49 136 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::50 148 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::51 150 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::52 116 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::53 140 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::54 187 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::55 95 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::56 138 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::57 66 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::58 109 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::59 86 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::60 50 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::61 94 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::62 26 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::63 70 # What write queue length does an incoming req see
-system.physmem.bytesPerActivate::samples 67564 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean 500.345036 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean 302.441164 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev 405.330516 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::0-127 16348 24.20% 24.20% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128-255 12278 18.17% 42.37% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256-383 5298 7.84% 50.21% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384-511 3150 4.66% 54.87% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::512-639 2433 3.60% 58.47% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640-767 4298 6.36% 64.83% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::768-895 1531 2.27% 67.10% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::896-1023 2195 3.25% 70.35% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1024-1151 20033 29.65% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total 67564 # Bytes accessed per row activation
-system.physmem.rdPerTurnAround::samples 5409 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::mean 75.303198 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::stdev 2854.593157 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::0-8191 5406 99.94% 99.94% # Reads before turning the bus around for writes
+system.physmem.wrQLenPdf::15 1864 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::16 2225 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::17 5815 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::18 5820 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::19 6408 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::20 6734 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::21 6151 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::22 6513 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::23 8012 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::24 8348 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::25 9465 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::26 8437 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::27 8803 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::28 7622 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::29 6918 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::30 6306 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::31 5930 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::32 5620 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::33 248 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::34 157 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::35 188 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::36 212 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::37 195 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::38 142 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::39 110 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::40 153 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::41 189 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::42 207 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::43 108 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::44 101 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::45 92 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::46 146 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::47 143 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::48 176 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::49 118 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::50 123 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::51 128 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::52 103 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::53 153 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::54 147 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::55 98 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::56 116 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::57 67 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::58 127 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::59 73 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::60 63 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::61 72 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::62 32 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::63 65 # What write queue length does an incoming req see
+system.physmem.bytesPerActivate::samples 68003 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 497.292884 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 300.084252 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 405.105473 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::0-127 16504 24.27% 24.27% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128-255 12590 18.51% 42.78% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256-383 5294 7.78% 50.57% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384-511 3182 4.68% 55.25% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::512-639 2479 3.65% 58.89% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::640-767 4294 6.31% 65.21% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768-895 1483 2.18% 67.39% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::896-1023 2078 3.06% 70.44% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024-1151 20099 29.56% 100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total 68003 # Bytes accessed per row activation
+system.physmem.rdPerTurnAround::samples 5421 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::mean 75.144069 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::stdev 2865.262786 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::0-8191 5418 99.94% 99.94% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::40960-49151 1 0.02% 99.96% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::57344-65535 1 0.02% 99.98% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::196608-204799 1 0.02% 100.00% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::total 5409 # Reads before turning the bus around for writes
-system.physmem.wrPerTurnAround::samples 5409 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::mean 22.348863 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::gmean 18.981514 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::stdev 21.757339 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::16-23 4806 88.85% 88.85% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::24-31 190 3.51% 92.36% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::32-39 24 0.44% 92.81% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::40-47 50 0.92% 93.73% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::48-55 37 0.68% 94.42% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::56-63 6 0.11% 94.53% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::64-71 18 0.33% 94.86% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::72-79 42 0.78% 95.64% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::80-87 29 0.54% 96.17% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::88-95 3 0.06% 96.23% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::96-103 162 3.00% 99.22% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::104-111 1 0.02% 99.24% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::128-135 4 0.07% 99.32% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::136-143 3 0.06% 99.37% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::144-151 2 0.04% 99.41% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::152-159 2 0.04% 99.45% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::160-167 4 0.07% 99.52% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::168-175 6 0.11% 99.63% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::176-183 10 0.18% 99.82% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::184-191 2 0.04% 99.85% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::208-215 2 0.04% 99.89% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::224-231 4 0.07% 99.96% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::256-263 1 0.02% 99.98% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::312-319 1 0.02% 100.00% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::total 5409 # Writes before turning the bus around for reads
-system.physmem.totQLat 2792890500 # Total ticks spent queuing
-system.physmem.totMemAccLat 10430196750 # Total ticks spent from burst creation until serviced by the DRAM
-system.physmem.totBusLat 2036615000 # Total ticks spent in databus transfers
-system.physmem.avgQLat 6856.70 # Average queueing delay per DRAM burst
+system.physmem.rdPerTurnAround::total 5421 # Reads before turning the bus around for writes
+system.physmem.wrPerTurnAround::samples 5421 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::mean 22.326692 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::gmean 19.006479 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::stdev 21.134399 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::16-19 4779 88.16% 88.16% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::20-23 22 0.41% 88.56% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::24-27 23 0.42% 88.99% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::28-31 175 3.23% 92.22% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::32-35 9 0.17% 92.38% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::36-39 25 0.46% 92.84% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::40-43 50 0.92% 93.76% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::44-47 2 0.04% 93.80% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::48-51 13 0.24% 94.04% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::52-55 19 0.35% 94.39% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::56-59 1 0.02% 94.41% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::60-63 6 0.11% 94.52% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::64-67 8 0.15% 94.67% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::68-71 2 0.04% 94.71% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::72-75 22 0.41% 95.11% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::76-79 20 0.37% 95.48% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::80-83 4 0.07% 95.55% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::84-87 34 0.63% 96.18% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::88-91 1 0.02% 96.20% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::92-95 2 0.04% 96.24% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::100-103 161 2.97% 99.21% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::108-111 2 0.04% 99.24% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::112-115 1 0.02% 99.26% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::128-131 3 0.06% 99.32% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::132-135 2 0.04% 99.35% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::140-143 1 0.02% 99.37% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::156-159 6 0.11% 99.48% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::164-167 5 0.09% 99.58% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::168-171 3 0.06% 99.63% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::176-179 1 0.02% 99.65% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::180-183 16 0.30% 99.94% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::184-187 1 0.02% 99.96% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::216-219 1 0.02% 99.98% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::252-255 1 0.02% 100.00% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::total 5421 # Writes before turning the bus around for reads
+system.physmem.totQLat 2796894000 # Total ticks spent queuing
+system.physmem.totMemAccLat 10434969000 # Total ticks spent from burst creation until serviced by the DRAM
+system.physmem.totBusLat 2036820000 # Total ticks spent in databus transfers
+system.physmem.avgQLat 6865.83 # Average queueing delay per DRAM burst
system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
-system.physmem.avgMemAccLat 25606.70 # Average memory access latency per DRAM burst
-system.physmem.avgRdBW 13.15 # Average DRAM read bandwidth in MiByte/s
-system.physmem.avgWrBW 3.90 # Average achieved write bandwidth in MiByte/s
-system.physmem.avgRdBWSys 13.15 # Average system read bandwidth in MiByte/s
-system.physmem.avgWrBWSys 3.90 # Average system write bandwidth in MiByte/s
+system.physmem.avgMemAccLat 25615.83 # Average memory access latency per DRAM burst
+system.physmem.avgRdBW 13.18 # Average DRAM read bandwidth in MiByte/s
+system.physmem.avgWrBW 3.92 # Average achieved write bandwidth in MiByte/s
+system.physmem.avgRdBWSys 13.19 # Average system read bandwidth in MiByte/s
+system.physmem.avgWrBWSys 3.92 # Average system write bandwidth in MiByte/s
system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
system.physmem.busUtil 0.13 # Data bus utilization in percentage
system.physmem.busUtilRead 0.10 # Data bus utilization in percentage for reads
system.physmem.busUtilWrite 0.03 # Data bus utilization in percentage for writes
system.physmem.avgRdQLen 1.00 # Average read queue length when enqueuing
-system.physmem.avgWrQLen 25.01 # Average write queue length when enqueuing
-system.physmem.readRowHits 363877 # Number of row buffer hits during reads
-system.physmem.writeRowHits 96767 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 89.33 # Row buffer hit rate for reads
-system.physmem.writeRowHitRate 80.03 # Row buffer hit rate for writes
-system.physmem.avgGap 3752359.67 # Average gap between requests
-system.physmem.pageHitRate 87.20 # Row buffer hit rate, read and write combined
-system.physmem_0.actEnergy 243303480 # Energy for activate commands per rank (pJ)
-system.physmem_0.preEnergy 132754875 # Energy for precharge commands per rank (pJ)
-system.physmem_0.readEnergy 1578049200 # Energy for read commands per rank (pJ)
-system.physmem_0.writeEnergy 382345920 # Energy for write commands per rank (pJ)
-system.physmem_0.refreshEnergy 129492598560 # Energy for refresh commands per rank (pJ)
-system.physmem_0.actBackEnergy 72929786580 # Energy for active background per rank (pJ)
-system.physmem_0.preBackEnergy 1125575674500 # Energy for precharge background per rank (pJ)
-system.physmem_0.totalEnergy 1330334513115 # Total energy per rank (pJ)
-system.physmem_0.averagePower 671.011108 # Core power per rank (mW)
-system.physmem_0.memoryStateTime::IDLE 1872213779250 # Time in different power states
-system.physmem_0.memoryStateTime::REF 66202760000 # Time in different power states
+system.physmem.avgWrQLen 25.07 # Average write queue length when enqueuing
+system.physmem.readRowHits 363824 # Number of row buffer hits during reads
+system.physmem.writeRowHits 96570 # Number of row buffer hits during writes
+system.physmem.readRowHitRate 89.31 # Row buffer hit rate for reads
+system.physmem.writeRowHitRate 79.77 # Row buffer hit rate for writes
+system.physmem.avgGap 3741698.23 # Average gap between requests
+system.physmem.pageHitRate 87.13 # Row buffer hit rate, read and write combined
+system.physmem_0.actEnergy 262483200 # Energy for activate commands per rank (pJ)
+system.physmem_0.preEnergy 143220000 # Energy for precharge commands per rank (pJ)
+system.physmem_0.readEnergy 1597533600 # Energy for read commands per rank (pJ)
+system.physmem_0.writeEnergy 400438080 # Energy for write commands per rank (pJ)
+system.physmem_0.refreshEnergy 129174240000 # Energy for refresh commands per rank (pJ)
+system.physmem_0.actBackEnergy 73962048600 # Energy for active background per rank (pJ)
+system.physmem_0.preBackEnergy 1121745657750 # Energy for precharge background per rank (pJ)
+system.physmem_0.totalEnergy 1327285621230 # Total energy per rank (pJ)
+system.physmem_0.averagePower 671.123235 # Core power per rank (mW)
+system.physmem_0.memoryStateTime::IDLE 1865834845500 # Time in different power states
+system.physmem_0.memoryStateTime::REF 66040000000 # Time in different power states
system.physmem_0.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem_0.memoryStateTime::ACT 44165427000 # Time in different power states
+system.physmem_0.memoryStateTime::ACT 45832914500 # Time in different power states
system.physmem_0.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.physmem_1.actEnergy 267480360 # Energy for activate commands per rank (pJ)
-system.physmem_1.preEnergy 145946625 # Energy for precharge commands per rank (pJ)
-system.physmem_1.readEnergy 1599070200 # Energy for read commands per rank (pJ)
-system.physmem_1.writeEnergy 400988880 # Energy for write commands per rank (pJ)
-system.physmem_1.refreshEnergy 129492598560 # Energy for refresh commands per rank (pJ)
-system.physmem_1.actBackEnergy 74043413820 # Energy for active background per rank (pJ)
-system.physmem_1.preBackEnergy 1124598800250 # Energy for precharge background per rank (pJ)
-system.physmem_1.totalEnergy 1330548298695 # Total energy per rank (pJ)
-system.physmem_1.averagePower 671.118945 # Core power per rank (mW)
-system.physmem_1.memoryStateTime::IDLE 1870589115500 # Time in different power states
-system.physmem_1.memoryStateTime::REF 66202760000 # Time in different power states
+system.physmem_1.actEnergy 251619480 # Energy for activate commands per rank (pJ)
+system.physmem_1.preEnergy 137292375 # Energy for precharge commands per rank (pJ)
+system.physmem_1.readEnergy 1579905600 # Energy for read commands per rank (pJ)
+system.physmem_1.writeEnergy 383855760 # Energy for write commands per rank (pJ)
+system.physmem_1.refreshEnergy 129174240000 # Energy for refresh commands per rank (pJ)
+system.physmem_1.actBackEnergy 73584887580 # Energy for active background per rank (pJ)
+system.physmem_1.preBackEnergy 1122076500750 # Energy for precharge background per rank (pJ)
+system.physmem_1.totalEnergy 1327188301545 # Total energy per rank (pJ)
+system.physmem_1.averagePower 671.074027 # Core power per rank (mW)
+system.physmem_1.memoryStateTime::IDLE 1866389529250 # Time in different power states
+system.physmem_1.memoryStateTime::REF 66040000000 # Time in different power states
system.physmem_1.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem_1.memoryStateTime::ACT 45790077000 # Time in different power states
+system.physmem_1.memoryStateTime::ACT 45278230750 # Time in different power states
system.physmem_1.memoryStateTime::ACT_PDN 0 # Time in different power states
system.cpu_clk_domain.clock 500 # Clock period in ticks
system.cpu0.dtb.fetch_hits 0 # ITB hits
system.cpu0.dtb.fetch_misses 0 # ITB misses
system.cpu0.dtb.fetch_acv 0 # ITB acv
system.cpu0.dtb.fetch_accesses 0 # ITB accesses
-system.cpu0.dtb.read_hits 7416955 # DTB read hits
+system.cpu0.dtb.read_hits 5727753 # DTB read hits
system.cpu0.dtb.read_misses 7442 # DTB read misses
system.cpu0.dtb.read_acv 210 # DTB read access violations
system.cpu0.dtb.read_accesses 490672 # DTB read accesses
-system.cpu0.dtb.write_hits 5004564 # DTB write hits
+system.cpu0.dtb.write_hits 3981122 # DTB write hits
system.cpu0.dtb.write_misses 812 # DTB write misses
system.cpu0.dtb.write_acv 134 # DTB write access violations
system.cpu0.dtb.write_accesses 187451 # DTB write accesses
-system.cpu0.dtb.data_hits 12421519 # DTB hits
+system.cpu0.dtb.data_hits 9708875 # DTB hits
system.cpu0.dtb.data_misses 8254 # DTB misses
system.cpu0.dtb.data_acv 344 # DTB access violations
system.cpu0.dtb.data_accesses 678123 # DTB accesses
-system.cpu0.itb.fetch_hits 3482641 # ITB hits
+system.cpu0.itb.fetch_hits 3124468 # ITB hits
system.cpu0.itb.fetch_misses 3871 # ITB misses
system.cpu0.itb.fetch_acv 184 # ITB acv
-system.cpu0.itb.fetch_accesses 3486512 # ITB accesses
+system.cpu0.itb.fetch_accesses 3128339 # ITB accesses
system.cpu0.itb.read_hits 0 # DTB read hits
system.cpu0.itb.read_misses 0 # DTB read misses
system.cpu0.itb.read_acv 0 # DTB read access violations
@@ -341,91 +351,36 @@ system.cpu0.itb.data_hits 0 # DT
system.cpu0.itb.data_misses 0 # DTB misses
system.cpu0.itb.data_acv 0 # DTB access violations
system.cpu0.itb.data_accesses 0 # DTB accesses
-system.cpu0.numCycles 3964851833 # number of cpu cycles simulated
+system.cpu0.numCycles 3955086246 # number of cpu cycles simulated
system.cpu0.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu0.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu0.committedInsts 47325532 # Number of instructions committed
-system.cpu0.committedOps 47325532 # Number of ops (including micro ops) committed
-system.cpu0.num_int_alu_accesses 43895499 # Number of integer alu accesses
-system.cpu0.num_fp_alu_accesses 207106 # Number of float alu accesses
-system.cpu0.num_func_calls 1185742 # number of times a function call or return occured
-system.cpu0.num_conditional_control_insts 5567031 # number of instructions that are conditional controls
-system.cpu0.num_int_insts 43895499 # number of integer instructions
-system.cpu0.num_fp_insts 207106 # number of float instructions
-system.cpu0.num_int_register_reads 60349527 # number of times the integer registers were read
-system.cpu0.num_int_register_writes 32725613 # number of times the integer registers were written
-system.cpu0.num_fp_register_reads 100583 # number of times the floating registers were read
-system.cpu0.num_fp_register_writes 102386 # number of times the floating registers were written
-system.cpu0.num_mem_refs 12461430 # number of memory refs
-system.cpu0.num_load_insts 7443904 # Number of load instructions
-system.cpu0.num_store_insts 5017526 # Number of store instructions
-system.cpu0.num_idle_cycles 3700363584.987226 # Number of idle cycles
-system.cpu0.num_busy_cycles 264488248.012774 # Number of busy cycles
-system.cpu0.not_idle_fraction 0.066708 # Percentage of non-idle cycles
-system.cpu0.idle_fraction 0.933292 # Percentage of idle cycles
-system.cpu0.Branches 7135463 # Number of branches fetched
-system.cpu0.op_class::No_OpClass 2703242 5.71% 5.71% # Class of executed instruction
-system.cpu0.op_class::IntAlu 31183402 65.88% 71.59% # Class of executed instruction
-system.cpu0.op_class::IntMult 51823 0.11% 71.70% # Class of executed instruction
-system.cpu0.op_class::IntDiv 0 0.00% 71.70% # Class of executed instruction
-system.cpu0.op_class::FloatAdd 25571 0.05% 71.75% # Class of executed instruction
-system.cpu0.op_class::FloatCmp 0 0.00% 71.75% # Class of executed instruction
-system.cpu0.op_class::FloatCvt 0 0.00% 71.75% # Class of executed instruction
-system.cpu0.op_class::FloatMult 0 0.00% 71.75% # Class of executed instruction
-system.cpu0.op_class::FloatDiv 1656 0.00% 71.76% # Class of executed instruction
-system.cpu0.op_class::FloatSqrt 0 0.00% 71.76% # Class of executed instruction
-system.cpu0.op_class::SimdAdd 0 0.00% 71.76% # Class of executed instruction
-system.cpu0.op_class::SimdAddAcc 0 0.00% 71.76% # Class of executed instruction
-system.cpu0.op_class::SimdAlu 0 0.00% 71.76% # Class of executed instruction
-system.cpu0.op_class::SimdCmp 0 0.00% 71.76% # Class of executed instruction
-system.cpu0.op_class::SimdCvt 0 0.00% 71.76% # Class of executed instruction
-system.cpu0.op_class::SimdMisc 0 0.00% 71.76% # Class of executed instruction
-system.cpu0.op_class::SimdMult 0 0.00% 71.76% # Class of executed instruction
-system.cpu0.op_class::SimdMultAcc 0 0.00% 71.76% # Class of executed instruction
-system.cpu0.op_class::SimdShift 0 0.00% 71.76% # Class of executed instruction
-system.cpu0.op_class::SimdShiftAcc 0 0.00% 71.76% # Class of executed instruction
-system.cpu0.op_class::SimdSqrt 0 0.00% 71.76% # Class of executed instruction
-system.cpu0.op_class::SimdFloatAdd 0 0.00% 71.76% # Class of executed instruction
-system.cpu0.op_class::SimdFloatAlu 0 0.00% 71.76% # Class of executed instruction
-system.cpu0.op_class::SimdFloatCmp 0 0.00% 71.76% # Class of executed instruction
-system.cpu0.op_class::SimdFloatCvt 0 0.00% 71.76% # Class of executed instruction
-system.cpu0.op_class::SimdFloatDiv 0 0.00% 71.76% # Class of executed instruction
-system.cpu0.op_class::SimdFloatMisc 0 0.00% 71.76% # Class of executed instruction
-system.cpu0.op_class::SimdFloatMult 0 0.00% 71.76% # Class of executed instruction
-system.cpu0.op_class::SimdFloatMultAcc 0 0.00% 71.76% # Class of executed instruction
-system.cpu0.op_class::SimdFloatSqrt 0 0.00% 71.76% # Class of executed instruction
-system.cpu0.op_class::MemRead 7617030 16.09% 87.85% # Class of executed instruction
-system.cpu0.op_class::MemWrite 5023630 10.61% 98.46% # Class of executed instruction
-system.cpu0.op_class::IprAccess 727776 1.54% 100.00% # Class of executed instruction
-system.cpu0.op_class::InstPrefetch 0 0.00% 100.00% # Class of executed instruction
-system.cpu0.op_class::total 47334130 # Class of executed instruction
system.cpu0.kern.inst.arm 0 # number of arm instructions executed
-system.cpu0.kern.inst.quiesce 6807 # number of quiesce instructions executed
-system.cpu0.kern.inst.hwrei 162813 # number of hwrei instructions executed
-system.cpu0.kern.ipl_count::0 55930 40.12% 40.12% # number of times we switched to this ipl
-system.cpu0.kern.ipl_count::21 133 0.10% 40.21% # number of times we switched to this ipl
-system.cpu0.kern.ipl_count::22 1978 1.42% 41.63% # number of times we switched to this ipl
-system.cpu0.kern.ipl_count::30 435 0.31% 41.94% # number of times we switched to this ipl
-system.cpu0.kern.ipl_count::31 80947 58.06% 100.00% # number of times we switched to this ipl
-system.cpu0.kern.ipl_count::total 139423 # number of times we switched to this ipl
-system.cpu0.kern.ipl_good::0 55420 49.07% 49.07% # number of times we switched to this ipl from a different ipl
-system.cpu0.kern.ipl_good::21 133 0.12% 49.18% # number of times we switched to this ipl from a different ipl
-system.cpu0.kern.ipl_good::22 1978 1.75% 50.93% # number of times we switched to this ipl from a different ipl
-system.cpu0.kern.ipl_good::30 435 0.39% 51.32% # number of times we switched to this ipl from a different ipl
-system.cpu0.kern.ipl_good::31 54986 48.68% 100.00% # number of times we switched to this ipl from a different ipl
-system.cpu0.kern.ipl_good::total 112952 # number of times we switched to this ipl from a different ipl
-system.cpu0.kern.ipl_ticks::0 1904955657000 96.09% 96.09% # number of cycles we spent at this ipl
-system.cpu0.kern.ipl_ticks::21 92166000 0.00% 96.10% # number of cycles we spent at this ipl
-system.cpu0.kern.ipl_ticks::22 765642500 0.04% 96.14% # number of cycles we spent at this ipl
-system.cpu0.kern.ipl_ticks::30 319863500 0.02% 96.15% # number of cycles we spent at this ipl
-system.cpu0.kern.ipl_ticks::31 76292557500 3.85% 100.00% # number of cycles we spent at this ipl
-system.cpu0.kern.ipl_ticks::total 1982425886500 # number of cycles we spent at this ipl
-system.cpu0.kern.ipl_used::0 0.990881 # fraction of swpipl calls that actually changed the ipl
+system.cpu0.kern.inst.quiesce 4843 # number of quiesce instructions executed
+system.cpu0.kern.inst.hwrei 129735 # number of hwrei instructions executed
+system.cpu0.kern.ipl_count::0 41337 38.33% 38.33% # number of times we switched to this ipl
+system.cpu0.kern.ipl_count::21 131 0.12% 38.45% # number of times we switched to this ipl
+system.cpu0.kern.ipl_count::22 1972 1.83% 40.28% # number of times we switched to this ipl
+system.cpu0.kern.ipl_count::30 17 0.02% 40.29% # number of times we switched to this ipl
+system.cpu0.kern.ipl_count::31 64391 59.71% 100.00% # number of times we switched to this ipl
+system.cpu0.kern.ipl_count::total 107848 # number of times we switched to this ipl
+system.cpu0.kern.ipl_good::0 40894 48.75% 48.75% # number of times we switched to this ipl from a different ipl
+system.cpu0.kern.ipl_good::21 131 0.16% 48.90% # number of times we switched to this ipl from a different ipl
+system.cpu0.kern.ipl_good::22 1972 2.35% 51.25% # number of times we switched to this ipl from a different ipl
+system.cpu0.kern.ipl_good::30 17 0.02% 51.27% # number of times we switched to this ipl from a different ipl
+system.cpu0.kern.ipl_good::31 40877 48.73% 100.00% # number of times we switched to this ipl from a different ipl
+system.cpu0.kern.ipl_good::total 83891 # number of times we switched to this ipl from a different ipl
+system.cpu0.kern.ipl_ticks::0 1907093255000 96.44% 96.44% # number of cycles we spent at this ipl
+system.cpu0.kern.ipl_ticks::21 94033500 0.00% 96.44% # number of cycles we spent at this ipl
+system.cpu0.kern.ipl_ticks::22 783814000 0.04% 96.48% # number of cycles we spent at this ipl
+system.cpu0.kern.ipl_ticks::30 14262000 0.00% 96.48% # number of cycles we spent at this ipl
+system.cpu0.kern.ipl_ticks::31 69557728500 3.52% 100.00% # number of cycles we spent at this ipl
+system.cpu0.kern.ipl_ticks::total 1977543093000 # number of cycles we spent at this ipl
+system.cpu0.kern.ipl_used::0 0.989283 # fraction of swpipl calls that actually changed the ipl
system.cpu0.kern.ipl_used::21 1 # fraction of swpipl calls that actually changed the ipl
system.cpu0.kern.ipl_used::22 1 # fraction of swpipl calls that actually changed the ipl
system.cpu0.kern.ipl_used::30 1 # fraction of swpipl calls that actually changed the ipl
-system.cpu0.kern.ipl_used::31 0.679284 # fraction of swpipl calls that actually changed the ipl
-system.cpu0.kern.ipl_used::total 0.810139 # fraction of swpipl calls that actually changed the ipl
+system.cpu0.kern.ipl_used::31 0.634825 # fraction of swpipl calls that actually changed the ipl
+system.cpu0.kern.ipl_used::total 0.777863 # fraction of swpipl calls that actually changed the ipl
system.cpu0.kern.syscall::2 8 3.60% 3.60% # number of syscalls executed
system.cpu0.kern.syscall::3 19 8.56% 12.16% # number of syscalls executed
system.cpu0.kern.syscall::4 4 1.80% 13.96% # number of syscalls executed
@@ -457,124 +412,179 @@ system.cpu0.kern.syscall::144 2 0.90% 99.10% # nu
system.cpu0.kern.syscall::147 2 0.90% 100.00% # number of syscalls executed
system.cpu0.kern.syscall::total 222 # number of syscalls executed
system.cpu0.kern.callpal::cserve 1 0.00% 0.00% # number of callpals executed
-system.cpu0.kern.callpal::wripir 523 0.35% 0.35% # number of callpals executed
-system.cpu0.kern.callpal::wrmces 1 0.00% 0.36% # number of callpals executed
-system.cpu0.kern.callpal::wrfen 1 0.00% 0.36% # number of callpals executed
-system.cpu0.kern.callpal::wrvptptr 1 0.00% 0.36% # number of callpals executed
-system.cpu0.kern.callpal::swpctx 3026 2.05% 2.41% # number of callpals executed
-system.cpu0.kern.callpal::tbi 51 0.03% 2.44% # number of callpals executed
-system.cpu0.kern.callpal::wrent 7 0.00% 2.45% # number of callpals executed
-system.cpu0.kern.callpal::swpipl 132550 89.80% 92.24% # number of callpals executed
-system.cpu0.kern.callpal::rdps 6593 4.47% 96.71% # number of callpals executed
-system.cpu0.kern.callpal::wrkgp 1 0.00% 96.71% # number of callpals executed
-system.cpu0.kern.callpal::wrusp 3 0.00% 96.71% # number of callpals executed
-system.cpu0.kern.callpal::rdusp 9 0.01% 96.72% # number of callpals executed
-system.cpu0.kern.callpal::whami 2 0.00% 96.72% # number of callpals executed
-system.cpu0.kern.callpal::rti 4327 2.93% 99.65% # number of callpals executed
-system.cpu0.kern.callpal::callsys 381 0.26% 99.91% # number of callpals executed
-system.cpu0.kern.callpal::imb 136 0.09% 100.00% # number of callpals executed
-system.cpu0.kern.callpal::total 147613 # number of callpals executed
-system.cpu0.kern.mode_switch::kernel 6866 # number of protection mode switches
-system.cpu0.kern.mode_switch::user 1281 # number of protection mode switches
+system.cpu0.kern.callpal::wripir 93 0.08% 0.08% # number of callpals executed
+system.cpu0.kern.callpal::wrmces 1 0.00% 0.08% # number of callpals executed
+system.cpu0.kern.callpal::wrfen 1 0.00% 0.08% # number of callpals executed
+system.cpu0.kern.callpal::wrvptptr 1 0.00% 0.08% # number of callpals executed
+system.cpu0.kern.callpal::swpctx 1998 1.74% 1.82% # number of callpals executed
+system.cpu0.kern.callpal::tbi 51 0.04% 1.87% # number of callpals executed
+system.cpu0.kern.callpal::wrent 7 0.01% 1.87% # number of callpals executed
+system.cpu0.kern.callpal::swpipl 101884 88.63% 90.50% # number of callpals executed
+system.cpu0.kern.callpal::rdps 6548 5.70% 96.19% # number of callpals executed
+system.cpu0.kern.callpal::wrkgp 1 0.00% 96.20% # number of callpals executed
+system.cpu0.kern.callpal::wrusp 3 0.00% 96.20% # number of callpals executed
+system.cpu0.kern.callpal::rdusp 9 0.01% 96.21% # number of callpals executed
+system.cpu0.kern.callpal::whami 2 0.00% 96.21% # number of callpals executed
+system.cpu0.kern.callpal::rti 3843 3.34% 99.55% # number of callpals executed
+system.cpu0.kern.callpal::callsys 381 0.33% 99.88% # number of callpals executed
+system.cpu0.kern.callpal::imb 136 0.12% 100.00% # number of callpals executed
+system.cpu0.kern.callpal::total 114960 # number of callpals executed
+system.cpu0.kern.mode_switch::kernel 5413 # number of protection mode switches
+system.cpu0.kern.mode_switch::user 1282 # number of protection mode switches
system.cpu0.kern.mode_switch::idle 0 # number of protection mode switches
-system.cpu0.kern.mode_good::kernel 1281
-system.cpu0.kern.mode_good::user 1281
+system.cpu0.kern.mode_good::kernel 1282
+system.cpu0.kern.mode_good::user 1282
system.cpu0.kern.mode_good::idle 0
-system.cpu0.kern.mode_switch_good::kernel 0.186572 # fraction of useful protection mode switches
+system.cpu0.kern.mode_switch_good::kernel 0.236837 # fraction of useful protection mode switches
system.cpu0.kern.mode_switch_good::user 1 # fraction of useful protection mode switches
system.cpu0.kern.mode_switch_good::idle nan # fraction of useful protection mode switches
-system.cpu0.kern.mode_switch_good::total 0.314472 # fraction of useful protection mode switches
-system.cpu0.kern.mode_ticks::kernel 1977675856500 99.80% 99.80% # number of ticks spent at the given mode
-system.cpu0.kern.mode_ticks::user 3900112000 0.20% 100.00% # number of ticks spent at the given mode
+system.cpu0.kern.mode_switch_good::total 0.382972 # fraction of useful protection mode switches
+system.cpu0.kern.mode_ticks::kernel 1972827474000 99.80% 99.80% # number of ticks spent at the given mode
+system.cpu0.kern.mode_ticks::user 3894173000 0.20% 100.00% # number of ticks spent at the given mode
system.cpu0.kern.mode_ticks::idle 0 0.00% 100.00% # number of ticks spent at the given mode
-system.cpu0.kern.swap_context 3027 # number of times the context was actually changed
-system.cpu0.dcache.tags.replacements 1172695 # number of replacements
-system.cpu0.dcache.tags.tagsinuse 505.333942 # Cycle average of tags in use
-system.cpu0.dcache.tags.total_refs 11237582 # Total number of references to valid blocks.
-system.cpu0.dcache.tags.sampled_refs 1173114 # Sample count of references to valid blocks.
-system.cpu0.dcache.tags.avg_refs 9.579275 # Average number of references to valid blocks.
-system.cpu0.dcache.tags.warmup_cycle 143226500 # Cycle when the warmup percentage was hit.
-system.cpu0.dcache.tags.occ_blocks::cpu0.data 505.333942 # Average occupied blocks per requestor
-system.cpu0.dcache.tags.occ_percent::cpu0.data 0.986980 # Average percentage of cache occupancy
-system.cpu0.dcache.tags.occ_percent::total 0.986980 # Average percentage of cache occupancy
-system.cpu0.dcache.tags.occ_task_id_blocks::1024 419 # Occupied blocks per task id
-system.cpu0.dcache.tags.age_task_id_blocks_1024::2 48 # Occupied blocks per task id
-system.cpu0.dcache.tags.age_task_id_blocks_1024::3 371 # Occupied blocks per task id
-system.cpu0.dcache.tags.occ_task_id_percent::1024 0.818359 # Percentage of cache occupancy per task id
-system.cpu0.dcache.tags.tag_accesses 50910847 # Number of tag accesses
-system.cpu0.dcache.tags.data_accesses 50910847 # Number of data accesses
-system.cpu0.dcache.ReadReq_hits::cpu0.data 6343242 # number of ReadReq hits
-system.cpu0.dcache.ReadReq_hits::total 6343242 # number of ReadReq hits
-system.cpu0.dcache.WriteReq_hits::cpu0.data 4601243 # number of WriteReq hits
-system.cpu0.dcache.WriteReq_hits::total 4601243 # number of WriteReq hits
-system.cpu0.dcache.LoadLockedReq_hits::cpu0.data 138155 # number of LoadLockedReq hits
-system.cpu0.dcache.LoadLockedReq_hits::total 138155 # number of LoadLockedReq hits
-system.cpu0.dcache.StoreCondReq_hits::cpu0.data 145460 # number of StoreCondReq hits
-system.cpu0.dcache.StoreCondReq_hits::total 145460 # number of StoreCondReq hits
-system.cpu0.dcache.demand_hits::cpu0.data 10944485 # number of demand (read+write) hits
-system.cpu0.dcache.demand_hits::total 10944485 # number of demand (read+write) hits
-system.cpu0.dcache.overall_hits::cpu0.data 10944485 # number of overall hits
-system.cpu0.dcache.overall_hits::total 10944485 # number of overall hits
-system.cpu0.dcache.ReadReq_misses::cpu0.data 934191 # number of ReadReq misses
-system.cpu0.dcache.ReadReq_misses::total 934191 # number of ReadReq misses
-system.cpu0.dcache.WriteReq_misses::cpu0.data 249028 # number of WriteReq misses
-system.cpu0.dcache.WriteReq_misses::total 249028 # number of WriteReq misses
-system.cpu0.dcache.LoadLockedReq_misses::cpu0.data 13578 # number of LoadLockedReq misses
-system.cpu0.dcache.LoadLockedReq_misses::total 13578 # number of LoadLockedReq misses
-system.cpu0.dcache.StoreCondReq_misses::cpu0.data 5734 # number of StoreCondReq misses
-system.cpu0.dcache.StoreCondReq_misses::total 5734 # number of StoreCondReq misses
-system.cpu0.dcache.demand_misses::cpu0.data 1183219 # number of demand (read+write) misses
-system.cpu0.dcache.demand_misses::total 1183219 # number of demand (read+write) misses
-system.cpu0.dcache.overall_misses::cpu0.data 1183219 # number of overall misses
-system.cpu0.dcache.overall_misses::total 1183219 # number of overall misses
-system.cpu0.dcache.ReadReq_miss_latency::cpu0.data 42879044000 # number of ReadReq miss cycles
-system.cpu0.dcache.ReadReq_miss_latency::total 42879044000 # number of ReadReq miss cycles
-system.cpu0.dcache.WriteReq_miss_latency::cpu0.data 16797420000 # number of WriteReq miss cycles
-system.cpu0.dcache.WriteReq_miss_latency::total 16797420000 # number of WriteReq miss cycles
-system.cpu0.dcache.LoadLockedReq_miss_latency::cpu0.data 151036000 # number of LoadLockedReq miss cycles
-system.cpu0.dcache.LoadLockedReq_miss_latency::total 151036000 # number of LoadLockedReq miss cycles
-system.cpu0.dcache.StoreCondReq_miss_latency::cpu0.data 96889000 # number of StoreCondReq miss cycles
-system.cpu0.dcache.StoreCondReq_miss_latency::total 96889000 # number of StoreCondReq miss cycles
-system.cpu0.dcache.demand_miss_latency::cpu0.data 59676464000 # number of demand (read+write) miss cycles
-system.cpu0.dcache.demand_miss_latency::total 59676464000 # number of demand (read+write) miss cycles
-system.cpu0.dcache.overall_miss_latency::cpu0.data 59676464000 # number of overall miss cycles
-system.cpu0.dcache.overall_miss_latency::total 59676464000 # number of overall miss cycles
-system.cpu0.dcache.ReadReq_accesses::cpu0.data 7277433 # number of ReadReq accesses(hits+misses)
-system.cpu0.dcache.ReadReq_accesses::total 7277433 # number of ReadReq accesses(hits+misses)
-system.cpu0.dcache.WriteReq_accesses::cpu0.data 4850271 # number of WriteReq accesses(hits+misses)
-system.cpu0.dcache.WriteReq_accesses::total 4850271 # number of WriteReq accesses(hits+misses)
-system.cpu0.dcache.LoadLockedReq_accesses::cpu0.data 151733 # number of LoadLockedReq accesses(hits+misses)
-system.cpu0.dcache.LoadLockedReq_accesses::total 151733 # number of LoadLockedReq accesses(hits+misses)
-system.cpu0.dcache.StoreCondReq_accesses::cpu0.data 151194 # number of StoreCondReq accesses(hits+misses)
-system.cpu0.dcache.StoreCondReq_accesses::total 151194 # number of StoreCondReq accesses(hits+misses)
-system.cpu0.dcache.demand_accesses::cpu0.data 12127704 # number of demand (read+write) accesses
-system.cpu0.dcache.demand_accesses::total 12127704 # number of demand (read+write) accesses
-system.cpu0.dcache.overall_accesses::cpu0.data 12127704 # number of overall (read+write) accesses
-system.cpu0.dcache.overall_accesses::total 12127704 # number of overall (read+write) accesses
-system.cpu0.dcache.ReadReq_miss_rate::cpu0.data 0.128368 # miss rate for ReadReq accesses
-system.cpu0.dcache.ReadReq_miss_rate::total 0.128368 # miss rate for ReadReq accesses
-system.cpu0.dcache.WriteReq_miss_rate::cpu0.data 0.051343 # miss rate for WriteReq accesses
-system.cpu0.dcache.WriteReq_miss_rate::total 0.051343 # miss rate for WriteReq accesses
-system.cpu0.dcache.LoadLockedReq_miss_rate::cpu0.data 0.089486 # miss rate for LoadLockedReq accesses
-system.cpu0.dcache.LoadLockedReq_miss_rate::total 0.089486 # miss rate for LoadLockedReq accesses
-system.cpu0.dcache.StoreCondReq_miss_rate::cpu0.data 0.037925 # miss rate for StoreCondReq accesses
-system.cpu0.dcache.StoreCondReq_miss_rate::total 0.037925 # miss rate for StoreCondReq accesses
-system.cpu0.dcache.demand_miss_rate::cpu0.data 0.097563 # miss rate for demand accesses
-system.cpu0.dcache.demand_miss_rate::total 0.097563 # miss rate for demand accesses
-system.cpu0.dcache.overall_miss_rate::cpu0.data 0.097563 # miss rate for overall accesses
-system.cpu0.dcache.overall_miss_rate::total 0.097563 # miss rate for overall accesses
-system.cpu0.dcache.ReadReq_avg_miss_latency::cpu0.data 45899.654353 # average ReadReq miss latency
-system.cpu0.dcache.ReadReq_avg_miss_latency::total 45899.654353 # average ReadReq miss latency
-system.cpu0.dcache.WriteReq_avg_miss_latency::cpu0.data 67451.933116 # average WriteReq miss latency
-system.cpu0.dcache.WriteReq_avg_miss_latency::total 67451.933116 # average WriteReq miss latency
-system.cpu0.dcache.LoadLockedReq_avg_miss_latency::cpu0.data 11123.582265 # average LoadLockedReq miss latency
-system.cpu0.dcache.LoadLockedReq_avg_miss_latency::total 11123.582265 # average LoadLockedReq miss latency
-system.cpu0.dcache.StoreCondReq_avg_miss_latency::cpu0.data 16897.279386 # average StoreCondReq miss latency
-system.cpu0.dcache.StoreCondReq_avg_miss_latency::total 16897.279386 # average StoreCondReq miss latency
-system.cpu0.dcache.demand_avg_miss_latency::cpu0.data 50435.687730 # average overall miss latency
-system.cpu0.dcache.demand_avg_miss_latency::total 50435.687730 # average overall miss latency
-system.cpu0.dcache.overall_avg_miss_latency::cpu0.data 50435.687730 # average overall miss latency
-system.cpu0.dcache.overall_avg_miss_latency::total 50435.687730 # average overall miss latency
+system.cpu0.kern.swap_context 1999 # number of times the context was actually changed
+system.cpu0.committedInsts 36251265 # Number of instructions committed
+system.cpu0.committedOps 36251265 # Number of ops (including micro ops) committed
+system.cpu0.num_int_alu_accesses 33727452 # Number of integer alu accesses
+system.cpu0.num_fp_alu_accesses 135758 # Number of float alu accesses
+system.cpu0.num_func_calls 876834 # number of times a function call or return occured
+system.cpu0.num_conditional_control_insts 4248905 # number of instructions that are conditional controls
+system.cpu0.num_int_insts 33727452 # number of integer instructions
+system.cpu0.num_fp_insts 135758 # number of float instructions
+system.cpu0.num_int_register_reads 46333717 # number of times the integer registers were read
+system.cpu0.num_int_register_writes 25193797 # number of times the integer registers were written
+system.cpu0.num_fp_register_reads 65701 # number of times the floating registers were read
+system.cpu0.num_fp_register_writes 66416 # number of times the floating registers were written
+system.cpu0.num_mem_refs 9739707 # number of memory refs
+system.cpu0.num_load_insts 5749561 # Number of load instructions
+system.cpu0.num_store_insts 3990146 # Number of store instructions
+system.cpu0.num_idle_cycles 3736968981.972937 # Number of idle cycles
+system.cpu0.num_busy_cycles 218117264.027063 # Number of busy cycles
+system.cpu0.not_idle_fraction 0.055149 # Percentage of non-idle cycles
+system.cpu0.idle_fraction 0.944851 # Percentage of idle cycles
+system.cpu0.Branches 5398761 # Number of branches fetched
+system.cpu0.op_class::No_OpClass 1979626 5.46% 5.46% # Class of executed instruction
+system.cpu0.op_class::IntAlu 23753610 65.51% 70.97% # Class of executed instruction
+system.cpu0.op_class::IntMult 36908 0.10% 71.07% # Class of executed instruction
+system.cpu0.op_class::IntDiv 0 0.00% 71.07% # Class of executed instruction
+system.cpu0.op_class::FloatAdd 22960 0.06% 71.13% # Class of executed instruction
+system.cpu0.op_class::FloatCmp 0 0.00% 71.13% # Class of executed instruction
+system.cpu0.op_class::FloatCvt 0 0.00% 71.13% # Class of executed instruction
+system.cpu0.op_class::FloatMult 0 0.00% 71.13% # Class of executed instruction
+system.cpu0.op_class::FloatDiv 1656 0.00% 71.14% # Class of executed instruction
+system.cpu0.op_class::FloatSqrt 0 0.00% 71.14% # Class of executed instruction
+system.cpu0.op_class::SimdAdd 0 0.00% 71.14% # Class of executed instruction
+system.cpu0.op_class::SimdAddAcc 0 0.00% 71.14% # Class of executed instruction
+system.cpu0.op_class::SimdAlu 0 0.00% 71.14% # Class of executed instruction
+system.cpu0.op_class::SimdCmp 0 0.00% 71.14% # Class of executed instruction
+system.cpu0.op_class::SimdCvt 0 0.00% 71.14% # Class of executed instruction
+system.cpu0.op_class::SimdMisc 0 0.00% 71.14% # Class of executed instruction
+system.cpu0.op_class::SimdMult 0 0.00% 71.14% # Class of executed instruction
+system.cpu0.op_class::SimdMultAcc 0 0.00% 71.14% # Class of executed instruction
+system.cpu0.op_class::SimdShift 0 0.00% 71.14% # Class of executed instruction
+system.cpu0.op_class::SimdShiftAcc 0 0.00% 71.14% # Class of executed instruction
+system.cpu0.op_class::SimdSqrt 0 0.00% 71.14% # Class of executed instruction
+system.cpu0.op_class::SimdFloatAdd 0 0.00% 71.14% # Class of executed instruction
+system.cpu0.op_class::SimdFloatAlu 0 0.00% 71.14% # Class of executed instruction
+system.cpu0.op_class::SimdFloatCmp 0 0.00% 71.14% # Class of executed instruction
+system.cpu0.op_class::SimdFloatCvt 0 0.00% 71.14% # Class of executed instruction
+system.cpu0.op_class::SimdFloatDiv 0 0.00% 71.14% # Class of executed instruction
+system.cpu0.op_class::SimdFloatMisc 0 0.00% 71.14% # Class of executed instruction
+system.cpu0.op_class::SimdFloatMult 0 0.00% 71.14% # Class of executed instruction
+system.cpu0.op_class::SimdFloatMultAcc 0 0.00% 71.14% # Class of executed instruction
+system.cpu0.op_class::SimdFloatSqrt 0 0.00% 71.14% # Class of executed instruction
+system.cpu0.op_class::MemRead 5882505 16.22% 87.36% # Class of executed instruction
+system.cpu0.op_class::MemWrite 3995282 11.02% 98.38% # Class of executed instruction
+system.cpu0.op_class::IprAccess 587316 1.62% 100.00% # Class of executed instruction
+system.cpu0.op_class::InstPrefetch 0 0.00% 100.00% # Class of executed instruction
+system.cpu0.op_class::total 36259863 # Class of executed instruction
+system.cpu0.dcache.tags.replacements 822072 # number of replacements
+system.cpu0.dcache.tags.tagsinuse 480.504845 # Cycle average of tags in use
+system.cpu0.dcache.tags.total_refs 8885001 # Total number of references to valid blocks.
+system.cpu0.dcache.tags.sampled_refs 822496 # Sample count of references to valid blocks.
+system.cpu0.dcache.tags.avg_refs 10.802485 # Average number of references to valid blocks.
+system.cpu0.dcache.tags.warmup_cycle 144706500 # Cycle when the warmup percentage was hit.
+system.cpu0.dcache.tags.occ_blocks::cpu0.data 480.504845 # Average occupied blocks per requestor
+system.cpu0.dcache.tags.occ_percent::cpu0.data 0.938486 # Average percentage of cache occupancy
+system.cpu0.dcache.tags.occ_percent::total 0.938486 # Average percentage of cache occupancy
+system.cpu0.dcache.tags.occ_task_id_blocks::1024 424 # Occupied blocks per task id
+system.cpu0.dcache.tags.age_task_id_blocks_1024::2 167 # Occupied blocks per task id
+system.cpu0.dcache.tags.age_task_id_blocks_1024::3 257 # Occupied blocks per task id
+system.cpu0.dcache.tags.occ_task_id_percent::1024 0.828125 # Percentage of cache occupancy per task id
+system.cpu0.dcache.tags.tag_accesses 39682070 # Number of tag accesses
+system.cpu0.dcache.tags.data_accesses 39682070 # Number of data accesses
+system.cpu0.dcache.ReadReq_hits::cpu0.data 5000163 # number of ReadReq hits
+system.cpu0.dcache.ReadReq_hits::total 5000163 # number of ReadReq hits
+system.cpu0.dcache.WriteReq_hits::cpu0.data 3644006 # number of WriteReq hits
+system.cpu0.dcache.WriteReq_hits::total 3644006 # number of WriteReq hits
+system.cpu0.dcache.LoadLockedReq_hits::cpu0.data 117543 # number of LoadLockedReq hits
+system.cpu0.dcache.LoadLockedReq_hits::total 117543 # number of LoadLockedReq hits
+system.cpu0.dcache.StoreCondReq_hits::cpu0.data 123259 # number of StoreCondReq hits
+system.cpu0.dcache.StoreCondReq_hits::total 123259 # number of StoreCondReq hits
+system.cpu0.dcache.demand_hits::cpu0.data 8644169 # number of demand (read+write) hits
+system.cpu0.dcache.demand_hits::total 8644169 # number of demand (read+write) hits
+system.cpu0.dcache.overall_hits::cpu0.data 8644169 # number of overall hits
+system.cpu0.dcache.overall_hits::total 8644169 # number of overall hits
+system.cpu0.dcache.ReadReq_misses::cpu0.data 612538 # number of ReadReq misses
+system.cpu0.dcache.ReadReq_misses::total 612538 # number of ReadReq misses
+system.cpu0.dcache.WriteReq_misses::cpu0.data 209263 # number of WriteReq misses
+system.cpu0.dcache.WriteReq_misses::total 209263 # number of WriteReq misses
+system.cpu0.dcache.LoadLockedReq_misses::cpu0.data 6851 # number of LoadLockedReq misses
+system.cpu0.dcache.LoadLockedReq_misses::total 6851 # number of LoadLockedReq misses
+system.cpu0.dcache.StoreCondReq_misses::cpu0.data 636 # number of StoreCondReq misses
+system.cpu0.dcache.StoreCondReq_misses::total 636 # number of StoreCondReq misses
+system.cpu0.dcache.demand_misses::cpu0.data 821801 # number of demand (read+write) misses
+system.cpu0.dcache.demand_misses::total 821801 # number of demand (read+write) misses
+system.cpu0.dcache.overall_misses::cpu0.data 821801 # number of overall misses
+system.cpu0.dcache.overall_misses::total 821801 # number of overall misses
+system.cpu0.dcache.ReadReq_miss_latency::cpu0.data 38657814000 # number of ReadReq miss cycles
+system.cpu0.dcache.ReadReq_miss_latency::total 38657814000 # number of ReadReq miss cycles
+system.cpu0.dcache.WriteReq_miss_latency::cpu0.data 14917066000 # number of WriteReq miss cycles
+system.cpu0.dcache.WriteReq_miss_latency::total 14917066000 # number of WriteReq miss cycles
+system.cpu0.dcache.LoadLockedReq_miss_latency::cpu0.data 93675500 # number of LoadLockedReq miss cycles
+system.cpu0.dcache.LoadLockedReq_miss_latency::total 93675500 # number of LoadLockedReq miss cycles
+system.cpu0.dcache.StoreCondReq_miss_latency::cpu0.data 8969500 # number of StoreCondReq miss cycles
+system.cpu0.dcache.StoreCondReq_miss_latency::total 8969500 # number of StoreCondReq miss cycles
+system.cpu0.dcache.demand_miss_latency::cpu0.data 53574880000 # number of demand (read+write) miss cycles
+system.cpu0.dcache.demand_miss_latency::total 53574880000 # number of demand (read+write) miss cycles
+system.cpu0.dcache.overall_miss_latency::cpu0.data 53574880000 # number of overall miss cycles
+system.cpu0.dcache.overall_miss_latency::total 53574880000 # number of overall miss cycles
+system.cpu0.dcache.ReadReq_accesses::cpu0.data 5612701 # number of ReadReq accesses(hits+misses)
+system.cpu0.dcache.ReadReq_accesses::total 5612701 # number of ReadReq accesses(hits+misses)
+system.cpu0.dcache.WriteReq_accesses::cpu0.data 3853269 # number of WriteReq accesses(hits+misses)
+system.cpu0.dcache.WriteReq_accesses::total 3853269 # number of WriteReq accesses(hits+misses)
+system.cpu0.dcache.LoadLockedReq_accesses::cpu0.data 124394 # number of LoadLockedReq accesses(hits+misses)
+system.cpu0.dcache.LoadLockedReq_accesses::total 124394 # number of LoadLockedReq accesses(hits+misses)
+system.cpu0.dcache.StoreCondReq_accesses::cpu0.data 123895 # number of StoreCondReq accesses(hits+misses)
+system.cpu0.dcache.StoreCondReq_accesses::total 123895 # number of StoreCondReq accesses(hits+misses)
+system.cpu0.dcache.demand_accesses::cpu0.data 9465970 # number of demand (read+write) accesses
+system.cpu0.dcache.demand_accesses::total 9465970 # number of demand (read+write) accesses
+system.cpu0.dcache.overall_accesses::cpu0.data 9465970 # number of overall (read+write) accesses
+system.cpu0.dcache.overall_accesses::total 9465970 # number of overall (read+write) accesses
+system.cpu0.dcache.ReadReq_miss_rate::cpu0.data 0.109134 # miss rate for ReadReq accesses
+system.cpu0.dcache.ReadReq_miss_rate::total 0.109134 # miss rate for ReadReq accesses
+system.cpu0.dcache.WriteReq_miss_rate::cpu0.data 0.054308 # miss rate for WriteReq accesses
+system.cpu0.dcache.WriteReq_miss_rate::total 0.054308 # miss rate for WriteReq accesses
+system.cpu0.dcache.LoadLockedReq_miss_rate::cpu0.data 0.055075 # miss rate for LoadLockedReq accesses
+system.cpu0.dcache.LoadLockedReq_miss_rate::total 0.055075 # miss rate for LoadLockedReq accesses
+system.cpu0.dcache.StoreCondReq_miss_rate::cpu0.data 0.005133 # miss rate for StoreCondReq accesses
+system.cpu0.dcache.StoreCondReq_miss_rate::total 0.005133 # miss rate for StoreCondReq accesses
+system.cpu0.dcache.demand_miss_rate::cpu0.data 0.086816 # miss rate for demand accesses
+system.cpu0.dcache.demand_miss_rate::total 0.086816 # miss rate for demand accesses
+system.cpu0.dcache.overall_miss_rate::cpu0.data 0.086816 # miss rate for overall accesses
+system.cpu0.dcache.overall_miss_rate::total 0.086816 # miss rate for overall accesses
+system.cpu0.dcache.ReadReq_avg_miss_latency::cpu0.data 63110.882917 # average ReadReq miss latency
+system.cpu0.dcache.ReadReq_avg_miss_latency::total 63110.882917 # average ReadReq miss latency
+system.cpu0.dcache.WriteReq_avg_miss_latency::cpu0.data 71283.819882 # average WriteReq miss latency
+system.cpu0.dcache.WriteReq_avg_miss_latency::total 71283.819882 # average WriteReq miss latency
+system.cpu0.dcache.LoadLockedReq_avg_miss_latency::cpu0.data 13673.259378 # average LoadLockedReq miss latency
+system.cpu0.dcache.LoadLockedReq_avg_miss_latency::total 13673.259378 # average LoadLockedReq miss latency
+system.cpu0.dcache.StoreCondReq_avg_miss_latency::cpu0.data 14102.987421 # average StoreCondReq miss latency
+system.cpu0.dcache.StoreCondReq_avg_miss_latency::total 14102.987421 # average StoreCondReq miss latency
+system.cpu0.dcache.demand_avg_miss_latency::cpu0.data 65192.035541 # average overall miss latency
+system.cpu0.dcache.demand_avg_miss_latency::total 65192.035541 # average overall miss latency
+system.cpu0.dcache.overall_avg_miss_latency::cpu0.data 65192.035541 # average overall miss latency
+system.cpu0.dcache.overall_avg_miss_latency::total 65192.035541 # average overall miss latency
system.cpu0.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu0.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu0.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -583,126 +593,126 @@ system.cpu0.dcache.avg_blocked_cycles::no_mshrs nan
system.cpu0.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu0.dcache.fast_writes 0 # number of fast writes performed
system.cpu0.dcache.cache_copies 0 # number of cache copies performed
-system.cpu0.dcache.writebacks::writebacks 672708 # number of writebacks
-system.cpu0.dcache.writebacks::total 672708 # number of writebacks
-system.cpu0.dcache.ReadReq_mshr_misses::cpu0.data 934191 # number of ReadReq MSHR misses
-system.cpu0.dcache.ReadReq_mshr_misses::total 934191 # number of ReadReq MSHR misses
-system.cpu0.dcache.WriteReq_mshr_misses::cpu0.data 249028 # number of WriteReq MSHR misses
-system.cpu0.dcache.WriteReq_mshr_misses::total 249028 # number of WriteReq MSHR misses
-system.cpu0.dcache.LoadLockedReq_mshr_misses::cpu0.data 13578 # number of LoadLockedReq MSHR misses
-system.cpu0.dcache.LoadLockedReq_mshr_misses::total 13578 # number of LoadLockedReq MSHR misses
-system.cpu0.dcache.StoreCondReq_mshr_misses::cpu0.data 5734 # number of StoreCondReq MSHR misses
-system.cpu0.dcache.StoreCondReq_mshr_misses::total 5734 # number of StoreCondReq MSHR misses
-system.cpu0.dcache.demand_mshr_misses::cpu0.data 1183219 # number of demand (read+write) MSHR misses
-system.cpu0.dcache.demand_mshr_misses::total 1183219 # number of demand (read+write) MSHR misses
-system.cpu0.dcache.overall_mshr_misses::cpu0.data 1183219 # number of overall MSHR misses
-system.cpu0.dcache.overall_mshr_misses::total 1183219 # number of overall MSHR misses
-system.cpu0.dcache.ReadReq_mshr_uncacheable::cpu0.data 7086 # number of ReadReq MSHR uncacheable
-system.cpu0.dcache.ReadReq_mshr_uncacheable::total 7086 # number of ReadReq MSHR uncacheable
-system.cpu0.dcache.WriteReq_mshr_uncacheable::cpu0.data 10784 # number of WriteReq MSHR uncacheable
-system.cpu0.dcache.WriteReq_mshr_uncacheable::total 10784 # number of WriteReq MSHR uncacheable
-system.cpu0.dcache.overall_mshr_uncacheable_misses::cpu0.data 17870 # number of overall MSHR uncacheable misses
-system.cpu0.dcache.overall_mshr_uncacheable_misses::total 17870 # number of overall MSHR uncacheable misses
-system.cpu0.dcache.ReadReq_mshr_miss_latency::cpu0.data 41944853000 # number of ReadReq MSHR miss cycles
-system.cpu0.dcache.ReadReq_mshr_miss_latency::total 41944853000 # number of ReadReq MSHR miss cycles
-system.cpu0.dcache.WriteReq_mshr_miss_latency::cpu0.data 16548392000 # number of WriteReq MSHR miss cycles
-system.cpu0.dcache.WriteReq_mshr_miss_latency::total 16548392000 # number of WriteReq MSHR miss cycles
-system.cpu0.dcache.LoadLockedReq_mshr_miss_latency::cpu0.data 137458000 # number of LoadLockedReq MSHR miss cycles
-system.cpu0.dcache.LoadLockedReq_mshr_miss_latency::total 137458000 # number of LoadLockedReq MSHR miss cycles
-system.cpu0.dcache.StoreCondReq_mshr_miss_latency::cpu0.data 91155000 # number of StoreCondReq MSHR miss cycles
-system.cpu0.dcache.StoreCondReq_mshr_miss_latency::total 91155000 # number of StoreCondReq MSHR miss cycles
-system.cpu0.dcache.demand_mshr_miss_latency::cpu0.data 58493245000 # number of demand (read+write) MSHR miss cycles
-system.cpu0.dcache.demand_mshr_miss_latency::total 58493245000 # number of demand (read+write) MSHR miss cycles
-system.cpu0.dcache.overall_mshr_miss_latency::cpu0.data 58493245000 # number of overall MSHR miss cycles
-system.cpu0.dcache.overall_mshr_miss_latency::total 58493245000 # number of overall MSHR miss cycles
-system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::cpu0.data 1488672000 # number of ReadReq MSHR uncacheable cycles
-system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::total 1488672000 # number of ReadReq MSHR uncacheable cycles
-system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::cpu0.data 2316060500 # number of WriteReq MSHR uncacheable cycles
-system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::total 2316060500 # number of WriteReq MSHR uncacheable cycles
-system.cpu0.dcache.overall_mshr_uncacheable_latency::cpu0.data 3804732500 # number of overall MSHR uncacheable cycles
-system.cpu0.dcache.overall_mshr_uncacheable_latency::total 3804732500 # number of overall MSHR uncacheable cycles
-system.cpu0.dcache.ReadReq_mshr_miss_rate::cpu0.data 0.128368 # mshr miss rate for ReadReq accesses
-system.cpu0.dcache.ReadReq_mshr_miss_rate::total 0.128368 # mshr miss rate for ReadReq accesses
-system.cpu0.dcache.WriteReq_mshr_miss_rate::cpu0.data 0.051343 # mshr miss rate for WriteReq accesses
-system.cpu0.dcache.WriteReq_mshr_miss_rate::total 0.051343 # mshr miss rate for WriteReq accesses
-system.cpu0.dcache.LoadLockedReq_mshr_miss_rate::cpu0.data 0.089486 # mshr miss rate for LoadLockedReq accesses
-system.cpu0.dcache.LoadLockedReq_mshr_miss_rate::total 0.089486 # mshr miss rate for LoadLockedReq accesses
-system.cpu0.dcache.StoreCondReq_mshr_miss_rate::cpu0.data 0.037925 # mshr miss rate for StoreCondReq accesses
-system.cpu0.dcache.StoreCondReq_mshr_miss_rate::total 0.037925 # mshr miss rate for StoreCondReq accesses
-system.cpu0.dcache.demand_mshr_miss_rate::cpu0.data 0.097563 # mshr miss rate for demand accesses
-system.cpu0.dcache.demand_mshr_miss_rate::total 0.097563 # mshr miss rate for demand accesses
-system.cpu0.dcache.overall_mshr_miss_rate::cpu0.data 0.097563 # mshr miss rate for overall accesses
-system.cpu0.dcache.overall_mshr_miss_rate::total 0.097563 # mshr miss rate for overall accesses
-system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::cpu0.data 44899.654353 # average ReadReq mshr miss latency
-system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::total 44899.654353 # average ReadReq mshr miss latency
-system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::cpu0.data 66451.933116 # average WriteReq mshr miss latency
-system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::total 66451.933116 # average WriteReq mshr miss latency
-system.cpu0.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu0.data 10123.582265 # average LoadLockedReq mshr miss latency
-system.cpu0.dcache.LoadLockedReq_avg_mshr_miss_latency::total 10123.582265 # average LoadLockedReq mshr miss latency
-system.cpu0.dcache.StoreCondReq_avg_mshr_miss_latency::cpu0.data 15897.279386 # average StoreCondReq mshr miss latency
-system.cpu0.dcache.StoreCondReq_avg_mshr_miss_latency::total 15897.279386 # average StoreCondReq mshr miss latency
-system.cpu0.dcache.demand_avg_mshr_miss_latency::cpu0.data 49435.687730 # average overall mshr miss latency
-system.cpu0.dcache.demand_avg_mshr_miss_latency::total 49435.687730 # average overall mshr miss latency
-system.cpu0.dcache.overall_avg_mshr_miss_latency::cpu0.data 49435.687730 # average overall mshr miss latency
-system.cpu0.dcache.overall_avg_mshr_miss_latency::total 49435.687730 # average overall mshr miss latency
-system.cpu0.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu0.data 210086.367485 # average ReadReq mshr uncacheable latency
-system.cpu0.dcache.ReadReq_avg_mshr_uncacheable_latency::total 210086.367485 # average ReadReq mshr uncacheable latency
-system.cpu0.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu0.data 214768.221439 # average WriteReq mshr uncacheable latency
-system.cpu0.dcache.WriteReq_avg_mshr_uncacheable_latency::total 214768.221439 # average WriteReq mshr uncacheable latency
-system.cpu0.dcache.overall_avg_mshr_uncacheable_latency::cpu0.data 212911.723559 # average overall mshr uncacheable latency
-system.cpu0.dcache.overall_avg_mshr_uncacheable_latency::total 212911.723559 # average overall mshr uncacheable latency
+system.cpu0.dcache.writebacks::writebacks 366665 # number of writebacks
+system.cpu0.dcache.writebacks::total 366665 # number of writebacks
+system.cpu0.dcache.ReadReq_mshr_misses::cpu0.data 612538 # number of ReadReq MSHR misses
+system.cpu0.dcache.ReadReq_mshr_misses::total 612538 # number of ReadReq MSHR misses
+system.cpu0.dcache.WriteReq_mshr_misses::cpu0.data 209263 # number of WriteReq MSHR misses
+system.cpu0.dcache.WriteReq_mshr_misses::total 209263 # number of WriteReq MSHR misses
+system.cpu0.dcache.LoadLockedReq_mshr_misses::cpu0.data 6851 # number of LoadLockedReq MSHR misses
+system.cpu0.dcache.LoadLockedReq_mshr_misses::total 6851 # number of LoadLockedReq MSHR misses
+system.cpu0.dcache.StoreCondReq_mshr_misses::cpu0.data 636 # number of StoreCondReq MSHR misses
+system.cpu0.dcache.StoreCondReq_mshr_misses::total 636 # number of StoreCondReq MSHR misses
+system.cpu0.dcache.demand_mshr_misses::cpu0.data 821801 # number of demand (read+write) MSHR misses
+system.cpu0.dcache.demand_mshr_misses::total 821801 # number of demand (read+write) MSHR misses
+system.cpu0.dcache.overall_mshr_misses::cpu0.data 821801 # number of overall MSHR misses
+system.cpu0.dcache.overall_mshr_misses::total 821801 # number of overall MSHR misses
+system.cpu0.dcache.ReadReq_mshr_uncacheable::cpu0.data 4814 # number of ReadReq MSHR uncacheable
+system.cpu0.dcache.ReadReq_mshr_uncacheable::total 4814 # number of ReadReq MSHR uncacheable
+system.cpu0.dcache.WriteReq_mshr_uncacheable::cpu0.data 8193 # number of WriteReq MSHR uncacheable
+system.cpu0.dcache.WriteReq_mshr_uncacheable::total 8193 # number of WriteReq MSHR uncacheable
+system.cpu0.dcache.overall_mshr_uncacheable_misses::cpu0.data 13007 # number of overall MSHR uncacheable misses
+system.cpu0.dcache.overall_mshr_uncacheable_misses::total 13007 # number of overall MSHR uncacheable misses
+system.cpu0.dcache.ReadReq_mshr_miss_latency::cpu0.data 38045276000 # number of ReadReq MSHR miss cycles
+system.cpu0.dcache.ReadReq_mshr_miss_latency::total 38045276000 # number of ReadReq MSHR miss cycles
+system.cpu0.dcache.WriteReq_mshr_miss_latency::cpu0.data 14707803000 # number of WriteReq MSHR miss cycles
+system.cpu0.dcache.WriteReq_mshr_miss_latency::total 14707803000 # number of WriteReq MSHR miss cycles
+system.cpu0.dcache.LoadLockedReq_mshr_miss_latency::cpu0.data 86824500 # number of LoadLockedReq MSHR miss cycles
+system.cpu0.dcache.LoadLockedReq_mshr_miss_latency::total 86824500 # number of LoadLockedReq MSHR miss cycles
+system.cpu0.dcache.StoreCondReq_mshr_miss_latency::cpu0.data 8333500 # number of StoreCondReq MSHR miss cycles
+system.cpu0.dcache.StoreCondReq_mshr_miss_latency::total 8333500 # number of StoreCondReq MSHR miss cycles
+system.cpu0.dcache.demand_mshr_miss_latency::cpu0.data 52753079000 # number of demand (read+write) MSHR miss cycles
+system.cpu0.dcache.demand_mshr_miss_latency::total 52753079000 # number of demand (read+write) MSHR miss cycles
+system.cpu0.dcache.overall_mshr_miss_latency::cpu0.data 52753079000 # number of overall MSHR miss cycles
+system.cpu0.dcache.overall_mshr_miss_latency::total 52753079000 # number of overall MSHR miss cycles
+system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::cpu0.data 1072338000 # number of ReadReq MSHR uncacheable cycles
+system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::total 1072338000 # number of ReadReq MSHR uncacheable cycles
+system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::cpu0.data 1840159000 # number of WriteReq MSHR uncacheable cycles
+system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::total 1840159000 # number of WriteReq MSHR uncacheable cycles
+system.cpu0.dcache.overall_mshr_uncacheable_latency::cpu0.data 2912497000 # number of overall MSHR uncacheable cycles
+system.cpu0.dcache.overall_mshr_uncacheable_latency::total 2912497000 # number of overall MSHR uncacheable cycles
+system.cpu0.dcache.ReadReq_mshr_miss_rate::cpu0.data 0.109134 # mshr miss rate for ReadReq accesses
+system.cpu0.dcache.ReadReq_mshr_miss_rate::total 0.109134 # mshr miss rate for ReadReq accesses
+system.cpu0.dcache.WriteReq_mshr_miss_rate::cpu0.data 0.054308 # mshr miss rate for WriteReq accesses
+system.cpu0.dcache.WriteReq_mshr_miss_rate::total 0.054308 # mshr miss rate for WriteReq accesses
+system.cpu0.dcache.LoadLockedReq_mshr_miss_rate::cpu0.data 0.055075 # mshr miss rate for LoadLockedReq accesses
+system.cpu0.dcache.LoadLockedReq_mshr_miss_rate::total 0.055075 # mshr miss rate for LoadLockedReq accesses
+system.cpu0.dcache.StoreCondReq_mshr_miss_rate::cpu0.data 0.005133 # mshr miss rate for StoreCondReq accesses
+system.cpu0.dcache.StoreCondReq_mshr_miss_rate::total 0.005133 # mshr miss rate for StoreCondReq accesses
+system.cpu0.dcache.demand_mshr_miss_rate::cpu0.data 0.086816 # mshr miss rate for demand accesses
+system.cpu0.dcache.demand_mshr_miss_rate::total 0.086816 # mshr miss rate for demand accesses
+system.cpu0.dcache.overall_mshr_miss_rate::cpu0.data 0.086816 # mshr miss rate for overall accesses
+system.cpu0.dcache.overall_mshr_miss_rate::total 0.086816 # mshr miss rate for overall accesses
+system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::cpu0.data 62110.882917 # average ReadReq mshr miss latency
+system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::total 62110.882917 # average ReadReq mshr miss latency
+system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::cpu0.data 70283.819882 # average WriteReq mshr miss latency
+system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::total 70283.819882 # average WriteReq mshr miss latency
+system.cpu0.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu0.data 12673.259378 # average LoadLockedReq mshr miss latency
+system.cpu0.dcache.LoadLockedReq_avg_mshr_miss_latency::total 12673.259378 # average LoadLockedReq mshr miss latency
+system.cpu0.dcache.StoreCondReq_avg_mshr_miss_latency::cpu0.data 13102.987421 # average StoreCondReq mshr miss latency
+system.cpu0.dcache.StoreCondReq_avg_mshr_miss_latency::total 13102.987421 # average StoreCondReq mshr miss latency
+system.cpu0.dcache.demand_avg_mshr_miss_latency::cpu0.data 64192.035541 # average overall mshr miss latency
+system.cpu0.dcache.demand_avg_mshr_miss_latency::total 64192.035541 # average overall mshr miss latency
+system.cpu0.dcache.overall_avg_mshr_miss_latency::cpu0.data 64192.035541 # average overall mshr miss latency
+system.cpu0.dcache.overall_avg_mshr_miss_latency::total 64192.035541 # average overall mshr miss latency
+system.cpu0.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu0.data 222754.050686 # average ReadReq mshr uncacheable latency
+system.cpu0.dcache.ReadReq_avg_mshr_uncacheable_latency::total 222754.050686 # average ReadReq mshr uncacheable latency
+system.cpu0.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu0.data 224601.367021 # average WriteReq mshr uncacheable latency
+system.cpu0.dcache.WriteReq_avg_mshr_uncacheable_latency::total 224601.367021 # average WriteReq mshr uncacheable latency
+system.cpu0.dcache.overall_avg_mshr_uncacheable_latency::cpu0.data 223917.659722 # average overall mshr uncacheable latency
+system.cpu0.dcache.overall_avg_mshr_uncacheable_latency::total 223917.659722 # average overall mshr uncacheable latency
system.cpu0.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu0.icache.tags.replacements 686863 # number of replacements
-system.cpu0.icache.tags.tagsinuse 506.493433 # Cycle average of tags in use
-system.cpu0.icache.tags.total_refs 46646633 # Total number of references to valid blocks.
-system.cpu0.icache.tags.sampled_refs 687375 # Sample count of references to valid blocks.
-system.cpu0.icache.tags.avg_refs 67.861987 # Average number of references to valid blocks.
-system.cpu0.icache.tags.warmup_cycle 58997592500 # Cycle when the warmup percentage was hit.
-system.cpu0.icache.tags.occ_blocks::cpu0.inst 506.493433 # Average occupied blocks per requestor
-system.cpu0.icache.tags.occ_percent::cpu0.inst 0.989245 # Average percentage of cache occupancy
-system.cpu0.icache.tags.occ_percent::total 0.989245 # Average percentage of cache occupancy
+system.cpu0.icache.tags.replacements 490042 # number of replacements
+system.cpu0.icache.tags.tagsinuse 506.476572 # Cycle average of tags in use
+system.cpu0.icache.tags.total_refs 35769214 # Total number of references to valid blocks.
+system.cpu0.icache.tags.sampled_refs 490554 # Sample count of references to valid blocks.
+system.cpu0.icache.tags.avg_refs 72.915956 # Average number of references to valid blocks.
+system.cpu0.icache.tags.warmup_cycle 58998281500 # Cycle when the warmup percentage was hit.
+system.cpu0.icache.tags.occ_blocks::cpu0.inst 506.476572 # Average occupied blocks per requestor
+system.cpu0.icache.tags.occ_percent::cpu0.inst 0.989212 # Average percentage of cache occupancy
+system.cpu0.icache.tags.occ_percent::total 0.989212 # Average percentage of cache occupancy
system.cpu0.icache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id
-system.cpu0.icache.tags.age_task_id_blocks_1024::2 95 # Occupied blocks per task id
-system.cpu0.icache.tags.age_task_id_blocks_1024::3 417 # Occupied blocks per task id
+system.cpu0.icache.tags.age_task_id_blocks_1024::2 216 # Occupied blocks per task id
+system.cpu0.icache.tags.age_task_id_blocks_1024::3 296 # Occupied blocks per task id
system.cpu0.icache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
-system.cpu0.icache.tags.tag_accesses 48021627 # Number of tag accesses
-system.cpu0.icache.tags.data_accesses 48021627 # Number of data accesses
-system.cpu0.icache.ReadReq_hits::cpu0.inst 46646633 # number of ReadReq hits
-system.cpu0.icache.ReadReq_hits::total 46646633 # number of ReadReq hits
-system.cpu0.icache.demand_hits::cpu0.inst 46646633 # number of demand (read+write) hits
-system.cpu0.icache.demand_hits::total 46646633 # number of demand (read+write) hits
-system.cpu0.icache.overall_hits::cpu0.inst 46646633 # number of overall hits
-system.cpu0.icache.overall_hits::total 46646633 # number of overall hits
-system.cpu0.icache.ReadReq_misses::cpu0.inst 687497 # number of ReadReq misses
-system.cpu0.icache.ReadReq_misses::total 687497 # number of ReadReq misses
-system.cpu0.icache.demand_misses::cpu0.inst 687497 # number of demand (read+write) misses
-system.cpu0.icache.demand_misses::total 687497 # number of demand (read+write) misses
-system.cpu0.icache.overall_misses::cpu0.inst 687497 # number of overall misses
-system.cpu0.icache.overall_misses::total 687497 # number of overall misses
-system.cpu0.icache.ReadReq_miss_latency::cpu0.inst 10629492500 # number of ReadReq miss cycles
-system.cpu0.icache.ReadReq_miss_latency::total 10629492500 # number of ReadReq miss cycles
-system.cpu0.icache.demand_miss_latency::cpu0.inst 10629492500 # number of demand (read+write) miss cycles
-system.cpu0.icache.demand_miss_latency::total 10629492500 # number of demand (read+write) miss cycles
-system.cpu0.icache.overall_miss_latency::cpu0.inst 10629492500 # number of overall miss cycles
-system.cpu0.icache.overall_miss_latency::total 10629492500 # number of overall miss cycles
-system.cpu0.icache.ReadReq_accesses::cpu0.inst 47334130 # number of ReadReq accesses(hits+misses)
-system.cpu0.icache.ReadReq_accesses::total 47334130 # number of ReadReq accesses(hits+misses)
-system.cpu0.icache.demand_accesses::cpu0.inst 47334130 # number of demand (read+write) accesses
-system.cpu0.icache.demand_accesses::total 47334130 # number of demand (read+write) accesses
-system.cpu0.icache.overall_accesses::cpu0.inst 47334130 # number of overall (read+write) accesses
-system.cpu0.icache.overall_accesses::total 47334130 # number of overall (read+write) accesses
-system.cpu0.icache.ReadReq_miss_rate::cpu0.inst 0.014524 # miss rate for ReadReq accesses
-system.cpu0.icache.ReadReq_miss_rate::total 0.014524 # miss rate for ReadReq accesses
-system.cpu0.icache.demand_miss_rate::cpu0.inst 0.014524 # miss rate for demand accesses
-system.cpu0.icache.demand_miss_rate::total 0.014524 # miss rate for demand accesses
-system.cpu0.icache.overall_miss_rate::cpu0.inst 0.014524 # miss rate for overall accesses
-system.cpu0.icache.overall_miss_rate::total 0.014524 # miss rate for overall accesses
-system.cpu0.icache.ReadReq_avg_miss_latency::cpu0.inst 15461.147467 # average ReadReq miss latency
-system.cpu0.icache.ReadReq_avg_miss_latency::total 15461.147467 # average ReadReq miss latency
-system.cpu0.icache.demand_avg_miss_latency::cpu0.inst 15461.147467 # average overall miss latency
-system.cpu0.icache.demand_avg_miss_latency::total 15461.147467 # average overall miss latency
-system.cpu0.icache.overall_avg_miss_latency::cpu0.inst 15461.147467 # average overall miss latency
-system.cpu0.icache.overall_avg_miss_latency::total 15461.147467 # average overall miss latency
+system.cpu0.icache.tags.tag_accesses 36750512 # Number of tag accesses
+system.cpu0.icache.tags.data_accesses 36750512 # Number of data accesses
+system.cpu0.icache.ReadReq_hits::cpu0.inst 35769214 # number of ReadReq hits
+system.cpu0.icache.ReadReq_hits::total 35769214 # number of ReadReq hits
+system.cpu0.icache.demand_hits::cpu0.inst 35769214 # number of demand (read+write) hits
+system.cpu0.icache.demand_hits::total 35769214 # number of demand (read+write) hits
+system.cpu0.icache.overall_hits::cpu0.inst 35769214 # number of overall hits
+system.cpu0.icache.overall_hits::total 35769214 # number of overall hits
+system.cpu0.icache.ReadReq_misses::cpu0.inst 490649 # number of ReadReq misses
+system.cpu0.icache.ReadReq_misses::total 490649 # number of ReadReq misses
+system.cpu0.icache.demand_misses::cpu0.inst 490649 # number of demand (read+write) misses
+system.cpu0.icache.demand_misses::total 490649 # number of demand (read+write) misses
+system.cpu0.icache.overall_misses::cpu0.inst 490649 # number of overall misses
+system.cpu0.icache.overall_misses::total 490649 # number of overall misses
+system.cpu0.icache.ReadReq_miss_latency::cpu0.inst 7808174000 # number of ReadReq miss cycles
+system.cpu0.icache.ReadReq_miss_latency::total 7808174000 # number of ReadReq miss cycles
+system.cpu0.icache.demand_miss_latency::cpu0.inst 7808174000 # number of demand (read+write) miss cycles
+system.cpu0.icache.demand_miss_latency::total 7808174000 # number of demand (read+write) miss cycles
+system.cpu0.icache.overall_miss_latency::cpu0.inst 7808174000 # number of overall miss cycles
+system.cpu0.icache.overall_miss_latency::total 7808174000 # number of overall miss cycles
+system.cpu0.icache.ReadReq_accesses::cpu0.inst 36259863 # number of ReadReq accesses(hits+misses)
+system.cpu0.icache.ReadReq_accesses::total 36259863 # number of ReadReq accesses(hits+misses)
+system.cpu0.icache.demand_accesses::cpu0.inst 36259863 # number of demand (read+write) accesses
+system.cpu0.icache.demand_accesses::total 36259863 # number of demand (read+write) accesses
+system.cpu0.icache.overall_accesses::cpu0.inst 36259863 # number of overall (read+write) accesses
+system.cpu0.icache.overall_accesses::total 36259863 # number of overall (read+write) accesses
+system.cpu0.icache.ReadReq_miss_rate::cpu0.inst 0.013531 # miss rate for ReadReq accesses
+system.cpu0.icache.ReadReq_miss_rate::total 0.013531 # miss rate for ReadReq accesses
+system.cpu0.icache.demand_miss_rate::cpu0.inst 0.013531 # miss rate for demand accesses
+system.cpu0.icache.demand_miss_rate::total 0.013531 # miss rate for demand accesses
+system.cpu0.icache.overall_miss_rate::cpu0.inst 0.013531 # miss rate for overall accesses
+system.cpu0.icache.overall_miss_rate::total 0.013531 # miss rate for overall accesses
+system.cpu0.icache.ReadReq_avg_miss_latency::cpu0.inst 15913.971087 # average ReadReq miss latency
+system.cpu0.icache.ReadReq_avg_miss_latency::total 15913.971087 # average ReadReq miss latency
+system.cpu0.icache.demand_avg_miss_latency::cpu0.inst 15913.971087 # average overall miss latency
+system.cpu0.icache.demand_avg_miss_latency::total 15913.971087 # average overall miss latency
+system.cpu0.icache.overall_avg_miss_latency::cpu0.inst 15913.971087 # average overall miss latency
+system.cpu0.icache.overall_avg_miss_latency::total 15913.971087 # average overall miss latency
system.cpu0.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu0.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu0.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -711,51 +721,53 @@ system.cpu0.icache.avg_blocked_cycles::no_mshrs nan
system.cpu0.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu0.icache.fast_writes 0 # number of fast writes performed
system.cpu0.icache.cache_copies 0 # number of cache copies performed
-system.cpu0.icache.ReadReq_mshr_misses::cpu0.inst 687497 # number of ReadReq MSHR misses
-system.cpu0.icache.ReadReq_mshr_misses::total 687497 # number of ReadReq MSHR misses
-system.cpu0.icache.demand_mshr_misses::cpu0.inst 687497 # number of demand (read+write) MSHR misses
-system.cpu0.icache.demand_mshr_misses::total 687497 # number of demand (read+write) MSHR misses
-system.cpu0.icache.overall_mshr_misses::cpu0.inst 687497 # number of overall MSHR misses
-system.cpu0.icache.overall_mshr_misses::total 687497 # number of overall MSHR misses
-system.cpu0.icache.ReadReq_mshr_miss_latency::cpu0.inst 9941995500 # number of ReadReq MSHR miss cycles
-system.cpu0.icache.ReadReq_mshr_miss_latency::total 9941995500 # number of ReadReq MSHR miss cycles
-system.cpu0.icache.demand_mshr_miss_latency::cpu0.inst 9941995500 # number of demand (read+write) MSHR miss cycles
-system.cpu0.icache.demand_mshr_miss_latency::total 9941995500 # number of demand (read+write) MSHR miss cycles
-system.cpu0.icache.overall_mshr_miss_latency::cpu0.inst 9941995500 # number of overall MSHR miss cycles
-system.cpu0.icache.overall_mshr_miss_latency::total 9941995500 # number of overall MSHR miss cycles
-system.cpu0.icache.ReadReq_mshr_miss_rate::cpu0.inst 0.014524 # mshr miss rate for ReadReq accesses
-system.cpu0.icache.ReadReq_mshr_miss_rate::total 0.014524 # mshr miss rate for ReadReq accesses
-system.cpu0.icache.demand_mshr_miss_rate::cpu0.inst 0.014524 # mshr miss rate for demand accesses
-system.cpu0.icache.demand_mshr_miss_rate::total 0.014524 # mshr miss rate for demand accesses
-system.cpu0.icache.overall_mshr_miss_rate::cpu0.inst 0.014524 # mshr miss rate for overall accesses
-system.cpu0.icache.overall_mshr_miss_rate::total 0.014524 # mshr miss rate for overall accesses
-system.cpu0.icache.ReadReq_avg_mshr_miss_latency::cpu0.inst 14461.147467 # average ReadReq mshr miss latency
-system.cpu0.icache.ReadReq_avg_mshr_miss_latency::total 14461.147467 # average ReadReq mshr miss latency
-system.cpu0.icache.demand_avg_mshr_miss_latency::cpu0.inst 14461.147467 # average overall mshr miss latency
-system.cpu0.icache.demand_avg_mshr_miss_latency::total 14461.147467 # average overall mshr miss latency
-system.cpu0.icache.overall_avg_mshr_miss_latency::cpu0.inst 14461.147467 # average overall mshr miss latency
-system.cpu0.icache.overall_avg_mshr_miss_latency::total 14461.147467 # average overall mshr miss latency
+system.cpu0.icache.writebacks::writebacks 490042 # number of writebacks
+system.cpu0.icache.writebacks::total 490042 # number of writebacks
+system.cpu0.icache.ReadReq_mshr_misses::cpu0.inst 490649 # number of ReadReq MSHR misses
+system.cpu0.icache.ReadReq_mshr_misses::total 490649 # number of ReadReq MSHR misses
+system.cpu0.icache.demand_mshr_misses::cpu0.inst 490649 # number of demand (read+write) MSHR misses
+system.cpu0.icache.demand_mshr_misses::total 490649 # number of demand (read+write) MSHR misses
+system.cpu0.icache.overall_mshr_misses::cpu0.inst 490649 # number of overall MSHR misses
+system.cpu0.icache.overall_mshr_misses::total 490649 # number of overall MSHR misses
+system.cpu0.icache.ReadReq_mshr_miss_latency::cpu0.inst 7317525000 # number of ReadReq MSHR miss cycles
+system.cpu0.icache.ReadReq_mshr_miss_latency::total 7317525000 # number of ReadReq MSHR miss cycles
+system.cpu0.icache.demand_mshr_miss_latency::cpu0.inst 7317525000 # number of demand (read+write) MSHR miss cycles
+system.cpu0.icache.demand_mshr_miss_latency::total 7317525000 # number of demand (read+write) MSHR miss cycles
+system.cpu0.icache.overall_mshr_miss_latency::cpu0.inst 7317525000 # number of overall MSHR miss cycles
+system.cpu0.icache.overall_mshr_miss_latency::total 7317525000 # number of overall MSHR miss cycles
+system.cpu0.icache.ReadReq_mshr_miss_rate::cpu0.inst 0.013531 # mshr miss rate for ReadReq accesses
+system.cpu0.icache.ReadReq_mshr_miss_rate::total 0.013531 # mshr miss rate for ReadReq accesses
+system.cpu0.icache.demand_mshr_miss_rate::cpu0.inst 0.013531 # mshr miss rate for demand accesses
+system.cpu0.icache.demand_mshr_miss_rate::total 0.013531 # mshr miss rate for demand accesses
+system.cpu0.icache.overall_mshr_miss_rate::cpu0.inst 0.013531 # mshr miss rate for overall accesses
+system.cpu0.icache.overall_mshr_miss_rate::total 0.013531 # mshr miss rate for overall accesses
+system.cpu0.icache.ReadReq_avg_mshr_miss_latency::cpu0.inst 14913.971087 # average ReadReq mshr miss latency
+system.cpu0.icache.ReadReq_avg_mshr_miss_latency::total 14913.971087 # average ReadReq mshr miss latency
+system.cpu0.icache.demand_avg_mshr_miss_latency::cpu0.inst 14913.971087 # average overall mshr miss latency
+system.cpu0.icache.demand_avg_mshr_miss_latency::total 14913.971087 # average overall mshr miss latency
+system.cpu0.icache.overall_avg_mshr_miss_latency::cpu0.inst 14913.971087 # average overall mshr miss latency
+system.cpu0.icache.overall_avg_mshr_miss_latency::total 14913.971087 # average overall mshr miss latency
system.cpu0.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu1.dtb.fetch_hits 0 # ITB hits
system.cpu1.dtb.fetch_misses 0 # ITB misses
system.cpu1.dtb.fetch_acv 0 # ITB acv
system.cpu1.dtb.fetch_accesses 0 # ITB accesses
-system.cpu1.dtb.read_hits 2508569 # DTB read hits
+system.cpu1.dtb.read_hits 3965416 # DTB read hits
system.cpu1.dtb.read_misses 2993 # DTB read misses
system.cpu1.dtb.read_acv 0 # DTB read access violations
system.cpu1.dtb.read_accesses 239364 # DTB read accesses
-system.cpu1.dtb.write_hits 1828737 # DTB write hits
+system.cpu1.dtb.write_hits 2725894 # DTB write hits
system.cpu1.dtb.write_misses 342 # DTB write misses
system.cpu1.dtb.write_acv 29 # DTB write access violations
system.cpu1.dtb.write_accesses 105248 # DTB write accesses
-system.cpu1.dtb.data_hits 4337306 # DTB hits
+system.cpu1.dtb.data_hits 6691310 # DTB hits
system.cpu1.dtb.data_misses 3335 # DTB misses
system.cpu1.dtb.data_acv 29 # DTB access violations
system.cpu1.dtb.data_accesses 344612 # DTB accesses
-system.cpu1.itb.fetch_hits 1989876 # ITB hits
+system.cpu1.itb.fetch_hits 2218092 # ITB hits
system.cpu1.itb.fetch_misses 1216 # ITB misses
system.cpu1.itb.fetch_acv 0 # ITB acv
-system.cpu1.itb.fetch_accesses 1991092 # ITB accesses
+system.cpu1.itb.fetch_accesses 2219308 # ITB accesses
system.cpu1.itb.read_hits 0 # DTB read hits
system.cpu1.itb.read_misses 0 # DTB read misses
system.cpu1.itb.read_acv 0 # DTB read access violations
@@ -768,87 +780,32 @@ system.cpu1.itb.data_hits 0 # DT
system.cpu1.itb.data_misses 0 # DTB misses
system.cpu1.itb.data_acv 0 # DTB access violations
system.cpu1.itb.data_accesses 0 # DTB accesses
-system.cpu1.numCycles 3965170714 # number of cpu cycles simulated
+system.cpu1.numCycles 3955418548 # number of cpu cycles simulated
system.cpu1.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu1.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu1.committedInsts 13660009 # Number of instructions committed
-system.cpu1.committedOps 13660009 # Number of ops (including micro ops) committed
-system.cpu1.num_int_alu_accesses 12598388 # Number of integer alu accesses
-system.cpu1.num_fp_alu_accesses 178445 # Number of float alu accesses
-system.cpu1.num_func_calls 429702 # number of times a function call or return occured
-system.cpu1.num_conditional_control_insts 1355296 # number of instructions that are conditional controls
-system.cpu1.num_int_insts 12598388 # number of integer instructions
-system.cpu1.num_fp_insts 178445 # number of float instructions
-system.cpu1.num_int_register_reads 17340989 # number of times the integer registers were read
-system.cpu1.num_int_register_writes 9240436 # number of times the integer registers were written
-system.cpu1.num_fp_register_reads 93179 # number of times the floating registers were read
-system.cpu1.num_fp_register_writes 95134 # number of times the floating registers were written
-system.cpu1.num_mem_refs 4361445 # number of memory refs
-system.cpu1.num_load_insts 2523214 # Number of load instructions
-system.cpu1.num_store_insts 1838231 # Number of store instructions
-system.cpu1.num_idle_cycles 3912374881.998026 # Number of idle cycles
-system.cpu1.num_busy_cycles 52795832.001973 # Number of busy cycles
-system.cpu1.not_idle_fraction 0.013315 # Percentage of non-idle cycles
-system.cpu1.idle_fraction 0.986685 # Percentage of idle cycles
-system.cpu1.Branches 1945174 # Number of branches fetched
-system.cpu1.op_class::No_OpClass 733210 5.37% 5.37% # Class of executed instruction
-system.cpu1.op_class::IntAlu 8079835 59.13% 64.50% # Class of executed instruction
-system.cpu1.op_class::IntMult 22791 0.17% 64.67% # Class of executed instruction
-system.cpu1.op_class::IntDiv 0 0.00% 64.67% # Class of executed instruction
-system.cpu1.op_class::FloatAdd 14367 0.11% 64.77% # Class of executed instruction
-system.cpu1.op_class::FloatCmp 0 0.00% 64.77% # Class of executed instruction
-system.cpu1.op_class::FloatCvt 0 0.00% 64.77% # Class of executed instruction
-system.cpu1.op_class::FloatMult 0 0.00% 64.77% # Class of executed instruction
-system.cpu1.op_class::FloatDiv 1986 0.01% 64.79% # Class of executed instruction
-system.cpu1.op_class::FloatSqrt 0 0.00% 64.79% # Class of executed instruction
-system.cpu1.op_class::SimdAdd 0 0.00% 64.79% # Class of executed instruction
-system.cpu1.op_class::SimdAddAcc 0 0.00% 64.79% # Class of executed instruction
-system.cpu1.op_class::SimdAlu 0 0.00% 64.79% # Class of executed instruction
-system.cpu1.op_class::SimdCmp 0 0.00% 64.79% # Class of executed instruction
-system.cpu1.op_class::SimdCvt 0 0.00% 64.79% # Class of executed instruction
-system.cpu1.op_class::SimdMisc 0 0.00% 64.79% # Class of executed instruction
-system.cpu1.op_class::SimdMult 0 0.00% 64.79% # Class of executed instruction
-system.cpu1.op_class::SimdMultAcc 0 0.00% 64.79% # Class of executed instruction
-system.cpu1.op_class::SimdShift 0 0.00% 64.79% # Class of executed instruction
-system.cpu1.op_class::SimdShiftAcc 0 0.00% 64.79% # Class of executed instruction
-system.cpu1.op_class::SimdSqrt 0 0.00% 64.79% # Class of executed instruction
-system.cpu1.op_class::SimdFloatAdd 0 0.00% 64.79% # Class of executed instruction
-system.cpu1.op_class::SimdFloatAlu 0 0.00% 64.79% # Class of executed instruction
-system.cpu1.op_class::SimdFloatCmp 0 0.00% 64.79% # Class of executed instruction
-system.cpu1.op_class::SimdFloatCvt 0 0.00% 64.79% # Class of executed instruction
-system.cpu1.op_class::SimdFloatDiv 0 0.00% 64.79% # Class of executed instruction
-system.cpu1.op_class::SimdFloatMisc 0 0.00% 64.79% # Class of executed instruction
-system.cpu1.op_class::SimdFloatMult 0 0.00% 64.79% # Class of executed instruction
-system.cpu1.op_class::SimdFloatMultAcc 0 0.00% 64.79% # Class of executed instruction
-system.cpu1.op_class::SimdFloatSqrt 0 0.00% 64.79% # Class of executed instruction
-system.cpu1.op_class::MemRead 2597857 19.01% 83.80% # Class of executed instruction
-system.cpu1.op_class::MemWrite 1839254 13.46% 97.26% # Class of executed instruction
-system.cpu1.op_class::IprAccess 374073 2.74% 100.00% # Class of executed instruction
-system.cpu1.op_class::InstPrefetch 0 0.00% 100.00% # Class of executed instruction
-system.cpu1.op_class::total 13663373 # Class of executed instruction
system.cpu1.kern.inst.arm 0 # number of arm instructions executed
-system.cpu1.kern.inst.quiesce 2868 # number of quiesce instructions executed
-system.cpu1.kern.inst.hwrei 81018 # number of hwrei instructions executed
-system.cpu1.kern.ipl_count::0 27534 38.52% 38.52% # number of times we switched to this ipl
-system.cpu1.kern.ipl_count::22 1971 2.76% 41.28% # number of times we switched to this ipl
-system.cpu1.kern.ipl_count::30 523 0.73% 42.01% # number of times we switched to this ipl
-system.cpu1.kern.ipl_count::31 41447 57.99% 100.00% # number of times we switched to this ipl
-system.cpu1.kern.ipl_count::total 71475 # number of times we switched to this ipl
-system.cpu1.kern.ipl_good::0 26667 48.22% 48.22% # number of times we switched to this ipl from a different ipl
-system.cpu1.kern.ipl_good::22 1971 3.56% 51.78% # number of times we switched to this ipl from a different ipl
-system.cpu1.kern.ipl_good::30 523 0.95% 52.73% # number of times we switched to this ipl from a different ipl
-system.cpu1.kern.ipl_good::31 26144 47.27% 100.00% # number of times we switched to this ipl from a different ipl
-system.cpu1.kern.ipl_good::total 55305 # number of times we switched to this ipl from a different ipl
-system.cpu1.kern.ipl_ticks::0 1912303307000 96.46% 96.46% # number of cycles we spent at this ipl
-system.cpu1.kern.ipl_ticks::22 705769500 0.04% 96.49% # number of cycles we spent at this ipl
-system.cpu1.kern.ipl_ticks::30 367699000 0.02% 96.51% # number of cycles we spent at this ipl
-system.cpu1.kern.ipl_ticks::31 69207844500 3.49% 100.00% # number of cycles we spent at this ipl
-system.cpu1.kern.ipl_ticks::total 1982584620000 # number of cycles we spent at this ipl
-system.cpu1.kern.ipl_used::0 0.968512 # fraction of swpipl calls that actually changed the ipl
+system.cpu1.kern.inst.quiesce 3977 # number of quiesce instructions executed
+system.cpu1.kern.inst.hwrei 108865 # number of hwrei instructions executed
+system.cpu1.kern.ipl_count::0 40405 40.60% 40.60% # number of times we switched to this ipl
+system.cpu1.kern.ipl_count::22 1966 1.98% 42.57% # number of times we switched to this ipl
+system.cpu1.kern.ipl_count::30 93 0.09% 42.67% # number of times we switched to this ipl
+system.cpu1.kern.ipl_count::31 57058 57.33% 100.00% # number of times we switched to this ipl
+system.cpu1.kern.ipl_count::total 99522 # number of times we switched to this ipl
+system.cpu1.kern.ipl_good::0 39471 48.79% 48.79% # number of times we switched to this ipl from a different ipl
+system.cpu1.kern.ipl_good::22 1966 2.43% 51.21% # number of times we switched to this ipl from a different ipl
+system.cpu1.kern.ipl_good::30 93 0.11% 51.33% # number of times we switched to this ipl from a different ipl
+system.cpu1.kern.ipl_good::31 39378 48.67% 100.00% # number of times we switched to this ipl from a different ipl
+system.cpu1.kern.ipl_good::total 80908 # number of times we switched to this ipl from a different ipl
+system.cpu1.kern.ipl_ticks::0 1902956585000 96.22% 96.22% # number of cycles we spent at this ipl
+system.cpu1.kern.ipl_ticks::22 734079500 0.04% 96.26% # number of cycles we spent at this ipl
+system.cpu1.kern.ipl_ticks::30 70449000 0.00% 96.26% # number of cycles we spent at this ipl
+system.cpu1.kern.ipl_ticks::31 73947425500 3.74% 100.00% # number of cycles we spent at this ipl
+system.cpu1.kern.ipl_ticks::total 1977708539000 # number of cycles we spent at this ipl
+system.cpu1.kern.ipl_used::0 0.976884 # fraction of swpipl calls that actually changed the ipl
system.cpu1.kern.ipl_used::22 1 # fraction of swpipl calls that actually changed the ipl
system.cpu1.kern.ipl_used::30 1 # fraction of swpipl calls that actually changed the ipl
-system.cpu1.kern.ipl_used::31 0.630781 # fraction of swpipl calls that actually changed the ipl
-system.cpu1.kern.ipl_used::total 0.773767 # fraction of swpipl calls that actually changed the ipl
+system.cpu1.kern.ipl_used::31 0.690140 # fraction of swpipl calls that actually changed the ipl
+system.cpu1.kern.ipl_used::total 0.812966 # fraction of swpipl calls that actually changed the ipl
system.cpu1.kern.syscall::3 11 10.58% 10.58% # number of syscalls executed
system.cpu1.kern.syscall::6 10 9.62% 20.19% # number of syscalls executed
system.cpu1.kern.syscall::15 1 0.96% 21.15% # number of syscalls executed
@@ -864,124 +821,179 @@ system.cpu1.kern.syscall::74 10 9.62% 97.12% # nu
system.cpu1.kern.syscall::132 3 2.88% 100.00% # number of syscalls executed
system.cpu1.kern.syscall::total 104 # number of syscalls executed
system.cpu1.kern.callpal::cserve 1 0.00% 0.00% # number of callpals executed
-system.cpu1.kern.callpal::wripir 435 0.59% 0.59% # number of callpals executed
-system.cpu1.kern.callpal::wrmces 1 0.00% 0.59% # number of callpals executed
-system.cpu1.kern.callpal::wrfen 1 0.00% 0.59% # number of callpals executed
-system.cpu1.kern.callpal::swpctx 2064 2.79% 3.38% # number of callpals executed
-system.cpu1.kern.callpal::tbi 3 0.00% 3.39% # number of callpals executed
-system.cpu1.kern.callpal::wrent 7 0.01% 3.40% # number of callpals executed
-system.cpu1.kern.callpal::swpipl 65156 88.12% 91.51% # number of callpals executed
-system.cpu1.kern.callpal::rdps 2261 3.06% 94.57% # number of callpals executed
-system.cpu1.kern.callpal::wrkgp 1 0.00% 94.57% # number of callpals executed
-system.cpu1.kern.callpal::wrusp 4 0.01% 94.58% # number of callpals executed
-system.cpu1.kern.callpal::whami 3 0.00% 94.58% # number of callpals executed
-system.cpu1.kern.callpal::rti 3824 5.17% 99.76% # number of callpals executed
-system.cpu1.kern.callpal::callsys 136 0.18% 99.94% # number of callpals executed
-system.cpu1.kern.callpal::imb 44 0.06% 100.00% # number of callpals executed
+system.cpu1.kern.callpal::wripir 17 0.02% 0.02% # number of callpals executed
+system.cpu1.kern.callpal::wrmces 1 0.00% 0.02% # number of callpals executed
+system.cpu1.kern.callpal::wrfen 1 0.00% 0.02% # number of callpals executed
+system.cpu1.kern.callpal::swpctx 2247 2.20% 2.22% # number of callpals executed
+system.cpu1.kern.callpal::tbi 3 0.00% 2.22% # number of callpals executed
+system.cpu1.kern.callpal::wrent 7 0.01% 2.23% # number of callpals executed
+system.cpu1.kern.callpal::swpipl 94014 91.97% 94.20% # number of callpals executed
+system.cpu1.kern.callpal::rdps 2296 2.25% 96.44% # number of callpals executed
+system.cpu1.kern.callpal::wrkgp 1 0.00% 96.44% # number of callpals executed
+system.cpu1.kern.callpal::wrusp 4 0.00% 96.45% # number of callpals executed
+system.cpu1.kern.callpal::whami 3 0.00% 96.45% # number of callpals executed
+system.cpu1.kern.callpal::rti 3448 3.37% 99.82% # number of callpals executed
+system.cpu1.kern.callpal::callsys 136 0.13% 99.96% # number of callpals executed
+system.cpu1.kern.callpal::imb 44 0.04% 100.00% # number of callpals executed
system.cpu1.kern.callpal::rdunique 1 0.00% 100.00% # number of callpals executed
-system.cpu1.kern.callpal::total 73942 # number of callpals executed
-system.cpu1.kern.mode_switch::kernel 2112 # number of protection mode switches
-system.cpu1.kern.mode_switch::user 464 # number of protection mode switches
-system.cpu1.kern.mode_switch::idle 2921 # number of protection mode switches
-system.cpu1.kern.mode_good::kernel 911
-system.cpu1.kern.mode_good::user 464
-system.cpu1.kern.mode_good::idle 447
-system.cpu1.kern.mode_switch_good::kernel 0.431345 # fraction of useful protection mode switches
+system.cpu1.kern.callpal::total 102224 # number of callpals executed
+system.cpu1.kern.mode_switch::kernel 2738 # number of protection mode switches
+system.cpu1.kern.mode_switch::user 463 # number of protection mode switches
+system.cpu1.kern.mode_switch::idle 2043 # number of protection mode switches
+system.cpu1.kern.mode_good::kernel 518
+system.cpu1.kern.mode_good::user 463
+system.cpu1.kern.mode_good::idle 55
+system.cpu1.kern.mode_switch_good::kernel 0.189189 # fraction of useful protection mode switches
system.cpu1.kern.mode_switch_good::user 1 # fraction of useful protection mode switches
-system.cpu1.kern.mode_switch_good::idle 0.153030 # fraction of useful protection mode switches
-system.cpu1.kern.mode_switch_good::total 0.331454 # fraction of useful protection mode switches
-system.cpu1.kern.mode_ticks::kernel 19415818500 0.98% 0.98% # number of ticks spent at the given mode
-system.cpu1.kern.mode_ticks::user 1728972000 0.09% 1.07% # number of ticks spent at the given mode
-system.cpu1.kern.mode_ticks::idle 1961439827500 98.93% 100.00% # number of ticks spent at the given mode
-system.cpu1.kern.swap_context 2065 # number of times the context was actually changed
-system.cpu1.dcache.tags.replacements 173710 # number of replacements
-system.cpu1.dcache.tags.tagsinuse 481.751289 # Cycle average of tags in use
-system.cpu1.dcache.tags.total_refs 4161033 # Total number of references to valid blocks.
-system.cpu1.dcache.tags.sampled_refs 174222 # Sample count of references to valid blocks.
-system.cpu1.dcache.tags.avg_refs 23.883511 # Average number of references to valid blocks.
-system.cpu1.dcache.tags.warmup_cycle 90304766500 # Cycle when the warmup percentage was hit.
-system.cpu1.dcache.tags.occ_blocks::cpu1.data 481.751289 # Average occupied blocks per requestor
-system.cpu1.dcache.tags.occ_percent::cpu1.data 0.940920 # Average percentage of cache occupancy
-system.cpu1.dcache.tags.occ_percent::total 0.940920 # Average percentage of cache occupancy
+system.cpu1.kern.mode_switch_good::idle 0.026921 # fraction of useful protection mode switches
+system.cpu1.kern.mode_switch_good::total 0.197559 # fraction of useful protection mode switches
+system.cpu1.kern.mode_ticks::kernel 70603027000 3.57% 3.57% # number of ticks spent at the given mode
+system.cpu1.kern.mode_ticks::user 1708148000 0.09% 3.66% # number of ticks spent at the given mode
+system.cpu1.kern.mode_ticks::idle 1905397362000 96.34% 100.00% # number of ticks spent at the given mode
+system.cpu1.kern.swap_context 2248 # number of times the context was actually changed
+system.cpu1.committedInsts 23184073 # Number of instructions committed
+system.cpu1.committedOps 23184073 # Number of ops (including micro ops) committed
+system.cpu1.num_int_alu_accesses 21342235 # Number of integer alu accesses
+system.cpu1.num_fp_alu_accesses 193178 # Number of float alu accesses
+system.cpu1.num_func_calls 708348 # number of times a function call or return occured
+system.cpu1.num_conditional_control_insts 2510657 # number of instructions that are conditional controls
+system.cpu1.num_int_insts 21342235 # number of integer instructions
+system.cpu1.num_fp_insts 193178 # number of float instructions
+system.cpu1.num_int_register_reads 29195011 # number of times the integer registers were read
+system.cpu1.num_int_register_writes 15673593 # number of times the integer registers were written
+system.cpu1.num_fp_register_reads 100176 # number of times the floating registers were read
+system.cpu1.num_fp_register_writes 102374 # number of times the floating registers were written
+system.cpu1.num_mem_refs 6716060 # number of memory refs
+system.cpu1.num_load_insts 3980976 # Number of load instructions
+system.cpu1.num_store_insts 2735084 # Number of store instructions
+system.cpu1.num_idle_cycles 3859200221.998049 # Number of idle cycles
+system.cpu1.num_busy_cycles 96218326.001951 # Number of busy cycles
+system.cpu1.not_idle_fraction 0.024326 # Percentage of non-idle cycles
+system.cpu1.idle_fraction 0.975674 # Percentage of idle cycles
+system.cpu1.Branches 3468812 # Number of branches fetched
+system.cpu1.op_class::No_OpClass 1369332 5.91% 5.91% # Class of executed instruction
+system.cpu1.op_class::IntAlu 14462485 62.37% 68.28% # Class of executed instruction
+system.cpu1.op_class::IntMult 32790 0.14% 68.42% # Class of executed instruction
+system.cpu1.op_class::IntDiv 0 0.00% 68.42% # Class of executed instruction
+system.cpu1.op_class::FloatAdd 15288 0.07% 68.48% # Class of executed instruction
+system.cpu1.op_class::FloatCmp 0 0.00% 68.48% # Class of executed instruction
+system.cpu1.op_class::FloatCvt 0 0.00% 68.48% # Class of executed instruction
+system.cpu1.op_class::FloatMult 0 0.00% 68.48% # Class of executed instruction
+system.cpu1.op_class::FloatDiv 1986 0.01% 68.49% # Class of executed instruction
+system.cpu1.op_class::FloatSqrt 0 0.00% 68.49% # Class of executed instruction
+system.cpu1.op_class::SimdAdd 0 0.00% 68.49% # Class of executed instruction
+system.cpu1.op_class::SimdAddAcc 0 0.00% 68.49% # Class of executed instruction
+system.cpu1.op_class::SimdAlu 0 0.00% 68.49% # Class of executed instruction
+system.cpu1.op_class::SimdCmp 0 0.00% 68.49% # Class of executed instruction
+system.cpu1.op_class::SimdCvt 0 0.00% 68.49% # Class of executed instruction
+system.cpu1.op_class::SimdMisc 0 0.00% 68.49% # Class of executed instruction
+system.cpu1.op_class::SimdMult 0 0.00% 68.49% # Class of executed instruction
+system.cpu1.op_class::SimdMultAcc 0 0.00% 68.49% # Class of executed instruction
+system.cpu1.op_class::SimdShift 0 0.00% 68.49% # Class of executed instruction
+system.cpu1.op_class::SimdShiftAcc 0 0.00% 68.49% # Class of executed instruction
+system.cpu1.op_class::SimdSqrt 0 0.00% 68.49% # Class of executed instruction
+system.cpu1.op_class::SimdFloatAdd 0 0.00% 68.49% # Class of executed instruction
+system.cpu1.op_class::SimdFloatAlu 0 0.00% 68.49% # Class of executed instruction
+system.cpu1.op_class::SimdFloatCmp 0 0.00% 68.49% # Class of executed instruction
+system.cpu1.op_class::SimdFloatCvt 0 0.00% 68.49% # Class of executed instruction
+system.cpu1.op_class::SimdFloatDiv 0 0.00% 68.49% # Class of executed instruction
+system.cpu1.op_class::SimdFloatMisc 0 0.00% 68.49% # Class of executed instruction
+system.cpu1.op_class::SimdFloatMult 0 0.00% 68.49% # Class of executed instruction
+system.cpu1.op_class::SimdFloatMultAcc 0 0.00% 68.49% # Class of executed instruction
+system.cpu1.op_class::SimdFloatSqrt 0 0.00% 68.49% # Class of executed instruction
+system.cpu1.op_class::MemRead 4085109 17.62% 86.11% # Class of executed instruction
+system.cpu1.op_class::MemWrite 2736216 11.80% 97.91% # Class of executed instruction
+system.cpu1.op_class::IprAccess 484231 2.09% 100.00% # Class of executed instruction
+system.cpu1.op_class::InstPrefetch 0 0.00% 100.00% # Class of executed instruction
+system.cpu1.op_class::total 23187437 # Class of executed instruction
+system.cpu1.dcache.tags.replacements 637928 # number of replacements
+system.cpu1.dcache.tags.tagsinuse 487.645459 # Cycle average of tags in use
+system.cpu1.dcache.tags.total_refs 6059697 # Total number of references to valid blocks.
+system.cpu1.dcache.tags.sampled_refs 638440 # Sample count of references to valid blocks.
+system.cpu1.dcache.tags.avg_refs 9.491412 # Average number of references to valid blocks.
+system.cpu1.dcache.tags.warmup_cycle 77414441500 # Cycle when the warmup percentage was hit.
+system.cpu1.dcache.tags.occ_blocks::cpu1.data 487.645459 # Average occupied blocks per requestor
+system.cpu1.dcache.tags.occ_percent::cpu1.data 0.952433 # Average percentage of cache occupancy
+system.cpu1.dcache.tags.occ_percent::total 0.952433 # Average percentage of cache occupancy
system.cpu1.dcache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id
-system.cpu1.dcache.tags.age_task_id_blocks_1024::0 111 # Occupied blocks per task id
-system.cpu1.dcache.tags.age_task_id_blocks_1024::1 333 # Occupied blocks per task id
-system.cpu1.dcache.tags.age_task_id_blocks_1024::2 68 # Occupied blocks per task id
+system.cpu1.dcache.tags.age_task_id_blocks_1024::0 183 # Occupied blocks per task id
+system.cpu1.dcache.tags.age_task_id_blocks_1024::1 262 # Occupied blocks per task id
+system.cpu1.dcache.tags.age_task_id_blocks_1024::2 67 # Occupied blocks per task id
system.cpu1.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
-system.cpu1.dcache.tags.tag_accesses 17592927 # Number of tag accesses
-system.cpu1.dcache.tags.data_accesses 17592927 # Number of data accesses
-system.cpu1.dcache.ReadReq_hits::cpu1.data 2337017 # number of ReadReq hits
-system.cpu1.dcache.ReadReq_hits::total 2337017 # number of ReadReq hits
-system.cpu1.dcache.WriteReq_hits::cpu1.data 1705874 # number of WriteReq hits
-system.cpu1.dcache.WriteReq_hits::total 1705874 # number of WriteReq hits
-system.cpu1.dcache.LoadLockedReq_hits::cpu1.data 50407 # number of LoadLockedReq hits
-system.cpu1.dcache.LoadLockedReq_hits::total 50407 # number of LoadLockedReq hits
-system.cpu1.dcache.StoreCondReq_hits::cpu1.data 53062 # number of StoreCondReq hits
-system.cpu1.dcache.StoreCondReq_hits::total 53062 # number of StoreCondReq hits
-system.cpu1.dcache.demand_hits::cpu1.data 4042891 # number of demand (read+write) hits
-system.cpu1.dcache.demand_hits::total 4042891 # number of demand (read+write) hits
-system.cpu1.dcache.overall_hits::cpu1.data 4042891 # number of overall hits
-system.cpu1.dcache.overall_hits::total 4042891 # number of overall hits
-system.cpu1.dcache.ReadReq_misses::cpu1.data 123430 # number of ReadReq misses
-system.cpu1.dcache.ReadReq_misses::total 123430 # number of ReadReq misses
-system.cpu1.dcache.WriteReq_misses::cpu1.data 65652 # number of WriteReq misses
-system.cpu1.dcache.WriteReq_misses::total 65652 # number of WriteReq misses
-system.cpu1.dcache.LoadLockedReq_misses::cpu1.data 9249 # number of LoadLockedReq misses
-system.cpu1.dcache.LoadLockedReq_misses::total 9249 # number of LoadLockedReq misses
-system.cpu1.dcache.StoreCondReq_misses::cpu1.data 6101 # number of StoreCondReq misses
-system.cpu1.dcache.StoreCondReq_misses::total 6101 # number of StoreCondReq misses
-system.cpu1.dcache.demand_misses::cpu1.data 189082 # number of demand (read+write) misses
-system.cpu1.dcache.demand_misses::total 189082 # number of demand (read+write) misses
-system.cpu1.dcache.overall_misses::cpu1.data 189082 # number of overall misses
-system.cpu1.dcache.overall_misses::total 189082 # number of overall misses
-system.cpu1.dcache.ReadReq_miss_latency::cpu1.data 1554368000 # number of ReadReq miss cycles
-system.cpu1.dcache.ReadReq_miss_latency::total 1554368000 # number of ReadReq miss cycles
-system.cpu1.dcache.WriteReq_miss_latency::cpu1.data 1876323500 # number of WriteReq miss cycles
-system.cpu1.dcache.WriteReq_miss_latency::total 1876323500 # number of WriteReq miss cycles
-system.cpu1.dcache.LoadLockedReq_miss_latency::cpu1.data 84244000 # number of LoadLockedReq miss cycles
-system.cpu1.dcache.LoadLockedReq_miss_latency::total 84244000 # number of LoadLockedReq miss cycles
-system.cpu1.dcache.StoreCondReq_miss_latency::cpu1.data 98989500 # number of StoreCondReq miss cycles
-system.cpu1.dcache.StoreCondReq_miss_latency::total 98989500 # number of StoreCondReq miss cycles
-system.cpu1.dcache.demand_miss_latency::cpu1.data 3430691500 # number of demand (read+write) miss cycles
-system.cpu1.dcache.demand_miss_latency::total 3430691500 # number of demand (read+write) miss cycles
-system.cpu1.dcache.overall_miss_latency::cpu1.data 3430691500 # number of overall miss cycles
-system.cpu1.dcache.overall_miss_latency::total 3430691500 # number of overall miss cycles
-system.cpu1.dcache.ReadReq_accesses::cpu1.data 2460447 # number of ReadReq accesses(hits+misses)
-system.cpu1.dcache.ReadReq_accesses::total 2460447 # number of ReadReq accesses(hits+misses)
-system.cpu1.dcache.WriteReq_accesses::cpu1.data 1771526 # number of WriteReq accesses(hits+misses)
-system.cpu1.dcache.WriteReq_accesses::total 1771526 # number of WriteReq accesses(hits+misses)
-system.cpu1.dcache.LoadLockedReq_accesses::cpu1.data 59656 # number of LoadLockedReq accesses(hits+misses)
-system.cpu1.dcache.LoadLockedReq_accesses::total 59656 # number of LoadLockedReq accesses(hits+misses)
-system.cpu1.dcache.StoreCondReq_accesses::cpu1.data 59163 # number of StoreCondReq accesses(hits+misses)
-system.cpu1.dcache.StoreCondReq_accesses::total 59163 # number of StoreCondReq accesses(hits+misses)
-system.cpu1.dcache.demand_accesses::cpu1.data 4231973 # number of demand (read+write) accesses
-system.cpu1.dcache.demand_accesses::total 4231973 # number of demand (read+write) accesses
-system.cpu1.dcache.overall_accesses::cpu1.data 4231973 # number of overall (read+write) accesses
-system.cpu1.dcache.overall_accesses::total 4231973 # number of overall (read+write) accesses
-system.cpu1.dcache.ReadReq_miss_rate::cpu1.data 0.050166 # miss rate for ReadReq accesses
-system.cpu1.dcache.ReadReq_miss_rate::total 0.050166 # miss rate for ReadReq accesses
-system.cpu1.dcache.WriteReq_miss_rate::cpu1.data 0.037060 # miss rate for WriteReq accesses
-system.cpu1.dcache.WriteReq_miss_rate::total 0.037060 # miss rate for WriteReq accesses
-system.cpu1.dcache.LoadLockedReq_miss_rate::cpu1.data 0.155039 # miss rate for LoadLockedReq accesses
-system.cpu1.dcache.LoadLockedReq_miss_rate::total 0.155039 # miss rate for LoadLockedReq accesses
-system.cpu1.dcache.StoreCondReq_miss_rate::cpu1.data 0.103122 # miss rate for StoreCondReq accesses
-system.cpu1.dcache.StoreCondReq_miss_rate::total 0.103122 # miss rate for StoreCondReq accesses
-system.cpu1.dcache.demand_miss_rate::cpu1.data 0.044679 # miss rate for demand accesses
-system.cpu1.dcache.demand_miss_rate::total 0.044679 # miss rate for demand accesses
-system.cpu1.dcache.overall_miss_rate::cpu1.data 0.044679 # miss rate for overall accesses
-system.cpu1.dcache.overall_miss_rate::total 0.044679 # miss rate for overall accesses
-system.cpu1.dcache.ReadReq_avg_miss_latency::cpu1.data 12593.113506 # average ReadReq miss latency
-system.cpu1.dcache.ReadReq_avg_miss_latency::total 12593.113506 # average ReadReq miss latency
-system.cpu1.dcache.WriteReq_avg_miss_latency::cpu1.data 28579.837629 # average WriteReq miss latency
-system.cpu1.dcache.WriteReq_avg_miss_latency::total 28579.837629 # average WriteReq miss latency
-system.cpu1.dcache.LoadLockedReq_avg_miss_latency::cpu1.data 9108.444156 # average LoadLockedReq miss latency
-system.cpu1.dcache.LoadLockedReq_avg_miss_latency::total 9108.444156 # average LoadLockedReq miss latency
-system.cpu1.dcache.StoreCondReq_avg_miss_latency::cpu1.data 16225.127028 # average StoreCondReq miss latency
-system.cpu1.dcache.StoreCondReq_avg_miss_latency::total 16225.127028 # average StoreCondReq miss latency
-system.cpu1.dcache.demand_avg_miss_latency::cpu1.data 18143.934907 # average overall miss latency
-system.cpu1.dcache.demand_avg_miss_latency::total 18143.934907 # average overall miss latency
-system.cpu1.dcache.overall_avg_miss_latency::cpu1.data 18143.934907 # average overall miss latency
-system.cpu1.dcache.overall_avg_miss_latency::total 18143.934907 # average overall miss latency
+system.cpu1.dcache.tags.tag_accesses 27453473 # Number of tag accesses
+system.cpu1.dcache.tags.data_accesses 27453473 # Number of data accesses
+system.cpu1.dcache.ReadReq_hits::cpu1.data 3383453 # number of ReadReq hits
+system.cpu1.dcache.ReadReq_hits::total 3383453 # number of ReadReq hits
+system.cpu1.dcache.WriteReq_hits::cpu1.data 2527183 # number of WriteReq hits
+system.cpu1.dcache.WriteReq_hits::total 2527183 # number of WriteReq hits
+system.cpu1.dcache.LoadLockedReq_hits::cpu1.data 67642 # number of LoadLockedReq hits
+system.cpu1.dcache.LoadLockedReq_hits::total 67642 # number of LoadLockedReq hits
+system.cpu1.dcache.StoreCondReq_hits::cpu1.data 79428 # number of StoreCondReq hits
+system.cpu1.dcache.StoreCondReq_hits::total 79428 # number of StoreCondReq hits
+system.cpu1.dcache.demand_hits::cpu1.data 5910636 # number of demand (read+write) hits
+system.cpu1.dcache.demand_hits::total 5910636 # number of demand (read+write) hits
+system.cpu1.dcache.overall_hits::cpu1.data 5910636 # number of overall hits
+system.cpu1.dcache.overall_hits::total 5910636 # number of overall hits
+system.cpu1.dcache.ReadReq_misses::cpu1.data 511536 # number of ReadReq misses
+system.cpu1.dcache.ReadReq_misses::total 511536 # number of ReadReq misses
+system.cpu1.dcache.WriteReq_misses::cpu1.data 119772 # number of WriteReq misses
+system.cpu1.dcache.WriteReq_misses::total 119772 # number of WriteReq misses
+system.cpu1.dcache.LoadLockedReq_misses::cpu1.data 12967 # number of LoadLockedReq misses
+system.cpu1.dcache.LoadLockedReq_misses::total 12967 # number of LoadLockedReq misses
+system.cpu1.dcache.StoreCondReq_misses::cpu1.data 653 # number of StoreCondReq misses
+system.cpu1.dcache.StoreCondReq_misses::total 653 # number of StoreCondReq misses
+system.cpu1.dcache.demand_misses::cpu1.data 631308 # number of demand (read+write) misses
+system.cpu1.dcache.demand_misses::total 631308 # number of demand (read+write) misses
+system.cpu1.dcache.overall_misses::cpu1.data 631308 # number of overall misses
+system.cpu1.dcache.overall_misses::total 631308 # number of overall misses
+system.cpu1.dcache.ReadReq_miss_latency::cpu1.data 6625803500 # number of ReadReq miss cycles
+system.cpu1.dcache.ReadReq_miss_latency::total 6625803500 # number of ReadReq miss cycles
+system.cpu1.dcache.WriteReq_miss_latency::cpu1.data 3933748500 # number of WriteReq miss cycles
+system.cpu1.dcache.WriteReq_miss_latency::total 3933748500 # number of WriteReq miss cycles
+system.cpu1.dcache.LoadLockedReq_miss_latency::cpu1.data 167428500 # number of LoadLockedReq miss cycles
+system.cpu1.dcache.LoadLockedReq_miss_latency::total 167428500 # number of LoadLockedReq miss cycles
+system.cpu1.dcache.StoreCondReq_miss_latency::cpu1.data 10386500 # number of StoreCondReq miss cycles
+system.cpu1.dcache.StoreCondReq_miss_latency::total 10386500 # number of StoreCondReq miss cycles
+system.cpu1.dcache.demand_miss_latency::cpu1.data 10559552000 # number of demand (read+write) miss cycles
+system.cpu1.dcache.demand_miss_latency::total 10559552000 # number of demand (read+write) miss cycles
+system.cpu1.dcache.overall_miss_latency::cpu1.data 10559552000 # number of overall miss cycles
+system.cpu1.dcache.overall_miss_latency::total 10559552000 # number of overall miss cycles
+system.cpu1.dcache.ReadReq_accesses::cpu1.data 3894989 # number of ReadReq accesses(hits+misses)
+system.cpu1.dcache.ReadReq_accesses::total 3894989 # number of ReadReq accesses(hits+misses)
+system.cpu1.dcache.WriteReq_accesses::cpu1.data 2646955 # number of WriteReq accesses(hits+misses)
+system.cpu1.dcache.WriteReq_accesses::total 2646955 # number of WriteReq accesses(hits+misses)
+system.cpu1.dcache.LoadLockedReq_accesses::cpu1.data 80609 # number of LoadLockedReq accesses(hits+misses)
+system.cpu1.dcache.LoadLockedReq_accesses::total 80609 # number of LoadLockedReq accesses(hits+misses)
+system.cpu1.dcache.StoreCondReq_accesses::cpu1.data 80081 # number of StoreCondReq accesses(hits+misses)
+system.cpu1.dcache.StoreCondReq_accesses::total 80081 # number of StoreCondReq accesses(hits+misses)
+system.cpu1.dcache.demand_accesses::cpu1.data 6541944 # number of demand (read+write) accesses
+system.cpu1.dcache.demand_accesses::total 6541944 # number of demand (read+write) accesses
+system.cpu1.dcache.overall_accesses::cpu1.data 6541944 # number of overall (read+write) accesses
+system.cpu1.dcache.overall_accesses::total 6541944 # number of overall (read+write) accesses
+system.cpu1.dcache.ReadReq_miss_rate::cpu1.data 0.131332 # miss rate for ReadReq accesses
+system.cpu1.dcache.ReadReq_miss_rate::total 0.131332 # miss rate for ReadReq accesses
+system.cpu1.dcache.WriteReq_miss_rate::cpu1.data 0.045249 # miss rate for WriteReq accesses
+system.cpu1.dcache.WriteReq_miss_rate::total 0.045249 # miss rate for WriteReq accesses
+system.cpu1.dcache.LoadLockedReq_miss_rate::cpu1.data 0.160863 # miss rate for LoadLockedReq accesses
+system.cpu1.dcache.LoadLockedReq_miss_rate::total 0.160863 # miss rate for LoadLockedReq accesses
+system.cpu1.dcache.StoreCondReq_miss_rate::cpu1.data 0.008154 # miss rate for StoreCondReq accesses
+system.cpu1.dcache.StoreCondReq_miss_rate::total 0.008154 # miss rate for StoreCondReq accesses
+system.cpu1.dcache.demand_miss_rate::cpu1.data 0.096502 # miss rate for demand accesses
+system.cpu1.dcache.demand_miss_rate::total 0.096502 # miss rate for demand accesses
+system.cpu1.dcache.overall_miss_rate::cpu1.data 0.096502 # miss rate for overall accesses
+system.cpu1.dcache.overall_miss_rate::total 0.096502 # miss rate for overall accesses
+system.cpu1.dcache.ReadReq_avg_miss_latency::cpu1.data 12952.760901 # average ReadReq miss latency
+system.cpu1.dcache.ReadReq_avg_miss_latency::total 12952.760901 # average ReadReq miss latency
+system.cpu1.dcache.WriteReq_avg_miss_latency::cpu1.data 32843.640417 # average WriteReq miss latency
+system.cpu1.dcache.WriteReq_avg_miss_latency::total 32843.640417 # average WriteReq miss latency
+system.cpu1.dcache.LoadLockedReq_avg_miss_latency::cpu1.data 12911.891725 # average LoadLockedReq miss latency
+system.cpu1.dcache.LoadLockedReq_avg_miss_latency::total 12911.891725 # average LoadLockedReq miss latency
+system.cpu1.dcache.StoreCondReq_avg_miss_latency::cpu1.data 15905.819296 # average StoreCondReq miss latency
+system.cpu1.dcache.StoreCondReq_avg_miss_latency::total 15905.819296 # average StoreCondReq miss latency
+system.cpu1.dcache.demand_avg_miss_latency::cpu1.data 16726.466321 # average overall miss latency
+system.cpu1.dcache.demand_avg_miss_latency::total 16726.466321 # average overall miss latency
+system.cpu1.dcache.overall_avg_miss_latency::cpu1.data 16726.466321 # average overall miss latency
+system.cpu1.dcache.overall_avg_miss_latency::total 16726.466321 # average overall miss latency
system.cpu1.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu1.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu1.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -990,128 +1002,128 @@ system.cpu1.dcache.avg_blocked_cycles::no_mshrs nan
system.cpu1.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu1.dcache.fast_writes 0 # number of fast writes performed
system.cpu1.dcache.cache_copies 0 # number of cache copies performed
-system.cpu1.dcache.writebacks::writebacks 119711 # number of writebacks
-system.cpu1.dcache.writebacks::total 119711 # number of writebacks
-system.cpu1.dcache.ReadReq_mshr_misses::cpu1.data 123430 # number of ReadReq MSHR misses
-system.cpu1.dcache.ReadReq_mshr_misses::total 123430 # number of ReadReq MSHR misses
-system.cpu1.dcache.WriteReq_mshr_misses::cpu1.data 65652 # number of WriteReq MSHR misses
-system.cpu1.dcache.WriteReq_mshr_misses::total 65652 # number of WriteReq MSHR misses
-system.cpu1.dcache.LoadLockedReq_mshr_misses::cpu1.data 9249 # number of LoadLockedReq MSHR misses
-system.cpu1.dcache.LoadLockedReq_mshr_misses::total 9249 # number of LoadLockedReq MSHR misses
-system.cpu1.dcache.StoreCondReq_mshr_misses::cpu1.data 6101 # number of StoreCondReq MSHR misses
-system.cpu1.dcache.StoreCondReq_mshr_misses::total 6101 # number of StoreCondReq MSHR misses
-system.cpu1.dcache.demand_mshr_misses::cpu1.data 189082 # number of demand (read+write) MSHR misses
-system.cpu1.dcache.demand_mshr_misses::total 189082 # number of demand (read+write) MSHR misses
-system.cpu1.dcache.overall_mshr_misses::cpu1.data 189082 # number of overall MSHR misses
-system.cpu1.dcache.overall_mshr_misses::total 189082 # number of overall MSHR misses
-system.cpu1.dcache.ReadReq_mshr_uncacheable::cpu1.data 118 # number of ReadReq MSHR uncacheable
-system.cpu1.dcache.ReadReq_mshr_uncacheable::total 118 # number of ReadReq MSHR uncacheable
-system.cpu1.dcache.WriteReq_mshr_uncacheable::cpu1.data 3347 # number of WriteReq MSHR uncacheable
-system.cpu1.dcache.WriteReq_mshr_uncacheable::total 3347 # number of WriteReq MSHR uncacheable
-system.cpu1.dcache.overall_mshr_uncacheable_misses::cpu1.data 3465 # number of overall MSHR uncacheable misses
-system.cpu1.dcache.overall_mshr_uncacheable_misses::total 3465 # number of overall MSHR uncacheable misses
-system.cpu1.dcache.ReadReq_mshr_miss_latency::cpu1.data 1430938000 # number of ReadReq MSHR miss cycles
-system.cpu1.dcache.ReadReq_mshr_miss_latency::total 1430938000 # number of ReadReq MSHR miss cycles
-system.cpu1.dcache.WriteReq_mshr_miss_latency::cpu1.data 1810671500 # number of WriteReq MSHR miss cycles
-system.cpu1.dcache.WriteReq_mshr_miss_latency::total 1810671500 # number of WriteReq MSHR miss cycles
-system.cpu1.dcache.LoadLockedReq_mshr_miss_latency::cpu1.data 74995000 # number of LoadLockedReq MSHR miss cycles
-system.cpu1.dcache.LoadLockedReq_mshr_miss_latency::total 74995000 # number of LoadLockedReq MSHR miss cycles
-system.cpu1.dcache.StoreCondReq_mshr_miss_latency::cpu1.data 92888500 # number of StoreCondReq MSHR miss cycles
-system.cpu1.dcache.StoreCondReq_mshr_miss_latency::total 92888500 # number of StoreCondReq MSHR miss cycles
-system.cpu1.dcache.demand_mshr_miss_latency::cpu1.data 3241609500 # number of demand (read+write) MSHR miss cycles
-system.cpu1.dcache.demand_mshr_miss_latency::total 3241609500 # number of demand (read+write) MSHR miss cycles
-system.cpu1.dcache.overall_mshr_miss_latency::cpu1.data 3241609500 # number of overall MSHR miss cycles
-system.cpu1.dcache.overall_mshr_miss_latency::total 3241609500 # number of overall MSHR miss cycles
-system.cpu1.dcache.ReadReq_mshr_uncacheable_latency::cpu1.data 23714500 # number of ReadReq MSHR uncacheable cycles
-system.cpu1.dcache.ReadReq_mshr_uncacheable_latency::total 23714500 # number of ReadReq MSHR uncacheable cycles
-system.cpu1.dcache.WriteReq_mshr_uncacheable_latency::cpu1.data 747400000 # number of WriteReq MSHR uncacheable cycles
-system.cpu1.dcache.WriteReq_mshr_uncacheable_latency::total 747400000 # number of WriteReq MSHR uncacheable cycles
-system.cpu1.dcache.overall_mshr_uncacheable_latency::cpu1.data 771114500 # number of overall MSHR uncacheable cycles
-system.cpu1.dcache.overall_mshr_uncacheable_latency::total 771114500 # number of overall MSHR uncacheable cycles
-system.cpu1.dcache.ReadReq_mshr_miss_rate::cpu1.data 0.050166 # mshr miss rate for ReadReq accesses
-system.cpu1.dcache.ReadReq_mshr_miss_rate::total 0.050166 # mshr miss rate for ReadReq accesses
-system.cpu1.dcache.WriteReq_mshr_miss_rate::cpu1.data 0.037060 # mshr miss rate for WriteReq accesses
-system.cpu1.dcache.WriteReq_mshr_miss_rate::total 0.037060 # mshr miss rate for WriteReq accesses
-system.cpu1.dcache.LoadLockedReq_mshr_miss_rate::cpu1.data 0.155039 # mshr miss rate for LoadLockedReq accesses
-system.cpu1.dcache.LoadLockedReq_mshr_miss_rate::total 0.155039 # mshr miss rate for LoadLockedReq accesses
-system.cpu1.dcache.StoreCondReq_mshr_miss_rate::cpu1.data 0.103122 # mshr miss rate for StoreCondReq accesses
-system.cpu1.dcache.StoreCondReq_mshr_miss_rate::total 0.103122 # mshr miss rate for StoreCondReq accesses
-system.cpu1.dcache.demand_mshr_miss_rate::cpu1.data 0.044679 # mshr miss rate for demand accesses
-system.cpu1.dcache.demand_mshr_miss_rate::total 0.044679 # mshr miss rate for demand accesses
-system.cpu1.dcache.overall_mshr_miss_rate::cpu1.data 0.044679 # mshr miss rate for overall accesses
-system.cpu1.dcache.overall_mshr_miss_rate::total 0.044679 # mshr miss rate for overall accesses
-system.cpu1.dcache.ReadReq_avg_mshr_miss_latency::cpu1.data 11593.113506 # average ReadReq mshr miss latency
-system.cpu1.dcache.ReadReq_avg_mshr_miss_latency::total 11593.113506 # average ReadReq mshr miss latency
-system.cpu1.dcache.WriteReq_avg_mshr_miss_latency::cpu1.data 27579.837629 # average WriteReq mshr miss latency
-system.cpu1.dcache.WriteReq_avg_mshr_miss_latency::total 27579.837629 # average WriteReq mshr miss latency
-system.cpu1.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu1.data 8108.444156 # average LoadLockedReq mshr miss latency
-system.cpu1.dcache.LoadLockedReq_avg_mshr_miss_latency::total 8108.444156 # average LoadLockedReq mshr miss latency
-system.cpu1.dcache.StoreCondReq_avg_mshr_miss_latency::cpu1.data 15225.127028 # average StoreCondReq mshr miss latency
-system.cpu1.dcache.StoreCondReq_avg_mshr_miss_latency::total 15225.127028 # average StoreCondReq mshr miss latency
-system.cpu1.dcache.demand_avg_mshr_miss_latency::cpu1.data 17143.934907 # average overall mshr miss latency
-system.cpu1.dcache.demand_avg_mshr_miss_latency::total 17143.934907 # average overall mshr miss latency
-system.cpu1.dcache.overall_avg_mshr_miss_latency::cpu1.data 17143.934907 # average overall mshr miss latency
-system.cpu1.dcache.overall_avg_mshr_miss_latency::total 17143.934907 # average overall mshr miss latency
-system.cpu1.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu1.data 200970.338983 # average ReadReq mshr uncacheable latency
-system.cpu1.dcache.ReadReq_avg_mshr_uncacheable_latency::total 200970.338983 # average ReadReq mshr uncacheable latency
-system.cpu1.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu1.data 223304.451748 # average WriteReq mshr uncacheable latency
-system.cpu1.dcache.WriteReq_avg_mshr_uncacheable_latency::total 223304.451748 # average WriteReq mshr uncacheable latency
-system.cpu1.dcache.overall_avg_mshr_uncacheable_latency::cpu1.data 222543.867244 # average overall mshr uncacheable latency
-system.cpu1.dcache.overall_avg_mshr_uncacheable_latency::total 222543.867244 # average overall mshr uncacheable latency
+system.cpu1.dcache.writebacks::writebacks 496006 # number of writebacks
+system.cpu1.dcache.writebacks::total 496006 # number of writebacks
+system.cpu1.dcache.ReadReq_mshr_misses::cpu1.data 511536 # number of ReadReq MSHR misses
+system.cpu1.dcache.ReadReq_mshr_misses::total 511536 # number of ReadReq MSHR misses
+system.cpu1.dcache.WriteReq_mshr_misses::cpu1.data 119772 # number of WriteReq MSHR misses
+system.cpu1.dcache.WriteReq_mshr_misses::total 119772 # number of WriteReq MSHR misses
+system.cpu1.dcache.LoadLockedReq_mshr_misses::cpu1.data 12967 # number of LoadLockedReq MSHR misses
+system.cpu1.dcache.LoadLockedReq_mshr_misses::total 12967 # number of LoadLockedReq MSHR misses
+system.cpu1.dcache.StoreCondReq_mshr_misses::cpu1.data 653 # number of StoreCondReq MSHR misses
+system.cpu1.dcache.StoreCondReq_mshr_misses::total 653 # number of StoreCondReq MSHR misses
+system.cpu1.dcache.demand_mshr_misses::cpu1.data 631308 # number of demand (read+write) MSHR misses
+system.cpu1.dcache.demand_mshr_misses::total 631308 # number of demand (read+write) MSHR misses
+system.cpu1.dcache.overall_mshr_misses::cpu1.data 631308 # number of overall MSHR misses
+system.cpu1.dcache.overall_mshr_misses::total 631308 # number of overall MSHR misses
+system.cpu1.dcache.ReadReq_mshr_uncacheable::cpu1.data 2385 # number of ReadReq MSHR uncacheable
+system.cpu1.dcache.ReadReq_mshr_uncacheable::total 2385 # number of ReadReq MSHR uncacheable
+system.cpu1.dcache.WriteReq_mshr_uncacheable::cpu1.data 4228 # number of WriteReq MSHR uncacheable
+system.cpu1.dcache.WriteReq_mshr_uncacheable::total 4228 # number of WriteReq MSHR uncacheable
+system.cpu1.dcache.overall_mshr_uncacheable_misses::cpu1.data 6613 # number of overall MSHR uncacheable misses
+system.cpu1.dcache.overall_mshr_uncacheable_misses::total 6613 # number of overall MSHR uncacheable misses
+system.cpu1.dcache.ReadReq_mshr_miss_latency::cpu1.data 6114267500 # number of ReadReq MSHR miss cycles
+system.cpu1.dcache.ReadReq_mshr_miss_latency::total 6114267500 # number of ReadReq MSHR miss cycles
+system.cpu1.dcache.WriteReq_mshr_miss_latency::cpu1.data 3813976500 # number of WriteReq MSHR miss cycles
+system.cpu1.dcache.WriteReq_mshr_miss_latency::total 3813976500 # number of WriteReq MSHR miss cycles
+system.cpu1.dcache.LoadLockedReq_mshr_miss_latency::cpu1.data 154461500 # number of LoadLockedReq MSHR miss cycles
+system.cpu1.dcache.LoadLockedReq_mshr_miss_latency::total 154461500 # number of LoadLockedReq MSHR miss cycles
+system.cpu1.dcache.StoreCondReq_mshr_miss_latency::cpu1.data 9733500 # number of StoreCondReq MSHR miss cycles
+system.cpu1.dcache.StoreCondReq_mshr_miss_latency::total 9733500 # number of StoreCondReq MSHR miss cycles
+system.cpu1.dcache.demand_mshr_miss_latency::cpu1.data 9928244000 # number of demand (read+write) MSHR miss cycles
+system.cpu1.dcache.demand_mshr_miss_latency::total 9928244000 # number of demand (read+write) MSHR miss cycles
+system.cpu1.dcache.overall_mshr_miss_latency::cpu1.data 9928244000 # number of overall MSHR miss cycles
+system.cpu1.dcache.overall_mshr_miss_latency::total 9928244000 # number of overall MSHR miss cycles
+system.cpu1.dcache.ReadReq_mshr_uncacheable_latency::cpu1.data 520029500 # number of ReadReq MSHR uncacheable cycles
+system.cpu1.dcache.ReadReq_mshr_uncacheable_latency::total 520029500 # number of ReadReq MSHR uncacheable cycles
+system.cpu1.dcache.WriteReq_mshr_uncacheable_latency::cpu1.data 992921500 # number of WriteReq MSHR uncacheable cycles
+system.cpu1.dcache.WriteReq_mshr_uncacheable_latency::total 992921500 # number of WriteReq MSHR uncacheable cycles
+system.cpu1.dcache.overall_mshr_uncacheable_latency::cpu1.data 1512951000 # number of overall MSHR uncacheable cycles
+system.cpu1.dcache.overall_mshr_uncacheable_latency::total 1512951000 # number of overall MSHR uncacheable cycles
+system.cpu1.dcache.ReadReq_mshr_miss_rate::cpu1.data 0.131332 # mshr miss rate for ReadReq accesses
+system.cpu1.dcache.ReadReq_mshr_miss_rate::total 0.131332 # mshr miss rate for ReadReq accesses
+system.cpu1.dcache.WriteReq_mshr_miss_rate::cpu1.data 0.045249 # mshr miss rate for WriteReq accesses
+system.cpu1.dcache.WriteReq_mshr_miss_rate::total 0.045249 # mshr miss rate for WriteReq accesses
+system.cpu1.dcache.LoadLockedReq_mshr_miss_rate::cpu1.data 0.160863 # mshr miss rate for LoadLockedReq accesses
+system.cpu1.dcache.LoadLockedReq_mshr_miss_rate::total 0.160863 # mshr miss rate for LoadLockedReq accesses
+system.cpu1.dcache.StoreCondReq_mshr_miss_rate::cpu1.data 0.008154 # mshr miss rate for StoreCondReq accesses
+system.cpu1.dcache.StoreCondReq_mshr_miss_rate::total 0.008154 # mshr miss rate for StoreCondReq accesses
+system.cpu1.dcache.demand_mshr_miss_rate::cpu1.data 0.096502 # mshr miss rate for demand accesses
+system.cpu1.dcache.demand_mshr_miss_rate::total 0.096502 # mshr miss rate for demand accesses
+system.cpu1.dcache.overall_mshr_miss_rate::cpu1.data 0.096502 # mshr miss rate for overall accesses
+system.cpu1.dcache.overall_mshr_miss_rate::total 0.096502 # mshr miss rate for overall accesses
+system.cpu1.dcache.ReadReq_avg_mshr_miss_latency::cpu1.data 11952.760901 # average ReadReq mshr miss latency
+system.cpu1.dcache.ReadReq_avg_mshr_miss_latency::total 11952.760901 # average ReadReq mshr miss latency
+system.cpu1.dcache.WriteReq_avg_mshr_miss_latency::cpu1.data 31843.640417 # average WriteReq mshr miss latency
+system.cpu1.dcache.WriteReq_avg_mshr_miss_latency::total 31843.640417 # average WriteReq mshr miss latency
+system.cpu1.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu1.data 11911.891725 # average LoadLockedReq mshr miss latency
+system.cpu1.dcache.LoadLockedReq_avg_mshr_miss_latency::total 11911.891725 # average LoadLockedReq mshr miss latency
+system.cpu1.dcache.StoreCondReq_avg_mshr_miss_latency::cpu1.data 14905.819296 # average StoreCondReq mshr miss latency
+system.cpu1.dcache.StoreCondReq_avg_mshr_miss_latency::total 14905.819296 # average StoreCondReq mshr miss latency
+system.cpu1.dcache.demand_avg_mshr_miss_latency::cpu1.data 15726.466321 # average overall mshr miss latency
+system.cpu1.dcache.demand_avg_mshr_miss_latency::total 15726.466321 # average overall mshr miss latency
+system.cpu1.dcache.overall_avg_mshr_miss_latency::cpu1.data 15726.466321 # average overall mshr miss latency
+system.cpu1.dcache.overall_avg_mshr_miss_latency::total 15726.466321 # average overall mshr miss latency
+system.cpu1.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu1.data 218041.719078 # average ReadReq mshr uncacheable latency
+system.cpu1.dcache.ReadReq_avg_mshr_uncacheable_latency::total 218041.719078 # average ReadReq mshr uncacheable latency
+system.cpu1.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu1.data 234844.252602 # average WriteReq mshr uncacheable latency
+system.cpu1.dcache.WriteReq_avg_mshr_uncacheable_latency::total 234844.252602 # average WriteReq mshr uncacheable latency
+system.cpu1.dcache.overall_avg_mshr_uncacheable_latency::cpu1.data 228784.364131 # average overall mshr uncacheable latency
+system.cpu1.dcache.overall_avg_mshr_uncacheable_latency::total 228784.364131 # average overall mshr uncacheable latency
system.cpu1.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu1.icache.tags.replacements 331160 # number of replacements
-system.cpu1.icache.tags.tagsinuse 442.919388 # Cycle average of tags in use
-system.cpu1.icache.tags.total_refs 13331662 # Total number of references to valid blocks.
-system.cpu1.icache.tags.sampled_refs 331672 # Sample count of references to valid blocks.
-system.cpu1.icache.tags.avg_refs 40.195319 # Average number of references to valid blocks.
-system.cpu1.icache.tags.warmup_cycle 1976558526500 # Cycle when the warmup percentage was hit.
-system.cpu1.icache.tags.occ_blocks::cpu1.inst 442.919388 # Average occupied blocks per requestor
-system.cpu1.icache.tags.occ_percent::cpu1.inst 0.865077 # Average percentage of cache occupancy
-system.cpu1.icache.tags.occ_percent::total 0.865077 # Average percentage of cache occupancy
+system.cpu1.icache.tags.replacements 510167 # number of replacements
+system.cpu1.icache.tags.tagsinuse 496.053321 # Cycle average of tags in use
+system.cpu1.icache.tags.total_refs 22676720 # Total number of references to valid blocks.
+system.cpu1.icache.tags.sampled_refs 510679 # Sample count of references to valid blocks.
+system.cpu1.icache.tags.avg_refs 44.405037 # Average number of references to valid blocks.
+system.cpu1.icache.tags.warmup_cycle 117353975500 # Cycle when the warmup percentage was hit.
+system.cpu1.icache.tags.occ_blocks::cpu1.inst 496.053321 # Average occupied blocks per requestor
+system.cpu1.icache.tags.occ_percent::cpu1.inst 0.968854 # Average percentage of cache occupancy
+system.cpu1.icache.tags.occ_percent::total 0.968854 # Average percentage of cache occupancy
system.cpu1.icache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id
-system.cpu1.icache.tags.age_task_id_blocks_1024::0 73 # Occupied blocks per task id
-system.cpu1.icache.tags.age_task_id_blocks_1024::1 2 # Occupied blocks per task id
-system.cpu1.icache.tags.age_task_id_blocks_1024::2 406 # Occupied blocks per task id
-system.cpu1.icache.tags.age_task_id_blocks_1024::3 31 # Occupied blocks per task id
+system.cpu1.icache.tags.age_task_id_blocks_1024::0 64 # Occupied blocks per task id
+system.cpu1.icache.tags.age_task_id_blocks_1024::1 7 # Occupied blocks per task id
+system.cpu1.icache.tags.age_task_id_blocks_1024::2 409 # Occupied blocks per task id
+system.cpu1.icache.tags.age_task_id_blocks_1024::3 32 # Occupied blocks per task id
system.cpu1.icache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
-system.cpu1.icache.tags.tag_accesses 13995086 # Number of tag accesses
-system.cpu1.icache.tags.data_accesses 13995086 # Number of data accesses
-system.cpu1.icache.ReadReq_hits::cpu1.inst 13331662 # number of ReadReq hits
-system.cpu1.icache.ReadReq_hits::total 13331662 # number of ReadReq hits
-system.cpu1.icache.demand_hits::cpu1.inst 13331662 # number of demand (read+write) hits
-system.cpu1.icache.demand_hits::total 13331662 # number of demand (read+write) hits
-system.cpu1.icache.overall_hits::cpu1.inst 13331662 # number of overall hits
-system.cpu1.icache.overall_hits::total 13331662 # number of overall hits
-system.cpu1.icache.ReadReq_misses::cpu1.inst 331712 # number of ReadReq misses
-system.cpu1.icache.ReadReq_misses::total 331712 # number of ReadReq misses
-system.cpu1.icache.demand_misses::cpu1.inst 331712 # number of demand (read+write) misses
-system.cpu1.icache.demand_misses::total 331712 # number of demand (read+write) misses
-system.cpu1.icache.overall_misses::cpu1.inst 331712 # number of overall misses
-system.cpu1.icache.overall_misses::total 331712 # number of overall misses
-system.cpu1.icache.ReadReq_miss_latency::cpu1.inst 4531331500 # number of ReadReq miss cycles
-system.cpu1.icache.ReadReq_miss_latency::total 4531331500 # number of ReadReq miss cycles
-system.cpu1.icache.demand_miss_latency::cpu1.inst 4531331500 # number of demand (read+write) miss cycles
-system.cpu1.icache.demand_miss_latency::total 4531331500 # number of demand (read+write) miss cycles
-system.cpu1.icache.overall_miss_latency::cpu1.inst 4531331500 # number of overall miss cycles
-system.cpu1.icache.overall_miss_latency::total 4531331500 # number of overall miss cycles
-system.cpu1.icache.ReadReq_accesses::cpu1.inst 13663374 # number of ReadReq accesses(hits+misses)
-system.cpu1.icache.ReadReq_accesses::total 13663374 # number of ReadReq accesses(hits+misses)
-system.cpu1.icache.demand_accesses::cpu1.inst 13663374 # number of demand (read+write) accesses
-system.cpu1.icache.demand_accesses::total 13663374 # number of demand (read+write) accesses
-system.cpu1.icache.overall_accesses::cpu1.inst 13663374 # number of overall (read+write) accesses
-system.cpu1.icache.overall_accesses::total 13663374 # number of overall (read+write) accesses
-system.cpu1.icache.ReadReq_miss_rate::cpu1.inst 0.024277 # miss rate for ReadReq accesses
-system.cpu1.icache.ReadReq_miss_rate::total 0.024277 # miss rate for ReadReq accesses
-system.cpu1.icache.demand_miss_rate::cpu1.inst 0.024277 # miss rate for demand accesses
-system.cpu1.icache.demand_miss_rate::total 0.024277 # miss rate for demand accesses
-system.cpu1.icache.overall_miss_rate::cpu1.inst 0.024277 # miss rate for overall accesses
-system.cpu1.icache.overall_miss_rate::total 0.024277 # miss rate for overall accesses
-system.cpu1.icache.ReadReq_avg_miss_latency::cpu1.inst 13660.438875 # average ReadReq miss latency
-system.cpu1.icache.ReadReq_avg_miss_latency::total 13660.438875 # average ReadReq miss latency
-system.cpu1.icache.demand_avg_miss_latency::cpu1.inst 13660.438875 # average overall miss latency
-system.cpu1.icache.demand_avg_miss_latency::total 13660.438875 # average overall miss latency
-system.cpu1.icache.overall_avg_miss_latency::cpu1.inst 13660.438875 # average overall miss latency
-system.cpu1.icache.overall_avg_miss_latency::total 13660.438875 # average overall miss latency
+system.cpu1.icache.tags.tag_accesses 23698156 # Number of tag accesses
+system.cpu1.icache.tags.data_accesses 23698156 # Number of data accesses
+system.cpu1.icache.ReadReq_hits::cpu1.inst 22676720 # number of ReadReq hits
+system.cpu1.icache.ReadReq_hits::total 22676720 # number of ReadReq hits
+system.cpu1.icache.demand_hits::cpu1.inst 22676720 # number of demand (read+write) hits
+system.cpu1.icache.demand_hits::total 22676720 # number of demand (read+write) hits
+system.cpu1.icache.overall_hits::cpu1.inst 22676720 # number of overall hits
+system.cpu1.icache.overall_hits::total 22676720 # number of overall hits
+system.cpu1.icache.ReadReq_misses::cpu1.inst 510718 # number of ReadReq misses
+system.cpu1.icache.ReadReq_misses::total 510718 # number of ReadReq misses
+system.cpu1.icache.demand_misses::cpu1.inst 510718 # number of demand (read+write) misses
+system.cpu1.icache.demand_misses::total 510718 # number of demand (read+write) misses
+system.cpu1.icache.overall_misses::cpu1.inst 510718 # number of overall misses
+system.cpu1.icache.overall_misses::total 510718 # number of overall misses
+system.cpu1.icache.ReadReq_miss_latency::cpu1.inst 7116614500 # number of ReadReq miss cycles
+system.cpu1.icache.ReadReq_miss_latency::total 7116614500 # number of ReadReq miss cycles
+system.cpu1.icache.demand_miss_latency::cpu1.inst 7116614500 # number of demand (read+write) miss cycles
+system.cpu1.icache.demand_miss_latency::total 7116614500 # number of demand (read+write) miss cycles
+system.cpu1.icache.overall_miss_latency::cpu1.inst 7116614500 # number of overall miss cycles
+system.cpu1.icache.overall_miss_latency::total 7116614500 # number of overall miss cycles
+system.cpu1.icache.ReadReq_accesses::cpu1.inst 23187438 # number of ReadReq accesses(hits+misses)
+system.cpu1.icache.ReadReq_accesses::total 23187438 # number of ReadReq accesses(hits+misses)
+system.cpu1.icache.demand_accesses::cpu1.inst 23187438 # number of demand (read+write) accesses
+system.cpu1.icache.demand_accesses::total 23187438 # number of demand (read+write) accesses
+system.cpu1.icache.overall_accesses::cpu1.inst 23187438 # number of overall (read+write) accesses
+system.cpu1.icache.overall_accesses::total 23187438 # number of overall (read+write) accesses
+system.cpu1.icache.ReadReq_miss_rate::cpu1.inst 0.022026 # miss rate for ReadReq accesses
+system.cpu1.icache.ReadReq_miss_rate::total 0.022026 # miss rate for ReadReq accesses
+system.cpu1.icache.demand_miss_rate::cpu1.inst 0.022026 # miss rate for demand accesses
+system.cpu1.icache.demand_miss_rate::total 0.022026 # miss rate for demand accesses
+system.cpu1.icache.overall_miss_rate::cpu1.inst 0.022026 # miss rate for overall accesses
+system.cpu1.icache.overall_miss_rate::total 0.022026 # miss rate for overall accesses
+system.cpu1.icache.ReadReq_avg_miss_latency::cpu1.inst 13934.528448 # average ReadReq miss latency
+system.cpu1.icache.ReadReq_avg_miss_latency::total 13934.528448 # average ReadReq miss latency
+system.cpu1.icache.demand_avg_miss_latency::cpu1.inst 13934.528448 # average overall miss latency
+system.cpu1.icache.demand_avg_miss_latency::total 13934.528448 # average overall miss latency
+system.cpu1.icache.overall_avg_miss_latency::cpu1.inst 13934.528448 # average overall miss latency
+system.cpu1.icache.overall_avg_miss_latency::total 13934.528448 # average overall miss latency
system.cpu1.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu1.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu1.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -1120,30 +1132,32 @@ system.cpu1.icache.avg_blocked_cycles::no_mshrs nan
system.cpu1.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu1.icache.fast_writes 0 # number of fast writes performed
system.cpu1.icache.cache_copies 0 # number of cache copies performed
-system.cpu1.icache.ReadReq_mshr_misses::cpu1.inst 331712 # number of ReadReq MSHR misses
-system.cpu1.icache.ReadReq_mshr_misses::total 331712 # number of ReadReq MSHR misses
-system.cpu1.icache.demand_mshr_misses::cpu1.inst 331712 # number of demand (read+write) MSHR misses
-system.cpu1.icache.demand_mshr_misses::total 331712 # number of demand (read+write) MSHR misses
-system.cpu1.icache.overall_mshr_misses::cpu1.inst 331712 # number of overall MSHR misses
-system.cpu1.icache.overall_mshr_misses::total 331712 # number of overall MSHR misses
-system.cpu1.icache.ReadReq_mshr_miss_latency::cpu1.inst 4199619500 # number of ReadReq MSHR miss cycles
-system.cpu1.icache.ReadReq_mshr_miss_latency::total 4199619500 # number of ReadReq MSHR miss cycles
-system.cpu1.icache.demand_mshr_miss_latency::cpu1.inst 4199619500 # number of demand (read+write) MSHR miss cycles
-system.cpu1.icache.demand_mshr_miss_latency::total 4199619500 # number of demand (read+write) MSHR miss cycles
-system.cpu1.icache.overall_mshr_miss_latency::cpu1.inst 4199619500 # number of overall MSHR miss cycles
-system.cpu1.icache.overall_mshr_miss_latency::total 4199619500 # number of overall MSHR miss cycles
-system.cpu1.icache.ReadReq_mshr_miss_rate::cpu1.inst 0.024277 # mshr miss rate for ReadReq accesses
-system.cpu1.icache.ReadReq_mshr_miss_rate::total 0.024277 # mshr miss rate for ReadReq accesses
-system.cpu1.icache.demand_mshr_miss_rate::cpu1.inst 0.024277 # mshr miss rate for demand accesses
-system.cpu1.icache.demand_mshr_miss_rate::total 0.024277 # mshr miss rate for demand accesses
-system.cpu1.icache.overall_mshr_miss_rate::cpu1.inst 0.024277 # mshr miss rate for overall accesses
-system.cpu1.icache.overall_mshr_miss_rate::total 0.024277 # mshr miss rate for overall accesses
-system.cpu1.icache.ReadReq_avg_mshr_miss_latency::cpu1.inst 12660.438875 # average ReadReq mshr miss latency
-system.cpu1.icache.ReadReq_avg_mshr_miss_latency::total 12660.438875 # average ReadReq mshr miss latency
-system.cpu1.icache.demand_avg_mshr_miss_latency::cpu1.inst 12660.438875 # average overall mshr miss latency
-system.cpu1.icache.demand_avg_mshr_miss_latency::total 12660.438875 # average overall mshr miss latency
-system.cpu1.icache.overall_avg_mshr_miss_latency::cpu1.inst 12660.438875 # average overall mshr miss latency
-system.cpu1.icache.overall_avg_mshr_miss_latency::total 12660.438875 # average overall mshr miss latency
+system.cpu1.icache.writebacks::writebacks 510167 # number of writebacks
+system.cpu1.icache.writebacks::total 510167 # number of writebacks
+system.cpu1.icache.ReadReq_mshr_misses::cpu1.inst 510718 # number of ReadReq MSHR misses
+system.cpu1.icache.ReadReq_mshr_misses::total 510718 # number of ReadReq MSHR misses
+system.cpu1.icache.demand_mshr_misses::cpu1.inst 510718 # number of demand (read+write) MSHR misses
+system.cpu1.icache.demand_mshr_misses::total 510718 # number of demand (read+write) MSHR misses
+system.cpu1.icache.overall_mshr_misses::cpu1.inst 510718 # number of overall MSHR misses
+system.cpu1.icache.overall_mshr_misses::total 510718 # number of overall MSHR misses
+system.cpu1.icache.ReadReq_mshr_miss_latency::cpu1.inst 6605896500 # number of ReadReq MSHR miss cycles
+system.cpu1.icache.ReadReq_mshr_miss_latency::total 6605896500 # number of ReadReq MSHR miss cycles
+system.cpu1.icache.demand_mshr_miss_latency::cpu1.inst 6605896500 # number of demand (read+write) MSHR miss cycles
+system.cpu1.icache.demand_mshr_miss_latency::total 6605896500 # number of demand (read+write) MSHR miss cycles
+system.cpu1.icache.overall_mshr_miss_latency::cpu1.inst 6605896500 # number of overall MSHR miss cycles
+system.cpu1.icache.overall_mshr_miss_latency::total 6605896500 # number of overall MSHR miss cycles
+system.cpu1.icache.ReadReq_mshr_miss_rate::cpu1.inst 0.022026 # mshr miss rate for ReadReq accesses
+system.cpu1.icache.ReadReq_mshr_miss_rate::total 0.022026 # mshr miss rate for ReadReq accesses
+system.cpu1.icache.demand_mshr_miss_rate::cpu1.inst 0.022026 # mshr miss rate for demand accesses
+system.cpu1.icache.demand_mshr_miss_rate::total 0.022026 # mshr miss rate for demand accesses
+system.cpu1.icache.overall_mshr_miss_rate::cpu1.inst 0.022026 # mshr miss rate for overall accesses
+system.cpu1.icache.overall_mshr_miss_rate::total 0.022026 # mshr miss rate for overall accesses
+system.cpu1.icache.ReadReq_avg_mshr_miss_latency::cpu1.inst 12934.528448 # average ReadReq mshr miss latency
+system.cpu1.icache.ReadReq_avg_mshr_miss_latency::total 12934.528448 # average ReadReq mshr miss latency
+system.cpu1.icache.demand_avg_mshr_miss_latency::cpu1.inst 12934.528448 # average overall mshr miss latency
+system.cpu1.icache.demand_avg_mshr_miss_latency::total 12934.528448 # average overall mshr miss latency
+system.cpu1.icache.overall_avg_mshr_miss_latency::cpu1.inst 12934.528448 # average overall mshr miss latency
+system.cpu1.icache.overall_avg_mshr_miss_latency::total 12934.528448 # average overall mshr miss latency
system.cpu1.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.disk0.dma_read_full_pages 0 # Number of full page size DMA reads (not PRD).
system.disk0.dma_read_bytes 1024 # Number of bytes transfered via DMA reads (not PRD).
@@ -1157,110 +1171,110 @@ system.disk2.dma_read_txs 0 # Nu
system.disk2.dma_write_full_pages 1 # Number of full page size DMA writes.
system.disk2.dma_write_bytes 8192 # Number of bytes transfered via DMA writes.
system.disk2.dma_write_txs 1 # Number of DMA write transactions.
-system.iobus.trans_dist::ReadReq 7379 # Transaction distribution
-system.iobus.trans_dist::ReadResp 7379 # Transaction distribution
-system.iobus.trans_dist::WriteReq 55683 # Transaction distribution
-system.iobus.trans_dist::WriteResp 55683 # Transaction distribution
-system.iobus.pkt_count_system.bridge.master::system.tsunami.cchip.pio 14064 # Packet count per connected master and slave (bytes)
-system.iobus.pkt_count_system.bridge.master::system.tsunami.pchip.pio 472 # Packet count per connected master and slave (bytes)
+system.iobus.trans_dist::ReadReq 7376 # Transaction distribution
+system.iobus.trans_dist::ReadResp 7376 # Transaction distribution
+system.iobus.trans_dist::WriteReq 53973 # Transaction distribution
+system.iobus.trans_dist::WriteResp 53973 # Transaction distribution
+system.iobus.pkt_count_system.bridge.master::system.tsunami.cchip.pio 10632 # Packet count per connected master and slave (bytes)
+system.iobus.pkt_count_system.bridge.master::system.tsunami.pchip.pio 476 # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.tsunami.fake_sm_chip.pio 10 # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.tsunami.fake_uart4.pio 10 # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.tsunami.io.pio 180 # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.tsunami.uart.pio 18148 # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.tsunami.backdoor.pio 2476 # Packet count per connected master and slave (bytes)
-system.iobus.pkt_count_system.bridge.master::system.tsunami.ide.pio 6674 # Packet count per connected master and slave (bytes)
+system.iobus.pkt_count_system.bridge.master::system.tsunami.ide.pio 6672 # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.tsunami.ide-pciconf 294 # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.tsunami.ethernet.pio 102 # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.tsunami.ethernet-pciconf 180 # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.tsunami.pciconfig.pio 60 # Packet count per connected master and slave (bytes)
-system.iobus.pkt_count_system.bridge.master::total 42670 # Packet count per connected master and slave (bytes)
-system.iobus.pkt_count_system.tsunami.ide.dma::system.iocache.cpu_side 83454 # Packet count per connected master and slave (bytes)
-system.iobus.pkt_count_system.tsunami.ide.dma::total 83454 # Packet count per connected master and slave (bytes)
-system.iobus.pkt_count::total 126124 # Packet count per connected master and slave (bytes)
-system.iobus.pkt_size_system.bridge.master::system.tsunami.cchip.pio 56256 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.pkt_size_system.bridge.master::system.tsunami.pchip.pio 1888 # Cumulative packet size per connected master and slave (bytes)
+system.iobus.pkt_count_system.bridge.master::total 39240 # Packet count per connected master and slave (bytes)
+system.iobus.pkt_count_system.tsunami.ide.dma::system.iocache.cpu_side 83458 # Packet count per connected master and slave (bytes)
+system.iobus.pkt_count_system.tsunami.ide.dma::total 83458 # Packet count per connected master and slave (bytes)
+system.iobus.pkt_count::total 122698 # Packet count per connected master and slave (bytes)
+system.iobus.pkt_size_system.bridge.master::system.tsunami.cchip.pio 42528 # Cumulative packet size per connected master and slave (bytes)
+system.iobus.pkt_size_system.bridge.master::system.tsunami.pchip.pio 1904 # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.tsunami.fake_sm_chip.pio 5 # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.tsunami.fake_uart4.pio 5 # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.tsunami.io.pio 160 # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.tsunami.uart.pio 9074 # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.tsunami.backdoor.pio 9884 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.pkt_size_system.bridge.master::system.tsunami.ide.pio 4194 # Cumulative packet size per connected master and slave (bytes)
+system.iobus.pkt_size_system.bridge.master::system.tsunami.ide.pio 4193 # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.tsunami.ide-pciconf 410 # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.tsunami.ethernet.pio 204 # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.tsunami.ethernet-pciconf 299 # Cumulative packet size per connected master and slave (bytes)
system.iobus.pkt_size_system.bridge.master::system.tsunami.pciconfig.pio 120 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.pkt_size_system.bridge.master::total 82499 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.pkt_size_system.tsunami.ide.dma::system.iocache.cpu_side 2661624 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.pkt_size_system.tsunami.ide.dma::total 2661624 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.pkt_size::total 2744123 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.reqLayer0.occupancy 13414000 # Layer occupancy (ticks)
+system.iobus.pkt_size_system.bridge.master::total 68786 # Cumulative packet size per connected master and slave (bytes)
+system.iobus.pkt_size_system.tsunami.ide.dma::system.iocache.cpu_side 2661640 # Cumulative packet size per connected master and slave (bytes)
+system.iobus.pkt_size_system.tsunami.ide.dma::total 2661640 # Cumulative packet size per connected master and slave (bytes)
+system.iobus.pkt_size::total 2730426 # Cumulative packet size per connected master and slave (bytes)
+system.iobus.reqLayer0.occupancy 11275500 # Layer occupancy (ticks)
system.iobus.reqLayer0.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer1.occupancy 353000 # Layer occupancy (ticks)
+system.iobus.reqLayer1.occupancy 391000 # Layer occupancy (ticks)
system.iobus.reqLayer1.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer2.occupancy 9000 # Layer occupancy (ticks)
+system.iobus.reqLayer2.occupancy 9500 # Layer occupancy (ticks)
system.iobus.reqLayer2.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer6.occupancy 9000 # Layer occupancy (ticks)
+system.iobus.reqLayer6.occupancy 10000 # Layer occupancy (ticks)
system.iobus.reqLayer6.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer22.occupancy 155000 # Layer occupancy (ticks)
+system.iobus.reqLayer22.occupancy 174500 # Layer occupancy (ticks)
system.iobus.reqLayer22.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer23.occupancy 13505000 # Layer occupancy (ticks)
+system.iobus.reqLayer23.occupancy 15840500 # Layer occupancy (ticks)
system.iobus.reqLayer23.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer24.occupancy 2454000 # Layer occupancy (ticks)
+system.iobus.reqLayer24.occupancy 2460000 # Layer occupancy (ticks)
system.iobus.reqLayer24.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer25.occupancy 5167000 # Layer occupancy (ticks)
+system.iobus.reqLayer25.occupancy 6042000 # Layer occupancy (ticks)
system.iobus.reqLayer25.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer26.occupancy 184000 # Layer occupancy (ticks)
+system.iobus.reqLayer26.occupancy 211500 # Layer occupancy (ticks)
system.iobus.reqLayer26.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer27.occupancy 76000 # Layer occupancy (ticks)
+system.iobus.reqLayer27.occupancy 82500 # Layer occupancy (ticks)
system.iobus.reqLayer27.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer28.occupancy 110000 # Layer occupancy (ticks)
+system.iobus.reqLayer28.occupancy 130500 # Layer occupancy (ticks)
system.iobus.reqLayer28.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer29.occupancy 215099489 # Layer occupancy (ticks)
+system.iobus.reqLayer29.occupancy 215040242 # Layer occupancy (ticks)
system.iobus.reqLayer29.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer30.occupancy 30000 # Layer occupancy (ticks)
+system.iobus.reqLayer30.occupancy 45000 # Layer occupancy (ticks)
system.iobus.reqLayer30.utilization 0.0 # Layer utilization (%)
-system.iobus.respLayer0.occupancy 28539000 # Layer occupancy (ticks)
+system.iobus.respLayer0.occupancy 26819000 # Layer occupancy (ticks)
system.iobus.respLayer0.utilization 0.0 # Layer utilization (%)
-system.iobus.respLayer1.occupancy 41950000 # Layer occupancy (ticks)
+system.iobus.respLayer1.occupancy 41954000 # Layer occupancy (ticks)
system.iobus.respLayer1.utilization 0.0 # Layer utilization (%)
-system.iocache.tags.replacements 41695 # number of replacements
-system.iocache.tags.tagsinuse 0.566806 # Cycle average of tags in use
+system.iocache.tags.replacements 41699 # number of replacements
+system.iocache.tags.tagsinuse 0.491123 # Cycle average of tags in use
system.iocache.tags.total_refs 0 # Total number of references to valid blocks.
-system.iocache.tags.sampled_refs 41711 # Sample count of references to valid blocks.
+system.iocache.tags.sampled_refs 41715 # Sample count of references to valid blocks.
system.iocache.tags.avg_refs 0 # Average number of references to valid blocks.
-system.iocache.tags.warmup_cycle 1775098751000 # Cycle when the warmup percentage was hit.
-system.iocache.tags.occ_blocks::tsunami.ide 0.566806 # Average occupied blocks per requestor
-system.iocache.tags.occ_percent::tsunami.ide 0.035425 # Average percentage of cache occupancy
-system.iocache.tags.occ_percent::total 0.035425 # Average percentage of cache occupancy
+system.iocache.tags.warmup_cycle 1769281205000 # Cycle when the warmup percentage was hit.
+system.iocache.tags.occ_blocks::tsunami.ide 0.491123 # Average occupied blocks per requestor
+system.iocache.tags.occ_percent::tsunami.ide 0.030695 # Average percentage of cache occupancy
+system.iocache.tags.occ_percent::total 0.030695 # Average percentage of cache occupancy
system.iocache.tags.occ_task_id_blocks::1023 16 # Occupied blocks per task id
system.iocache.tags.age_task_id_blocks_1023::3 16 # Occupied blocks per task id
system.iocache.tags.occ_task_id_percent::1023 1 # Percentage of cache occupancy per task id
-system.iocache.tags.tag_accesses 375543 # Number of tag accesses
-system.iocache.tags.data_accesses 375543 # Number of data accesses
-system.iocache.ReadReq_misses::tsunami.ide 175 # number of ReadReq misses
-system.iocache.ReadReq_misses::total 175 # number of ReadReq misses
+system.iocache.tags.tag_accesses 375561 # Number of tag accesses
+system.iocache.tags.data_accesses 375561 # Number of data accesses
+system.iocache.ReadReq_misses::tsunami.ide 177 # number of ReadReq misses
+system.iocache.ReadReq_misses::total 177 # number of ReadReq misses
system.iocache.WriteLineReq_misses::tsunami.ide 41552 # number of WriteLineReq misses
system.iocache.WriteLineReq_misses::total 41552 # number of WriteLineReq misses
-system.iocache.demand_misses::tsunami.ide 175 # number of demand (read+write) misses
-system.iocache.demand_misses::total 175 # number of demand (read+write) misses
-system.iocache.overall_misses::tsunami.ide 175 # number of overall misses
-system.iocache.overall_misses::total 175 # number of overall misses
-system.iocache.ReadReq_miss_latency::tsunami.ide 22127883 # number of ReadReq miss cycles
-system.iocache.ReadReq_miss_latency::total 22127883 # number of ReadReq miss cycles
-system.iocache.WriteLineReq_miss_latency::tsunami.ide 5428057606 # number of WriteLineReq miss cycles
-system.iocache.WriteLineReq_miss_latency::total 5428057606 # number of WriteLineReq miss cycles
-system.iocache.demand_miss_latency::tsunami.ide 22127883 # number of demand (read+write) miss cycles
-system.iocache.demand_miss_latency::total 22127883 # number of demand (read+write) miss cycles
-system.iocache.overall_miss_latency::tsunami.ide 22127883 # number of overall miss cycles
-system.iocache.overall_miss_latency::total 22127883 # number of overall miss cycles
-system.iocache.ReadReq_accesses::tsunami.ide 175 # number of ReadReq accesses(hits+misses)
-system.iocache.ReadReq_accesses::total 175 # number of ReadReq accesses(hits+misses)
+system.iocache.demand_misses::tsunami.ide 177 # number of demand (read+write) misses
+system.iocache.demand_misses::total 177 # number of demand (read+write) misses
+system.iocache.overall_misses::tsunami.ide 177 # number of overall misses
+system.iocache.overall_misses::total 177 # number of overall misses
+system.iocache.ReadReq_miss_latency::tsunami.ide 22195883 # number of ReadReq miss cycles
+system.iocache.ReadReq_miss_latency::total 22195883 # number of ReadReq miss cycles
+system.iocache.WriteLineReq_miss_latency::tsunami.ide 5429420359 # number of WriteLineReq miss cycles
+system.iocache.WriteLineReq_miss_latency::total 5429420359 # number of WriteLineReq miss cycles
+system.iocache.demand_miss_latency::tsunami.ide 22195883 # number of demand (read+write) miss cycles
+system.iocache.demand_miss_latency::total 22195883 # number of demand (read+write) miss cycles
+system.iocache.overall_miss_latency::tsunami.ide 22195883 # number of overall miss cycles
+system.iocache.overall_miss_latency::total 22195883 # number of overall miss cycles
+system.iocache.ReadReq_accesses::tsunami.ide 177 # number of ReadReq accesses(hits+misses)
+system.iocache.ReadReq_accesses::total 177 # number of ReadReq accesses(hits+misses)
system.iocache.WriteLineReq_accesses::tsunami.ide 41552 # number of WriteLineReq accesses(hits+misses)
system.iocache.WriteLineReq_accesses::total 41552 # number of WriteLineReq accesses(hits+misses)
-system.iocache.demand_accesses::tsunami.ide 175 # number of demand (read+write) accesses
-system.iocache.demand_accesses::total 175 # number of demand (read+write) accesses
-system.iocache.overall_accesses::tsunami.ide 175 # number of overall (read+write) accesses
-system.iocache.overall_accesses::total 175 # number of overall (read+write) accesses
+system.iocache.demand_accesses::tsunami.ide 177 # number of demand (read+write) accesses
+system.iocache.demand_accesses::total 177 # number of demand (read+write) accesses
+system.iocache.overall_accesses::tsunami.ide 177 # number of overall (read+write) accesses
+system.iocache.overall_accesses::total 177 # number of overall (read+write) accesses
system.iocache.ReadReq_miss_rate::tsunami.ide 1 # miss rate for ReadReq accesses
system.iocache.ReadReq_miss_rate::total 1 # miss rate for ReadReq accesses
system.iocache.WriteLineReq_miss_rate::tsunami.ide 1 # miss rate for WriteLineReq accesses
@@ -1269,40 +1283,40 @@ system.iocache.demand_miss_rate::tsunami.ide 1
system.iocache.demand_miss_rate::total 1 # miss rate for demand accesses
system.iocache.overall_miss_rate::tsunami.ide 1 # miss rate for overall accesses
system.iocache.overall_miss_rate::total 1 # miss rate for overall accesses
-system.iocache.ReadReq_avg_miss_latency::tsunami.ide 126445.045714 # average ReadReq miss latency
-system.iocache.ReadReq_avg_miss_latency::total 126445.045714 # average ReadReq miss latency
-system.iocache.WriteLineReq_avg_miss_latency::tsunami.ide 130632.884241 # average WriteLineReq miss latency
-system.iocache.WriteLineReq_avg_miss_latency::total 130632.884241 # average WriteLineReq miss latency
-system.iocache.demand_avg_miss_latency::tsunami.ide 126445.045714 # average overall miss latency
-system.iocache.demand_avg_miss_latency::total 126445.045714 # average overall miss latency
-system.iocache.overall_avg_miss_latency::tsunami.ide 126445.045714 # average overall miss latency
-system.iocache.overall_avg_miss_latency::total 126445.045714 # average overall miss latency
-system.iocache.blocked_cycles::no_mshrs 55 # number of cycles access was blocked
+system.iocache.ReadReq_avg_miss_latency::tsunami.ide 125400.468927 # average ReadReq miss latency
+system.iocache.ReadReq_avg_miss_latency::total 125400.468927 # average ReadReq miss latency
+system.iocache.WriteLineReq_avg_miss_latency::tsunami.ide 130665.680569 # average WriteLineReq miss latency
+system.iocache.WriteLineReq_avg_miss_latency::total 130665.680569 # average WriteLineReq miss latency
+system.iocache.demand_avg_miss_latency::tsunami.ide 125400.468927 # average overall miss latency
+system.iocache.demand_avg_miss_latency::total 125400.468927 # average overall miss latency
+system.iocache.overall_avg_miss_latency::tsunami.ide 125400.468927 # average overall miss latency
+system.iocache.overall_avg_miss_latency::total 125400.468927 # average overall miss latency
+system.iocache.blocked_cycles::no_mshrs 74 # number of cycles access was blocked
system.iocache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.iocache.blocked::no_mshrs 3 # number of cycles access was blocked
+system.iocache.blocked::no_mshrs 8 # number of cycles access was blocked
system.iocache.blocked::no_targets 0 # number of cycles access was blocked
-system.iocache.avg_blocked_cycles::no_mshrs 18.333333 # average number of cycles each access was blocked
+system.iocache.avg_blocked_cycles::no_mshrs 9.250000 # average number of cycles each access was blocked
system.iocache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.iocache.fast_writes 0 # number of fast writes performed
system.iocache.cache_copies 0 # number of cache copies performed
-system.iocache.writebacks::writebacks 41520 # number of writebacks
-system.iocache.writebacks::total 41520 # number of writebacks
-system.iocache.ReadReq_mshr_misses::tsunami.ide 175 # number of ReadReq MSHR misses
-system.iocache.ReadReq_mshr_misses::total 175 # number of ReadReq MSHR misses
+system.iocache.writebacks::writebacks 41522 # number of writebacks
+system.iocache.writebacks::total 41522 # number of writebacks
+system.iocache.ReadReq_mshr_misses::tsunami.ide 177 # number of ReadReq MSHR misses
+system.iocache.ReadReq_mshr_misses::total 177 # number of ReadReq MSHR misses
system.iocache.WriteLineReq_mshr_misses::tsunami.ide 41552 # number of WriteLineReq MSHR misses
system.iocache.WriteLineReq_mshr_misses::total 41552 # number of WriteLineReq MSHR misses
-system.iocache.demand_mshr_misses::tsunami.ide 175 # number of demand (read+write) MSHR misses
-system.iocache.demand_mshr_misses::total 175 # number of demand (read+write) MSHR misses
-system.iocache.overall_mshr_misses::tsunami.ide 175 # number of overall MSHR misses
-system.iocache.overall_mshr_misses::total 175 # number of overall MSHR misses
-system.iocache.ReadReq_mshr_miss_latency::tsunami.ide 13377883 # number of ReadReq MSHR miss cycles
-system.iocache.ReadReq_mshr_miss_latency::total 13377883 # number of ReadReq MSHR miss cycles
-system.iocache.WriteLineReq_mshr_miss_latency::tsunami.ide 3350457606 # number of WriteLineReq MSHR miss cycles
-system.iocache.WriteLineReq_mshr_miss_latency::total 3350457606 # number of WriteLineReq MSHR miss cycles
-system.iocache.demand_mshr_miss_latency::tsunami.ide 13377883 # number of demand (read+write) MSHR miss cycles
-system.iocache.demand_mshr_miss_latency::total 13377883 # number of demand (read+write) MSHR miss cycles
-system.iocache.overall_mshr_miss_latency::tsunami.ide 13377883 # number of overall MSHR miss cycles
-system.iocache.overall_mshr_miss_latency::total 13377883 # number of overall MSHR miss cycles
+system.iocache.demand_mshr_misses::tsunami.ide 177 # number of demand (read+write) MSHR misses
+system.iocache.demand_mshr_misses::total 177 # number of demand (read+write) MSHR misses
+system.iocache.overall_mshr_misses::tsunami.ide 177 # number of overall MSHR misses
+system.iocache.overall_mshr_misses::total 177 # number of overall MSHR misses
+system.iocache.ReadReq_mshr_miss_latency::tsunami.ide 13345883 # number of ReadReq MSHR miss cycles
+system.iocache.ReadReq_mshr_miss_latency::total 13345883 # number of ReadReq MSHR miss cycles
+system.iocache.WriteLineReq_mshr_miss_latency::tsunami.ide 3351820359 # number of WriteLineReq MSHR miss cycles
+system.iocache.WriteLineReq_mshr_miss_latency::total 3351820359 # number of WriteLineReq MSHR miss cycles
+system.iocache.demand_mshr_miss_latency::tsunami.ide 13345883 # number of demand (read+write) MSHR miss cycles
+system.iocache.demand_mshr_miss_latency::total 13345883 # number of demand (read+write) MSHR miss cycles
+system.iocache.overall_mshr_miss_latency::tsunami.ide 13345883 # number of overall MSHR miss cycles
+system.iocache.overall_mshr_miss_latency::total 13345883 # number of overall MSHR miss cycles
system.iocache.ReadReq_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for ReadReq accesses
system.iocache.ReadReq_mshr_miss_rate::total 1 # mshr miss rate for ReadReq accesses
system.iocache.WriteLineReq_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for WriteLineReq accesses
@@ -1311,195 +1325,199 @@ system.iocache.demand_mshr_miss_rate::tsunami.ide 1
system.iocache.demand_mshr_miss_rate::total 1 # mshr miss rate for demand accesses
system.iocache.overall_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for overall accesses
system.iocache.overall_mshr_miss_rate::total 1 # mshr miss rate for overall accesses
-system.iocache.ReadReq_avg_mshr_miss_latency::tsunami.ide 76445.045714 # average ReadReq mshr miss latency
-system.iocache.ReadReq_avg_mshr_miss_latency::total 76445.045714 # average ReadReq mshr miss latency
-system.iocache.WriteLineReq_avg_mshr_miss_latency::tsunami.ide 80632.884241 # average WriteLineReq mshr miss latency
-system.iocache.WriteLineReq_avg_mshr_miss_latency::total 80632.884241 # average WriteLineReq mshr miss latency
-system.iocache.demand_avg_mshr_miss_latency::tsunami.ide 76445.045714 # average overall mshr miss latency
-system.iocache.demand_avg_mshr_miss_latency::total 76445.045714 # average overall mshr miss latency
-system.iocache.overall_avg_mshr_miss_latency::tsunami.ide 76445.045714 # average overall mshr miss latency
-system.iocache.overall_avg_mshr_miss_latency::total 76445.045714 # average overall mshr miss latency
+system.iocache.ReadReq_avg_mshr_miss_latency::tsunami.ide 75400.468927 # average ReadReq mshr miss latency
+system.iocache.ReadReq_avg_mshr_miss_latency::total 75400.468927 # average ReadReq mshr miss latency
+system.iocache.WriteLineReq_avg_mshr_miss_latency::tsunami.ide 80665.680569 # average WriteLineReq mshr miss latency
+system.iocache.WriteLineReq_avg_mshr_miss_latency::total 80665.680569 # average WriteLineReq mshr miss latency
+system.iocache.demand_avg_mshr_miss_latency::tsunami.ide 75400.468927 # average overall mshr miss latency
+system.iocache.demand_avg_mshr_miss_latency::total 75400.468927 # average overall mshr miss latency
+system.iocache.overall_avg_mshr_miss_latency::tsunami.ide 75400.468927 # average overall mshr miss latency
+system.iocache.overall_avg_mshr_miss_latency::total 75400.468927 # average overall mshr miss latency
system.iocache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.l2c.tags.replacements 341926 # number of replacements
-system.l2c.tags.tagsinuse 65167.982973 # Cycle average of tags in use
-system.l2c.tags.total_refs 3685196 # Total number of references to valid blocks.
-system.l2c.tags.sampled_refs 406932 # Sample count of references to valid blocks.
-system.l2c.tags.avg_refs 9.056049 # Average number of references to valid blocks.
-system.l2c.tags.warmup_cycle 12918028000 # Cycle when the warmup percentage was hit.
-system.l2c.tags.occ_blocks::writebacks 54774.174056 # Average occupied blocks per requestor
-system.l2c.tags.occ_blocks::cpu0.inst 4860.572445 # Average occupied blocks per requestor
-system.l2c.tags.occ_blocks::cpu0.data 5374.369214 # Average occupied blocks per requestor
-system.l2c.tags.occ_blocks::cpu1.inst 120.511186 # Average occupied blocks per requestor
-system.l2c.tags.occ_blocks::cpu1.data 38.356073 # Average occupied blocks per requestor
-system.l2c.tags.occ_percent::writebacks 0.835788 # Average percentage of cache occupancy
-system.l2c.tags.occ_percent::cpu0.inst 0.074166 # Average percentage of cache occupancy
-system.l2c.tags.occ_percent::cpu0.data 0.082006 # Average percentage of cache occupancy
-system.l2c.tags.occ_percent::cpu1.inst 0.001839 # Average percentage of cache occupancy
-system.l2c.tags.occ_percent::cpu1.data 0.000585 # Average percentage of cache occupancy
-system.l2c.tags.occ_percent::total 0.994385 # Average percentage of cache occupancy
-system.l2c.tags.occ_task_id_blocks::1024 65006 # Occupied blocks per task id
-system.l2c.tags.age_task_id_blocks_1024::0 102 # Occupied blocks per task id
-system.l2c.tags.age_task_id_blocks_1024::1 516 # Occupied blocks per task id
-system.l2c.tags.age_task_id_blocks_1024::2 5383 # Occupied blocks per task id
-system.l2c.tags.age_task_id_blocks_1024::3 6300 # Occupied blocks per task id
-system.l2c.tags.age_task_id_blocks_1024::4 52705 # Occupied blocks per task id
-system.l2c.tags.occ_task_id_percent::1024 0.991913 # Percentage of cache occupancy per task id
-system.l2c.tags.tag_accesses 35906123 # Number of tag accesses
-system.l2c.tags.data_accesses 35906123 # Number of data accesses
-system.l2c.Writeback_hits::writebacks 792419 # number of Writeback hits
-system.l2c.Writeback_hits::total 792419 # number of Writeback hits
-system.l2c.UpgradeReq_hits::cpu0.data 186 # number of UpgradeReq hits
-system.l2c.UpgradeReq_hits::cpu1.data 557 # number of UpgradeReq hits
-system.l2c.UpgradeReq_hits::total 743 # number of UpgradeReq hits
-system.l2c.SCUpgradeReq_hits::cpu0.data 39 # number of SCUpgradeReq hits
-system.l2c.SCUpgradeReq_hits::cpu1.data 24 # number of SCUpgradeReq hits
-system.l2c.SCUpgradeReq_hits::total 63 # number of SCUpgradeReq hits
-system.l2c.ReadExReq_hits::cpu0.data 124095 # number of ReadExReq hits
-system.l2c.ReadExReq_hits::cpu1.data 48625 # number of ReadExReq hits
-system.l2c.ReadExReq_hits::total 172720 # number of ReadExReq hits
-system.l2c.ReadCleanReq_hits::cpu0.inst 674900 # number of ReadCleanReq hits
-system.l2c.ReadCleanReq_hits::cpu1.inst 330771 # number of ReadCleanReq hits
-system.l2c.ReadCleanReq_hits::total 1005671 # number of ReadCleanReq hits
-system.l2c.ReadSharedReq_hits::cpu0.data 659420 # number of ReadSharedReq hits
-system.l2c.ReadSharedReq_hits::cpu1.data 113743 # number of ReadSharedReq hits
-system.l2c.ReadSharedReq_hits::total 773163 # number of ReadSharedReq hits
-system.l2c.demand_hits::cpu0.inst 674900 # number of demand (read+write) hits
-system.l2c.demand_hits::cpu0.data 783515 # number of demand (read+write) hits
-system.l2c.demand_hits::cpu1.inst 330771 # number of demand (read+write) hits
-system.l2c.demand_hits::cpu1.data 162368 # number of demand (read+write) hits
-system.l2c.demand_hits::total 1951554 # number of demand (read+write) hits
-system.l2c.overall_hits::cpu0.inst 674900 # number of overall hits
-system.l2c.overall_hits::cpu0.data 783515 # number of overall hits
-system.l2c.overall_hits::cpu1.inst 330771 # number of overall hits
-system.l2c.overall_hits::cpu1.data 162368 # number of overall hits
-system.l2c.overall_hits::total 1951554 # number of overall hits
-system.l2c.UpgradeReq_misses::cpu0.data 2967 # number of UpgradeReq misses
-system.l2c.UpgradeReq_misses::cpu1.data 1808 # number of UpgradeReq misses
-system.l2c.UpgradeReq_misses::total 4775 # number of UpgradeReq misses
-system.l2c.SCUpgradeReq_misses::cpu0.data 925 # number of SCUpgradeReq misses
-system.l2c.SCUpgradeReq_misses::cpu1.data 929 # number of SCUpgradeReq misses
-system.l2c.SCUpgradeReq_misses::total 1854 # number of SCUpgradeReq misses
-system.l2c.ReadExReq_misses::cpu0.data 114970 # number of ReadExReq misses
-system.l2c.ReadExReq_misses::cpu1.data 7864 # number of ReadExReq misses
-system.l2c.ReadExReq_misses::total 122834 # number of ReadExReq misses
-system.l2c.ReadCleanReq_misses::cpu0.inst 12571 # number of ReadCleanReq misses
-system.l2c.ReadCleanReq_misses::cpu1.inst 940 # number of ReadCleanReq misses
-system.l2c.ReadCleanReq_misses::total 13511 # number of ReadCleanReq misses
-system.l2c.ReadSharedReq_misses::cpu0.data 271540 # number of ReadSharedReq misses
-system.l2c.ReadSharedReq_misses::cpu1.data 337 # number of ReadSharedReq misses
-system.l2c.ReadSharedReq_misses::total 271877 # number of ReadSharedReq misses
-system.l2c.demand_misses::cpu0.inst 12571 # number of demand (read+write) misses
-system.l2c.demand_misses::cpu0.data 386510 # number of demand (read+write) misses
-system.l2c.demand_misses::cpu1.inst 940 # number of demand (read+write) misses
-system.l2c.demand_misses::cpu1.data 8201 # number of demand (read+write) misses
-system.l2c.demand_misses::total 408222 # number of demand (read+write) misses
-system.l2c.overall_misses::cpu0.inst 12571 # number of overall misses
-system.l2c.overall_misses::cpu0.data 386510 # number of overall misses
-system.l2c.overall_misses::cpu1.inst 940 # number of overall misses
-system.l2c.overall_misses::cpu1.data 8201 # number of overall misses
-system.l2c.overall_misses::total 408222 # number of overall misses
-system.l2c.UpgradeReq_miss_latency::cpu0.data 3901500 # number of UpgradeReq miss cycles
-system.l2c.UpgradeReq_miss_latency::cpu1.data 36480500 # number of UpgradeReq miss cycles
-system.l2c.UpgradeReq_miss_latency::total 40382000 # number of UpgradeReq miss cycles
-system.l2c.SCUpgradeReq_miss_latency::cpu0.data 3643000 # number of SCUpgradeReq miss cycles
-system.l2c.SCUpgradeReq_miss_latency::cpu1.data 1056500 # number of SCUpgradeReq miss cycles
-system.l2c.SCUpgradeReq_miss_latency::total 4699500 # number of SCUpgradeReq miss cycles
-system.l2c.ReadExReq_miss_latency::cpu0.data 14617384500 # number of ReadExReq miss cycles
-system.l2c.ReadExReq_miss_latency::cpu1.data 1036956000 # number of ReadExReq miss cycles
-system.l2c.ReadExReq_miss_latency::total 15654340500 # number of ReadExReq miss cycles
-system.l2c.ReadCleanReq_miss_latency::cpu0.inst 1651627500 # number of ReadCleanReq miss cycles
-system.l2c.ReadCleanReq_miss_latency::cpu1.inst 124696500 # number of ReadCleanReq miss cycles
-system.l2c.ReadCleanReq_miss_latency::total 1776324000 # number of ReadCleanReq miss cycles
-system.l2c.ReadSharedReq_miss_latency::cpu0.data 33670754500 # number of ReadSharedReq miss cycles
-system.l2c.ReadSharedReq_miss_latency::cpu1.data 43654000 # number of ReadSharedReq miss cycles
-system.l2c.ReadSharedReq_miss_latency::total 33714408500 # number of ReadSharedReq miss cycles
-system.l2c.demand_miss_latency::cpu0.inst 1651627500 # number of demand (read+write) miss cycles
-system.l2c.demand_miss_latency::cpu0.data 48288139000 # number of demand (read+write) miss cycles
-system.l2c.demand_miss_latency::cpu1.inst 124696500 # number of demand (read+write) miss cycles
-system.l2c.demand_miss_latency::cpu1.data 1080610000 # number of demand (read+write) miss cycles
-system.l2c.demand_miss_latency::total 51145073000 # number of demand (read+write) miss cycles
-system.l2c.overall_miss_latency::cpu0.inst 1651627500 # number of overall miss cycles
-system.l2c.overall_miss_latency::cpu0.data 48288139000 # number of overall miss cycles
-system.l2c.overall_miss_latency::cpu1.inst 124696500 # number of overall miss cycles
-system.l2c.overall_miss_latency::cpu1.data 1080610000 # number of overall miss cycles
-system.l2c.overall_miss_latency::total 51145073000 # number of overall miss cycles
-system.l2c.Writeback_accesses::writebacks 792419 # number of Writeback accesses(hits+misses)
-system.l2c.Writeback_accesses::total 792419 # number of Writeback accesses(hits+misses)
-system.l2c.UpgradeReq_accesses::cpu0.data 3153 # number of UpgradeReq accesses(hits+misses)
-system.l2c.UpgradeReq_accesses::cpu1.data 2365 # number of UpgradeReq accesses(hits+misses)
-system.l2c.UpgradeReq_accesses::total 5518 # number of UpgradeReq accesses(hits+misses)
-system.l2c.SCUpgradeReq_accesses::cpu0.data 964 # number of SCUpgradeReq accesses(hits+misses)
-system.l2c.SCUpgradeReq_accesses::cpu1.data 953 # number of SCUpgradeReq accesses(hits+misses)
-system.l2c.SCUpgradeReq_accesses::total 1917 # number of SCUpgradeReq accesses(hits+misses)
-system.l2c.ReadExReq_accesses::cpu0.data 239065 # number of ReadExReq accesses(hits+misses)
-system.l2c.ReadExReq_accesses::cpu1.data 56489 # number of ReadExReq accesses(hits+misses)
-system.l2c.ReadExReq_accesses::total 295554 # number of ReadExReq accesses(hits+misses)
-system.l2c.ReadCleanReq_accesses::cpu0.inst 687471 # number of ReadCleanReq accesses(hits+misses)
-system.l2c.ReadCleanReq_accesses::cpu1.inst 331711 # number of ReadCleanReq accesses(hits+misses)
-system.l2c.ReadCleanReq_accesses::total 1019182 # number of ReadCleanReq accesses(hits+misses)
-system.l2c.ReadSharedReq_accesses::cpu0.data 930960 # number of ReadSharedReq accesses(hits+misses)
-system.l2c.ReadSharedReq_accesses::cpu1.data 114080 # number of ReadSharedReq accesses(hits+misses)
-system.l2c.ReadSharedReq_accesses::total 1045040 # number of ReadSharedReq accesses(hits+misses)
-system.l2c.demand_accesses::cpu0.inst 687471 # number of demand (read+write) accesses
-system.l2c.demand_accesses::cpu0.data 1170025 # number of demand (read+write) accesses
-system.l2c.demand_accesses::cpu1.inst 331711 # number of demand (read+write) accesses
-system.l2c.demand_accesses::cpu1.data 170569 # number of demand (read+write) accesses
-system.l2c.demand_accesses::total 2359776 # number of demand (read+write) accesses
-system.l2c.overall_accesses::cpu0.inst 687471 # number of overall (read+write) accesses
-system.l2c.overall_accesses::cpu0.data 1170025 # number of overall (read+write) accesses
-system.l2c.overall_accesses::cpu1.inst 331711 # number of overall (read+write) accesses
-system.l2c.overall_accesses::cpu1.data 170569 # number of overall (read+write) accesses
-system.l2c.overall_accesses::total 2359776 # number of overall (read+write) accesses
-system.l2c.UpgradeReq_miss_rate::cpu0.data 0.941009 # miss rate for UpgradeReq accesses
-system.l2c.UpgradeReq_miss_rate::cpu1.data 0.764482 # miss rate for UpgradeReq accesses
-system.l2c.UpgradeReq_miss_rate::total 0.865350 # miss rate for UpgradeReq accesses
-system.l2c.SCUpgradeReq_miss_rate::cpu0.data 0.959544 # miss rate for SCUpgradeReq accesses
-system.l2c.SCUpgradeReq_miss_rate::cpu1.data 0.974816 # miss rate for SCUpgradeReq accesses
-system.l2c.SCUpgradeReq_miss_rate::total 0.967136 # miss rate for SCUpgradeReq accesses
-system.l2c.ReadExReq_miss_rate::cpu0.data 0.480915 # miss rate for ReadExReq accesses
-system.l2c.ReadExReq_miss_rate::cpu1.data 0.139213 # miss rate for ReadExReq accesses
-system.l2c.ReadExReq_miss_rate::total 0.415606 # miss rate for ReadExReq accesses
-system.l2c.ReadCleanReq_miss_rate::cpu0.inst 0.018286 # miss rate for ReadCleanReq accesses
-system.l2c.ReadCleanReq_miss_rate::cpu1.inst 0.002834 # miss rate for ReadCleanReq accesses
-system.l2c.ReadCleanReq_miss_rate::total 0.013257 # miss rate for ReadCleanReq accesses
-system.l2c.ReadSharedReq_miss_rate::cpu0.data 0.291677 # miss rate for ReadSharedReq accesses
-system.l2c.ReadSharedReq_miss_rate::cpu1.data 0.002954 # miss rate for ReadSharedReq accesses
-system.l2c.ReadSharedReq_miss_rate::total 0.260159 # miss rate for ReadSharedReq accesses
-system.l2c.demand_miss_rate::cpu0.inst 0.018286 # miss rate for demand accesses
-system.l2c.demand_miss_rate::cpu0.data 0.330343 # miss rate for demand accesses
-system.l2c.demand_miss_rate::cpu1.inst 0.002834 # miss rate for demand accesses
-system.l2c.demand_miss_rate::cpu1.data 0.048080 # miss rate for demand accesses
-system.l2c.demand_miss_rate::total 0.172992 # miss rate for demand accesses
-system.l2c.overall_miss_rate::cpu0.inst 0.018286 # miss rate for overall accesses
-system.l2c.overall_miss_rate::cpu0.data 0.330343 # miss rate for overall accesses
-system.l2c.overall_miss_rate::cpu1.inst 0.002834 # miss rate for overall accesses
-system.l2c.overall_miss_rate::cpu1.data 0.048080 # miss rate for overall accesses
-system.l2c.overall_miss_rate::total 0.172992 # miss rate for overall accesses
-system.l2c.UpgradeReq_avg_miss_latency::cpu0.data 1314.964611 # average UpgradeReq miss latency
-system.l2c.UpgradeReq_avg_miss_latency::cpu1.data 20177.267699 # average UpgradeReq miss latency
-system.l2c.UpgradeReq_avg_miss_latency::total 8456.963351 # average UpgradeReq miss latency
-system.l2c.SCUpgradeReq_avg_miss_latency::cpu0.data 3938.378378 # average SCUpgradeReq miss latency
-system.l2c.SCUpgradeReq_avg_miss_latency::cpu1.data 1137.244349 # average SCUpgradeReq miss latency
-system.l2c.SCUpgradeReq_avg_miss_latency::total 2534.789644 # average SCUpgradeReq miss latency
-system.l2c.ReadExReq_avg_miss_latency::cpu0.data 127140.858485 # average ReadExReq miss latency
-system.l2c.ReadExReq_avg_miss_latency::cpu1.data 131861.139369 # average ReadExReq miss latency
-system.l2c.ReadExReq_avg_miss_latency::total 127443.057297 # average ReadExReq miss latency
-system.l2c.ReadCleanReq_avg_miss_latency::cpu0.inst 131383.939225 # average ReadCleanReq miss latency
-system.l2c.ReadCleanReq_avg_miss_latency::cpu1.inst 132655.851064 # average ReadCleanReq miss latency
-system.l2c.ReadCleanReq_avg_miss_latency::total 131472.429872 # average ReadCleanReq miss latency
-system.l2c.ReadSharedReq_avg_miss_latency::cpu0.data 123999.243205 # average ReadSharedReq miss latency
-system.l2c.ReadSharedReq_avg_miss_latency::cpu1.data 129537.091988 # average ReadSharedReq miss latency
-system.l2c.ReadSharedReq_avg_miss_latency::total 124006.107541 # average ReadSharedReq miss latency
-system.l2c.demand_avg_miss_latency::cpu0.inst 131383.939225 # average overall miss latency
-system.l2c.demand_avg_miss_latency::cpu0.data 124933.737808 # average overall miss latency
-system.l2c.demand_avg_miss_latency::cpu1.inst 132655.851064 # average overall miss latency
-system.l2c.demand_avg_miss_latency::cpu1.data 131765.638337 # average overall miss latency
-system.l2c.demand_avg_miss_latency::total 125287.399993 # average overall miss latency
-system.l2c.overall_avg_miss_latency::cpu0.inst 131383.939225 # average overall miss latency
-system.l2c.overall_avg_miss_latency::cpu0.data 124933.737808 # average overall miss latency
-system.l2c.overall_avg_miss_latency::cpu1.inst 132655.851064 # average overall miss latency
-system.l2c.overall_avg_miss_latency::cpu1.data 131765.638337 # average overall miss latency
-system.l2c.overall_avg_miss_latency::total 125287.399993 # average overall miss latency
+system.l2c.tags.replacements 342255 # number of replacements
+system.l2c.tags.tagsinuse 65190.453062 # Cycle average of tags in use
+system.l2c.tags.total_refs 3793407 # Total number of references to valid blocks.
+system.l2c.tags.sampled_refs 407257 # Sample count of references to valid blocks.
+system.l2c.tags.avg_refs 9.314529 # Average number of references to valid blocks.
+system.l2c.tags.warmup_cycle 12928623000 # Cycle when the warmup percentage was hit.
+system.l2c.tags.occ_blocks::writebacks 54971.310995 # Average occupied blocks per requestor
+system.l2c.tags.occ_blocks::cpu0.inst 3771.999936 # Average occupied blocks per requestor
+system.l2c.tags.occ_blocks::cpu0.data 4805.186829 # Average occupied blocks per requestor
+system.l2c.tags.occ_blocks::cpu1.inst 1123.175084 # Average occupied blocks per requestor
+system.l2c.tags.occ_blocks::cpu1.data 518.780218 # Average occupied blocks per requestor
+system.l2c.tags.occ_percent::writebacks 0.838796 # Average percentage of cache occupancy
+system.l2c.tags.occ_percent::cpu0.inst 0.057556 # Average percentage of cache occupancy
+system.l2c.tags.occ_percent::cpu0.data 0.073321 # Average percentage of cache occupancy
+system.l2c.tags.occ_percent::cpu1.inst 0.017138 # Average percentage of cache occupancy
+system.l2c.tags.occ_percent::cpu1.data 0.007916 # Average percentage of cache occupancy
+system.l2c.tags.occ_percent::total 0.994727 # Average percentage of cache occupancy
+system.l2c.tags.occ_task_id_blocks::1024 65002 # Occupied blocks per task id
+system.l2c.tags.age_task_id_blocks_1024::0 176 # Occupied blocks per task id
+system.l2c.tags.age_task_id_blocks_1024::1 1065 # Occupied blocks per task id
+system.l2c.tags.age_task_id_blocks_1024::2 4849 # Occupied blocks per task id
+system.l2c.tags.age_task_id_blocks_1024::3 6325 # Occupied blocks per task id
+system.l2c.tags.age_task_id_blocks_1024::4 52587 # Occupied blocks per task id
+system.l2c.tags.occ_task_id_percent::1024 0.991852 # Percentage of cache occupancy per task id
+system.l2c.tags.tag_accesses 36989627 # Number of tag accesses
+system.l2c.tags.data_accesses 36989627 # Number of data accesses
+system.l2c.WritebackDirty_hits::writebacks 862671 # number of WritebackDirty hits
+system.l2c.WritebackDirty_hits::total 862671 # number of WritebackDirty hits
+system.l2c.WritebackClean_hits::writebacks 732220 # number of WritebackClean hits
+system.l2c.WritebackClean_hits::total 732220 # number of WritebackClean hits
+system.l2c.UpgradeReq_hits::cpu0.data 141 # number of UpgradeReq hits
+system.l2c.UpgradeReq_hits::cpu1.data 87 # number of UpgradeReq hits
+system.l2c.UpgradeReq_hits::total 228 # number of UpgradeReq hits
+system.l2c.SCUpgradeReq_hits::cpu0.data 25 # number of SCUpgradeReq hits
+system.l2c.SCUpgradeReq_hits::cpu1.data 26 # number of SCUpgradeReq hits
+system.l2c.SCUpgradeReq_hits::total 51 # number of SCUpgradeReq hits
+system.l2c.ReadExReq_hits::cpu0.data 102038 # number of ReadExReq hits
+system.l2c.ReadExReq_hits::cpu1.data 98486 # number of ReadExReq hits
+system.l2c.ReadExReq_hits::total 200524 # number of ReadExReq hits
+system.l2c.ReadCleanReq_hits::cpu0.inst 479778 # number of ReadCleanReq hits
+system.l2c.ReadCleanReq_hits::cpu1.inst 508114 # number of ReadCleanReq hits
+system.l2c.ReadCleanReq_hits::total 987892 # number of ReadCleanReq hits
+system.l2c.ReadSharedReq_hits::cpu0.data 344131 # number of ReadSharedReq hits
+system.l2c.ReadSharedReq_hits::cpu1.data 495524 # number of ReadSharedReq hits
+system.l2c.ReadSharedReq_hits::total 839655 # number of ReadSharedReq hits
+system.l2c.demand_hits::cpu0.inst 479778 # number of demand (read+write) hits
+system.l2c.demand_hits::cpu0.data 446169 # number of demand (read+write) hits
+system.l2c.demand_hits::cpu1.inst 508114 # number of demand (read+write) hits
+system.l2c.demand_hits::cpu1.data 594010 # number of demand (read+write) hits
+system.l2c.demand_hits::total 2028071 # number of demand (read+write) hits
+system.l2c.overall_hits::cpu0.inst 479778 # number of overall hits
+system.l2c.overall_hits::cpu0.data 446169 # number of overall hits
+system.l2c.overall_hits::cpu1.inst 508114 # number of overall hits
+system.l2c.overall_hits::cpu1.data 594010 # number of overall hits
+system.l2c.overall_hits::total 2028071 # number of overall hits
+system.l2c.UpgradeReq_misses::cpu0.data 2602 # number of UpgradeReq misses
+system.l2c.UpgradeReq_misses::cpu1.data 483 # number of UpgradeReq misses
+system.l2c.UpgradeReq_misses::total 3085 # number of UpgradeReq misses
+system.l2c.SCUpgradeReq_misses::cpu0.data 77 # number of SCUpgradeReq misses
+system.l2c.SCUpgradeReq_misses::cpu1.data 94 # number of SCUpgradeReq misses
+system.l2c.SCUpgradeReq_misses::total 171 # number of SCUpgradeReq misses
+system.l2c.ReadExReq_misses::cpu0.data 103258 # number of ReadExReq misses
+system.l2c.ReadExReq_misses::cpu1.data 19364 # number of ReadExReq misses
+system.l2c.ReadExReq_misses::total 122622 # number of ReadExReq misses
+system.l2c.ReadCleanReq_misses::cpu0.inst 10849 # number of ReadCleanReq misses
+system.l2c.ReadCleanReq_misses::cpu1.inst 2603 # number of ReadCleanReq misses
+system.l2c.ReadCleanReq_misses::total 13452 # number of ReadCleanReq misses
+system.l2c.ReadSharedReq_misses::cpu0.data 270704 # number of ReadSharedReq misses
+system.l2c.ReadSharedReq_misses::cpu1.data 1159 # number of ReadSharedReq misses
+system.l2c.ReadSharedReq_misses::total 271863 # number of ReadSharedReq misses
+system.l2c.demand_misses::cpu0.inst 10849 # number of demand (read+write) misses
+system.l2c.demand_misses::cpu0.data 373962 # number of demand (read+write) misses
+system.l2c.demand_misses::cpu1.inst 2603 # number of demand (read+write) misses
+system.l2c.demand_misses::cpu1.data 20523 # number of demand (read+write) misses
+system.l2c.demand_misses::total 407937 # number of demand (read+write) misses
+system.l2c.overall_misses::cpu0.inst 10849 # number of overall misses
+system.l2c.overall_misses::cpu0.data 373962 # number of overall misses
+system.l2c.overall_misses::cpu1.inst 2603 # number of overall misses
+system.l2c.overall_misses::cpu1.data 20523 # number of overall misses
+system.l2c.overall_misses::total 407937 # number of overall misses
+system.l2c.UpgradeReq_miss_latency::cpu0.data 3090000 # number of UpgradeReq miss cycles
+system.l2c.UpgradeReq_miss_latency::cpu1.data 2769500 # number of UpgradeReq miss cycles
+system.l2c.UpgradeReq_miss_latency::total 5859500 # number of UpgradeReq miss cycles
+system.l2c.SCUpgradeReq_miss_latency::cpu0.data 569500 # number of SCUpgradeReq miss cycles
+system.l2c.SCUpgradeReq_miss_latency::cpu1.data 892000 # number of SCUpgradeReq miss cycles
+system.l2c.SCUpgradeReq_miss_latency::total 1461500 # number of SCUpgradeReq miss cycles
+system.l2c.ReadExReq_miss_latency::cpu0.data 13105172500 # number of ReadExReq miss cycles
+system.l2c.ReadExReq_miss_latency::cpu1.data 2555486000 # number of ReadExReq miss cycles
+system.l2c.ReadExReq_miss_latency::total 15660658500 # number of ReadExReq miss cycles
+system.l2c.ReadCleanReq_miss_latency::cpu0.inst 1419877000 # number of ReadCleanReq miss cycles
+system.l2c.ReadCleanReq_miss_latency::cpu1.inst 342190500 # number of ReadCleanReq miss cycles
+system.l2c.ReadCleanReq_miss_latency::total 1762067500 # number of ReadCleanReq miss cycles
+system.l2c.ReadSharedReq_miss_latency::cpu0.data 33554759000 # number of ReadSharedReq miss cycles
+system.l2c.ReadSharedReq_miss_latency::cpu1.data 151782000 # number of ReadSharedReq miss cycles
+system.l2c.ReadSharedReq_miss_latency::total 33706541000 # number of ReadSharedReq miss cycles
+system.l2c.demand_miss_latency::cpu0.inst 1419877000 # number of demand (read+write) miss cycles
+system.l2c.demand_miss_latency::cpu0.data 46659931500 # number of demand (read+write) miss cycles
+system.l2c.demand_miss_latency::cpu1.inst 342190500 # number of demand (read+write) miss cycles
+system.l2c.demand_miss_latency::cpu1.data 2707268000 # number of demand (read+write) miss cycles
+system.l2c.demand_miss_latency::total 51129267000 # number of demand (read+write) miss cycles
+system.l2c.overall_miss_latency::cpu0.inst 1419877000 # number of overall miss cycles
+system.l2c.overall_miss_latency::cpu0.data 46659931500 # number of overall miss cycles
+system.l2c.overall_miss_latency::cpu1.inst 342190500 # number of overall miss cycles
+system.l2c.overall_miss_latency::cpu1.data 2707268000 # number of overall miss cycles
+system.l2c.overall_miss_latency::total 51129267000 # number of overall miss cycles
+system.l2c.WritebackDirty_accesses::writebacks 862671 # number of WritebackDirty accesses(hits+misses)
+system.l2c.WritebackDirty_accesses::total 862671 # number of WritebackDirty accesses(hits+misses)
+system.l2c.WritebackClean_accesses::writebacks 732220 # number of WritebackClean accesses(hits+misses)
+system.l2c.WritebackClean_accesses::total 732220 # number of WritebackClean accesses(hits+misses)
+system.l2c.UpgradeReq_accesses::cpu0.data 2743 # number of UpgradeReq accesses(hits+misses)
+system.l2c.UpgradeReq_accesses::cpu1.data 570 # number of UpgradeReq accesses(hits+misses)
+system.l2c.UpgradeReq_accesses::total 3313 # number of UpgradeReq accesses(hits+misses)
+system.l2c.SCUpgradeReq_accesses::cpu0.data 102 # number of SCUpgradeReq accesses(hits+misses)
+system.l2c.SCUpgradeReq_accesses::cpu1.data 120 # number of SCUpgradeReq accesses(hits+misses)
+system.l2c.SCUpgradeReq_accesses::total 222 # number of SCUpgradeReq accesses(hits+misses)
+system.l2c.ReadExReq_accesses::cpu0.data 205296 # number of ReadExReq accesses(hits+misses)
+system.l2c.ReadExReq_accesses::cpu1.data 117850 # number of ReadExReq accesses(hits+misses)
+system.l2c.ReadExReq_accesses::total 323146 # number of ReadExReq accesses(hits+misses)
+system.l2c.ReadCleanReq_accesses::cpu0.inst 490627 # number of ReadCleanReq accesses(hits+misses)
+system.l2c.ReadCleanReq_accesses::cpu1.inst 510717 # number of ReadCleanReq accesses(hits+misses)
+system.l2c.ReadCleanReq_accesses::total 1001344 # number of ReadCleanReq accesses(hits+misses)
+system.l2c.ReadSharedReq_accesses::cpu0.data 614835 # number of ReadSharedReq accesses(hits+misses)
+system.l2c.ReadSharedReq_accesses::cpu1.data 496683 # number of ReadSharedReq accesses(hits+misses)
+system.l2c.ReadSharedReq_accesses::total 1111518 # number of ReadSharedReq accesses(hits+misses)
+system.l2c.demand_accesses::cpu0.inst 490627 # number of demand (read+write) accesses
+system.l2c.demand_accesses::cpu0.data 820131 # number of demand (read+write) accesses
+system.l2c.demand_accesses::cpu1.inst 510717 # number of demand (read+write) accesses
+system.l2c.demand_accesses::cpu1.data 614533 # number of demand (read+write) accesses
+system.l2c.demand_accesses::total 2436008 # number of demand (read+write) accesses
+system.l2c.overall_accesses::cpu0.inst 490627 # number of overall (read+write) accesses
+system.l2c.overall_accesses::cpu0.data 820131 # number of overall (read+write) accesses
+system.l2c.overall_accesses::cpu1.inst 510717 # number of overall (read+write) accesses
+system.l2c.overall_accesses::cpu1.data 614533 # number of overall (read+write) accesses
+system.l2c.overall_accesses::total 2436008 # number of overall (read+write) accesses
+system.l2c.UpgradeReq_miss_rate::cpu0.data 0.948596 # miss rate for UpgradeReq accesses
+system.l2c.UpgradeReq_miss_rate::cpu1.data 0.847368 # miss rate for UpgradeReq accesses
+system.l2c.UpgradeReq_miss_rate::total 0.931180 # miss rate for UpgradeReq accesses
+system.l2c.SCUpgradeReq_miss_rate::cpu0.data 0.754902 # miss rate for SCUpgradeReq accesses
+system.l2c.SCUpgradeReq_miss_rate::cpu1.data 0.783333 # miss rate for SCUpgradeReq accesses
+system.l2c.SCUpgradeReq_miss_rate::total 0.770270 # miss rate for SCUpgradeReq accesses
+system.l2c.ReadExReq_miss_rate::cpu0.data 0.502971 # miss rate for ReadExReq accesses
+system.l2c.ReadExReq_miss_rate::cpu1.data 0.164311 # miss rate for ReadExReq accesses
+system.l2c.ReadExReq_miss_rate::total 0.379463 # miss rate for ReadExReq accesses
+system.l2c.ReadCleanReq_miss_rate::cpu0.inst 0.022113 # miss rate for ReadCleanReq accesses
+system.l2c.ReadCleanReq_miss_rate::cpu1.inst 0.005097 # miss rate for ReadCleanReq accesses
+system.l2c.ReadCleanReq_miss_rate::total 0.013434 # miss rate for ReadCleanReq accesses
+system.l2c.ReadSharedReq_miss_rate::cpu0.data 0.440287 # miss rate for ReadSharedReq accesses
+system.l2c.ReadSharedReq_miss_rate::cpu1.data 0.002333 # miss rate for ReadSharedReq accesses
+system.l2c.ReadSharedReq_miss_rate::total 0.244587 # miss rate for ReadSharedReq accesses
+system.l2c.demand_miss_rate::cpu0.inst 0.022113 # miss rate for demand accesses
+system.l2c.demand_miss_rate::cpu0.data 0.455978 # miss rate for demand accesses
+system.l2c.demand_miss_rate::cpu1.inst 0.005097 # miss rate for demand accesses
+system.l2c.demand_miss_rate::cpu1.data 0.033396 # miss rate for demand accesses
+system.l2c.demand_miss_rate::total 0.167461 # miss rate for demand accesses
+system.l2c.overall_miss_rate::cpu0.inst 0.022113 # miss rate for overall accesses
+system.l2c.overall_miss_rate::cpu0.data 0.455978 # miss rate for overall accesses
+system.l2c.overall_miss_rate::cpu1.inst 0.005097 # miss rate for overall accesses
+system.l2c.overall_miss_rate::cpu1.data 0.033396 # miss rate for overall accesses
+system.l2c.overall_miss_rate::total 0.167461 # miss rate for overall accesses
+system.l2c.UpgradeReq_avg_miss_latency::cpu0.data 1187.548040 # average UpgradeReq miss latency
+system.l2c.UpgradeReq_avg_miss_latency::cpu1.data 5733.954451 # average UpgradeReq miss latency
+system.l2c.UpgradeReq_avg_miss_latency::total 1899.351702 # average UpgradeReq miss latency
+system.l2c.SCUpgradeReq_avg_miss_latency::cpu0.data 7396.103896 # average SCUpgradeReq miss latency
+system.l2c.SCUpgradeReq_avg_miss_latency::cpu1.data 9489.361702 # average SCUpgradeReq miss latency
+system.l2c.SCUpgradeReq_avg_miss_latency::total 8546.783626 # average SCUpgradeReq miss latency
+system.l2c.ReadExReq_avg_miss_latency::cpu0.data 126916.776424 # average ReadExReq miss latency
+system.l2c.ReadExReq_avg_miss_latency::cpu1.data 131970.977071 # average ReadExReq miss latency
+system.l2c.ReadExReq_avg_miss_latency::total 127714.916573 # average ReadExReq miss latency
+system.l2c.ReadCleanReq_avg_miss_latency::cpu0.inst 130876.301963 # average ReadCleanReq miss latency
+system.l2c.ReadCleanReq_avg_miss_latency::cpu1.inst 131460.046101 # average ReadCleanReq miss latency
+system.l2c.ReadCleanReq_avg_miss_latency::total 130989.258103 # average ReadCleanReq miss latency
+system.l2c.ReadSharedReq_avg_miss_latency::cpu0.data 123953.687422 # average ReadSharedReq miss latency
+system.l2c.ReadSharedReq_avg_miss_latency::cpu1.data 130959.447800 # average ReadSharedReq miss latency
+system.l2c.ReadSharedReq_avg_miss_latency::total 123983.554217 # average ReadSharedReq miss latency
+system.l2c.demand_avg_miss_latency::cpu0.inst 130876.301963 # average overall miss latency
+system.l2c.demand_avg_miss_latency::cpu0.data 124771.852488 # average overall miss latency
+system.l2c.demand_avg_miss_latency::cpu1.inst 131460.046101 # average overall miss latency
+system.l2c.demand_avg_miss_latency::cpu1.data 131913.852751 # average overall miss latency
+system.l2c.demand_avg_miss_latency::total 125336.184264 # average overall miss latency
+system.l2c.overall_avg_miss_latency::cpu0.inst 130876.301963 # average overall miss latency
+system.l2c.overall_avg_miss_latency::cpu0.data 124771.852488 # average overall miss latency
+system.l2c.overall_avg_miss_latency::cpu1.inst 131460.046101 # average overall miss latency
+system.l2c.overall_avg_miss_latency::cpu1.data 131913.852751 # average overall miss latency
+system.l2c.overall_avg_miss_latency::total 125336.184264 # average overall miss latency
system.l2c.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.l2c.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.l2c.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -1508,247 +1526,248 @@ system.l2c.avg_blocked_cycles::no_mshrs nan # av
system.l2c.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.l2c.fast_writes 0 # number of fast writes performed
system.l2c.cache_copies 0 # number of cache copies performed
-system.l2c.writebacks::writebacks 79390 # number of writebacks
-system.l2c.writebacks::total 79390 # number of writebacks
+system.l2c.writebacks::writebacks 79536 # number of writebacks
+system.l2c.writebacks::total 79536 # number of writebacks
system.l2c.ReadCleanReq_mshr_hits::cpu1.inst 11 # number of ReadCleanReq MSHR hits
system.l2c.ReadCleanReq_mshr_hits::total 11 # number of ReadCleanReq MSHR hits
system.l2c.demand_mshr_hits::cpu1.inst 11 # number of demand (read+write) MSHR hits
system.l2c.demand_mshr_hits::total 11 # number of demand (read+write) MSHR hits
system.l2c.overall_mshr_hits::cpu1.inst 11 # number of overall MSHR hits
system.l2c.overall_mshr_hits::total 11 # number of overall MSHR hits
-system.l2c.CleanEvict_mshr_misses::writebacks 324 # number of CleanEvict MSHR misses
-system.l2c.CleanEvict_mshr_misses::total 324 # number of CleanEvict MSHR misses
-system.l2c.UpgradeReq_mshr_misses::cpu0.data 2967 # number of UpgradeReq MSHR misses
-system.l2c.UpgradeReq_mshr_misses::cpu1.data 1808 # number of UpgradeReq MSHR misses
-system.l2c.UpgradeReq_mshr_misses::total 4775 # number of UpgradeReq MSHR misses
-system.l2c.SCUpgradeReq_mshr_misses::cpu0.data 925 # number of SCUpgradeReq MSHR misses
-system.l2c.SCUpgradeReq_mshr_misses::cpu1.data 929 # number of SCUpgradeReq MSHR misses
-system.l2c.SCUpgradeReq_mshr_misses::total 1854 # number of SCUpgradeReq MSHR misses
-system.l2c.ReadExReq_mshr_misses::cpu0.data 114970 # number of ReadExReq MSHR misses
-system.l2c.ReadExReq_mshr_misses::cpu1.data 7864 # number of ReadExReq MSHR misses
-system.l2c.ReadExReq_mshr_misses::total 122834 # number of ReadExReq MSHR misses
-system.l2c.ReadCleanReq_mshr_misses::cpu0.inst 12571 # number of ReadCleanReq MSHR misses
-system.l2c.ReadCleanReq_mshr_misses::cpu1.inst 929 # number of ReadCleanReq MSHR misses
-system.l2c.ReadCleanReq_mshr_misses::total 13500 # number of ReadCleanReq MSHR misses
-system.l2c.ReadSharedReq_mshr_misses::cpu0.data 271540 # number of ReadSharedReq MSHR misses
-system.l2c.ReadSharedReq_mshr_misses::cpu1.data 337 # number of ReadSharedReq MSHR misses
-system.l2c.ReadSharedReq_mshr_misses::total 271877 # number of ReadSharedReq MSHR misses
-system.l2c.demand_mshr_misses::cpu0.inst 12571 # number of demand (read+write) MSHR misses
-system.l2c.demand_mshr_misses::cpu0.data 386510 # number of demand (read+write) MSHR misses
-system.l2c.demand_mshr_misses::cpu1.inst 929 # number of demand (read+write) MSHR misses
-system.l2c.demand_mshr_misses::cpu1.data 8201 # number of demand (read+write) MSHR misses
-system.l2c.demand_mshr_misses::total 408211 # number of demand (read+write) MSHR misses
-system.l2c.overall_mshr_misses::cpu0.inst 12571 # number of overall MSHR misses
-system.l2c.overall_mshr_misses::cpu0.data 386510 # number of overall MSHR misses
-system.l2c.overall_mshr_misses::cpu1.inst 929 # number of overall MSHR misses
-system.l2c.overall_mshr_misses::cpu1.data 8201 # number of overall MSHR misses
-system.l2c.overall_mshr_misses::total 408211 # number of overall MSHR misses
-system.l2c.ReadReq_mshr_uncacheable::cpu0.data 7086 # number of ReadReq MSHR uncacheable
-system.l2c.ReadReq_mshr_uncacheable::cpu1.data 118 # number of ReadReq MSHR uncacheable
-system.l2c.ReadReq_mshr_uncacheable::total 7204 # number of ReadReq MSHR uncacheable
-system.l2c.WriteReq_mshr_uncacheable::cpu0.data 10784 # number of WriteReq MSHR uncacheable
-system.l2c.WriteReq_mshr_uncacheable::cpu1.data 3347 # number of WriteReq MSHR uncacheable
-system.l2c.WriteReq_mshr_uncacheable::total 14131 # number of WriteReq MSHR uncacheable
-system.l2c.overall_mshr_uncacheable_misses::cpu0.data 17870 # number of overall MSHR uncacheable misses
-system.l2c.overall_mshr_uncacheable_misses::cpu1.data 3465 # number of overall MSHR uncacheable misses
-system.l2c.overall_mshr_uncacheable_misses::total 21335 # number of overall MSHR uncacheable misses
-system.l2c.UpgradeReq_mshr_miss_latency::cpu0.data 212307500 # number of UpgradeReq MSHR miss cycles
-system.l2c.UpgradeReq_mshr_miss_latency::cpu1.data 129803000 # number of UpgradeReq MSHR miss cycles
-system.l2c.UpgradeReq_mshr_miss_latency::total 342110500 # number of UpgradeReq MSHR miss cycles
-system.l2c.SCUpgradeReq_mshr_miss_latency::cpu0.data 65706500 # number of SCUpgradeReq MSHR miss cycles
-system.l2c.SCUpgradeReq_mshr_miss_latency::cpu1.data 66436000 # number of SCUpgradeReq MSHR miss cycles
-system.l2c.SCUpgradeReq_mshr_miss_latency::total 132142500 # number of SCUpgradeReq MSHR miss cycles
-system.l2c.ReadExReq_mshr_miss_latency::cpu0.data 13467684500 # number of ReadExReq MSHR miss cycles
-system.l2c.ReadExReq_mshr_miss_latency::cpu1.data 958316000 # number of ReadExReq MSHR miss cycles
-system.l2c.ReadExReq_mshr_miss_latency::total 14426000500 # number of ReadExReq MSHR miss cycles
-system.l2c.ReadCleanReq_mshr_miss_latency::cpu0.inst 1525917500 # number of ReadCleanReq MSHR miss cycles
-system.l2c.ReadCleanReq_mshr_miss_latency::cpu1.inst 114051500 # number of ReadCleanReq MSHR miss cycles
-system.l2c.ReadCleanReq_mshr_miss_latency::total 1639969000 # number of ReadCleanReq MSHR miss cycles
-system.l2c.ReadSharedReq_mshr_miss_latency::cpu0.data 30955354500 # number of ReadSharedReq MSHR miss cycles
-system.l2c.ReadSharedReq_mshr_miss_latency::cpu1.data 40284000 # number of ReadSharedReq MSHR miss cycles
-system.l2c.ReadSharedReq_mshr_miss_latency::total 30995638500 # number of ReadSharedReq MSHR miss cycles
-system.l2c.demand_mshr_miss_latency::cpu0.inst 1525917500 # number of demand (read+write) MSHR miss cycles
-system.l2c.demand_mshr_miss_latency::cpu0.data 44423039000 # number of demand (read+write) MSHR miss cycles
-system.l2c.demand_mshr_miss_latency::cpu1.inst 114051500 # number of demand (read+write) MSHR miss cycles
-system.l2c.demand_mshr_miss_latency::cpu1.data 998600000 # number of demand (read+write) MSHR miss cycles
-system.l2c.demand_mshr_miss_latency::total 47061608000 # number of demand (read+write) MSHR miss cycles
-system.l2c.overall_mshr_miss_latency::cpu0.inst 1525917500 # number of overall MSHR miss cycles
-system.l2c.overall_mshr_miss_latency::cpu0.data 44423039000 # number of overall MSHR miss cycles
-system.l2c.overall_mshr_miss_latency::cpu1.inst 114051500 # number of overall MSHR miss cycles
-system.l2c.overall_mshr_miss_latency::cpu1.data 998600000 # number of overall MSHR miss cycles
-system.l2c.overall_mshr_miss_latency::total 47061608000 # number of overall MSHR miss cycles
-system.l2c.ReadReq_mshr_uncacheable_latency::cpu0.data 1400094000 # number of ReadReq MSHR uncacheable cycles
-system.l2c.ReadReq_mshr_uncacheable_latency::cpu1.data 22239000 # number of ReadReq MSHR uncacheable cycles
-system.l2c.ReadReq_mshr_uncacheable_latency::total 1422333000 # number of ReadReq MSHR uncacheable cycles
-system.l2c.WriteReq_mshr_uncacheable_latency::cpu0.data 2192043000 # number of WriteReq MSHR uncacheable cycles
-system.l2c.WriteReq_mshr_uncacheable_latency::cpu1.data 708908500 # number of WriteReq MSHR uncacheable cycles
-system.l2c.WriteReq_mshr_uncacheable_latency::total 2900951500 # number of WriteReq MSHR uncacheable cycles
-system.l2c.overall_mshr_uncacheable_latency::cpu0.data 3592137000 # number of overall MSHR uncacheable cycles
-system.l2c.overall_mshr_uncacheable_latency::cpu1.data 731147500 # number of overall MSHR uncacheable cycles
-system.l2c.overall_mshr_uncacheable_latency::total 4323284500 # number of overall MSHR uncacheable cycles
+system.l2c.CleanEvict_mshr_misses::writebacks 9 # number of CleanEvict MSHR misses
+system.l2c.CleanEvict_mshr_misses::total 9 # number of CleanEvict MSHR misses
+system.l2c.UpgradeReq_mshr_misses::cpu0.data 2602 # number of UpgradeReq MSHR misses
+system.l2c.UpgradeReq_mshr_misses::cpu1.data 483 # number of UpgradeReq MSHR misses
+system.l2c.UpgradeReq_mshr_misses::total 3085 # number of UpgradeReq MSHR misses
+system.l2c.SCUpgradeReq_mshr_misses::cpu0.data 77 # number of SCUpgradeReq MSHR misses
+system.l2c.SCUpgradeReq_mshr_misses::cpu1.data 94 # number of SCUpgradeReq MSHR misses
+system.l2c.SCUpgradeReq_mshr_misses::total 171 # number of SCUpgradeReq MSHR misses
+system.l2c.ReadExReq_mshr_misses::cpu0.data 103258 # number of ReadExReq MSHR misses
+system.l2c.ReadExReq_mshr_misses::cpu1.data 19364 # number of ReadExReq MSHR misses
+system.l2c.ReadExReq_mshr_misses::total 122622 # number of ReadExReq MSHR misses
+system.l2c.ReadCleanReq_mshr_misses::cpu0.inst 10849 # number of ReadCleanReq MSHR misses
+system.l2c.ReadCleanReq_mshr_misses::cpu1.inst 2592 # number of ReadCleanReq MSHR misses
+system.l2c.ReadCleanReq_mshr_misses::total 13441 # number of ReadCleanReq MSHR misses
+system.l2c.ReadSharedReq_mshr_misses::cpu0.data 270704 # number of ReadSharedReq MSHR misses
+system.l2c.ReadSharedReq_mshr_misses::cpu1.data 1159 # number of ReadSharedReq MSHR misses
+system.l2c.ReadSharedReq_mshr_misses::total 271863 # number of ReadSharedReq MSHR misses
+system.l2c.demand_mshr_misses::cpu0.inst 10849 # number of demand (read+write) MSHR misses
+system.l2c.demand_mshr_misses::cpu0.data 373962 # number of demand (read+write) MSHR misses
+system.l2c.demand_mshr_misses::cpu1.inst 2592 # number of demand (read+write) MSHR misses
+system.l2c.demand_mshr_misses::cpu1.data 20523 # number of demand (read+write) MSHR misses
+system.l2c.demand_mshr_misses::total 407926 # number of demand (read+write) MSHR misses
+system.l2c.overall_mshr_misses::cpu0.inst 10849 # number of overall MSHR misses
+system.l2c.overall_mshr_misses::cpu0.data 373962 # number of overall MSHR misses
+system.l2c.overall_mshr_misses::cpu1.inst 2592 # number of overall MSHR misses
+system.l2c.overall_mshr_misses::cpu1.data 20523 # number of overall MSHR misses
+system.l2c.overall_mshr_misses::total 407926 # number of overall MSHR misses
+system.l2c.ReadReq_mshr_uncacheable::cpu0.data 4814 # number of ReadReq MSHR uncacheable
+system.l2c.ReadReq_mshr_uncacheable::cpu1.data 2385 # number of ReadReq MSHR uncacheable
+system.l2c.ReadReq_mshr_uncacheable::total 7199 # number of ReadReq MSHR uncacheable
+system.l2c.WriteReq_mshr_uncacheable::cpu0.data 8193 # number of WriteReq MSHR uncacheable
+system.l2c.WriteReq_mshr_uncacheable::cpu1.data 4228 # number of WriteReq MSHR uncacheable
+system.l2c.WriteReq_mshr_uncacheable::total 12421 # number of WriteReq MSHR uncacheable
+system.l2c.overall_mshr_uncacheable_misses::cpu0.data 13007 # number of overall MSHR uncacheable misses
+system.l2c.overall_mshr_uncacheable_misses::cpu1.data 6613 # number of overall MSHR uncacheable misses
+system.l2c.overall_mshr_uncacheable_misses::total 19620 # number of overall MSHR uncacheable misses
+system.l2c.UpgradeReq_mshr_miss_latency::cpu0.data 186370500 # number of UpgradeReq MSHR miss cycles
+system.l2c.UpgradeReq_mshr_miss_latency::cpu1.data 34557500 # number of UpgradeReq MSHR miss cycles
+system.l2c.UpgradeReq_mshr_miss_latency::total 220928000 # number of UpgradeReq MSHR miss cycles
+system.l2c.SCUpgradeReq_mshr_miss_latency::cpu0.data 5513500 # number of SCUpgradeReq MSHR miss cycles
+system.l2c.SCUpgradeReq_mshr_miss_latency::cpu1.data 6719500 # number of SCUpgradeReq MSHR miss cycles
+system.l2c.SCUpgradeReq_mshr_miss_latency::total 12233000 # number of SCUpgradeReq MSHR miss cycles
+system.l2c.ReadExReq_mshr_miss_latency::cpu0.data 12072592500 # number of ReadExReq MSHR miss cycles
+system.l2c.ReadExReq_mshr_miss_latency::cpu1.data 2361846000 # number of ReadExReq MSHR miss cycles
+system.l2c.ReadExReq_mshr_miss_latency::total 14434438500 # number of ReadExReq MSHR miss cycles
+system.l2c.ReadCleanReq_mshr_miss_latency::cpu0.inst 1311387000 # number of ReadCleanReq MSHR miss cycles
+system.l2c.ReadCleanReq_mshr_miss_latency::cpu1.inst 314915500 # number of ReadCleanReq MSHR miss cycles
+system.l2c.ReadCleanReq_mshr_miss_latency::total 1626302500 # number of ReadCleanReq MSHR miss cycles
+system.l2c.ReadSharedReq_mshr_miss_latency::cpu0.data 30847719000 # number of ReadSharedReq MSHR miss cycles
+system.l2c.ReadSharedReq_mshr_miss_latency::cpu1.data 140192000 # number of ReadSharedReq MSHR miss cycles
+system.l2c.ReadSharedReq_mshr_miss_latency::total 30987911000 # number of ReadSharedReq MSHR miss cycles
+system.l2c.demand_mshr_miss_latency::cpu0.inst 1311387000 # number of demand (read+write) MSHR miss cycles
+system.l2c.demand_mshr_miss_latency::cpu0.data 42920311500 # number of demand (read+write) MSHR miss cycles
+system.l2c.demand_mshr_miss_latency::cpu1.inst 314915500 # number of demand (read+write) MSHR miss cycles
+system.l2c.demand_mshr_miss_latency::cpu1.data 2502038000 # number of demand (read+write) MSHR miss cycles
+system.l2c.demand_mshr_miss_latency::total 47048652000 # number of demand (read+write) MSHR miss cycles
+system.l2c.overall_mshr_miss_latency::cpu0.inst 1311387000 # number of overall MSHR miss cycles
+system.l2c.overall_mshr_miss_latency::cpu0.data 42920311500 # number of overall MSHR miss cycles
+system.l2c.overall_mshr_miss_latency::cpu1.inst 314915500 # number of overall MSHR miss cycles
+system.l2c.overall_mshr_miss_latency::cpu1.data 2502038000 # number of overall MSHR miss cycles
+system.l2c.overall_mshr_miss_latency::total 47048652000 # number of overall MSHR miss cycles
+system.l2c.ReadReq_mshr_uncacheable_latency::cpu0.data 1012133000 # number of ReadReq MSHR uncacheable cycles
+system.l2c.ReadReq_mshr_uncacheable_latency::cpu1.data 490208000 # number of ReadReq MSHR uncacheable cycles
+system.l2c.ReadReq_mshr_uncacheable_latency::total 1502341000 # number of ReadReq MSHR uncacheable cycles
+system.l2c.WriteReq_mshr_uncacheable_latency::cpu0.data 1745847000 # number of WriteReq MSHR uncacheable cycles
+system.l2c.WriteReq_mshr_uncacheable_latency::cpu1.data 944283500 # number of WriteReq MSHR uncacheable cycles
+system.l2c.WriteReq_mshr_uncacheable_latency::total 2690130500 # number of WriteReq MSHR uncacheable cycles
+system.l2c.overall_mshr_uncacheable_latency::cpu0.data 2757980000 # number of overall MSHR uncacheable cycles
+system.l2c.overall_mshr_uncacheable_latency::cpu1.data 1434491500 # number of overall MSHR uncacheable cycles
+system.l2c.overall_mshr_uncacheable_latency::total 4192471500 # number of overall MSHR uncacheable cycles
system.l2c.CleanEvict_mshr_miss_rate::writebacks inf # mshr miss rate for CleanEvict accesses
system.l2c.CleanEvict_mshr_miss_rate::total inf # mshr miss rate for CleanEvict accesses
-system.l2c.UpgradeReq_mshr_miss_rate::cpu0.data 0.941009 # mshr miss rate for UpgradeReq accesses
-system.l2c.UpgradeReq_mshr_miss_rate::cpu1.data 0.764482 # mshr miss rate for UpgradeReq accesses
-system.l2c.UpgradeReq_mshr_miss_rate::total 0.865350 # mshr miss rate for UpgradeReq accesses
-system.l2c.SCUpgradeReq_mshr_miss_rate::cpu0.data 0.959544 # mshr miss rate for SCUpgradeReq accesses
-system.l2c.SCUpgradeReq_mshr_miss_rate::cpu1.data 0.974816 # mshr miss rate for SCUpgradeReq accesses
-system.l2c.SCUpgradeReq_mshr_miss_rate::total 0.967136 # mshr miss rate for SCUpgradeReq accesses
-system.l2c.ReadExReq_mshr_miss_rate::cpu0.data 0.480915 # mshr miss rate for ReadExReq accesses
-system.l2c.ReadExReq_mshr_miss_rate::cpu1.data 0.139213 # mshr miss rate for ReadExReq accesses
-system.l2c.ReadExReq_mshr_miss_rate::total 0.415606 # mshr miss rate for ReadExReq accesses
-system.l2c.ReadCleanReq_mshr_miss_rate::cpu0.inst 0.018286 # mshr miss rate for ReadCleanReq accesses
-system.l2c.ReadCleanReq_mshr_miss_rate::cpu1.inst 0.002801 # mshr miss rate for ReadCleanReq accesses
-system.l2c.ReadCleanReq_mshr_miss_rate::total 0.013246 # mshr miss rate for ReadCleanReq accesses
-system.l2c.ReadSharedReq_mshr_miss_rate::cpu0.data 0.291677 # mshr miss rate for ReadSharedReq accesses
-system.l2c.ReadSharedReq_mshr_miss_rate::cpu1.data 0.002954 # mshr miss rate for ReadSharedReq accesses
-system.l2c.ReadSharedReq_mshr_miss_rate::total 0.260159 # mshr miss rate for ReadSharedReq accesses
-system.l2c.demand_mshr_miss_rate::cpu0.inst 0.018286 # mshr miss rate for demand accesses
-system.l2c.demand_mshr_miss_rate::cpu0.data 0.330343 # mshr miss rate for demand accesses
-system.l2c.demand_mshr_miss_rate::cpu1.inst 0.002801 # mshr miss rate for demand accesses
-system.l2c.demand_mshr_miss_rate::cpu1.data 0.048080 # mshr miss rate for demand accesses
-system.l2c.demand_mshr_miss_rate::total 0.172987 # mshr miss rate for demand accesses
-system.l2c.overall_mshr_miss_rate::cpu0.inst 0.018286 # mshr miss rate for overall accesses
-system.l2c.overall_mshr_miss_rate::cpu0.data 0.330343 # mshr miss rate for overall accesses
-system.l2c.overall_mshr_miss_rate::cpu1.inst 0.002801 # mshr miss rate for overall accesses
-system.l2c.overall_mshr_miss_rate::cpu1.data 0.048080 # mshr miss rate for overall accesses
-system.l2c.overall_mshr_miss_rate::total 0.172987 # mshr miss rate for overall accesses
-system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu0.data 71556.285811 # average UpgradeReq mshr miss latency
-system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu1.data 71793.694690 # average UpgradeReq mshr miss latency
-system.l2c.UpgradeReq_avg_mshr_miss_latency::total 71646.178010 # average UpgradeReq mshr miss latency
-system.l2c.SCUpgradeReq_avg_mshr_miss_latency::cpu0.data 71034.054054 # average SCUpgradeReq mshr miss latency
-system.l2c.SCUpgradeReq_avg_mshr_miss_latency::cpu1.data 71513.455328 # average SCUpgradeReq mshr miss latency
-system.l2c.SCUpgradeReq_avg_mshr_miss_latency::total 71274.271845 # average SCUpgradeReq mshr miss latency
-system.l2c.ReadExReq_avg_mshr_miss_latency::cpu0.data 117140.858485 # average ReadExReq mshr miss latency
-system.l2c.ReadExReq_avg_mshr_miss_latency::cpu1.data 121861.139369 # average ReadExReq mshr miss latency
-system.l2c.ReadExReq_avg_mshr_miss_latency::total 117443.057297 # average ReadExReq mshr miss latency
-system.l2c.ReadCleanReq_avg_mshr_miss_latency::cpu0.inst 121383.939225 # average ReadCleanReq mshr miss latency
-system.l2c.ReadCleanReq_avg_mshr_miss_latency::cpu1.inst 122768.030140 # average ReadCleanReq mshr miss latency
-system.l2c.ReadCleanReq_avg_mshr_miss_latency::total 121479.185185 # average ReadCleanReq mshr miss latency
-system.l2c.ReadSharedReq_avg_mshr_miss_latency::cpu0.data 113999.243205 # average ReadSharedReq mshr miss latency
-system.l2c.ReadSharedReq_avg_mshr_miss_latency::cpu1.data 119537.091988 # average ReadSharedReq mshr miss latency
-system.l2c.ReadSharedReq_avg_mshr_miss_latency::total 114006.107541 # average ReadSharedReq mshr miss latency
-system.l2c.demand_avg_mshr_miss_latency::cpu0.inst 121383.939225 # average overall mshr miss latency
-system.l2c.demand_avg_mshr_miss_latency::cpu0.data 114933.737808 # average overall mshr miss latency
-system.l2c.demand_avg_mshr_miss_latency::cpu1.inst 122768.030140 # average overall mshr miss latency
-system.l2c.demand_avg_mshr_miss_latency::cpu1.data 121765.638337 # average overall mshr miss latency
-system.l2c.demand_avg_mshr_miss_latency::total 115287.456732 # average overall mshr miss latency
-system.l2c.overall_avg_mshr_miss_latency::cpu0.inst 121383.939225 # average overall mshr miss latency
-system.l2c.overall_avg_mshr_miss_latency::cpu0.data 114933.737808 # average overall mshr miss latency
-system.l2c.overall_avg_mshr_miss_latency::cpu1.inst 122768.030140 # average overall mshr miss latency
-system.l2c.overall_avg_mshr_miss_latency::cpu1.data 121765.638337 # average overall mshr miss latency
-system.l2c.overall_avg_mshr_miss_latency::total 115287.456732 # average overall mshr miss latency
-system.l2c.ReadReq_avg_mshr_uncacheable_latency::cpu0.data 197585.944115 # average ReadReq mshr uncacheable latency
-system.l2c.ReadReq_avg_mshr_uncacheable_latency::cpu1.data 188466.101695 # average ReadReq mshr uncacheable latency
-system.l2c.ReadReq_avg_mshr_uncacheable_latency::total 197436.563021 # average ReadReq mshr uncacheable latency
-system.l2c.WriteReq_avg_mshr_uncacheable_latency::cpu0.data 203268.082344 # average WriteReq mshr uncacheable latency
-system.l2c.WriteReq_avg_mshr_uncacheable_latency::cpu1.data 211804.152973 # average WriteReq mshr uncacheable latency
-system.l2c.WriteReq_avg_mshr_uncacheable_latency::total 205289.894558 # average WriteReq mshr uncacheable latency
-system.l2c.overall_avg_mshr_uncacheable_latency::cpu0.data 201014.941242 # average overall mshr uncacheable latency
-system.l2c.overall_avg_mshr_uncacheable_latency::cpu1.data 211009.379509 # average overall mshr uncacheable latency
-system.l2c.overall_avg_mshr_uncacheable_latency::total 202638.129834 # average overall mshr uncacheable latency
+system.l2c.UpgradeReq_mshr_miss_rate::cpu0.data 0.948596 # mshr miss rate for UpgradeReq accesses
+system.l2c.UpgradeReq_mshr_miss_rate::cpu1.data 0.847368 # mshr miss rate for UpgradeReq accesses
+system.l2c.UpgradeReq_mshr_miss_rate::total 0.931180 # mshr miss rate for UpgradeReq accesses
+system.l2c.SCUpgradeReq_mshr_miss_rate::cpu0.data 0.754902 # mshr miss rate for SCUpgradeReq accesses
+system.l2c.SCUpgradeReq_mshr_miss_rate::cpu1.data 0.783333 # mshr miss rate for SCUpgradeReq accesses
+system.l2c.SCUpgradeReq_mshr_miss_rate::total 0.770270 # mshr miss rate for SCUpgradeReq accesses
+system.l2c.ReadExReq_mshr_miss_rate::cpu0.data 0.502971 # mshr miss rate for ReadExReq accesses
+system.l2c.ReadExReq_mshr_miss_rate::cpu1.data 0.164311 # mshr miss rate for ReadExReq accesses
+system.l2c.ReadExReq_mshr_miss_rate::total 0.379463 # mshr miss rate for ReadExReq accesses
+system.l2c.ReadCleanReq_mshr_miss_rate::cpu0.inst 0.022113 # mshr miss rate for ReadCleanReq accesses
+system.l2c.ReadCleanReq_mshr_miss_rate::cpu1.inst 0.005075 # mshr miss rate for ReadCleanReq accesses
+system.l2c.ReadCleanReq_mshr_miss_rate::total 0.013423 # mshr miss rate for ReadCleanReq accesses
+system.l2c.ReadSharedReq_mshr_miss_rate::cpu0.data 0.440287 # mshr miss rate for ReadSharedReq accesses
+system.l2c.ReadSharedReq_mshr_miss_rate::cpu1.data 0.002333 # mshr miss rate for ReadSharedReq accesses
+system.l2c.ReadSharedReq_mshr_miss_rate::total 0.244587 # mshr miss rate for ReadSharedReq accesses
+system.l2c.demand_mshr_miss_rate::cpu0.inst 0.022113 # mshr miss rate for demand accesses
+system.l2c.demand_mshr_miss_rate::cpu0.data 0.455978 # mshr miss rate for demand accesses
+system.l2c.demand_mshr_miss_rate::cpu1.inst 0.005075 # mshr miss rate for demand accesses
+system.l2c.demand_mshr_miss_rate::cpu1.data 0.033396 # mshr miss rate for demand accesses
+system.l2c.demand_mshr_miss_rate::total 0.167457 # mshr miss rate for demand accesses
+system.l2c.overall_mshr_miss_rate::cpu0.inst 0.022113 # mshr miss rate for overall accesses
+system.l2c.overall_mshr_miss_rate::cpu0.data 0.455978 # mshr miss rate for overall accesses
+system.l2c.overall_mshr_miss_rate::cpu1.inst 0.005075 # mshr miss rate for overall accesses
+system.l2c.overall_mshr_miss_rate::cpu1.data 0.033396 # mshr miss rate for overall accesses
+system.l2c.overall_mshr_miss_rate::total 0.167457 # mshr miss rate for overall accesses
+system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu0.data 71625.864719 # average UpgradeReq mshr miss latency
+system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu1.data 71547.619048 # average UpgradeReq mshr miss latency
+system.l2c.UpgradeReq_avg_mshr_miss_latency::total 71613.614263 # average UpgradeReq mshr miss latency
+system.l2c.SCUpgradeReq_avg_mshr_miss_latency::cpu0.data 71603.896104 # average SCUpgradeReq mshr miss latency
+system.l2c.SCUpgradeReq_avg_mshr_miss_latency::cpu1.data 71484.042553 # average SCUpgradeReq mshr miss latency
+system.l2c.SCUpgradeReq_avg_mshr_miss_latency::total 71538.011696 # average SCUpgradeReq mshr miss latency
+system.l2c.ReadExReq_avg_mshr_miss_latency::cpu0.data 116916.776424 # average ReadExReq mshr miss latency
+system.l2c.ReadExReq_avg_mshr_miss_latency::cpu1.data 121970.977071 # average ReadExReq mshr miss latency
+system.l2c.ReadExReq_avg_mshr_miss_latency::total 117714.916573 # average ReadExReq mshr miss latency
+system.l2c.ReadCleanReq_avg_mshr_miss_latency::cpu0.inst 120876.301963 # average ReadCleanReq mshr miss latency
+system.l2c.ReadCleanReq_avg_mshr_miss_latency::cpu1.inst 121495.177469 # average ReadCleanReq mshr miss latency
+system.l2c.ReadCleanReq_avg_mshr_miss_latency::total 120995.647645 # average ReadCleanReq mshr miss latency
+system.l2c.ReadSharedReq_avg_mshr_miss_latency::cpu0.data 113953.687422 # average ReadSharedReq mshr miss latency
+system.l2c.ReadSharedReq_avg_mshr_miss_latency::cpu1.data 120959.447800 # average ReadSharedReq mshr miss latency
+system.l2c.ReadSharedReq_avg_mshr_miss_latency::total 113983.554217 # average ReadSharedReq mshr miss latency
+system.l2c.demand_avg_mshr_miss_latency::cpu0.inst 120876.301963 # average overall mshr miss latency
+system.l2c.demand_avg_mshr_miss_latency::cpu0.data 114771.852488 # average overall mshr miss latency
+system.l2c.demand_avg_mshr_miss_latency::cpu1.inst 121495.177469 # average overall mshr miss latency
+system.l2c.demand_avg_mshr_miss_latency::cpu1.data 121913.852751 # average overall mshr miss latency
+system.l2c.demand_avg_mshr_miss_latency::total 115336.242358 # average overall mshr miss latency
+system.l2c.overall_avg_mshr_miss_latency::cpu0.inst 120876.301963 # average overall mshr miss latency
+system.l2c.overall_avg_mshr_miss_latency::cpu0.data 114771.852488 # average overall mshr miss latency
+system.l2c.overall_avg_mshr_miss_latency::cpu1.inst 121495.177469 # average overall mshr miss latency
+system.l2c.overall_avg_mshr_miss_latency::cpu1.data 121913.852751 # average overall mshr miss latency
+system.l2c.overall_avg_mshr_miss_latency::total 115336.242358 # average overall mshr miss latency
+system.l2c.ReadReq_avg_mshr_uncacheable_latency::cpu0.data 210247.818862 # average ReadReq mshr uncacheable latency
+system.l2c.ReadReq_avg_mshr_uncacheable_latency::cpu1.data 205537.945493 # average ReadReq mshr uncacheable latency
+system.l2c.ReadReq_avg_mshr_uncacheable_latency::total 208687.456591 # average ReadReq mshr uncacheable latency
+system.l2c.WriteReq_avg_mshr_uncacheable_latency::cpu0.data 213090.076895 # average WriteReq mshr uncacheable latency
+system.l2c.WriteReq_avg_mshr_uncacheable_latency::cpu1.data 223340.468307 # average WriteReq mshr uncacheable latency
+system.l2c.WriteReq_avg_mshr_uncacheable_latency::total 216579.220675 # average WriteReq mshr uncacheable latency
+system.l2c.overall_avg_mshr_uncacheable_latency::cpu0.data 212038.133313 # average overall mshr uncacheable latency
+system.l2c.overall_avg_mshr_uncacheable_latency::cpu1.data 216919.930440 # average overall mshr uncacheable latency
+system.l2c.overall_avg_mshr_uncacheable_latency::total 213683.562691 # average overall mshr uncacheable latency
system.l2c.no_allocate_misses 0 # Number of misses that were no-allocate
-system.membus.trans_dist::ReadReq 7204 # Transaction distribution
-system.membus.trans_dist::ReadResp 292756 # Transaction distribution
-system.membus.trans_dist::WriteReq 14131 # Transaction distribution
-system.membus.trans_dist::WriteResp 14131 # Transaction distribution
-system.membus.trans_dist::Writeback 120910 # Transaction distribution
-system.membus.trans_dist::CleanEvict 262059 # Transaction distribution
-system.membus.trans_dist::UpgradeReq 16821 # Transaction distribution
-system.membus.trans_dist::SCUpgradeReq 11772 # Transaction distribution
-system.membus.trans_dist::UpgradeResp 7147 # Transaction distribution
-system.membus.trans_dist::ReadExReq 123180 # Transaction distribution
-system.membus.trans_dist::ReadExResp 122316 # Transaction distribution
-system.membus.trans_dist::ReadSharedReq 285552 # Transaction distribution
+system.membus.trans_dist::ReadReq 7199 # Transaction distribution
+system.membus.trans_dist::ReadResp 292680 # Transaction distribution
+system.membus.trans_dist::WriteReq 12421 # Transaction distribution
+system.membus.trans_dist::WriteResp 12421 # Transaction distribution
+system.membus.trans_dist::WritebackDirty 121058 # Transaction distribution
+system.membus.trans_dist::CleanEvict 261934 # Transaction distribution
+system.membus.trans_dist::UpgradeReq 4921 # Transaction distribution
+system.membus.trans_dist::SCUpgradeReq 1238 # Transaction distribution
+system.membus.trans_dist::UpgradeResp 3449 # Transaction distribution
+system.membus.trans_dist::ReadExReq 122558 # Transaction distribution
+system.membus.trans_dist::ReadExResp 122429 # Transaction distribution
+system.membus.trans_dist::ReadSharedReq 285481 # Transaction distribution
system.membus.trans_dist::InvalidateReq 41552 # Transaction distribution
system.membus.trans_dist::InvalidateResp 41552 # Transaction distribution
-system.membus.pkt_count_system.l2c.mem_side::system.bridge.slave 42670 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count_system.l2c.mem_side::system.physmem.port 1193160 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count_system.l2c.mem_side::total 1235830 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count_system.iocache.mem_side::system.physmem.port 124827 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count_system.iocache.mem_side::total 124827 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count::total 1360657 # Packet count per connected master and slave (bytes)
-system.membus.pkt_size_system.l2c.mem_side::system.bridge.slave 82499 # Cumulative packet size per connected master and slave (bytes)
-system.membus.pkt_size_system.l2c.mem_side::system.physmem.port 31156480 # Cumulative packet size per connected master and slave (bytes)
-system.membus.pkt_size_system.l2c.mem_side::total 31238979 # Cumulative packet size per connected master and slave (bytes)
-system.membus.pkt_size_system.iocache.mem_side::system.physmem.port 2658240 # Cumulative packet size per connected master and slave (bytes)
-system.membus.pkt_size_system.iocache.mem_side::total 2658240 # Cumulative packet size per connected master and slave (bytes)
-system.membus.pkt_size::total 33897219 # Cumulative packet size per connected master and slave (bytes)
-system.membus.snoops 22736 # Total snoops (count)
-system.membus.snoop_fanout::samples 883364 # Request fanout histogram
+system.membus.pkt_count_system.l2c.mem_side::system.bridge.slave 39240 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.l2c.mem_side::system.physmem.port 1166399 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.l2c.mem_side::total 1205639 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.iocache.mem_side::system.physmem.port 124831 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.iocache.mem_side::total 124831 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 1330470 # Packet count per connected master and slave (bytes)
+system.membus.pkt_size_system.l2c.mem_side::system.bridge.slave 68786 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size_system.l2c.mem_side::system.physmem.port 31168512 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size_system.l2c.mem_side::total 31237298 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size_system.iocache.mem_side::system.physmem.port 2658368 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size_system.iocache.mem_side::total 2658368 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 33895666 # Cumulative packet size per connected master and slave (bytes)
+system.membus.snoops 3262 # Total snoops (count)
+system.membus.snoop_fanout::samples 858545 # Request fanout histogram
system.membus.snoop_fanout::mean 1 # Request fanout histogram
system.membus.snoop_fanout::stdev 0 # Request fanout histogram
system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
system.membus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
-system.membus.snoop_fanout::1 883364 100.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::1 858545 100.00% 100.00% # Request fanout histogram
system.membus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram
system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
system.membus.snoop_fanout::min_value 1 # Request fanout histogram
system.membus.snoop_fanout::max_value 1 # Request fanout histogram
-system.membus.snoop_fanout::total 883364 # Request fanout histogram
-system.membus.reqLayer0.occupancy 40609000 # Layer occupancy (ticks)
+system.membus.snoop_fanout::total 858545 # Request fanout histogram
+system.membus.reqLayer0.occupancy 36672500 # Layer occupancy (ticks)
system.membus.reqLayer0.utilization 0.0 # Layer utilization (%)
-system.membus.reqLayer1.occupancy 1325313892 # Layer occupancy (ticks)
+system.membus.reqLayer1.occupancy 1323961648 # Layer occupancy (ticks)
system.membus.reqLayer1.utilization 0.1 # Layer utilization (%)
-system.membus.respLayer1.occupancy 2193032106 # Layer occupancy (ticks)
+system.membus.respLayer1.occupancy 2184136804 # Layer occupancy (ticks)
system.membus.respLayer1.utilization 0.1 # Layer utilization (%)
-system.membus.respLayer2.occupancy 69837727 # Layer occupancy (ticks)
+system.membus.respLayer2.occupancy 69798217 # Layer occupancy (ticks)
system.membus.respLayer2.utilization 0.0 # Layer utilization (%)
-system.toL2Bus.snoop_filter.tot_requests 4790600 # Total number of requests made to the snoop filter.
-system.toL2Bus.snoop_filter.hit_single_requests 2395468 # Number of requests hitting in the snoop filter with a single holder of the requested data.
-system.toL2Bus.snoop_filter.hit_multi_requests 361643 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
+system.toL2Bus.snoop_filter.tot_requests 4935792 # Total number of requests made to the snoop filter.
+system.toL2Bus.snoop_filter.hit_single_requests 2467069 # Number of requests hitting in the snoop filter with a single holder of the requested data.
+system.toL2Bus.snoop_filter.hit_multi_requests 374533 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
system.toL2Bus.snoop_filter.tot_snoops 1240 # Total number of snoops made to the snoop filter.
-system.toL2Bus.snoop_filter.hit_single_snoops 1180 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
-system.toL2Bus.snoop_filter.hit_multi_snoops 60 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
-system.toL2Bus.trans_dist::ReadReq 7204 # Transaction distribution
-system.toL2Bus.trans_dist::ReadResp 2107021 # Transaction distribution
-system.toL2Bus.trans_dist::WriteReq 14131 # Transaction distribution
-system.toL2Bus.trans_dist::WriteResp 14131 # Transaction distribution
-system.toL2Bus.trans_dist::Writeback 913350 # Transaction distribution
-system.toL2Bus.trans_dist::CleanEvict 1503335 # Transaction distribution
-system.toL2Bus.trans_dist::UpgradeReq 17046 # Transaction distribution
-system.toL2Bus.trans_dist::SCUpgradeReq 11835 # Transaction distribution
-system.toL2Bus.trans_dist::UpgradeResp 28881 # Transaction distribution
-system.toL2Bus.trans_dist::ReadExReq 297634 # Transaction distribution
-system.toL2Bus.trans_dist::ReadExResp 297634 # Transaction distribution
-system.toL2Bus.trans_dist::ReadCleanReq 1019209 # Transaction distribution
-system.toL2Bus.trans_dist::ReadSharedReq 1080623 # Transaction distribution
+system.toL2Bus.snoop_filter.hit_single_snoops 1179 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
+system.toL2Bus.snoop_filter.hit_multi_snoops 61 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
+system.toL2Bus.trans_dist::ReadReq 7199 # Transaction distribution
+system.toL2Bus.trans_dist::ReadResp 2152619 # Transaction distribution
+system.toL2Bus.trans_dist::WriteReq 12421 # Transaction distribution
+system.toL2Bus.trans_dist::WriteResp 12421 # Transaction distribution
+system.toL2Bus.trans_dist::WritebackDirty 983748 # Transaction distribution
+system.toL2Bus.trans_dist::WritebackClean 732220 # Transaction distribution
+system.toL2Bus.trans_dist::CleanEvict 760785 # Transaction distribution
+system.toL2Bus.trans_dist::UpgradeReq 4956 # Transaction distribution
+system.toL2Bus.trans_dist::SCUpgradeReq 1289 # Transaction distribution
+system.toL2Bus.trans_dist::UpgradeResp 6245 # Transaction distribution
+system.toL2Bus.trans_dist::ReadExReq 324079 # Transaction distribution
+system.toL2Bus.trans_dist::ReadExResp 324079 # Transaction distribution
+system.toL2Bus.trans_dist::ReadCleanReq 1001367 # Transaction distribution
+system.toL2Bus.trans_dist::ReadSharedReq 1144069 # Transaction distribution
system.toL2Bus.trans_dist::InvalidateReq 41552 # Transaction distribution
-system.toL2Bus.pkt_count_system.cpu0.icache.mem_side::system.l2c.cpu_side 1918193 # Packet count per connected master and slave (bytes)
-system.toL2Bus.pkt_count_system.cpu0.dcache.mem_side::system.l2c.cpu_side 3544327 # Packet count per connected master and slave (bytes)
-system.toL2Bus.pkt_count_system.cpu1.icache.mem_side::system.l2c.cpu_side 867106 # Packet count per connected master and slave (bytes)
-system.toL2Bus.pkt_count_system.cpu1.dcache.mem_side::system.l2c.cpu_side 539630 # Packet count per connected master and slave (bytes)
-system.toL2Bus.pkt_count::total 6869256 # Packet count per connected master and slave (bytes)
-system.toL2Bus.pkt_size_system.cpu0.icache.mem_side::system.l2c.cpu_side 43998144 # Cumulative packet size per connected master and slave (bytes)
-system.toL2Bus.pkt_size_system.cpu0.dcache.mem_side::system.l2c.cpu_side 118001405 # Cumulative packet size per connected master and slave (bytes)
-system.toL2Bus.pkt_size_system.cpu1.icache.mem_side::system.l2c.cpu_side 21229504 # Cumulative packet size per connected master and slave (bytes)
-system.toL2Bus.pkt_size_system.cpu1.dcache.mem_side::system.l2c.cpu_side 18604166 # Cumulative packet size per connected master and slave (bytes)
-system.toL2Bus.pkt_size::total 201833219 # Cumulative packet size per connected master and slave (bytes)
-system.toL2Bus.snoops 484490 # Total snoops (count)
-system.toL2Bus.snoop_fanout::samples 5237304 # Request fanout histogram
-system.toL2Bus.snoop_fanout::mean 0.138719 # Request fanout histogram
-system.toL2Bus.snoop_fanout::stdev 0.345885 # Request fanout histogram
+system.toL2Bus.pkt_count_system.cpu0.icache.mem_side::system.l2c.cpu_side 1377223 # Packet count per connected master and slave (bytes)
+system.toL2Bus.pkt_count_system.cpu0.dcache.mem_side::system.l2c.cpu_side 2478366 # Packet count per connected master and slave (bytes)
+system.toL2Bus.pkt_count_system.cpu1.icache.mem_side::system.l2c.cpu_side 1357708 # Packet count per connected master and slave (bytes)
+system.toL2Bus.pkt_count_system.cpu1.dcache.mem_side::system.l2c.cpu_side 1834010 # Packet count per connected master and slave (bytes)
+system.toL2Bus.pkt_count::total 7047307 # Packet count per connected master and slave (bytes)
+system.toL2Bus.pkt_size_system.cpu0.icache.mem_side::system.l2c.cpu_side 56740736 # Cumulative packet size per connected master and slave (bytes)
+system.toL2Bus.pkt_size_system.cpu0.dcache.mem_side::system.l2c.cpu_side 76009449 # Cumulative packet size per connected master and slave (bytes)
+system.toL2Bus.pkt_size_system.cpu1.icache.mem_side::system.l2c.cpu_side 54207360 # Cumulative packet size per connected master and slave (bytes)
+system.toL2Bus.pkt_size_system.cpu1.dcache.mem_side::system.l2c.cpu_side 71099081 # Cumulative packet size per connected master and slave (bytes)
+system.toL2Bus.pkt_size::total 258056626 # Cumulative packet size per connected master and slave (bytes)
+system.toL2Bus.snoops 461903 # Total snoops (count)
+system.toL2Bus.snoop_fanout::samples 2920905 # Request fanout histogram
+system.toL2Bus.snoop_fanout::mean 0.131024 # Request fanout histogram
+system.toL2Bus.snoop_fanout::stdev 0.337667 # Request fanout histogram
system.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
-system.toL2Bus.snoop_fanout::0 4511205 86.14% 86.14% # Request fanout histogram
-system.toL2Bus.snoop_fanout::1 725687 13.86% 99.99% # Request fanout histogram
-system.toL2Bus.snoop_fanout::2 408 0.01% 100.00% # Request fanout histogram
-system.toL2Bus.snoop_fanout::3 4 0.00% 100.00% # Request fanout histogram
+system.toL2Bus.snoop_fanout::0 2538432 86.91% 86.91% # Request fanout histogram
+system.toL2Bus.snoop_fanout::1 382238 13.09% 99.99% # Request fanout histogram
+system.toL2Bus.snoop_fanout::2 234 0.01% 100.00% # Request fanout histogram
+system.toL2Bus.snoop_fanout::3 1 0.00% 100.00% # Request fanout histogram
system.toL2Bus.snoop_fanout::4 0 0.00% 100.00% # Request fanout histogram
system.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
system.toL2Bus.snoop_fanout::min_value 0 # Request fanout histogram
system.toL2Bus.snoop_fanout::max_value 3 # Request fanout histogram
-system.toL2Bus.snoop_fanout::total 5237304 # Request fanout histogram
-system.toL2Bus.reqLayer0.occupancy 3205453497 # Layer occupancy (ticks)
+system.toL2Bus.snoop_fanout::total 2920905 # Request fanout histogram
+system.toL2Bus.reqLayer0.occupancy 4346798496 # Layer occupancy (ticks)
system.toL2Bus.reqLayer0.utilization 0.2 # Layer utilization (%)
-system.toL2Bus.snoopLayer0.occupancy 297883 # Layer occupancy (ticks)
+system.toL2Bus.snoopLayer0.occupancy 299383 # Layer occupancy (ticks)
system.toL2Bus.snoopLayer0.utilization 0.0 # Layer utilization (%)
-system.toL2Bus.respLayer0.occupancy 1031366757 # Layer occupancy (ticks)
-system.toL2Bus.respLayer0.utilization 0.1 # Layer utilization (%)
-system.toL2Bus.respLayer1.occupancy 1802104925 # Layer occupancy (ticks)
+system.toL2Bus.respLayer0.occupancy 736191563 # Layer occupancy (ticks)
+system.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%)
+system.toL2Bus.respLayer1.occupancy 1248608962 # Layer occupancy (ticks)
system.toL2Bus.respLayer1.utilization 0.1 # Layer utilization (%)
-system.toL2Bus.respLayer2.occupancy 498533066 # Layer occupancy (ticks)
+system.toL2Bus.respLayer2.occupancy 767009132 # Layer occupancy (ticks)
system.toL2Bus.respLayer2.utilization 0.0 # Layer utilization (%)
-system.toL2Bus.respLayer3.occupancy 293884764 # Layer occupancy (ticks)
+system.toL2Bus.respLayer3.occupancy 969915969 # Layer occupancy (ticks)
system.toL2Bus.respLayer3.utilization 0.0 # Layer utilization (%)
system.tsunami.ethernet.descDMAReads 0 # Number of descriptors the device read w/ DMA
system.tsunami.ethernet.descDMAWrites 0 # Number of descriptors the device wrote w/ DMA