summaryrefslogtreecommitdiff
path: root/tests/quick/se/00.hello/ref/alpha/tru64/minor-timing/stats.txt
diff options
context:
space:
mode:
Diffstat (limited to 'tests/quick/se/00.hello/ref/alpha/tru64/minor-timing/stats.txt')
-rw-r--r--tests/quick/se/00.hello/ref/alpha/tru64/minor-timing/stats.txt454
1 files changed, 227 insertions, 227 deletions
diff --git a/tests/quick/se/00.hello/ref/alpha/tru64/minor-timing/stats.txt b/tests/quick/se/00.hello/ref/alpha/tru64/minor-timing/stats.txt
index 6a0f7583b..a634edee1 100644
--- a/tests/quick/se/00.hello/ref/alpha/tru64/minor-timing/stats.txt
+++ b/tests/quick/se/00.hello/ref/alpha/tru64/minor-timing/stats.txt
@@ -1,14 +1,14 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.000019 # Number of seconds simulated
-sim_ticks 18733500 # Number of ticks simulated
-final_tick 18733500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.000020 # Number of seconds simulated
+sim_ticks 20287000 # Number of ticks simulated
+final_tick 20287000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 33056 # Simulator instruction rate (inst/s)
-host_op_rate 33048 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 239448729 # Simulator tick rate (ticks/s)
-host_mem_usage 278492 # Number of bytes of host memory used
-host_seconds 0.08 # Real time elapsed on the host
+host_inst_rate 136939 # Simulator instruction rate (inst/s)
+host_op_rate 136838 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 1073215892 # Simulator tick rate (ticks/s)
+host_mem_usage 292092 # Number of bytes of host memory used
+host_seconds 0.02 # Real time elapsed on the host
sim_insts 2585 # Number of instructions simulated
sim_ops 2585 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
@@ -21,14 +21,14 @@ system.physmem.bytes_inst_read::total 14272 # Nu
system.physmem.num_reads::cpu.inst 223 # Number of read requests responded to by this memory
system.physmem.num_reads::cpu.data 85 # Number of read requests responded to by this memory
system.physmem.num_reads::total 308 # Number of read requests responded to by this memory
-system.physmem.bw_read::cpu.inst 761843756 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 290388876 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 1052232631 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 761843756 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 761843756 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 761843756 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 290388876 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 1052232631 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_read::cpu.inst 703504707 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 268152019 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 971656726 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 703504707 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 703504707 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 703504707 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 268152019 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 971656726 # Total bandwidth to/from this memory (bytes/s)
system.physmem.readReqs 308 # Number of read requests accepted
system.physmem.writeReqs 0 # Number of write requests accepted
system.physmem.readBursts 308 # Number of DRAM read bursts, including those serviced by the write queue
@@ -75,7 +75,7 @@ system.physmem.perBankWrBursts::14 0 # Pe
system.physmem.perBankWrBursts::15 0 # Per bank write bursts
system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
-system.physmem.totGap 18651500 # Total gap between requests
+system.physmem.totGap 20198000 # Total gap between requests
system.physmem.readPktSize::0 0 # Read request sizes (log2)
system.physmem.readPktSize::1 0 # Read request sizes (log2)
system.physmem.readPktSize::2 0 # Read request sizes (log2)
@@ -186,78 +186,78 @@ system.physmem.wrQLenPdf::60 0 # Wh
system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
-system.physmem.bytesPerActivate::samples 43 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean 421.209302 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean 281.192017 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev 321.893842 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::0-127 10 23.26% 23.26% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128-255 8 18.60% 41.86% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256-383 3 6.98% 48.84% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384-511 3 6.98% 55.81% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::512-639 6 13.95% 69.77% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640-767 4 9.30% 79.07% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::768-895 4 9.30% 88.37% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::896-1023 2 4.65% 93.02% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1024-1151 3 6.98% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total 43 # Bytes accessed per row activation
-system.physmem.totQLat 1952250 # Total ticks spent queuing
-system.physmem.totMemAccLat 7727250 # Total ticks spent from burst creation until serviced by the DRAM
+system.physmem.bytesPerActivate::samples 41 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 427.707317 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 281.056415 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 329.596590 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::0-127 10 24.39% 24.39% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128-255 6 14.63% 39.02% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256-383 4 9.76% 48.78% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384-511 2 4.88% 53.66% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::512-639 7 17.07% 70.73% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::640-767 2 4.88% 75.61% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768-895 4 9.76% 85.37% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::896-1023 3 7.32% 92.68% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024-1151 3 7.32% 100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total 41 # Bytes accessed per row activation
+system.physmem.totQLat 1763250 # Total ticks spent queuing
+system.physmem.totMemAccLat 7538250 # Total ticks spent from burst creation until serviced by the DRAM
system.physmem.totBusLat 1540000 # Total ticks spent in databus transfers
-system.physmem.avgQLat 6338.47 # Average queueing delay per DRAM burst
+system.physmem.avgQLat 5724.84 # Average queueing delay per DRAM burst
system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
-system.physmem.avgMemAccLat 25088.47 # Average memory access latency per DRAM burst
-system.physmem.avgRdBW 1052.23 # Average DRAM read bandwidth in MiByte/s
+system.physmem.avgMemAccLat 24474.84 # Average memory access latency per DRAM burst
+system.physmem.avgRdBW 971.66 # Average DRAM read bandwidth in MiByte/s
system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MiByte/s
-system.physmem.avgRdBWSys 1052.23 # Average system read bandwidth in MiByte/s
+system.physmem.avgRdBWSys 971.66 # Average system read bandwidth in MiByte/s
system.physmem.avgWrBWSys 0.00 # Average system write bandwidth in MiByte/s
system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
-system.physmem.busUtil 8.22 # Data bus utilization in percentage
-system.physmem.busUtilRead 8.22 # Data bus utilization in percentage for reads
+system.physmem.busUtil 7.59 # Data bus utilization in percentage
+system.physmem.busUtilRead 7.59 # Data bus utilization in percentage for reads
system.physmem.busUtilWrite 0.00 # Data bus utilization in percentage for writes
-system.physmem.avgRdQLen 1.27 # Average read queue length when enqueuing
+system.physmem.avgRdQLen 1.26 # Average read queue length when enqueuing
system.physmem.avgWrQLen 0.00 # Average write queue length when enqueuing
-system.physmem.readRowHits 257 # Number of row buffer hits during reads
+system.physmem.readRowHits 258 # Number of row buffer hits during reads
system.physmem.writeRowHits 0 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 83.44 # Row buffer hit rate for reads
+system.physmem.readRowHitRate 83.77 # Row buffer hit rate for reads
system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
-system.physmem.avgGap 60556.82 # Average gap between requests
-system.physmem.pageHitRate 83.44 # Row buffer hit rate, read and write combined
+system.physmem.avgGap 65577.92 # Average gap between requests
+system.physmem.pageHitRate 83.77 # Row buffer hit rate, read and write combined
system.physmem_0.actEnergy 83160 # Energy for activate commands per rank (pJ)
system.physmem_0.preEnergy 45375 # Energy for precharge commands per rank (pJ)
-system.physmem_0.readEnergy 795600 # Energy for read commands per rank (pJ)
+system.physmem_0.readEnergy 780000 # Energy for read commands per rank (pJ)
system.physmem_0.writeEnergy 0 # Energy for write commands per rank (pJ)
system.physmem_0.refreshEnergy 1017120 # Energy for refresh commands per rank (pJ)
-system.physmem_0.actBackEnergy 10790100 # Energy for active background per rank (pJ)
-system.physmem_0.preBackEnergy 34500 # Energy for precharge background per rank (pJ)
-system.physmem_0.totalEnergy 12765855 # Total energy per rank (pJ)
-system.physmem_0.averagePower 806.306964 # Core power per rank (mW)
-system.physmem_0.memoryStateTime::IDLE 894750 # Time in different power states
+system.physmem_0.actBackEnergy 10555830 # Energy for active background per rank (pJ)
+system.physmem_0.preBackEnergy 240000 # Energy for precharge background per rank (pJ)
+system.physmem_0.totalEnergy 12721485 # Total energy per rank (pJ)
+system.physmem_0.averagePower 803.504500 # Core power per rank (mW)
+system.physmem_0.memoryStateTime::IDLE 765250 # Time in different power states
system.physmem_0.memoryStateTime::REF 520000 # Time in different power states
system.physmem_0.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem_0.memoryStateTime::ACT 15310750 # Time in different power states
+system.physmem_0.memoryStateTime::ACT 14968250 # Time in different power states
system.physmem_0.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.physmem_1.actEnergy 219240 # Energy for activate commands per rank (pJ)
-system.physmem_1.preEnergy 119625 # Energy for precharge commands per rank (pJ)
-system.physmem_1.readEnergy 1294800 # Energy for read commands per rank (pJ)
+system.physmem_1.actEnergy 189000 # Energy for activate commands per rank (pJ)
+system.physmem_1.preEnergy 103125 # Energy for precharge commands per rank (pJ)
+system.physmem_1.readEnergy 1185600 # Energy for read commands per rank (pJ)
system.physmem_1.writeEnergy 0 # Energy for write commands per rank (pJ)
system.physmem_1.refreshEnergy 1017120 # Energy for refresh commands per rank (pJ)
-system.physmem_1.actBackEnergy 10507095 # Energy for active background per rank (pJ)
-system.physmem_1.preBackEnergy 282750 # Energy for precharge background per rank (pJ)
-system.physmem_1.totalEnergy 13440630 # Total energy per rank (pJ)
-system.physmem_1.averagePower 848.926575 # Core power per rank (mW)
-system.physmem_1.memoryStateTime::IDLE 429000 # Time in different power states
+system.physmem_1.actBackEnergy 10492560 # Energy for active background per rank (pJ)
+system.physmem_1.preBackEnergy 300000 # Energy for precharge background per rank (pJ)
+system.physmem_1.totalEnergy 13287405 # Total energy per rank (pJ)
+system.physmem_1.averagePower 838.851326 # Core power per rank (mW)
+system.physmem_1.memoryStateTime::IDLE 458000 # Time in different power states
system.physmem_1.memoryStateTime::REF 520000 # Time in different power states
system.physmem_1.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem_1.memoryStateTime::ACT 14897250 # Time in different power states
+system.physmem_1.memoryStateTime::ACT 14875250 # Time in different power states
system.physmem_1.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.cpu.branchPred.lookups 793 # Number of BP lookups
+system.cpu.branchPred.lookups 791 # Number of BP lookups
system.cpu.branchPred.condPredicted 397 # Number of conditional branches predicted
system.cpu.branchPred.condIncorrect 168 # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups 562 # Number of BTB lookups
+system.cpu.branchPred.BTBLookups 563 # Number of BTB lookups
system.cpu.branchPred.BTBHits 58 # Number of BTB hits
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 10.320285 # BTB Hit Percentage
-system.cpu.branchPred.usedRAS 139 # Number of times the RAS was used to get a target.
+system.cpu.branchPred.BTBHitPct 10.301954 # BTB Hit Percentage
+system.cpu.branchPred.usedRAS 136 # Number of times the RAS was used to get a target.
system.cpu.branchPred.RASInCorrect 2 # Number of incorrect RAS predictions.
system.cpu_clk_domain.clock 500 # Clock period in ticks
system.cpu.dtb.fetch_hits 0 # ITB hits
@@ -276,10 +276,10 @@ system.cpu.dtb.data_hits 816 # DT
system.cpu.dtb.data_misses 13 # DTB misses
system.cpu.dtb.data_acv 1 # DTB access violations
system.cpu.dtb.data_accesses 829 # DTB accesses
-system.cpu.itb.fetch_hits 974 # ITB hits
+system.cpu.itb.fetch_hits 969 # ITB hits
system.cpu.itb.fetch_misses 13 # ITB misses
system.cpu.itb.fetch_acv 0 # ITB acv
-system.cpu.itb.fetch_accesses 987 # ITB accesses
+system.cpu.itb.fetch_accesses 982 # ITB accesses
system.cpu.itb.read_hits 0 # DTB read hits
system.cpu.itb.read_misses 0 # DTB read misses
system.cpu.itb.read_acv 0 # DTB read access violations
@@ -293,29 +293,29 @@ system.cpu.itb.data_misses 0 # DT
system.cpu.itb.data_acv 0 # DTB access violations
system.cpu.itb.data_accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 4 # Number of system calls
-system.cpu.numCycles 37467 # number of cpu cycles simulated
+system.cpu.numCycles 40574 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
system.cpu.committedInsts 2585 # Number of instructions committed
system.cpu.committedOps 2585 # Number of ops (including micro ops) committed
-system.cpu.discardedOps 596 # Number of ops (including micro ops) which were discarded before commit
+system.cpu.discardedOps 595 # Number of ops (including micro ops) which were discarded before commit
system.cpu.numFetchSuspends 0 # Number of times Execute suspended instruction fetching
-system.cpu.cpi 14.494004 # CPI: cycles per instruction
-system.cpu.ipc 0.068994 # IPC: instructions per cycle
-system.cpu.tickCycles 5412 # Number of cycles that the object actually ticked
-system.cpu.idleCycles 32055 # Total number of cycles that the object has spent stopped
+system.cpu.cpi 15.695938 # CPI: cycles per instruction
+system.cpu.ipc 0.063711 # IPC: instructions per cycle
+system.cpu.tickCycles 5396 # Number of cycles that the object actually ticked
+system.cpu.idleCycles 35178 # Total number of cycles that the object has spent stopped
system.cpu.dcache.tags.replacements 0 # number of replacements
-system.cpu.dcache.tags.tagsinuse 48.478730 # Cycle average of tags in use
+system.cpu.dcache.tags.tagsinuse 48.342007 # Cycle average of tags in use
system.cpu.dcache.tags.total_refs 692 # Total number of references to valid blocks.
system.cpu.dcache.tags.sampled_refs 85 # Sample count of references to valid blocks.
system.cpu.dcache.tags.avg_refs 8.141176 # Average number of references to valid blocks.
system.cpu.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.data 48.478730 # Average occupied blocks per requestor
-system.cpu.dcache.tags.occ_percent::cpu.data 0.011836 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_percent::total 0.011836 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_blocks::cpu.data 48.342007 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.011802 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.011802 # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_task_id_blocks::1024 85 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::0 35 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::1 50 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::0 33 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::1 52 # Occupied blocks per task id
system.cpu.dcache.tags.occ_task_id_percent::1024 0.020752 # Percentage of cache occupancy per task id
system.cpu.dcache.tags.tag_accesses 1677 # Number of tag accesses
system.cpu.dcache.tags.data_accesses 1677 # Number of data accesses
@@ -335,14 +335,14 @@ system.cpu.dcache.demand_misses::cpu.data 104 # n
system.cpu.dcache.demand_misses::total 104 # number of demand (read+write) misses
system.cpu.dcache.overall_misses::cpu.data 104 # number of overall misses
system.cpu.dcache.overall_misses::total 104 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 4644500 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 4644500 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 3502000 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 3502000 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 8146500 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 8146500 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 8146500 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 8146500 # number of overall miss cycles
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 4962000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 4962000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 3282500 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 3282500 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 8244500 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 8244500 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 8244500 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 8244500 # number of overall miss cycles
system.cpu.dcache.ReadReq_accesses::cpu.data 502 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.ReadReq_accesses::total 502 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 294 # number of WriteReq accesses(hits+misses)
@@ -359,14 +359,14 @@ system.cpu.dcache.demand_miss_rate::cpu.data 0.130653
system.cpu.dcache.demand_miss_rate::total 0.130653 # miss rate for demand accesses
system.cpu.dcache.overall_miss_rate::cpu.data 0.130653 # miss rate for overall accesses
system.cpu.dcache.overall_miss_rate::total 0.130653 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 76139.344262 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 76139.344262 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 81441.860465 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 81441.860465 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 78331.730769 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 78331.730769 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 78331.730769 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 78331.730769 # average overall miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 81344.262295 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 81344.262295 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 76337.209302 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 76337.209302 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 79274.038462 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 79274.038462 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 79274.038462 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 79274.038462 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -391,14 +391,14 @@ system.cpu.dcache.demand_mshr_misses::cpu.data 85
system.cpu.dcache.demand_mshr_misses::total 85 # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses::cpu.data 85 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_misses::total 85 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 4310500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 4310500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 2079250 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 2079250 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 6389750 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 6389750 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 6389750 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 6389750 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 4628250 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 4628250 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 2009000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 2009000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 6637250 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 6637250 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 6637250 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 6637250 # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.115538 # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.115538 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.091837 # mshr miss rate for WriteReq accesses
@@ -407,66 +407,66 @@ system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.106784
system.cpu.dcache.demand_mshr_miss_rate::total 0.106784 # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.106784 # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_miss_rate::total 0.106784 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 74318.965517 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 74318.965517 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 77009.259259 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 77009.259259 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 75173.529412 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 75173.529412 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 75173.529412 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 75173.529412 # average overall mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 79797.413793 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 79797.413793 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 74407.407407 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 74407.407407 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 78085.294118 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 78085.294118 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 78085.294118 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 78085.294118 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.icache.tags.replacements 0 # number of replacements
-system.cpu.icache.tags.tagsinuse 118.465909 # Cycle average of tags in use
-system.cpu.icache.tags.total_refs 751 # Total number of references to valid blocks.
+system.cpu.icache.tags.tagsinuse 117.949271 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 746 # Total number of references to valid blocks.
system.cpu.icache.tags.sampled_refs 223 # Sample count of references to valid blocks.
-system.cpu.icache.tags.avg_refs 3.367713 # Average number of references to valid blocks.
+system.cpu.icache.tags.avg_refs 3.345291 # Average number of references to valid blocks.
system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst 118.465909 # Average occupied blocks per requestor
-system.cpu.icache.tags.occ_percent::cpu.inst 0.057845 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_percent::total 0.057845 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_blocks::cpu.inst 117.949271 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.057592 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.057592 # Average percentage of cache occupancy
system.cpu.icache.tags.occ_task_id_blocks::1024 223 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::0 109 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::1 114 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::0 99 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::1 124 # Occupied blocks per task id
system.cpu.icache.tags.occ_task_id_percent::1024 0.108887 # Percentage of cache occupancy per task id
-system.cpu.icache.tags.tag_accesses 2171 # Number of tag accesses
-system.cpu.icache.tags.data_accesses 2171 # Number of data accesses
-system.cpu.icache.ReadReq_hits::cpu.inst 751 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 751 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 751 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 751 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 751 # number of overall hits
-system.cpu.icache.overall_hits::total 751 # number of overall hits
+system.cpu.icache.tags.tag_accesses 2161 # Number of tag accesses
+system.cpu.icache.tags.data_accesses 2161 # Number of data accesses
+system.cpu.icache.ReadReq_hits::cpu.inst 746 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 746 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 746 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 746 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 746 # number of overall hits
+system.cpu.icache.overall_hits::total 746 # number of overall hits
system.cpu.icache.ReadReq_misses::cpu.inst 223 # number of ReadReq misses
system.cpu.icache.ReadReq_misses::total 223 # number of ReadReq misses
system.cpu.icache.demand_misses::cpu.inst 223 # number of demand (read+write) misses
system.cpu.icache.demand_misses::total 223 # number of demand (read+write) misses
system.cpu.icache.overall_misses::cpu.inst 223 # number of overall misses
system.cpu.icache.overall_misses::total 223 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 15423500 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 15423500 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 15423500 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 15423500 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 15423500 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 15423500 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 974 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 974 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 974 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 974 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 974 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 974 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.228953 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.228953 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.228953 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.228953 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.228953 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.228953 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 69163.677130 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 69163.677130 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 69163.677130 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 69163.677130 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 69163.677130 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 69163.677130 # average overall miss latency
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 17117250 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 17117250 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 17117250 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 17117250 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 17117250 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 17117250 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 969 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 969 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 969 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 969 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 969 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 969 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.230134 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.230134 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.230134 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.230134 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.230134 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.230134 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 76758.968610 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 76758.968610 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 76758.968610 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 76758.968610 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 76758.968610 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 76758.968610 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -481,39 +481,39 @@ system.cpu.icache.demand_mshr_misses::cpu.inst 223
system.cpu.icache.demand_mshr_misses::total 223 # number of demand (read+write) MSHR misses
system.cpu.icache.overall_mshr_misses::cpu.inst 223 # number of overall MSHR misses
system.cpu.icache.overall_mshr_misses::total 223 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 14884500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 14884500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 14884500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 14884500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 14884500 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 14884500 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.228953 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.228953 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.228953 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.228953 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.228953 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.228953 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 66746.636771 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 66746.636771 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 66746.636771 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 66746.636771 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 66746.636771 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 66746.636771 # average overall mshr miss latency
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 16684250 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 16684250 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 16684250 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 16684250 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 16684250 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 16684250 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.230134 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.230134 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.230134 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.230134 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.230134 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.230134 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 74817.264574 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 74817.264574 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 74817.264574 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 74817.264574 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 74817.264574 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 74817.264574 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.tags.replacements 0 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 146.534478 # Cycle average of tags in use
+system.cpu.l2cache.tags.tagsinuse 145.900805 # Cycle average of tags in use
system.cpu.l2cache.tags.total_refs 0 # Total number of references to valid blocks.
system.cpu.l2cache.tags.sampled_refs 281 # Sample count of references to valid blocks.
system.cpu.l2cache.tags.avg_refs 0 # Average number of references to valid blocks.
system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.tags.occ_blocks::cpu.inst 118.615214 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.data 27.919264 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_percent::cpu.inst 0.003620 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.data 0.000852 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::total 0.004472 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 118.086871 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 27.813934 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.003604 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.data 0.000849 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.004453 # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_task_id_blocks::1024 281 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::0 142 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::1 139 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::0 130 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::1 151 # Occupied blocks per task id
system.cpu.l2cache.tags.occ_task_id_percent::1024 0.008575 # Percentage of cache occupancy per task id
system.cpu.l2cache.tags.tag_accesses 2772 # Number of tag accesses
system.cpu.l2cache.tags.data_accesses 2772 # Number of data accesses
@@ -528,17 +528,17 @@ system.cpu.l2cache.demand_misses::total 308 # nu
system.cpu.l2cache.overall_misses::cpu.inst 223 # number of overall misses
system.cpu.l2cache.overall_misses::cpu.data 85 # number of overall misses
system.cpu.l2cache.overall_misses::total 308 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 14661500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 4251500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 18913000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 2052250 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 2052250 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 14661500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 6303750 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 20965250 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 14661500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 6303750 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 20965250 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 16461250 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 4569250 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 21030500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 1982000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 1982000 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 16461250 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 6551250 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 23012500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 16461250 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 6551250 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 23012500 # number of overall miss cycles
system.cpu.l2cache.ReadReq_accesses::cpu.inst 223 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::cpu.data 58 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::total 281 # number of ReadReq accesses(hits+misses)
@@ -561,17 +561,17 @@ system.cpu.l2cache.demand_miss_rate::total 1 #
system.cpu.l2cache.overall_miss_rate::cpu.inst 1 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::cpu.data 1 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::total 1 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 65746.636771 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 73301.724138 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 67306.049822 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 76009.259259 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 76009.259259 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 65746.636771 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 74161.764706 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 68068.993506 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 65746.636771 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 74161.764706 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 68068.993506 # average overall miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 73817.264574 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 78780.172414 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 74841.637011 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 73407.407407 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 73407.407407 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 73817.264574 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 77073.529412 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 74715.909091 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 73817.264574 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 77073.529412 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 74715.909091 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -591,17 +591,17 @@ system.cpu.l2cache.demand_mshr_misses::total 308
system.cpu.l2cache.overall_mshr_misses::cpu.inst 223 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.data 85 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::total 308 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 11864500 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 3534000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 15398500 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 1718250 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 1718250 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 11864500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 5252250 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 17116750 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 11864500 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 5252250 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 17116750 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 13669750 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 3841250 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 17511000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 1642000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 1642000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 13669750 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 5483250 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 19153000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 13669750 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 5483250 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 19153000 # number of overall MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 1 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::total 1 # mshr miss rate for ReadReq accesses
@@ -613,17 +613,17 @@ system.cpu.l2cache.demand_mshr_miss_rate::total 1
system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 1 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 1 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::total 1 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 53204.035874 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 60931.034483 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 54798.932384 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 63638.888889 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 63638.888889 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 53204.035874 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 61791.176471 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 55573.863636 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 53204.035874 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 61791.176471 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 55573.863636 # average overall mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 61299.327354 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 66228.448276 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 62316.725979 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 60814.814815 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 60814.814815 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 61299.327354 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 64508.823529 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 62185.064935 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 61299.327354 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 64508.823529 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 62185.064935 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.toL2Bus.trans_dist::ReadReq 281 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadResp 281 # Transaction distribution
@@ -649,9 +649,9 @@ system.cpu.toL2Bus.snoop_fanout::max_value 1 #
system.cpu.toL2Bus.snoop_fanout::total 308 # Request fanout histogram
system.cpu.toL2Bus.reqLayer0.occupancy 154000 # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization 0.8 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer0.occupancy 381000 # Layer occupancy (ticks)
-system.cpu.toL2Bus.respLayer0.utilization 2.0 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer1.occupancy 136750 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.occupancy 383750 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.utilization 1.9 # Layer utilization (%)
+system.cpu.toL2Bus.respLayer1.occupancy 143250 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization 0.7 # Layer utilization (%)
system.membus.trans_dist::ReadReq 281 # Transaction distribution
system.membus.trans_dist::ReadResp 281 # Transaction distribution
@@ -672,9 +672,9 @@ system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Re
system.membus.snoop_fanout::min_value 0 # Request fanout histogram
system.membus.snoop_fanout::max_value 0 # Request fanout histogram
system.membus.snoop_fanout::total 308 # Request fanout histogram
-system.membus.reqLayer0.occupancy 363000 # Layer occupancy (ticks)
-system.membus.reqLayer0.utilization 1.9 # Layer utilization (%)
-system.membus.respLayer1.occupancy 2868750 # Layer occupancy (ticks)
-system.membus.respLayer1.utilization 15.3 # Layer utilization (%)
+system.membus.reqLayer0.occupancy 360000 # Layer occupancy (ticks)
+system.membus.reqLayer0.utilization 1.8 # Layer utilization (%)
+system.membus.respLayer1.occupancy 1638500 # Layer occupancy (ticks)
+system.membus.respLayer1.utilization 8.1 # Layer utilization (%)
---------- End Simulation Statistics ----------