diff options
Diffstat (limited to 'tests/quick/se/00.hello/ref/alpha/tru64/simple-timing-ruby/stats.txt')
-rw-r--r-- | tests/quick/se/00.hello/ref/alpha/tru64/simple-timing-ruby/stats.txt | 16 |
1 files changed, 11 insertions, 5 deletions
diff --git a/tests/quick/se/00.hello/ref/alpha/tru64/simple-timing-ruby/stats.txt b/tests/quick/se/00.hello/ref/alpha/tru64/simple-timing-ruby/stats.txt index d4f9035ad..2f3ee9812 100644 --- a/tests/quick/se/00.hello/ref/alpha/tru64/simple-timing-ruby/stats.txt +++ b/tests/quick/se/00.hello/ref/alpha/tru64/simple-timing-ruby/stats.txt @@ -4,11 +4,11 @@ sim_seconds 0.000123 # Nu sim_ticks 123378 # Number of ticks simulated final_tick 123378 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) sim_freq 1000000000 # Frequency of simulated ticks -host_inst_rate 56001 # Simulator instruction rate (inst/s) -host_op_rate 55979 # Simulator op (including micro ops) rate (op/s) -host_tick_rate 2679090 # Simulator tick rate (ticks/s) -host_mem_usage 223104 # Number of bytes of host memory used -host_seconds 0.05 # Real time elapsed on the host +host_inst_rate 40842 # Simulator instruction rate (inst/s) +host_op_rate 40830 # Simulator op (including micro ops) rate (op/s) +host_tick_rate 1954255 # Simulator tick rate (ticks/s) +host_mem_usage 232800 # Number of bytes of host memory used +host_seconds 0.06 # Real time elapsed on the host sim_insts 2577 # Number of instructions simulated sim_ops 2577 # Number of ops (including micro ops) simulated system.physmem.bytes_read::cpu.inst 10340 # Number of bytes read from this memory @@ -33,6 +33,12 @@ system.physmem.bw_write::total 16680445 # Wr system.physmem.bw_total::cpu.inst 83807486 # Total bandwidth to/from this memory (bytes/s) system.physmem.bw_total::cpu.data 41125646 # Total bandwidth to/from this memory (bytes/s) system.physmem.bw_total::total 124933132 # Total bandwidth to/from this memory (bytes/s) +system.l1_cntrl0.cacheMemory.num_data_array_reads 0 # number of data array reads +system.l1_cntrl0.cacheMemory.num_data_array_writes 0 # number of data array writes +system.l1_cntrl0.cacheMemory.num_tag_array_reads 0 # number of tag array reads +system.l1_cntrl0.cacheMemory.num_tag_array_writes 0 # number of tag array writes +system.l1_cntrl0.cacheMemory.num_tag_array_stalls 0 # number of stalls caused by tag array +system.l1_cntrl0.cacheMemory.num_data_array_stalls 0 # number of stalls caused by data array system.cpu.dtb.fetch_hits 0 # ITB hits system.cpu.dtb.fetch_misses 0 # ITB misses system.cpu.dtb.fetch_acv 0 # ITB acv |