summaryrefslogtreecommitdiff
path: root/tests/quick/se/00.hello/ref/mips
diff options
context:
space:
mode:
Diffstat (limited to 'tests/quick/se/00.hello/ref/mips')
-rw-r--r--tests/quick/se/00.hello/ref/mips/linux/inorder-timing/config.ini71
-rwxr-xr-xtests/quick/se/00.hello/ref/mips/linux/inorder-timing/simout8
-rw-r--r--tests/quick/se/00.hello/ref/mips/linux/inorder-timing/stats.txt476
-rw-r--r--tests/quick/se/00.hello/ref/mips/linux/o3-timing/config.ini67
-rwxr-xr-xtests/quick/se/00.hello/ref/mips/linux/o3-timing/simout8
-rw-r--r--tests/quick/se/00.hello/ref/mips/linux/o3-timing/stats.txt1005
6 files changed, 837 insertions, 798 deletions
diff --git a/tests/quick/se/00.hello/ref/mips/linux/inorder-timing/config.ini b/tests/quick/se/00.hello/ref/mips/linux/inorder-timing/config.ini
index a81f3fb10..df7d00601 100644
--- a/tests/quick/se/00.hello/ref/mips/linux/inorder-timing/config.ini
+++ b/tests/quick/se/00.hello/ref/mips/linux/inorder-timing/config.ini
@@ -10,7 +10,7 @@ time_sync_spin_threshold=100000000
type=System
children=cpu membus physmem
boot_osflags=a
-clock=1
+clock=1000
init_param=0
kernel=
load_addr_mask=1099511627775
@@ -30,7 +30,7 @@ system_port=system.membus.slave[0]
[system.cpu]
type=InOrderCPU
-children=dcache dtb icache interrupts itb l2cache toL2Bus tracer workload
+children=dcache dtb icache interrupts isa itb l2cache toL2Bus tracer workload
BTBEntries=4096
BTBTagSize=16
RASSize=16
@@ -62,6 +62,7 @@ globalHistoryBits=13
globalPredictorSize=8192
instShiftAmt=2
interrupts=system.cpu.interrupts
+isa=system.cpu.isa
itb=system.cpu.itb
localCtrBits=2
localHistoryBits=11
@@ -92,22 +93,22 @@ type=BaseCache
addr_ranges=0:18446744073709551615
assoc=2
block_size=64
-clock=1
+clock=500
forward_snoops=true
hash_delay=1
-hit_latency=1000
+hit_latency=2
is_top_level=true
max_miss_count=0
-mshrs=10
+mshrs=4
prefetch_on_access=false
prefetcher=Null
prioritizeRequests=false
repl=Null
-response_latency=1000
+response_latency=2
size=262144
subblock_size=0
system=system
-tgts_per_mshr=5
+tgts_per_mshr=20
trace_addr=0
two_queue=false
write_buffers=8
@@ -123,22 +124,22 @@ type=BaseCache
addr_ranges=0:18446744073709551615
assoc=2
block_size=64
-clock=1
+clock=500
forward_snoops=true
hash_delay=1
-hit_latency=1000
+hit_latency=2
is_top_level=true
max_miss_count=0
-mshrs=10
+mshrs=4
prefetch_on_access=false
prefetcher=Null
prioritizeRequests=false
repl=Null
-response_latency=1000
+response_latency=2
size=131072
subblock_size=0
system=system
-tgts_per_mshr=5
+tgts_per_mshr=20
trace_addr=0
two_queue=false
write_buffers=8
@@ -148,6 +149,11 @@ mem_side=system.cpu.toL2Bus.slave[0]
[system.cpu.interrupts]
type=MipsInterrupts
+[system.cpu.isa]
+type=MipsISA
+num_threads=1
+num_vpes=1
+
[system.cpu.itb]
type=MipsTLB
size=64
@@ -155,24 +161,24 @@ size=64
[system.cpu.l2cache]
type=BaseCache
addr_ranges=0:18446744073709551615
-assoc=2
+assoc=8
block_size=64
-clock=1
+clock=500
forward_snoops=true
hash_delay=1
-hit_latency=10000
+hit_latency=20
is_top_level=false
max_miss_count=0
-mshrs=10
+mshrs=20
prefetch_on_access=false
prefetcher=Null
prioritizeRequests=false
repl=Null
-response_latency=10000
+response_latency=20
size=2097152
subblock_size=0
system=system
-tgts_per_mshr=5
+tgts_per_mshr=12
trace_addr=0
two_queue=false
write_buffers=8
@@ -182,10 +188,10 @@ mem_side=system.membus.slave[1]
[system.cpu.toL2Bus]
type=CoherentBus
block_size=64
-clock=1000
+clock=500
header_cycles=1
use_default_range=false
-width=8
+width=32
master=system.cpu.l2cache.cpu_side
slave=system.cpu.icache.mem_side system.cpu.dcache.mem_side
@@ -200,7 +206,7 @@ egid=100
env=
errout=cerr
euid=100
-executable=tests/test-progs/hello/bin/mips/linux/hello
+executable=/projects/pd/randd/dist/test-progs/hello/bin/mips/linux/hello
gid=100
input=cin
max_stack_size=67108864
@@ -222,15 +228,28 @@ master=system.physmem.port
slave=system.system_port system.cpu.l2cache.mem_side
[system.physmem]
-type=SimpleMemory
-bandwidth=73.000000
-clock=1
+type=SimpleDRAM
+addr_mapping=openmap
+banks_per_rank=8
+clock=1000
conf_table_reported=false
in_addr_map=true
-latency=30000
-latency_var=0
+lines_per_rowbuffer=64
+mem_sched_policy=fcfs
null=false
+page_policy=open
range=0:134217727
+ranks_per_channel=2
+read_buffer_size=32
+tBURST=4000
+tCL=14000
+tRCD=14000
+tREFI=7800000
+tRFC=300000
+tRP=14000
+tWTR=1000
+write_buffer_size=32
+write_thresh_perc=70
zero=false
port=system.membus.master[0]
diff --git a/tests/quick/se/00.hello/ref/mips/linux/inorder-timing/simout b/tests/quick/se/00.hello/ref/mips/linux/inorder-timing/simout
index 893f17599..75053b5ab 100755
--- a/tests/quick/se/00.hello/ref/mips/linux/inorder-timing/simout
+++ b/tests/quick/se/00.hello/ref/mips/linux/inorder-timing/simout
@@ -1,12 +1,12 @@
gem5 Simulator System. http://gem5.org
gem5 is copyrighted software; use the --copyright option for details.
-gem5 compiled Aug 13 2012 17:00:38
-gem5 started Aug 13 2012 18:11:29
-gem5 executing on zizzer
+gem5 compiled Oct 30 2012 11:08:52
+gem5 started Oct 30 2012 13:57:29
+gem5 executing on u200540-lin
command line: build/MIPS/gem5.opt -d build/MIPS/tests/opt/quick/se/00.hello/mips/linux/inorder-timing -re tests/run.py build/MIPS/tests/opt/quick/se/00.hello/mips/linux/inorder-timing
Global frequency set at 1000000000000 ticks per second
info: Entering event queue @ 0. Starting simulation...
info: Increasing stack size by one page.
Hello World!
-Exiting @ tick 20518000 because target called exit()
+Exiting @ tick 18578000 because target called exit()
diff --git a/tests/quick/se/00.hello/ref/mips/linux/inorder-timing/stats.txt b/tests/quick/se/00.hello/ref/mips/linux/inorder-timing/stats.txt
index 02dd2c613..5bb87ba63 100644
--- a/tests/quick/se/00.hello/ref/mips/linux/inorder-timing/stats.txt
+++ b/tests/quick/se/00.hello/ref/mips/linux/inorder-timing/stats.txt
@@ -4,11 +4,11 @@ sim_seconds 0.000019 # Nu
sim_ticks 18578000 # Number of ticks simulated
final_tick 18578000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 97793 # Simulator instruction rate (inst/s)
-host_op_rate 97754 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 312246493 # Simulator tick rate (ticks/s)
-host_mem_usage 216964 # Number of bytes of host memory used
-host_seconds 0.06 # Real time elapsed on the host
+host_inst_rate 59954 # Simulator instruction rate (inst/s)
+host_op_rate 59945 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 191522194 # Simulator tick rate (ticks/s)
+host_mem_usage 214528 # Number of bytes of host memory used
+host_seconds 0.10 # Real time elapsed on the host
sim_insts 5814 # Number of instructions simulated
sim_ops 5814 # Number of ops (including micro ops) simulated
system.physmem.bytes_read::cpu.inst 20288 # Number of bytes read from this memory
@@ -164,14 +164,14 @@ system.physmem.wrQLenPdf::29 0 # Wh
system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see
-system.physmem.totQLat 2353954 # Total cycles spent in queuing delays
-system.physmem.totMemAccLat 12657954 # Sum of mem lat for all requests
+system.physmem.totQLat 2354454 # Total cycles spent in queuing delays
+system.physmem.totMemAccLat 12658454 # Sum of mem lat for all requests
system.physmem.totBusLat 1820000 # Total cycles spent in databus access
system.physmem.totBankLat 8484000 # Total cycles spent in bank access
-system.physmem.avgQLat 5173.53 # Average queueing delay per request
+system.physmem.avgQLat 5174.62 # Average queueing delay per request
system.physmem.avgBankLat 18646.15 # Average bank access latency per request
system.physmem.avgBusLat 4000.00 # Average bus latency per request
-system.physmem.avgMemAccLat 27819.68 # Average memory access latency
+system.physmem.avgMemAccLat 27820.78 # Average memory access latency
system.physmem.avgRdBW 1567.45 # Average achieved read bandwidth in MB/s
system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MB/s
system.physmem.avgConsumedRdBW 1567.45 # Average consumed read bandwidth in MB/s
@@ -207,34 +207,34 @@ system.cpu.workload.num_syscalls 8 # Nu
system.cpu.numCycles 37157 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.branch_predictor.lookups 1146 # Number of BP lookups
-system.cpu.branch_predictor.condPredicted 844 # Number of conditional branches predicted
-system.cpu.branch_predictor.condIncorrect 605 # Number of conditional branches incorrect
-system.cpu.branch_predictor.BTBLookups 861 # Number of BTB lookups
-system.cpu.branch_predictor.BTBHits 300 # Number of BTB hits
+system.cpu.branch_predictor.lookups 1154 # Number of BP lookups
+system.cpu.branch_predictor.condPredicted 858 # Number of conditional branches predicted
+system.cpu.branch_predictor.condIncorrect 603 # Number of conditional branches incorrect
+system.cpu.branch_predictor.BTBLookups 877 # Number of BTB lookups
+system.cpu.branch_predictor.BTBHits 336 # Number of BTB hits
system.cpu.branch_predictor.usedRAS 86 # Number of times the RAS was used to get a target.
system.cpu.branch_predictor.RASInCorrect 32 # Number of incorrect RAS predictions.
-system.cpu.branch_predictor.BTBHitPct 34.843206 # BTB Hit Percentage
-system.cpu.branch_predictor.predictedTaken 393 # Number of Branches Predicted As Taken (True).
-system.cpu.branch_predictor.predictedNotTaken 753 # Number of Branches Predicted As Not Taken (False).
+system.cpu.branch_predictor.BTBHitPct 38.312429 # BTB Hit Percentage
+system.cpu.branch_predictor.predictedTaken 429 # Number of Branches Predicted As Taken (True).
+system.cpu.branch_predictor.predictedNotTaken 725 # Number of Branches Predicted As Not Taken (False).
system.cpu.regfile_manager.intRegFileReads 5127 # Number of Reads from Int. Register File
system.cpu.regfile_manager.intRegFileWrites 3396 # Number of Writes to Int. Register File
system.cpu.regfile_manager.intRegFileAccesses 8523 # Total Accesses (Read+Write) to the Int. Register File
system.cpu.regfile_manager.floatRegFileReads 3 # Number of Reads from FP Register File
system.cpu.regfile_manager.floatRegFileWrites 1 # Number of Writes to FP Register File
system.cpu.regfile_manager.floatRegFileAccesses 4 # Total Accesses (Read+Write) to the FP Register File
-system.cpu.regfile_manager.regForwards 1290 # Number of Registers Read Through Forwarding Logic
-system.cpu.agen_unit.agens 2235 # Number of Address Generations
-system.cpu.execution_unit.predictedTakenIncorrect 260 # Number of Branches Incorrectly Predicted As Taken.
-system.cpu.execution_unit.predictedNotTakenIncorrect 336 # Number of Branches Incorrectly Predicted As Not Taken).
-system.cpu.execution_unit.mispredicted 596 # Number of Branches Incorrectly Predicted
-system.cpu.execution_unit.predicted 319 # Number of Branches Incorrectly Predicted
-system.cpu.execution_unit.mispredictPct 65.136612 # Percentage of Incorrect Branches Predicts
-system.cpu.execution_unit.executions 3144 # Number of Instructions Executed.
+system.cpu.regfile_manager.regForwards 1292 # Number of Registers Read Through Forwarding Logic
+system.cpu.agen_unit.agens 2229 # Number of Address Generations
+system.cpu.execution_unit.predictedTakenIncorrect 274 # Number of Branches Incorrectly Predicted As Taken.
+system.cpu.execution_unit.predictedNotTakenIncorrect 320 # Number of Branches Incorrectly Predicted As Not Taken).
+system.cpu.execution_unit.mispredicted 594 # Number of Branches Incorrectly Predicted
+system.cpu.execution_unit.predicted 321 # Number of Branches Incorrectly Predicted
+system.cpu.execution_unit.mispredictPct 64.918033 # Percentage of Incorrect Branches Predicts
+system.cpu.execution_unit.executions 3135 # Number of Instructions Executed.
system.cpu.mult_div_unit.multiplies 3 # Number of Multipy Operations Executed
system.cpu.mult_div_unit.divides 1 # Number of Divide Operations Executed
system.cpu.contextSwitches 1 # Number of context switches
-system.cpu.threadCycles 9465 # Total Number of Cycles A Thread Was Active in CPU (Per-Thread)
+system.cpu.threadCycles 9462 # Total Number of Cycles A Thread Was Active in CPU (Per-Thread)
system.cpu.smtCycles 0 # Total number of cycles that the CPU was in SMT-mode
system.cpu.timesIdled 477 # Number of times that the entire CPU went into an idle state and unscheduled itself
system.cpu.idleCycles 31782 # Number of cycles cpu's stages were not processed
@@ -257,66 +257,66 @@ system.cpu.cpi_total 6.390953 # CP
system.cpu.ipc 0.156471 # IPC: Instructions Per Cycle (Per-Thread)
system.cpu.smt_ipc nan # IPC: Total SMT-IPC
system.cpu.ipc_total 0.156471 # IPC: Total IPC of All Threads
-system.cpu.stage0.idleCycles 33517 # Number of cycles 0 instructions are processed.
-system.cpu.stage0.runCycles 3640 # Number of cycles 1+ instructions are processed.
-system.cpu.stage0.utilization 9.796270 # Percentage of cycles stage was utilized (processing insts).
-system.cpu.stage1.idleCycles 34336 # Number of cycles 0 instructions are processed.
-system.cpu.stage1.runCycles 2821 # Number of cycles 1+ instructions are processed.
-system.cpu.stage1.utilization 7.592109 # Percentage of cycles stage was utilized (processing insts).
-system.cpu.stage2.idleCycles 34391 # Number of cycles 0 instructions are processed.
-system.cpu.stage2.runCycles 2766 # Number of cycles 1+ instructions are processed.
-system.cpu.stage2.utilization 7.444089 # Percentage of cycles stage was utilized (processing insts).
+system.cpu.stage0.idleCycles 33508 # Number of cycles 0 instructions are processed.
+system.cpu.stage0.runCycles 3649 # Number of cycles 1+ instructions are processed.
+system.cpu.stage0.utilization 9.820491 # Percentage of cycles stage was utilized (processing insts).
+system.cpu.stage1.idleCycles 34341 # Number of cycles 0 instructions are processed.
+system.cpu.stage1.runCycles 2816 # Number of cycles 1+ instructions are processed.
+system.cpu.stage1.utilization 7.578653 # Percentage of cycles stage was utilized (processing insts).
+system.cpu.stage2.idleCycles 34392 # Number of cycles 0 instructions are processed.
+system.cpu.stage2.runCycles 2765 # Number of cycles 1+ instructions are processed.
+system.cpu.stage2.utilization 7.441397 # Percentage of cycles stage was utilized (processing insts).
system.cpu.stage3.idleCycles 35931 # Number of cycles 0 instructions are processed.
system.cpu.stage3.runCycles 1226 # Number of cycles 1+ instructions are processed.
system.cpu.stage3.utilization 3.299513 # Percentage of cycles stage was utilized (processing insts).
-system.cpu.stage4.idleCycles 34254 # Number of cycles 0 instructions are processed.
-system.cpu.stage4.runCycles 2903 # Number of cycles 1+ instructions are processed.
-system.cpu.stage4.utilization 7.812794 # Percentage of cycles stage was utilized (processing insts).
+system.cpu.stage4.idleCycles 34255 # Number of cycles 0 instructions are processed.
+system.cpu.stage4.runCycles 2902 # Number of cycles 1+ instructions are processed.
+system.cpu.stage4.utilization 7.810103 # Percentage of cycles stage was utilized (processing insts).
system.cpu.icache.replacements 13 # number of replacements
-system.cpu.icache.tagsinuse 149.857420 # Cycle average of tags in use
-system.cpu.icache.total_refs 410 # Total number of references to valid blocks.
+system.cpu.icache.tagsinuse 149.849185 # Cycle average of tags in use
+system.cpu.icache.total_refs 428 # Total number of references to valid blocks.
system.cpu.icache.sampled_refs 319 # Sample count of references to valid blocks.
-system.cpu.icache.avg_refs 1.285266 # Average number of references to valid blocks.
+system.cpu.icache.avg_refs 1.341693 # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::cpu.inst 149.857420 # Average occupied blocks per requestor
-system.cpu.icache.occ_percent::cpu.inst 0.073173 # Average percentage of cache occupancy
-system.cpu.icache.occ_percent::total 0.073173 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits::cpu.inst 410 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 410 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 410 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 410 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 410 # number of overall hits
-system.cpu.icache.overall_hits::total 410 # number of overall hits
+system.cpu.icache.occ_blocks::cpu.inst 149.849185 # Average occupied blocks per requestor
+system.cpu.icache.occ_percent::cpu.inst 0.073169 # Average percentage of cache occupancy
+system.cpu.icache.occ_percent::total 0.073169 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits::cpu.inst 428 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 428 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 428 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 428 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 428 # number of overall hits
+system.cpu.icache.overall_hits::total 428 # number of overall hits
system.cpu.icache.ReadReq_misses::cpu.inst 346 # number of ReadReq misses
system.cpu.icache.ReadReq_misses::total 346 # number of ReadReq misses
system.cpu.icache.demand_misses::cpu.inst 346 # number of demand (read+write) misses
system.cpu.icache.demand_misses::total 346 # number of demand (read+write) misses
system.cpu.icache.overall_misses::cpu.inst 346 # number of overall misses
system.cpu.icache.overall_misses::total 346 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 18065500 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 18065500 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 18065500 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 18065500 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 18065500 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 18065500 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 756 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 756 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 756 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 756 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 756 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 756 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.457672 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.457672 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.457672 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.457672 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.457672 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.457672 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 52212.427746 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 52212.427746 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 52212.427746 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 52212.427746 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 52212.427746 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 52212.427746 # average overall miss latency
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 18063500 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 18063500 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 18063500 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 18063500 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 18063500 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 18063500 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 774 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 774 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 774 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 774 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 774 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 774 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.447028 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.447028 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.447028 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.447028 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.447028 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.447028 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 52206.647399 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 52206.647399 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 52206.647399 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 52206.647399 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 52206.647399 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 52206.647399 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -337,140 +337,34 @@ system.cpu.icache.demand_mshr_misses::cpu.inst 319
system.cpu.icache.demand_mshr_misses::total 319 # number of demand (read+write) MSHR misses
system.cpu.icache.overall_mshr_misses::cpu.inst 319 # number of overall MSHR misses
system.cpu.icache.overall_mshr_misses::total 319 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 16466000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 16466000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 16466000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 16466000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 16466000 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 16466000 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.421958 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.421958 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.421958 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.421958 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.421958 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.421958 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 51617.554859 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 51617.554859 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 51617.554859 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 51617.554859 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 51617.554859 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 51617.554859 # average overall mshr miss latency
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 16468000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 16468000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 16468000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 16468000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 16468000 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 16468000 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.412145 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.412145 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.412145 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.412145 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.412145 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.412145 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 51623.824451 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 51623.824451 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 51623.824451 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 51623.824451 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 51623.824451 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 51623.824451 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.replacements 0 # number of replacements
-system.cpu.dcache.tagsinuse 89.860913 # Cycle average of tags in use
-system.cpu.dcache.total_refs 1644 # Total number of references to valid blocks.
-system.cpu.dcache.sampled_refs 138 # Sample count of references to valid blocks.
-system.cpu.dcache.avg_refs 11.913043 # Average number of references to valid blocks.
-system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::cpu.data 89.860913 # Average occupied blocks per requestor
-system.cpu.dcache.occ_percent::cpu.data 0.021939 # Average percentage of cache occupancy
-system.cpu.dcache.occ_percent::total 0.021939 # Average percentage of cache occupancy
-system.cpu.dcache.ReadReq_hits::cpu.data 1070 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 1070 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 574 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 574 # number of WriteReq hits
-system.cpu.dcache.demand_hits::cpu.data 1644 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 1644 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 1644 # number of overall hits
-system.cpu.dcache.overall_hits::total 1644 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 93 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 93 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 351 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 351 # number of WriteReq misses
-system.cpu.dcache.demand_misses::cpu.data 444 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 444 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 444 # number of overall misses
-system.cpu.dcache.overall_misses::total 444 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 5589000 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 5589000 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 14658500 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 14658500 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 20247500 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 20247500 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 20247500 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 20247500 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 1163 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 1163 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses::cpu.data 925 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses::total 925 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 2088 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 2088 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 2088 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 2088 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.079966 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.079966 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.379459 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.379459 # miss rate for WriteReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.212644 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.212644 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.212644 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.212644 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 60096.774194 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 60096.774194 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 41762.108262 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 41762.108262 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 45602.477477 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 45602.477477 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 45602.477477 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 45602.477477 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 99 # number of cycles access was blocked
-system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 1 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 99 # average number of cycles each access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
-system.cpu.dcache.fast_writes 0 # number of fast writes performed
-system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 6 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 6 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 300 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 300 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 306 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 306 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 306 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 306 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 87 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 87 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 51 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 51 # number of WriteReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 138 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 138 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 138 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 138 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 5155000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 5155000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 2618500 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 2618500 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 7773500 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 7773500 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 7773500 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 7773500 # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.074807 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.074807 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.055135 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.055135 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.066092 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.066092 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.066092 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.066092 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 59252.873563 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 59252.873563 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 51343.137255 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 51343.137255 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 56329.710145 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 56329.710145 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 56329.710145 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 56329.710145 # average overall mshr miss latency
-system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.replacements 0 # number of replacements
-system.cpu.l2cache.tagsinuse 207.494837 # Cycle average of tags in use
+system.cpu.l2cache.tagsinuse 207.484772 # Cycle average of tags in use
system.cpu.l2cache.total_refs 2 # Total number of references to valid blocks.
system.cpu.l2cache.sampled_refs 404 # Sample count of references to valid blocks.
system.cpu.l2cache.avg_refs 0.004950 # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::cpu.inst 151.607312 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.data 55.887525 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_percent::cpu.inst 0.004627 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_blocks::cpu.inst 151.598539 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.data 55.886233 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_percent::cpu.inst 0.004626 # Average percentage of cache occupancy
system.cpu.l2cache.occ_percent::cpu.data 0.001706 # Average percentage of cache occupancy
system.cpu.l2cache.occ_percent::total 0.006332 # Average percentage of cache occupancy
system.cpu.l2cache.ReadReq_hits::cpu.inst 2 # number of ReadReq hits
@@ -490,17 +384,17 @@ system.cpu.l2cache.demand_misses::total 455 # nu
system.cpu.l2cache.overall_misses::cpu.inst 317 # number of overall misses
system.cpu.l2cache.overall_misses::cpu.data 138 # number of overall misses
system.cpu.l2cache.overall_misses::total 455 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 16120500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 5061500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 21182000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 16122500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 5062000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 21184500 # number of ReadReq miss cycles
system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 2564500 # number of ReadExReq miss cycles
system.cpu.l2cache.ReadExReq_miss_latency::total 2564500 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 16120500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 7626000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 23746500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 16120500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 7626000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 23746500 # number of overall miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 16122500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 7626500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 23749000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 16122500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 7626500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 23749000 # number of overall miss cycles
system.cpu.l2cache.ReadReq_accesses::cpu.inst 319 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::cpu.data 87 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::total 406 # number of ReadReq accesses(hits+misses)
@@ -523,17 +417,17 @@ system.cpu.l2cache.demand_miss_rate::total 0.995624 #
system.cpu.l2cache.overall_miss_rate::cpu.inst 0.993730 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::cpu.data 1 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::total 0.995624 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 50853.312303 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 58178.160920 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 52430.693069 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 50859.621451 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 58183.908046 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 52436.881188 # average ReadReq miss latency
system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 50284.313725 # average ReadExReq miss latency
system.cpu.l2cache.ReadExReq_avg_miss_latency::total 50284.313725 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 50853.312303 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 55260.869565 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 52190.109890 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 50853.312303 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 55260.869565 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 52190.109890 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 50859.621451 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 55264.492754 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 52195.604396 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 50859.621451 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 55264.492754 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 52195.604396 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -553,17 +447,17 @@ system.cpu.l2cache.demand_mshr_misses::total 455
system.cpu.l2cache.overall_mshr_misses::cpu.inst 317 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.data 138 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::total 455 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 12117017 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 3982094 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 16099111 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 12118017 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 3982594 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 16100611 # number of ReadReq MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 1929572 # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 1929572 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 12117017 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 5911666 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 18028683 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 12117017 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 5911666 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 18028683 # number of overall MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 12118017 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 5912166 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 18030183 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 12118017 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 5912166 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 18030183 # number of overall MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.993730 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.995074 # mshr miss rate for ReadReq accesses
@@ -575,17 +469,123 @@ system.cpu.l2cache.demand_mshr_miss_rate::total 0.995624
system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.993730 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 1 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::total 0.995624 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 38224.028391 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 45771.195402 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 39849.284653 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 38227.182965 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 45776.942529 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 39852.997525 # average ReadReq mshr miss latency
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 37834.745098 # average ReadExReq mshr miss latency
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 37834.745098 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 38224.028391 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 42838.159420 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 39623.479121 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 38224.028391 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 42838.159420 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 39623.479121 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 38227.182965 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 42841.782609 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 39626.775824 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 38227.182965 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 42841.782609 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 39626.775824 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
+system.cpu.dcache.replacements 0 # number of replacements
+system.cpu.dcache.tagsinuse 89.859083 # Cycle average of tags in use
+system.cpu.dcache.total_refs 1644 # Total number of references to valid blocks.
+system.cpu.dcache.sampled_refs 138 # Sample count of references to valid blocks.
+system.cpu.dcache.avg_refs 11.913043 # Average number of references to valid blocks.
+system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.occ_blocks::cpu.data 89.859083 # Average occupied blocks per requestor
+system.cpu.dcache.occ_percent::cpu.data 0.021938 # Average percentage of cache occupancy
+system.cpu.dcache.occ_percent::total 0.021938 # Average percentage of cache occupancy
+system.cpu.dcache.ReadReq_hits::cpu.data 1070 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 1070 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 574 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 574 # number of WriteReq hits
+system.cpu.dcache.demand_hits::cpu.data 1644 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 1644 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 1644 # number of overall hits
+system.cpu.dcache.overall_hits::total 1644 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 93 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 93 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 351 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 351 # number of WriteReq misses
+system.cpu.dcache.demand_misses::cpu.data 444 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 444 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 444 # number of overall misses
+system.cpu.dcache.overall_misses::total 444 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 5589500 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 5589500 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 14659500 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 14659500 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 20249000 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 20249000 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 20249000 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 20249000 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 1163 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 1163 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::cpu.data 925 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::total 925 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses::cpu.data 2088 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 2088 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 2088 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 2088 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.079966 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.079966 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.379459 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.379459 # miss rate for WriteReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.212644 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.212644 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.212644 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.212644 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 60102.150538 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 60102.150538 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 41764.957265 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 41764.957265 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 45605.855856 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 45605.855856 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 45605.855856 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 45605.855856 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 99 # number of cycles access was blocked
+system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 1 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 99 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
+system.cpu.dcache.fast_writes 0 # number of fast writes performed
+system.cpu.dcache.cache_copies 0 # number of cache copies performed
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 6 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 6 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 300 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 300 # number of WriteReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 306 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 306 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 306 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 306 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 87 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 87 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 51 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 51 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 138 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 138 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 138 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 138 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 5155500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 5155500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 2618500 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 2618500 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 7774000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 7774000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 7774000 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 7774000 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.074807 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.074807 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.055135 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.055135 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.066092 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.066092 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.066092 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.066092 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 59258.620690 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 59258.620690 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 51343.137255 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 51343.137255 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 56333.333333 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 56333.333333 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 56333.333333 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 56333.333333 # average overall mshr miss latency
+system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
diff --git a/tests/quick/se/00.hello/ref/mips/linux/o3-timing/config.ini b/tests/quick/se/00.hello/ref/mips/linux/o3-timing/config.ini
index 453ce4d95..6eeed9c1d 100644
--- a/tests/quick/se/00.hello/ref/mips/linux/o3-timing/config.ini
+++ b/tests/quick/se/00.hello/ref/mips/linux/o3-timing/config.ini
@@ -10,7 +10,7 @@ time_sync_spin_threshold=100000000
type=System
children=cpu membus physmem
boot_osflags=a
-clock=1
+clock=1000
init_param=0
kernel=
load_addr_mask=1099511627775
@@ -30,7 +30,7 @@ system_port=system.membus.slave[0]
[system.cpu]
type=DerivO3CPU
-children=dcache dtb fuPool icache interrupts itb l2cache toL2Bus tracer workload
+children=dcache dtb fuPool icache interrupts isa itb l2cache toL2Bus tracer workload
BTBEntries=4096
BTBTagSize=16
LFSTSize=1024
@@ -78,6 +78,7 @@ iewToFetchDelay=1
iewToRenameDelay=1
instShiftAmt=2
interrupts=system.cpu.interrupts
+isa=system.cpu.isa
issueToExecuteDelay=1
issueWidth=8
itb=system.cpu.itb
@@ -129,18 +130,18 @@ type=BaseCache
addr_ranges=0:18446744073709551615
assoc=2
block_size=64
-clock=1
+clock=500
forward_snoops=true
hash_delay=1
-hit_latency=1000
+hit_latency=2
is_top_level=true
max_miss_count=0
-mshrs=10
+mshrs=4
prefetch_on_access=false
prefetcher=Null
prioritizeRequests=false
repl=Null
-response_latency=1000
+response_latency=2
size=262144
subblock_size=0
system=system
@@ -423,18 +424,18 @@ type=BaseCache
addr_ranges=0:18446744073709551615
assoc=2
block_size=64
-clock=1
+clock=500
forward_snoops=true
hash_delay=1
-hit_latency=1000
+hit_latency=2
is_top_level=true
max_miss_count=0
-mshrs=10
+mshrs=4
prefetch_on_access=false
prefetcher=Null
prioritizeRequests=false
repl=Null
-response_latency=1000
+response_latency=2
size=131072
subblock_size=0
system=system
@@ -448,6 +449,11 @@ mem_side=system.cpu.toL2Bus.slave[0]
[system.cpu.interrupts]
type=MipsInterrupts
+[system.cpu.isa]
+type=MipsISA
+num_threads=1
+num_vpes=1
+
[system.cpu.itb]
type=MipsTLB
size=64
@@ -455,24 +461,24 @@ size=64
[system.cpu.l2cache]
type=BaseCache
addr_ranges=0:18446744073709551615
-assoc=2
+assoc=8
block_size=64
-clock=1
+clock=500
forward_snoops=true
hash_delay=1
-hit_latency=1000
+hit_latency=20
is_top_level=false
max_miss_count=0
-mshrs=10
+mshrs=20
prefetch_on_access=false
prefetcher=Null
prioritizeRequests=false
repl=Null
-response_latency=1000
+response_latency=20
size=2097152
subblock_size=0
system=system
-tgts_per_mshr=5
+tgts_per_mshr=12
trace_addr=0
two_queue=false
write_buffers=8
@@ -482,10 +488,10 @@ mem_side=system.membus.slave[1]
[system.cpu.toL2Bus]
type=CoherentBus
block_size=64
-clock=1000
+clock=500
header_cycles=1
use_default_range=false
-width=8
+width=32
master=system.cpu.l2cache.cpu_side
slave=system.cpu.icache.mem_side system.cpu.dcache.mem_side
@@ -500,7 +506,7 @@ egid=100
env=
errout=cerr
euid=100
-executable=tests/test-progs/hello/bin/mips/linux/hello
+executable=/projects/pd/randd/dist/test-progs/hello/bin/mips/linux/hello
gid=100
input=cin
max_stack_size=67108864
@@ -522,15 +528,28 @@ master=system.physmem.port
slave=system.system_port system.cpu.l2cache.mem_side
[system.physmem]
-type=SimpleMemory
-bandwidth=73.000000
-clock=1
+type=SimpleDRAM
+addr_mapping=openmap
+banks_per_rank=8
+clock=1000
conf_table_reported=false
in_addr_map=true
-latency=30000
-latency_var=0
+lines_per_rowbuffer=64
+mem_sched_policy=fcfs
null=false
+page_policy=open
range=0:134217727
+ranks_per_channel=2
+read_buffer_size=32
+tBURST=4000
+tCL=14000
+tRCD=14000
+tREFI=7800000
+tRFC=300000
+tRP=14000
+tWTR=1000
+write_buffer_size=32
+write_thresh_perc=70
zero=false
port=system.membus.master[0]
diff --git a/tests/quick/se/00.hello/ref/mips/linux/o3-timing/simout b/tests/quick/se/00.hello/ref/mips/linux/o3-timing/simout
index 56b18a79d..5f05c3882 100755
--- a/tests/quick/se/00.hello/ref/mips/linux/o3-timing/simout
+++ b/tests/quick/se/00.hello/ref/mips/linux/o3-timing/simout
@@ -1,12 +1,12 @@
gem5 Simulator System. http://gem5.org
gem5 is copyrighted software; use the --copyright option for details.
-gem5 compiled Aug 13 2012 17:00:38
-gem5 started Aug 13 2012 18:11:40
-gem5 executing on zizzer
+gem5 compiled Oct 30 2012 11:08:52
+gem5 started Oct 30 2012 13:57:41
+gem5 executing on u200540-lin
command line: build/MIPS/gem5.opt -d build/MIPS/tests/opt/quick/se/00.hello/mips/linux/o3-timing -re tests/run.py build/MIPS/tests/opt/quick/se/00.hello/mips/linux/o3-timing
Global frequency set at 1000000000000 ticks per second
info: Entering event queue @ 0. Starting simulation...
info: Increasing stack size by one page.
Hello World!
-Exiting @ tick 12925500 because target called exit()
+Exiting @ tick 16532500 because target called exit()
diff --git a/tests/quick/se/00.hello/ref/mips/linux/o3-timing/stats.txt b/tests/quick/se/00.hello/ref/mips/linux/o3-timing/stats.txt
index 7222464d9..d0a749f15 100644
--- a/tests/quick/se/00.hello/ref/mips/linux/o3-timing/stats.txt
+++ b/tests/quick/se/00.hello/ref/mips/linux/o3-timing/stats.txt
@@ -1,38 +1,38 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.000016 # Number of seconds simulated
-sim_ticks 16437500 # Number of ticks simulated
-final_tick 16437500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.000017 # Number of seconds simulated
+sim_ticks 16532500 # Number of ticks simulated
+final_tick 16532500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 79981 # Simulator instruction rate (inst/s)
-host_op_rate 79951 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 254800448 # Simulator tick rate (ticks/s)
-host_mem_usage 217976 # Number of bytes of host memory used
-host_seconds 0.06 # Real time elapsed on the host
+host_inst_rate 48770 # Simulator instruction rate (inst/s)
+host_op_rate 48763 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 156337427 # Simulator tick rate (ticks/s)
+host_mem_usage 215260 # Number of bytes of host memory used
+host_seconds 0.11 # Real time elapsed on the host
sim_insts 5156 # Number of instructions simulated
sim_ops 5156 # Number of ops (including micro ops) simulated
-system.physmem.bytes_read::cpu.inst 21696 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.inst 21440 # Number of bytes read from this memory
system.physmem.bytes_read::cpu.data 9024 # Number of bytes read from this memory
-system.physmem.bytes_read::total 30720 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 21696 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 21696 # Number of instructions bytes read from this memory
-system.physmem.num_reads::cpu.inst 339 # Number of read requests responded to by this memory
+system.physmem.bytes_read::total 30464 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 21440 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 21440 # Number of instructions bytes read from this memory
+system.physmem.num_reads::cpu.inst 335 # Number of read requests responded to by this memory
system.physmem.num_reads::cpu.data 141 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 480 # Number of read requests responded to by this memory
-system.physmem.bw_read::cpu.inst 1319908745 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 548988593 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 1868897338 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 1319908745 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 1319908745 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 1319908745 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 548988593 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 1868897338 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.readReqs 480 # Total number of read requests seen
+system.physmem.num_reads::total 476 # Number of read requests responded to by this memory
+system.physmem.bw_read::cpu.inst 1296839558 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 545833963 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 1842673522 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 1296839558 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 1296839558 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 1296839558 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 545833963 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 1842673522 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 476 # Total number of read requests seen
system.physmem.writeReqs 0 # Total number of write requests seen
-system.physmem.cpureqs 480 # Reqs generatd by CPU via cache - shady
-system.physmem.bytesRead 30720 # Total number of bytes read from memory
+system.physmem.cpureqs 476 # Reqs generatd by CPU via cache - shady
+system.physmem.bytesRead 30464 # Total number of bytes read from memory
system.physmem.bytesWritten 0 # Total number of bytes written to memory
-system.physmem.bytesConsumedRd 30720 # bytesRead derated as per pkt->getSize()
+system.physmem.bytesConsumedRd 30464 # bytesRead derated as per pkt->getSize()
system.physmem.bytesConsumedWr 0 # bytesWritten derated as per pkt->getSize()
system.physmem.servicedByWrQ 0 # Number of read reqs serviced by write Q
system.physmem.neitherReadNorWrite 0 # Reqs where no action is needed
@@ -41,7 +41,7 @@ system.physmem.perBankRdReqs::1 30 # Tr
system.physmem.perBankRdReqs::2 23 # Track reads on a per bank basis
system.physmem.perBankRdReqs::3 54 # Track reads on a per bank basis
system.physmem.perBankRdReqs::4 6 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::5 39 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::5 38 # Track reads on a per bank basis
system.physmem.perBankRdReqs::6 0 # Track reads on a per bank basis
system.physmem.perBankRdReqs::7 20 # Track reads on a per bank basis
system.physmem.perBankRdReqs::8 40 # Track reads on a per bank basis
@@ -49,9 +49,9 @@ system.physmem.perBankRdReqs::9 18 # Tr
system.physmem.perBankRdReqs::10 15 # Track reads on a per bank basis
system.physmem.perBankRdReqs::11 17 # Track reads on a per bank basis
system.physmem.perBankRdReqs::12 40 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::13 52 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::13 50 # Track reads on a per bank basis
system.physmem.perBankRdReqs::14 32 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::15 30 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::15 29 # Track reads on a per bank basis
system.physmem.perBankWrReqs::0 0 # Track writes on a per bank basis
system.physmem.perBankWrReqs::1 0 # Track writes on a per bank basis
system.physmem.perBankWrReqs::2 0 # Track writes on a per bank basis
@@ -70,14 +70,14 @@ system.physmem.perBankWrReqs::14 0 # Tr
system.physmem.perBankWrReqs::15 0 # Track writes on a per bank basis
system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry
-system.physmem.totGap 16357500 # Total gap between requests
+system.physmem.totGap 16452500 # Total gap between requests
system.physmem.readPktSize::0 0 # Categorize read packet sizes
system.physmem.readPktSize::1 0 # Categorize read packet sizes
system.physmem.readPktSize::2 0 # Categorize read packet sizes
system.physmem.readPktSize::3 0 # Categorize read packet sizes
system.physmem.readPktSize::4 0 # Categorize read packet sizes
system.physmem.readPktSize::5 0 # Categorize read packet sizes
-system.physmem.readPktSize::6 480 # Categorize read packet sizes
+system.physmem.readPktSize::6 476 # Categorize read packet sizes
system.physmem.readPktSize::7 0 # Categorize read packet sizes
system.physmem.readPktSize::8 0 # Categorize read packet sizes
system.physmem.writePktSize::0 0 # categorize write packet sizes
@@ -98,11 +98,11 @@ system.physmem.neitherpktsize::5 0 # ca
system.physmem.neitherpktsize::6 0 # categorize neither packet sizes
system.physmem.neitherpktsize::7 0 # categorize neither packet sizes
system.physmem.neitherpktsize::8 0 # categorize neither packet sizes
-system.physmem.rdQLenPdf::0 255 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 148 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::2 51 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::3 21 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::4 5 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::0 257 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 144 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 49 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 19 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 7 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
@@ -164,27 +164,27 @@ system.physmem.wrQLenPdf::29 0 # Wh
system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see
-system.physmem.totQLat 2266480 # Total cycles spent in queuing delays
-system.physmem.totMemAccLat 12950480 # Sum of mem lat for all requests
-system.physmem.totBusLat 1920000 # Total cycles spent in databus access
-system.physmem.totBankLat 8764000 # Total cycles spent in bank access
-system.physmem.avgQLat 4721.83 # Average queueing delay per request
-system.physmem.avgBankLat 18258.33 # Average bank access latency per request
+system.physmem.totQLat 2527972 # Total cycles spent in queuing delays
+system.physmem.totMemAccLat 13083972 # Sum of mem lat for all requests
+system.physmem.totBusLat 1904000 # Total cycles spent in databus access
+system.physmem.totBankLat 8652000 # Total cycles spent in bank access
+system.physmem.avgQLat 5310.87 # Average queueing delay per request
+system.physmem.avgBankLat 18176.47 # Average bank access latency per request
system.physmem.avgBusLat 4000.00 # Average bus latency per request
-system.physmem.avgMemAccLat 26980.17 # Average memory access latency
-system.physmem.avgRdBW 1868.90 # Average achieved read bandwidth in MB/s
+system.physmem.avgMemAccLat 27487.34 # Average memory access latency
+system.physmem.avgRdBW 1842.67 # Average achieved read bandwidth in MB/s
system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MB/s
-system.physmem.avgConsumedRdBW 1868.90 # Average consumed read bandwidth in MB/s
+system.physmem.avgConsumedRdBW 1842.67 # Average consumed read bandwidth in MB/s
system.physmem.avgConsumedWrBW 0.00 # Average consumed write bandwidth in MB/s
system.physmem.peakBW 16000.00 # Theoretical peak bandwidth in MB/s
-system.physmem.busUtil 11.68 # Data bus utilization in percentage
+system.physmem.busUtil 11.52 # Data bus utilization in percentage
system.physmem.avgRdQLen 0.79 # Average read queue length over time
system.physmem.avgWrQLen 0.00 # Average write queue length over time
-system.physmem.readRowHits 378 # Number of row buffer hits during reads
+system.physmem.readRowHits 376 # Number of row buffer hits during reads
system.physmem.writeRowHits 0 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 78.75 # Row buffer hit rate for reads
+system.physmem.readRowHitRate 78.99 # Row buffer hit rate for reads
system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
-system.physmem.avgGap 34078.12 # Average gap between requests
+system.physmem.avgGap 34564.08 # Average gap between requests
system.cpu.dtb.read_hits 0 # DTB read hits
system.cpu.dtb.read_misses 0 # DTB read misses
system.cpu.dtb.read_accesses 0 # DTB read accesses
@@ -204,243 +204,244 @@ system.cpu.itb.hits 0 # DT
system.cpu.itb.misses 0 # DTB misses
system.cpu.itb.accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 8 # Number of system calls
-system.cpu.numCycles 32876 # number of cpu cycles simulated
+system.cpu.numCycles 33066 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.BPredUnit.lookups 2145 # Number of BP lookups
-system.cpu.BPredUnit.condPredicted 1420 # Number of conditional branches predicted
-system.cpu.BPredUnit.condIncorrect 444 # Number of conditional branches incorrect
-system.cpu.BPredUnit.BTBLookups 1692 # Number of BTB lookups
-system.cpu.BPredUnit.BTBHits 498 # Number of BTB hits
+system.cpu.BPredUnit.lookups 2120 # Number of BP lookups
+system.cpu.BPredUnit.condPredicted 1453 # Number of conditional branches predicted
+system.cpu.BPredUnit.condIncorrect 419 # Number of conditional branches incorrect
+system.cpu.BPredUnit.BTBLookups 1651 # Number of BTB lookups
+system.cpu.BPredUnit.BTBHits 517 # Number of BTB hits
system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.BPredUnit.usedRAS 270 # Number of times the RAS was used to get a target.
+system.cpu.BPredUnit.usedRAS 258 # Number of times the RAS was used to get a target.
system.cpu.BPredUnit.RASInCorrect 68 # Number of incorrect RAS predictions.
-system.cpu.fetch.icacheStallCycles 8858 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 13016 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 2145 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 768 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 3241 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 1374 # Number of cycles fetch has spent squashing
-system.cpu.fetch.BlockedCycles 897 # Number of cycles fetch has spent blocked
+system.cpu.fetch.icacheStallCycles 8641 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 12896 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 2120 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 775 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 3199 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 1339 # Number of cycles fetch has spent squashing
+system.cpu.fetch.BlockedCycles 1070 # Number of cycles fetch has spent blocked
system.cpu.fetch.MiscStallCycles 1 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
system.cpu.fetch.PendingTrapStallCycles 143 # Number of stall cycles due to pending traps
-system.cpu.fetch.CacheLines 2015 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 287 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 14043 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 0.926867 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 2.227706 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.CacheLines 1948 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 270 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.rateDist::samples 13947 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 0.924643 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 2.229674 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 10802 76.92% 76.92% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 1358 9.67% 86.59% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 113 0.80% 87.40% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 147 1.05% 88.44% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 305 2.17% 90.61% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 111 0.79% 91.40% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 157 1.12% 92.52% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 126 0.90% 93.42% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 924 6.58% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 10748 77.06% 77.06% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 1351 9.69% 86.75% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 103 0.74% 87.49% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 137 0.98% 88.47% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 291 2.09% 90.56% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 93 0.67% 91.22% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 169 1.21% 92.44% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 155 1.11% 93.55% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 900 6.45% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 14043 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.065245 # Number of branch fetches per cycle
-system.cpu.fetch.rate 0.395912 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 8962 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 1117 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 3062 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 44 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 858 # Number of cycles decode is squashing
-system.cpu.decode.BranchResolved 165 # Number of times decode resolved a branch
-system.cpu.decode.BranchMispred 46 # Number of times decode detected a branch misprediction
+system.cpu.fetch.rateDist::total 13947 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.064114 # Number of branch fetches per cycle
+system.cpu.fetch.rate 0.390008 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 8777 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 1236 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 3037 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 46 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 851 # Number of cycles decode is squashing
+system.cpu.decode.BranchResolved 137 # Number of times decode resolved a branch
+system.cpu.decode.BranchMispred 43 # Number of times decode detected a branch misprediction
system.cpu.decode.DecodedInsts 12081 # Number of instructions handled by decode
-system.cpu.decode.SquashedInsts 178 # Number of squashed instructions handled by decode
-system.cpu.rename.SquashCycles 858 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 9149 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 246 # Number of cycles rename is blocking
+system.cpu.decode.SquashedInsts 166 # Number of squashed instructions handled by decode
+system.cpu.rename.SquashCycles 851 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 8957 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 360 # Number of cycles rename is blocking
system.cpu.rename.serializeStallCycles 762 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 2921 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 107 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 11564 # Number of instructions processed by rename
-system.cpu.rename.LSQFullEvents 95 # Number of times rename has blocked due to LSQ full
-system.cpu.rename.RenamedOperands 7026 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 13727 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 13723 # Number of integer rename lookups
+system.cpu.rename.RunCycles 2904 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 113 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 11654 # Number of instructions processed by rename
+system.cpu.rename.ROBFullEvents 1 # Number of times rename has blocked due to ROB full
+system.cpu.rename.LSQFullEvents 97 # Number of times rename has blocked due to LSQ full
+system.cpu.rename.RenamedOperands 7041 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 13857 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 13853 # Number of integer rename lookups
system.cpu.rename.fp_rename_lookups 4 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 3398 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 3628 # Number of HB maps that are undone due to squashing
+system.cpu.rename.UndoneMaps 3643 # Number of HB maps that are undone due to squashing
system.cpu.rename.serializingInsts 17 # count of serializing insts renamed
system.cpu.rename.tempSerializingInsts 11 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 273 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 2438 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 1184 # Number of stores inserted to the mem dependence unit.
+system.cpu.rename.skidInsts 265 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 2476 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 1198 # Number of stores inserted to the mem dependence unit.
system.cpu.memDep0.conflictingLoads 1 # Number of conflicting loads.
system.cpu.memDep0.conflictingStores 1 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 9022 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqInstsAdded 9172 # Number of instructions added to the IQ (excludes non-spec)
system.cpu.iq.iqNonSpecInstsAdded 13 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 8202 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 45 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 3390 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 1898 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqInstsIssued 8209 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 55 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 3542 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 2140 # Number of squashed operands that are examined and possibly removed from graph
system.cpu.iq.iqSquashedNonSpecRemoved 3 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 14043 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 0.584063 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 1.245002 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::samples 13947 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 0.588585 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 1.249847 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 10483 74.65% 74.65% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 1421 10.12% 84.77% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 877 6.25% 91.01% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 557 3.97% 94.98% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 353 2.51% 97.49% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 225 1.60% 99.10% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 84 0.60% 99.69% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 10394 74.52% 74.52% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 1403 10.06% 84.58% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 889 6.37% 90.96% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 554 3.97% 94.93% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 357 2.56% 97.49% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 219 1.57% 99.06% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 88 0.63% 99.69% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::7 29 0.21% 99.90% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::8 14 0.10% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 14043 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 13947 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 3 1.96% 1.96% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 0 0.00% 1.96% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 0 0.00% 1.96% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 0 0.00% 1.96% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 1.96% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 0 0.00% 1.96% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 0 0.00% 1.96% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 0 0.00% 1.96% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 1.96% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 1.96% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 1.96% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 1.96% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 1.96% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 1.96% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 1.96% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 1.96% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 1.96% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 1.96% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 1.96% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 1.96% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 1.96% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 1.96% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 1.96% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 1.96% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 1.96% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 1.96% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 1.96% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 1.96% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 1.96% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 97 63.40% 65.36% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 53 34.64% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 6 3.73% 3.73% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 0 0.00% 3.73% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 0 0.00% 3.73% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 0 0.00% 3.73% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 3.73% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 0 0.00% 3.73% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 0 0.00% 3.73% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 0 0.00% 3.73% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 3.73% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 3.73% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 3.73% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 3.73% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 3.73% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 3.73% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 3.73% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 3.73% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 3.73% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 3.73% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 3.73% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 3.73% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 3.73% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 3.73% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 3.73% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 3.73% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 3.73% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 3.73% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 3.73% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 3.73% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 3.73% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 100 62.11% 65.84% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 55 34.16% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 4842 59.03% 59.03% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 5 0.06% 59.10% # Type of FU issued
-system.cpu.iq.FU_type_0::IntDiv 2 0.02% 59.12% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatAdd 2 0.02% 59.14% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 59.14% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 59.14% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatMult 0 0.00% 59.14% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 59.14% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 59.14% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 59.14% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 59.14% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 59.14% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 59.14% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 59.14% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 59.14% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMult 0 0.00% 59.14% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 59.14% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShift 0 0.00% 59.14% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 59.14% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 59.14% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 59.14% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 59.14% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 59.14% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 59.14% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 59.14% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 59.14% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 59.14% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 59.14% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 59.14% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 2249 27.42% 86.56% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 1102 13.44% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 4835 58.90% 58.90% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 5 0.06% 58.96% # Type of FU issued
+system.cpu.iq.FU_type_0::IntDiv 2 0.02% 58.98% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatAdd 2 0.02% 59.01% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 59.01% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 59.01% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatMult 0 0.00% 59.01% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 59.01% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 59.01% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 59.01% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 59.01% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 59.01% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 59.01% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 59.01% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 59.01% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMult 0 0.00% 59.01% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 59.01% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShift 0 0.00% 59.01% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 59.01% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 59.01% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 59.01% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 59.01% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 59.01% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 59.01% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 59.01% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 59.01% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 59.01% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 59.01% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 59.01% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 2260 27.53% 86.54% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 1105 13.46% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 8202 # Type of FU issued
-system.cpu.iq.rate 0.249483 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 153 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.018654 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 30641 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 12433 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 7364 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.FU_type_0::total 8209 # Type of FU issued
+system.cpu.iq.rate 0.248261 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 161 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.019613 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 30577 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 12735 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 7402 # Number of integer instruction queue wakeup accesses
system.cpu.iq.fp_inst_queue_reads 4 # Number of floating instruction queue reads
system.cpu.iq.fp_inst_queue_writes 2 # Number of floating instruction queue writes
system.cpu.iq.fp_inst_queue_wakeup_accesses 2 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 8353 # Number of integer alu accesses
+system.cpu.iq.int_alu_accesses 8368 # Number of integer alu accesses
system.cpu.iq.fp_alu_accesses 2 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 61 # Number of loads that had data forwarded from stores
+system.cpu.iew.lsq.thread0.forwLoads 67 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 1275 # Number of loads squashed
+system.cpu.iew.lsq.thread0.squashedLoads 1313 # Number of loads squashed
system.cpu.iew.lsq.thread0.ignoredResponses 5 # Number of memory responses ignored because the instruction is squashed
system.cpu.iew.lsq.thread0.memOrderViolation 10 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 259 # Number of stores squashed
+system.cpu.iew.lsq.thread0.squashedStores 273 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
system.cpu.iew.lsq.thread0.rescheduledLoads 0 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread0.cacheBlocked 38 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.lsq.thread0.cacheBlocked 32 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 858 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 190 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 10 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 10500 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 111 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 2438 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 1184 # Number of dispatched store instructions
+system.cpu.iew.iewSquashCycles 851 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 242 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 12 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 10697 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 120 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 2476 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 1198 # Number of dispatched store instructions
system.cpu.iew.iewDispNonSpecInsts 13 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 2 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewIQFullEvents 4 # Number of times the IQ has become full, causing a stall
system.cpu.iew.iewLSQFullEvents 0 # Number of times the LSQ has become full, causing a stall
system.cpu.iew.memOrderViolationEvents 10 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 108 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 363 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 471 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 7830 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 2115 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 372 # Number of squashed instructions skipped in execute
+system.cpu.iew.predictedTakenIncorrect 103 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 330 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 433 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 7849 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 2119 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 360 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
-system.cpu.iew.exec_nop 1465 # number of nop insts executed
-system.cpu.iew.exec_refs 3191 # number of memory reference insts executed
-system.cpu.iew.exec_branches 1342 # Number of branches executed
-system.cpu.iew.exec_stores 1076 # Number of stores executed
-system.cpu.iew.exec_rate 0.238168 # Inst execution rate
-system.cpu.iew.wb_sent 7455 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 7366 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 2870 # num instructions producing a value
-system.cpu.iew.wb_consumers 4099 # num instructions consuming a value
+system.cpu.iew.exec_nop 1512 # number of nop insts executed
+system.cpu.iew.exec_refs 3196 # number of memory reference insts executed
+system.cpu.iew.exec_branches 1341 # Number of branches executed
+system.cpu.iew.exec_stores 1077 # Number of stores executed
+system.cpu.iew.exec_rate 0.237374 # Inst execution rate
+system.cpu.iew.wb_sent 7488 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 7404 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 2925 # num instructions producing a value
+system.cpu.iew.wb_consumers 4228 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 0.224054 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.700171 # average fanout of values written-back
+system.cpu.iew.wb_rate 0.223916 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.691816 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.commit.commitSquashedInsts 4679 # The number of squashed insts skipped by commit
+system.cpu.commit.commitSquashedInsts 4876 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 10 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 399 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 13185 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 0.440880 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 1.228954 # Number of insts commited each cycle
+system.cpu.commit.branchMispredicts 377 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 13096 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 0.443876 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 1.229358 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 10802 81.93% 81.93% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 977 7.41% 89.34% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 629 4.77% 94.11% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 318 2.41% 96.52% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 150 1.14% 97.66% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 86 0.65% 98.31% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 74 0.56% 98.87% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 42 0.32% 99.19% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 107 0.81% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 10722 81.87% 81.87% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 944 7.21% 89.08% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 654 4.99% 94.07% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 320 2.44% 96.52% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 142 1.08% 97.60% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 103 0.79% 98.39% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 65 0.50% 98.89% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 40 0.31% 99.19% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 106 0.81% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 13185 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::total 13096 # Number of insts commited each cycle
system.cpu.commit.committedInsts 5813 # Number of instructions committed
system.cpu.commit.committedOps 5813 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
@@ -451,286 +452,180 @@ system.cpu.commit.branches 915 # Nu
system.cpu.commit.fp_insts 2 # Number of committed floating point instructions.
system.cpu.commit.int_insts 5111 # Number of committed integer instructions.
system.cpu.commit.function_calls 87 # Number of function calls committed.
-system.cpu.commit.bw_lim_events 107 # number cycles where commit BW limit reached
+system.cpu.commit.bw_lim_events 106 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 23557 # The number of ROB reads
-system.cpu.rob.rob_writes 21850 # The number of ROB writes
+system.cpu.rob.rob_reads 23666 # The number of ROB reads
+system.cpu.rob.rob_writes 22238 # The number of ROB writes
system.cpu.timesIdled 285 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 18833 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.idleCycles 19119 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 5156 # Number of Instructions Simulated
system.cpu.committedOps 5156 # Number of Ops (including micro ops) Simulated
system.cpu.committedInsts_total 5156 # Number of Instructions Simulated
-system.cpu.cpi 6.376261 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 6.376261 # CPI: Total CPI of All Threads
-system.cpu.ipc 0.156832 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 0.156832 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 10643 # number of integer regfile reads
-system.cpu.int_regfile_writes 5150 # number of integer regfile writes
+system.cpu.cpi 6.413111 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 6.413111 # CPI: Total CPI of All Threads
+system.cpu.ipc 0.155931 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 0.155931 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 10670 # number of integer regfile reads
+system.cpu.int_regfile_writes 5185 # number of integer regfile writes
system.cpu.fp_regfile_reads 3 # number of floating regfile reads
system.cpu.fp_regfile_writes 1 # number of floating regfile writes
-system.cpu.misc_regfile_reads 154 # number of misc regfile reads
+system.cpu.misc_regfile_reads 147 # number of misc regfile reads
system.cpu.icache.replacements 17 # number of replacements
-system.cpu.icache.tagsinuse 164.359097 # Cycle average of tags in use
-system.cpu.icache.total_refs 1560 # Total number of references to valid blocks.
-system.cpu.icache.sampled_refs 342 # Sample count of references to valid blocks.
-system.cpu.icache.avg_refs 4.561404 # Average number of references to valid blocks.
+system.cpu.icache.tagsinuse 163.149412 # Cycle average of tags in use
+system.cpu.icache.total_refs 1502 # Total number of references to valid blocks.
+system.cpu.icache.sampled_refs 338 # Sample count of references to valid blocks.
+system.cpu.icache.avg_refs 4.443787 # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::cpu.inst 164.359097 # Average occupied blocks per requestor
-system.cpu.icache.occ_percent::cpu.inst 0.080253 # Average percentage of cache occupancy
-system.cpu.icache.occ_percent::total 0.080253 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits::cpu.inst 1560 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 1560 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 1560 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 1560 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 1560 # number of overall hits
-system.cpu.icache.overall_hits::total 1560 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 455 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 455 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 455 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 455 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 455 # number of overall misses
-system.cpu.icache.overall_misses::total 455 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 21541500 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 21541500 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 21541500 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 21541500 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 21541500 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 21541500 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 2015 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 2015 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 2015 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 2015 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 2015 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 2015 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.225806 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.225806 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.225806 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.225806 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.225806 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.225806 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 47343.956044 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 47343.956044 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 47343.956044 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 47343.956044 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 47343.956044 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 47343.956044 # average overall miss latency
-system.cpu.icache.blocked_cycles::no_mshrs 5 # number of cycles access was blocked
+system.cpu.icache.occ_blocks::cpu.inst 163.149412 # Average occupied blocks per requestor
+system.cpu.icache.occ_percent::cpu.inst 0.079663 # Average percentage of cache occupancy
+system.cpu.icache.occ_percent::total 0.079663 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits::cpu.inst 1502 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 1502 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 1502 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 1502 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 1502 # number of overall hits
+system.cpu.icache.overall_hits::total 1502 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 446 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 446 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 446 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 446 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 446 # number of overall misses
+system.cpu.icache.overall_misses::total 446 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 21402000 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 21402000 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 21402000 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 21402000 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 21402000 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 21402000 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 1948 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 1948 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 1948 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 1948 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 1948 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 1948 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.228953 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.228953 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.228953 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.228953 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.228953 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.228953 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 47986.547085 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 47986.547085 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 47986.547085 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 47986.547085 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 47986.547085 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 47986.547085 # average overall miss latency
+system.cpu.icache.blocked_cycles::no_mshrs 6 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 1 # number of cycles access was blocked
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.avg_blocked_cycles::no_mshrs 5 # average number of cycles each access was blocked
+system.cpu.icache.avg_blocked_cycles::no_mshrs 6 # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 113 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 113 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 113 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 113 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 113 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 113 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 342 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 342 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 342 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 342 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 342 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 342 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 17063000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 17063000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 17063000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 17063000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 17063000 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 17063000 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.169727 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.169727 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.169727 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.169727 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.169727 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.169727 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 49891.812865 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 49891.812865 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 49891.812865 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 49891.812865 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 49891.812865 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 49891.812865 # average overall mshr miss latency
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 108 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 108 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 108 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 108 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 108 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 108 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 338 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 338 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 338 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 338 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 338 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 338 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 16954500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 16954500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 16954500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 16954500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 16954500 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 16954500 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.173511 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.173511 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.173511 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.173511 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.173511 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.173511 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 50161.242604 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 50161.242604 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 50161.242604 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 50161.242604 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 50161.242604 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 50161.242604 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.replacements 0 # number of replacements
-system.cpu.dcache.tagsinuse 91.458224 # Cycle average of tags in use
-system.cpu.dcache.total_refs 2418 # Total number of references to valid blocks.
-system.cpu.dcache.sampled_refs 141 # Sample count of references to valid blocks.
-system.cpu.dcache.avg_refs 17.148936 # Average number of references to valid blocks.
-system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::cpu.data 91.458224 # Average occupied blocks per requestor
-system.cpu.dcache.occ_percent::cpu.data 0.022329 # Average percentage of cache occupancy
-system.cpu.dcache.occ_percent::total 0.022329 # Average percentage of cache occupancy
-system.cpu.dcache.ReadReq_hits::cpu.data 1846 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 1846 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 572 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 572 # number of WriteReq hits
-system.cpu.dcache.demand_hits::cpu.data 2418 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 2418 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 2418 # number of overall hits
-system.cpu.dcache.overall_hits::total 2418 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 149 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 149 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 353 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 353 # number of WriteReq misses
-system.cpu.dcache.demand_misses::cpu.data 502 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 502 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 502 # number of overall misses
-system.cpu.dcache.overall_misses::total 502 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 8305500 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 8305500 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 15423499 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 15423499 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 23728999 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 23728999 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 23728999 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 23728999 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 1995 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 1995 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses::cpu.data 925 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses::total 925 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 2920 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 2920 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 2920 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 2920 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.074687 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.074687 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.381622 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.381622 # miss rate for WriteReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.171918 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.171918 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.171918 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.171918 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 55741.610738 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 55741.610738 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 43692.631728 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 43692.631728 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 47268.922311 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 47268.922311 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 47268.922311 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 47268.922311 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 489 # number of cycles access was blocked
-system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 11 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 44.454545 # average number of cycles each access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
-system.cpu.dcache.fast_writes 0 # number of fast writes performed
-system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 59 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 59 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 302 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 302 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 361 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 361 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 361 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 361 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 90 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 90 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 51 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 51 # number of WriteReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 141 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 141 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 141 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 141 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 5420000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 5420000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 2754499 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 2754499 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 8174499 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 8174499 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 8174499 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 8174499 # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.045113 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.045113 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.055135 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.055135 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.048288 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.048288 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.048288 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.048288 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 60222.222222 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 60222.222222 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 54009.784314 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 54009.784314 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 57975.170213 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 57975.170213 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 57975.170213 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 57975.170213 # average overall mshr miss latency
-system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.replacements 0 # number of replacements
-system.cpu.l2cache.tagsinuse 224.543944 # Cycle average of tags in use
+system.cpu.l2cache.tagsinuse 223.784369 # Cycle average of tags in use
system.cpu.l2cache.total_refs 3 # Total number of references to valid blocks.
-system.cpu.l2cache.sampled_refs 429 # Sample count of references to valid blocks.
-system.cpu.l2cache.avg_refs 0.006993 # Average number of references to valid blocks.
+system.cpu.l2cache.sampled_refs 425 # Sample count of references to valid blocks.
+system.cpu.l2cache.avg_refs 0.007059 # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::cpu.inst 166.808951 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.data 57.734994 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_percent::cpu.inst 0.005091 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.data 0.001762 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::total 0.006853 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_blocks::cpu.inst 165.662974 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.data 58.121395 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_percent::cpu.inst 0.005056 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.data 0.001774 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::total 0.006829 # Average percentage of cache occupancy
system.cpu.l2cache.ReadReq_hits::cpu.inst 3 # number of ReadReq hits
system.cpu.l2cache.ReadReq_hits::total 3 # number of ReadReq hits
system.cpu.l2cache.demand_hits::cpu.inst 3 # number of demand (read+write) hits
system.cpu.l2cache.demand_hits::total 3 # number of demand (read+write) hits
system.cpu.l2cache.overall_hits::cpu.inst 3 # number of overall hits
system.cpu.l2cache.overall_hits::total 3 # number of overall hits
-system.cpu.l2cache.ReadReq_misses::cpu.inst 339 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.inst 335 # number of ReadReq misses
system.cpu.l2cache.ReadReq_misses::cpu.data 90 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 429 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 425 # number of ReadReq misses
system.cpu.l2cache.ReadExReq_misses::cpu.data 51 # number of ReadExReq misses
system.cpu.l2cache.ReadExReq_misses::total 51 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 339 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.inst 335 # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::cpu.data 141 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 480 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 339 # number of overall misses
+system.cpu.l2cache.demand_misses::total 476 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 335 # number of overall misses
system.cpu.l2cache.overall_misses::cpu.data 141 # number of overall misses
-system.cpu.l2cache.overall_misses::total 480 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 16691000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 5327000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 22018000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 2702500 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 2702500 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 16691000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 8029500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 24720500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 16691000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 8029500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 24720500 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 342 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.overall_misses::total 476 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 16586500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 5449500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 22036000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 2702000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 2702000 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 16586500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 8151500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 24738000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 16586500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 8151500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 24738000 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 338 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::cpu.data 90 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 432 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 428 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::cpu.data 51 # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::total 51 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 342 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.inst 338 # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses::cpu.data 141 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 483 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 342 # number of overall (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 479 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 338 # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses::cpu.data 141 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 483 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.991228 # miss rate for ReadReq accesses
+system.cpu.l2cache.overall_accesses::total 479 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.991124 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_miss_rate::cpu.data 1 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.993056 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.992991 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 1 # miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::total 1 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.991228 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.991124 # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate::cpu.data 1 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.993789 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.991228 # miss rate for overall accesses
+system.cpu.l2cache.demand_miss_rate::total 0.993737 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.991124 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::cpu.data 1 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.993789 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 49235.988201 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 59188.888889 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 51324.009324 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 52990.196078 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 52990.196078 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 49235.988201 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 56946.808511 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 51501.041667 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 49235.988201 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 56946.808511 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 51501.041667 # average overall miss latency
+system.cpu.l2cache.overall_miss_rate::total 0.993737 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 49511.940299 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 60550 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 51849.411765 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 52980.392157 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 52980.392157 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 49511.940299 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 57812.056738 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 51970.588235 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 49511.940299 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 57812.056738 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 51970.588235 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -739,50 +634,156 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 339 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 335 # number of ReadReq MSHR misses
system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 90 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 429 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 425 # number of ReadReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 51 # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::total 51 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 339 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 335 # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.data 141 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 480 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 339 # number of overall MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 476 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 335 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.data 141 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 480 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 12421544 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 4218076 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 16639620 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.overall_mshr_misses::total 476 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 12363045 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 4340573 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 16703618 # number of ReadReq MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 2071054 # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 2071054 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 12421544 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 6289130 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 18710674 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 12421544 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 6289130 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 18710674 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.991228 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 12363045 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 6411627 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 18774672 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 12363045 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 6411627 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 18774672 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.991124 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.993056 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.992991 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 1 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.991228 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.991124 # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 1 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.993789 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.991228 # mshr miss rate for overall accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.993737 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.991124 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 1 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.993789 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 36641.722714 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 46867.511111 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 38786.993007 # average ReadReq mshr miss latency
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.993737 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 36904.611940 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 48228.588889 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 39302.630588 # average ReadReq mshr miss latency
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 40608.901961 # average ReadExReq mshr miss latency
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 40608.901961 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 36641.722714 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 44603.758865 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 38980.570833 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 36641.722714 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 44603.758865 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 38980.570833 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 36904.611940 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 45472.531915 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 39442.588235 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 36904.611940 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 45472.531915 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 39442.588235 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
+system.cpu.dcache.replacements 0 # number of replacements
+system.cpu.dcache.tagsinuse 92.011405 # Cycle average of tags in use
+system.cpu.dcache.total_refs 2420 # Total number of references to valid blocks.
+system.cpu.dcache.sampled_refs 141 # Sample count of references to valid blocks.
+system.cpu.dcache.avg_refs 17.163121 # Average number of references to valid blocks.
+system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.occ_blocks::cpu.data 92.011405 # Average occupied blocks per requestor
+system.cpu.dcache.occ_percent::cpu.data 0.022464 # Average percentage of cache occupancy
+system.cpu.dcache.occ_percent::total 0.022464 # Average percentage of cache occupancy
+system.cpu.dcache.ReadReq_hits::cpu.data 1848 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 1848 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 572 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 572 # number of WriteReq hits
+system.cpu.dcache.demand_hits::cpu.data 2420 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 2420 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 2420 # number of overall hits
+system.cpu.dcache.overall_hits::total 2420 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 151 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 151 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 353 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 353 # number of WriteReq misses
+system.cpu.dcache.demand_misses::cpu.data 504 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 504 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 504 # number of overall misses
+system.cpu.dcache.overall_misses::total 504 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 8901000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 8901000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 15603499 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 15603499 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 24504499 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 24504499 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 24504499 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 24504499 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 1999 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 1999 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::cpu.data 925 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::total 925 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses::cpu.data 2924 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 2924 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 2924 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 2924 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.075538 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.075538 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.381622 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.381622 # miss rate for WriteReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.172367 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.172367 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.172367 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.172367 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 58947.019868 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 58947.019868 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 44202.546742 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 44202.546742 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 48620.037698 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 48620.037698 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 48620.037698 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 48620.037698 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 502 # number of cycles access was blocked
+system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 11 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 45.636364 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
+system.cpu.dcache.fast_writes 0 # number of fast writes performed
+system.cpu.dcache.cache_copies 0 # number of cache copies performed
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 61 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 61 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 302 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 302 # number of WriteReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 363 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 363 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 363 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 363 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 90 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 90 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 51 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 51 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 141 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 141 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 141 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 141 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 5543000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 5543000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 2753999 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 2753999 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 8296999 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 8296999 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 8296999 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 8296999 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.045023 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.045023 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.055135 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.055135 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.048222 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.048222 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.048222 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.048222 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 61588.888889 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 61588.888889 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 53999.980392 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 53999.980392 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 58843.964539 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 58843.964539 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 58843.964539 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 58843.964539 # average overall mshr miss latency
+system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------