summaryrefslogtreecommitdiff
path: root/tests/quick/se/00.hello/ref
diff options
context:
space:
mode:
Diffstat (limited to 'tests/quick/se/00.hello/ref')
-rw-r--r--tests/quick/se/00.hello/ref/alpha/linux/o3-timing/stats.txt1081
-rw-r--r--tests/quick/se/00.hello/ref/alpha/tru64/o3-timing/stats.txt1077
-rw-r--r--tests/quick/se/00.hello/ref/arm/linux/minor-timing/stats.txt1080
-rw-r--r--tests/quick/se/00.hello/ref/arm/linux/o3-timing-checker/stats.txt1249
-rw-r--r--tests/quick/se/00.hello/ref/arm/linux/o3-timing/stats.txt1247
-rw-r--r--tests/quick/se/00.hello/ref/arm/linux/simple-atomic-dummychecker/stats.txt128
-rw-r--r--tests/quick/se/00.hello/ref/arm/linux/simple-atomic/stats.txt128
-rw-r--r--tests/quick/se/00.hello/ref/arm/linux/simple-timing/stats.txt290
-rw-r--r--tests/quick/se/00.hello/ref/mips/linux/o3-timing/stats.txt1109
-rw-r--r--tests/quick/se/00.hello/ref/power/linux/o3-timing/stats.txt1107
-rw-r--r--tests/quick/se/00.hello/ref/x86/linux/o3-timing/stats.txt1114
11 files changed, 4809 insertions, 4801 deletions
diff --git a/tests/quick/se/00.hello/ref/alpha/linux/o3-timing/stats.txt b/tests/quick/se/00.hello/ref/alpha/linux/o3-timing/stats.txt
index 1f269f774..f7bb9a203 100644
--- a/tests/quick/se/00.hello/ref/alpha/linux/o3-timing/stats.txt
+++ b/tests/quick/se/00.hello/ref/alpha/linux/o3-timing/stats.txt
@@ -1,14 +1,14 @@
---------- Begin Simulation Statistics ----------
sim_seconds 0.000021 # Number of seconds simulated
-sim_ticks 21025000 # Number of ticks simulated
-final_tick 21025000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_ticks 20537500 # Number of ticks simulated
+final_tick 20537500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 63804 # Simulator instruction rate (inst/s)
-host_op_rate 63793 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 210460029 # Simulator tick rate (ticks/s)
-host_mem_usage 221600 # Number of bytes of host memory used
-host_seconds 0.10 # Real time elapsed on the host
+host_inst_rate 46749 # Simulator instruction rate (inst/s)
+host_op_rate 46745 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 150649735 # Simulator tick rate (ticks/s)
+host_mem_usage 236424 # Number of bytes of host memory used
+host_seconds 0.14 # Real time elapsed on the host
sim_insts 6372 # Number of instructions simulated
sim_ops 6372 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
@@ -21,40 +21,40 @@ system.physmem.bytes_inst_read::total 20032 # Nu
system.physmem.num_reads::cpu.inst 313 # Number of read requests responded to by this memory
system.physmem.num_reads::cpu.data 174 # Number of read requests responded to by this memory
system.physmem.num_reads::total 487 # Number of read requests responded to by this memory
-system.physmem.bw_read::cpu.inst 952770511 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 529655172 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 1482425684 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 952770511 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 952770511 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 952770511 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 529655172 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 1482425684 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.readReqs 488 # Number of read requests accepted
+system.physmem.bw_read::cpu.inst 975386488 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 542227632 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 1517614121 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 975386488 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 975386488 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 975386488 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 542227632 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 1517614121 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 487 # Number of read requests accepted
system.physmem.writeReqs 0 # Number of write requests accepted
-system.physmem.readBursts 488 # Number of DRAM read bursts, including those serviced by the write queue
+system.physmem.readBursts 487 # Number of DRAM read bursts, including those serviced by the write queue
system.physmem.writeBursts 0 # Number of DRAM write bursts, including those merged in the write queue
-system.physmem.bytesReadDRAM 31232 # Total number of bytes read from DRAM
+system.physmem.bytesReadDRAM 31168 # Total number of bytes read from DRAM
system.physmem.bytesReadWrQ 0 # Total number of bytes read from write queue
system.physmem.bytesWritten 0 # Total number of bytes written to DRAM
-system.physmem.bytesReadSys 31232 # Total read bytes from the system interface side
+system.physmem.bytesReadSys 31168 # Total read bytes from the system interface side
system.physmem.bytesWrittenSys 0 # Total written bytes from the system interface side
system.physmem.servicedByWrQ 0 # Number of DRAM read bursts serviced by the write queue
system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write
system.physmem.perBankRdBursts::0 69 # Per bank write bursts
-system.physmem.perBankRdBursts::1 34 # Per bank write bursts
+system.physmem.perBankRdBursts::1 33 # Per bank write bursts
system.physmem.perBankRdBursts::2 32 # Per bank write bursts
system.physmem.perBankRdBursts::3 47 # Per bank write bursts
-system.physmem.perBankRdBursts::4 43 # Per bank write bursts
-system.physmem.perBankRdBursts::5 21 # Per bank write bursts
+system.physmem.perBankRdBursts::4 42 # Per bank write bursts
+system.physmem.perBankRdBursts::5 20 # Per bank write bursts
system.physmem.perBankRdBursts::6 1 # Per bank write bursts
system.physmem.perBankRdBursts::7 3 # Per bank write bursts
system.physmem.perBankRdBursts::8 0 # Per bank write bursts
system.physmem.perBankRdBursts::9 1 # Per bank write bursts
system.physmem.perBankRdBursts::10 23 # Per bank write bursts
-system.physmem.perBankRdBursts::11 24 # Per bank write bursts
+system.physmem.perBankRdBursts::11 25 # Per bank write bursts
system.physmem.perBankRdBursts::12 14 # Per bank write bursts
-system.physmem.perBankRdBursts::13 119 # Per bank write bursts
+system.physmem.perBankRdBursts::13 120 # Per bank write bursts
system.physmem.perBankRdBursts::14 45 # Per bank write bursts
system.physmem.perBankRdBursts::15 12 # Per bank write bursts
system.physmem.perBankWrBursts::0 0 # Per bank write bursts
@@ -75,14 +75,14 @@ system.physmem.perBankWrBursts::14 0 # Pe
system.physmem.perBankWrBursts::15 0 # Per bank write bursts
system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
-system.physmem.totGap 20992000 # Total gap between requests
+system.physmem.totGap 20412000 # Total gap between requests
system.physmem.readPktSize::0 0 # Read request sizes (log2)
system.physmem.readPktSize::1 0 # Read request sizes (log2)
system.physmem.readPktSize::2 0 # Read request sizes (log2)
system.physmem.readPktSize::3 0 # Read request sizes (log2)
system.physmem.readPktSize::4 0 # Read request sizes (log2)
system.physmem.readPktSize::5 0 # Read request sizes (log2)
-system.physmem.readPktSize::6 488 # Read request sizes (log2)
+system.physmem.readPktSize::6 487 # Read request sizes (log2)
system.physmem.writePktSize::0 0 # Write request sizes (log2)
system.physmem.writePktSize::1 0 # Write request sizes (log2)
system.physmem.writePktSize::2 0 # Write request sizes (log2)
@@ -90,11 +90,11 @@ system.physmem.writePktSize::3 0 # Wr
system.physmem.writePktSize::4 0 # Write request sizes (log2)
system.physmem.writePktSize::5 0 # Write request sizes (log2)
system.physmem.writePktSize::6 0 # Write request sizes (log2)
-system.physmem.rdQLenPdf::0 274 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 144 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::0 272 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 142 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::2 52 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::3 13 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::4 5 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 14 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 7 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
@@ -186,92 +186,92 @@ system.physmem.wrQLenPdf::60 0 # Wh
system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
-system.physmem.bytesPerActivate::samples 79 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean 351.594937 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean 222.888418 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev 329.838248 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::0-127 22 27.85% 27.85% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128-255 18 22.78% 50.63% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256-383 11 13.92% 64.56% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384-511 8 10.13% 74.68% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::512-639 5 6.33% 81.01% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640-767 1 1.27% 82.28% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::768-895 2 2.53% 84.81% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::896-1023 2 2.53% 87.34% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1024-1151 10 12.66% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total 79 # Bytes accessed per row activation
-system.physmem.totQLat 4169250 # Total ticks spent queuing
-system.physmem.totMemAccLat 13319250 # Total ticks spent from burst creation until serviced by the DRAM
-system.physmem.totBusLat 2440000 # Total ticks spent in databus transfers
-system.physmem.avgQLat 8543.55 # Average queueing delay per DRAM burst
+system.physmem.bytesPerActivate::samples 82 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 341.853659 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 204.819475 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 342.253502 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::0-127 28 34.15% 34.15% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128-255 17 20.73% 54.88% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256-383 9 10.98% 65.85% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384-511 8 9.76% 75.61% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::512-639 4 4.88% 80.49% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::640-767 1 1.22% 81.71% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768-895 1 1.22% 82.93% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::896-1023 3 3.66% 86.59% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024-1151 11 13.41% 100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total 82 # Bytes accessed per row activation
+system.physmem.totQLat 4551750 # Total ticks spent queuing
+system.physmem.totMemAccLat 13683000 # Total ticks spent from burst creation until serviced by the DRAM
+system.physmem.totBusLat 2435000 # Total ticks spent in databus transfers
+system.physmem.avgQLat 9346.51 # Average queueing delay per DRAM burst
system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
-system.physmem.avgMemAccLat 27293.55 # Average memory access latency per DRAM burst
-system.physmem.avgRdBW 1485.47 # Average DRAM read bandwidth in MiByte/s
+system.physmem.avgMemAccLat 28096.51 # Average memory access latency per DRAM burst
+system.physmem.avgRdBW 1517.61 # Average DRAM read bandwidth in MiByte/s
system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MiByte/s
-system.physmem.avgRdBWSys 1485.47 # Average system read bandwidth in MiByte/s
+system.physmem.avgRdBWSys 1517.61 # Average system read bandwidth in MiByte/s
system.physmem.avgWrBWSys 0.00 # Average system write bandwidth in MiByte/s
system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
-system.physmem.busUtil 11.61 # Data bus utilization in percentage
-system.physmem.busUtilRead 11.61 # Data bus utilization in percentage for reads
+system.physmem.busUtil 11.86 # Data bus utilization in percentage
+system.physmem.busUtilRead 11.86 # Data bus utilization in percentage for reads
system.physmem.busUtilWrite 0.00 # Data bus utilization in percentage for writes
-system.physmem.avgRdQLen 1.73 # Average read queue length when enqueuing
+system.physmem.avgRdQLen 1.76 # Average read queue length when enqueuing
system.physmem.avgWrQLen 0.00 # Average write queue length when enqueuing
-system.physmem.readRowHits 394 # Number of row buffer hits during reads
+system.physmem.readRowHits 390 # Number of row buffer hits during reads
system.physmem.writeRowHits 0 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 80.74 # Row buffer hit rate for reads
+system.physmem.readRowHitRate 80.08 # Row buffer hit rate for reads
system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
-system.physmem.avgGap 43016.39 # Average gap between requests
-system.physmem.pageHitRate 80.74 # Row buffer hit rate, read and write combined
+system.physmem.avgGap 41913.76 # Average gap between requests
+system.physmem.pageHitRate 80.08 # Row buffer hit rate, read and write combined
system.physmem.memoryStateTime::IDLE 22000 # Time in different power states
system.physmem.memoryStateTime::REF 520000 # Time in different power states
system.physmem.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem.memoryStateTime::ACT 15304250 # Time in different power states
+system.physmem.memoryStateTime::ACT 15339250 # Time in different power states
system.physmem.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.membus.throughput 1482425684 # Throughput (bytes/s)
-system.membus.trans_dist::ReadReq 416 # Transaction distribution
+system.membus.throughput 1517614121 # Throughput (bytes/s)
+system.membus.trans_dist::ReadReq 415 # Transaction distribution
system.membus.trans_dist::ReadResp 415 # Transaction distribution
system.membus.trans_dist::ReadExReq 72 # Transaction distribution
system.membus.trans_dist::ReadExResp 72 # Transaction distribution
-system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 975 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count::total 975 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 974 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 974 # Packet count per connected master and slave (bytes)
system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 31168 # Cumulative packet size per connected master and slave (bytes)
system.membus.tot_pkt_size::total 31168 # Cumulative packet size per connected master and slave (bytes)
system.membus.data_through_bus 31168 # Total data (bytes)
system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
-system.membus.reqLayer0.occupancy 617000 # Layer occupancy (ticks)
-system.membus.reqLayer0.utilization 2.9 # Layer utilization (%)
-system.membus.respLayer1.occupancy 4554750 # Layer occupancy (ticks)
-system.membus.respLayer1.utilization 21.7 # Layer utilization (%)
+system.membus.reqLayer0.occupancy 610000 # Layer occupancy (ticks)
+system.membus.reqLayer0.utilization 3.0 # Layer utilization (%)
+system.membus.respLayer1.occupancy 4554500 # Layer occupancy (ticks)
+system.membus.respLayer1.utilization 22.2 # Layer utilization (%)
system.cpu_clk_domain.clock 500 # Clock period in ticks
-system.cpu.branchPred.lookups 2922 # Number of BP lookups
-system.cpu.branchPred.condPredicted 1714 # Number of conditional branches predicted
-system.cpu.branchPred.condIncorrect 512 # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups 2236 # Number of BTB lookups
-system.cpu.branchPred.BTBHits 763 # Number of BTB hits
+system.cpu.branchPred.lookups 2806 # Number of BP lookups
+system.cpu.branchPred.condPredicted 1662 # Number of conditional branches predicted
+system.cpu.branchPred.condIncorrect 479 # Number of conditional branches incorrect
+system.cpu.branchPred.BTBLookups 2112 # Number of BTB lookups
+system.cpu.branchPred.BTBHits 686 # Number of BTB hits
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 34.123435 # BTB Hit Percentage
-system.cpu.branchPred.usedRAS 417 # Number of times the RAS was used to get a target.
-system.cpu.branchPred.RASInCorrect 74 # Number of incorrect RAS predictions.
+system.cpu.branchPred.BTBHitPct 32.481061 # BTB Hit Percentage
+system.cpu.branchPred.usedRAS 395 # Number of times the RAS was used to get a target.
+system.cpu.branchPred.RASInCorrect 30 # Number of incorrect RAS predictions.
system.cpu.dtb.fetch_hits 0 # ITB hits
system.cpu.dtb.fetch_misses 0 # ITB misses
system.cpu.dtb.fetch_acv 0 # ITB acv
system.cpu.dtb.fetch_accesses 0 # ITB accesses
-system.cpu.dtb.read_hits 2080 # DTB read hits
-system.cpu.dtb.read_misses 47 # DTB read misses
+system.cpu.dtb.read_hits 2085 # DTB read hits
+system.cpu.dtb.read_misses 55 # DTB read misses
system.cpu.dtb.read_acv 0 # DTB read access violations
-system.cpu.dtb.read_accesses 2127 # DTB read accesses
-system.cpu.dtb.write_hits 1064 # DTB write hits
-system.cpu.dtb.write_misses 31 # DTB write misses
+system.cpu.dtb.read_accesses 2140 # DTB read accesses
+system.cpu.dtb.write_hits 1069 # DTB write hits
+system.cpu.dtb.write_misses 30 # DTB write misses
system.cpu.dtb.write_acv 0 # DTB write access violations
-system.cpu.dtb.write_accesses 1095 # DTB write accesses
-system.cpu.dtb.data_hits 3144 # DTB hits
-system.cpu.dtb.data_misses 78 # DTB misses
+system.cpu.dtb.write_accesses 1099 # DTB write accesses
+system.cpu.dtb.data_hits 3154 # DTB hits
+system.cpu.dtb.data_misses 85 # DTB misses
system.cpu.dtb.data_acv 0 # DTB access violations
-system.cpu.dtb.data_accesses 3222 # DTB accesses
-system.cpu.itb.fetch_hits 2403 # ITB hits
-system.cpu.itb.fetch_misses 39 # ITB misses
+system.cpu.dtb.data_accesses 3239 # DTB accesses
+system.cpu.itb.fetch_hits 2196 # ITB hits
+system.cpu.itb.fetch_misses 38 # ITB misses
system.cpu.itb.fetch_acv 0 # ITB acv
-system.cpu.itb.fetch_accesses 2442 # ITB accesses
+system.cpu.itb.fetch_accesses 2234 # ITB accesses
system.cpu.itb.read_hits 0 # DTB read hits
system.cpu.itb.read_misses 0 # DTB read misses
system.cpu.itb.read_acv 0 # DTB read access violations
@@ -285,238 +285,237 @@ system.cpu.itb.data_misses 0 # DT
system.cpu.itb.data_acv 0 # DTB access violations
system.cpu.itb.data_accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 17 # Number of system calls
-system.cpu.numCycles 42051 # number of cpu cycles simulated
+system.cpu.numCycles 41076 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.fetch.icacheStallCycles 8528 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 16754 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 2922 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 1180 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 2995 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 1927 # Number of cycles fetch has spent squashing
-system.cpu.fetch.BlockedCycles 1100 # Number of cycles fetch has spent blocked
+system.cpu.fetch.icacheStallCycles 8744 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 16221 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 2806 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 1081 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 4165 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 1040 # Number of cycles fetch has spent squashing
system.cpu.fetch.MiscStallCycles 25 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
-system.cpu.fetch.PendingTrapStallCycles 747 # Number of stall cycles due to pending traps
-system.cpu.fetch.CacheLines 2403 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 389 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 14718 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 1.138334 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 2.533627 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.PendingTrapStallCycles 801 # Number of stall cycles due to pending traps
+system.cpu.fetch.CacheLines 2196 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 338 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.rateDist::samples 14255 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 1.137917 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 2.547719 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 11723 79.65% 79.65% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 324 2.20% 81.85% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 234 1.59% 83.44% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 214 1.45% 84.90% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 255 1.73% 86.63% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 243 1.65% 88.28% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 264 1.79% 90.07% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 187 1.27% 91.34% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 1274 8.66% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 11405 80.01% 80.01% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 289 2.03% 82.03% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 215 1.51% 83.54% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 201 1.41% 84.95% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 243 1.70% 86.66% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 210 1.47% 88.13% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 240 1.68% 89.81% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 179 1.26% 91.07% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 1273 8.93% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 14718 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.069487 # Number of branch fetches per cycle
-system.cpu.fetch.rate 0.398421 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 9297 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 1311 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 2827 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 41 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 1242 # Number of cycles decode is squashing
-system.cpu.decode.BranchResolved 247 # Number of times decode resolved a branch
-system.cpu.decode.BranchMispred 86 # Number of times decode detected a branch misprediction
-system.cpu.decode.DecodedInsts 15491 # Number of instructions handled by decode
-system.cpu.decode.SquashedInsts 223 # Number of squashed instructions handled by decode
-system.cpu.rename.SquashCycles 1242 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 9496 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 220 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 554 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 2672 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 534 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 14802 # Number of instructions processed by rename
-system.cpu.rename.ROBFullEvents 11 # Number of times rename has blocked due to ROB full
-system.cpu.rename.IQFullEvents 9 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LQFullEvents 4 # Number of times rename has blocked due to LQ full
-system.cpu.rename.SQFullEvents 481 # Number of times rename has blocked due to SQ full
-system.cpu.rename.RenamedOperands 11114 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 18470 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 18461 # Number of integer rename lookups
+system.cpu.fetch.rateDist::total 14255 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.068312 # Number of branch fetches per cycle
+system.cpu.fetch.rate 0.394902 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 8821 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 2387 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 2410 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 194 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 443 # Number of cycles decode is squashing
+system.cpu.decode.BranchResolved 229 # Number of times decode resolved a branch
+system.cpu.decode.BranchMispred 82 # Number of times decode detected a branch misprediction
+system.cpu.decode.DecodedInsts 14785 # Number of instructions handled by decode
+system.cpu.decode.SquashedInsts 224 # Number of squashed instructions handled by decode
+system.cpu.rename.SquashCycles 443 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 8987 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 1032 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 429 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 2422 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 942 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 14195 # Number of instructions processed by rename
+system.cpu.rename.ROBFullEvents 24 # Number of times rename has blocked due to ROB full
+system.cpu.rename.IQFullEvents 7 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LQFullEvents 42 # Number of times rename has blocked due to LQ full
+system.cpu.rename.SQFullEvents 850 # Number of times rename has blocked due to SQ full
+system.cpu.rename.RenamedOperands 10723 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 17814 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 17805 # Number of integer rename lookups
system.cpu.rename.fp_rename_lookups 8 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 4570 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 6544 # Number of HB maps that are undone due to squashing
-system.cpu.rename.serializingInsts 31 # count of serializing insts renamed
-system.cpu.rename.tempSerializingInsts 25 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 484 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 2790 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 1358 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 4 # Number of conflicting loads.
+system.cpu.rename.UndoneMaps 6153 # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts 32 # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts 24 # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts 504 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 2660 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 1309 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 5 # Number of conflicting loads.
system.cpu.memDep0.conflictingStores 0 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 13092 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded 29 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 10822 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 61 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 6316 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 3704 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved 12 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 14718 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 0.735290 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 1.419888 # Number of insts issued each cycle
+system.cpu.iq.iqInstsAdded 12882 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 28 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 10718 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 21 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 6142 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 3483 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 11 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 14255 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 0.751877 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 1.485144 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 10506 71.38% 71.38% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 1362 9.25% 80.64% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 966 6.56% 87.20% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 797 5.42% 92.61% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 583 3.96% 96.58% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 288 1.96% 98.53% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 161 1.09% 99.63% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 41 0.28% 99.90% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 14 0.10% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 10249 71.90% 71.90% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 1278 8.97% 80.86% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 900 6.31% 87.18% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 686 4.81% 91.99% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 522 3.66% 95.65% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 330 2.31% 97.97% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 212 1.49% 99.45% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 52 0.36% 99.82% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 26 0.18% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 14718 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 14255 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 18 15.38% 15.38% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 0 0.00% 15.38% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 0 0.00% 15.38% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 0 0.00% 15.38% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 15.38% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 0 0.00% 15.38% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 0 0.00% 15.38% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 0 0.00% 15.38% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 15.38% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 15.38% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 15.38% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 15.38% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 15.38% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 15.38% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 15.38% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 15.38% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 15.38% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 15.38% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 15.38% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 15.38% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 15.38% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 15.38% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 15.38% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 15.38% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 15.38% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 15.38% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 15.38% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 15.38% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 15.38% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 61 52.14% 67.52% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 38 32.48% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 30 20.69% 20.69% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 0 0.00% 20.69% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 0 0.00% 20.69% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 0 0.00% 20.69% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 20.69% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 0 0.00% 20.69% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 0 0.00% 20.69% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 0 0.00% 20.69% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 20.69% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 20.69% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 20.69% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 20.69% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 20.69% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 20.69% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 20.69% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 20.69% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 20.69% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 20.69% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 20.69% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 20.69% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 20.69% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 20.69% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 20.69% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 20.69% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 20.69% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 20.69% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 20.69% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 20.69% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 20.69% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 73 50.34% 71.03% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 42 28.97% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 2 0.02% 0.02% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 7283 67.30% 67.32% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 1 0.01% 67.33% # Type of FU issued
-system.cpu.iq.FU_type_0::IntDiv 0 0.00% 67.33% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatAdd 2 0.02% 67.34% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 67.34% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 67.34% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatMult 0 0.00% 67.34% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 67.34% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 67.34% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 67.34% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 67.34% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 67.34% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 67.34% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 67.34% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 67.34% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMult 0 0.00% 67.34% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 67.34% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShift 0 0.00% 67.34% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 67.34% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 67.34% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 67.34% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 67.34% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 67.34% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 67.34% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 67.34% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 67.34% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 67.34% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 67.34% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 67.34% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 2401 22.19% 89.53% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 1133 10.47% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 7258 67.72% 67.74% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 1 0.01% 67.75% # Type of FU issued
+system.cpu.iq.FU_type_0::IntDiv 0 0.00% 67.75% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatAdd 2 0.02% 67.76% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 67.76% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 67.76% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatMult 0 0.00% 67.76% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 67.76% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 67.76% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 67.76% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 67.76% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 67.76% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 67.76% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 67.76% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 67.76% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMult 0 0.00% 67.76% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 67.76% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShift 0 0.00% 67.76% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 67.76% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 67.76% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 67.76% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 67.76% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 67.76% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 67.76% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 67.76% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 67.76% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 67.76% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 67.76% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 67.76% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 2331 21.75% 89.51% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 1124 10.49% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 10822 # Type of FU issued
-system.cpu.iq.rate 0.257354 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 117 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.010811 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 36519 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 19441 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 9646 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.FU_type_0::total 10718 # Type of FU issued
+system.cpu.iq.rate 0.260931 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 145 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.013529 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 35836 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 19060 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 9783 # Number of integer instruction queue wakeup accesses
system.cpu.iq.fp_inst_queue_reads 21 # Number of floating instruction queue reads
system.cpu.iq.fp_inst_queue_writes 10 # Number of floating instruction queue writes
system.cpu.iq.fp_inst_queue_wakeup_accesses 10 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 10926 # Number of integer alu accesses
+system.cpu.iq.int_alu_accesses 10850 # Number of integer alu accesses
system.cpu.iq.fp_alu_accesses 11 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 74 # Number of loads that had data forwarded from stores
+system.cpu.iew.lsq.thread0.forwLoads 73 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 1607 # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses 3 # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread0.memOrderViolation 16 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 493 # Number of stores squashed
+system.cpu.iew.lsq.thread0.squashedLoads 1477 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 0 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.memOrderViolation 20 # Number of memory ordering violations
+system.cpu.iew.lsq.thread0.squashedStores 444 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
system.cpu.iew.lsq.thread0.rescheduledLoads 1 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread0.cacheBlocked 138 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.lsq.thread0.cacheBlocked 70 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 1242 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 105 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 37 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 13210 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 174 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 2790 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 1358 # Number of dispatched store instructions
-system.cpu.iew.iewDispNonSpecInsts 29 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 2 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents 36 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.memOrderViolationEvents 16 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 123 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 383 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 506 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 10117 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 2138 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 705 # Number of squashed instructions skipped in execute
+system.cpu.iew.iewSquashCycles 443 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 1002 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 13 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 12999 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 102 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 2660 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 1309 # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts 28 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewIQFullEvents 1 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 10 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.memOrderViolationEvents 20 # Number of memory order violations
+system.cpu.iew.predictedTakenIncorrect 79 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 391 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 470 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 10224 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 2143 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 494 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
system.cpu.iew.exec_nop 89 # number of nop insts executed
-system.cpu.iew.exec_refs 3235 # number of memory reference insts executed
-system.cpu.iew.exec_branches 1594 # Number of branches executed
-system.cpu.iew.exec_stores 1097 # Number of stores executed
-system.cpu.iew.exec_rate 0.240589 # Inst execution rate
-system.cpu.iew.wb_sent 9800 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 9656 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 5168 # num instructions producing a value
-system.cpu.iew.wb_consumers 7004 # num instructions consuming a value
+system.cpu.iew.exec_refs 3244 # number of memory reference insts executed
+system.cpu.iew.exec_branches 1603 # Number of branches executed
+system.cpu.iew.exec_stores 1101 # Number of stores executed
+system.cpu.iew.exec_rate 0.248904 # Inst execution rate
+system.cpu.iew.wb_sent 9953 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 9793 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 5300 # num instructions producing a value
+system.cpu.iew.wb_consumers 7279 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 0.229626 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.737864 # average fanout of values written-back
+system.cpu.iew.wb_rate 0.238412 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.728122 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.commit.commitSquashedInsts 6822 # The number of squashed insts skipped by commit
+system.cpu.commit.commitSquashedInsts 6609 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 17 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 431 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 13476 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 0.474102 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 1.366169 # Number of insts commited each cycle
+system.cpu.commit.branchMispredicts 402 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 13051 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 0.489541 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 1.404135 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 10977 81.46% 81.46% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 1202 8.92% 90.38% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 500 3.71% 94.09% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 222 1.65% 95.73% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 141 1.05% 96.78% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 79 0.59% 97.37% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 99 0.73% 98.10% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 80 0.59% 98.69% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 176 1.31% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 10600 81.22% 81.22% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 1162 8.90% 90.12% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 501 3.84% 93.96% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 211 1.62% 95.58% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 133 1.02% 96.60% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 75 0.57% 97.17% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 89 0.68% 97.85% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 89 0.68% 98.54% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 191 1.46% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 13476 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::total 13051 # Number of insts commited each cycle
system.cpu.commit.committedInsts 6389 # Number of instructions committed
system.cpu.commit.committedOps 6389 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
@@ -562,94 +561,94 @@ system.cpu.commit.op_class_0::MemWrite 865 13.54% 100.00% # Cl
system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction
system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction
system.cpu.commit.op_class_0::total 6389 # Class of committed instruction
-system.cpu.commit.bw_lim_events 176 # number cycles where commit BW limit reached
+system.cpu.commit.bw_lim_events 191 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 26160 # The number of ROB reads
-system.cpu.rob.rob_writes 27673 # The number of ROB writes
-system.cpu.timesIdled 280 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 27333 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.rob.rob_reads 25507 # The number of ROB reads
+system.cpu.rob.rob_writes 27214 # The number of ROB writes
+system.cpu.timesIdled 272 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 26821 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 6372 # Number of Instructions Simulated
system.cpu.committedOps 6372 # Number of Ops (including micro ops) Simulated
-system.cpu.cpi 6.599341 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 6.599341 # CPI: Total CPI of All Threads
-system.cpu.ipc 0.151530 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 0.151530 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 12844 # number of integer regfile reads
-system.cpu.int_regfile_writes 7306 # number of integer regfile writes
+system.cpu.cpi 6.446328 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 6.446328 # CPI: Total CPI of All Threads
+system.cpu.ipc 0.155127 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 0.155127 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 12991 # number of integer regfile reads
+system.cpu.int_regfile_writes 7455 # number of integer regfile writes
system.cpu.fp_regfile_reads 8 # number of floating regfile reads
system.cpu.fp_regfile_writes 2 # number of floating regfile writes
system.cpu.misc_regfile_reads 1 # number of misc regfile reads
system.cpu.misc_regfile_writes 1 # number of misc regfile writes
-system.cpu.toL2Bus.throughput 1485469679 # Throughput (bytes/s)
-system.cpu.toL2Bus.trans_dist::ReadReq 417 # Transaction distribution
+system.cpu.toL2Bus.throughput 1520730371 # Throughput (bytes/s)
+system.cpu.toL2Bus.trans_dist::ReadReq 416 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadResp 416 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadExReq 72 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadExResp 72 # Transaction distribution
-system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 629 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 628 # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 348 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count::total 977 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count::total 976 # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 20096 # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 11136 # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.tot_pkt_size::total 31232 # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.data_through_bus 31232 # Total data (bytes)
system.cpu.toL2Bus.snoop_data_through_bus 0 # Total snoop data (bytes)
-system.cpu.toL2Bus.reqLayer0.occupancy 244500 # Layer occupancy (ticks)
+system.cpu.toL2Bus.reqLayer0.occupancy 244000 # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization 1.2 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer0.occupancy 529000 # Layer occupancy (ticks)
-system.cpu.toL2Bus.respLayer0.utilization 2.5 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer1.occupancy 276750 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.occupancy 528500 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.utilization 2.6 # Layer utilization (%)
+system.cpu.toL2Bus.respLayer1.occupancy 276000 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization 1.3 # Layer utilization (%)
system.cpu.icache.tags.replacements 0 # number of replacements
-system.cpu.icache.tags.tagsinuse 159.493349 # Cycle average of tags in use
-system.cpu.icache.tags.total_refs 1913 # Total number of references to valid blocks.
+system.cpu.icache.tags.tagsinuse 158.374396 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 1718 # Total number of references to valid blocks.
system.cpu.icache.tags.sampled_refs 314 # Sample count of references to valid blocks.
-system.cpu.icache.tags.avg_refs 6.092357 # Average number of references to valid blocks.
+system.cpu.icache.tags.avg_refs 5.471338 # Average number of references to valid blocks.
system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst 159.493349 # Average occupied blocks per requestor
-system.cpu.icache.tags.occ_percent::cpu.inst 0.077878 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_percent::total 0.077878 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_blocks::cpu.inst 158.374396 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.077331 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.077331 # Average percentage of cache occupancy
system.cpu.icache.tags.occ_task_id_blocks::1024 314 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::0 144 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::1 170 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::0 150 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::1 164 # Occupied blocks per task id
system.cpu.icache.tags.occ_task_id_percent::1024 0.153320 # Percentage of cache occupancy per task id
-system.cpu.icache.tags.tag_accesses 5120 # Number of tag accesses
-system.cpu.icache.tags.data_accesses 5120 # Number of data accesses
-system.cpu.icache.ReadReq_hits::cpu.inst 1913 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 1913 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 1913 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 1913 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 1913 # number of overall hits
-system.cpu.icache.overall_hits::total 1913 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 490 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 490 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 490 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 490 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 490 # number of overall misses
-system.cpu.icache.overall_misses::total 490 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 31404750 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 31404750 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 31404750 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 31404750 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 31404750 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 31404750 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 2403 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 2403 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 2403 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 2403 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 2403 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 2403 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.203912 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.203912 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.203912 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.203912 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.203912 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.203912 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 64091.326531 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 64091.326531 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 64091.326531 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 64091.326531 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 64091.326531 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 64091.326531 # average overall miss latency
+system.cpu.icache.tags.tag_accesses 4706 # Number of tag accesses
+system.cpu.icache.tags.data_accesses 4706 # Number of data accesses
+system.cpu.icache.ReadReq_hits::cpu.inst 1718 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 1718 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 1718 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 1718 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 1718 # number of overall hits
+system.cpu.icache.overall_hits::total 1718 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 478 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 478 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 478 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 478 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 478 # number of overall misses
+system.cpu.icache.overall_misses::total 478 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 31723500 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 31723500 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 31723500 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 31723500 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 31723500 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 31723500 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 2196 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 2196 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 2196 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 2196 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 2196 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 2196 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.217668 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.217668 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.217668 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.217668 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.217668 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.217668 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 66367.154812 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 66367.154812 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 66367.154812 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 66367.154812 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 66367.154812 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 66367.154812 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -658,115 +657,115 @@ system.cpu.icache.avg_blocked_cycles::no_mshrs nan
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 175 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 175 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 175 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 175 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 175 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 175 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 315 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 315 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 315 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 315 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 315 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 315 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 22044500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 22044500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 22044500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 22044500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 22044500 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 22044500 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.131086 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.131086 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.131086 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.131086 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.131086 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.131086 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 69982.539683 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 69982.539683 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 69982.539683 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 69982.539683 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 69982.539683 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 69982.539683 # average overall mshr miss latency
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 164 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 164 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 164 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 164 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 164 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 164 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 314 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 314 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 314 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 314 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 314 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 314 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 22315500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 22315500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 22315500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 22315500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 22315500 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 22315500 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.142987 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.142987 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.142987 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.142987 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.142987 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.142987 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 71068.471338 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 71068.471338 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 71068.471338 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 71068.471338 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 71068.471338 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 71068.471338 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.tags.replacements 0 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 219.991091 # Cycle average of tags in use
+system.cpu.l2cache.tags.tagsinuse 218.773509 # Cycle average of tags in use
system.cpu.l2cache.tags.total_refs 1 # Total number of references to valid blocks.
system.cpu.l2cache.tags.sampled_refs 415 # Sample count of references to valid blocks.
system.cpu.l2cache.tags.avg_refs 0.002410 # Average number of references to valid blocks.
system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.tags.occ_blocks::cpu.inst 159.576725 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.data 60.414366 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_percent::cpu.inst 0.004870 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.data 0.001844 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::total 0.006714 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 158.460945 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 60.312564 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.004836 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.data 0.001841 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.006676 # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_task_id_blocks::1024 415 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::0 183 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::1 232 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::0 191 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::1 224 # Occupied blocks per task id
system.cpu.l2cache.tags.occ_task_id_percent::1024 0.012665 # Percentage of cache occupancy per task id
-system.cpu.l2cache.tags.tag_accesses 4399 # Number of tag accesses
-system.cpu.l2cache.tags.data_accesses 4399 # Number of data accesses
+system.cpu.l2cache.tags.tag_accesses 4391 # Number of tag accesses
+system.cpu.l2cache.tags.data_accesses 4391 # Number of data accesses
system.cpu.l2cache.ReadReq_hits::cpu.inst 1 # number of ReadReq hits
system.cpu.l2cache.ReadReq_hits::total 1 # number of ReadReq hits
system.cpu.l2cache.demand_hits::cpu.inst 1 # number of demand (read+write) hits
system.cpu.l2cache.demand_hits::total 1 # number of demand (read+write) hits
system.cpu.l2cache.overall_hits::cpu.inst 1 # number of overall hits
system.cpu.l2cache.overall_hits::total 1 # number of overall hits
-system.cpu.l2cache.ReadReq_misses::cpu.inst 314 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.inst 313 # number of ReadReq misses
system.cpu.l2cache.ReadReq_misses::cpu.data 102 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 416 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 415 # number of ReadReq misses
system.cpu.l2cache.ReadExReq_misses::cpu.data 72 # number of ReadExReq misses
system.cpu.l2cache.ReadExReq_misses::total 72 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 314 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.inst 313 # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::cpu.data 174 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 488 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 314 # number of overall misses
+system.cpu.l2cache.demand_misses::total 487 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 313 # number of overall misses
system.cpu.l2cache.overall_misses::cpu.data 174 # number of overall misses
-system.cpu.l2cache.overall_misses::total 488 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 21718500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 7799500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 29518000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 5388750 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 5388750 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 21718500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 13188250 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 34906750 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 21718500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 13188250 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 34906750 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 315 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.overall_misses::total 487 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 21990500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 7915750 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 29906250 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 5408750 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 5408750 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 21990500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 13324500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 35315000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 21990500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 13324500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 35315000 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 314 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::cpu.data 102 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 417 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 416 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::cpu.data 72 # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::total 72 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 315 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.inst 314 # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses::cpu.data 174 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 489 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 315 # number of overall (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 488 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 314 # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses::cpu.data 174 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 489 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.996825 # miss rate for ReadReq accesses
+system.cpu.l2cache.overall_accesses::total 488 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.996815 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_miss_rate::cpu.data 1 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.997602 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.997596 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 1 # miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::total 1 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.996825 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.996815 # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate::cpu.data 1 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.997955 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.996825 # miss rate for overall accesses
+system.cpu.l2cache.demand_miss_rate::total 0.997951 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.996815 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::cpu.data 1 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.997955 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 69167.197452 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 76465.686275 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 70956.730769 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 74843.750000 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 74843.750000 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 69167.197452 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 75794.540230 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 71530.225410 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 69167.197452 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 75794.540230 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 71530.225410 # average overall miss latency
+system.cpu.l2cache.overall_miss_rate::total 0.997951 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 70257.188498 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 77605.392157 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 72063.253012 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 75121.527778 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 75121.527778 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 70257.188498 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 76577.586207 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 72515.400411 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 70257.188498 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 76577.586207 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 72515.400411 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -775,130 +774,130 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 314 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 313 # number of ReadReq MSHR misses
system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 102 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 416 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 415 # number of ReadReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 72 # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::total 72 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 314 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 313 # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.data 174 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 488 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 314 # number of overall MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 487 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 313 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.data 174 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 488 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 17765000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 6546500 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 24311500 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 4505750 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 4505750 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 17765000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 11052250 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 28817250 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 17765000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 11052250 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 28817250 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.996825 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.overall_mshr_misses::total 487 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 18043000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 6661250 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 24704250 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 4522750 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 4522750 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 18043000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 11184000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 29227000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 18043000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 11184000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 29227000 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.996815 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.997602 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.997596 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 1 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.996825 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.996815 # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 1 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.997955 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.996825 # mshr miss rate for overall accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.997951 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.996815 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 1 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.997955 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 56576.433121 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 64181.372549 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 58441.105769 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 62579.861111 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 62579.861111 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 56576.433121 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 63518.678161 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 59051.741803 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 56576.433121 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 63518.678161 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 59051.741803 # average overall mshr miss latency
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.997951 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 57645.367412 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 65306.372549 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 59528.313253 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 62815.972222 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 62815.972222 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 57645.367412 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 64275.862069 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 60014.373717 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 57645.367412 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 64275.862069 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 60014.373717 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.dcache.tags.replacements 0 # number of replacements
-system.cpu.dcache.tags.tagsinuse 107.281632 # Cycle average of tags in use
-system.cpu.dcache.tags.total_refs 2231 # Total number of references to valid blocks.
+system.cpu.dcache.tags.tagsinuse 107.148001 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 2314 # Total number of references to valid blocks.
system.cpu.dcache.tags.sampled_refs 174 # Sample count of references to valid blocks.
-system.cpu.dcache.tags.avg_refs 12.821839 # Average number of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 13.298851 # Average number of references to valid blocks.
system.cpu.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.data 107.281632 # Average occupied blocks per requestor
-system.cpu.dcache.tags.occ_percent::cpu.data 0.026192 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_percent::total 0.026192 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_blocks::cpu.data 107.148001 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.026159 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.026159 # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_task_id_blocks::1024 174 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::0 50 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::1 124 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::0 55 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::1 119 # Occupied blocks per task id
system.cpu.dcache.tags.occ_task_id_percent::1024 0.042480 # Percentage of cache occupancy per task id
-system.cpu.dcache.tags.tag_accesses 5696 # Number of tag accesses
-system.cpu.dcache.tags.data_accesses 5696 # Number of data accesses
-system.cpu.dcache.ReadReq_hits::cpu.data 1725 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 1725 # number of ReadReq hits
+system.cpu.dcache.tags.tag_accesses 5846 # Number of tag accesses
+system.cpu.dcache.tags.data_accesses 5846 # Number of data accesses
+system.cpu.dcache.ReadReq_hits::cpu.data 1808 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 1808 # number of ReadReq hits
system.cpu.dcache.WriteReq_hits::cpu.data 506 # number of WriteReq hits
system.cpu.dcache.WriteReq_hits::total 506 # number of WriteReq hits
-system.cpu.dcache.demand_hits::cpu.data 2231 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 2231 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 2231 # number of overall hits
-system.cpu.dcache.overall_hits::total 2231 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 171 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 171 # number of ReadReq misses
+system.cpu.dcache.demand_hits::cpu.data 2314 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 2314 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 2314 # number of overall hits
+system.cpu.dcache.overall_hits::total 2314 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 163 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 163 # number of ReadReq misses
system.cpu.dcache.WriteReq_misses::cpu.data 359 # number of WriteReq misses
system.cpu.dcache.WriteReq_misses::total 359 # number of WriteReq misses
-system.cpu.dcache.demand_misses::cpu.data 530 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 530 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 530 # number of overall misses
-system.cpu.dcache.overall_misses::total 530 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 11477000 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 11477000 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 23139722 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 23139722 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 34616722 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 34616722 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 34616722 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 34616722 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 1896 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 1896 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.demand_misses::cpu.data 522 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 522 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 522 # number of overall misses
+system.cpu.dcache.overall_misses::total 522 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 11503750 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 11503750 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 22566471 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 22566471 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 34070221 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 34070221 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 34070221 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 34070221 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 1971 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 1971 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 865 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 865 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 2761 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 2761 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 2761 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 2761 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.090190 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.090190 # miss rate for ReadReq accesses
+system.cpu.dcache.demand_accesses::cpu.data 2836 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 2836 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 2836 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 2836 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.082699 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.082699 # miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.415029 # miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_miss_rate::total 0.415029 # miss rate for WriteReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.191959 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.191959 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.191959 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.191959 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 67116.959064 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 67116.959064 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 64456.050139 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 64456.050139 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 65314.569811 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 65314.569811 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 65314.569811 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 65314.569811 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 1676 # number of cycles access was blocked
+system.cpu.dcache.demand_miss_rate::cpu.data 0.184062 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.184062 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.184062 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.184062 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 70575.153374 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 70575.153374 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 62859.250696 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 62859.250696 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 65268.622605 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 65268.622605 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 65268.622605 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 65268.622605 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 1879 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 40 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 42 # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 41.900000 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 44.738095 # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 69 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 69 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 61 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 61 # number of ReadReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits::cpu.data 287 # number of WriteReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits::total 287 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 356 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 356 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 356 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 356 # number of overall MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 348 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 348 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 348 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 348 # number of overall MSHR hits
system.cpu.dcache.ReadReq_mshr_misses::cpu.data 102 # number of ReadReq MSHR misses
system.cpu.dcache.ReadReq_mshr_misses::total 102 # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses::cpu.data 72 # number of WriteReq MSHR misses
@@ -907,30 +906,30 @@ system.cpu.dcache.demand_mshr_misses::cpu.data 174
system.cpu.dcache.demand_mshr_misses::total 174 # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses::cpu.data 174 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_misses::total 174 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 7909000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 7909000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 5463750 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 5463750 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 13372750 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 13372750 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 13372750 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 13372750 # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.053797 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.053797 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 8025750 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 8025750 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 5483750 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 5483750 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 13509500 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 13509500 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 13509500 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 13509500 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.051750 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.051750 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.083237 # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.083237 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.063021 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.063021 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.063021 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.063021 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 77539.215686 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 77539.215686 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 75885.416667 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 75885.416667 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 76854.885057 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 76854.885057 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 76854.885057 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 76854.885057 # average overall mshr miss latency
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.061354 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.061354 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.061354 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.061354 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 78683.823529 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 78683.823529 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 76163.194444 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 76163.194444 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 77640.804598 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 77640.804598 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 77640.804598 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 77640.804598 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
diff --git a/tests/quick/se/00.hello/ref/alpha/tru64/o3-timing/stats.txt b/tests/quick/se/00.hello/ref/alpha/tru64/o3-timing/stats.txt
index 477ffe800..a87953c0f 100644
--- a/tests/quick/se/00.hello/ref/alpha/tru64/o3-timing/stats.txt
+++ b/tests/quick/se/00.hello/ref/alpha/tru64/o3-timing/stats.txt
@@ -1,42 +1,42 @@
---------- Begin Simulation Statistics ----------
sim_seconds 0.000012 # Number of seconds simulated
-sim_ticks 11975500 # Number of ticks simulated
-final_tick 11975500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_ticks 11765500 # Number of ticks simulated
+final_tick 11765500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 10130 # Simulator instruction rate (inst/s)
-host_op_rate 10129 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 50814142 # Simulator tick rate (ticks/s)
-host_mem_usage 221260 # Number of bytes of host memory used
-host_seconds 0.24 # Real time elapsed on the host
+host_inst_rate 45706 # Simulator instruction rate (inst/s)
+host_op_rate 45696 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 225189511 # Simulator tick rate (ticks/s)
+host_mem_usage 236100 # Number of bytes of host memory used
+host_seconds 0.05 # Real time elapsed on the host
sim_insts 2387 # Number of instructions simulated
sim_ops 2387 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
system.clk_domain.clock 1000 # Clock period in ticks
-system.physmem.bytes_read::cpu.inst 12032 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.inst 11968 # Number of bytes read from this memory
system.physmem.bytes_read::cpu.data 5440 # Number of bytes read from this memory
-system.physmem.bytes_read::total 17472 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 12032 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 12032 # Number of instructions bytes read from this memory
-system.physmem.num_reads::cpu.inst 188 # Number of read requests responded to by this memory
+system.physmem.bytes_read::total 17408 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 11968 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 11968 # Number of instructions bytes read from this memory
+system.physmem.num_reads::cpu.inst 187 # Number of read requests responded to by this memory
system.physmem.num_reads::cpu.data 85 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 273 # Number of read requests responded to by this memory
-system.physmem.bw_read::cpu.inst 1004717966 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 454260782 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 1458978748 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 1004717966 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 1004717966 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 1004717966 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 454260782 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 1458978748 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.readReqs 273 # Number of read requests accepted
+system.physmem.num_reads::total 272 # Number of read requests responded to by this memory
+system.physmem.bw_read::cpu.inst 1017211338 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 462368790 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 1479580128 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 1017211338 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 1017211338 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 1017211338 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 462368790 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 1479580128 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 272 # Number of read requests accepted
system.physmem.writeReqs 0 # Number of write requests accepted
-system.physmem.readBursts 273 # Number of DRAM read bursts, including those serviced by the write queue
+system.physmem.readBursts 272 # Number of DRAM read bursts, including those serviced by the write queue
system.physmem.writeBursts 0 # Number of DRAM write bursts, including those merged in the write queue
-system.physmem.bytesReadDRAM 17472 # Total number of bytes read from DRAM
+system.physmem.bytesReadDRAM 17408 # Total number of bytes read from DRAM
system.physmem.bytesReadWrQ 0 # Total number of bytes read from write queue
system.physmem.bytesWritten 0 # Total number of bytes written to DRAM
-system.physmem.bytesReadSys 17472 # Total read bytes from the system interface side
+system.physmem.bytesReadSys 17408 # Total read bytes from the system interface side
system.physmem.bytesWrittenSys 0 # Total written bytes from the system interface side
system.physmem.servicedByWrQ 0 # Number of DRAM read bursts serviced by the write queue
system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
@@ -49,12 +49,12 @@ system.physmem.perBankRdBursts::4 18 # Pe
system.physmem.perBankRdBursts::5 0 # Per bank write bursts
system.physmem.perBankRdBursts::6 24 # Per bank write bursts
system.physmem.perBankRdBursts::7 37 # Per bank write bursts
-system.physmem.perBankRdBursts::8 61 # Per bank write bursts
+system.physmem.perBankRdBursts::8 60 # Per bank write bursts
system.physmem.perBankRdBursts::9 2 # Per bank write bursts
-system.physmem.perBankRdBursts::10 14 # Per bank write bursts
+system.physmem.perBankRdBursts::10 15 # Per bank write bursts
system.physmem.perBankRdBursts::11 9 # Per bank write bursts
system.physmem.perBankRdBursts::12 17 # Per bank write bursts
-system.physmem.perBankRdBursts::13 51 # Per bank write bursts
+system.physmem.perBankRdBursts::13 50 # Per bank write bursts
system.physmem.perBankRdBursts::14 12 # Per bank write bursts
system.physmem.perBankRdBursts::15 1 # Per bank write bursts
system.physmem.perBankWrBursts::0 0 # Per bank write bursts
@@ -75,14 +75,14 @@ system.physmem.perBankWrBursts::14 0 # Pe
system.physmem.perBankWrBursts::15 0 # Per bank write bursts
system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
-system.physmem.totGap 11886000 # Total gap between requests
+system.physmem.totGap 11676000 # Total gap between requests
system.physmem.readPktSize::0 0 # Read request sizes (log2)
system.physmem.readPktSize::1 0 # Read request sizes (log2)
system.physmem.readPktSize::2 0 # Read request sizes (log2)
system.physmem.readPktSize::3 0 # Read request sizes (log2)
system.physmem.readPktSize::4 0 # Read request sizes (log2)
system.physmem.readPktSize::5 0 # Read request sizes (log2)
-system.physmem.readPktSize::6 273 # Read request sizes (log2)
+system.physmem.readPktSize::6 272 # Read request sizes (log2)
system.physmem.writePktSize::0 0 # Write request sizes (log2)
system.physmem.writePktSize::1 0 # Write request sizes (log2)
system.physmem.writePktSize::2 0 # Write request sizes (log2)
@@ -90,11 +90,11 @@ system.physmem.writePktSize::3 0 # Wr
system.physmem.writePktSize::4 0 # Write request sizes (log2)
system.physmem.writePktSize::5 0 # Write request sizes (log2)
system.physmem.writePktSize::6 0 # Write request sizes (log2)
-system.physmem.rdQLenPdf::0 158 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 84 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::2 25 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::0 156 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 83 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 26 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::3 6 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::4 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 1 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
@@ -186,92 +186,92 @@ system.physmem.wrQLenPdf::60 0 # Wh
system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
-system.physmem.bytesPerActivate::samples 38 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean 387.368421 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean 224.223359 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev 366.580725 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::0-127 14 36.84% 36.84% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128-255 5 13.16% 50.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256-383 4 10.53% 60.53% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384-511 2 5.26% 65.79% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::512-639 2 5.26% 71.05% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640-767 2 5.26% 76.32% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::768-895 2 5.26% 81.58% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::896-1023 1 2.63% 84.21% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1024-1151 6 15.79% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total 38 # Bytes accessed per row activation
-system.physmem.totQLat 2067500 # Total ticks spent queuing
-system.physmem.totMemAccLat 7186250 # Total ticks spent from burst creation until serviced by the DRAM
-system.physmem.totBusLat 1365000 # Total ticks spent in databus transfers
-system.physmem.avgQLat 7573.26 # Average queueing delay per DRAM burst
+system.physmem.bytesPerActivate::samples 39 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 379.076923 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 220.895953 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 363.044972 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::0-127 13 33.33% 33.33% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128-255 7 17.95% 51.28% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256-383 3 7.69% 58.97% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384-511 3 7.69% 66.67% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::512-639 2 5.13% 71.79% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::640-767 3 7.69% 79.49% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768-895 1 2.56% 82.05% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::896-1023 1 2.56% 84.62% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024-1151 6 15.38% 100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total 39 # Bytes accessed per row activation
+system.physmem.totQLat 1710500 # Total ticks spent queuing
+system.physmem.totMemAccLat 6810500 # Total ticks spent from burst creation until serviced by the DRAM
+system.physmem.totBusLat 1360000 # Total ticks spent in databus transfers
+system.physmem.avgQLat 6288.60 # Average queueing delay per DRAM burst
system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
-system.physmem.avgMemAccLat 26323.26 # Average memory access latency per DRAM burst
-system.physmem.avgRdBW 1458.98 # Average DRAM read bandwidth in MiByte/s
+system.physmem.avgMemAccLat 25038.60 # Average memory access latency per DRAM burst
+system.physmem.avgRdBW 1479.58 # Average DRAM read bandwidth in MiByte/s
system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MiByte/s
-system.physmem.avgRdBWSys 1458.98 # Average system read bandwidth in MiByte/s
+system.physmem.avgRdBWSys 1479.58 # Average system read bandwidth in MiByte/s
system.physmem.avgWrBWSys 0.00 # Average system write bandwidth in MiByte/s
system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
-system.physmem.busUtil 11.40 # Data bus utilization in percentage
-system.physmem.busUtilRead 11.40 # Data bus utilization in percentage for reads
+system.physmem.busUtil 11.56 # Data bus utilization in percentage
+system.physmem.busUtilRead 11.56 # Data bus utilization in percentage for reads
system.physmem.busUtilWrite 0.00 # Data bus utilization in percentage for writes
-system.physmem.avgRdQLen 1.70 # Average read queue length when enqueuing
+system.physmem.avgRdQLen 1.69 # Average read queue length when enqueuing
system.physmem.avgWrQLen 0.00 # Average write queue length when enqueuing
-system.physmem.readRowHits 225 # Number of row buffer hits during reads
+system.physmem.readRowHits 223 # Number of row buffer hits during reads
system.physmem.writeRowHits 0 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 82.42 # Row buffer hit rate for reads
+system.physmem.readRowHitRate 81.99 # Row buffer hit rate for reads
system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
-system.physmem.avgGap 43538.46 # Average gap between requests
-system.physmem.pageHitRate 82.42 # Row buffer hit rate, read and write combined
+system.physmem.avgGap 42926.47 # Average gap between requests
+system.physmem.pageHitRate 81.99 # Row buffer hit rate, read and write combined
system.physmem.memoryStateTime::IDLE 22000 # Time in different power states
system.physmem.memoryStateTime::REF 260000 # Time in different power states
system.physmem.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem.memoryStateTime::ACT 7796750 # Time in different power states
+system.physmem.memoryStateTime::ACT 7778000 # Time in different power states
system.physmem.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.membus.throughput 1458978748 # Throughput (bytes/s)
-system.membus.trans_dist::ReadReq 249 # Transaction distribution
-system.membus.trans_dist::ReadResp 249 # Transaction distribution
+system.membus.throughput 1479580128 # Throughput (bytes/s)
+system.membus.trans_dist::ReadReq 248 # Transaction distribution
+system.membus.trans_dist::ReadResp 248 # Transaction distribution
system.membus.trans_dist::ReadExReq 24 # Transaction distribution
system.membus.trans_dist::ReadExResp 24 # Transaction distribution
-system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 546 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count::total 546 # Packet count per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 17472 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size::total 17472 # Cumulative packet size per connected master and slave (bytes)
-system.membus.data_through_bus 17472 # Total data (bytes)
+system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 544 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 544 # Packet count per connected master and slave (bytes)
+system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 17408 # Cumulative packet size per connected master and slave (bytes)
+system.membus.tot_pkt_size::total 17408 # Cumulative packet size per connected master and slave (bytes)
+system.membus.data_through_bus 17408 # Total data (bytes)
system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
-system.membus.reqLayer0.occupancy 344000 # Layer occupancy (ticks)
+system.membus.reqLayer0.occupancy 339500 # Layer occupancy (ticks)
system.membus.reqLayer0.utilization 2.9 # Layer utilization (%)
-system.membus.respLayer1.occupancy 2554750 # Layer occupancy (ticks)
-system.membus.respLayer1.utilization 21.3 # Layer utilization (%)
+system.membus.respLayer1.occupancy 2545000 # Layer occupancy (ticks)
+system.membus.respLayer1.utilization 21.6 # Layer utilization (%)
system.cpu_clk_domain.clock 500 # Clock period in ticks
-system.cpu.branchPred.lookups 1179 # Number of BP lookups
-system.cpu.branchPred.condPredicted 620 # Number of conditional branches predicted
-system.cpu.branchPred.condIncorrect 258 # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups 806 # Number of BTB lookups
-system.cpu.branchPred.BTBHits 254 # Number of BTB hits
+system.cpu.branchPred.lookups 1090 # Number of BP lookups
+system.cpu.branchPred.condPredicted 548 # Number of conditional branches predicted
+system.cpu.branchPred.condIncorrect 231 # Number of conditional branches incorrect
+system.cpu.branchPred.BTBLookups 734 # Number of BTB lookups
+system.cpu.branchPred.BTBHits 202 # Number of BTB hits
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 31.513648 # BTB Hit Percentage
-system.cpu.branchPred.usedRAS 212 # Number of times the RAS was used to get a target.
-system.cpu.branchPred.RASInCorrect 37 # Number of incorrect RAS predictions.
+system.cpu.branchPred.BTBHitPct 27.520436 # BTB Hit Percentage
+system.cpu.branchPred.usedRAS 199 # Number of times the RAS was used to get a target.
+system.cpu.branchPred.RASInCorrect 9 # Number of incorrect RAS predictions.
system.cpu.dtb.fetch_hits 0 # ITB hits
system.cpu.dtb.fetch_misses 0 # ITB misses
system.cpu.dtb.fetch_acv 0 # ITB acv
system.cpu.dtb.fetch_accesses 0 # ITB accesses
-system.cpu.dtb.read_hits 712 # DTB read hits
-system.cpu.dtb.read_misses 31 # DTB read misses
+system.cpu.dtb.read_hits 689 # DTB read hits
+system.cpu.dtb.read_misses 23 # DTB read misses
system.cpu.dtb.read_acv 1 # DTB read access violations
-system.cpu.dtb.read_accesses 743 # DTB read accesses
-system.cpu.dtb.write_hits 368 # DTB write hits
-system.cpu.dtb.write_misses 20 # DTB write misses
+system.cpu.dtb.read_accesses 712 # DTB read accesses
+system.cpu.dtb.write_hits 352 # DTB write hits
+system.cpu.dtb.write_misses 18 # DTB write misses
system.cpu.dtb.write_acv 0 # DTB write access violations
-system.cpu.dtb.write_accesses 388 # DTB write accesses
-system.cpu.dtb.data_hits 1080 # DTB hits
-system.cpu.dtb.data_misses 51 # DTB misses
+system.cpu.dtb.write_accesses 370 # DTB write accesses
+system.cpu.dtb.data_hits 1041 # DTB hits
+system.cpu.dtb.data_misses 41 # DTB misses
system.cpu.dtb.data_acv 1 # DTB access violations
-system.cpu.dtb.data_accesses 1131 # DTB accesses
-system.cpu.itb.fetch_hits 1070 # ITB hits
-system.cpu.itb.fetch_misses 30 # ITB misses
+system.cpu.dtb.data_accesses 1082 # DTB accesses
+system.cpu.itb.fetch_hits 938 # ITB hits
+system.cpu.itb.fetch_misses 26 # ITB misses
system.cpu.itb.fetch_acv 0 # ITB acv
-system.cpu.itb.fetch_accesses 1100 # ITB accesses
+system.cpu.itb.fetch_accesses 964 # ITB accesses
system.cpu.itb.read_hits 0 # DTB read hits
system.cpu.itb.read_misses 0 # DTB read misses
system.cpu.itb.read_acv 0 # DTB read access violations
@@ -285,237 +285,236 @@ system.cpu.itb.data_misses 0 # DT
system.cpu.itb.data_acv 0 # DTB access violations
system.cpu.itb.data_accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 4 # Number of system calls
-system.cpu.numCycles 23952 # number of cpu cycles simulated
+system.cpu.numCycles 23532 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.fetch.icacheStallCycles 4349 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 7041 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 1179 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 466 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 1215 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 872 # Number of cycles fetch has spent squashing
-system.cpu.fetch.BlockedCycles 516 # Number of cycles fetch has spent blocked
+system.cpu.fetch.icacheStallCycles 4442 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 6549 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 1090 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 401 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 1376 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 508 # Number of cycles fetch has spent squashing
system.cpu.fetch.MiscStallCycles 18 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
-system.cpu.fetch.PendingTrapStallCycles 1022 # Number of stall cycles due to pending traps
+system.cpu.fetch.PendingTrapStallCycles 1110 # Number of stall cycles due to pending traps
system.cpu.fetch.IcacheWaitRetryStallCycles 11 # Number of stall cycles due to full MSHR
-system.cpu.fetch.CacheLines 1070 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 187 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 7706 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 0.913704 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 2.320621 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.CacheLines 938 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 155 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.rateDist::samples 7211 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 0.908196 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 2.330561 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 6491 84.23% 84.23% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 53 0.69% 84.92% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 117 1.52% 86.44% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 96 1.25% 87.68% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 176 2.28% 89.97% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 76 0.99% 90.96% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 64 0.83% 91.79% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 66 0.86% 92.64% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 567 7.36% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 6093 84.50% 84.50% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 49 0.68% 85.18% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 123 1.71% 86.88% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 84 1.16% 88.05% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 131 1.82% 89.86% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 58 0.80% 90.67% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 67 0.93% 91.60% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 62 0.86% 92.46% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 544 7.54% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 7706 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.049223 # Number of branch fetches per cycle
-system.cpu.fetch.rate 0.293963 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 5479 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 562 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 1164 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 4 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 497 # Number of cycles decode is squashing
-system.cpu.decode.BranchResolved 166 # Number of times decode resolved a branch
-system.cpu.decode.BranchMispred 81 # Number of times decode detected a branch misprediction
-system.cpu.decode.DecodedInsts 6225 # Number of instructions handled by decode
-system.cpu.decode.SquashedInsts 292 # Number of squashed instructions handled by decode
-system.cpu.rename.SquashCycles 497 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 5576 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 257 # Number of cycles rename is blocking
+system.cpu.fetch.rateDist::total 7211 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.046320 # Number of branch fetches per cycle
+system.cpu.fetch.rate 0.278302 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 5244 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 757 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 975 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 55 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 180 # Number of cycles decode is squashing
+system.cpu.decode.BranchResolved 156 # Number of times decode resolved a branch
+system.cpu.decode.BranchMispred 76 # Number of times decode detected a branch misprediction
+system.cpu.decode.DecodedInsts 5674 # Number of instructions handled by decode
+system.cpu.decode.SquashedInsts 276 # Number of squashed instructions handled by decode
+system.cpu.rename.SquashCycles 180 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 5327 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 452 # Number of cycles rename is blocking
system.cpu.rename.serializeStallCycles 280 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 1068 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 28 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 5913 # Number of instructions processed by rename
-system.cpu.rename.ROBFullEvents 1 # Number of times rename has blocked due to ROB full
-system.cpu.rename.IQFullEvents 20 # Number of times rename has blocked due to IQ full
-system.cpu.rename.RenamedOperands 4287 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 6690 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 6683 # Number of integer rename lookups
+system.cpu.rename.RunCycles 942 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 30 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 5438 # Number of instructions processed by rename
+system.cpu.rename.ROBFullEvents 2 # Number of times rename has blocked due to ROB full
+system.cpu.rename.IQFullEvents 18 # Number of times rename has blocked due to IQ full
+system.cpu.rename.RenamedOperands 3913 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 6138 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 6131 # Number of integer rename lookups
system.cpu.rename.fp_rename_lookups 6 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 1768 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 2519 # Number of HB maps that are undone due to squashing
+system.cpu.rename.UndoneMaps 2145 # Number of HB maps that are undone due to squashing
system.cpu.rename.serializingInsts 8 # count of serializing insts renamed
system.cpu.rename.tempSerializingInsts 6 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 93 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 957 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 470 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 3 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 3 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 4974 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.rename.skidInsts 115 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 883 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 455 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 2 # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores 2 # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded 4685 # Number of instructions added to the IQ (excludes non-spec)
system.cpu.iq.iqNonSpecInstsAdded 6 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 4048 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 54 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 2349 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 1396 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqInstsIssued 3891 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 14 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 2057 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 1216 # Number of squashed operands that are examined and possibly removed from graph
system.cpu.iq.iqSquashedNonSpecRemoved 2 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 7706 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 0.525305 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 1.241065 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::samples 7211 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 0.539592 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 1.280898 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 6082 78.93% 78.93% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 565 7.33% 86.26% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 401 5.20% 91.46% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 263 3.41% 94.87% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 198 2.57% 97.44% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 121 1.57% 99.01% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 48 0.62% 99.64% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 17 0.22% 99.86% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 11 0.14% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 5712 79.21% 79.21% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 492 6.82% 86.04% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 353 4.90% 90.93% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 253 3.51% 94.44% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 197 2.73% 97.17% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 121 1.68% 98.85% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 52 0.72% 99.57% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 19 0.26% 99.83% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 12 0.17% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 7706 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 7211 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 3 6.82% 6.82% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 0 0.00% 6.82% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 0 0.00% 6.82% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 0 0.00% 6.82% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 6.82% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 0 0.00% 6.82% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 0 0.00% 6.82% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 0 0.00% 6.82% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 6.82% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 6.82% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 6.82% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 6.82% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 6.82% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 6.82% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 6.82% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 6.82% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 6.82% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 6.82% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 6.82% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 6.82% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 6.82% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 6.82% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 6.82% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 6.82% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 6.82% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 6.82% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 6.82% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 6.82% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 6.82% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 19 43.18% 50.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 22 50.00% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 6 11.76% 11.76% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 0 0.00% 11.76% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 0 0.00% 11.76% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 0 0.00% 11.76% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 11.76% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 0 0.00% 11.76% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 0 0.00% 11.76% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 0 0.00% 11.76% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 11.76% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 11.76% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 11.76% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 11.76% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 11.76% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 11.76% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 11.76% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 11.76% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 11.76% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 11.76% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 11.76% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 11.76% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 11.76% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 11.76% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 11.76% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 11.76% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 11.76% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 11.76% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 11.76% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 11.76% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 11.76% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 22 43.14% 54.90% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 23 45.10% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 2866 70.80% 70.80% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 1 0.02% 70.83% # Type of FU issued
-system.cpu.iq.FU_type_0::IntDiv 0 0.00% 70.83% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 70.83% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 70.83% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 70.83% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatMult 0 0.00% 70.83% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 70.83% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 70.83% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 70.83% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 70.83% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 70.83% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 70.83% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 70.83% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 70.83% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMult 0 0.00% 70.83% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 70.83% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShift 0 0.00% 70.83% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 70.83% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 70.83% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 70.83% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 70.83% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 70.83% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 70.83% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 70.83% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 70.83% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 70.83% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 70.83% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 70.83% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 786 19.42% 90.24% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 395 9.76% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 2776 71.34% 71.34% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 1 0.03% 71.37% # Type of FU issued
+system.cpu.iq.FU_type_0::IntDiv 0 0.00% 71.37% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 71.37% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 71.37% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 71.37% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatMult 0 0.00% 71.37% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 71.37% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 71.37% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 71.37% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 71.37% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 71.37% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 71.37% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 71.37% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 71.37% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMult 0 0.00% 71.37% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 71.37% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShift 0 0.00% 71.37% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 71.37% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 71.37% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 71.37% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 71.37% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 71.37% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 71.37% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 71.37% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 71.37% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 71.37% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 71.37% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 71.37% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 739 18.99% 90.36% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 375 9.64% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 4048 # Type of FU issued
-system.cpu.iq.rate 0.169005 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 44 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.010870 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 15887 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 7327 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 3655 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.FU_type_0::total 3891 # Type of FU issued
+system.cpu.iq.rate 0.165349 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 51 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.013107 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 15045 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 6745 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 3580 # Number of integer instruction queue wakeup accesses
system.cpu.iq.fp_inst_queue_reads 13 # Number of floating instruction queue reads
system.cpu.iq.fp_inst_queue_writes 6 # Number of floating instruction queue writes
system.cpu.iq.fp_inst_queue_wakeup_accesses 6 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 4085 # Number of integer alu accesses
+system.cpu.iq.int_alu_accesses 3935 # Number of integer alu accesses
system.cpu.iq.fp_alu_accesses 7 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 33 # Number of loads that had data forwarded from stores
+system.cpu.iew.lsq.thread0.forwLoads 32 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 542 # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses 1 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.squashedLoads 468 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 0 # Number of memory responses ignored because the instruction is squashed
system.cpu.iew.lsq.thread0.memOrderViolation 4 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 176 # Number of stores squashed
+system.cpu.iew.lsq.thread0.squashedStores 161 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
system.cpu.iew.lsq.thread0.rescheduledLoads 0 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread0.cacheBlocked 16 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.lsq.thread0.cacheBlocked 24 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 497 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 231 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 3 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 5316 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 162 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 957 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 470 # Number of dispatched store instructions
+system.cpu.iew.iewSquashCycles 180 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 393 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 5 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 5027 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 28 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 883 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 455 # Number of dispatched store instructions
system.cpu.iew.iewDispNonSpecInsts 6 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 2 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewIQFullEvents 3 # Number of times the IQ has become full, causing a stall
system.cpu.iew.iewLSQFullEvents 0 # Number of times the LSQ has become full, causing a stall
system.cpu.iew.memOrderViolationEvents 4 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 53 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 162 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 215 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 3860 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 744 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 188 # Number of squashed instructions skipped in execute
+system.cpu.iew.predictedTakenIncorrect 22 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 169 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 191 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 3755 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 713 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 136 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
system.cpu.iew.exec_nop 336 # number of nop insts executed
-system.cpu.iew.exec_refs 1132 # number of memory reference insts executed
-system.cpu.iew.exec_branches 644 # Number of branches executed
-system.cpu.iew.exec_stores 388 # Number of stores executed
-system.cpu.iew.exec_rate 0.161156 # Inst execution rate
-system.cpu.iew.wb_sent 3742 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 3661 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 1713 # num instructions producing a value
-system.cpu.iew.wb_consumers 2215 # num instructions consuming a value
+system.cpu.iew.exec_refs 1083 # number of memory reference insts executed
+system.cpu.iew.exec_branches 638 # Number of branches executed
+system.cpu.iew.exec_stores 370 # Number of stores executed
+system.cpu.iew.exec_rate 0.159570 # Inst execution rate
+system.cpu.iew.wb_sent 3650 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 3586 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 1711 # num instructions producing a value
+system.cpu.iew.wb_consumers 2190 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 0.152847 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.773363 # average fanout of values written-back
+system.cpu.iew.wb_rate 0.152388 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.781279 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.commit.commitSquashedInsts 2734 # The number of squashed insts skipped by commit
+system.cpu.commit.commitSquashedInsts 2437 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 4 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 180 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 7209 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 0.357331 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 1.199884 # Number of insts commited each cycle
+system.cpu.commit.branchMispredicts 157 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 6757 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 0.381234 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 1.252230 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 6340 87.95% 87.95% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 204 2.83% 90.78% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 308 4.27% 95.05% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 114 1.58% 96.63% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 72 1.00% 97.63% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 51 0.71% 98.34% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 32 0.44% 98.78% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 25 0.35% 99.13% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 63 0.87% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 5909 87.45% 87.45% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 193 2.86% 90.31% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 297 4.40% 94.70% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 108 1.60% 96.30% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 72 1.07% 97.37% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 53 0.78% 98.15% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 33 0.49% 98.64% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 22 0.33% 98.96% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 70 1.04% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 7209 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::total 6757 # Number of insts commited each cycle
system.cpu.commit.committedInsts 2576 # Number of instructions committed
system.cpu.commit.committedOps 2576 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
@@ -561,182 +560,182 @@ system.cpu.commit.op_class_0::MemWrite 294 11.41% 100.00% # Cl
system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction
system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction
system.cpu.commit.op_class_0::total 2576 # Class of committed instruction
-system.cpu.commit.bw_lim_events 63 # number cycles where commit BW limit reached
+system.cpu.commit.bw_lim_events 70 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 12209 # The number of ROB reads
-system.cpu.rob.rob_writes 11130 # The number of ROB writes
-system.cpu.timesIdled 157 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 16246 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.rob.rob_reads 11453 # The number of ROB reads
+system.cpu.rob.rob_writes 10498 # The number of ROB writes
+system.cpu.timesIdled 160 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 16321 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 2387 # Number of Instructions Simulated
system.cpu.committedOps 2387 # Number of Ops (including micro ops) Simulated
-system.cpu.cpi 10.034353 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 10.034353 # CPI: Total CPI of All Threads
-system.cpu.ipc 0.099658 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 0.099658 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 4675 # number of integer regfile reads
-system.cpu.int_regfile_writes 2829 # number of integer regfile writes
+system.cpu.cpi 9.858400 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 9.858400 # CPI: Total CPI of All Threads
+system.cpu.ipc 0.101436 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 0.101436 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 4543 # number of integer regfile reads
+system.cpu.int_regfile_writes 2774 # number of integer regfile writes
system.cpu.fp_regfile_reads 6 # number of floating regfile reads
system.cpu.misc_regfile_reads 1 # number of misc regfile reads
system.cpu.misc_regfile_writes 1 # number of misc regfile writes
-system.cpu.toL2Bus.throughput 1458978748 # Throughput (bytes/s)
-system.cpu.toL2Bus.trans_dist::ReadReq 249 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadResp 249 # Transaction distribution
+system.cpu.toL2Bus.throughput 1479580128 # Throughput (bytes/s)
+system.cpu.toL2Bus.trans_dist::ReadReq 248 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadResp 248 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadExReq 24 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadExResp 24 # Transaction distribution
-system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 376 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 374 # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 170 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count::total 546 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 12032 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count::total 544 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 11968 # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 5440 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size::total 17472 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.data_through_bus 17472 # Total data (bytes)
+system.cpu.toL2Bus.tot_pkt_size::total 17408 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.data_through_bus 17408 # Total data (bytes)
system.cpu.toL2Bus.snoop_data_through_bus 0 # Total snoop data (bytes)
-system.cpu.toL2Bus.reqLayer0.occupancy 136500 # Layer occupancy (ticks)
-system.cpu.toL2Bus.reqLayer0.utilization 1.1 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer0.occupancy 316750 # Layer occupancy (ticks)
-system.cpu.toL2Bus.respLayer0.utilization 2.6 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer1.occupancy 133500 # Layer occupancy (ticks)
+system.cpu.toL2Bus.reqLayer0.occupancy 136000 # Layer occupancy (ticks)
+system.cpu.toL2Bus.reqLayer0.utilization 1.2 # Layer utilization (%)
+system.cpu.toL2Bus.respLayer0.occupancy 314250 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.utilization 2.7 # Layer utilization (%)
+system.cpu.toL2Bus.respLayer1.occupancy 133250 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization 1.1 # Layer utilization (%)
system.cpu.icache.tags.replacements 0 # number of replacements
-system.cpu.icache.tags.tagsinuse 93.052678 # Cycle average of tags in use
-system.cpu.icache.tags.total_refs 820 # Total number of references to valid blocks.
-system.cpu.icache.tags.sampled_refs 188 # Sample count of references to valid blocks.
-system.cpu.icache.tags.avg_refs 4.361702 # Average number of references to valid blocks.
+system.cpu.icache.tags.tagsinuse 92.065177 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 685 # Total number of references to valid blocks.
+system.cpu.icache.tags.sampled_refs 187 # Sample count of references to valid blocks.
+system.cpu.icache.tags.avg_refs 3.663102 # Average number of references to valid blocks.
system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst 93.052678 # Average occupied blocks per requestor
-system.cpu.icache.tags.occ_percent::cpu.inst 0.045436 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_percent::total 0.045436 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_task_id_blocks::1024 188 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::0 161 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::1 27 # Occupied blocks per task id
-system.cpu.icache.tags.occ_task_id_percent::1024 0.091797 # Percentage of cache occupancy per task id
-system.cpu.icache.tags.tag_accesses 2328 # Number of tag accesses
-system.cpu.icache.tags.data_accesses 2328 # Number of data accesses
-system.cpu.icache.ReadReq_hits::cpu.inst 820 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 820 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 820 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 820 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 820 # number of overall hits
-system.cpu.icache.overall_hits::total 820 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 250 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 250 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 250 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 250 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 250 # number of overall misses
-system.cpu.icache.overall_misses::total 250 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 17505249 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 17505249 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 17505249 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 17505249 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 17505249 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 17505249 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 1070 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 1070 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 1070 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 1070 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 1070 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 1070 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.233645 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.233645 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.233645 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.233645 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.233645 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.233645 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 70020.996000 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 70020.996000 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 70020.996000 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 70020.996000 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 70020.996000 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 70020.996000 # average overall miss latency
-system.cpu.icache.blocked_cycles::no_mshrs 112 # number of cycles access was blocked
+system.cpu.icache.tags.occ_blocks::cpu.inst 92.065177 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.044954 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.044954 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_task_id_blocks::1024 187 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::0 163 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::1 24 # Occupied blocks per task id
+system.cpu.icache.tags.occ_task_id_percent::1024 0.091309 # Percentage of cache occupancy per task id
+system.cpu.icache.tags.tag_accesses 2063 # Number of tag accesses
+system.cpu.icache.tags.data_accesses 2063 # Number of data accesses
+system.cpu.icache.ReadReq_hits::cpu.inst 685 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 685 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 685 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 685 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 685 # number of overall hits
+system.cpu.icache.overall_hits::total 685 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 253 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 253 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 253 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 253 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 253 # number of overall misses
+system.cpu.icache.overall_misses::total 253 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 17329249 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 17329249 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 17329249 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 17329249 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 17329249 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 17329249 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 938 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 938 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 938 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 938 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 938 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 938 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.269723 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.269723 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.269723 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.269723 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.269723 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.269723 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 68495.055336 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 68495.055336 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 68495.055336 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 68495.055336 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 68495.055336 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 68495.055336 # average overall miss latency
+system.cpu.icache.blocked_cycles::no_mshrs 110 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 2 # number of cycles access was blocked
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.avg_blocked_cycles::no_mshrs 56 # average number of cycles each access was blocked
+system.cpu.icache.avg_blocked_cycles::no_mshrs 55 # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 62 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 62 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 62 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 62 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 62 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 62 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 188 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 188 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 188 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 188 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 188 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 188 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 13109499 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 13109499 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 13109499 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 13109499 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 13109499 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 13109499 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.175701 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.175701 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.175701 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.175701 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.175701 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.175701 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 69731.377660 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 69731.377660 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 69731.377660 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 69731.377660 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 69731.377660 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 69731.377660 # average overall mshr miss latency
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 66 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 66 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 66 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 66 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 66 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 66 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 187 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 187 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 187 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 187 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 187 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 187 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 12893999 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 12893999 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 12893999 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 12893999 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 12893999 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 12893999 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.199360 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.199360 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.199360 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.199360 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.199360 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.199360 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 68951.866310 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 68951.866310 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 68951.866310 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 68951.866310 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 68951.866310 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 68951.866310 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.tags.replacements 0 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 121.888470 # Cycle average of tags in use
+system.cpu.l2cache.tags.tagsinuse 121.503793 # Cycle average of tags in use
system.cpu.l2cache.tags.total_refs 0 # Total number of references to valid blocks.
-system.cpu.l2cache.tags.sampled_refs 249 # Sample count of references to valid blocks.
+system.cpu.l2cache.tags.sampled_refs 248 # Sample count of references to valid blocks.
system.cpu.l2cache.tags.avg_refs 0 # Average number of references to valid blocks.
system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.tags.occ_blocks::cpu.inst 93.250833 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.data 28.637638 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_percent::cpu.inst 0.002846 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.data 0.000874 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::total 0.003720 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_task_id_blocks::1024 249 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::0 211 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::1 38 # Occupied blocks per task id
-system.cpu.l2cache.tags.occ_task_id_percent::1024 0.007599 # Percentage of cache occupancy per task id
-system.cpu.l2cache.tags.tag_accesses 2457 # Number of tag accesses
-system.cpu.l2cache.tags.data_accesses 2457 # Number of data accesses
-system.cpu.l2cache.ReadReq_misses::cpu.inst 188 # number of ReadReq misses
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 92.265551 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 29.238242 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.002816 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.data 0.000892 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.003708 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_task_id_blocks::1024 248 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::0 214 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::1 34 # Occupied blocks per task id
+system.cpu.l2cache.tags.occ_task_id_percent::1024 0.007568 # Percentage of cache occupancy per task id
+system.cpu.l2cache.tags.tag_accesses 2448 # Number of tag accesses
+system.cpu.l2cache.tags.data_accesses 2448 # Number of data accesses
+system.cpu.l2cache.ReadReq_misses::cpu.inst 187 # number of ReadReq misses
system.cpu.l2cache.ReadReq_misses::cpu.data 61 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 249 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 248 # number of ReadReq misses
system.cpu.l2cache.ReadExReq_misses::cpu.data 24 # number of ReadExReq misses
system.cpu.l2cache.ReadExReq_misses::total 24 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 188 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.inst 187 # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::cpu.data 85 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 273 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 188 # number of overall misses
+system.cpu.l2cache.demand_misses::total 272 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 187 # number of overall misses
system.cpu.l2cache.overall_misses::cpu.data 85 # number of overall misses
-system.cpu.l2cache.overall_misses::total 273 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 12920750 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 4652000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 17572750 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 1688000 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 1688000 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 12920750 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 6340000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 19260750 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 12920750 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 6340000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 19260750 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 188 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.overall_misses::total 272 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 12706250 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 4451500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 17157750 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 1692250 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 1692250 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 12706250 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 6143750 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 18850000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 12706250 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 6143750 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 18850000 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 187 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::cpu.data 61 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 249 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 248 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::cpu.data 24 # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::total 24 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 188 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.inst 187 # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses::cpu.data 85 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 273 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 188 # number of overall (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 272 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 187 # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses::cpu.data 85 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 273 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 272 # number of overall (read+write) accesses
system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 1 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_miss_rate::cpu.data 1 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_miss_rate::total 1 # miss rate for ReadReq accesses
@@ -748,17 +747,17 @@ system.cpu.l2cache.demand_miss_rate::total 1 #
system.cpu.l2cache.overall_miss_rate::cpu.inst 1 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::cpu.data 1 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::total 1 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 68727.393617 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 76262.295082 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 70573.293173 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 70333.333333 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 70333.333333 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 68727.393617 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 74588.235294 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 70552.197802 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 68727.393617 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 74588.235294 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 70552.197802 # average overall miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 67947.860963 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 72975.409836 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 69184.475806 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 70510.416667 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 70510.416667 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 67947.860963 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 72279.411765 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 69301.470588 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 67947.860963 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 72279.411765 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 69301.470588 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -767,28 +766,28 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 188 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 187 # number of ReadReq MSHR misses
system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 61 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 249 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 248 # number of ReadReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 24 # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::total 24 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 188 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 187 # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.data 85 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 273 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 188 # number of overall MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 272 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 187 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.data 85 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 273 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 10547750 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 3905000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 14452750 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 1393500 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 1393500 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 10547750 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 5298500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 15846250 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 10547750 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 5298500 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 15846250 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_misses::total 272 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 10348750 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 3702000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 14050750 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 1398750 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 1398750 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 10348750 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 5100750 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 15449500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 10348750 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 5100750 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 15449500 # number of overall MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 1 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::total 1 # mshr miss rate for ReadReq accesses
@@ -800,97 +799,97 @@ system.cpu.l2cache.demand_mshr_miss_rate::total 1
system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 1 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 1 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::total 1 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 56105.053191 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 64016.393443 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 58043.172691 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 58062.500000 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 58062.500000 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 56105.053191 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 62335.294118 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 58044.871795 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 56105.053191 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 62335.294118 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 58044.871795 # average overall mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 55340.909091 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 60688.524590 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 56656.250000 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 58281.250000 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 58281.250000 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 55340.909091 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 60008.823529 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 56799.632353 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 55340.909091 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 60008.823529 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 56799.632353 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.dcache.tags.replacements 0 # number of replacements
-system.cpu.dcache.tags.tagsinuse 45.583444 # Cycle average of tags in use
-system.cpu.dcache.tags.total_refs 761 # Total number of references to valid blocks.
+system.cpu.dcache.tags.tagsinuse 46.118379 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 729 # Total number of references to valid blocks.
system.cpu.dcache.tags.sampled_refs 85 # Sample count of references to valid blocks.
-system.cpu.dcache.tags.avg_refs 8.952941 # Average number of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 8.576471 # Average number of references to valid blocks.
system.cpu.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.data 45.583444 # Average occupied blocks per requestor
-system.cpu.dcache.tags.occ_percent::cpu.data 0.011129 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_percent::total 0.011129 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_blocks::cpu.data 46.118379 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.011259 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.011259 # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_task_id_blocks::1024 85 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::0 67 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::1 18 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::0 69 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::1 16 # Occupied blocks per task id
system.cpu.dcache.tags.occ_task_id_percent::1024 0.020752 # Percentage of cache occupancy per task id
-system.cpu.dcache.tags.tag_accesses 1999 # Number of tag accesses
-system.cpu.dcache.tags.data_accesses 1999 # Number of data accesses
-system.cpu.dcache.ReadReq_hits::cpu.data 548 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 548 # number of ReadReq hits
+system.cpu.dcache.tags.tag_accesses 1939 # Number of tag accesses
+system.cpu.dcache.tags.data_accesses 1939 # Number of data accesses
+system.cpu.dcache.ReadReq_hits::cpu.data 516 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 516 # number of ReadReq hits
system.cpu.dcache.WriteReq_hits::cpu.data 213 # number of WriteReq hits
system.cpu.dcache.WriteReq_hits::total 213 # number of WriteReq hits
-system.cpu.dcache.demand_hits::cpu.data 761 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 761 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 761 # number of overall hits
-system.cpu.dcache.overall_hits::total 761 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 115 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 115 # number of ReadReq misses
+system.cpu.dcache.demand_hits::cpu.data 729 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 729 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 729 # number of overall hits
+system.cpu.dcache.overall_hits::total 729 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 117 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 117 # number of ReadReq misses
system.cpu.dcache.WriteReq_misses::cpu.data 81 # number of WriteReq misses
system.cpu.dcache.WriteReq_misses::total 81 # number of WriteReq misses
-system.cpu.dcache.demand_misses::cpu.data 196 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 196 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 196 # number of overall misses
-system.cpu.dcache.overall_misses::total 196 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 7876750 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 7876750 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 5302250 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 5302250 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 13179000 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 13179000 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 13179000 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 13179000 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 663 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 663 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.demand_misses::cpu.data 198 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 198 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 198 # number of overall misses
+system.cpu.dcache.overall_misses::total 198 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 7443000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 7443000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 5304000 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 5304000 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 12747000 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 12747000 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 12747000 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 12747000 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 633 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 633 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 294 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 294 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 957 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 957 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 957 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 957 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.173454 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.173454 # miss rate for ReadReq accesses
+system.cpu.dcache.demand_accesses::cpu.data 927 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 927 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 927 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 927 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.184834 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.184834 # miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.275510 # miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_miss_rate::total 0.275510 # miss rate for WriteReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.204807 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.204807 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.204807 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.204807 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 68493.478261 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 68493.478261 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 65459.876543 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 65459.876543 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 67239.795918 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 67239.795918 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 67239.795918 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 67239.795918 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 145 # number of cycles access was blocked
+system.cpu.dcache.demand_miss_rate::cpu.data 0.213592 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.213592 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.213592 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.213592 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 63615.384615 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 63615.384615 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 65481.481481 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 65481.481481 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 64378.787879 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 64378.787879 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 64378.787879 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 64378.787879 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 131 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 4 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 2 # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 36.250000 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 65.500000 # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 54 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 54 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 56 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 56 # number of ReadReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits::cpu.data 57 # number of WriteReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits::total 57 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 111 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 111 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 111 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 111 # number of overall MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 113 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 113 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 113 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 113 # number of overall MSHR hits
system.cpu.dcache.ReadReq_mshr_misses::cpu.data 61 # number of ReadReq MSHR misses
system.cpu.dcache.ReadReq_mshr_misses::total 61 # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses::cpu.data 24 # number of WriteReq MSHR misses
@@ -899,30 +898,30 @@ system.cpu.dcache.demand_mshr_misses::cpu.data 85
system.cpu.dcache.demand_mshr_misses::total 85 # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses::cpu.data 85 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_misses::total 85 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 4713000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 4713000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 1713500 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 1713500 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 6426500 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 6426500 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 6426500 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 6426500 # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.092006 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.092006 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 4512500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 4512500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 1717750 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 1717750 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 6230250 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 6230250 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 6230250 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 6230250 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.096367 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.096367 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.081633 # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.081633 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.088819 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.088819 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.088819 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.088819 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 77262.295082 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 77262.295082 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 71395.833333 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 71395.833333 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 75605.882353 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 75605.882353 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 75605.882353 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 75605.882353 # average overall mshr miss latency
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.091694 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.091694 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.091694 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.091694 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 73975.409836 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 73975.409836 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 71572.916667 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 71572.916667 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 73297.058824 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 73297.058824 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 73297.058824 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 73297.058824 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
diff --git a/tests/quick/se/00.hello/ref/arm/linux/minor-timing/stats.txt b/tests/quick/se/00.hello/ref/arm/linux/minor-timing/stats.txt
index e6065a0ab..65ff8dd3e 100644
--- a/tests/quick/se/00.hello/ref/arm/linux/minor-timing/stats.txt
+++ b/tests/quick/se/00.hello/ref/arm/linux/minor-timing/stats.txt
@@ -1,532 +1,51 @@
---------- Begin Simulation Statistics ----------
-final_tick 27963000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
-host_inst_rate 75358 # Simulator instruction rate (inst/s)
-host_mem_usage 292860 # Number of bytes of host memory used
-host_op_rate 93985 # Simulator op (including micro ops) rate (op/s)
-host_seconds 0.06 # Real time elapsed on the host
-host_tick_rate 457698243 # Simulator tick rate (ticks/s)
+sim_seconds 0.000028 # Number of seconds simulated
+sim_ticks 27911000 # Number of ticks simulated
+final_tick 27911000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
+host_inst_rate 66829 # Simulator instruction rate (inst/s)
+host_op_rate 78212 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 404876453 # Simulator tick rate (ticks/s)
+host_mem_usage 278412 # Number of bytes of host memory used
+host_seconds 0.07 # Real time elapsed on the host
sim_insts 4604 # Number of instructions simulated
-sim_ops 5742 # Number of ops (including micro ops) simulated
-sim_seconds 0.000028 # Number of seconds simulated
-sim_ticks 27963000 # Number of ticks simulated
+sim_ops 5390 # Number of ops (including micro ops) simulated
+system.voltage_domain.voltage 1 # Voltage in Volts
system.clk_domain.clock 1000 # Clock period in ticks
-system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 21.219512 # BTB Hit Percentage
-system.cpu.branchPred.BTBHits 348 # Number of BTB hits
-system.cpu.branchPred.BTBLookups 1640 # Number of BTB lookups
-system.cpu.branchPred.RASInCorrect 16 # Number of incorrect RAS predictions.
-system.cpu.branchPred.condIncorrect 349 # Number of conditional branches incorrect
-system.cpu.branchPred.condPredicted 1370 # Number of conditional branches predicted
-system.cpu.branchPred.lookups 2005 # Number of BP lookups
-system.cpu.branchPred.usedRAS 202 # Number of times the RAS was used to get a target.
-system.cpu.committedInsts 4604 # Number of instructions committed
-system.cpu.committedOps 5742 # Number of ops (including micro ops) committed
-system.cpu.cpi 12.147263 # CPI: cycles per instruction
-system.cpu.dcache.LoadLockedReq_accesses::cpu.inst 11 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::total 11 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_hits::cpu.inst 11 # number of LoadLockedReq hits
-system.cpu.dcache.LoadLockedReq_hits::total 11 # number of LoadLockedReq hits
-system.cpu.dcache.ReadReq_accesses::cpu.inst 1318 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 1318 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.inst 60367.304348 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 60367.304348 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.inst 60667.563107 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 60667.563107 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_hits::cpu.inst 1203 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 1203 # number of ReadReq hits
-system.cpu.dcache.ReadReq_miss_latency::cpu.inst 6942240 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 6942240 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_rate::cpu.inst 0.087253 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.087253 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_misses::cpu.inst 115 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 115 # number of ReadReq misses
-system.cpu.dcache.ReadReq_mshr_hits::cpu.inst 12 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 12 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.inst 6248759 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 6248759 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.inst 0.078149 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.078149 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_misses::cpu.inst 103 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 103 # number of ReadReq MSHR misses
-system.cpu.dcache.StoreCondReq_accesses::cpu.inst 11 # number of StoreCondReq accesses(hits+misses)
-system.cpu.dcache.StoreCondReq_accesses::total 11 # number of StoreCondReq accesses(hits+misses)
-system.cpu.dcache.StoreCondReq_hits::cpu.inst 11 # number of StoreCondReq hits
-system.cpu.dcache.StoreCondReq_hits::total 11 # number of StoreCondReq hits
-system.cpu.dcache.WriteReq_accesses::cpu.inst 913 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses::total 913 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.inst 68664.179104 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 68664.179104 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.inst 66843.023256 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 66843.023256 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_hits::cpu.inst 846 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 846 # number of WriteReq hits
-system.cpu.dcache.WriteReq_miss_latency::cpu.inst 4600500 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 4600500 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_rate::cpu.inst 0.073384 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.073384 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_misses::cpu.inst 67 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 67 # number of WriteReq misses
-system.cpu.dcache.WriteReq_mshr_hits::cpu.inst 24 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 24 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.inst 2874250 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 2874250 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.inst 0.047097 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.047097 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.inst 43 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 43 # number of WriteReq MSHR misses
-system.cpu.dcache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
-system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
-system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.demand_accesses::cpu.inst 2231 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 2231 # number of demand (read+write) accesses
-system.cpu.dcache.demand_avg_miss_latency::cpu.inst 63421.648352 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 63421.648352 # average overall miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.inst 62486.363014 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 62486.363014 # average overall mshr miss latency
-system.cpu.dcache.demand_hits::cpu.inst 2049 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 2049 # number of demand (read+write) hits
-system.cpu.dcache.demand_miss_latency::cpu.inst 11542740 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 11542740 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_rate::cpu.inst 0.081578 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.081578 # miss rate for demand accesses
-system.cpu.dcache.demand_misses::cpu.inst 182 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 182 # number of demand (read+write) misses
-system.cpu.dcache.demand_mshr_hits::cpu.inst 36 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 36 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_miss_latency::cpu.inst 9123009 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 9123009 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_rate::cpu.inst 0.065442 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.065442 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_misses::cpu.inst 146 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 146 # number of demand (read+write) MSHR misses
-system.cpu.dcache.fast_writes 0 # number of fast writes performed
-system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.overall_accesses::cpu.inst 2231 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 2231 # number of overall (read+write) accesses
-system.cpu.dcache.overall_avg_miss_latency::cpu.inst 63421.648352 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 63421.648352 # average overall miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.inst 62486.363014 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 62486.363014 # average overall mshr miss latency
-system.cpu.dcache.overall_hits::cpu.inst 2049 # number of overall hits
-system.cpu.dcache.overall_hits::total 2049 # number of overall hits
-system.cpu.dcache.overall_miss_latency::cpu.inst 11542740 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 11542740 # number of overall miss cycles
-system.cpu.dcache.overall_miss_rate::cpu.inst 0.081578 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.081578 # miss rate for overall accesses
-system.cpu.dcache.overall_misses::cpu.inst 182 # number of overall misses
-system.cpu.dcache.overall_misses::total 182 # number of overall misses
-system.cpu.dcache.overall_mshr_hits::cpu.inst 36 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 36 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_miss_latency::cpu.inst 9123009 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 9123009 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_rate::cpu.inst 0.065442 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.065442 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_misses::cpu.inst 146 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 146 # number of overall MSHR misses
-system.cpu.dcache.tags.age_task_id_blocks_1024::0 38 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::1 108 # Occupied blocks per task id
-system.cpu.dcache.tags.avg_refs 14.184932 # Average number of references to valid blocks.
-system.cpu.dcache.tags.data_accesses 4652 # Number of data accesses
-system.cpu.dcache.tags.occ_blocks::cpu.inst 86.831207 # Average occupied blocks per requestor
-system.cpu.dcache.tags.occ_percent::cpu.inst 0.021199 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_percent::total 0.021199 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_task_id_blocks::1024 146 # Occupied blocks per task id
-system.cpu.dcache.tags.occ_task_id_percent::1024 0.035645 # Percentage of cache occupancy per task id
-system.cpu.dcache.tags.replacements 0 # number of replacements
-system.cpu.dcache.tags.sampled_refs 146 # Sample count of references to valid blocks.
-system.cpu.dcache.tags.tag_accesses 4652 # Number of tag accesses
-system.cpu.dcache.tags.tagsinuse 86.831207 # Cycle average of tags in use
-system.cpu.dcache.tags.total_refs 2071 # Total number of references to valid blocks.
-system.cpu.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.discardedOps 1297 # Number of ops (including micro ops) which were discarded before commit
-system.cpu.dstage2_mmu.stage2_tlb.accesses 0 # DTB accesses
-system.cpu.dstage2_mmu.stage2_tlb.align_faults 0 # Number of TLB faults due to alignment restrictions
-system.cpu.dstage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions
-system.cpu.dstage2_mmu.stage2_tlb.flush_entries 0 # Number of entries that have been flushed from TLB
-system.cpu.dstage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed
-system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
-system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
-system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
-system.cpu.dstage2_mmu.stage2_tlb.hits 0 # DTB hits
-system.cpu.dstage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses
-system.cpu.dstage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits
-system.cpu.dstage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses
-system.cpu.dstage2_mmu.stage2_tlb.misses 0 # DTB misses
-system.cpu.dstage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions
-system.cpu.dstage2_mmu.stage2_tlb.prefetch_faults 0 # Number of TLB faults due to prefetch
-system.cpu.dstage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses
-system.cpu.dstage2_mmu.stage2_tlb.read_hits 0 # DTB read hits
-system.cpu.dstage2_mmu.stage2_tlb.read_misses 0 # DTB read misses
-system.cpu.dstage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses
-system.cpu.dstage2_mmu.stage2_tlb.write_hits 0 # DTB write hits
-system.cpu.dstage2_mmu.stage2_tlb.write_misses 0 # DTB write misses
-system.cpu.dtb.accesses 0 # DTB accesses
-system.cpu.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions
-system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions
-system.cpu.dtb.flush_entries 0 # Number of entries that have been flushed from TLB
-system.cpu.dtb.flush_tlb 0 # Number of times complete TLB was flushed
-system.cpu.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
-system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
-system.cpu.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
-system.cpu.dtb.hits 0 # DTB hits
-system.cpu.dtb.inst_accesses 0 # ITB inst accesses
-system.cpu.dtb.inst_hits 0 # ITB inst hits
-system.cpu.dtb.inst_misses 0 # ITB inst misses
-system.cpu.dtb.misses 0 # DTB misses
-system.cpu.dtb.perms_faults 0 # Number of TLB faults due to permissions restrictions
-system.cpu.dtb.prefetch_faults 0 # Number of TLB faults due to prefetch
-system.cpu.dtb.read_accesses 0 # DTB read accesses
-system.cpu.dtb.read_hits 0 # DTB read hits
-system.cpu.dtb.read_misses 0 # DTB read misses
-system.cpu.dtb.write_accesses 0 # DTB write accesses
-system.cpu.dtb.write_hits 0 # DTB write hits
-system.cpu.dtb.write_misses 0 # DTB write misses
-system.cpu.icache.ReadReq_accesses::cpu.inst 2307 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 2307 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 66806.250000 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 66806.250000 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 64396.875000 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 64396.875000 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_hits::cpu.inst 1987 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 1987 # number of ReadReq hits
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 21378000 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 21378000 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.138708 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.138708 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_misses::cpu.inst 320 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 320 # number of ReadReq misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 20607000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 20607000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.138708 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.138708 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 320 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 320 # number of ReadReq MSHR misses
-system.cpu.icache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
-system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
-system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
-system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
-system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.demand_accesses::cpu.inst 2307 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 2307 # number of demand (read+write) accesses
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 66806.250000 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 66806.250000 # average overall miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 64396.875000 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 64396.875000 # average overall mshr miss latency
-system.cpu.icache.demand_hits::cpu.inst 1987 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 1987 # number of demand (read+write) hits
-system.cpu.icache.demand_miss_latency::cpu.inst 21378000 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 21378000 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_rate::cpu.inst 0.138708 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.138708 # miss rate for demand accesses
-system.cpu.icache.demand_misses::cpu.inst 320 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 320 # number of demand (read+write) misses
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 20607000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 20607000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.138708 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.138708 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_misses::cpu.inst 320 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 320 # number of demand (read+write) MSHR misses
-system.cpu.icache.fast_writes 0 # number of fast writes performed
-system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.icache.overall_accesses::cpu.inst 2307 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 2307 # number of overall (read+write) accesses
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 66806.250000 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 66806.250000 # average overall miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 64396.875000 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 64396.875000 # average overall mshr miss latency
-system.cpu.icache.overall_hits::cpu.inst 1987 # number of overall hits
-system.cpu.icache.overall_hits::total 1987 # number of overall hits
-system.cpu.icache.overall_miss_latency::cpu.inst 21378000 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 21378000 # number of overall miss cycles
-system.cpu.icache.overall_miss_rate::cpu.inst 0.138708 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.138708 # miss rate for overall accesses
-system.cpu.icache.overall_misses::cpu.inst 320 # number of overall misses
-system.cpu.icache.overall_misses::total 320 # number of overall misses
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 20607000 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 20607000 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.138708 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.138708 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_misses::cpu.inst 320 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 320 # number of overall MSHR misses
-system.cpu.icache.tags.age_task_id_blocks_1024::0 114 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::1 203 # Occupied blocks per task id
-system.cpu.icache.tags.avg_refs 6.209375 # Average number of references to valid blocks.
-system.cpu.icache.tags.data_accesses 4934 # Number of data accesses
-system.cpu.icache.tags.occ_blocks::cpu.inst 161.718196 # Average occupied blocks per requestor
-system.cpu.icache.tags.occ_percent::cpu.inst 0.078964 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_percent::total 0.078964 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_task_id_blocks::1024 317 # Occupied blocks per task id
-system.cpu.icache.tags.occ_task_id_percent::1024 0.154785 # Percentage of cache occupancy per task id
-system.cpu.icache.tags.replacements 3 # number of replacements
-system.cpu.icache.tags.sampled_refs 320 # Sample count of references to valid blocks.
-system.cpu.icache.tags.tag_accesses 4934 # Number of tag accesses
-system.cpu.icache.tags.tagsinuse 161.718196 # Cycle average of tags in use
-system.cpu.icache.tags.total_refs 1987 # Total number of references to valid blocks.
-system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.idleCycles 44980 # Total number of cycles that the CPU has spent unscheduled due to idling
-system.cpu.ipc 0.082323 # IPC: instructions per cycle
-system.cpu.istage2_mmu.stage2_tlb.accesses 0 # DTB accesses
-system.cpu.istage2_mmu.stage2_tlb.align_faults 0 # Number of TLB faults due to alignment restrictions
-system.cpu.istage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions
-system.cpu.istage2_mmu.stage2_tlb.flush_entries 0 # Number of entries that have been flushed from TLB
-system.cpu.istage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed
-system.cpu.istage2_mmu.stage2_tlb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
-system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
-system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
-system.cpu.istage2_mmu.stage2_tlb.hits 0 # DTB hits
-system.cpu.istage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses
-system.cpu.istage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits
-system.cpu.istage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses
-system.cpu.istage2_mmu.stage2_tlb.misses 0 # DTB misses
-system.cpu.istage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions
-system.cpu.istage2_mmu.stage2_tlb.prefetch_faults 0 # Number of TLB faults due to prefetch
-system.cpu.istage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses
-system.cpu.istage2_mmu.stage2_tlb.read_hits 0 # DTB read hits
-system.cpu.istage2_mmu.stage2_tlb.read_misses 0 # DTB read misses
-system.cpu.istage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses
-system.cpu.istage2_mmu.stage2_tlb.write_hits 0 # DTB write hits
-system.cpu.istage2_mmu.stage2_tlb.write_misses 0 # DTB write misses
-system.cpu.itb.accesses 0 # DTB accesses
-system.cpu.itb.align_faults 0 # Number of TLB faults due to alignment restrictions
-system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions
-system.cpu.itb.flush_entries 0 # Number of entries that have been flushed from TLB
-system.cpu.itb.flush_tlb 0 # Number of times complete TLB was flushed
-system.cpu.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
-system.cpu.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
-system.cpu.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
-system.cpu.itb.hits 0 # DTB hits
-system.cpu.itb.inst_accesses 0 # ITB inst accesses
-system.cpu.itb.inst_hits 0 # ITB inst hits
-system.cpu.itb.inst_misses 0 # ITB inst misses
-system.cpu.itb.misses 0 # DTB misses
-system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions
-system.cpu.itb.prefetch_faults 0 # Number of TLB faults due to prefetch
-system.cpu.itb.read_accesses 0 # DTB read accesses
-system.cpu.itb.read_hits 0 # DTB read hits
-system.cpu.itb.read_misses 0 # DTB read misses
-system.cpu.itb.write_accesses 0 # DTB write accesses
-system.cpu.itb.write_hits 0 # DTB write hits
-system.cpu.itb.write_misses 0 # DTB write misses
-system.cpu.l2cache.ReadExReq_accesses::cpu.inst 43 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 43 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.inst 65831.395349 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 65831.395349 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.inst 53308.139535 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 53308.139535 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.inst 2830750 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 2830750 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.inst 1 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::total 1 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_misses::cpu.inst 43 # number of ReadExReq misses
-system.cpu.l2cache.ReadExReq_misses::total 43 # number of ReadExReq misses
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.inst 2292250 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 2292250 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.inst 1 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 1 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_misses::cpu.inst 43 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::total 43 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 423 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 423 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 67507.124352 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 67507.124352 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 55150.530504 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 55150.530504 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_hits::cpu.inst 37 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 37 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 26057750 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 26057750 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.912530 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.912530 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_misses::cpu.inst 386 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 386 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 9 # number of ReadReq MSHR hits
-system.cpu.l2cache.ReadReq_mshr_hits::total 9 # number of ReadReq MSHR hits
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 20791750 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 20791750 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.891253 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.891253 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 377 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 377 # number of ReadReq MSHR misses
-system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
-system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
-system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
-system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
-system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.demand_accesses::cpu.inst 466 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 466 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 67339.160839 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 67339.160839 # average overall miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 54961.904762 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 54961.904762 # average overall mshr miss latency
-system.cpu.l2cache.demand_hits::cpu.inst 37 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 37 # number of demand (read+write) hits
-system.cpu.l2cache.demand_miss_latency::cpu.inst 28888500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 28888500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.920601 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.920601 # miss rate for demand accesses
-system.cpu.l2cache.demand_misses::cpu.inst 429 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 429 # number of demand (read+write) misses
-system.cpu.l2cache.demand_mshr_hits::cpu.inst 9 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.demand_mshr_hits::total 9 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 23084000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 23084000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.901288 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.901288 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 420 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 420 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.fast_writes 0 # number of fast writes performed
-system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.l2cache.overall_accesses::cpu.inst 466 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 466 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 67339.160839 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 67339.160839 # average overall miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 54961.904762 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 54961.904762 # average overall mshr miss latency
-system.cpu.l2cache.overall_hits::cpu.inst 37 # number of overall hits
-system.cpu.l2cache.overall_hits::total 37 # number of overall hits
-system.cpu.l2cache.overall_miss_latency::cpu.inst 28888500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 28888500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.920601 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.920601 # miss rate for overall accesses
-system.cpu.l2cache.overall_misses::cpu.inst 429 # number of overall misses
-system.cpu.l2cache.overall_misses::total 429 # number of overall misses
-system.cpu.l2cache.overall_mshr_hits::cpu.inst 9 # number of overall MSHR hits
-system.cpu.l2cache.overall_mshr_hits::total 9 # number of overall MSHR hits
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 23084000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 23084000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.901288 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.901288 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 420 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 420 # number of overall MSHR misses
-system.cpu.l2cache.tags.age_task_id_blocks_1024::0 132 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::1 245 # Occupied blocks per task id
-system.cpu.l2cache.tags.avg_refs 0.098143 # Average number of references to valid blocks.
-system.cpu.l2cache.tags.data_accesses 4148 # Number of data accesses
-system.cpu.l2cache.tags.occ_blocks::cpu.inst 195.926239 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_percent::cpu.inst 0.005979 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::total 0.005979 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_task_id_blocks::1024 377 # Occupied blocks per task id
-system.cpu.l2cache.tags.occ_task_id_percent::1024 0.011505 # Percentage of cache occupancy per task id
-system.cpu.l2cache.tags.replacements 0 # number of replacements
-system.cpu.l2cache.tags.sampled_refs 377 # Sample count of references to valid blocks.
-system.cpu.l2cache.tags.tag_accesses 4148 # Number of tag accesses
-system.cpu.l2cache.tags.tagsinuse 195.926239 # Cycle average of tags in use
-system.cpu.l2cache.tags.total_refs 37 # Total number of references to valid blocks.
-system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.numCycles 55926 # number of cpu cycles simulated
-system.cpu.numFetchSuspends 0 # Number of times Execute suspended instruction fetching
-system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
-system.cpu.tickCycles 10946 # Number of cycles that the CPU actually ticked
-system.cpu.toL2Bus.data_through_bus 29824 # Total data (bytes)
-system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 640 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 292 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count::total 932 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.reqLayer0.occupancy 233000 # Layer occupancy (ticks)
-system.cpu.toL2Bus.reqLayer0.utilization 0.8 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer0.occupancy 545500 # Layer occupancy (ticks)
-system.cpu.toL2Bus.respLayer0.utilization 2.0 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer1.occupancy 234491 # Layer occupancy (ticks)
-system.cpu.toL2Bus.respLayer1.utilization 0.8 # Layer utilization (%)
-system.cpu.toL2Bus.snoop_data_through_bus 0 # Total snoop data (bytes)
-system.cpu.toL2Bus.throughput 1066552230 # Throughput (bytes/s)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 20480 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 9344 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size::total 29824 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.trans_dist::ReadReq 423 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadResp 423 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExReq 43 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExResp 43 # Transaction distribution
-system.cpu.workload.num_syscalls 13 # Number of system calls
-system.cpu_clk_domain.clock 500 # Clock period in ticks
-system.membus.data_through_bus 26880 # Total data (bytes)
-system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 840 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count::total 840 # Packet count per connected master and slave (bytes)
-system.membus.reqLayer0.occupancy 485500 # Layer occupancy (ticks)
-system.membus.reqLayer0.utilization 1.7 # Layer utilization (%)
-system.membus.respLayer1.occupancy 3923500 # Layer occupancy (ticks)
-system.membus.respLayer1.utilization 14.0 # Layer utilization (%)
-system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
-system.membus.throughput 961270250 # Throughput (bytes/s)
-system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 26880 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size::total 26880 # Cumulative packet size per connected master and slave (bytes)
-system.membus.trans_dist::ReadReq 377 # Transaction distribution
-system.membus.trans_dist::ReadResp 377 # Transaction distribution
-system.membus.trans_dist::ReadExReq 43 # Transaction distribution
-system.membus.trans_dist::ReadExResp 43 # Transaction distribution
-system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
-system.physmem.avgGap 66375.00 # Average gap between requests
-system.physmem.avgMemAccLat 24369.64 # Average memory access latency per DRAM burst
-system.physmem.avgQLat 5619.64 # Average queueing delay per DRAM burst
-system.physmem.avgRdBW 961.27 # Average DRAM read bandwidth in MiByte/s
-system.physmem.avgRdBWSys 961.27 # Average system read bandwidth in MiByte/s
-system.physmem.avgRdQLen 1.21 # Average read queue length when enqueuing
-system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MiByte/s
-system.physmem.avgWrBWSys 0.00 # Average system write bandwidth in MiByte/s
-system.physmem.avgWrQLen 0.00 # Average write queue length when enqueuing
-system.physmem.busUtil 7.51 # Data bus utilization in percentage
-system.physmem.busUtilRead 7.51 # Data bus utilization in percentage for reads
-system.physmem.busUtilWrite 0.00 # Data bus utilization in percentage for writes
-system.physmem.bw_inst_read::cpu.inst 695776562 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 695776562 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.inst 961270250 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 961270250 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 961270250 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 961270250 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bytesPerActivate::samples 65 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean 389.907692 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean 267.054058 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev 328.238562 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::0-127 11 16.92% 16.92% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128-255 17 26.15% 43.08% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256-383 12 18.46% 61.54% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384-511 7 10.77% 72.31% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::512-639 3 4.62% 76.92% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640-767 2 3.08% 80.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::768-895 3 4.62% 84.62% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1024-1151 10 15.38% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total 65 # Bytes accessed per row activation
+system.physmem.bytes_read::cpu.inst 26880 # Number of bytes read from this memory
+system.physmem.bytes_read::total 26880 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 19456 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 19456 # Number of instructions bytes read from this memory
+system.physmem.num_reads::cpu.inst 420 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 420 # Number of read requests responded to by this memory
+system.physmem.bw_read::cpu.inst 963061159 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 963061159 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 697072839 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 697072839 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 963061159 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 963061159 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 420 # Number of read requests accepted
+system.physmem.writeReqs 0 # Number of write requests accepted
+system.physmem.readBursts 420 # Number of DRAM read bursts, including those serviced by the write queue
+system.physmem.writeBursts 0 # Number of DRAM write bursts, including those merged in the write queue
system.physmem.bytesReadDRAM 26880 # Total number of bytes read from DRAM
-system.physmem.bytesReadSys 26880 # Total read bytes from the system interface side
system.physmem.bytesReadWrQ 0 # Total number of bytes read from write queue
system.physmem.bytesWritten 0 # Total number of bytes written to DRAM
+system.physmem.bytesReadSys 26880 # Total read bytes from the system interface side
system.physmem.bytesWrittenSys 0 # Total written bytes from the system interface side
-system.physmem.bytes_inst_read::cpu.inst 19456 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 19456 # Number of instructions bytes read from this memory
-system.physmem.bytes_read::cpu.inst 26880 # Number of bytes read from this memory
-system.physmem.bytes_read::total 26880 # Number of bytes read from this memory
-system.physmem.memoryStateTime::IDLE 12000 # Time in different power states
-system.physmem.memoryStateTime::REF 780000 # Time in different power states
-system.physmem.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem.memoryStateTime::ACT 22869500 # Time in different power states
-system.physmem.memoryStateTime::ACT_PDN 0 # Time in different power states
+system.physmem.servicedByWrQ 0 # Number of DRAM read bursts serviced by the write queue
system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write
-system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
-system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
-system.physmem.num_reads::cpu.inst 420 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 420 # Number of read requests responded to by this memory
-system.physmem.pageHitRate 82.62 # Row buffer hit rate, read and write combined
-system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
system.physmem.perBankRdBursts::0 91 # Per bank write bursts
system.physmem.perBankRdBursts::1 51 # Per bank write bursts
system.physmem.perBankRdBursts::2 20 # Per bank write bursts
system.physmem.perBankRdBursts::3 42 # Per bank write bursts
-system.physmem.perBankRdBursts::4 22 # Per bank write bursts
+system.physmem.perBankRdBursts::4 23 # Per bank write bursts
system.physmem.perBankRdBursts::5 41 # Per bank write bursts
system.physmem.perBankRdBursts::6 36 # Per bank write bursts
system.physmem.perBankRdBursts::7 12 # Per bank write bursts
-system.physmem.perBankRdBursts::8 6 # Per bank write bursts
+system.physmem.perBankRdBursts::8 5 # Per bank write bursts
system.physmem.perBankRdBursts::9 6 # Per bank write bursts
system.physmem.perBankRdBursts::10 27 # Per bank write bursts
system.physmem.perBankRdBursts::11 42 # Per bank write bursts
@@ -550,8 +69,25 @@ system.physmem.perBankWrBursts::12 0 # Pe
system.physmem.perBankWrBursts::13 0 # Per bank write bursts
system.physmem.perBankWrBursts::14 0 # Per bank write bursts
system.physmem.perBankWrBursts::15 0 # Per bank write bursts
-system.physmem.rdQLenPdf::0 347 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 65 # What read queue length does an incoming req see
+system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
+system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
+system.physmem.totGap 27825500 # Total gap between requests
+system.physmem.readPktSize::0 0 # Read request sizes (log2)
+system.physmem.readPktSize::1 0 # Read request sizes (log2)
+system.physmem.readPktSize::2 0 # Read request sizes (log2)
+system.physmem.readPktSize::3 0 # Read request sizes (log2)
+system.physmem.readPktSize::4 0 # Read request sizes (log2)
+system.physmem.readPktSize::5 0 # Read request sizes (log2)
+system.physmem.readPktSize::6 420 # Read request sizes (log2)
+system.physmem.writePktSize::0 0 # Write request sizes (log2)
+system.physmem.writePktSize::1 0 # Write request sizes (log2)
+system.physmem.writePktSize::2 0 # Write request sizes (log2)
+system.physmem.writePktSize::3 0 # Write request sizes (log2)
+system.physmem.writePktSize::4 0 # Write request sizes (log2)
+system.physmem.writePktSize::5 0 # Write request sizes (log2)
+system.physmem.writePktSize::6 0 # Write request sizes (log2)
+system.physmem.rdQLenPdf::0 345 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 67 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::2 8 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::3 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::4 0 # What read queue length does an incoming req see
@@ -582,22 +118,6 @@ system.physmem.rdQLenPdf::28 0 # Wh
system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
-system.physmem.readBursts 420 # Number of DRAM read bursts, including those serviced by the write queue
-system.physmem.readPktSize::0 0 # Read request sizes (log2)
-system.physmem.readPktSize::1 0 # Read request sizes (log2)
-system.physmem.readPktSize::2 0 # Read request sizes (log2)
-system.physmem.readPktSize::3 0 # Read request sizes (log2)
-system.physmem.readPktSize::4 0 # Read request sizes (log2)
-system.physmem.readPktSize::5 0 # Read request sizes (log2)
-system.physmem.readPktSize::6 420 # Read request sizes (log2)
-system.physmem.readReqs 420 # Number of read requests accepted
-system.physmem.readRowHitRate 82.62 # Row buffer hit rate for reads
-system.physmem.readRowHits 347 # Number of row buffer hits during reads
-system.physmem.servicedByWrQ 0 # Number of DRAM read bursts serviced by the write queue
-system.physmem.totBusLat 2100000 # Total ticks spent in databus transfers
-system.physmem.totGap 27877500 # Total gap between requests
-system.physmem.totMemAccLat 10235250 # Total ticks spent from burst creation until serviced by the DRAM
-system.physmem.totQLat 2360250 # Total ticks spent queuing
system.physmem.wrQLenPdf::0 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::1 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::2 0 # What write queue length does an incoming req see
@@ -662,17 +182,497 @@ system.physmem.wrQLenPdf::60 0 # Wh
system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
-system.physmem.writeBursts 0 # Number of DRAM write bursts, including those merged in the write queue
-system.physmem.writePktSize::0 0 # Write request sizes (log2)
-system.physmem.writePktSize::1 0 # Write request sizes (log2)
-system.physmem.writePktSize::2 0 # Write request sizes (log2)
-system.physmem.writePktSize::3 0 # Write request sizes (log2)
-system.physmem.writePktSize::4 0 # Write request sizes (log2)
-system.physmem.writePktSize::5 0 # Write request sizes (log2)
-system.physmem.writePktSize::6 0 # Write request sizes (log2)
-system.physmem.writeReqs 0 # Number of write requests accepted
-system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
+system.physmem.bytesPerActivate::samples 64 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 396 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 274.035894 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 327.902425 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::0-127 10 15.62% 15.62% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128-255 17 26.56% 42.19% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256-383 12 18.75% 60.94% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384-511 7 10.94% 71.88% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::512-639 3 4.69% 76.56% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::640-767 2 3.12% 79.69% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768-895 3 4.69% 84.38% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024-1151 10 15.62% 100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total 64 # Bytes accessed per row activation
+system.physmem.totQLat 2525000 # Total ticks spent queuing
+system.physmem.totMemAccLat 10400000 # Total ticks spent from burst creation until serviced by the DRAM
+system.physmem.totBusLat 2100000 # Total ticks spent in databus transfers
+system.physmem.avgQLat 6011.90 # Average queueing delay per DRAM burst
+system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
+system.physmem.avgMemAccLat 24761.90 # Average memory access latency per DRAM burst
+system.physmem.avgRdBW 963.06 # Average DRAM read bandwidth in MiByte/s
+system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MiByte/s
+system.physmem.avgRdBWSys 963.06 # Average system read bandwidth in MiByte/s
+system.physmem.avgWrBWSys 0.00 # Average system write bandwidth in MiByte/s
+system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
+system.physmem.busUtil 7.52 # Data bus utilization in percentage
+system.physmem.busUtilRead 7.52 # Data bus utilization in percentage for reads
+system.physmem.busUtilWrite 0.00 # Data bus utilization in percentage for writes
+system.physmem.avgRdQLen 1.22 # Average read queue length when enqueuing
+system.physmem.avgWrQLen 0.00 # Average write queue length when enqueuing
+system.physmem.readRowHits 348 # Number of row buffer hits during reads
system.physmem.writeRowHits 0 # Number of row buffer hits during writes
-system.voltage_domain.voltage 1 # Voltage in Volts
+system.physmem.readRowHitRate 82.86 # Row buffer hit rate for reads
+system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
+system.physmem.avgGap 66251.19 # Average gap between requests
+system.physmem.pageHitRate 82.86 # Row buffer hit rate, read and write combined
+system.physmem.memoryStateTime::IDLE 12000 # Time in different power states
+system.physmem.memoryStateTime::REF 780000 # Time in different power states
+system.physmem.memoryStateTime::PRE_PDN 0 # Time in different power states
+system.physmem.memoryStateTime::ACT 22840500 # Time in different power states
+system.physmem.memoryStateTime::ACT_PDN 0 # Time in different power states
+system.membus.throughput 963061159 # Throughput (bytes/s)
+system.membus.trans_dist::ReadReq 377 # Transaction distribution
+system.membus.trans_dist::ReadResp 377 # Transaction distribution
+system.membus.trans_dist::ReadExReq 43 # Transaction distribution
+system.membus.trans_dist::ReadExResp 43 # Transaction distribution
+system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 840 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 840 # Packet count per connected master and slave (bytes)
+system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 26880 # Cumulative packet size per connected master and slave (bytes)
+system.membus.tot_pkt_size::total 26880 # Cumulative packet size per connected master and slave (bytes)
+system.membus.data_through_bus 26880 # Total data (bytes)
+system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
+system.membus.reqLayer0.occupancy 484000 # Layer occupancy (ticks)
+system.membus.reqLayer0.utilization 1.7 # Layer utilization (%)
+system.membus.respLayer1.occupancy 3924000 # Layer occupancy (ticks)
+system.membus.respLayer1.utilization 14.1 # Layer utilization (%)
+system.cpu_clk_domain.clock 500 # Clock period in ticks
+system.cpu.branchPred.lookups 1905 # Number of BP lookups
+system.cpu.branchPred.condPredicted 1139 # Number of conditional branches predicted
+system.cpu.branchPred.condIncorrect 341 # Number of conditional branches incorrect
+system.cpu.branchPred.BTBLookups 1574 # Number of BTB lookups
+system.cpu.branchPred.BTBHits 325 # Number of BTB hits
+system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
+system.cpu.branchPred.BTBHitPct 20.648030 # BTB Hit Percentage
+system.cpu.branchPred.usedRAS 223 # Number of times the RAS was used to get a target.
+system.cpu.branchPred.RASInCorrect 16 # Number of incorrect RAS predictions.
+system.cpu.dstage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits
+system.cpu.dstage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses
+system.cpu.dstage2_mmu.stage2_tlb.read_hits 0 # DTB read hits
+system.cpu.dstage2_mmu.stage2_tlb.read_misses 0 # DTB read misses
+system.cpu.dstage2_mmu.stage2_tlb.write_hits 0 # DTB write hits
+system.cpu.dstage2_mmu.stage2_tlb.write_misses 0 # DTB write misses
+system.cpu.dstage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed
+system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
+system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
+system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
+system.cpu.dstage2_mmu.stage2_tlb.flush_entries 0 # Number of entries that have been flushed from TLB
+system.cpu.dstage2_mmu.stage2_tlb.align_faults 0 # Number of TLB faults due to alignment restrictions
+system.cpu.dstage2_mmu.stage2_tlb.prefetch_faults 0 # Number of TLB faults due to prefetch
+system.cpu.dstage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions
+system.cpu.dstage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions
+system.cpu.dstage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses
+system.cpu.dstage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses
+system.cpu.dstage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses
+system.cpu.dstage2_mmu.stage2_tlb.hits 0 # DTB hits
+system.cpu.dstage2_mmu.stage2_tlb.misses 0 # DTB misses
+system.cpu.dstage2_mmu.stage2_tlb.accesses 0 # DTB accesses
+system.cpu.dtb.inst_hits 0 # ITB inst hits
+system.cpu.dtb.inst_misses 0 # ITB inst misses
+system.cpu.dtb.read_hits 0 # DTB read hits
+system.cpu.dtb.read_misses 0 # DTB read misses
+system.cpu.dtb.write_hits 0 # DTB write hits
+system.cpu.dtb.write_misses 0 # DTB write misses
+system.cpu.dtb.flush_tlb 0 # Number of times complete TLB was flushed
+system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
+system.cpu.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
+system.cpu.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
+system.cpu.dtb.flush_entries 0 # Number of entries that have been flushed from TLB
+system.cpu.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions
+system.cpu.dtb.prefetch_faults 0 # Number of TLB faults due to prefetch
+system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions
+system.cpu.dtb.perms_faults 0 # Number of TLB faults due to permissions restrictions
+system.cpu.dtb.read_accesses 0 # DTB read accesses
+system.cpu.dtb.write_accesses 0 # DTB write accesses
+system.cpu.dtb.inst_accesses 0 # ITB inst accesses
+system.cpu.dtb.hits 0 # DTB hits
+system.cpu.dtb.misses 0 # DTB misses
+system.cpu.dtb.accesses 0 # DTB accesses
+system.cpu.istage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits
+system.cpu.istage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses
+system.cpu.istage2_mmu.stage2_tlb.read_hits 0 # DTB read hits
+system.cpu.istage2_mmu.stage2_tlb.read_misses 0 # DTB read misses
+system.cpu.istage2_mmu.stage2_tlb.write_hits 0 # DTB write hits
+system.cpu.istage2_mmu.stage2_tlb.write_misses 0 # DTB write misses
+system.cpu.istage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed
+system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
+system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
+system.cpu.istage2_mmu.stage2_tlb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
+system.cpu.istage2_mmu.stage2_tlb.flush_entries 0 # Number of entries that have been flushed from TLB
+system.cpu.istage2_mmu.stage2_tlb.align_faults 0 # Number of TLB faults due to alignment restrictions
+system.cpu.istage2_mmu.stage2_tlb.prefetch_faults 0 # Number of TLB faults due to prefetch
+system.cpu.istage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions
+system.cpu.istage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions
+system.cpu.istage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses
+system.cpu.istage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses
+system.cpu.istage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses
+system.cpu.istage2_mmu.stage2_tlb.hits 0 # DTB hits
+system.cpu.istage2_mmu.stage2_tlb.misses 0 # DTB misses
+system.cpu.istage2_mmu.stage2_tlb.accesses 0 # DTB accesses
+system.cpu.itb.inst_hits 0 # ITB inst hits
+system.cpu.itb.inst_misses 0 # ITB inst misses
+system.cpu.itb.read_hits 0 # DTB read hits
+system.cpu.itb.read_misses 0 # DTB read misses
+system.cpu.itb.write_hits 0 # DTB write hits
+system.cpu.itb.write_misses 0 # DTB write misses
+system.cpu.itb.flush_tlb 0 # Number of times complete TLB was flushed
+system.cpu.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
+system.cpu.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
+system.cpu.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
+system.cpu.itb.flush_entries 0 # Number of entries that have been flushed from TLB
+system.cpu.itb.align_faults 0 # Number of TLB faults due to alignment restrictions
+system.cpu.itb.prefetch_faults 0 # Number of TLB faults due to prefetch
+system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions
+system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions
+system.cpu.itb.read_accesses 0 # DTB read accesses
+system.cpu.itb.write_accesses 0 # DTB write accesses
+system.cpu.itb.inst_accesses 0 # ITB inst accesses
+system.cpu.itb.hits 0 # DTB hits
+system.cpu.itb.misses 0 # DTB misses
+system.cpu.itb.accesses 0 # DTB accesses
+system.cpu.workload.num_syscalls 13 # Number of system calls
+system.cpu.numCycles 55822 # number of cpu cycles simulated
+system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
+system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
+system.cpu.committedInsts 4604 # Number of instructions committed
+system.cpu.committedOps 5390 # Number of ops (including micro ops) committed
+system.cpu.discardedOps 1208 # Number of ops (including micro ops) which were discarded before commit
+system.cpu.numFetchSuspends 0 # Number of times Execute suspended instruction fetching
+system.cpu.cpi 12.124674 # CPI: cycles per instruction
+system.cpu.ipc 0.082476 # IPC: instructions per cycle
+system.cpu.tickCycles 10535 # Number of cycles that the object actually ticked
+system.cpu.idleCycles 45287 # Total number of cycles that the object has spent stopped
+system.cpu.icache.tags.replacements 3 # number of replacements
+system.cpu.icache.tags.tagsinuse 162.198888 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 1923 # Total number of references to valid blocks.
+system.cpu.icache.tags.sampled_refs 321 # Sample count of references to valid blocks.
+system.cpu.icache.tags.avg_refs 5.990654 # Average number of references to valid blocks.
+system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
+system.cpu.icache.tags.occ_blocks::cpu.inst 162.198888 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.079199 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.079199 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_task_id_blocks::1024 318 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::0 114 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::1 204 # Occupied blocks per task id
+system.cpu.icache.tags.occ_task_id_percent::1024 0.155273 # Percentage of cache occupancy per task id
+system.cpu.icache.tags.tag_accesses 4809 # Number of tag accesses
+system.cpu.icache.tags.data_accesses 4809 # Number of data accesses
+system.cpu.icache.ReadReq_hits::cpu.inst 1923 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 1923 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 1923 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 1923 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 1923 # number of overall hits
+system.cpu.icache.overall_hits::total 1923 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 321 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 321 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 321 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 321 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 321 # number of overall misses
+system.cpu.icache.overall_misses::total 321 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 21494250 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 21494250 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 21494250 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 21494250 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 21494250 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 21494250 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 2244 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 2244 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 2244 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 2244 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 2244 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 2244 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.143048 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.143048 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.143048 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.143048 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.143048 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.143048 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 66960.280374 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 66960.280374 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 66960.280374 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 66960.280374 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 66960.280374 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 66960.280374 # average overall miss latency
+system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
+system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
+system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
+system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
+system.cpu.icache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
+system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
+system.cpu.icache.fast_writes 0 # number of fast writes performed
+system.cpu.icache.cache_copies 0 # number of cache copies performed
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 321 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 321 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 321 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 321 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 321 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 321 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 20721750 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 20721750 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 20721750 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 20721750 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 20721750 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 20721750 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.143048 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.143048 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.143048 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.143048 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.143048 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.143048 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 64553.738318 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 64553.738318 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 64553.738318 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 64553.738318 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 64553.738318 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 64553.738318 # average overall mshr miss latency
+system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
+system.cpu.toL2Bus.throughput 1070832288 # Throughput (bytes/s)
+system.cpu.toL2Bus.trans_dist::ReadReq 424 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadResp 424 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExReq 43 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExResp 43 # Transaction distribution
+system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 642 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 292 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count::total 934 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 20544 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 9344 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.tot_pkt_size::total 29888 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.data_through_bus 29888 # Total data (bytes)
+system.cpu.toL2Bus.snoop_data_through_bus 0 # Total snoop data (bytes)
+system.cpu.toL2Bus.reqLayer0.occupancy 233500 # Layer occupancy (ticks)
+system.cpu.toL2Bus.reqLayer0.utilization 0.8 # Layer utilization (%)
+system.cpu.toL2Bus.respLayer0.occupancy 546750 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.utilization 2.0 # Layer utilization (%)
+system.cpu.toL2Bus.respLayer1.occupancy 234242 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer1.utilization 0.8 # Layer utilization (%)
+system.cpu.l2cache.tags.replacements 0 # number of replacements
+system.cpu.l2cache.tags.tagsinuse 195.954343 # Cycle average of tags in use
+system.cpu.l2cache.tags.total_refs 39 # Total number of references to valid blocks.
+system.cpu.l2cache.tags.sampled_refs 377 # Sample count of references to valid blocks.
+system.cpu.l2cache.tags.avg_refs 0.103448 # Average number of references to valid blocks.
+system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 195.954343 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.005980 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.005980 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_task_id_blocks::1024 377 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::0 132 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::1 245 # Occupied blocks per task id
+system.cpu.l2cache.tags.occ_task_id_percent::1024 0.011505 # Percentage of cache occupancy per task id
+system.cpu.l2cache.tags.tag_accesses 4156 # Number of tag accesses
+system.cpu.l2cache.tags.data_accesses 4156 # Number of data accesses
+system.cpu.l2cache.ReadReq_hits::cpu.inst 39 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 39 # number of ReadReq hits
+system.cpu.l2cache.demand_hits::cpu.inst 39 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 39 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.inst 39 # number of overall hits
+system.cpu.l2cache.overall_hits::total 39 # number of overall hits
+system.cpu.l2cache.ReadReq_misses::cpu.inst 385 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 385 # number of ReadReq misses
+system.cpu.l2cache.ReadExReq_misses::cpu.inst 43 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 43 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 428 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 428 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 428 # number of overall misses
+system.cpu.l2cache.overall_misses::total 428 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 26168000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 26168000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.inst 2824000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 2824000 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 28992000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 28992000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 28992000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 28992000 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 424 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 424 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.inst 43 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 43 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 467 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 467 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 467 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 467 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.908019 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.908019 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.inst 1 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 1 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.916488 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.916488 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.916488 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.916488 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 67968.831169 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 67968.831169 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.inst 65674.418605 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 65674.418605 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 67738.317757 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 67738.317757 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 67738.317757 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 67738.317757 # average overall miss latency
+system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
+system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
+system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
+system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
+system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
+system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
+system.cpu.l2cache.fast_writes 0 # number of fast writes performed
+system.cpu.l2cache.cache_copies 0 # number of cache copies performed
+system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 8 # number of ReadReq MSHR hits
+system.cpu.l2cache.ReadReq_mshr_hits::total 8 # number of ReadReq MSHR hits
+system.cpu.l2cache.demand_mshr_hits::cpu.inst 8 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.demand_mshr_hits::total 8 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.overall_mshr_hits::cpu.inst 8 # number of overall MSHR hits
+system.cpu.l2cache.overall_mshr_hits::total 8 # number of overall MSHR hits
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 377 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 377 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.inst 43 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 43 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 420 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 420 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 420 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 420 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 20973000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 20973000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.inst 2284000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 2284000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 23257000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 23257000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 23257000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 23257000 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.889151 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.889151 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.inst 1 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 1 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.899358 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.899358 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.899358 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.899358 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 55631.299735 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 55631.299735 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.inst 53116.279070 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 53116.279070 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 55373.809524 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 55373.809524 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 55373.809524 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 55373.809524 # average overall mshr miss latency
+system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
+system.cpu.dcache.tags.replacements 0 # number of replacements
+system.cpu.dcache.tags.tagsinuse 86.663656 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 1919 # Total number of references to valid blocks.
+system.cpu.dcache.tags.sampled_refs 146 # Sample count of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 13.143836 # Average number of references to valid blocks.
+system.cpu.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.tags.occ_blocks::cpu.inst 86.663656 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.inst 0.021158 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.021158 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_task_id_blocks::1024 146 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::0 38 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::1 108 # Occupied blocks per task id
+system.cpu.dcache.tags.occ_task_id_percent::1024 0.035645 # Percentage of cache occupancy per task id
+system.cpu.dcache.tags.tag_accesses 4348 # Number of tag accesses
+system.cpu.dcache.tags.data_accesses 4348 # Number of data accesses
+system.cpu.dcache.ReadReq_hits::cpu.inst 1051 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 1051 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.inst 846 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 846 # number of WriteReq hits
+system.cpu.dcache.LoadLockedReq_hits::cpu.inst 11 # number of LoadLockedReq hits
+system.cpu.dcache.LoadLockedReq_hits::total 11 # number of LoadLockedReq hits
+system.cpu.dcache.StoreCondReq_hits::cpu.inst 11 # number of StoreCondReq hits
+system.cpu.dcache.StoreCondReq_hits::total 11 # number of StoreCondReq hits
+system.cpu.dcache.demand_hits::cpu.inst 1897 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 1897 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.inst 1897 # number of overall hits
+system.cpu.dcache.overall_hits::total 1897 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.inst 115 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 115 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.inst 67 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 67 # number of WriteReq misses
+system.cpu.dcache.demand_misses::cpu.inst 182 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 182 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.inst 182 # number of overall misses
+system.cpu.dcache.overall_misses::total 182 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.inst 6958741 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 6958741 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.inst 4586500 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 4586500 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.inst 11545241 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 11545241 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.inst 11545241 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 11545241 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.inst 1166 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 1166 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::cpu.inst 913 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::total 913 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::cpu.inst 11 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::total 11 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.StoreCondReq_accesses::cpu.inst 11 # number of StoreCondReq accesses(hits+misses)
+system.cpu.dcache.StoreCondReq_accesses::total 11 # number of StoreCondReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses::cpu.inst 2079 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 2079 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.inst 2079 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 2079 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.inst 0.098628 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.098628 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.inst 0.073384 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.073384 # miss rate for WriteReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.inst 0.087542 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.087542 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.inst 0.087542 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.087542 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.inst 60510.791304 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 60510.791304 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.inst 68455.223881 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 68455.223881 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.inst 63435.390110 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 63435.390110 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.inst 63435.390110 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 63435.390110 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
+system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
+system.cpu.dcache.fast_writes 0 # number of fast writes performed
+system.cpu.dcache.cache_copies 0 # number of cache copies performed
+system.cpu.dcache.ReadReq_mshr_hits::cpu.inst 12 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 12 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.inst 24 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 24 # number of WriteReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.inst 36 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 36 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.inst 36 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 36 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.inst 103 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 103 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.inst 43 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 43 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.inst 146 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 146 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.inst 146 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 146 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.inst 6265258 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 6265258 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.inst 2867000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 2867000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.inst 9132258 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 9132258 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.inst 9132258 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 9132258 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.inst 0.088336 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.088336 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.inst 0.047097 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.047097 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.demand_mshr_miss_rate::cpu.inst 0.070226 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.070226 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.inst 0.070226 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.070226 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.inst 60827.747573 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 60827.747573 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.inst 66674.418605 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 66674.418605 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.inst 62549.712329 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 62549.712329 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.inst 62549.712329 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 62549.712329 # average overall mshr miss latency
+system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
diff --git a/tests/quick/se/00.hello/ref/arm/linux/o3-timing-checker/stats.txt b/tests/quick/se/00.hello/ref/arm/linux/o3-timing-checker/stats.txt
index d39b9c7ba..a4baa9644 100644
--- a/tests/quick/se/00.hello/ref/arm/linux/o3-timing-checker/stats.txt
+++ b/tests/quick/se/00.hello/ref/arm/linux/o3-timing-checker/stats.txt
@@ -1,52 +1,52 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.000017 # Number of seconds simulated
-sim_ticks 16786000 # Number of ticks simulated
-final_tick 16786000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.000016 # Number of seconds simulated
+sim_ticks 16223000 # Number of ticks simulated
+final_tick 16223000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 36444 # Simulator instruction rate (inst/s)
-host_op_rate 45472 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 133219523 # Simulator tick rate (ticks/s)
-host_mem_usage 259336 # Number of bytes of host memory used
-host_seconds 0.13 # Real time elapsed on the host
+host_inst_rate 32617 # Simulator instruction rate (inst/s)
+host_op_rate 38195 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 115221437 # Simulator tick rate (ticks/s)
+host_mem_usage 253076 # Number of bytes of host memory used
+host_seconds 0.14 # Real time elapsed on the host
sim_insts 4591 # Number of instructions simulated
-sim_ops 5729 # Number of ops (including micro ops) simulated
+sim_ops 5377 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
system.clk_domain.clock 1000 # Clock period in ticks
-system.physmem.bytes_read::cpu.inst 17280 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.inst 17600 # Number of bytes read from this memory
system.physmem.bytes_read::cpu.data 7808 # Number of bytes read from this memory
-system.physmem.bytes_read::total 25088 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 17280 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 17280 # Number of instructions bytes read from this memory
-system.physmem.num_reads::cpu.inst 270 # Number of read requests responded to by this memory
+system.physmem.bytes_read::total 25408 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 17600 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 17600 # Number of instructions bytes read from this memory
+system.physmem.num_reads::cpu.inst 275 # Number of read requests responded to by this memory
system.physmem.num_reads::cpu.data 122 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 392 # Number of read requests responded to by this memory
-system.physmem.bw_read::cpu.inst 1029429286 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 465149529 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 1494578816 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 1029429286 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 1029429286 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 1029429286 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 465149529 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 1494578816 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.readReqs 392 # Number of read requests accepted
+system.physmem.num_reads::total 397 # Number of read requests responded to by this memory
+system.physmem.bw_read::cpu.inst 1084879492 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 481291993 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 1566171485 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 1084879492 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 1084879492 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 1084879492 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 481291993 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 1566171485 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 397 # Number of read requests accepted
system.physmem.writeReqs 0 # Number of write requests accepted
-system.physmem.readBursts 392 # Number of DRAM read bursts, including those serviced by the write queue
+system.physmem.readBursts 397 # Number of DRAM read bursts, including those serviced by the write queue
system.physmem.writeBursts 0 # Number of DRAM write bursts, including those merged in the write queue
-system.physmem.bytesReadDRAM 25088 # Total number of bytes read from DRAM
+system.physmem.bytesReadDRAM 25408 # Total number of bytes read from DRAM
system.physmem.bytesReadWrQ 0 # Total number of bytes read from write queue
system.physmem.bytesWritten 0 # Total number of bytes written to DRAM
-system.physmem.bytesReadSys 25088 # Total read bytes from the system interface side
+system.physmem.bytesReadSys 25408 # Total read bytes from the system interface side
system.physmem.bytesWrittenSys 0 # Total written bytes from the system interface side
system.physmem.servicedByWrQ 0 # Number of DRAM read bursts serviced by the write queue
system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write
-system.physmem.perBankRdBursts::0 86 # Per bank write bursts
+system.physmem.perBankRdBursts::0 90 # Per bank write bursts
system.physmem.perBankRdBursts::1 46 # Per bank write bursts
system.physmem.perBankRdBursts::2 20 # Per bank write bursts
-system.physmem.perBankRdBursts::3 42 # Per bank write bursts
-system.physmem.perBankRdBursts::4 17 # Per bank write bursts
-system.physmem.perBankRdBursts::5 33 # Per bank write bursts
+system.physmem.perBankRdBursts::3 43 # Per bank write bursts
+system.physmem.perBankRdBursts::4 18 # Per bank write bursts
+system.physmem.perBankRdBursts::5 32 # Per bank write bursts
system.physmem.perBankRdBursts::6 35 # Per bank write bursts
system.physmem.perBankRdBursts::7 10 # Per bank write bursts
system.physmem.perBankRdBursts::8 4 # Per bank write bursts
@@ -75,14 +75,14 @@ system.physmem.perBankWrBursts::14 0 # Pe
system.physmem.perBankWrBursts::15 0 # Per bank write bursts
system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
-system.physmem.totGap 16721500 # Total gap between requests
+system.physmem.totGap 16156000 # Total gap between requests
system.physmem.readPktSize::0 0 # Read request sizes (log2)
system.physmem.readPktSize::1 0 # Read request sizes (log2)
system.physmem.readPktSize::2 0 # Read request sizes (log2)
system.physmem.readPktSize::3 0 # Read request sizes (log2)
system.physmem.readPktSize::4 0 # Read request sizes (log2)
system.physmem.readPktSize::5 0 # Read request sizes (log2)
-system.physmem.readPktSize::6 392 # Read request sizes (log2)
+system.physmem.readPktSize::6 397 # Read request sizes (log2)
system.physmem.writePktSize::0 0 # Write request sizes (log2)
system.physmem.writePktSize::1 0 # Write request sizes (log2)
system.physmem.writePktSize::2 0 # Write request sizes (log2)
@@ -90,13 +90,13 @@ system.physmem.writePktSize::3 0 # Wr
system.physmem.writePktSize::4 0 # Write request sizes (log2)
system.physmem.writePktSize::5 0 # Write request sizes (log2)
system.physmem.writePktSize::6 0 # Write request sizes (log2)
-system.physmem.rdQLenPdf::0 208 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 121 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::2 42 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::3 15 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::4 4 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::5 1 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::6 1 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::0 210 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 119 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 51 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 14 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 3 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see
@@ -186,72 +186,71 @@ system.physmem.wrQLenPdf::60 0 # Wh
system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
-system.physmem.bytesPerActivate::samples 62 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean 396.387097 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean 264.062800 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev 334.835382 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::0-127 11 17.74% 17.74% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128-255 17 27.42% 45.16% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256-383 8 12.90% 58.06% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384-511 7 11.29% 69.35% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::512-639 2 3.23% 72.58% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640-767 3 4.84% 77.42% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::768-895 5 8.06% 85.48% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::896-1023 1 1.61% 87.10% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1024-1151 8 12.90% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total 62 # Bytes accessed per row activation
-system.physmem.totQLat 3300000 # Total ticks spent queuing
-system.physmem.totMemAccLat 10650000 # Total ticks spent from burst creation until serviced by the DRAM
-system.physmem.totBusLat 1960000 # Total ticks spent in databus transfers
-system.physmem.avgQLat 8418.37 # Average queueing delay per DRAM burst
+system.physmem.bytesPerActivate::samples 63 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 396.190476 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 265.364013 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 334.900990 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::0-127 12 19.05% 19.05% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128-255 16 25.40% 44.44% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256-383 8 12.70% 57.14% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384-511 9 14.29% 71.43% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::512-639 3 4.76% 76.19% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::640-767 2 3.17% 79.37% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768-895 3 4.76% 84.13% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024-1151 10 15.87% 100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total 63 # Bytes accessed per row activation
+system.physmem.totQLat 2970000 # Total ticks spent queuing
+system.physmem.totMemAccLat 10413750 # Total ticks spent from burst creation until serviced by the DRAM
+system.physmem.totBusLat 1985000 # Total ticks spent in databus transfers
+system.physmem.avgQLat 7481.11 # Average queueing delay per DRAM burst
system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
-system.physmem.avgMemAccLat 27168.37 # Average memory access latency per DRAM burst
-system.physmem.avgRdBW 1494.58 # Average DRAM read bandwidth in MiByte/s
+system.physmem.avgMemAccLat 26231.11 # Average memory access latency per DRAM burst
+system.physmem.avgRdBW 1566.17 # Average DRAM read bandwidth in MiByte/s
system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MiByte/s
-system.physmem.avgRdBWSys 1494.58 # Average system read bandwidth in MiByte/s
+system.physmem.avgRdBWSys 1566.17 # Average system read bandwidth in MiByte/s
system.physmem.avgWrBWSys 0.00 # Average system write bandwidth in MiByte/s
system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
-system.physmem.busUtil 11.68 # Data bus utilization in percentage
-system.physmem.busUtilRead 11.68 # Data bus utilization in percentage for reads
+system.physmem.busUtil 12.24 # Data bus utilization in percentage
+system.physmem.busUtilRead 12.24 # Data bus utilization in percentage for reads
system.physmem.busUtilWrite 0.00 # Data bus utilization in percentage for writes
-system.physmem.avgRdQLen 1.85 # Average read queue length when enqueuing
+system.physmem.avgRdQLen 1.84 # Average read queue length when enqueuing
system.physmem.avgWrQLen 0.00 # Average write queue length when enqueuing
-system.physmem.readRowHits 326 # Number of row buffer hits during reads
+system.physmem.readRowHits 331 # Number of row buffer hits during reads
system.physmem.writeRowHits 0 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 83.16 # Row buffer hit rate for reads
+system.physmem.readRowHitRate 83.38 # Row buffer hit rate for reads
system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
-system.physmem.avgGap 42656.89 # Average gap between requests
-system.physmem.pageHitRate 83.16 # Row buffer hit rate, read and write combined
+system.physmem.avgGap 40695.21 # Average gap between requests
+system.physmem.pageHitRate 83.38 # Row buffer hit rate, read and write combined
system.physmem.memoryStateTime::IDLE 11000 # Time in different power states
system.physmem.memoryStateTime::REF 520000 # Time in different power states
system.physmem.memoryStateTime::PRE_PDN 0 # Time in different power states
system.physmem.memoryStateTime::ACT 15315250 # Time in different power states
system.physmem.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.membus.throughput 1494578816 # Throughput (bytes/s)
-system.membus.trans_dist::ReadReq 350 # Transaction distribution
-system.membus.trans_dist::ReadResp 350 # Transaction distribution
+system.membus.throughput 1566171485 # Throughput (bytes/s)
+system.membus.trans_dist::ReadReq 355 # Transaction distribution
+system.membus.trans_dist::ReadResp 355 # Transaction distribution
system.membus.trans_dist::ReadExReq 42 # Transaction distribution
system.membus.trans_dist::ReadExResp 42 # Transaction distribution
-system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 784 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count::total 784 # Packet count per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 25088 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size::total 25088 # Cumulative packet size per connected master and slave (bytes)
-system.membus.data_through_bus 25088 # Total data (bytes)
+system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 794 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 794 # Packet count per connected master and slave (bytes)
+system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 25408 # Cumulative packet size per connected master and slave (bytes)
+system.membus.tot_pkt_size::total 25408 # Cumulative packet size per connected master and slave (bytes)
+system.membus.data_through_bus 25408 # Total data (bytes)
system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
-system.membus.reqLayer0.occupancy 479500 # Layer occupancy (ticks)
-system.membus.reqLayer0.utilization 2.9 # Layer utilization (%)
-system.membus.respLayer1.occupancy 3655500 # Layer occupancy (ticks)
-system.membus.respLayer1.utilization 21.8 # Layer utilization (%)
+system.membus.reqLayer0.occupancy 494500 # Layer occupancy (ticks)
+system.membus.reqLayer0.utilization 3.0 # Layer utilization (%)
+system.membus.respLayer1.occupancy 3699500 # Layer occupancy (ticks)
+system.membus.respLayer1.utilization 22.8 # Layer utilization (%)
system.cpu_clk_domain.clock 500 # Clock period in ticks
-system.cpu.branchPred.lookups 2517 # Number of BP lookups
-system.cpu.branchPred.condPredicted 1805 # Number of conditional branches predicted
-system.cpu.branchPred.condIncorrect 482 # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups 2002 # Number of BTB lookups
-system.cpu.branchPred.BTBHits 714 # Number of BTB hits
+system.cpu.branchPred.lookups 2638 # Number of BP lookups
+system.cpu.branchPred.condPredicted 1635 # Number of conditional branches predicted
+system.cpu.branchPred.condIncorrect 480 # Number of conditional branches incorrect
+system.cpu.branchPred.BTBLookups 2101 # Number of BTB lookups
+system.cpu.branchPred.BTBHits 783 # Number of BTB hits
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 35.664336 # BTB Hit Percentage
-system.cpu.branchPred.usedRAS 294 # Number of times the RAS was used to get a target.
-system.cpu.branchPred.RASInCorrect 71 # Number of incorrect RAS predictions.
+system.cpu.branchPred.BTBHitPct 37.267968 # BTB Hit Percentage
+system.cpu.branchPred.usedRAS 354 # Number of times the RAS was used to get a target.
+system.cpu.branchPred.RASInCorrect 68 # Number of incorrect RAS predictions.
system.cpu.checker.dstage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits
system.cpu.checker.dstage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses
system.cpu.checker.dstage2_mmu.stage2_tlb.read_hits 0 # DTB read hits
@@ -337,7 +336,7 @@ system.cpu.checker.itb.hits 0 # DT
system.cpu.checker.itb.misses 0 # DTB misses
system.cpu.checker.itb.accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 13 # Number of system calls
-system.cpu.checker.numCycles 5742 # number of cpu cycles simulated
+system.cpu.checker.numCycles 5390 # number of cpu cycles simulated
system.cpu.checker.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.checker.numWorkItemsCompleted 0 # number of work items this cpu completed
system.cpu.dstage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits
@@ -424,489 +423,491 @@ system.cpu.itb.inst_accesses 0 # IT
system.cpu.itb.hits 0 # DTB hits
system.cpu.itb.misses 0 # DTB misses
system.cpu.itb.accesses 0 # DTB accesses
-system.cpu.numCycles 33573 # number of cpu cycles simulated
+system.cpu.numCycles 32447 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.fetch.icacheStallCycles 6921 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 12073 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 2517 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 1008 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 2659 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 1630 # Number of cycles fetch has spent squashing
-system.cpu.fetch.BlockedCycles 2378 # Number of cycles fetch has spent blocked
-system.cpu.fetch.PendingTrapStallCycles 7 # Number of stall cycles due to pending traps
-system.cpu.fetch.CacheLines 1968 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 288 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 13089 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 1.162808 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 2.572483 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.icacheStallCycles 7786 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 12484 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 2638 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 1137 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 4850 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 1010 # Number of cycles fetch has spent squashing
+system.cpu.fetch.MiscStallCycles 3 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
+system.cpu.fetch.PendingTrapStallCycles 259 # Number of stall cycles due to pending traps
+system.cpu.fetch.IcacheWaitRetryStallCycles 30 # Number of stall cycles due to full MSHR
+system.cpu.fetch.CacheLines 2068 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 320 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.rateDist::samples 13433 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 1.098935 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 2.478489 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 10430 79.69% 79.69% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 226 1.73% 81.41% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 203 1.55% 82.96% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 238 1.82% 84.78% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 231 1.76% 86.55% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 269 2.06% 88.60% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 93 0.71% 89.31% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 145 1.11% 90.42% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 1254 9.58% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 10743 79.97% 79.97% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 265 1.97% 81.95% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 241 1.79% 83.74% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 235 1.75% 85.49% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 238 1.77% 87.26% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 291 2.17% 89.43% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 141 1.05% 90.48% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 175 1.30% 91.78% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 1104 8.22% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 13089 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.074971 # Number of branch fetches per cycle
-system.cpu.fetch.rate 0.359604 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 6910 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 2688 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 2492 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 31 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 968 # Number of cycles decode is squashing
-system.cpu.decode.BranchResolved 385 # Number of times decode resolved a branch
-system.cpu.decode.BranchMispred 160 # Number of times decode detected a branch misprediction
-system.cpu.decode.DecodedInsts 13358 # Number of instructions handled by decode
-system.cpu.decode.SquashedInsts 539 # Number of squashed instructions handled by decode
-system.cpu.rename.SquashCycles 968 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 7139 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 151 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 2277 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 2296 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 258 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 12614 # Number of instructions processed by rename
-system.cpu.rename.ROBFullEvents 4 # Number of times rename has blocked due to ROB full
-system.cpu.rename.IQFullEvents 32 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LQFullEvents 27 # Number of times rename has blocked due to LQ full
-system.cpu.rename.SQFullEvents 195 # Number of times rename has blocked due to SQ full
-system.cpu.rename.RenamedOperands 12625 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 57590 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 52228 # Number of integer rename lookups
-system.cpu.rename.fp_rename_lookups 47 # Number of floating rename lookups
-system.cpu.rename.CommittedMaps 5673 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 6952 # Number of HB maps that are undone due to squashing
-system.cpu.rename.serializingInsts 41 # count of serializing insts renamed
-system.cpu.rename.tempSerializingInsts 38 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 329 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 2826 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 1583 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 38 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 13 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 11316 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded 49 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 8961 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 149 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 5288 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 14803 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved 12 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 13089 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 0.684621 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 1.402607 # Number of insts issued each cycle
+system.cpu.fetch.rateDist::total 13433 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.081302 # Number of branch fetches per cycle
+system.cpu.fetch.rate 0.384751 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 6529 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 4272 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 2145 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 138 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 349 # Number of cycles decode is squashing
+system.cpu.decode.BranchResolved 390 # Number of times decode resolved a branch
+system.cpu.decode.BranchMispred 163 # Number of times decode detected a branch misprediction
+system.cpu.decode.DecodedInsts 12118 # Number of instructions handled by decode
+system.cpu.decode.SquashedInsts 476 # Number of squashed instructions handled by decode
+system.cpu.rename.SquashCycles 349 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 6736 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 846 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 2304 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 2064 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 1134 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 11483 # Number of instructions processed by rename
+system.cpu.rename.IQFullEvents 163 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LQFullEvents 117 # Number of times rename has blocked due to LQ full
+system.cpu.rename.SQFullEvents 963 # Number of times rename has blocked due to SQ full
+system.cpu.rename.RenamedOperands 11820 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 52846 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 12757 # Number of integer rename lookups
+system.cpu.rename.fp_rename_lookups 88 # Number of floating rename lookups
+system.cpu.rename.CommittedMaps 5494 # Number of HB maps that are committed
+system.cpu.rename.UndoneMaps 6326 # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts 43 # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts 37 # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts 443 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 2313 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 1639 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 32 # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores 28 # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded 10354 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 46 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 8358 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 56 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 4760 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 12835 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 9 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 13433 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 0.622199 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 1.376807 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 9594 73.30% 73.30% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 1210 9.24% 82.54% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 823 6.29% 88.83% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 494 3.77% 92.60% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 479 3.66% 96.26% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 298 2.28% 98.54% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 131 1.00% 99.54% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 49 0.37% 99.92% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 11 0.08% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 10179 75.78% 75.78% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 1183 8.81% 84.58% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 748 5.57% 90.15% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 453 3.37% 93.52% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 362 2.69% 96.22% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 286 2.13% 98.35% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 135 1.00% 99.35% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 64 0.48% 99.83% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 23 0.17% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 13089 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 13433 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 6 2.71% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 138 62.44% 65.16% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 77 34.84% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 9 5.33% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 80 47.34% 52.66% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 80 47.34% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 5369 59.92% 59.92% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 9 0.10% 60.02% # Type of FU issued
-system.cpu.iq.FU_type_0::IntDiv 0 0.00% 60.02% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 60.02% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 60.02% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 60.02% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatMult 0 0.00% 60.02% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 60.02% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 60.02% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 60.02% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 60.02% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 60.02% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 60.02% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 60.02% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 60.02% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMult 0 0.00% 60.02% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 60.02% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShift 0 0.00% 60.02% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 60.02% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 60.02% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 60.02% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 60.02% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 60.02% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 60.02% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 60.02% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMisc 3 0.03% 60.05% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 60.05% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 60.05% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 60.05% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 2357 26.30% 86.35% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 1223 13.65% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 5041 60.31% 60.31% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 6 0.07% 60.39% # Type of FU issued
+system.cpu.iq.FU_type_0::IntDiv 0 0.00% 60.39% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 60.39% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 60.39% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 60.39% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatMult 0 0.00% 60.39% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 60.39% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 60.39% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 60.39% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 60.39% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 60.39% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 60.39% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 60.39% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 60.39% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMult 0 0.00% 60.39% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 60.39% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShift 0 0.00% 60.39% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 60.39% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 60.39% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 60.39% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 60.39% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 60.39% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 60.39% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 60.39% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMisc 3 0.04% 60.42% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 60.42% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 60.42% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 60.42% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 2009 24.04% 84.46% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 1299 15.54% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 8961 # Type of FU issued
-system.cpu.iq.rate 0.266911 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 221 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.024662 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 31345 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 16624 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 8077 # Number of integer instruction queue wakeup accesses
-system.cpu.iq.fp_inst_queue_reads 36 # Number of floating instruction queue reads
-system.cpu.iq.fp_inst_queue_writes 48 # Number of floating instruction queue writes
-system.cpu.iq.fp_inst_queue_wakeup_accesses 16 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 9162 # Number of integer alu accesses
-system.cpu.iq.fp_alu_accesses 20 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 60 # Number of loads that had data forwarded from stores
+system.cpu.iq.FU_type_0::total 8358 # Type of FU issued
+system.cpu.iq.rate 0.257589 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 169 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.020220 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 30275 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 15052 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 7570 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.fp_inst_queue_reads 99 # Number of floating instruction queue reads
+system.cpu.iq.fp_inst_queue_writes 128 # Number of floating instruction queue writes
+system.cpu.iq.fp_inst_queue_wakeup_accesses 31 # Number of floating instruction queue wakeup accesses
+system.cpu.iq.int_alu_accesses 8484 # Number of integer alu accesses
+system.cpu.iq.fp_alu_accesses 43 # Number of floating point alu accesses
+system.cpu.iew.lsq.thread0.forwLoads 25 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 1626 # Number of loads squashed
+system.cpu.iew.lsq.thread0.squashedLoads 1286 # Number of loads squashed
system.cpu.iew.lsq.thread0.ignoredResponses 0 # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread0.memOrderViolation 21 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 645 # Number of stores squashed
+system.cpu.iew.lsq.thread0.memOrderViolation 20 # Number of memory ordering violations
+system.cpu.iew.lsq.thread0.squashedStores 701 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
-system.cpu.iew.lsq.thread0.rescheduledLoads 0 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread0.cacheBlocked 3 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.lsq.thread0.rescheduledLoads 39 # Number of loads that were rescheduled
+system.cpu.iew.lsq.thread0.cacheBlocked 8 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 968 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 113 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 19 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 11366 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 115 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 2826 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 1583 # Number of dispatched store instructions
-system.cpu.iew.iewDispNonSpecInsts 37 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 9 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewSquashCycles 349 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 800 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 25 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 10411 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 110 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 2313 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 1639 # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts 34 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewIQFullEvents 13 # Number of times the IQ has become full, causing a stall
system.cpu.iew.iewLSQFullEvents 10 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.memOrderViolationEvents 21 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 110 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 266 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 376 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 8568 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 2160 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 393 # Number of squashed instructions skipped in execute
+system.cpu.iew.memOrderViolationEvents 20 # Number of memory order violations
+system.cpu.iew.predictedTakenIncorrect 112 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 252 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 364 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 8063 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 1908 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 295 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
-system.cpu.iew.exec_nop 1 # number of nop insts executed
-system.cpu.iew.exec_refs 3332 # number of memory reference insts executed
-system.cpu.iew.exec_branches 1443 # Number of branches executed
-system.cpu.iew.exec_stores 1172 # Number of stores executed
-system.cpu.iew.exec_rate 0.255205 # Inst execution rate
-system.cpu.iew.wb_sent 8256 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 8093 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 3919 # num instructions producing a value
-system.cpu.iew.wb_consumers 8062 # num instructions consuming a value
+system.cpu.iew.exec_nop 11 # number of nop insts executed
+system.cpu.iew.exec_refs 3148 # number of memory reference insts executed
+system.cpu.iew.exec_branches 1457 # Number of branches executed
+system.cpu.iew.exec_stores 1240 # Number of stores executed
+system.cpu.iew.exec_rate 0.248498 # Inst execution rate
+system.cpu.iew.wb_sent 7735 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 7601 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 3572 # num instructions producing a value
+system.cpu.iew.wb_consumers 6998 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 0.241057 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.486108 # average fanout of values written-back
+system.cpu.iew.wb_rate 0.234259 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.510432 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.commit.commitSquashedInsts 5642 # The number of squashed insts skipped by commit
+system.cpu.commit.commitSquashedInsts 5037 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 37 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 326 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 12121 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 0.472651 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 1.325156 # Number of insts commited each cycle
+system.cpu.commit.branchMispredicts 324 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 12552 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 0.428378 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 1.273949 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 9924 81.87% 81.87% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 978 8.07% 89.94% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 402 3.32% 93.26% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 224 1.85% 95.11% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 175 1.44% 96.55% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 212 1.75% 98.30% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 50 0.41% 98.71% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 33 0.27% 98.99% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 123 1.01% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 10495 83.61% 83.61% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 893 7.11% 90.73% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 426 3.39% 94.12% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 211 1.68% 95.80% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 111 0.88% 96.69% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 212 1.69% 98.37% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 50 0.40% 98.77% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 37 0.29% 99.07% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 117 0.93% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 12121 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::total 12552 # Number of insts commited each cycle
system.cpu.commit.committedInsts 4591 # Number of instructions committed
-system.cpu.commit.committedOps 5729 # Number of ops (including micro ops) committed
+system.cpu.commit.committedOps 5377 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
-system.cpu.commit.refs 2138 # Number of memory references committed
-system.cpu.commit.loads 1200 # Number of loads committed
+system.cpu.commit.refs 1965 # Number of memory references committed
+system.cpu.commit.loads 1027 # Number of loads committed
system.cpu.commit.membars 12 # Number of memory barriers committed
system.cpu.commit.branches 1007 # Number of branches committed
system.cpu.commit.fp_insts 16 # Number of committed floating point instructions.
-system.cpu.commit.int_insts 4976 # Number of committed integer instructions.
+system.cpu.commit.int_insts 4624 # Number of committed integer instructions.
system.cpu.commit.function_calls 82 # Number of function calls committed.
system.cpu.commit.op_class_0::No_OpClass 0 0.00% 0.00% # Class of committed instruction
-system.cpu.commit.op_class_0::IntAlu 3584 62.56% 62.56% # Class of committed instruction
-system.cpu.commit.op_class_0::IntMult 4 0.07% 62.63% # Class of committed instruction
-system.cpu.commit.op_class_0::IntDiv 0 0.00% 62.63% # Class of committed instruction
-system.cpu.commit.op_class_0::FloatAdd 0 0.00% 62.63% # Class of committed instruction
-system.cpu.commit.op_class_0::FloatCmp 0 0.00% 62.63% # Class of committed instruction
-system.cpu.commit.op_class_0::FloatCvt 0 0.00% 62.63% # Class of committed instruction
-system.cpu.commit.op_class_0::FloatMult 0 0.00% 62.63% # Class of committed instruction
-system.cpu.commit.op_class_0::FloatDiv 0 0.00% 62.63% # Class of committed instruction
-system.cpu.commit.op_class_0::FloatSqrt 0 0.00% 62.63% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdAdd 0 0.00% 62.63% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdAddAcc 0 0.00% 62.63% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdAlu 0 0.00% 62.63% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdCmp 0 0.00% 62.63% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdCvt 0 0.00% 62.63% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdMisc 0 0.00% 62.63% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdMult 0 0.00% 62.63% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdMultAcc 0 0.00% 62.63% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdShift 0 0.00% 62.63% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdShiftAcc 0 0.00% 62.63% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdSqrt 0 0.00% 62.63% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdFloatAdd 0 0.00% 62.63% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdFloatAlu 0 0.00% 62.63% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdFloatCmp 0 0.00% 62.63% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdFloatCvt 0 0.00% 62.63% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdFloatDiv 0 0.00% 62.63% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdFloatMisc 3 0.05% 62.68% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdFloatMult 0 0.00% 62.68% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdFloatMultAcc 0 0.00% 62.68% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdFloatSqrt 0 0.00% 62.68% # Class of committed instruction
-system.cpu.commit.op_class_0::MemRead 1200 20.95% 83.63% # Class of committed instruction
-system.cpu.commit.op_class_0::MemWrite 938 16.37% 100.00% # Class of committed instruction
+system.cpu.commit.op_class_0::IntAlu 3405 63.33% 63.33% # Class of committed instruction
+system.cpu.commit.op_class_0::IntMult 4 0.07% 63.40% # Class of committed instruction
+system.cpu.commit.op_class_0::IntDiv 0 0.00% 63.40% # Class of committed instruction
+system.cpu.commit.op_class_0::FloatAdd 0 0.00% 63.40% # Class of committed instruction
+system.cpu.commit.op_class_0::FloatCmp 0 0.00% 63.40% # Class of committed instruction
+system.cpu.commit.op_class_0::FloatCvt 0 0.00% 63.40% # Class of committed instruction
+system.cpu.commit.op_class_0::FloatMult 0 0.00% 63.40% # Class of committed instruction
+system.cpu.commit.op_class_0::FloatDiv 0 0.00% 63.40% # Class of committed instruction
+system.cpu.commit.op_class_0::FloatSqrt 0 0.00% 63.40% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdAdd 0 0.00% 63.40% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdAddAcc 0 0.00% 63.40% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdAlu 0 0.00% 63.40% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdCmp 0 0.00% 63.40% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdCvt 0 0.00% 63.40% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdMisc 0 0.00% 63.40% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdMult 0 0.00% 63.40% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdMultAcc 0 0.00% 63.40% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdShift 0 0.00% 63.40% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdShiftAcc 0 0.00% 63.40% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdSqrt 0 0.00% 63.40% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdFloatAdd 0 0.00% 63.40% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdFloatAlu 0 0.00% 63.40% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdFloatCmp 0 0.00% 63.40% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdFloatCvt 0 0.00% 63.40% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdFloatDiv 0 0.00% 63.40% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdFloatMisc 3 0.06% 63.46% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdFloatMult 0 0.00% 63.46% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdFloatMultAcc 0 0.00% 63.46% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdFloatSqrt 0 0.00% 63.46% # Class of committed instruction
+system.cpu.commit.op_class_0::MemRead 1027 19.10% 82.56% # Class of committed instruction
+system.cpu.commit.op_class_0::MemWrite 938 17.44% 100.00% # Class of committed instruction
system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction
system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction
-system.cpu.commit.op_class_0::total 5729 # Class of committed instruction
-system.cpu.commit.bw_lim_events 123 # number cycles where commit BW limit reached
+system.cpu.commit.op_class_0::total 5377 # Class of committed instruction
+system.cpu.commit.bw_lim_events 117 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 23212 # The number of ROB reads
-system.cpu.rob.rob_writes 23723 # The number of ROB writes
-system.cpu.timesIdled 215 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 20484 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.rob.rob_reads 22692 # The number of ROB reads
+system.cpu.rob.rob_writes 21719 # The number of ROB writes
+system.cpu.timesIdled 209 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 19014 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 4591 # Number of Instructions Simulated
-system.cpu.committedOps 5729 # Number of Ops (including micro ops) Simulated
-system.cpu.cpi 7.312786 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 7.312786 # CPI: Total CPI of All Threads
-system.cpu.ipc 0.136747 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 0.136747 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 39407 # number of integer regfile reads
-system.cpu.int_regfile_writes 7992 # number of integer regfile writes
-system.cpu.fp_regfile_reads 16 # number of floating regfile reads
-system.cpu.misc_regfile_reads 3253 # number of misc regfile reads
+system.cpu.committedOps 5377 # Number of Ops (including micro ops) Simulated
+system.cpu.cpi 7.067523 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 7.067523 # CPI: Total CPI of All Threads
+system.cpu.ipc 0.141492 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 0.141492 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 7944 # number of integer regfile reads
+system.cpu.int_regfile_writes 4420 # number of integer regfile writes
+system.cpu.fp_regfile_reads 31 # number of floating regfile reads
+system.cpu.cc_regfile_reads 28734 # number of cc regfile reads
+system.cpu.cc_regfile_writes 3302 # number of cc regfile writes
+system.cpu.misc_regfile_reads 3189 # number of misc regfile reads
system.cpu.misc_regfile_writes 24 # number of misc regfile writes
-system.cpu.toL2Bus.throughput 1662337662 # Throughput (bytes/s)
-system.cpu.toL2Bus.trans_dist::ReadReq 395 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadResp 394 # Transaction distribution
+system.cpu.toL2Bus.throughput 1735807187 # Throughput (bytes/s)
+system.cpu.toL2Bus.trans_dist::ReadReq 399 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadResp 398 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadExReq 42 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadExResp 42 # Transaction distribution
-system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 577 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 588 # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 293 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count::total 870 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 18368 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count::total 881 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 18816 # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 9344 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size::total 27712 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.data_through_bus 27712 # Total data (bytes)
-system.cpu.toL2Bus.snoop_data_through_bus 192 # Total snoop data (bytes)
-system.cpu.toL2Bus.reqLayer0.occupancy 218500 # Layer occupancy (ticks)
-system.cpu.toL2Bus.reqLayer0.utilization 1.3 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer0.occupancy 480500 # Layer occupancy (ticks)
-system.cpu.toL2Bus.respLayer0.utilization 2.9 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer1.occupancy 229495 # Layer occupancy (ticks)
+system.cpu.toL2Bus.tot_pkt_size::total 28160 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.data_through_bus 28160 # Total data (bytes)
+system.cpu.toL2Bus.snoop_data_through_bus 0 # Total snoop data (bytes)
+system.cpu.toL2Bus.reqLayer0.occupancy 220500 # Layer occupancy (ticks)
+system.cpu.toL2Bus.reqLayer0.utilization 1.4 # Layer utilization (%)
+system.cpu.toL2Bus.respLayer0.occupancy 488250 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.utilization 3.0 # Layer utilization (%)
+system.cpu.toL2Bus.respLayer1.occupancy 228495 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization 1.4 # Layer utilization (%)
system.cpu.icache.tags.replacements 1 # number of replacements
-system.cpu.icache.tags.tagsinuse 148.488883 # Cycle average of tags in use
-system.cpu.icache.tags.total_refs 1601 # Total number of references to valid blocks.
-system.cpu.icache.tags.sampled_refs 290 # Sample count of references to valid blocks.
-system.cpu.icache.tags.avg_refs 5.520690 # Average number of references to valid blocks.
+system.cpu.icache.tags.tagsinuse 150.758993 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 1666 # Total number of references to valid blocks.
+system.cpu.icache.tags.sampled_refs 294 # Sample count of references to valid blocks.
+system.cpu.icache.tags.avg_refs 5.666667 # Average number of references to valid blocks.
system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst 148.488883 # Average occupied blocks per requestor
-system.cpu.icache.tags.occ_percent::cpu.inst 0.072504 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_percent::total 0.072504 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_task_id_blocks::1024 289 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::0 170 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::1 119 # Occupied blocks per task id
-system.cpu.icache.tags.occ_task_id_percent::1024 0.141113 # Percentage of cache occupancy per task id
-system.cpu.icache.tags.tag_accesses 4226 # Number of tag accesses
-system.cpu.icache.tags.data_accesses 4226 # Number of data accesses
-system.cpu.icache.ReadReq_hits::cpu.inst 1601 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 1601 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 1601 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 1601 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 1601 # number of overall hits
-system.cpu.icache.overall_hits::total 1601 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 367 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 367 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 367 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 367 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 367 # number of overall misses
-system.cpu.icache.overall_misses::total 367 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 23960000 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 23960000 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 23960000 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 23960000 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 23960000 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 23960000 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 1968 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 1968 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 1968 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 1968 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 1968 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 1968 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.186484 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.186484 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.186484 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.186484 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.186484 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.186484 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 65286.103542 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 65286.103542 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 65286.103542 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 65286.103542 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 65286.103542 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 65286.103542 # average overall miss latency
-system.cpu.icache.blocked_cycles::no_mshrs 107 # number of cycles access was blocked
+system.cpu.icache.tags.occ_blocks::cpu.inst 150.758993 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.073613 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.073613 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_task_id_blocks::1024 293 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::0 173 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::1 120 # Occupied blocks per task id
+system.cpu.icache.tags.occ_task_id_percent::1024 0.143066 # Percentage of cache occupancy per task id
+system.cpu.icache.tags.tag_accesses 4430 # Number of tag accesses
+system.cpu.icache.tags.data_accesses 4430 # Number of data accesses
+system.cpu.icache.ReadReq_hits::cpu.inst 1666 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 1666 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 1666 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 1666 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 1666 # number of overall hits
+system.cpu.icache.overall_hits::total 1666 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 402 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 402 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 402 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 402 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 402 # number of overall misses
+system.cpu.icache.overall_misses::total 402 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 25574000 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 25574000 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 25574000 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 25574000 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 25574000 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 25574000 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 2068 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 2068 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 2068 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 2068 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 2068 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 2068 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.194391 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.194391 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.194391 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.194391 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.194391 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.194391 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 63616.915423 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 63616.915423 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 63616.915423 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 63616.915423 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 63616.915423 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 63616.915423 # average overall miss latency
+system.cpu.icache.blocked_cycles::no_mshrs 298 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.blocked::no_mshrs 2 # number of cycles access was blocked
+system.cpu.icache.blocked::no_mshrs 5 # number of cycles access was blocked
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.avg_blocked_cycles::no_mshrs 53.500000 # average number of cycles each access was blocked
+system.cpu.icache.avg_blocked_cycles::no_mshrs 59.600000 # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 77 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 77 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 77 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 77 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 77 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 77 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 290 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 290 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 290 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 290 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 290 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 290 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 19152500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 19152500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 19152500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 19152500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 19152500 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 19152500 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.147358 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.147358 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.147358 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.147358 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.147358 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.147358 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 66043.103448 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 66043.103448 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 66043.103448 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 66043.103448 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 66043.103448 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 66043.103448 # average overall mshr miss latency
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 108 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 108 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 108 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 108 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 108 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 108 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 294 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 294 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 294 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 294 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 294 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 294 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 19742750 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 19742750 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 19742750 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 19742750 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 19742750 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 19742750 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.142166 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.142166 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.142166 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.142166 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.142166 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.142166 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 67152.210884 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 67152.210884 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 67152.210884 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 67152.210884 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 67152.210884 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 67152.210884 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.tags.replacements 0 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 185.364644 # Cycle average of tags in use
-system.cpu.l2cache.tags.total_refs 37 # Total number of references to valid blocks.
-system.cpu.l2cache.tags.sampled_refs 350 # Sample count of references to valid blocks.
-system.cpu.l2cache.tags.avg_refs 0.105714 # Average number of references to valid blocks.
+system.cpu.l2cache.tags.tagsinuse 188.170247 # Cycle average of tags in use
+system.cpu.l2cache.tags.total_refs 39 # Total number of references to valid blocks.
+system.cpu.l2cache.tags.sampled_refs 355 # Sample count of references to valid blocks.
+system.cpu.l2cache.tags.avg_refs 0.109859 # Average number of references to valid blocks.
system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.tags.occ_blocks::cpu.inst 138.907401 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.data 46.457243 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_percent::cpu.inst 0.004239 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.data 0.001418 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::total 0.005657 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_task_id_blocks::1024 350 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::0 194 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::1 156 # Occupied blocks per task id
-system.cpu.l2cache.tags.occ_task_id_percent::1024 0.010681 # Percentage of cache occupancy per task id
-system.cpu.l2cache.tags.tag_accesses 3864 # Number of tag accesses
-system.cpu.l2cache.tags.data_accesses 3864 # Number of data accesses
-system.cpu.l2cache.ReadReq_hits::cpu.inst 17 # number of ReadReq hits
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 141.371533 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 46.798714 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.004314 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.data 0.001428 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.005743 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_task_id_blocks::1024 355 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::0 198 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::1 157 # Occupied blocks per task id
+system.cpu.l2cache.tags.occ_task_id_percent::1024 0.010834 # Percentage of cache occupancy per task id
+system.cpu.l2cache.tags.tag_accesses 3925 # Number of tag accesses
+system.cpu.l2cache.tags.data_accesses 3925 # Number of data accesses
+system.cpu.l2cache.ReadReq_hits::cpu.inst 19 # number of ReadReq hits
system.cpu.l2cache.ReadReq_hits::cpu.data 20 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 37 # number of ReadReq hits
-system.cpu.l2cache.demand_hits::cpu.inst 17 # number of demand (read+write) hits
+system.cpu.l2cache.ReadReq_hits::total 39 # number of ReadReq hits
+system.cpu.l2cache.demand_hits::cpu.inst 19 # number of demand (read+write) hits
system.cpu.l2cache.demand_hits::cpu.data 20 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 37 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.inst 17 # number of overall hits
+system.cpu.l2cache.demand_hits::total 39 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.inst 19 # number of overall hits
system.cpu.l2cache.overall_hits::cpu.data 20 # number of overall hits
-system.cpu.l2cache.overall_hits::total 37 # number of overall hits
-system.cpu.l2cache.ReadReq_misses::cpu.inst 270 # number of ReadReq misses
+system.cpu.l2cache.overall_hits::total 39 # number of overall hits
+system.cpu.l2cache.ReadReq_misses::cpu.inst 275 # number of ReadReq misses
system.cpu.l2cache.ReadReq_misses::cpu.data 85 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 355 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 360 # number of ReadReq misses
system.cpu.l2cache.ReadExReq_misses::cpu.data 42 # number of ReadExReq misses
system.cpu.l2cache.ReadExReq_misses::total 42 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 270 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.inst 275 # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::cpu.data 127 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 397 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 270 # number of overall misses
+system.cpu.l2cache.demand_misses::total 402 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 275 # number of overall misses
system.cpu.l2cache.overall_misses::cpu.data 127 # number of overall misses
-system.cpu.l2cache.overall_misses::total 397 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 18683000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 6637250 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 25320250 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 3108750 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 3108750 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 18683000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 9746000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 28429000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 18683000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 9746000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 28429000 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 287 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.overall_misses::total 402 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 19251250 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 6010750 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 25262000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 3101750 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 3101750 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 19251250 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 9112500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 28363750 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 19251250 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 9112500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 28363750 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 294 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::cpu.data 105 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 392 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 399 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::cpu.data 42 # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::total 42 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 287 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.inst 294 # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses::cpu.data 147 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 434 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 287 # number of overall (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 441 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 294 # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses::cpu.data 147 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 434 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.940767 # miss rate for ReadReq accesses
+system.cpu.l2cache.overall_accesses::total 441 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.935374 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.809524 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.905612 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.902256 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 1 # miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::total 1 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.940767 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.935374 # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate::cpu.data 0.863946 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.914747 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.940767 # miss rate for overall accesses
+system.cpu.l2cache.demand_miss_rate::total 0.911565 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.935374 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::cpu.data 0.863946 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.914747 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 69196.296296 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 78085.294118 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 71324.647887 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 74017.857143 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 74017.857143 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 69196.296296 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 76740.157480 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 71609.571788 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 69196.296296 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 76740.157480 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 71609.571788 # average overall miss latency
+system.cpu.l2cache.overall_miss_rate::total 0.911565 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 70004.545455 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 70714.705882 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 70172.222222 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 73851.190476 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 73851.190476 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 70004.545455 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 71751.968504 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 70556.592040 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 70004.545455 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 71751.968504 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 70556.592040 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -921,148 +922,148 @@ system.cpu.l2cache.demand_mshr_hits::cpu.data 5
system.cpu.l2cache.demand_mshr_hits::total 5 # number of demand (read+write) MSHR hits
system.cpu.l2cache.overall_mshr_hits::cpu.data 5 # number of overall MSHR hits
system.cpu.l2cache.overall_mshr_hits::total 5 # number of overall MSHR hits
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 270 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 275 # number of ReadReq MSHR misses
system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 80 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 350 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 355 # number of ReadReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 42 # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::total 42 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 270 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 275 # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.data 122 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 392 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 270 # number of overall MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 397 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 275 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.data 122 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 392 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 15291000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 5345250 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 20636250 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 2596250 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 2596250 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 15291000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 7941500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 23232500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 15291000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 7941500 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 23232500 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.940767 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.overall_mshr_misses::total 397 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 15797750 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 4736000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 20533750 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 2589250 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 2589250 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 15797750 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 7325250 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 23123000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 15797750 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 7325250 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 23123000 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.935374 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.761905 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.892857 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.889724 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 1 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.940767 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.935374 # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.829932 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.903226 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.940767 # mshr miss rate for overall accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.900227 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.935374 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.829932 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.903226 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 56633.333333 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 66815.625000 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 58960.714286 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 61815.476190 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 61815.476190 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 56633.333333 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 65094.262295 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 59266.581633 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 56633.333333 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 65094.262295 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 59266.581633 # average overall mshr miss latency
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.900227 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 57446.363636 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 59200 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 57841.549296 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 61648.809524 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 61648.809524 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 57446.363636 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 60043.032787 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 58244.332494 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 57446.363636 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 60043.032787 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 58244.332494 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.dcache.tags.replacements 0 # number of replacements
-system.cpu.dcache.tags.tagsinuse 87.019573 # Cycle average of tags in use
-system.cpu.dcache.tags.total_refs 2400 # Total number of references to valid blocks.
+system.cpu.dcache.tags.tagsinuse 87.133302 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 2168 # Total number of references to valid blocks.
system.cpu.dcache.tags.sampled_refs 146 # Sample count of references to valid blocks.
-system.cpu.dcache.tags.avg_refs 16.438356 # Average number of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 14.849315 # Average number of references to valid blocks.
system.cpu.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.data 87.019573 # Average occupied blocks per requestor
-system.cpu.dcache.tags.occ_percent::cpu.data 0.021245 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_percent::total 0.021245 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_blocks::cpu.data 87.133302 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.021273 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.021273 # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_task_id_blocks::1024 146 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::0 61 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::1 85 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::0 67 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::1 79 # Occupied blocks per task id
system.cpu.dcache.tags.occ_task_id_percent::1024 0.035645 # Percentage of cache occupancy per task id
-system.cpu.dcache.tags.tag_accesses 5964 # Number of tag accesses
-system.cpu.dcache.tags.data_accesses 5964 # Number of data accesses
-system.cpu.dcache.ReadReq_hits::cpu.data 1782 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 1782 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 596 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 596 # number of WriteReq hits
+system.cpu.dcache.tags.tag_accesses 5528 # Number of tag accesses
+system.cpu.dcache.tags.data_accesses 5528 # Number of data accesses
+system.cpu.dcache.ReadReq_hits::cpu.data 1551 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 1551 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 595 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 595 # number of WriteReq hits
system.cpu.dcache.LoadLockedReq_hits::cpu.data 11 # number of LoadLockedReq hits
system.cpu.dcache.LoadLockedReq_hits::total 11 # number of LoadLockedReq hits
system.cpu.dcache.StoreCondReq_hits::cpu.data 11 # number of StoreCondReq hits
system.cpu.dcache.StoreCondReq_hits::total 11 # number of StoreCondReq hits
-system.cpu.dcache.demand_hits::cpu.data 2378 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 2378 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 2378 # number of overall hits
-system.cpu.dcache.overall_hits::total 2378 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 190 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 190 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 317 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 317 # number of WriteReq misses
+system.cpu.dcache.demand_hits::cpu.data 2146 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 2146 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 2146 # number of overall hits
+system.cpu.dcache.overall_hits::total 2146 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 203 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 203 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 318 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 318 # number of WriteReq misses
system.cpu.dcache.LoadLockedReq_misses::cpu.data 2 # number of LoadLockedReq misses
system.cpu.dcache.LoadLockedReq_misses::total 2 # number of LoadLockedReq misses
-system.cpu.dcache.demand_misses::cpu.data 507 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 507 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 507 # number of overall misses
-system.cpu.dcache.overall_misses::total 507 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 11613493 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 11613493 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 20684250 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 20684250 # number of WriteReq miss cycles
-system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 130000 # number of LoadLockedReq miss cycles
-system.cpu.dcache.LoadLockedReq_miss_latency::total 130000 # number of LoadLockedReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 32297743 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 32297743 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 32297743 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 32297743 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 1972 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 1972 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.demand_misses::cpu.data 521 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 521 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 521 # number of overall misses
+system.cpu.dcache.overall_misses::total 521 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 11351493 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 11351493 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 20745500 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 20745500 # number of WriteReq miss cycles
+system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 130500 # number of LoadLockedReq miss cycles
+system.cpu.dcache.LoadLockedReq_miss_latency::total 130500 # number of LoadLockedReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 32096993 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 32096993 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 32096993 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 32096993 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 1754 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 1754 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 913 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 913 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.LoadLockedReq_accesses::cpu.data 13 # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.LoadLockedReq_accesses::total 13 # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.StoreCondReq_accesses::cpu.data 11 # number of StoreCondReq accesses(hits+misses)
system.cpu.dcache.StoreCondReq_accesses::total 11 # number of StoreCondReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 2885 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 2885 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 2885 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 2885 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.096349 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.096349 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.347207 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.347207 # miss rate for WriteReq accesses
+system.cpu.dcache.demand_accesses::cpu.data 2667 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 2667 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 2667 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 2667 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.115735 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.115735 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.348302 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.348302 # miss rate for WriteReq accesses
system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.153846 # miss rate for LoadLockedReq accesses
system.cpu.dcache.LoadLockedReq_miss_rate::total 0.153846 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.175737 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.175737 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.175737 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.175737 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 61123.647368 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 61123.647368 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 65250 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 65250 # average WriteReq miss latency
-system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 65000 # average LoadLockedReq miss latency
-system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 65000 # average LoadLockedReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 63703.635108 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 63703.635108 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 63703.635108 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 63703.635108 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 118 # number of cycles access was blocked
+system.cpu.dcache.demand_miss_rate::cpu.data 0.195351 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.195351 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.195351 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.195351 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 55918.684729 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 55918.684729 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 65237.421384 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 65237.421384 # average WriteReq miss latency
+system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 65250 # average LoadLockedReq miss latency
+system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 65250 # average LoadLockedReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 61606.512476 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 61606.512476 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 61606.512476 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 61606.512476 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 105 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 3 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 4 # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 39.333333 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 26.250000 # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 85 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 85 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 275 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 275 # number of WriteReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 98 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 98 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 276 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 276 # number of WriteReq MSHR hits
system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 2 # number of LoadLockedReq MSHR hits
system.cpu.dcache.LoadLockedReq_mshr_hits::total 2 # number of LoadLockedReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 360 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 360 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 360 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 360 # number of overall MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 374 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 374 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 374 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 374 # number of overall MSHR hits
system.cpu.dcache.ReadReq_mshr_misses::cpu.data 105 # number of ReadReq MSHR misses
system.cpu.dcache.ReadReq_mshr_misses::total 105 # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses::cpu.data 42 # number of WriteReq MSHR misses
@@ -1071,30 +1072,30 @@ system.cpu.dcache.demand_mshr_misses::cpu.data 147
system.cpu.dcache.demand_mshr_misses::total 147 # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses::cpu.data 147 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_misses::total 147 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 6871755 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 6871755 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 3151750 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 3151750 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 10023505 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 10023505 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 10023505 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 10023505 # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.053245 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.053245 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 6245255 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 6245255 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 3144750 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 3144750 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 9390005 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 9390005 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 9390005 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 9390005 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.059863 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.059863 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.046002 # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.046002 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.050953 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.050953 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.050953 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.050953 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 65445.285714 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 65445.285714 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 75041.666667 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 75041.666667 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 68187.108844 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 68187.108844 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 68187.108844 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 68187.108844 # average overall mshr miss latency
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.055118 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.055118 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.055118 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.055118 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 59478.619048 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 59478.619048 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 74875 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 74875 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 63877.585034 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 63877.585034 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 63877.585034 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 63877.585034 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
diff --git a/tests/quick/se/00.hello/ref/arm/linux/o3-timing/stats.txt b/tests/quick/se/00.hello/ref/arm/linux/o3-timing/stats.txt
index 4a87577c2..adfd7b504 100644
--- a/tests/quick/se/00.hello/ref/arm/linux/o3-timing/stats.txt
+++ b/tests/quick/se/00.hello/ref/arm/linux/o3-timing/stats.txt
@@ -1,52 +1,52 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.000017 # Number of seconds simulated
-sim_ticks 16786000 # Number of ticks simulated
-final_tick 16786000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.000016 # Number of seconds simulated
+sim_ticks 16223000 # Number of ticks simulated
+final_tick 16223000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 42967 # Simulator instruction rate (inst/s)
-host_op_rate 53611 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 157060125 # Simulator tick rate (ticks/s)
-host_mem_usage 258920 # Number of bytes of host memory used
-host_seconds 0.11 # Real time elapsed on the host
+host_inst_rate 35590 # Simulator instruction rate (inst/s)
+host_op_rate 41676 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 125719954 # Simulator tick rate (ticks/s)
+host_mem_usage 252016 # Number of bytes of host memory used
+host_seconds 0.13 # Real time elapsed on the host
sim_insts 4591 # Number of instructions simulated
-sim_ops 5729 # Number of ops (including micro ops) simulated
+sim_ops 5377 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
system.clk_domain.clock 1000 # Clock period in ticks
-system.physmem.bytes_read::cpu.inst 17280 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.inst 17600 # Number of bytes read from this memory
system.physmem.bytes_read::cpu.data 7808 # Number of bytes read from this memory
-system.physmem.bytes_read::total 25088 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 17280 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 17280 # Number of instructions bytes read from this memory
-system.physmem.num_reads::cpu.inst 270 # Number of read requests responded to by this memory
+system.physmem.bytes_read::total 25408 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 17600 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 17600 # Number of instructions bytes read from this memory
+system.physmem.num_reads::cpu.inst 275 # Number of read requests responded to by this memory
system.physmem.num_reads::cpu.data 122 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 392 # Number of read requests responded to by this memory
-system.physmem.bw_read::cpu.inst 1029429286 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 465149529 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 1494578816 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 1029429286 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 1029429286 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 1029429286 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 465149529 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 1494578816 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.readReqs 392 # Number of read requests accepted
+system.physmem.num_reads::total 397 # Number of read requests responded to by this memory
+system.physmem.bw_read::cpu.inst 1084879492 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 481291993 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 1566171485 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 1084879492 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 1084879492 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 1084879492 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 481291993 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 1566171485 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 397 # Number of read requests accepted
system.physmem.writeReqs 0 # Number of write requests accepted
-system.physmem.readBursts 392 # Number of DRAM read bursts, including those serviced by the write queue
+system.physmem.readBursts 397 # Number of DRAM read bursts, including those serviced by the write queue
system.physmem.writeBursts 0 # Number of DRAM write bursts, including those merged in the write queue
-system.physmem.bytesReadDRAM 25088 # Total number of bytes read from DRAM
+system.physmem.bytesReadDRAM 25408 # Total number of bytes read from DRAM
system.physmem.bytesReadWrQ 0 # Total number of bytes read from write queue
system.physmem.bytesWritten 0 # Total number of bytes written to DRAM
-system.physmem.bytesReadSys 25088 # Total read bytes from the system interface side
+system.physmem.bytesReadSys 25408 # Total read bytes from the system interface side
system.physmem.bytesWrittenSys 0 # Total written bytes from the system interface side
system.physmem.servicedByWrQ 0 # Number of DRAM read bursts serviced by the write queue
system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write
-system.physmem.perBankRdBursts::0 86 # Per bank write bursts
+system.physmem.perBankRdBursts::0 90 # Per bank write bursts
system.physmem.perBankRdBursts::1 46 # Per bank write bursts
system.physmem.perBankRdBursts::2 20 # Per bank write bursts
-system.physmem.perBankRdBursts::3 42 # Per bank write bursts
-system.physmem.perBankRdBursts::4 17 # Per bank write bursts
-system.physmem.perBankRdBursts::5 33 # Per bank write bursts
+system.physmem.perBankRdBursts::3 43 # Per bank write bursts
+system.physmem.perBankRdBursts::4 18 # Per bank write bursts
+system.physmem.perBankRdBursts::5 32 # Per bank write bursts
system.physmem.perBankRdBursts::6 35 # Per bank write bursts
system.physmem.perBankRdBursts::7 10 # Per bank write bursts
system.physmem.perBankRdBursts::8 4 # Per bank write bursts
@@ -75,14 +75,14 @@ system.physmem.perBankWrBursts::14 0 # Pe
system.physmem.perBankWrBursts::15 0 # Per bank write bursts
system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
-system.physmem.totGap 16721500 # Total gap between requests
+system.physmem.totGap 16156000 # Total gap between requests
system.physmem.readPktSize::0 0 # Read request sizes (log2)
system.physmem.readPktSize::1 0 # Read request sizes (log2)
system.physmem.readPktSize::2 0 # Read request sizes (log2)
system.physmem.readPktSize::3 0 # Read request sizes (log2)
system.physmem.readPktSize::4 0 # Read request sizes (log2)
system.physmem.readPktSize::5 0 # Read request sizes (log2)
-system.physmem.readPktSize::6 392 # Read request sizes (log2)
+system.physmem.readPktSize::6 397 # Read request sizes (log2)
system.physmem.writePktSize::0 0 # Write request sizes (log2)
system.physmem.writePktSize::1 0 # Write request sizes (log2)
system.physmem.writePktSize::2 0 # Write request sizes (log2)
@@ -90,13 +90,13 @@ system.physmem.writePktSize::3 0 # Wr
system.physmem.writePktSize::4 0 # Write request sizes (log2)
system.physmem.writePktSize::5 0 # Write request sizes (log2)
system.physmem.writePktSize::6 0 # Write request sizes (log2)
-system.physmem.rdQLenPdf::0 208 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 121 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::2 42 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::3 15 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::4 4 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::5 1 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::6 1 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::0 210 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 119 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 51 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 14 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 3 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see
@@ -186,72 +186,71 @@ system.physmem.wrQLenPdf::60 0 # Wh
system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
-system.physmem.bytesPerActivate::samples 62 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean 396.387097 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean 264.062800 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev 334.835382 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::0-127 11 17.74% 17.74% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128-255 17 27.42% 45.16% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256-383 8 12.90% 58.06% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384-511 7 11.29% 69.35% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::512-639 2 3.23% 72.58% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640-767 3 4.84% 77.42% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::768-895 5 8.06% 85.48% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::896-1023 1 1.61% 87.10% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1024-1151 8 12.90% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total 62 # Bytes accessed per row activation
-system.physmem.totQLat 3300000 # Total ticks spent queuing
-system.physmem.totMemAccLat 10650000 # Total ticks spent from burst creation until serviced by the DRAM
-system.physmem.totBusLat 1960000 # Total ticks spent in databus transfers
-system.physmem.avgQLat 8418.37 # Average queueing delay per DRAM burst
+system.physmem.bytesPerActivate::samples 63 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 396.190476 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 265.364013 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 334.900990 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::0-127 12 19.05% 19.05% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128-255 16 25.40% 44.44% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256-383 8 12.70% 57.14% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384-511 9 14.29% 71.43% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::512-639 3 4.76% 76.19% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::640-767 2 3.17% 79.37% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768-895 3 4.76% 84.13% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024-1151 10 15.87% 100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total 63 # Bytes accessed per row activation
+system.physmem.totQLat 2970000 # Total ticks spent queuing
+system.physmem.totMemAccLat 10413750 # Total ticks spent from burst creation until serviced by the DRAM
+system.physmem.totBusLat 1985000 # Total ticks spent in databus transfers
+system.physmem.avgQLat 7481.11 # Average queueing delay per DRAM burst
system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
-system.physmem.avgMemAccLat 27168.37 # Average memory access latency per DRAM burst
-system.physmem.avgRdBW 1494.58 # Average DRAM read bandwidth in MiByte/s
+system.physmem.avgMemAccLat 26231.11 # Average memory access latency per DRAM burst
+system.physmem.avgRdBW 1566.17 # Average DRAM read bandwidth in MiByte/s
system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MiByte/s
-system.physmem.avgRdBWSys 1494.58 # Average system read bandwidth in MiByte/s
+system.physmem.avgRdBWSys 1566.17 # Average system read bandwidth in MiByte/s
system.physmem.avgWrBWSys 0.00 # Average system write bandwidth in MiByte/s
system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
-system.physmem.busUtil 11.68 # Data bus utilization in percentage
-system.physmem.busUtilRead 11.68 # Data bus utilization in percentage for reads
+system.physmem.busUtil 12.24 # Data bus utilization in percentage
+system.physmem.busUtilRead 12.24 # Data bus utilization in percentage for reads
system.physmem.busUtilWrite 0.00 # Data bus utilization in percentage for writes
-system.physmem.avgRdQLen 1.85 # Average read queue length when enqueuing
+system.physmem.avgRdQLen 1.84 # Average read queue length when enqueuing
system.physmem.avgWrQLen 0.00 # Average write queue length when enqueuing
-system.physmem.readRowHits 326 # Number of row buffer hits during reads
+system.physmem.readRowHits 331 # Number of row buffer hits during reads
system.physmem.writeRowHits 0 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 83.16 # Row buffer hit rate for reads
+system.physmem.readRowHitRate 83.38 # Row buffer hit rate for reads
system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
-system.physmem.avgGap 42656.89 # Average gap between requests
-system.physmem.pageHitRate 83.16 # Row buffer hit rate, read and write combined
+system.physmem.avgGap 40695.21 # Average gap between requests
+system.physmem.pageHitRate 83.38 # Row buffer hit rate, read and write combined
system.physmem.memoryStateTime::IDLE 11000 # Time in different power states
system.physmem.memoryStateTime::REF 520000 # Time in different power states
system.physmem.memoryStateTime::PRE_PDN 0 # Time in different power states
system.physmem.memoryStateTime::ACT 15315250 # Time in different power states
system.physmem.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.membus.throughput 1494578816 # Throughput (bytes/s)
-system.membus.trans_dist::ReadReq 350 # Transaction distribution
-system.membus.trans_dist::ReadResp 350 # Transaction distribution
+system.membus.throughput 1566171485 # Throughput (bytes/s)
+system.membus.trans_dist::ReadReq 355 # Transaction distribution
+system.membus.trans_dist::ReadResp 355 # Transaction distribution
system.membus.trans_dist::ReadExReq 42 # Transaction distribution
system.membus.trans_dist::ReadExResp 42 # Transaction distribution
-system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 784 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count::total 784 # Packet count per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 25088 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size::total 25088 # Cumulative packet size per connected master and slave (bytes)
-system.membus.data_through_bus 25088 # Total data (bytes)
+system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 794 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 794 # Packet count per connected master and slave (bytes)
+system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 25408 # Cumulative packet size per connected master and slave (bytes)
+system.membus.tot_pkt_size::total 25408 # Cumulative packet size per connected master and slave (bytes)
+system.membus.data_through_bus 25408 # Total data (bytes)
system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
-system.membus.reqLayer0.occupancy 479500 # Layer occupancy (ticks)
-system.membus.reqLayer0.utilization 2.9 # Layer utilization (%)
-system.membus.respLayer1.occupancy 3655500 # Layer occupancy (ticks)
-system.membus.respLayer1.utilization 21.8 # Layer utilization (%)
+system.membus.reqLayer0.occupancy 494500 # Layer occupancy (ticks)
+system.membus.reqLayer0.utilization 3.0 # Layer utilization (%)
+system.membus.respLayer1.occupancy 3699500 # Layer occupancy (ticks)
+system.membus.respLayer1.utilization 22.8 # Layer utilization (%)
system.cpu_clk_domain.clock 500 # Clock period in ticks
-system.cpu.branchPred.lookups 2517 # Number of BP lookups
-system.cpu.branchPred.condPredicted 1805 # Number of conditional branches predicted
-system.cpu.branchPred.condIncorrect 482 # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups 2002 # Number of BTB lookups
-system.cpu.branchPred.BTBHits 714 # Number of BTB hits
+system.cpu.branchPred.lookups 2638 # Number of BP lookups
+system.cpu.branchPred.condPredicted 1635 # Number of conditional branches predicted
+system.cpu.branchPred.condIncorrect 480 # Number of conditional branches incorrect
+system.cpu.branchPred.BTBLookups 2101 # Number of BTB lookups
+system.cpu.branchPred.BTBHits 783 # Number of BTB hits
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 35.664336 # BTB Hit Percentage
-system.cpu.branchPred.usedRAS 294 # Number of times the RAS was used to get a target.
-system.cpu.branchPred.RASInCorrect 71 # Number of incorrect RAS predictions.
+system.cpu.branchPred.BTBHitPct 37.267968 # BTB Hit Percentage
+system.cpu.branchPred.usedRAS 354 # Number of times the RAS was used to get a target.
+system.cpu.branchPred.RASInCorrect 68 # Number of incorrect RAS predictions.
system.cpu.dstage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits
system.cpu.dstage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses
system.cpu.dstage2_mmu.stage2_tlb.read_hits 0 # DTB read hits
@@ -337,489 +336,491 @@ system.cpu.itb.hits 0 # DT
system.cpu.itb.misses 0 # DTB misses
system.cpu.itb.accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 13 # Number of system calls
-system.cpu.numCycles 33573 # number of cpu cycles simulated
+system.cpu.numCycles 32447 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.fetch.icacheStallCycles 6921 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 12073 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 2517 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 1008 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 2659 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 1630 # Number of cycles fetch has spent squashing
-system.cpu.fetch.BlockedCycles 2378 # Number of cycles fetch has spent blocked
-system.cpu.fetch.PendingTrapStallCycles 7 # Number of stall cycles due to pending traps
-system.cpu.fetch.CacheLines 1968 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 288 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 13089 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 1.162808 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 2.572483 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.icacheStallCycles 7786 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 12484 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 2638 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 1137 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 4850 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 1010 # Number of cycles fetch has spent squashing
+system.cpu.fetch.MiscStallCycles 3 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
+system.cpu.fetch.PendingTrapStallCycles 259 # Number of stall cycles due to pending traps
+system.cpu.fetch.IcacheWaitRetryStallCycles 30 # Number of stall cycles due to full MSHR
+system.cpu.fetch.CacheLines 2068 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 320 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.rateDist::samples 13433 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 1.098935 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 2.478489 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 10430 79.69% 79.69% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 226 1.73% 81.41% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 203 1.55% 82.96% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 238 1.82% 84.78% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 231 1.76% 86.55% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 269 2.06% 88.60% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 93 0.71% 89.31% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 145 1.11% 90.42% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 1254 9.58% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 10743 79.97% 79.97% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 265 1.97% 81.95% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 241 1.79% 83.74% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 235 1.75% 85.49% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 238 1.77% 87.26% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 291 2.17% 89.43% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 141 1.05% 90.48% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 175 1.30% 91.78% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 1104 8.22% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 13089 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.074971 # Number of branch fetches per cycle
-system.cpu.fetch.rate 0.359604 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 6910 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 2688 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 2492 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 31 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 968 # Number of cycles decode is squashing
-system.cpu.decode.BranchResolved 385 # Number of times decode resolved a branch
-system.cpu.decode.BranchMispred 160 # Number of times decode detected a branch misprediction
-system.cpu.decode.DecodedInsts 13358 # Number of instructions handled by decode
-system.cpu.decode.SquashedInsts 539 # Number of squashed instructions handled by decode
-system.cpu.rename.SquashCycles 968 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 7139 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 151 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 2277 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 2296 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 258 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 12614 # Number of instructions processed by rename
-system.cpu.rename.ROBFullEvents 4 # Number of times rename has blocked due to ROB full
-system.cpu.rename.IQFullEvents 32 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LQFullEvents 27 # Number of times rename has blocked due to LQ full
-system.cpu.rename.SQFullEvents 195 # Number of times rename has blocked due to SQ full
-system.cpu.rename.RenamedOperands 12625 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 57590 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 52228 # Number of integer rename lookups
-system.cpu.rename.fp_rename_lookups 47 # Number of floating rename lookups
-system.cpu.rename.CommittedMaps 5673 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 6952 # Number of HB maps that are undone due to squashing
-system.cpu.rename.serializingInsts 41 # count of serializing insts renamed
-system.cpu.rename.tempSerializingInsts 38 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 329 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 2826 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 1583 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 38 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 13 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 11316 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded 49 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 8961 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 149 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 5288 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 14803 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved 12 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 13089 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 0.684621 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 1.402607 # Number of insts issued each cycle
+system.cpu.fetch.rateDist::total 13433 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.081302 # Number of branch fetches per cycle
+system.cpu.fetch.rate 0.384751 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 6529 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 4272 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 2145 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 138 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 349 # Number of cycles decode is squashing
+system.cpu.decode.BranchResolved 390 # Number of times decode resolved a branch
+system.cpu.decode.BranchMispred 163 # Number of times decode detected a branch misprediction
+system.cpu.decode.DecodedInsts 12118 # Number of instructions handled by decode
+system.cpu.decode.SquashedInsts 476 # Number of squashed instructions handled by decode
+system.cpu.rename.SquashCycles 349 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 6736 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 846 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 2304 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 2064 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 1134 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 11483 # Number of instructions processed by rename
+system.cpu.rename.IQFullEvents 163 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LQFullEvents 117 # Number of times rename has blocked due to LQ full
+system.cpu.rename.SQFullEvents 963 # Number of times rename has blocked due to SQ full
+system.cpu.rename.RenamedOperands 11820 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 52846 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 12757 # Number of integer rename lookups
+system.cpu.rename.fp_rename_lookups 88 # Number of floating rename lookups
+system.cpu.rename.CommittedMaps 5494 # Number of HB maps that are committed
+system.cpu.rename.UndoneMaps 6326 # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts 43 # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts 37 # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts 443 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 2313 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 1639 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 32 # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores 28 # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded 10354 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 46 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 8358 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 56 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 4760 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 12835 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 9 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 13433 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 0.622199 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 1.376807 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 9594 73.30% 73.30% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 1210 9.24% 82.54% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 823 6.29% 88.83% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 494 3.77% 92.60% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 479 3.66% 96.26% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 298 2.28% 98.54% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 131 1.00% 99.54% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 49 0.37% 99.92% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 11 0.08% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 10179 75.78% 75.78% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 1183 8.81% 84.58% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 748 5.57% 90.15% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 453 3.37% 93.52% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 362 2.69% 96.22% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 286 2.13% 98.35% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 135 1.00% 99.35% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 64 0.48% 99.83% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 23 0.17% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 13089 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 13433 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 6 2.71% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 2.71% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 138 62.44% 65.16% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 77 34.84% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 9 5.33% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 5.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 80 47.34% 52.66% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 80 47.34% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 5369 59.92% 59.92% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 9 0.10% 60.02% # Type of FU issued
-system.cpu.iq.FU_type_0::IntDiv 0 0.00% 60.02% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 60.02% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 60.02% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 60.02% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatMult 0 0.00% 60.02% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 60.02% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 60.02% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 60.02% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 60.02% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 60.02% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 60.02% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 60.02% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 60.02% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMult 0 0.00% 60.02% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 60.02% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShift 0 0.00% 60.02% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 60.02% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 60.02% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 60.02% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 60.02% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 60.02% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 60.02% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 60.02% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMisc 3 0.03% 60.05% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 60.05% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 60.05% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 60.05% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 2357 26.30% 86.35% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 1223 13.65% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 5041 60.31% 60.31% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 6 0.07% 60.39% # Type of FU issued
+system.cpu.iq.FU_type_0::IntDiv 0 0.00% 60.39% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 60.39% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 60.39% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 60.39% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatMult 0 0.00% 60.39% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 60.39% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 60.39% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 60.39% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 60.39% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 60.39% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 60.39% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 60.39% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 60.39% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMult 0 0.00% 60.39% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 60.39% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShift 0 0.00% 60.39% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 60.39% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 60.39% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 60.39% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 60.39% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 60.39% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 60.39% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 60.39% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMisc 3 0.04% 60.42% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 60.42% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 60.42% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 60.42% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 2009 24.04% 84.46% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 1299 15.54% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 8961 # Type of FU issued
-system.cpu.iq.rate 0.266911 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 221 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.024662 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 31345 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 16624 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 8077 # Number of integer instruction queue wakeup accesses
-system.cpu.iq.fp_inst_queue_reads 36 # Number of floating instruction queue reads
-system.cpu.iq.fp_inst_queue_writes 48 # Number of floating instruction queue writes
-system.cpu.iq.fp_inst_queue_wakeup_accesses 16 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 9162 # Number of integer alu accesses
-system.cpu.iq.fp_alu_accesses 20 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 60 # Number of loads that had data forwarded from stores
+system.cpu.iq.FU_type_0::total 8358 # Type of FU issued
+system.cpu.iq.rate 0.257589 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 169 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.020220 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 30275 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 15052 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 7570 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.fp_inst_queue_reads 99 # Number of floating instruction queue reads
+system.cpu.iq.fp_inst_queue_writes 128 # Number of floating instruction queue writes
+system.cpu.iq.fp_inst_queue_wakeup_accesses 31 # Number of floating instruction queue wakeup accesses
+system.cpu.iq.int_alu_accesses 8484 # Number of integer alu accesses
+system.cpu.iq.fp_alu_accesses 43 # Number of floating point alu accesses
+system.cpu.iew.lsq.thread0.forwLoads 25 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 1626 # Number of loads squashed
+system.cpu.iew.lsq.thread0.squashedLoads 1286 # Number of loads squashed
system.cpu.iew.lsq.thread0.ignoredResponses 0 # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread0.memOrderViolation 21 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 645 # Number of stores squashed
+system.cpu.iew.lsq.thread0.memOrderViolation 20 # Number of memory ordering violations
+system.cpu.iew.lsq.thread0.squashedStores 701 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
-system.cpu.iew.lsq.thread0.rescheduledLoads 0 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread0.cacheBlocked 3 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.lsq.thread0.rescheduledLoads 39 # Number of loads that were rescheduled
+system.cpu.iew.lsq.thread0.cacheBlocked 8 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 968 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 113 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 19 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 11366 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 115 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 2826 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 1583 # Number of dispatched store instructions
-system.cpu.iew.iewDispNonSpecInsts 37 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 9 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewSquashCycles 349 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 800 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 25 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 10411 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 110 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 2313 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 1639 # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts 34 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewIQFullEvents 13 # Number of times the IQ has become full, causing a stall
system.cpu.iew.iewLSQFullEvents 10 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.memOrderViolationEvents 21 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 110 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 266 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 376 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 8568 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 2160 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 393 # Number of squashed instructions skipped in execute
+system.cpu.iew.memOrderViolationEvents 20 # Number of memory order violations
+system.cpu.iew.predictedTakenIncorrect 112 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 252 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 364 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 8063 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 1908 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 295 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
-system.cpu.iew.exec_nop 1 # number of nop insts executed
-system.cpu.iew.exec_refs 3332 # number of memory reference insts executed
-system.cpu.iew.exec_branches 1443 # Number of branches executed
-system.cpu.iew.exec_stores 1172 # Number of stores executed
-system.cpu.iew.exec_rate 0.255205 # Inst execution rate
-system.cpu.iew.wb_sent 8256 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 8093 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 3919 # num instructions producing a value
-system.cpu.iew.wb_consumers 8062 # num instructions consuming a value
+system.cpu.iew.exec_nop 11 # number of nop insts executed
+system.cpu.iew.exec_refs 3148 # number of memory reference insts executed
+system.cpu.iew.exec_branches 1457 # Number of branches executed
+system.cpu.iew.exec_stores 1240 # Number of stores executed
+system.cpu.iew.exec_rate 0.248498 # Inst execution rate
+system.cpu.iew.wb_sent 7735 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 7601 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 3572 # num instructions producing a value
+system.cpu.iew.wb_consumers 6998 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 0.241057 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.486108 # average fanout of values written-back
+system.cpu.iew.wb_rate 0.234259 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.510432 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.commit.commitSquashedInsts 5642 # The number of squashed insts skipped by commit
+system.cpu.commit.commitSquashedInsts 5037 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 37 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 326 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 12121 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 0.472651 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 1.325156 # Number of insts commited each cycle
+system.cpu.commit.branchMispredicts 324 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 12552 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 0.428378 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 1.273949 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 9924 81.87% 81.87% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 978 8.07% 89.94% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 402 3.32% 93.26% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 224 1.85% 95.11% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 175 1.44% 96.55% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 212 1.75% 98.30% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 50 0.41% 98.71% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 33 0.27% 98.99% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 123 1.01% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 10495 83.61% 83.61% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 893 7.11% 90.73% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 426 3.39% 94.12% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 211 1.68% 95.80% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 111 0.88% 96.69% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 212 1.69% 98.37% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 50 0.40% 98.77% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 37 0.29% 99.07% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 117 0.93% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 12121 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::total 12552 # Number of insts commited each cycle
system.cpu.commit.committedInsts 4591 # Number of instructions committed
-system.cpu.commit.committedOps 5729 # Number of ops (including micro ops) committed
+system.cpu.commit.committedOps 5377 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
-system.cpu.commit.refs 2138 # Number of memory references committed
-system.cpu.commit.loads 1200 # Number of loads committed
+system.cpu.commit.refs 1965 # Number of memory references committed
+system.cpu.commit.loads 1027 # Number of loads committed
system.cpu.commit.membars 12 # Number of memory barriers committed
system.cpu.commit.branches 1007 # Number of branches committed
system.cpu.commit.fp_insts 16 # Number of committed floating point instructions.
-system.cpu.commit.int_insts 4976 # Number of committed integer instructions.
+system.cpu.commit.int_insts 4624 # Number of committed integer instructions.
system.cpu.commit.function_calls 82 # Number of function calls committed.
system.cpu.commit.op_class_0::No_OpClass 0 0.00% 0.00% # Class of committed instruction
-system.cpu.commit.op_class_0::IntAlu 3584 62.56% 62.56% # Class of committed instruction
-system.cpu.commit.op_class_0::IntMult 4 0.07% 62.63% # Class of committed instruction
-system.cpu.commit.op_class_0::IntDiv 0 0.00% 62.63% # Class of committed instruction
-system.cpu.commit.op_class_0::FloatAdd 0 0.00% 62.63% # Class of committed instruction
-system.cpu.commit.op_class_0::FloatCmp 0 0.00% 62.63% # Class of committed instruction
-system.cpu.commit.op_class_0::FloatCvt 0 0.00% 62.63% # Class of committed instruction
-system.cpu.commit.op_class_0::FloatMult 0 0.00% 62.63% # Class of committed instruction
-system.cpu.commit.op_class_0::FloatDiv 0 0.00% 62.63% # Class of committed instruction
-system.cpu.commit.op_class_0::FloatSqrt 0 0.00% 62.63% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdAdd 0 0.00% 62.63% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdAddAcc 0 0.00% 62.63% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdAlu 0 0.00% 62.63% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdCmp 0 0.00% 62.63% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdCvt 0 0.00% 62.63% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdMisc 0 0.00% 62.63% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdMult 0 0.00% 62.63% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdMultAcc 0 0.00% 62.63% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdShift 0 0.00% 62.63% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdShiftAcc 0 0.00% 62.63% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdSqrt 0 0.00% 62.63% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdFloatAdd 0 0.00% 62.63% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdFloatAlu 0 0.00% 62.63% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdFloatCmp 0 0.00% 62.63% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdFloatCvt 0 0.00% 62.63% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdFloatDiv 0 0.00% 62.63% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdFloatMisc 3 0.05% 62.68% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdFloatMult 0 0.00% 62.68% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdFloatMultAcc 0 0.00% 62.68% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdFloatSqrt 0 0.00% 62.68% # Class of committed instruction
-system.cpu.commit.op_class_0::MemRead 1200 20.95% 83.63% # Class of committed instruction
-system.cpu.commit.op_class_0::MemWrite 938 16.37% 100.00% # Class of committed instruction
+system.cpu.commit.op_class_0::IntAlu 3405 63.33% 63.33% # Class of committed instruction
+system.cpu.commit.op_class_0::IntMult 4 0.07% 63.40% # Class of committed instruction
+system.cpu.commit.op_class_0::IntDiv 0 0.00% 63.40% # Class of committed instruction
+system.cpu.commit.op_class_0::FloatAdd 0 0.00% 63.40% # Class of committed instruction
+system.cpu.commit.op_class_0::FloatCmp 0 0.00% 63.40% # Class of committed instruction
+system.cpu.commit.op_class_0::FloatCvt 0 0.00% 63.40% # Class of committed instruction
+system.cpu.commit.op_class_0::FloatMult 0 0.00% 63.40% # Class of committed instruction
+system.cpu.commit.op_class_0::FloatDiv 0 0.00% 63.40% # Class of committed instruction
+system.cpu.commit.op_class_0::FloatSqrt 0 0.00% 63.40% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdAdd 0 0.00% 63.40% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdAddAcc 0 0.00% 63.40% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdAlu 0 0.00% 63.40% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdCmp 0 0.00% 63.40% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdCvt 0 0.00% 63.40% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdMisc 0 0.00% 63.40% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdMult 0 0.00% 63.40% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdMultAcc 0 0.00% 63.40% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdShift 0 0.00% 63.40% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdShiftAcc 0 0.00% 63.40% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdSqrt 0 0.00% 63.40% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdFloatAdd 0 0.00% 63.40% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdFloatAlu 0 0.00% 63.40% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdFloatCmp 0 0.00% 63.40% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdFloatCvt 0 0.00% 63.40% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdFloatDiv 0 0.00% 63.40% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdFloatMisc 3 0.06% 63.46% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdFloatMult 0 0.00% 63.46% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdFloatMultAcc 0 0.00% 63.46% # Class of committed instruction
+system.cpu.commit.op_class_0::SimdFloatSqrt 0 0.00% 63.46% # Class of committed instruction
+system.cpu.commit.op_class_0::MemRead 1027 19.10% 82.56% # Class of committed instruction
+system.cpu.commit.op_class_0::MemWrite 938 17.44% 100.00% # Class of committed instruction
system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction
system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction
-system.cpu.commit.op_class_0::total 5729 # Class of committed instruction
-system.cpu.commit.bw_lim_events 123 # number cycles where commit BW limit reached
+system.cpu.commit.op_class_0::total 5377 # Class of committed instruction
+system.cpu.commit.bw_lim_events 117 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 23212 # The number of ROB reads
-system.cpu.rob.rob_writes 23723 # The number of ROB writes
-system.cpu.timesIdled 215 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 20484 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.rob.rob_reads 22692 # The number of ROB reads
+system.cpu.rob.rob_writes 21719 # The number of ROB writes
+system.cpu.timesIdled 209 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 19014 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 4591 # Number of Instructions Simulated
-system.cpu.committedOps 5729 # Number of Ops (including micro ops) Simulated
-system.cpu.cpi 7.312786 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 7.312786 # CPI: Total CPI of All Threads
-system.cpu.ipc 0.136747 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 0.136747 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 39407 # number of integer regfile reads
-system.cpu.int_regfile_writes 7992 # number of integer regfile writes
-system.cpu.fp_regfile_reads 16 # number of floating regfile reads
-system.cpu.misc_regfile_reads 3253 # number of misc regfile reads
+system.cpu.committedOps 5377 # Number of Ops (including micro ops) Simulated
+system.cpu.cpi 7.067523 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 7.067523 # CPI: Total CPI of All Threads
+system.cpu.ipc 0.141492 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 0.141492 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 7944 # number of integer regfile reads
+system.cpu.int_regfile_writes 4420 # number of integer regfile writes
+system.cpu.fp_regfile_reads 31 # number of floating regfile reads
+system.cpu.cc_regfile_reads 28734 # number of cc regfile reads
+system.cpu.cc_regfile_writes 3302 # number of cc regfile writes
+system.cpu.misc_regfile_reads 3189 # number of misc regfile reads
system.cpu.misc_regfile_writes 24 # number of misc regfile writes
-system.cpu.toL2Bus.throughput 1662337662 # Throughput (bytes/s)
-system.cpu.toL2Bus.trans_dist::ReadReq 395 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadResp 394 # Transaction distribution
+system.cpu.toL2Bus.throughput 1735807187 # Throughput (bytes/s)
+system.cpu.toL2Bus.trans_dist::ReadReq 399 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadResp 398 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadExReq 42 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadExResp 42 # Transaction distribution
-system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 577 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 588 # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 293 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count::total 870 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 18368 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count::total 881 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 18816 # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 9344 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size::total 27712 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.data_through_bus 27712 # Total data (bytes)
-system.cpu.toL2Bus.snoop_data_through_bus 192 # Total snoop data (bytes)
-system.cpu.toL2Bus.reqLayer0.occupancy 218500 # Layer occupancy (ticks)
-system.cpu.toL2Bus.reqLayer0.utilization 1.3 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer0.occupancy 480500 # Layer occupancy (ticks)
-system.cpu.toL2Bus.respLayer0.utilization 2.9 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer1.occupancy 229495 # Layer occupancy (ticks)
+system.cpu.toL2Bus.tot_pkt_size::total 28160 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.data_through_bus 28160 # Total data (bytes)
+system.cpu.toL2Bus.snoop_data_through_bus 0 # Total snoop data (bytes)
+system.cpu.toL2Bus.reqLayer0.occupancy 220500 # Layer occupancy (ticks)
+system.cpu.toL2Bus.reqLayer0.utilization 1.4 # Layer utilization (%)
+system.cpu.toL2Bus.respLayer0.occupancy 488250 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.utilization 3.0 # Layer utilization (%)
+system.cpu.toL2Bus.respLayer1.occupancy 228495 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization 1.4 # Layer utilization (%)
system.cpu.icache.tags.replacements 1 # number of replacements
-system.cpu.icache.tags.tagsinuse 148.488883 # Cycle average of tags in use
-system.cpu.icache.tags.total_refs 1601 # Total number of references to valid blocks.
-system.cpu.icache.tags.sampled_refs 290 # Sample count of references to valid blocks.
-system.cpu.icache.tags.avg_refs 5.520690 # Average number of references to valid blocks.
+system.cpu.icache.tags.tagsinuse 150.758993 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 1666 # Total number of references to valid blocks.
+system.cpu.icache.tags.sampled_refs 294 # Sample count of references to valid blocks.
+system.cpu.icache.tags.avg_refs 5.666667 # Average number of references to valid blocks.
system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst 148.488883 # Average occupied blocks per requestor
-system.cpu.icache.tags.occ_percent::cpu.inst 0.072504 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_percent::total 0.072504 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_task_id_blocks::1024 289 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::0 170 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::1 119 # Occupied blocks per task id
-system.cpu.icache.tags.occ_task_id_percent::1024 0.141113 # Percentage of cache occupancy per task id
-system.cpu.icache.tags.tag_accesses 4226 # Number of tag accesses
-system.cpu.icache.tags.data_accesses 4226 # Number of data accesses
-system.cpu.icache.ReadReq_hits::cpu.inst 1601 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 1601 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 1601 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 1601 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 1601 # number of overall hits
-system.cpu.icache.overall_hits::total 1601 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 367 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 367 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 367 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 367 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 367 # number of overall misses
-system.cpu.icache.overall_misses::total 367 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 23960000 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 23960000 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 23960000 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 23960000 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 23960000 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 23960000 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 1968 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 1968 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 1968 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 1968 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 1968 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 1968 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.186484 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.186484 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.186484 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.186484 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.186484 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.186484 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 65286.103542 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 65286.103542 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 65286.103542 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 65286.103542 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 65286.103542 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 65286.103542 # average overall miss latency
-system.cpu.icache.blocked_cycles::no_mshrs 107 # number of cycles access was blocked
+system.cpu.icache.tags.occ_blocks::cpu.inst 150.758993 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.073613 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.073613 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_task_id_blocks::1024 293 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::0 173 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::1 120 # Occupied blocks per task id
+system.cpu.icache.tags.occ_task_id_percent::1024 0.143066 # Percentage of cache occupancy per task id
+system.cpu.icache.tags.tag_accesses 4430 # Number of tag accesses
+system.cpu.icache.tags.data_accesses 4430 # Number of data accesses
+system.cpu.icache.ReadReq_hits::cpu.inst 1666 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 1666 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 1666 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 1666 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 1666 # number of overall hits
+system.cpu.icache.overall_hits::total 1666 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 402 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 402 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 402 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 402 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 402 # number of overall misses
+system.cpu.icache.overall_misses::total 402 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 25574000 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 25574000 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 25574000 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 25574000 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 25574000 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 25574000 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 2068 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 2068 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 2068 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 2068 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 2068 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 2068 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.194391 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.194391 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.194391 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.194391 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.194391 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.194391 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 63616.915423 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 63616.915423 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 63616.915423 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 63616.915423 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 63616.915423 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 63616.915423 # average overall miss latency
+system.cpu.icache.blocked_cycles::no_mshrs 298 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.blocked::no_mshrs 2 # number of cycles access was blocked
+system.cpu.icache.blocked::no_mshrs 5 # number of cycles access was blocked
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.avg_blocked_cycles::no_mshrs 53.500000 # average number of cycles each access was blocked
+system.cpu.icache.avg_blocked_cycles::no_mshrs 59.600000 # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 77 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 77 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 77 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 77 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 77 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 77 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 290 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 290 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 290 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 290 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 290 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 290 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 19152500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 19152500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 19152500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 19152500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 19152500 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 19152500 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.147358 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.147358 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.147358 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.147358 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.147358 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.147358 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 66043.103448 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 66043.103448 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 66043.103448 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 66043.103448 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 66043.103448 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 66043.103448 # average overall mshr miss latency
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 108 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 108 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 108 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 108 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 108 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 108 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 294 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 294 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 294 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 294 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 294 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 294 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 19742750 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 19742750 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 19742750 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 19742750 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 19742750 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 19742750 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.142166 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.142166 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.142166 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.142166 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.142166 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.142166 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 67152.210884 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 67152.210884 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 67152.210884 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 67152.210884 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 67152.210884 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 67152.210884 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.tags.replacements 0 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 185.364644 # Cycle average of tags in use
-system.cpu.l2cache.tags.total_refs 37 # Total number of references to valid blocks.
-system.cpu.l2cache.tags.sampled_refs 350 # Sample count of references to valid blocks.
-system.cpu.l2cache.tags.avg_refs 0.105714 # Average number of references to valid blocks.
+system.cpu.l2cache.tags.tagsinuse 188.170247 # Cycle average of tags in use
+system.cpu.l2cache.tags.total_refs 39 # Total number of references to valid blocks.
+system.cpu.l2cache.tags.sampled_refs 355 # Sample count of references to valid blocks.
+system.cpu.l2cache.tags.avg_refs 0.109859 # Average number of references to valid blocks.
system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.tags.occ_blocks::cpu.inst 138.907401 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.data 46.457243 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_percent::cpu.inst 0.004239 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.data 0.001418 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::total 0.005657 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_task_id_blocks::1024 350 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::0 194 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::1 156 # Occupied blocks per task id
-system.cpu.l2cache.tags.occ_task_id_percent::1024 0.010681 # Percentage of cache occupancy per task id
-system.cpu.l2cache.tags.tag_accesses 3864 # Number of tag accesses
-system.cpu.l2cache.tags.data_accesses 3864 # Number of data accesses
-system.cpu.l2cache.ReadReq_hits::cpu.inst 17 # number of ReadReq hits
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 141.371533 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 46.798714 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.004314 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.data 0.001428 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.005743 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_task_id_blocks::1024 355 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::0 198 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::1 157 # Occupied blocks per task id
+system.cpu.l2cache.tags.occ_task_id_percent::1024 0.010834 # Percentage of cache occupancy per task id
+system.cpu.l2cache.tags.tag_accesses 3925 # Number of tag accesses
+system.cpu.l2cache.tags.data_accesses 3925 # Number of data accesses
+system.cpu.l2cache.ReadReq_hits::cpu.inst 19 # number of ReadReq hits
system.cpu.l2cache.ReadReq_hits::cpu.data 20 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 37 # number of ReadReq hits
-system.cpu.l2cache.demand_hits::cpu.inst 17 # number of demand (read+write) hits
+system.cpu.l2cache.ReadReq_hits::total 39 # number of ReadReq hits
+system.cpu.l2cache.demand_hits::cpu.inst 19 # number of demand (read+write) hits
system.cpu.l2cache.demand_hits::cpu.data 20 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 37 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.inst 17 # number of overall hits
+system.cpu.l2cache.demand_hits::total 39 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.inst 19 # number of overall hits
system.cpu.l2cache.overall_hits::cpu.data 20 # number of overall hits
-system.cpu.l2cache.overall_hits::total 37 # number of overall hits
-system.cpu.l2cache.ReadReq_misses::cpu.inst 270 # number of ReadReq misses
+system.cpu.l2cache.overall_hits::total 39 # number of overall hits
+system.cpu.l2cache.ReadReq_misses::cpu.inst 275 # number of ReadReq misses
system.cpu.l2cache.ReadReq_misses::cpu.data 85 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 355 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 360 # number of ReadReq misses
system.cpu.l2cache.ReadExReq_misses::cpu.data 42 # number of ReadExReq misses
system.cpu.l2cache.ReadExReq_misses::total 42 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 270 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.inst 275 # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::cpu.data 127 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 397 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 270 # number of overall misses
+system.cpu.l2cache.demand_misses::total 402 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 275 # number of overall misses
system.cpu.l2cache.overall_misses::cpu.data 127 # number of overall misses
-system.cpu.l2cache.overall_misses::total 397 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 18683000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 6637250 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 25320250 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 3108750 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 3108750 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 18683000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 9746000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 28429000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 18683000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 9746000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 28429000 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 287 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.overall_misses::total 402 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 19251250 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 6010750 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 25262000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 3101750 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 3101750 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 19251250 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 9112500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 28363750 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 19251250 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 9112500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 28363750 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 294 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::cpu.data 105 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 392 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 399 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::cpu.data 42 # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::total 42 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 287 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.inst 294 # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses::cpu.data 147 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 434 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 287 # number of overall (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 441 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 294 # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses::cpu.data 147 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 434 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.940767 # miss rate for ReadReq accesses
+system.cpu.l2cache.overall_accesses::total 441 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.935374 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.809524 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.905612 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.902256 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 1 # miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::total 1 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.940767 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.935374 # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate::cpu.data 0.863946 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.914747 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.940767 # miss rate for overall accesses
+system.cpu.l2cache.demand_miss_rate::total 0.911565 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.935374 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::cpu.data 0.863946 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.914747 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 69196.296296 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 78085.294118 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 71324.647887 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 74017.857143 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 74017.857143 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 69196.296296 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 76740.157480 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 71609.571788 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 69196.296296 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 76740.157480 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 71609.571788 # average overall miss latency
+system.cpu.l2cache.overall_miss_rate::total 0.911565 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 70004.545455 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 70714.705882 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 70172.222222 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 73851.190476 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 73851.190476 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 70004.545455 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 71751.968504 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 70556.592040 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 70004.545455 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 71751.968504 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 70556.592040 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -834,148 +835,148 @@ system.cpu.l2cache.demand_mshr_hits::cpu.data 5
system.cpu.l2cache.demand_mshr_hits::total 5 # number of demand (read+write) MSHR hits
system.cpu.l2cache.overall_mshr_hits::cpu.data 5 # number of overall MSHR hits
system.cpu.l2cache.overall_mshr_hits::total 5 # number of overall MSHR hits
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 270 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 275 # number of ReadReq MSHR misses
system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 80 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 350 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 355 # number of ReadReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 42 # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::total 42 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 270 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 275 # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.data 122 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 392 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 270 # number of overall MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 397 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 275 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.data 122 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 392 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 15291000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 5345250 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 20636250 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 2596250 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 2596250 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 15291000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 7941500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 23232500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 15291000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 7941500 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 23232500 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.940767 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.overall_mshr_misses::total 397 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 15797750 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 4736000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 20533750 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 2589250 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 2589250 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 15797750 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 7325250 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 23123000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 15797750 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 7325250 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 23123000 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.935374 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.761905 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.892857 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.889724 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 1 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.940767 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.935374 # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.829932 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.903226 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.940767 # mshr miss rate for overall accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.900227 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.935374 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.829932 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.903226 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 56633.333333 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 66815.625000 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 58960.714286 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 61815.476190 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 61815.476190 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 56633.333333 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 65094.262295 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 59266.581633 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 56633.333333 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 65094.262295 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 59266.581633 # average overall mshr miss latency
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.900227 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 57446.363636 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 59200 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 57841.549296 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 61648.809524 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 61648.809524 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 57446.363636 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 60043.032787 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 58244.332494 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 57446.363636 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 60043.032787 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 58244.332494 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.dcache.tags.replacements 0 # number of replacements
-system.cpu.dcache.tags.tagsinuse 87.019573 # Cycle average of tags in use
-system.cpu.dcache.tags.total_refs 2400 # Total number of references to valid blocks.
+system.cpu.dcache.tags.tagsinuse 87.133302 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 2168 # Total number of references to valid blocks.
system.cpu.dcache.tags.sampled_refs 146 # Sample count of references to valid blocks.
-system.cpu.dcache.tags.avg_refs 16.438356 # Average number of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 14.849315 # Average number of references to valid blocks.
system.cpu.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.data 87.019573 # Average occupied blocks per requestor
-system.cpu.dcache.tags.occ_percent::cpu.data 0.021245 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_percent::total 0.021245 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_blocks::cpu.data 87.133302 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.021273 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.021273 # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_task_id_blocks::1024 146 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::0 61 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::1 85 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::0 67 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::1 79 # Occupied blocks per task id
system.cpu.dcache.tags.occ_task_id_percent::1024 0.035645 # Percentage of cache occupancy per task id
-system.cpu.dcache.tags.tag_accesses 5964 # Number of tag accesses
-system.cpu.dcache.tags.data_accesses 5964 # Number of data accesses
-system.cpu.dcache.ReadReq_hits::cpu.data 1782 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 1782 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 596 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 596 # number of WriteReq hits
+system.cpu.dcache.tags.tag_accesses 5528 # Number of tag accesses
+system.cpu.dcache.tags.data_accesses 5528 # Number of data accesses
+system.cpu.dcache.ReadReq_hits::cpu.data 1551 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 1551 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 595 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 595 # number of WriteReq hits
system.cpu.dcache.LoadLockedReq_hits::cpu.data 11 # number of LoadLockedReq hits
system.cpu.dcache.LoadLockedReq_hits::total 11 # number of LoadLockedReq hits
system.cpu.dcache.StoreCondReq_hits::cpu.data 11 # number of StoreCondReq hits
system.cpu.dcache.StoreCondReq_hits::total 11 # number of StoreCondReq hits
-system.cpu.dcache.demand_hits::cpu.data 2378 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 2378 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 2378 # number of overall hits
-system.cpu.dcache.overall_hits::total 2378 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 190 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 190 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 317 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 317 # number of WriteReq misses
+system.cpu.dcache.demand_hits::cpu.data 2146 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 2146 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 2146 # number of overall hits
+system.cpu.dcache.overall_hits::total 2146 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 203 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 203 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 318 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 318 # number of WriteReq misses
system.cpu.dcache.LoadLockedReq_misses::cpu.data 2 # number of LoadLockedReq misses
system.cpu.dcache.LoadLockedReq_misses::total 2 # number of LoadLockedReq misses
-system.cpu.dcache.demand_misses::cpu.data 507 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 507 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 507 # number of overall misses
-system.cpu.dcache.overall_misses::total 507 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 11613493 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 11613493 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 20684250 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 20684250 # number of WriteReq miss cycles
-system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 130000 # number of LoadLockedReq miss cycles
-system.cpu.dcache.LoadLockedReq_miss_latency::total 130000 # number of LoadLockedReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 32297743 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 32297743 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 32297743 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 32297743 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 1972 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 1972 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.demand_misses::cpu.data 521 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 521 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 521 # number of overall misses
+system.cpu.dcache.overall_misses::total 521 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 11351493 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 11351493 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 20745500 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 20745500 # number of WriteReq miss cycles
+system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 130500 # number of LoadLockedReq miss cycles
+system.cpu.dcache.LoadLockedReq_miss_latency::total 130500 # number of LoadLockedReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 32096993 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 32096993 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 32096993 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 32096993 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 1754 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 1754 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 913 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 913 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.LoadLockedReq_accesses::cpu.data 13 # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.LoadLockedReq_accesses::total 13 # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.StoreCondReq_accesses::cpu.data 11 # number of StoreCondReq accesses(hits+misses)
system.cpu.dcache.StoreCondReq_accesses::total 11 # number of StoreCondReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 2885 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 2885 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 2885 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 2885 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.096349 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.096349 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.347207 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.347207 # miss rate for WriteReq accesses
+system.cpu.dcache.demand_accesses::cpu.data 2667 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 2667 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 2667 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 2667 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.115735 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.115735 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.348302 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.348302 # miss rate for WriteReq accesses
system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.153846 # miss rate for LoadLockedReq accesses
system.cpu.dcache.LoadLockedReq_miss_rate::total 0.153846 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.175737 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.175737 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.175737 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.175737 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 61123.647368 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 61123.647368 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 65250 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 65250 # average WriteReq miss latency
-system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 65000 # average LoadLockedReq miss latency
-system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 65000 # average LoadLockedReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 63703.635108 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 63703.635108 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 63703.635108 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 63703.635108 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 118 # number of cycles access was blocked
+system.cpu.dcache.demand_miss_rate::cpu.data 0.195351 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.195351 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.195351 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.195351 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 55918.684729 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 55918.684729 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 65237.421384 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 65237.421384 # average WriteReq miss latency
+system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 65250 # average LoadLockedReq miss latency
+system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 65250 # average LoadLockedReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 61606.512476 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 61606.512476 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 61606.512476 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 61606.512476 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 105 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 3 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 4 # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 39.333333 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 26.250000 # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 85 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 85 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 275 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 275 # number of WriteReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 98 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 98 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 276 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 276 # number of WriteReq MSHR hits
system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 2 # number of LoadLockedReq MSHR hits
system.cpu.dcache.LoadLockedReq_mshr_hits::total 2 # number of LoadLockedReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 360 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 360 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 360 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 360 # number of overall MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 374 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 374 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 374 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 374 # number of overall MSHR hits
system.cpu.dcache.ReadReq_mshr_misses::cpu.data 105 # number of ReadReq MSHR misses
system.cpu.dcache.ReadReq_mshr_misses::total 105 # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses::cpu.data 42 # number of WriteReq MSHR misses
@@ -984,30 +985,30 @@ system.cpu.dcache.demand_mshr_misses::cpu.data 147
system.cpu.dcache.demand_mshr_misses::total 147 # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses::cpu.data 147 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_misses::total 147 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 6871755 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 6871755 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 3151750 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 3151750 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 10023505 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 10023505 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 10023505 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 10023505 # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.053245 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.053245 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 6245255 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 6245255 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 3144750 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 3144750 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 9390005 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 9390005 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 9390005 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 9390005 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.059863 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.059863 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.046002 # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.046002 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.050953 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.050953 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.050953 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.050953 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 65445.285714 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 65445.285714 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 75041.666667 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 75041.666667 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 68187.108844 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 68187.108844 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 68187.108844 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 68187.108844 # average overall mshr miss latency
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.055118 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.055118 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.055118 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.055118 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 59478.619048 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 59478.619048 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 74875 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 74875 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 63877.585034 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 63877.585034 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 63877.585034 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 63877.585034 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
diff --git a/tests/quick/se/00.hello/ref/arm/linux/simple-atomic-dummychecker/stats.txt b/tests/quick/se/00.hello/ref/arm/linux/simple-atomic-dummychecker/stats.txt
index fe7b25846..f5795e533 100644
--- a/tests/quick/se/00.hello/ref/arm/linux/simple-atomic-dummychecker/stats.txt
+++ b/tests/quick/se/00.hello/ref/arm/linux/simple-atomic-dummychecker/stats.txt
@@ -1,16 +1,16 @@
---------- Begin Simulation Statistics ----------
sim_seconds 0.000003 # Number of seconds simulated
-sim_ticks 2870500 # Number of ticks simulated
-final_tick 2870500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_ticks 2694500 # Number of ticks simulated
+final_tick 2694500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 790734 # Simulator instruction rate (inst/s)
-host_op_rate 984195 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 492029482 # Simulator tick rate (ticks/s)
-host_mem_usage 297624 # Number of bytes of host memory used
-host_seconds 0.01 # Real time elapsed on the host
+host_inst_rate 109620 # Simulator instruction rate (inst/s)
+host_op_rate 128318 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 64270947 # Simulator tick rate (ticks/s)
+host_mem_usage 268656 # Number of bytes of host memory used
+host_seconds 0.04 # Real time elapsed on the host
sim_insts 4591 # Number of instructions simulated
-sim_ops 5729 # Number of ops (including micro ops) simulated
+sim_ops 5377 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
system.clk_domain.clock 1000 # Clock period in ticks
system.physmem.bytes_read::cpu.inst 18416 # Number of bytes read from this memory
@@ -21,21 +21,21 @@ system.physmem.bytes_inst_read::total 18416 # Nu
system.physmem.bytes_written::cpu.data 3648 # Number of bytes written to this memory
system.physmem.bytes_written::total 3648 # Number of bytes written to this memory
system.physmem.num_reads::cpu.inst 4604 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 1157 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 5761 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 1003 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 5607 # Number of read requests responded to by this memory
system.physmem.num_writes::cpu.data 924 # Number of write requests responded to by this memory
system.physmem.num_writes::total 924 # Number of write requests responded to by this memory
-system.physmem.bw_read::cpu.inst 6415607037 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 1564535795 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 7980142832 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 6415607037 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 6415607037 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write::cpu.data 1270858735 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::total 1270858735 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 6415607037 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 2835394531 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 9251001568 # Total bandwidth to/from this memory (bytes/s)
-system.membus.throughput 9251001568 # Throughput (bytes/s)
+system.physmem.bw_read::cpu.inst 6834663203 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 1666728521 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 8501391724 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 6834663203 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 6834663203 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::cpu.data 1353868992 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 1353868992 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 6834663203 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 3020597513 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 9855260716 # Total bandwidth to/from this memory (bytes/s)
+system.membus.throughput 9855260716 # Throughput (bytes/s)
system.membus.data_through_bus 26555 # Total data (bytes)
system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
system.cpu_clk_domain.clock 500 # Clock period in ticks
@@ -211,63 +211,65 @@ system.cpu.itb.inst_accesses 0 # IT
system.cpu.itb.hits 0 # DTB hits
system.cpu.itb.misses 0 # DTB misses
system.cpu.itb.accesses 0 # DTB accesses
-system.cpu.numCycles 5742 # number of cpu cycles simulated
+system.cpu.numCycles 5390 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
system.cpu.committedInsts 4591 # Number of instructions committed
-system.cpu.committedOps 5729 # Number of ops (including micro ops) committed
-system.cpu.num_int_alu_accesses 4976 # Number of integer alu accesses
+system.cpu.committedOps 5377 # Number of ops (including micro ops) committed
+system.cpu.num_int_alu_accesses 4624 # Number of integer alu accesses
system.cpu.num_fp_alu_accesses 16 # Number of float alu accesses
system.cpu.num_func_calls 203 # number of times a function call or return occured
-system.cpu.num_conditional_control_insts 792 # number of instructions that are conditional controls
-system.cpu.num_int_insts 4976 # number of integer instructions
+system.cpu.num_conditional_control_insts 722 # number of instructions that are conditional controls
+system.cpu.num_int_insts 4624 # number of integer instructions
system.cpu.num_fp_insts 16 # number of float instructions
-system.cpu.num_int_register_reads 25360 # number of times the integer registers were read
-system.cpu.num_int_register_writes 5334 # number of times the integer registers were written
+system.cpu.num_int_register_reads 7607 # number of times the integer registers were read
+system.cpu.num_int_register_writes 2728 # number of times the integer registers were written
system.cpu.num_fp_register_reads 16 # number of times the floating registers were read
system.cpu.num_fp_register_writes 0 # number of times the floating registers were written
-system.cpu.num_mem_refs 2138 # number of memory refs
-system.cpu.num_load_insts 1200 # Number of load instructions
+system.cpu.num_cc_register_reads 16172 # number of times the CC registers were read
+system.cpu.num_cc_register_writes 2432 # number of times the CC registers were written
+system.cpu.num_mem_refs 1965 # number of memory refs
+system.cpu.num_load_insts 1027 # Number of load instructions
system.cpu.num_store_insts 938 # Number of store instructions
system.cpu.num_idle_cycles 0 # Number of idle cycles
-system.cpu.num_busy_cycles 5742 # Number of busy cycles
+system.cpu.num_busy_cycles 5390 # Number of busy cycles
system.cpu.not_idle_fraction 1 # Percentage of non-idle cycles
system.cpu.idle_fraction 0 # Percentage of idle cycles
system.cpu.Branches 1007 # Number of branches fetched
system.cpu.op_class::No_OpClass 0 0.00% 0.00% # Class of executed instruction
-system.cpu.op_class::IntAlu 3597 62.64% 62.64% # Class of executed instruction
-system.cpu.op_class::IntMult 4 0.07% 62.71% # Class of executed instruction
-system.cpu.op_class::IntDiv 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::FloatAdd 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::FloatCmp 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::FloatCvt 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::FloatMult 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::FloatDiv 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::FloatSqrt 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::SimdAdd 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::SimdAddAcc 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::SimdAlu 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::SimdCmp 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::SimdCvt 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::SimdMisc 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::SimdMult 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::SimdMultAcc 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::SimdShift 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::SimdShiftAcc 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::SimdSqrt 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::SimdFloatAdd 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::SimdFloatAlu 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::SimdFloatCmp 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::SimdFloatCvt 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::SimdFloatDiv 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::SimdFloatMisc 3 0.05% 62.77% # Class of executed instruction
-system.cpu.op_class::SimdFloatMult 0 0.00% 62.77% # Class of executed instruction
-system.cpu.op_class::SimdFloatMultAcc 0 0.00% 62.77% # Class of executed instruction
-system.cpu.op_class::SimdFloatSqrt 0 0.00% 62.77% # Class of executed instruction
-system.cpu.op_class::MemRead 1200 20.90% 83.66% # Class of executed instruction
-system.cpu.op_class::MemWrite 938 16.34% 100.00% # Class of executed instruction
+system.cpu.op_class::IntAlu 3418 63.41% 63.41% # Class of executed instruction
+system.cpu.op_class::IntMult 4 0.07% 63.49% # Class of executed instruction
+system.cpu.op_class::IntDiv 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::FloatAdd 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::FloatCmp 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::FloatCvt 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::FloatMult 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::FloatDiv 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::FloatSqrt 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::SimdAdd 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::SimdAddAcc 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::SimdAlu 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::SimdCmp 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::SimdCvt 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::SimdMisc 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::SimdMult 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::SimdMultAcc 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::SimdShift 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::SimdShiftAcc 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::SimdSqrt 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::SimdFloatAdd 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::SimdFloatAlu 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::SimdFloatCmp 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::SimdFloatCvt 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::SimdFloatDiv 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::SimdFloatMisc 3 0.06% 63.54% # Class of executed instruction
+system.cpu.op_class::SimdFloatMult 0 0.00% 63.54% # Class of executed instruction
+system.cpu.op_class::SimdFloatMultAcc 0 0.00% 63.54% # Class of executed instruction
+system.cpu.op_class::SimdFloatSqrt 0 0.00% 63.54% # Class of executed instruction
+system.cpu.op_class::MemRead 1027 19.05% 82.60% # Class of executed instruction
+system.cpu.op_class::MemWrite 938 17.40% 100.00% # Class of executed instruction
system.cpu.op_class::IprAccess 0 0.00% 100.00% # Class of executed instruction
system.cpu.op_class::InstPrefetch 0 0.00% 100.00% # Class of executed instruction
-system.cpu.op_class::total 5742 # Class of executed instruction
+system.cpu.op_class::total 5390 # Class of executed instruction
---------- End Simulation Statistics ----------
diff --git a/tests/quick/se/00.hello/ref/arm/linux/simple-atomic/stats.txt b/tests/quick/se/00.hello/ref/arm/linux/simple-atomic/stats.txt
index 2a0a91e3f..efe28c206 100644
--- a/tests/quick/se/00.hello/ref/arm/linux/simple-atomic/stats.txt
+++ b/tests/quick/se/00.hello/ref/arm/linux/simple-atomic/stats.txt
@@ -1,16 +1,16 @@
---------- Begin Simulation Statistics ----------
sim_seconds 0.000003 # Number of seconds simulated
-sim_ticks 2870500 # Number of ticks simulated
-final_tick 2870500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_ticks 2694500 # Number of ticks simulated
+final_tick 2694500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 770690 # Simulator instruction rate (inst/s)
-host_op_rate 959471 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 479615706 # Simulator tick rate (ticks/s)
-host_mem_usage 296608 # Number of bytes of host memory used
-host_seconds 0.01 # Real time elapsed on the host
+host_inst_rate 133655 # Simulator instruction rate (inst/s)
+host_op_rate 156442 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 78348823 # Simulator tick rate (ticks/s)
+host_mem_usage 267596 # Number of bytes of host memory used
+host_seconds 0.03 # Real time elapsed on the host
sim_insts 4591 # Number of instructions simulated
-sim_ops 5729 # Number of ops (including micro ops) simulated
+sim_ops 5377 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
system.clk_domain.clock 1000 # Clock period in ticks
system.physmem.bytes_read::cpu.inst 18416 # Number of bytes read from this memory
@@ -21,21 +21,21 @@ system.physmem.bytes_inst_read::total 18416 # Nu
system.physmem.bytes_written::cpu.data 3648 # Number of bytes written to this memory
system.physmem.bytes_written::total 3648 # Number of bytes written to this memory
system.physmem.num_reads::cpu.inst 4604 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 1157 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 5761 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 1003 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 5607 # Number of read requests responded to by this memory
system.physmem.num_writes::cpu.data 924 # Number of write requests responded to by this memory
system.physmem.num_writes::total 924 # Number of write requests responded to by this memory
-system.physmem.bw_read::cpu.inst 6415607037 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 1564535795 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 7980142832 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 6415607037 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 6415607037 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write::cpu.data 1270858735 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::total 1270858735 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 6415607037 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 2835394531 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 9251001568 # Total bandwidth to/from this memory (bytes/s)
-system.membus.throughput 9251001568 # Throughput (bytes/s)
+system.physmem.bw_read::cpu.inst 6834663203 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 1666728521 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 8501391724 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 6834663203 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 6834663203 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::cpu.data 1353868992 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 1353868992 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 6834663203 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 3020597513 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 9855260716 # Total bandwidth to/from this memory (bytes/s)
+system.membus.throughput 9855260716 # Throughput (bytes/s)
system.membus.data_through_bus 26555 # Total data (bytes)
system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
system.cpu_clk_domain.clock 500 # Clock period in ticks
@@ -124,63 +124,65 @@ system.cpu.itb.hits 0 # DT
system.cpu.itb.misses 0 # DTB misses
system.cpu.itb.accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 13 # Number of system calls
-system.cpu.numCycles 5742 # number of cpu cycles simulated
+system.cpu.numCycles 5390 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
system.cpu.committedInsts 4591 # Number of instructions committed
-system.cpu.committedOps 5729 # Number of ops (including micro ops) committed
-system.cpu.num_int_alu_accesses 4976 # Number of integer alu accesses
+system.cpu.committedOps 5377 # Number of ops (including micro ops) committed
+system.cpu.num_int_alu_accesses 4624 # Number of integer alu accesses
system.cpu.num_fp_alu_accesses 16 # Number of float alu accesses
system.cpu.num_func_calls 203 # number of times a function call or return occured
-system.cpu.num_conditional_control_insts 792 # number of instructions that are conditional controls
-system.cpu.num_int_insts 4976 # number of integer instructions
+system.cpu.num_conditional_control_insts 722 # number of instructions that are conditional controls
+system.cpu.num_int_insts 4624 # number of integer instructions
system.cpu.num_fp_insts 16 # number of float instructions
-system.cpu.num_int_register_reads 25360 # number of times the integer registers were read
-system.cpu.num_int_register_writes 5334 # number of times the integer registers were written
+system.cpu.num_int_register_reads 7607 # number of times the integer registers were read
+system.cpu.num_int_register_writes 2728 # number of times the integer registers were written
system.cpu.num_fp_register_reads 16 # number of times the floating registers were read
system.cpu.num_fp_register_writes 0 # number of times the floating registers were written
-system.cpu.num_mem_refs 2138 # number of memory refs
-system.cpu.num_load_insts 1200 # Number of load instructions
+system.cpu.num_cc_register_reads 16172 # number of times the CC registers were read
+system.cpu.num_cc_register_writes 2432 # number of times the CC registers were written
+system.cpu.num_mem_refs 1965 # number of memory refs
+system.cpu.num_load_insts 1027 # Number of load instructions
system.cpu.num_store_insts 938 # Number of store instructions
system.cpu.num_idle_cycles 0 # Number of idle cycles
-system.cpu.num_busy_cycles 5742 # Number of busy cycles
+system.cpu.num_busy_cycles 5390 # Number of busy cycles
system.cpu.not_idle_fraction 1 # Percentage of non-idle cycles
system.cpu.idle_fraction 0 # Percentage of idle cycles
system.cpu.Branches 1007 # Number of branches fetched
system.cpu.op_class::No_OpClass 0 0.00% 0.00% # Class of executed instruction
-system.cpu.op_class::IntAlu 3597 62.64% 62.64% # Class of executed instruction
-system.cpu.op_class::IntMult 4 0.07% 62.71% # Class of executed instruction
-system.cpu.op_class::IntDiv 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::FloatAdd 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::FloatCmp 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::FloatCvt 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::FloatMult 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::FloatDiv 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::FloatSqrt 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::SimdAdd 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::SimdAddAcc 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::SimdAlu 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::SimdCmp 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::SimdCvt 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::SimdMisc 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::SimdMult 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::SimdMultAcc 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::SimdShift 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::SimdShiftAcc 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::SimdSqrt 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::SimdFloatAdd 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::SimdFloatAlu 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::SimdFloatCmp 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::SimdFloatCvt 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::SimdFloatDiv 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::SimdFloatMisc 3 0.05% 62.77% # Class of executed instruction
-system.cpu.op_class::SimdFloatMult 0 0.00% 62.77% # Class of executed instruction
-system.cpu.op_class::SimdFloatMultAcc 0 0.00% 62.77% # Class of executed instruction
-system.cpu.op_class::SimdFloatSqrt 0 0.00% 62.77% # Class of executed instruction
-system.cpu.op_class::MemRead 1200 20.90% 83.66% # Class of executed instruction
-system.cpu.op_class::MemWrite 938 16.34% 100.00% # Class of executed instruction
+system.cpu.op_class::IntAlu 3418 63.41% 63.41% # Class of executed instruction
+system.cpu.op_class::IntMult 4 0.07% 63.49% # Class of executed instruction
+system.cpu.op_class::IntDiv 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::FloatAdd 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::FloatCmp 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::FloatCvt 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::FloatMult 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::FloatDiv 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::FloatSqrt 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::SimdAdd 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::SimdAddAcc 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::SimdAlu 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::SimdCmp 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::SimdCvt 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::SimdMisc 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::SimdMult 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::SimdMultAcc 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::SimdShift 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::SimdShiftAcc 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::SimdSqrt 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::SimdFloatAdd 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::SimdFloatAlu 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::SimdFloatCmp 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::SimdFloatCvt 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::SimdFloatDiv 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::SimdFloatMisc 3 0.06% 63.54% # Class of executed instruction
+system.cpu.op_class::SimdFloatMult 0 0.00% 63.54% # Class of executed instruction
+system.cpu.op_class::SimdFloatMultAcc 0 0.00% 63.54% # Class of executed instruction
+system.cpu.op_class::SimdFloatSqrt 0 0.00% 63.54% # Class of executed instruction
+system.cpu.op_class::MemRead 1027 19.05% 82.60% # Class of executed instruction
+system.cpu.op_class::MemWrite 938 17.40% 100.00% # Class of executed instruction
system.cpu.op_class::IprAccess 0 0.00% 100.00% # Class of executed instruction
system.cpu.op_class::InstPrefetch 0 0.00% 100.00% # Class of executed instruction
-system.cpu.op_class::total 5742 # Class of executed instruction
+system.cpu.op_class::total 5390 # Class of executed instruction
---------- End Simulation Statistics ----------
diff --git a/tests/quick/se/00.hello/ref/arm/linux/simple-timing/stats.txt b/tests/quick/se/00.hello/ref/arm/linux/simple-timing/stats.txt
index ba11ac8e8..f26a07dcf 100644
--- a/tests/quick/se/00.hello/ref/arm/linux/simple-timing/stats.txt
+++ b/tests/quick/se/00.hello/ref/arm/linux/simple-timing/stats.txt
@@ -1,16 +1,16 @@
---------- Begin Simulation Statistics ----------
sim_seconds 0.000026 # Number of seconds simulated
-sim_ticks 25969000 # Number of ticks simulated
-final_tick 25969000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_ticks 25815000 # Number of ticks simulated
+final_tick 25815000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 376681 # Simulator instruction rate (inst/s)
-host_op_rate 467447 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 2137718143 # Simulator tick rate (ticks/s)
-host_mem_usage 306356 # Number of bytes of host memory used
-host_seconds 0.01 # Real time elapsed on the host
+host_inst_rate 85918 # Simulator instruction rate (inst/s)
+host_op_rate 100276 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 485659481 # Simulator tick rate (ticks/s)
+host_mem_usage 277384 # Number of bytes of host memory used
+host_seconds 0.05 # Real time elapsed on the host
sim_insts 4565 # Number of instructions simulated
-sim_ops 5672 # Number of ops (including micro ops) simulated
+sim_ops 5329 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
system.clk_domain.clock 1000 # Clock period in ticks
system.physmem.bytes_read::cpu.inst 14400 # Number of bytes read from this memory
@@ -21,15 +21,15 @@ system.physmem.bytes_inst_read::total 14400 # Nu
system.physmem.num_reads::cpu.inst 225 # Number of read requests responded to by this memory
system.physmem.num_reads::cpu.data 125 # Number of read requests responded to by this memory
system.physmem.num_reads::total 350 # Number of read requests responded to by this memory
-system.physmem.bw_read::cpu.inst 554507297 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 308059610 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 862566907 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 554507297 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 554507297 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 554507297 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 308059610 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 862566907 # Total bandwidth to/from this memory (bytes/s)
-system.membus.throughput 862566907 # Throughput (bytes/s)
+system.physmem.bw_read::cpu.inst 557815224 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 309897347 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 867712570 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 557815224 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 557815224 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 557815224 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 309897347 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 867712570 # Total bandwidth to/from this memory (bytes/s)
+system.membus.throughput 867712570 # Throughput (bytes/s)
system.membus.trans_dist::ReadReq 307 # Transaction distribution
system.membus.trans_dist::ReadResp 307 # Transaction distribution
system.membus.trans_dist::ReadExReq 43 # Transaction distribution
@@ -40,10 +40,10 @@ system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port
system.membus.tot_pkt_size::total 22400 # Cumulative packet size per connected master and slave (bytes)
system.membus.data_through_bus 22400 # Total data (bytes)
system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
-system.membus.reqLayer0.occupancy 350000 # Layer occupancy (ticks)
-system.membus.reqLayer0.utilization 1.3 # Layer utilization (%)
-system.membus.respLayer1.occupancy 3150000 # Layer occupancy (ticks)
-system.membus.respLayer1.utilization 12.1 # Layer utilization (%)
+system.membus.reqLayer0.occupancy 355000 # Layer occupancy (ticks)
+system.membus.reqLayer0.utilization 1.4 # Layer utilization (%)
+system.membus.respLayer1.occupancy 3155000 # Layer occupancy (ticks)
+system.membus.respLayer1.utilization 12.2 # Layer utilization (%)
system.cpu_clk_domain.clock 500 # Clock period in ticks
system.cpu.dstage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits
system.cpu.dstage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses
@@ -130,73 +130,75 @@ system.cpu.itb.hits 0 # DT
system.cpu.itb.misses 0 # DTB misses
system.cpu.itb.accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 13 # Number of system calls
-system.cpu.numCycles 51938 # number of cpu cycles simulated
+system.cpu.numCycles 51630 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
system.cpu.committedInsts 4565 # Number of instructions committed
-system.cpu.committedOps 5672 # Number of ops (including micro ops) committed
-system.cpu.num_int_alu_accesses 4976 # Number of integer alu accesses
+system.cpu.committedOps 5329 # Number of ops (including micro ops) committed
+system.cpu.num_int_alu_accesses 4624 # Number of integer alu accesses
system.cpu.num_fp_alu_accesses 16 # Number of float alu accesses
system.cpu.num_func_calls 203 # number of times a function call or return occured
-system.cpu.num_conditional_control_insts 792 # number of instructions that are conditional controls
-system.cpu.num_int_insts 4976 # number of integer instructions
+system.cpu.num_conditional_control_insts 722 # number of instructions that are conditional controls
+system.cpu.num_int_insts 4624 # number of integer instructions
system.cpu.num_fp_insts 16 # number of float instructions
-system.cpu.num_int_register_reads 28821 # number of times the integer registers were read
-system.cpu.num_int_register_writes 5334 # number of times the integer registers were written
+system.cpu.num_int_register_reads 7573 # number of times the integer registers were read
+system.cpu.num_int_register_writes 2728 # number of times the integer registers were written
system.cpu.num_fp_register_reads 16 # number of times the floating registers were read
system.cpu.num_fp_register_writes 0 # number of times the floating registers were written
-system.cpu.num_mem_refs 2138 # number of memory refs
-system.cpu.num_load_insts 1200 # Number of load instructions
+system.cpu.num_cc_register_reads 19184 # number of times the CC registers were read
+system.cpu.num_cc_register_writes 2432 # number of times the CC registers were written
+system.cpu.num_mem_refs 1965 # number of memory refs
+system.cpu.num_load_insts 1027 # Number of load instructions
system.cpu.num_store_insts 938 # Number of store instructions
system.cpu.num_idle_cycles 0 # Number of idle cycles
-system.cpu.num_busy_cycles 51938 # Number of busy cycles
+system.cpu.num_busy_cycles 51630 # Number of busy cycles
system.cpu.not_idle_fraction 1 # Percentage of non-idle cycles
system.cpu.idle_fraction 0 # Percentage of idle cycles
system.cpu.Branches 1007 # Number of branches fetched
system.cpu.op_class::No_OpClass 0 0.00% 0.00% # Class of executed instruction
-system.cpu.op_class::IntAlu 3597 62.64% 62.64% # Class of executed instruction
-system.cpu.op_class::IntMult 4 0.07% 62.71% # Class of executed instruction
-system.cpu.op_class::IntDiv 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::FloatAdd 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::FloatCmp 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::FloatCvt 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::FloatMult 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::FloatDiv 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::FloatSqrt 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::SimdAdd 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::SimdAddAcc 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::SimdAlu 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::SimdCmp 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::SimdCvt 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::SimdMisc 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::SimdMult 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::SimdMultAcc 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::SimdShift 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::SimdShiftAcc 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::SimdSqrt 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::SimdFloatAdd 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::SimdFloatAlu 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::SimdFloatCmp 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::SimdFloatCvt 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::SimdFloatDiv 0 0.00% 62.71% # Class of executed instruction
-system.cpu.op_class::SimdFloatMisc 3 0.05% 62.77% # Class of executed instruction
-system.cpu.op_class::SimdFloatMult 0 0.00% 62.77% # Class of executed instruction
-system.cpu.op_class::SimdFloatMultAcc 0 0.00% 62.77% # Class of executed instruction
-system.cpu.op_class::SimdFloatSqrt 0 0.00% 62.77% # Class of executed instruction
-system.cpu.op_class::MemRead 1200 20.90% 83.66% # Class of executed instruction
-system.cpu.op_class::MemWrite 938 16.34% 100.00% # Class of executed instruction
+system.cpu.op_class::IntAlu 3418 63.41% 63.41% # Class of executed instruction
+system.cpu.op_class::IntMult 4 0.07% 63.49% # Class of executed instruction
+system.cpu.op_class::IntDiv 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::FloatAdd 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::FloatCmp 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::FloatCvt 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::FloatMult 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::FloatDiv 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::FloatSqrt 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::SimdAdd 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::SimdAddAcc 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::SimdAlu 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::SimdCmp 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::SimdCvt 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::SimdMisc 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::SimdMult 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::SimdMultAcc 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::SimdShift 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::SimdShiftAcc 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::SimdSqrt 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::SimdFloatAdd 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::SimdFloatAlu 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::SimdFloatCmp 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::SimdFloatCvt 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::SimdFloatDiv 0 0.00% 63.49% # Class of executed instruction
+system.cpu.op_class::SimdFloatMisc 3 0.06% 63.54% # Class of executed instruction
+system.cpu.op_class::SimdFloatMult 0 0.00% 63.54% # Class of executed instruction
+system.cpu.op_class::SimdFloatMultAcc 0 0.00% 63.54% # Class of executed instruction
+system.cpu.op_class::SimdFloatSqrt 0 0.00% 63.54% # Class of executed instruction
+system.cpu.op_class::MemRead 1027 19.05% 82.60% # Class of executed instruction
+system.cpu.op_class::MemWrite 938 17.40% 100.00% # Class of executed instruction
system.cpu.op_class::IprAccess 0 0.00% 100.00% # Class of executed instruction
system.cpu.op_class::InstPrefetch 0 0.00% 100.00% # Class of executed instruction
-system.cpu.op_class::total 5742 # Class of executed instruction
+system.cpu.op_class::total 5390 # Class of executed instruction
system.cpu.icache.tags.replacements 1 # number of replacements
-system.cpu.icache.tags.tagsinuse 114.614391 # Cycle average of tags in use
+system.cpu.icache.tags.tagsinuse 114.428477 # Cycle average of tags in use
system.cpu.icache.tags.total_refs 4364 # Total number of references to valid blocks.
system.cpu.icache.tags.sampled_refs 241 # Sample count of references to valid blocks.
system.cpu.icache.tags.avg_refs 18.107884 # Average number of references to valid blocks.
system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst 114.614391 # Average occupied blocks per requestor
-system.cpu.icache.tags.occ_percent::cpu.inst 0.055964 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_percent::total 0.055964 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_blocks::cpu.inst 114.428477 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.055873 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.055873 # Average percentage of cache occupancy
system.cpu.icache.tags.occ_task_id_blocks::1024 240 # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::0 107 # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::1 133 # Occupied blocks per task id
@@ -215,12 +217,12 @@ system.cpu.icache.demand_misses::cpu.inst 241 # n
system.cpu.icache.demand_misses::total 241 # number of demand (read+write) misses
system.cpu.icache.overall_misses::cpu.inst 241 # number of overall misses
system.cpu.icache.overall_misses::total 241 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 12583000 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 12583000 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 12583000 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 12583000 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 12583000 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 12583000 # number of overall miss cycles
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 12588000 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 12588000 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 12588000 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 12588000 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 12588000 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 12588000 # number of overall miss cycles
system.cpu.icache.ReadReq_accesses::cpu.inst 4605 # number of ReadReq accesses(hits+misses)
system.cpu.icache.ReadReq_accesses::total 4605 # number of ReadReq accesses(hits+misses)
system.cpu.icache.demand_accesses::cpu.inst 4605 # number of demand (read+write) accesses
@@ -233,12 +235,12 @@ system.cpu.icache.demand_miss_rate::cpu.inst 0.052334
system.cpu.icache.demand_miss_rate::total 0.052334 # miss rate for demand accesses
system.cpu.icache.overall_miss_rate::cpu.inst 0.052334 # miss rate for overall accesses
system.cpu.icache.overall_miss_rate::total 0.052334 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 52211.618257 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 52211.618257 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 52211.618257 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 52211.618257 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 52211.618257 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 52211.618257 # average overall miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 52232.365145 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 52232.365145 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 52232.365145 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 52232.365145 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 52232.365145 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 52232.365145 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -253,36 +255,36 @@ system.cpu.icache.demand_mshr_misses::cpu.inst 241
system.cpu.icache.demand_mshr_misses::total 241 # number of demand (read+write) MSHR misses
system.cpu.icache.overall_mshr_misses::cpu.inst 241 # number of overall MSHR misses
system.cpu.icache.overall_mshr_misses::total 241 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 12101000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 12101000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 12101000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 12101000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 12101000 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 12101000 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 12106000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 12106000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 12106000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 12106000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 12106000 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 12106000 # number of overall MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.052334 # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_miss_rate::total 0.052334 # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.052334 # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_miss_rate::total 0.052334 # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.052334 # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_miss_rate::total 0.052334 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 50211.618257 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 50211.618257 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 50211.618257 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 50211.618257 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 50211.618257 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 50211.618257 # average overall mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 50232.365145 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 50232.365145 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 50232.365145 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 50232.365145 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 50232.365145 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 50232.365145 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.tags.replacements 0 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 154.071129 # Cycle average of tags in use
+system.cpu.l2cache.tags.tagsinuse 153.844437 # Cycle average of tags in use
system.cpu.l2cache.tags.total_refs 32 # Total number of references to valid blocks.
system.cpu.l2cache.tags.sampled_refs 307 # Sample count of references to valid blocks.
system.cpu.l2cache.tags.avg_refs 0.104235 # Average number of references to valid blocks.
system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.tags.occ_blocks::cpu.inst 105.889758 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.data 48.181371 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_percent::cpu.inst 0.003231 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.data 0.001470 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::total 0.004702 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 105.714938 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 48.129500 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.003226 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.data 0.001469 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.004695 # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_task_id_blocks::1024 307 # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::0 128 # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::1 179 # Occupied blocks per task id
@@ -309,17 +311,17 @@ system.cpu.l2cache.demand_misses::total 350 # nu
system.cpu.l2cache.overall_misses::cpu.inst 225 # number of overall misses
system.cpu.l2cache.overall_misses::cpu.data 125 # number of overall misses
system.cpu.l2cache.overall_misses::total 350 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 11700000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 11705000 # number of ReadReq miss cycles
system.cpu.l2cache.ReadReq_miss_latency::cpu.data 4264000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 15964000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 15969000 # number of ReadReq miss cycles
system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 2236000 # number of ReadExReq miss cycles
system.cpu.l2cache.ReadExReq_miss_latency::total 2236000 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 11700000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 11705000 # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_latency::cpu.data 6500000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 18200000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 11700000 # number of overall miss cycles
+system.cpu.l2cache.demand_miss_latency::total 18205000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 11705000 # number of overall miss cycles
system.cpu.l2cache.overall_miss_latency::cpu.data 6500000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 18200000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 18205000 # number of overall miss cycles
system.cpu.l2cache.ReadReq_accesses::cpu.inst 241 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::cpu.data 98 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::total 339 # number of ReadReq accesses(hits+misses)
@@ -342,17 +344,17 @@ system.cpu.l2cache.demand_miss_rate::total 0.916230 #
system.cpu.l2cache.overall_miss_rate::cpu.inst 0.933610 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::cpu.data 0.886525 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::total 0.916230 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 52000 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 52022.222222 # average ReadReq miss latency
system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 52000 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 52000 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 52016.286645 # average ReadReq miss latency
system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 52000 # average ReadExReq miss latency
system.cpu.l2cache.ReadExReq_avg_miss_latency::total 52000 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 52000 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 52022.222222 # average overall miss latency
system.cpu.l2cache.demand_avg_miss_latency::cpu.data 52000 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 52000 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 52000 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 52014.285714 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 52022.222222 # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency::cpu.data 52000 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 52000 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 52014.285714 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -407,32 +409,32 @@ system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 40000
system.cpu.l2cache.overall_avg_mshr_miss_latency::total 40000 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.dcache.tags.replacements 0 # number of replacements
-system.cpu.dcache.tags.tagsinuse 83.000387 # Cycle average of tags in use
-system.cpu.dcache.tags.total_refs 1940 # Total number of references to valid blocks.
+system.cpu.dcache.tags.tagsinuse 82.900177 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 1786 # Total number of references to valid blocks.
system.cpu.dcache.tags.sampled_refs 141 # Sample count of references to valid blocks.
-system.cpu.dcache.tags.avg_refs 13.758865 # Average number of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 12.666667 # Average number of references to valid blocks.
system.cpu.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.data 83.000387 # Average occupied blocks per requestor
-system.cpu.dcache.tags.occ_percent::cpu.data 0.020264 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_percent::total 0.020264 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_blocks::cpu.data 82.900177 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.020239 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.020239 # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_task_id_blocks::1024 141 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::0 40 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::1 101 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::0 41 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::1 100 # Occupied blocks per task id
system.cpu.dcache.tags.occ_task_id_percent::1024 0.034424 # Percentage of cache occupancy per task id
-system.cpu.dcache.tags.tag_accesses 4303 # Number of tag accesses
-system.cpu.dcache.tags.data_accesses 4303 # Number of data accesses
-system.cpu.dcache.ReadReq_hits::cpu.data 1048 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 1048 # number of ReadReq hits
+system.cpu.dcache.tags.tag_accesses 3995 # Number of tag accesses
+system.cpu.dcache.tags.data_accesses 3995 # Number of data accesses
+system.cpu.dcache.ReadReq_hits::cpu.data 894 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 894 # number of ReadReq hits
system.cpu.dcache.WriteReq_hits::cpu.data 870 # number of WriteReq hits
system.cpu.dcache.WriteReq_hits::total 870 # number of WriteReq hits
system.cpu.dcache.LoadLockedReq_hits::cpu.data 11 # number of LoadLockedReq hits
system.cpu.dcache.LoadLockedReq_hits::total 11 # number of LoadLockedReq hits
system.cpu.dcache.StoreCondReq_hits::cpu.data 11 # number of StoreCondReq hits
system.cpu.dcache.StoreCondReq_hits::total 11 # number of StoreCondReq hits
-system.cpu.dcache.demand_hits::cpu.data 1918 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 1918 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 1918 # number of overall hits
-system.cpu.dcache.overall_hits::total 1918 # number of overall hits
+system.cpu.dcache.demand_hits::cpu.data 1764 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 1764 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 1764 # number of overall hits
+system.cpu.dcache.overall_hits::total 1764 # number of overall hits
system.cpu.dcache.ReadReq_misses::cpu.data 98 # number of ReadReq misses
system.cpu.dcache.ReadReq_misses::total 98 # number of ReadReq misses
system.cpu.dcache.WriteReq_misses::cpu.data 43 # number of WriteReq misses
@@ -449,26 +451,26 @@ system.cpu.dcache.demand_miss_latency::cpu.data 7083000
system.cpu.dcache.demand_miss_latency::total 7083000 # number of demand (read+write) miss cycles
system.cpu.dcache.overall_miss_latency::cpu.data 7083000 # number of overall miss cycles
system.cpu.dcache.overall_miss_latency::total 7083000 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 1146 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 1146 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::cpu.data 992 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 992 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 913 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 913 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.LoadLockedReq_accesses::cpu.data 11 # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.LoadLockedReq_accesses::total 11 # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.StoreCondReq_accesses::cpu.data 11 # number of StoreCondReq accesses(hits+misses)
system.cpu.dcache.StoreCondReq_accesses::total 11 # number of StoreCondReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 2059 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 2059 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 2059 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 2059 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.085515 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.085515 # miss rate for ReadReq accesses
+system.cpu.dcache.demand_accesses::cpu.data 1905 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 1905 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 1905 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 1905 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.098790 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.098790 # miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.047097 # miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_miss_rate::total 0.047097 # miss rate for WriteReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.068480 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.068480 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.068480 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.068480 # miss rate for overall accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.074016 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.074016 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.074016 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.074016 # miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 48142.857143 # average ReadReq miss latency
system.cpu.dcache.ReadReq_avg_miss_latency::total 48142.857143 # average ReadReq miss latency
system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 55000 # average WriteReq miss latency
@@ -501,14 +503,14 @@ system.cpu.dcache.demand_mshr_miss_latency::cpu.data 6801000
system.cpu.dcache.demand_mshr_miss_latency::total 6801000 # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_latency::cpu.data 6801000 # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_latency::total 6801000 # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.085515 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.085515 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.098790 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.098790 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.047097 # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.047097 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.068480 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.068480 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.068480 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.068480 # mshr miss rate for overall accesses
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.074016 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.074016 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.074016 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.074016 # mshr miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 46142.857143 # average ReadReq mshr miss latency
system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 46142.857143 # average ReadReq mshr miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 53000 # average WriteReq mshr miss latency
@@ -518,7 +520,7 @@ system.cpu.dcache.demand_avg_mshr_miss_latency::total 48234.042553
system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 48234.042553 # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency::total 48234.042553 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.toL2Bus.throughput 941430167 # Throughput (bytes/s)
+system.cpu.toL2Bus.throughput 947046291 # Throughput (bytes/s)
system.cpu.toL2Bus.trans_dist::ReadReq 339 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadResp 339 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadExReq 43 # Transaction distribution
diff --git a/tests/quick/se/00.hello/ref/mips/linux/o3-timing/stats.txt b/tests/quick/se/00.hello/ref/mips/linux/o3-timing/stats.txt
index 46dc5a264..8c5d2b15c 100644
--- a/tests/quick/se/00.hello/ref/mips/linux/o3-timing/stats.txt
+++ b/tests/quick/se/00.hello/ref/mips/linux/o3-timing/stats.txt
@@ -1,42 +1,42 @@
---------- Begin Simulation Statistics ----------
sim_seconds 0.000022 # Number of seconds simulated
-sim_ticks 21842500 # Number of ticks simulated
-final_tick 21842500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_ticks 21611500 # Number of ticks simulated
+final_tick 21611500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 54203 # Simulator instruction rate (inst/s)
-host_op_rate 54195 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 229554116 # Simulator tick rate (ticks/s)
-host_mem_usage 222444 # Number of bytes of host memory used
-host_seconds 0.10 # Real time elapsed on the host
+host_inst_rate 39362 # Simulator instruction rate (inst/s)
+host_op_rate 39354 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 164927772 # Simulator tick rate (ticks/s)
+host_mem_usage 235848 # Number of bytes of host memory used
+host_seconds 0.13 # Real time elapsed on the host
sim_insts 5156 # Number of instructions simulated
sim_ops 5156 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
system.clk_domain.clock 1000 # Clock period in ticks
-system.physmem.bytes_read::cpu.inst 21440 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.data 9024 # Number of bytes read from this memory
-system.physmem.bytes_read::total 30464 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 21440 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 21440 # Number of instructions bytes read from this memory
-system.physmem.num_reads::cpu.inst 335 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 141 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 476 # Number of read requests responded to by this memory
-system.physmem.bw_read::cpu.inst 981572622 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 413139522 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 1394712144 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 981572622 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 981572622 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 981572622 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 413139522 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 1394712144 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.readReqs 476 # Number of read requests accepted
+system.physmem.bytes_read::cpu.inst 21568 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 9088 # Number of bytes read from this memory
+system.physmem.bytes_read::total 30656 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 21568 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 21568 # Number of instructions bytes read from this memory
+system.physmem.num_reads::cpu.inst 337 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 142 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 479 # Number of read requests responded to by this memory
+system.physmem.bw_read::cpu.inst 997987183 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 420516854 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 1418504037 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 997987183 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 997987183 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 997987183 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 420516854 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 1418504037 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 479 # Number of read requests accepted
system.physmem.writeReqs 0 # Number of write requests accepted
-system.physmem.readBursts 476 # Number of DRAM read bursts, including those serviced by the write queue
+system.physmem.readBursts 479 # Number of DRAM read bursts, including those serviced by the write queue
system.physmem.writeBursts 0 # Number of DRAM write bursts, including those merged in the write queue
-system.physmem.bytesReadDRAM 30464 # Total number of bytes read from DRAM
+system.physmem.bytesReadDRAM 30656 # Total number of bytes read from DRAM
system.physmem.bytesReadWrQ 0 # Total number of bytes read from write queue
system.physmem.bytesWritten 0 # Total number of bytes written to DRAM
-system.physmem.bytesReadSys 30464 # Total read bytes from the system interface side
+system.physmem.bytesReadSys 30656 # Total read bytes from the system interface side
system.physmem.bytesWrittenSys 0 # Total written bytes from the system interface side
system.physmem.servicedByWrQ 0 # Number of DRAM read bursts serviced by the write queue
system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
@@ -49,13 +49,13 @@ system.physmem.perBankRdBursts::4 7 # Pe
system.physmem.perBankRdBursts::5 3 # Per bank write bursts
system.physmem.perBankRdBursts::6 13 # Per bank write bursts
system.physmem.perBankRdBursts::7 54 # Per bank write bursts
-system.physmem.perBankRdBursts::8 63 # Per bank write bursts
+system.physmem.perBankRdBursts::8 64 # Per bank write bursts
system.physmem.perBankRdBursts::9 77 # Per bank write bursts
-system.physmem.perBankRdBursts::10 44 # Per bank write bursts
+system.physmem.perBankRdBursts::10 43 # Per bank write bursts
system.physmem.perBankRdBursts::11 20 # Per bank write bursts
system.physmem.perBankRdBursts::12 51 # Per bank write bursts
system.physmem.perBankRdBursts::13 29 # Per bank write bursts
-system.physmem.perBankRdBursts::14 77 # Per bank write bursts
+system.physmem.perBankRdBursts::14 80 # Per bank write bursts
system.physmem.perBankRdBursts::15 7 # Per bank write bursts
system.physmem.perBankWrBursts::0 0 # Per bank write bursts
system.physmem.perBankWrBursts::1 0 # Per bank write bursts
@@ -75,14 +75,14 @@ system.physmem.perBankWrBursts::14 0 # Pe
system.physmem.perBankWrBursts::15 0 # Per bank write bursts
system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
-system.physmem.totGap 21770000 # Total gap between requests
+system.physmem.totGap 21538500 # Total gap between requests
system.physmem.readPktSize::0 0 # Read request sizes (log2)
system.physmem.readPktSize::1 0 # Read request sizes (log2)
system.physmem.readPktSize::2 0 # Read request sizes (log2)
system.physmem.readPktSize::3 0 # Read request sizes (log2)
system.physmem.readPktSize::4 0 # Read request sizes (log2)
system.physmem.readPktSize::5 0 # Read request sizes (log2)
-system.physmem.readPktSize::6 476 # Read request sizes (log2)
+system.physmem.readPktSize::6 479 # Read request sizes (log2)
system.physmem.writePktSize::0 0 # Write request sizes (log2)
system.physmem.writePktSize::1 0 # Write request sizes (log2)
system.physmem.writePktSize::2 0 # Write request sizes (log2)
@@ -92,8 +92,8 @@ system.physmem.writePktSize::5 0 # Wr
system.physmem.writePktSize::6 0 # Write request sizes (log2)
system.physmem.rdQLenPdf::0 284 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::1 132 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::2 41 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::3 14 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 42 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 16 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::4 5 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
@@ -186,72 +186,71 @@ system.physmem.wrQLenPdf::60 0 # Wh
system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
-system.physmem.bytesPerActivate::samples 108 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean 255.407407 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean 175.497802 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev 250.634672 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::0-127 31 28.70% 28.70% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128-255 39 36.11% 64.81% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256-383 16 14.81% 79.63% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384-511 8 7.41% 87.04% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::512-639 4 3.70% 90.74% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640-767 1 0.93% 91.67% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::768-895 3 2.78% 94.44% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::896-1023 1 0.93% 95.37% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1024-1151 5 4.63% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total 108 # Bytes accessed per row activation
-system.physmem.totQLat 4718000 # Total ticks spent queuing
-system.physmem.totMemAccLat 13643000 # Total ticks spent from burst creation until serviced by the DRAM
-system.physmem.totBusLat 2380000 # Total ticks spent in databus transfers
-system.physmem.avgQLat 9911.76 # Average queueing delay per DRAM burst
+system.physmem.bytesPerActivate::samples 109 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 255.412844 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 174.780194 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 251.892291 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::0-127 32 29.36% 29.36% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128-255 38 34.86% 64.22% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256-383 15 13.76% 77.98% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384-511 11 10.09% 88.07% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::512-639 3 2.75% 90.83% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768-895 3 2.75% 93.58% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::896-1023 2 1.83% 95.41% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024-1151 5 4.59% 100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total 109 # Bytes accessed per row activation
+system.physmem.totQLat 5548500 # Total ticks spent queuing
+system.physmem.totMemAccLat 14529750 # Total ticks spent from burst creation until serviced by the DRAM
+system.physmem.totBusLat 2395000 # Total ticks spent in databus transfers
+system.physmem.avgQLat 11583.51 # Average queueing delay per DRAM burst
system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
-system.physmem.avgMemAccLat 28661.76 # Average memory access latency per DRAM burst
-system.physmem.avgRdBW 1394.71 # Average DRAM read bandwidth in MiByte/s
+system.physmem.avgMemAccLat 30333.51 # Average memory access latency per DRAM burst
+system.physmem.avgRdBW 1418.50 # Average DRAM read bandwidth in MiByte/s
system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MiByte/s
-system.physmem.avgRdBWSys 1394.71 # Average system read bandwidth in MiByte/s
+system.physmem.avgRdBWSys 1418.50 # Average system read bandwidth in MiByte/s
system.physmem.avgWrBWSys 0.00 # Average system write bandwidth in MiByte/s
system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
-system.physmem.busUtil 10.90 # Data bus utilization in percentage
-system.physmem.busUtilRead 10.90 # Data bus utilization in percentage for reads
+system.physmem.busUtil 11.08 # Data bus utilization in percentage
+system.physmem.busUtilRead 11.08 # Data bus utilization in percentage for reads
system.physmem.busUtilWrite 0.00 # Data bus utilization in percentage for writes
-system.physmem.avgRdQLen 1.70 # Average read queue length when enqueuing
+system.physmem.avgRdQLen 1.76 # Average read queue length when enqueuing
system.physmem.avgWrQLen 0.00 # Average write queue length when enqueuing
-system.physmem.readRowHits 358 # Number of row buffer hits during reads
+system.physmem.readRowHits 360 # Number of row buffer hits during reads
system.physmem.writeRowHits 0 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 75.21 # Row buffer hit rate for reads
+system.physmem.readRowHitRate 75.16 # Row buffer hit rate for reads
system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
-system.physmem.avgGap 45735.29 # Average gap between requests
-system.physmem.pageHitRate 75.21 # Row buffer hit rate, read and write combined
+system.physmem.avgGap 44965.55 # Average gap between requests
+system.physmem.pageHitRate 75.16 # Row buffer hit rate, read and write combined
system.physmem.memoryStateTime::IDLE 11000 # Time in different power states
system.physmem.memoryStateTime::REF 520000 # Time in different power states
system.physmem.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem.memoryStateTime::ACT 15316000 # Time in different power states
+system.physmem.memoryStateTime::ACT 15315250 # Time in different power states
system.physmem.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.membus.throughput 1394712144 # Throughput (bytes/s)
-system.membus.trans_dist::ReadReq 425 # Transaction distribution
-system.membus.trans_dist::ReadResp 425 # Transaction distribution
+system.membus.throughput 1418504037 # Throughput (bytes/s)
+system.membus.trans_dist::ReadReq 428 # Transaction distribution
+system.membus.trans_dist::ReadResp 428 # Transaction distribution
system.membus.trans_dist::ReadExReq 51 # Transaction distribution
system.membus.trans_dist::ReadExResp 51 # Transaction distribution
-system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 952 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count::total 952 # Packet count per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 30464 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size::total 30464 # Cumulative packet size per connected master and slave (bytes)
-system.membus.data_through_bus 30464 # Total data (bytes)
+system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 958 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 958 # Packet count per connected master and slave (bytes)
+system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 30656 # Cumulative packet size per connected master and slave (bytes)
+system.membus.tot_pkt_size::total 30656 # Cumulative packet size per connected master and slave (bytes)
+system.membus.data_through_bus 30656 # Total data (bytes)
system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
-system.membus.reqLayer0.occupancy 605000 # Layer occupancy (ticks)
+system.membus.reqLayer0.occupancy 605500 # Layer occupancy (ticks)
system.membus.reqLayer0.utilization 2.8 # Layer utilization (%)
-system.membus.respLayer1.occupancy 4464750 # Layer occupancy (ticks)
-system.membus.respLayer1.utilization 20.4 # Layer utilization (%)
+system.membus.respLayer1.occupancy 4492750 # Layer occupancy (ticks)
+system.membus.respLayer1.utilization 20.8 # Layer utilization (%)
system.cpu_clk_domain.clock 500 # Clock period in ticks
-system.cpu.branchPred.lookups 2178 # Number of BP lookups
-system.cpu.branchPred.condPredicted 1497 # Number of conditional branches predicted
-system.cpu.branchPred.condIncorrect 438 # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups 1659 # Number of BTB lookups
-system.cpu.branchPred.BTBHits 491 # Number of BTB hits
+system.cpu.branchPred.lookups 2196 # Number of BP lookups
+system.cpu.branchPred.condPredicted 1454 # Number of conditional branches predicted
+system.cpu.branchPred.condIncorrect 435 # Number of conditional branches incorrect
+system.cpu.branchPred.BTBLookups 1700 # Number of BTB lookups
+system.cpu.branchPred.BTBHits 564 # Number of BTB hits
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 29.596142 # BTB Hit Percentage
-system.cpu.branchPred.usedRAS 258 # Number of times the RAS was used to get a target.
-system.cpu.branchPred.RASInCorrect 66 # Number of incorrect RAS predictions.
+system.cpu.branchPred.BTBHitPct 33.176471 # BTB Hit Percentage
+system.cpu.branchPred.usedRAS 277 # Number of times the RAS was used to get a target.
+system.cpu.branchPred.RASInCorrect 69 # Number of incorrect RAS predictions.
system.cpu.dtb.read_hits 0 # DTB read hits
system.cpu.dtb.read_misses 0 # DTB read misses
system.cpu.dtb.read_accesses 0 # DTB read accesses
@@ -271,236 +270,236 @@ system.cpu.itb.hits 0 # DT
system.cpu.itb.misses 0 # DTB misses
system.cpu.itb.accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 8 # Number of system calls
-system.cpu.numCycles 43686 # number of cpu cycles simulated
+system.cpu.numCycles 43224 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.fetch.icacheStallCycles 8839 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 13190 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 2178 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 749 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 3214 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 1378 # Number of cycles fetch has spent squashing
-system.cpu.fetch.BlockedCycles 1314 # Number of cycles fetch has spent blocked
-system.cpu.fetch.PendingTrapStallCycles 143 # Number of stall cycles due to pending traps
-system.cpu.fetch.CacheLines 1971 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 279 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 14424 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 0.914448 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 2.226738 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.icacheStallCycles 9138 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 13312 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 2196 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 841 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 4920 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 886 # Number of cycles fetch has spent squashing
+system.cpu.fetch.PendingTrapStallCycles 202 # Number of stall cycles due to pending traps
+system.cpu.fetch.CacheLines 2068 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 269 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.rateDist::samples 14703 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 0.905393 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 2.198604 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 11210 77.72% 77.72% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 1316 9.12% 86.84% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 106 0.73% 87.58% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 131 0.91% 88.48% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 305 2.11% 90.60% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 113 0.78% 91.38% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 150 1.04% 92.42% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 160 1.11% 93.53% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 933 6.47% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 11282 76.73% 76.73% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 1513 10.29% 87.02% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 130 0.88% 87.91% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 159 1.08% 88.99% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 291 1.98% 90.97% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 99 0.67% 91.64% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 152 1.03% 92.67% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 125 0.85% 93.53% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 952 6.47% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 14424 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.049856 # Number of branch fetches per cycle
-system.cpu.fetch.rate 0.301927 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 8852 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 1624 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 3059 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 17 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 872 # Number of cycles decode is squashing
-system.cpu.decode.BranchResolved 158 # Number of times decode resolved a branch
-system.cpu.decode.BranchMispred 43 # Number of times decode detected a branch misprediction
-system.cpu.decode.DecodedInsts 12284 # Number of instructions handled by decode
-system.cpu.decode.SquashedInsts 174 # Number of squashed instructions handled by decode
-system.cpu.rename.SquashCycles 872 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 9006 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 365 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 973 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 2923 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 285 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 11879 # Number of instructions processed by rename
-system.cpu.rename.ROBFullEvents 5 # Number of times rename has blocked due to ROB full
-system.cpu.rename.IQFullEvents 8 # Number of times rename has blocked due to IQ full
-system.cpu.rename.SQFullEvents 266 # Number of times rename has blocked due to SQ full
-system.cpu.rename.RenamedOperands 7180 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 14112 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 13884 # Number of integer rename lookups
+system.cpu.fetch.rateDist::total 14703 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.050805 # Number of branch fetches per cycle
+system.cpu.fetch.rate 0.307977 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 8679 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 2634 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 2860 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 130 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 400 # Number of cycles decode is squashing
+system.cpu.decode.BranchResolved 179 # Number of times decode resolved a branch
+system.cpu.decode.BranchMispred 47 # Number of times decode detected a branch misprediction
+system.cpu.decode.DecodedInsts 12297 # Number of instructions handled by decode
+system.cpu.decode.SquashedInsts 180 # Number of squashed instructions handled by decode
+system.cpu.rename.SquashCycles 400 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 8850 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 502 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 975 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 2807 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 1169 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 11801 # Number of instructions processed by rename
+system.cpu.rename.ROBFullEvents 4 # Number of times rename has blocked due to ROB full
+system.cpu.rename.IQFullEvents 2 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LQFullEvents 281 # Number of times rename has blocked due to LQ full
+system.cpu.rename.SQFullEvents 868 # Number of times rename has blocked due to SQ full
+system.cpu.rename.RenamedOperands 7107 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 13927 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 13678 # Number of integer rename lookups
system.cpu.rename.fp_rename_lookups 3 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 3398 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 3782 # Number of HB maps that are undone due to squashing
+system.cpu.rename.UndoneMaps 3709 # Number of HB maps that are undone due to squashing
system.cpu.rename.serializingInsts 16 # count of serializing insts renamed
system.cpu.rename.tempSerializingInsts 10 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 151 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 2468 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 1195 # Number of stores inserted to the mem dependence unit.
+system.cpu.rename.skidInsts 307 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 2543 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 1213 # Number of stores inserted to the mem dependence unit.
system.cpu.memDep0.conflictingLoads 1 # Number of conflicting loads.
system.cpu.memDep0.conflictingStores 1 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 9223 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqInstsAdded 9299 # Number of instructions added to the IQ (excludes non-spec)
system.cpu.iq.iqNonSpecInstsAdded 12 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 8300 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 47 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 3436 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 2075 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqInstsIssued 8548 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 29 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 3486 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 1874 # Number of squashed operands that are examined and possibly removed from graph
system.cpu.iq.iqSquashedNonSpecRemoved 2 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 14424 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 0.575430 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 1.252383 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::samples 14703 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 0.581378 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 1.331585 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 10895 75.53% 75.53% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 1375 9.53% 85.07% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 844 5.85% 90.92% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 571 3.96% 94.88% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 375 2.60% 97.48% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 225 1.56% 99.04% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 91 0.63% 99.67% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 31 0.21% 99.88% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 17 0.12% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 11282 76.73% 76.73% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 1346 9.15% 85.89% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 761 5.18% 91.06% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 427 2.90% 93.97% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 364 2.48% 96.44% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 316 2.15% 98.59% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 114 0.78% 99.37% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 65 0.44% 99.81% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 28 0.19% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 14424 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 14703 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 5 3.09% 3.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 0 0.00% 3.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 0 0.00% 3.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 0 0.00% 3.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 3.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 0 0.00% 3.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 0 0.00% 3.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 0 0.00% 3.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 3.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 3.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 3.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 3.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 3.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 3.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 3.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 3.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 3.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 3.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 3.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 3.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 3.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 3.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 3.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 3.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 3.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 3.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 3.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 3.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 3.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 102 62.96% 66.05% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 55 33.95% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 8 3.96% 3.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 0 0.00% 3.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 0 0.00% 3.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 0 0.00% 3.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 3.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 0 0.00% 3.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 0 0.00% 3.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 0 0.00% 3.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 3.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 3.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 3.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 3.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 3.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 3.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 3.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 3.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 3.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 3.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 3.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 3.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 3.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 3.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 3.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 3.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 3.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 3.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 3.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 3.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 3.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 135 66.83% 70.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 59 29.21% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 4936 59.47% 59.47% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 5 0.06% 59.53% # Type of FU issued
-system.cpu.iq.FU_type_0::IntDiv 2 0.02% 59.55% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatAdd 2 0.02% 59.58% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 59.58% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 59.58% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatMult 0 0.00% 59.58% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 59.58% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 59.58% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 59.58% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 59.58% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 59.58% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 59.58% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 59.58% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 59.58% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMult 0 0.00% 59.58% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 59.58% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShift 0 0.00% 59.58% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 59.58% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 59.58% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 59.58% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 59.58% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 59.58% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 59.58% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 59.58% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 59.58% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 59.58% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 59.58% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 59.58% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 2249 27.10% 86.67% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 1106 13.33% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 5034 58.89% 58.89% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 5 0.06% 58.95% # Type of FU issued
+system.cpu.iq.FU_type_0::IntDiv 2 0.02% 58.97% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatAdd 2 0.02% 59.00% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 59.00% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 59.00% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatMult 0 0.00% 59.00% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 59.00% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 59.00% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 59.00% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 59.00% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 59.00% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 59.00% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 59.00% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 59.00% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMult 0 0.00% 59.00% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 59.00% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShift 0 0.00% 59.00% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 59.00% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 59.00% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 59.00% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 59.00% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 59.00% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 59.00% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 59.00% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 59.00% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 59.00% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 59.00% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 59.00% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 2396 28.03% 87.03% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 1109 12.97% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 8300 # Type of FU issued
-system.cpu.iq.rate 0.189992 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 162 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.019518 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 31229 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 12679 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 7467 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.FU_type_0::total 8548 # Type of FU issued
+system.cpu.iq.rate 0.197761 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 202 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.023631 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 32026 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 12803 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 7708 # Number of integer instruction queue wakeup accesses
system.cpu.iq.fp_inst_queue_reads 4 # Number of floating instruction queue reads
system.cpu.iq.fp_inst_queue_writes 2 # Number of floating instruction queue writes
system.cpu.iq.fp_inst_queue_wakeup_accesses 2 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 8460 # Number of integer alu accesses
+system.cpu.iq.int_alu_accesses 8748 # Number of integer alu accesses
system.cpu.iq.fp_alu_accesses 2 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 68 # Number of loads that had data forwarded from stores
+system.cpu.iew.lsq.thread0.forwLoads 86 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 1305 # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses 7 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.squashedLoads 1380 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 5 # Number of memory responses ignored because the instruction is squashed
system.cpu.iew.lsq.thread0.memOrderViolation 10 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 270 # Number of stores squashed
+system.cpu.iew.lsq.thread0.squashedStores 288 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
system.cpu.iew.lsq.thread0.rescheduledLoads 0 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread0.cacheBlocked 32 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.lsq.thread0.cacheBlocked 25 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 872 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 287 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 5 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 10750 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 86 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 2468 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 1195 # Number of dispatched store instructions
+system.cpu.iew.iewSquashCycles 400 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 479 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 9 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 10879 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 152 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 2543 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 1213 # Number of dispatched store instructions
system.cpu.iew.iewDispNonSpecInsts 12 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 4 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents 0 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.iewIQFullEvents 0 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 10 # Number of times the LSQ has become full, causing a stall
system.cpu.iew.memOrderViolationEvents 10 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 100 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 365 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 465 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 7921 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 2110 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 379 # Number of squashed instructions skipped in execute
+system.cpu.iew.predictedTakenIncorrect 105 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 359 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 464 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 8213 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 2257 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 335 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
-system.cpu.iew.exec_nop 1515 # number of nop insts executed
-system.cpu.iew.exec_refs 3187 # number of memory reference insts executed
-system.cpu.iew.exec_branches 1350 # Number of branches executed
-system.cpu.iew.exec_stores 1077 # Number of stores executed
-system.cpu.iew.exec_rate 0.181317 # Inst execution rate
-system.cpu.iew.wb_sent 7554 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 7469 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 2985 # num instructions producing a value
-system.cpu.iew.wb_consumers 4341 # num instructions consuming a value
+system.cpu.iew.exec_nop 1568 # number of nop insts executed
+system.cpu.iew.exec_refs 3348 # number of memory reference insts executed
+system.cpu.iew.exec_branches 1425 # Number of branches executed
+system.cpu.iew.exec_stores 1091 # Number of stores executed
+system.cpu.iew.exec_rate 0.190010 # Inst execution rate
+system.cpu.iew.wb_sent 7817 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 7710 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 2989 # num instructions producing a value
+system.cpu.iew.wb_consumers 4523 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 0.170970 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.687630 # average fanout of values written-back
+system.cpu.iew.wb_rate 0.178373 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.660845 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.commit.commitSquashedInsts 4930 # The number of squashed insts skipped by commit
+system.cpu.commit.commitSquashedInsts 5063 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 10 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 396 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 13552 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 0.428940 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 1.213640 # Number of insts commited each cycle
+system.cpu.commit.branchMispredicts 392 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 13824 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 0.420501 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 1.238844 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 11200 82.64% 82.64% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 943 6.96% 89.60% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 594 4.38% 93.99% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 344 2.54% 96.52% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 162 1.20% 97.72% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 97 0.72% 98.44% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 69 0.51% 98.94% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 41 0.30% 99.25% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 102 0.75% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 11590 83.84% 83.84% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 886 6.41% 90.25% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 537 3.88% 94.13% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 260 1.88% 96.01% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 148 1.07% 97.08% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 189 1.37% 98.45% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 68 0.49% 98.94% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 40 0.29% 99.23% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 106 0.77% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 13552 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::total 13824 # Number of insts commited each cycle
system.cpu.commit.committedInsts 5813 # Number of instructions committed
system.cpu.commit.committedOps 5813 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
@@ -546,98 +545,98 @@ system.cpu.commit.op_class_0::MemWrite 925 15.91% 100.00% # Cl
system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction
system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction
system.cpu.commit.op_class_0::total 5813 # Class of committed instruction
-system.cpu.commit.bw_lim_events 102 # number cycles where commit BW limit reached
+system.cpu.commit.bw_lim_events 106 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 24180 # The number of ROB reads
-system.cpu.rob.rob_writes 22370 # The number of ROB writes
-system.cpu.timesIdled 295 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 29262 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.rob.rob_reads 24581 # The number of ROB reads
+system.cpu.rob.rob_writes 22642 # The number of ROB writes
+system.cpu.timesIdled 280 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 28521 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 5156 # Number of Instructions Simulated
system.cpu.committedOps 5156 # Number of Ops (including micro ops) Simulated
-system.cpu.cpi 8.472847 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 8.472847 # CPI: Total CPI of All Threads
-system.cpu.ipc 0.118024 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 0.118024 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 10764 # number of integer regfile reads
-system.cpu.int_regfile_writes 5241 # number of integer regfile writes
+system.cpu.cpi 8.383243 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 8.383243 # CPI: Total CPI of All Threads
+system.cpu.ipc 0.119286 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 0.119286 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 11114 # number of integer regfile reads
+system.cpu.int_regfile_writes 5412 # number of integer regfile writes
system.cpu.fp_regfile_reads 3 # number of floating regfile reads
system.cpu.fp_regfile_writes 1 # number of floating regfile writes
-system.cpu.misc_regfile_reads 148 # number of misc regfile reads
-system.cpu.toL2Bus.throughput 1403502346 # Throughput (bytes/s)
-system.cpu.toL2Bus.trans_dist::ReadReq 428 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadResp 428 # Transaction distribution
+system.cpu.misc_regfile_reads 164 # number of misc regfile reads
+system.cpu.toL2Bus.throughput 1427388196 # Throughput (bytes/s)
+system.cpu.toL2Bus.trans_dist::ReadReq 431 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadResp 431 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadExReq 51 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadExResp 51 # Transaction distribution
-system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 676 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 282 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count::total 958 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 21632 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 9024 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size::total 30656 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.data_through_bus 30656 # Total data (bytes)
+system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 680 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 284 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count::total 964 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 21760 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 9088 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.tot_pkt_size::total 30848 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.data_through_bus 30848 # Total data (bytes)
system.cpu.toL2Bus.snoop_data_through_bus 0 # Total snoop data (bytes)
-system.cpu.toL2Bus.reqLayer0.occupancy 239500 # Layer occupancy (ticks)
+system.cpu.toL2Bus.reqLayer0.occupancy 241000 # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization 1.1 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer0.occupancy 571750 # Layer occupancy (ticks)
-system.cpu.toL2Bus.respLayer0.utilization 2.6 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer1.occupancy 226500 # Layer occupancy (ticks)
-system.cpu.toL2Bus.respLayer1.utilization 1.0 # Layer utilization (%)
+system.cpu.toL2Bus.respLayer0.occupancy 575000 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.utilization 2.7 # Layer utilization (%)
+system.cpu.toL2Bus.respLayer1.occupancy 228250 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer1.utilization 1.1 # Layer utilization (%)
system.cpu.icache.tags.replacements 17 # number of replacements
-system.cpu.icache.tags.tagsinuse 161.396825 # Cycle average of tags in use
-system.cpu.icache.tags.total_refs 1520 # Total number of references to valid blocks.
-system.cpu.icache.tags.sampled_refs 338 # Sample count of references to valid blocks.
-system.cpu.icache.tags.avg_refs 4.497041 # Average number of references to valid blocks.
+system.cpu.icache.tags.tagsinuse 161.374264 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 1615 # Total number of references to valid blocks.
+system.cpu.icache.tags.sampled_refs 340 # Sample count of references to valid blocks.
+system.cpu.icache.tags.avg_refs 4.750000 # Average number of references to valid blocks.
system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst 161.396825 # Average occupied blocks per requestor
-system.cpu.icache.tags.occ_percent::cpu.inst 0.078807 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_percent::total 0.078807 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_task_id_blocks::1024 321 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::0 149 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::1 172 # Occupied blocks per task id
-system.cpu.icache.tags.occ_task_id_percent::1024 0.156738 # Percentage of cache occupancy per task id
-system.cpu.icache.tags.tag_accesses 4280 # Number of tag accesses
-system.cpu.icache.tags.data_accesses 4280 # Number of data accesses
-system.cpu.icache.ReadReq_hits::cpu.inst 1520 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 1520 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 1520 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 1520 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 1520 # number of overall hits
-system.cpu.icache.overall_hits::total 1520 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 451 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 451 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 451 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 451 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 451 # number of overall misses
-system.cpu.icache.overall_misses::total 451 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 31166000 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 31166000 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 31166000 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 31166000 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 31166000 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 31166000 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 1971 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 1971 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 1971 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 1971 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 1971 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 1971 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.228818 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.228818 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.228818 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.228818 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.228818 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.228818 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 69104.212860 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 69104.212860 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 69104.212860 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 69104.212860 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 69104.212860 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 69104.212860 # average overall miss latency
-system.cpu.icache.blocked_cycles::no_mshrs 47 # number of cycles access was blocked
+system.cpu.icache.tags.occ_blocks::cpu.inst 161.374264 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.078796 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.078796 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_task_id_blocks::1024 323 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::0 154 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::1 169 # Occupied blocks per task id
+system.cpu.icache.tags.occ_task_id_percent::1024 0.157715 # Percentage of cache occupancy per task id
+system.cpu.icache.tags.tag_accesses 4476 # Number of tag accesses
+system.cpu.icache.tags.data_accesses 4476 # Number of data accesses
+system.cpu.icache.ReadReq_hits::cpu.inst 1615 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 1615 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 1615 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 1615 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 1615 # number of overall hits
+system.cpu.icache.overall_hits::total 1615 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 453 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 453 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 453 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 453 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 453 # number of overall misses
+system.cpu.icache.overall_misses::total 453 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 31448500 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 31448500 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 31448500 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 31448500 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 31448500 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 31448500 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 2068 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 2068 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 2068 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 2068 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 2068 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 2068 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.219052 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.219052 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.219052 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.219052 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.219052 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.219052 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 69422.737307 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 69422.737307 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 69422.737307 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 69422.737307 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 69422.737307 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 69422.737307 # average overall miss latency
+system.cpu.icache.blocked_cycles::no_mshrs 48 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 1 # number of cycles access was blocked
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.avg_blocked_cycles::no_mshrs 47 # average number of cycles each access was blocked
+system.cpu.icache.avg_blocked_cycles::no_mshrs 48 # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
@@ -647,109 +646,109 @@ system.cpu.icache.demand_mshr_hits::cpu.inst 113
system.cpu.icache.demand_mshr_hits::total 113 # number of demand (read+write) MSHR hits
system.cpu.icache.overall_mshr_hits::cpu.inst 113 # number of overall MSHR hits
system.cpu.icache.overall_mshr_hits::total 113 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 338 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 338 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 338 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 338 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 338 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 338 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 24162750 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 24162750 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 24162750 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 24162750 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 24162750 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 24162750 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.171487 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.171487 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.171487 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.171487 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.171487 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.171487 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 71487.426036 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 71487.426036 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 71487.426036 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 71487.426036 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 71487.426036 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 71487.426036 # average overall mshr miss latency
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 340 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 340 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 340 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 340 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 340 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 340 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 24624500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 24624500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 24624500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 24624500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 24624500 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 24624500 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.164410 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.164410 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.164410 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.164410 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.164410 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.164410 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 72425 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 72425 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 72425 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 72425 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 72425 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 72425 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.tags.replacements 0 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 221.498533 # Cycle average of tags in use
+system.cpu.l2cache.tags.tagsinuse 222.300532 # Cycle average of tags in use
system.cpu.l2cache.tags.total_refs 3 # Total number of references to valid blocks.
-system.cpu.l2cache.tags.sampled_refs 425 # Sample count of references to valid blocks.
-system.cpu.l2cache.tags.avg_refs 0.007059 # Average number of references to valid blocks.
+system.cpu.l2cache.tags.sampled_refs 428 # Sample count of references to valid blocks.
+system.cpu.l2cache.tags.avg_refs 0.007009 # Average number of references to valid blocks.
system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.tags.occ_blocks::cpu.inst 163.688333 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.data 57.810199 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_percent::cpu.inst 0.004995 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.data 0.001764 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::total 0.006760 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_task_id_blocks::1024 425 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::0 188 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::1 237 # Occupied blocks per task id
-system.cpu.l2cache.tags.occ_task_id_percent::1024 0.012970 # Percentage of cache occupancy per task id
-system.cpu.l2cache.tags.tag_accesses 4308 # Number of tag accesses
-system.cpu.l2cache.tags.data_accesses 4308 # Number of data accesses
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 163.614658 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 58.685875 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.004993 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.data 0.001791 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.006784 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_task_id_blocks::1024 428 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::0 193 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::1 235 # Occupied blocks per task id
+system.cpu.l2cache.tags.occ_task_id_percent::1024 0.013062 # Percentage of cache occupancy per task id
+system.cpu.l2cache.tags.tag_accesses 4335 # Number of tag accesses
+system.cpu.l2cache.tags.data_accesses 4335 # Number of data accesses
system.cpu.l2cache.ReadReq_hits::cpu.inst 3 # number of ReadReq hits
system.cpu.l2cache.ReadReq_hits::total 3 # number of ReadReq hits
system.cpu.l2cache.demand_hits::cpu.inst 3 # number of demand (read+write) hits
system.cpu.l2cache.demand_hits::total 3 # number of demand (read+write) hits
system.cpu.l2cache.overall_hits::cpu.inst 3 # number of overall hits
system.cpu.l2cache.overall_hits::total 3 # number of overall hits
-system.cpu.l2cache.ReadReq_misses::cpu.inst 335 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.data 90 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 425 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.inst 337 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.data 91 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 428 # number of ReadReq misses
system.cpu.l2cache.ReadExReq_misses::cpu.data 51 # number of ReadExReq misses
system.cpu.l2cache.ReadExReq_misses::total 51 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 335 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 141 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 476 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 335 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 141 # number of overall misses
-system.cpu.l2cache.overall_misses::total 476 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 23794750 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 6985750 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 30780500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 3776250 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 3776250 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 23794750 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 10762000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 34556750 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 23794750 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 10762000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 34556750 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 338 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.data 90 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 428 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.demand_misses::cpu.inst 337 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 142 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 479 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 337 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 142 # number of overall misses
+system.cpu.l2cache.overall_misses::total 479 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 24254500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 7288250 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 31542750 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 4058000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 4058000 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 24254500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 11346250 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 35600750 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 24254500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 11346250 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 35600750 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 340 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 91 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 431 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::cpu.data 51 # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::total 51 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 338 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 141 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 479 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 338 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 141 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 479 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.991124 # miss rate for ReadReq accesses
+system.cpu.l2cache.demand_accesses::cpu.inst 340 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 142 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 482 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 340 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 142 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 482 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.991176 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_miss_rate::cpu.data 1 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.992991 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.993039 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 1 # miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::total 1 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.991124 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.991176 # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate::cpu.data 1 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.993737 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.991124 # miss rate for overall accesses
+system.cpu.l2cache.demand_miss_rate::total 0.993776 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.991176 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::cpu.data 1 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.993737 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 71029.104478 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 77619.444444 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 72424.705882 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 74044.117647 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 74044.117647 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 71029.104478 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 76326.241135 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 72598.214286 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 71029.104478 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 76326.241135 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 72598.214286 # average overall miss latency
+system.cpu.l2cache.overall_miss_rate::total 0.993776 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 71971.810089 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 80090.659341 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 73698.014019 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 79568.627451 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 79568.627451 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 71971.810089 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 79903.169014 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 74323.068894 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 71971.810089 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 79903.169014 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 74323.068894 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -758,162 +757,162 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 335 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 90 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 425 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 337 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 91 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 428 # number of ReadReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 51 # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::total 51 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 335 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.data 141 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 476 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 335 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.data 141 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 476 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 19559250 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 5880750 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 25440000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 3144250 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 3144250 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 19559250 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 9025000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 28584250 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 19559250 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 9025000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 28584250 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.991124 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 337 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 142 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 479 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 337 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 142 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 479 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 19999000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 6168250 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 26167250 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 3423500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 3423500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 19999000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 9591750 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 29590750 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 19999000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 9591750 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 29590750 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.991176 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.992991 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.993039 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 1 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.991124 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.991176 # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 1 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.993737 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.991124 # mshr miss rate for overall accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.993776 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.991176 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 1 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.993737 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 58385.820896 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 65341.666667 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 59858.823529 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 61651.960784 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 61651.960784 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 58385.820896 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 64007.092199 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 60050.945378 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 58385.820896 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 64007.092199 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 60050.945378 # average overall mshr miss latency
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.993776 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 59344.213650 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 67782.967033 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 61138.434579 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 67127.450980 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 67127.450980 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 59344.213650 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 67547.535211 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 61776.096033 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 59344.213650 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 67547.535211 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 61776.096033 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.dcache.tags.replacements 0 # number of replacements
-system.cpu.dcache.tags.tagsinuse 91.608220 # Cycle average of tags in use
-system.cpu.dcache.tags.total_refs 2400 # Total number of references to valid blocks.
-system.cpu.dcache.tags.sampled_refs 141 # Sample count of references to valid blocks.
-system.cpu.dcache.tags.avg_refs 17.021277 # Average number of references to valid blocks.
+system.cpu.dcache.tags.tagsinuse 92.430317 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 2508 # Total number of references to valid blocks.
+system.cpu.dcache.tags.sampled_refs 142 # Sample count of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 17.661972 # Average number of references to valid blocks.
system.cpu.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.data 91.608220 # Average occupied blocks per requestor
-system.cpu.dcache.tags.occ_percent::cpu.data 0.022365 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_percent::total 0.022365 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_task_id_blocks::1024 141 # Occupied blocks per task id
+system.cpu.dcache.tags.occ_blocks::cpu.data 92.430317 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.022566 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.022566 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_task_id_blocks::1024 142 # Occupied blocks per task id
system.cpu.dcache.tags.age_task_id_blocks_1024::0 38 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::1 103 # Occupied blocks per task id
-system.cpu.dcache.tags.occ_task_id_percent::1024 0.034424 # Percentage of cache occupancy per task id
-system.cpu.dcache.tags.tag_accesses 5965 # Number of tag accesses
-system.cpu.dcache.tags.data_accesses 5965 # Number of data accesses
-system.cpu.dcache.ReadReq_hits::cpu.data 1837 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 1837 # number of ReadReq hits
+system.cpu.dcache.tags.age_task_id_blocks_1024::1 104 # Occupied blocks per task id
+system.cpu.dcache.tags.occ_task_id_percent::1024 0.034668 # Percentage of cache occupancy per task id
+system.cpu.dcache.tags.tag_accesses 6220 # Number of tag accesses
+system.cpu.dcache.tags.data_accesses 6220 # Number of data accesses
+system.cpu.dcache.ReadReq_hits::cpu.data 1945 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 1945 # number of ReadReq hits
system.cpu.dcache.WriteReq_hits::cpu.data 563 # number of WriteReq hits
system.cpu.dcache.WriteReq_hits::total 563 # number of WriteReq hits
-system.cpu.dcache.demand_hits::cpu.data 2400 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 2400 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 2400 # number of overall hits
-system.cpu.dcache.overall_hits::total 2400 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 150 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 150 # number of ReadReq misses
+system.cpu.dcache.demand_hits::cpu.data 2508 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 2508 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 2508 # number of overall hits
+system.cpu.dcache.overall_hits::total 2508 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 169 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 169 # number of ReadReq misses
system.cpu.dcache.WriteReq_misses::cpu.data 362 # number of WriteReq misses
system.cpu.dcache.WriteReq_misses::total 362 # number of WriteReq misses
-system.cpu.dcache.demand_misses::cpu.data 512 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 512 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 512 # number of overall misses
-system.cpu.dcache.overall_misses::total 512 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 10436500 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 10436500 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 22532249 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 22532249 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 32968749 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 32968749 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 32968749 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 32968749 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 1987 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 1987 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.demand_misses::cpu.data 531 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 531 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 531 # number of overall misses
+system.cpu.dcache.overall_misses::total 531 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 11709000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 11709000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 23266249 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 23266249 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 34975249 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 34975249 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 34975249 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 34975249 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 2114 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 2114 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 925 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 925 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 2912 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 2912 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 2912 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 2912 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.075491 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.075491 # miss rate for ReadReq accesses
+system.cpu.dcache.demand_accesses::cpu.data 3039 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 3039 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 3039 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 3039 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.079943 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.079943 # miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.391351 # miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_miss_rate::total 0.391351 # miss rate for WriteReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.175824 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.175824 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.175824 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.175824 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 69576.666667 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 69576.666667 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 62243.781768 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 62243.781768 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 64392.087891 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 64392.087891 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 64392.087891 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 64392.087891 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 611 # number of cycles access was blocked
+system.cpu.dcache.demand_miss_rate::cpu.data 0.174729 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.174729 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.174729 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.174729 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 69284.023669 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 69284.023669 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 64271.406077 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 64271.406077 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 65866.758945 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 65866.758945 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 65866.758945 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 65866.758945 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 573 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 11 # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 55.545455 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 52.090909 # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 60 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 60 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 78 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 78 # number of ReadReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits::cpu.data 311 # number of WriteReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits::total 311 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 371 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 371 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 371 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 371 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 90 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 90 # number of ReadReq MSHR misses
+system.cpu.dcache.demand_mshr_hits::cpu.data 389 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 389 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 389 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 389 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 91 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 91 # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses::cpu.data 51 # number of WriteReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses::total 51 # number of WriteReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 141 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 141 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 141 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 141 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 7079250 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 7079250 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 3828249 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 3828249 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 10907499 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 10907499 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 10907499 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 10907499 # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.045294 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.045294 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.demand_mshr_misses::cpu.data 142 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 142 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 142 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 142 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 7382750 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 7382750 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 4109999 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 4109999 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 11492749 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 11492749 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 11492749 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 11492749 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.043046 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.043046 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.055135 # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.055135 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.048420 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.048420 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.048420 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.048420 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 78658.333333 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 78658.333333 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 75063.705882 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 75063.705882 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 77358.148936 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 77358.148936 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 77358.148936 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 77358.148936 # average overall mshr miss latency
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.046726 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.046726 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.046726 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.046726 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 81129.120879 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 81129.120879 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 80588.215686 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 80588.215686 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 80934.852113 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 80934.852113 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 80934.852113 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 80934.852113 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
diff --git a/tests/quick/se/00.hello/ref/power/linux/o3-timing/stats.txt b/tests/quick/se/00.hello/ref/power/linux/o3-timing/stats.txt
index ca8bce664..895c59829 100644
--- a/tests/quick/se/00.hello/ref/power/linux/o3-timing/stats.txt
+++ b/tests/quick/se/00.hello/ref/power/linux/o3-timing/stats.txt
@@ -1,57 +1,57 @@
---------- Begin Simulation Statistics ----------
sim_seconds 0.000019 # Number of seconds simulated
-sim_ticks 19030500 # Number of ticks simulated
-final_tick 19030500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_ticks 18857500 # Number of ticks simulated
+final_tick 18857500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 17395 # Simulator instruction rate (inst/s)
-host_op_rate 17394 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 57147442 # Simulator tick rate (ticks/s)
-host_mem_usage 218304 # Number of bytes of host memory used
-host_seconds 0.33 # Real time elapsed on the host
+host_inst_rate 41326 # Simulator instruction rate (inst/s)
+host_op_rate 41320 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 134509153 # Simulator tick rate (ticks/s)
+host_mem_usage 232584 # Number of bytes of host memory used
+host_seconds 0.14 # Real time elapsed on the host
sim_insts 5792 # Number of instructions simulated
sim_ops 5792 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
system.clk_domain.clock 1000 # Clock period in ticks
-system.physmem.bytes_read::cpu.inst 22080 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.inst 21952 # Number of bytes read from this memory
system.physmem.bytes_read::cpu.data 6464 # Number of bytes read from this memory
-system.physmem.bytes_read::total 28544 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 22080 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 22080 # Number of instructions bytes read from this memory
-system.physmem.num_reads::cpu.inst 345 # Number of read requests responded to by this memory
+system.physmem.bytes_read::total 28416 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 21952 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 21952 # Number of instructions bytes read from this memory
+system.physmem.num_reads::cpu.inst 343 # Number of read requests responded to by this memory
system.physmem.num_reads::cpu.data 101 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 446 # Number of read requests responded to by this memory
-system.physmem.bw_read::cpu.inst 1160242768 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 339665274 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 1499908042 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 1160242768 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 1160242768 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 1160242768 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 339665274 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 1499908042 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.readReqs 446 # Number of read requests accepted
+system.physmem.num_reads::total 444 # Number of read requests responded to by this memory
+system.physmem.bw_read::cpu.inst 1164099165 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 342781387 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 1506880552 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 1164099165 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 1164099165 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 1164099165 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 342781387 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 1506880552 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 444 # Number of read requests accepted
system.physmem.writeReqs 0 # Number of write requests accepted
-system.physmem.readBursts 446 # Number of DRAM read bursts, including those serviced by the write queue
+system.physmem.readBursts 444 # Number of DRAM read bursts, including those serviced by the write queue
system.physmem.writeBursts 0 # Number of DRAM write bursts, including those merged in the write queue
-system.physmem.bytesReadDRAM 28544 # Total number of bytes read from DRAM
+system.physmem.bytesReadDRAM 28416 # Total number of bytes read from DRAM
system.physmem.bytesReadWrQ 0 # Total number of bytes read from write queue
system.physmem.bytesWritten 0 # Total number of bytes written to DRAM
-system.physmem.bytesReadSys 28544 # Total read bytes from the system interface side
+system.physmem.bytesReadSys 28416 # Total read bytes from the system interface side
system.physmem.bytesWrittenSys 0 # Total written bytes from the system interface side
system.physmem.servicedByWrQ 0 # Number of DRAM read bursts serviced by the write queue
system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write
-system.physmem.perBankRdBursts::0 70 # Per bank write bursts
+system.physmem.perBankRdBursts::0 71 # Per bank write bursts
system.physmem.perBankRdBursts::1 42 # Per bank write bursts
-system.physmem.perBankRdBursts::2 54 # Per bank write bursts
-system.physmem.perBankRdBursts::3 59 # Per bank write bursts
+system.physmem.perBankRdBursts::2 55 # Per bank write bursts
+system.physmem.perBankRdBursts::3 58 # Per bank write bursts
system.physmem.perBankRdBursts::4 53 # Per bank write bursts
system.physmem.perBankRdBursts::5 61 # Per bank write bursts
system.physmem.perBankRdBursts::6 52 # Per bank write bursts
-system.physmem.perBankRdBursts::7 13 # Per bank write bursts
-system.physmem.perBankRdBursts::8 8 # Per bank write bursts
+system.physmem.perBankRdBursts::7 10 # Per bank write bursts
+system.physmem.perBankRdBursts::8 9 # Per bank write bursts
system.physmem.perBankRdBursts::9 28 # Per bank write bursts
-system.physmem.perBankRdBursts::10 2 # Per bank write bursts
+system.physmem.perBankRdBursts::10 1 # Per bank write bursts
system.physmem.perBankRdBursts::11 0 # Per bank write bursts
system.physmem.perBankRdBursts::12 0 # Per bank write bursts
system.physmem.perBankRdBursts::13 0 # Per bank write bursts
@@ -75,14 +75,14 @@ system.physmem.perBankWrBursts::14 0 # Pe
system.physmem.perBankWrBursts::15 0 # Per bank write bursts
system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
-system.physmem.totGap 18902000 # Total gap between requests
+system.physmem.totGap 18724000 # Total gap between requests
system.physmem.readPktSize::0 0 # Read request sizes (log2)
system.physmem.readPktSize::1 0 # Read request sizes (log2)
system.physmem.readPktSize::2 0 # Read request sizes (log2)
system.physmem.readPktSize::3 0 # Read request sizes (log2)
system.physmem.readPktSize::4 0 # Read request sizes (log2)
system.physmem.readPktSize::5 0 # Read request sizes (log2)
-system.physmem.readPktSize::6 446 # Read request sizes (log2)
+system.physmem.readPktSize::6 444 # Read request sizes (log2)
system.physmem.writePktSize::0 0 # Write request sizes (log2)
system.physmem.writePktSize::1 0 # Write request sizes (log2)
system.physmem.writePktSize::2 0 # Write request sizes (log2)
@@ -90,11 +90,11 @@ system.physmem.writePktSize::3 0 # Wr
system.physmem.writePktSize::4 0 # Write request sizes (log2)
system.physmem.writePktSize::5 0 # Write request sizes (log2)
system.physmem.writePktSize::6 0 # Write request sizes (log2)
-system.physmem.rdQLenPdf::0 245 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 146 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::0 240 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 144 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::2 41 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::3 10 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::4 3 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 14 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 4 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::5 1 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
@@ -186,71 +186,72 @@ system.physmem.wrQLenPdf::60 0 # Wh
system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
-system.physmem.bytesPerActivate::samples 77 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean 342.441558 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean 199.719469 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev 351.121005 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::0-127 27 35.06% 35.06% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128-255 18 23.38% 58.44% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256-383 6 7.79% 66.23% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384-511 5 6.49% 72.73% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::512-639 5 6.49% 79.22% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640-767 2 2.60% 81.82% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::896-1023 3 3.90% 85.71% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1024-1151 11 14.29% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total 77 # Bytes accessed per row activation
-system.physmem.totQLat 3354000 # Total ticks spent queuing
-system.physmem.totMemAccLat 11716500 # Total ticks spent from burst creation until serviced by the DRAM
-system.physmem.totBusLat 2230000 # Total ticks spent in databus transfers
-system.physmem.avgQLat 7520.18 # Average queueing delay per DRAM burst
+system.physmem.bytesPerActivate::samples 79 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 333.772152 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 192.283764 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 349.893315 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::0-127 30 37.97% 37.97% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128-255 17 21.52% 59.49% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256-383 8 10.13% 69.62% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384-511 4 5.06% 74.68% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::512-639 3 3.80% 78.48% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::640-767 2 2.53% 81.01% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768-895 1 1.27% 82.28% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::896-1023 3 3.80% 86.08% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024-1151 11 13.92% 100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total 79 # Bytes accessed per row activation
+system.physmem.totQLat 3609000 # Total ticks spent queuing
+system.physmem.totMemAccLat 11934000 # Total ticks spent from burst creation until serviced by the DRAM
+system.physmem.totBusLat 2220000 # Total ticks spent in databus transfers
+system.physmem.avgQLat 8128.38 # Average queueing delay per DRAM burst
system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
-system.physmem.avgMemAccLat 26270.18 # Average memory access latency per DRAM burst
-system.physmem.avgRdBW 1499.91 # Average DRAM read bandwidth in MiByte/s
+system.physmem.avgMemAccLat 26878.38 # Average memory access latency per DRAM burst
+system.physmem.avgRdBW 1506.88 # Average DRAM read bandwidth in MiByte/s
system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MiByte/s
-system.physmem.avgRdBWSys 1499.91 # Average system read bandwidth in MiByte/s
+system.physmem.avgRdBWSys 1506.88 # Average system read bandwidth in MiByte/s
system.physmem.avgWrBWSys 0.00 # Average system write bandwidth in MiByte/s
system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
-system.physmem.busUtil 11.72 # Data bus utilization in percentage
-system.physmem.busUtilRead 11.72 # Data bus utilization in percentage for reads
+system.physmem.busUtil 11.77 # Data bus utilization in percentage
+system.physmem.busUtilRead 11.77 # Data bus utilization in percentage for reads
system.physmem.busUtilWrite 0.00 # Data bus utilization in percentage for writes
-system.physmem.avgRdQLen 1.80 # Average read queue length when enqueuing
+system.physmem.avgRdQLen 1.82 # Average read queue length when enqueuing
system.physmem.avgWrQLen 0.00 # Average write queue length when enqueuing
-system.physmem.readRowHits 358 # Number of row buffer hits during reads
+system.physmem.readRowHits 356 # Number of row buffer hits during reads
system.physmem.writeRowHits 0 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 80.27 # Row buffer hit rate for reads
+system.physmem.readRowHitRate 80.18 # Row buffer hit rate for reads
system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
-system.physmem.avgGap 42381.17 # Average gap between requests
-system.physmem.pageHitRate 80.27 # Row buffer hit rate, read and write combined
+system.physmem.avgGap 42171.17 # Average gap between requests
+system.physmem.pageHitRate 80.18 # Row buffer hit rate, read and write combined
system.physmem.memoryStateTime::IDLE 11000 # Time in different power states
system.physmem.memoryStateTime::REF 520000 # Time in different power states
system.physmem.memoryStateTime::PRE_PDN 0 # Time in different power states
system.physmem.memoryStateTime::ACT 15315250 # Time in different power states
system.physmem.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.membus.throughput 1499908042 # Throughput (bytes/s)
-system.membus.trans_dist::ReadReq 399 # Transaction distribution
-system.membus.trans_dist::ReadResp 399 # Transaction distribution
+system.membus.throughput 1506880552 # Throughput (bytes/s)
+system.membus.trans_dist::ReadReq 397 # Transaction distribution
+system.membus.trans_dist::ReadResp 397 # Transaction distribution
system.membus.trans_dist::ReadExReq 47 # Transaction distribution
system.membus.trans_dist::ReadExResp 47 # Transaction distribution
-system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 892 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count::total 892 # Packet count per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 28544 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size::total 28544 # Cumulative packet size per connected master and slave (bytes)
-system.membus.data_through_bus 28544 # Total data (bytes)
+system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 888 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 888 # Packet count per connected master and slave (bytes)
+system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 28416 # Cumulative packet size per connected master and slave (bytes)
+system.membus.tot_pkt_size::total 28416 # Cumulative packet size per connected master and slave (bytes)
+system.membus.data_through_bus 28416 # Total data (bytes)
system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
-system.membus.reqLayer0.occupancy 559000 # Layer occupancy (ticks)
+system.membus.reqLayer0.occupancy 555500 # Layer occupancy (ticks)
system.membus.reqLayer0.utilization 2.9 # Layer utilization (%)
-system.membus.respLayer1.occupancy 4177750 # Layer occupancy (ticks)
-system.membus.respLayer1.utilization 22.0 # Layer utilization (%)
+system.membus.respLayer1.occupancy 4160750 # Layer occupancy (ticks)
+system.membus.respLayer1.utilization 22.1 # Layer utilization (%)
system.cpu_clk_domain.clock 500 # Clock period in ticks
-system.cpu.branchPred.lookups 2252 # Number of BP lookups
-system.cpu.branchPred.condPredicted 1816 # Number of conditional branches predicted
-system.cpu.branchPred.condIncorrect 419 # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups 1865 # Number of BTB lookups
-system.cpu.branchPred.BTBHits 610 # Number of BTB hits
+system.cpu.branchPred.lookups 2332 # Number of BP lookups
+system.cpu.branchPred.condPredicted 1883 # Number of conditional branches predicted
+system.cpu.branchPred.condIncorrect 415 # Number of conditional branches incorrect
+system.cpu.branchPred.BTBLookups 1931 # Number of BTB lookups
+system.cpu.branchPred.BTBHits 661 # Number of BTB hits
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 32.707775 # BTB Hit Percentage
-system.cpu.branchPred.usedRAS 199 # Number of times the RAS was used to get a target.
-system.cpu.branchPred.RASInCorrect 32 # Number of incorrect RAS predictions.
+system.cpu.branchPred.BTBHitPct 34.230968 # BTB Hit Percentage
+system.cpu.branchPred.usedRAS 219 # Number of times the RAS was used to get a target.
+system.cpu.branchPred.RASInCorrect 31 # Number of incorrect RAS predictions.
system.cpu.dtb.read_hits 0 # DTB read hits
system.cpu.dtb.read_misses 0 # DTB read misses
system.cpu.dtb.read_accesses 0 # DTB read accesses
@@ -270,235 +271,237 @@ system.cpu.itb.hits 0 # DT
system.cpu.itb.misses 0 # DTB misses
system.cpu.itb.accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 9 # Number of system calls
-system.cpu.numCycles 38062 # number of cpu cycles simulated
+system.cpu.numCycles 37716 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.fetch.icacheStallCycles 7462 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 13226 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 2252 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 809 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 2276 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 1296 # Number of cycles fetch has spent squashing
-system.cpu.fetch.BlockedCycles 871 # Number of cycles fetch has spent blocked
-system.cpu.fetch.CacheLines 1823 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 310 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 11476 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 1.152492 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 2.564431 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.icacheStallCycles 7977 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 13500 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 2332 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 880 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 3710 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 864 # Number of cycles fetch has spent squashing
+system.cpu.fetch.MiscStallCycles 3 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
+system.cpu.fetch.PendingTrapStallCycles 159 # Number of stall cycles due to pending traps
+system.cpu.fetch.IcacheWaitRetryStallCycles 22 # Number of stall cycles due to full MSHR
+system.cpu.fetch.CacheLines 1829 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 300 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.rateDist::samples 12303 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 1.097293 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 2.503786 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 9200 80.17% 80.17% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 178 1.55% 81.72% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 178 1.55% 83.27% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 145 1.26% 84.53% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 228 1.99% 86.52% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 133 1.16% 87.68% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 261 2.27% 89.95% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 110 0.96% 90.91% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 1043 9.09% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 9940 80.79% 80.79% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 189 1.54% 82.33% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 216 1.76% 84.09% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 152 1.24% 85.32% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 247 2.01% 87.33% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 139 1.13% 88.46% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 253 2.06% 90.51% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 114 0.93% 91.44% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 1053 8.56% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 11476 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.059167 # Number of branch fetches per cycle
-system.cpu.fetch.rate 0.347486 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 7479 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 1089 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 2174 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 20 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 714 # Number of cycles decode is squashing
-system.cpu.decode.BranchResolved 342 # Number of times decode resolved a branch
-system.cpu.decode.BranchMispred 154 # Number of times decode detected a branch misprediction
-system.cpu.decode.DecodedInsts 11804 # Number of instructions handled by decode
-system.cpu.decode.SquashedInsts 436 # Number of squashed instructions handled by decode
-system.cpu.rename.SquashCycles 714 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 7660 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 212 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 446 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 2016 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 428 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 11368 # Number of instructions processed by rename
-system.cpu.rename.IQFullEvents 4 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LQFullEvents 165 # Number of times rename has blocked due to LQ full
-system.cpu.rename.SQFullEvents 241 # Number of times rename has blocked due to SQ full
-system.cpu.rename.RenamedOperands 9753 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 18286 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 18260 # Number of integer rename lookups
+system.cpu.fetch.rateDist::total 12303 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.061831 # Number of branch fetches per cycle
+system.cpu.fetch.rate 0.357938 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 7389 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 2550 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 1951 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 130 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 283 # Number of cycles decode is squashing
+system.cpu.decode.BranchResolved 336 # Number of times decode resolved a branch
+system.cpu.decode.BranchMispred 150 # Number of times decode detected a branch misprediction
+system.cpu.decode.DecodedInsts 11555 # Number of instructions handled by decode
+system.cpu.decode.SquashedInsts 471 # Number of squashed instructions handled by decode
+system.cpu.rename.SquashCycles 283 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 7548 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 922 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 607 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 1916 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 1027 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 11189 # Number of instructions processed by rename
+system.cpu.rename.IQFullEvents 12 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LQFullEvents 25 # Number of times rename has blocked due to LQ full
+system.cpu.rename.SQFullEvents 968 # Number of times rename has blocked due to SQ full
+system.cpu.rename.RenamedOperands 9624 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 18111 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 18085 # Number of integer rename lookups
system.cpu.rename.fp_rename_lookups 26 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 4998 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 4755 # Number of HB maps that are undone due to squashing
+system.cpu.rename.UndoneMaps 4626 # Number of HB maps that are undone due to squashing
system.cpu.rename.serializingInsts 27 # count of serializing insts renamed
system.cpu.rename.tempSerializingInsts 27 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 259 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 2025 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 1841 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 53 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 33 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 10356 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded 57 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 8929 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 241 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 4296 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 3542 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved 41 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 11476 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 0.778059 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 1.545863 # Number of insts issued each cycle
+system.cpu.rename.skidInsts 351 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 2013 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 1831 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 52 # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores 29 # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded 10314 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 63 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 9108 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 73 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 4178 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 3333 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 47 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 12303 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 0.740307 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 1.567670 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 8265 72.02% 72.02% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 1011 8.81% 80.83% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 683 5.95% 86.78% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 469 4.09% 90.87% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 473 4.12% 94.99% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 313 2.73% 97.72% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 182 1.59% 99.30% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 44 0.38% 99.69% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 36 0.31% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 9185 74.66% 74.66% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 929 7.55% 82.21% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 638 5.19% 87.39% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 470 3.82% 91.21% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 430 3.50% 94.71% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 294 2.39% 97.10% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 241 1.96% 99.06% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 71 0.58% 99.63% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 45 0.37% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 11476 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 12303 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 11 6.21% 6.21% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 0 0.00% 6.21% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 0 0.00% 6.21% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 0 0.00% 6.21% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 6.21% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 0 0.00% 6.21% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 0 0.00% 6.21% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 0 0.00% 6.21% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 6.21% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 6.21% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 6.21% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 6.21% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 6.21% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 6.21% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 6.21% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 6.21% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 6.21% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 6.21% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 6.21% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 6.21% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 6.21% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 6.21% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 6.21% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 6.21% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 6.21% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 6.21% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 6.21% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 6.21% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 6.21% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 75 42.37% 48.59% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 91 51.41% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 10 3.98% 3.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 0 0.00% 3.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 0 0.00% 3.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 0 0.00% 3.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 3.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 0 0.00% 3.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 0 0.00% 3.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 0 0.00% 3.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 3.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 3.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 3.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 3.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 3.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 3.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 3.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 3.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 3.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 3.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 3.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 3.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 3.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 3.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 3.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 3.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 3.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 3.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 3.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 3.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 3.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 122 48.61% 52.59% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 119 47.41% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 5495 61.54% 61.54% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 0 0.00% 61.54% # Type of FU issued
-system.cpu.iq.FU_type_0::IntDiv 0 0.00% 61.54% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatAdd 2 0.02% 61.56% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 61.56% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 61.56% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatMult 0 0.00% 61.56% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 61.56% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 61.56% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 61.56% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 61.56% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 61.56% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 61.56% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 61.56% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 61.56% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMult 0 0.00% 61.56% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 61.56% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShift 0 0.00% 61.56% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 61.56% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 61.56% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 61.56% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 61.56% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 61.56% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 61.56% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 61.56% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 61.56% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 61.56% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 61.56% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 61.56% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 1798 20.14% 81.70% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 1634 18.30% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 5539 60.81% 60.81% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 0 0.00% 60.81% # Type of FU issued
+system.cpu.iq.FU_type_0::IntDiv 0 0.00% 60.81% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatAdd 2 0.02% 60.84% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 60.84% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 60.84% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatMult 0 0.00% 60.84% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 60.84% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 60.84% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 60.84% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 60.84% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 60.84% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 60.84% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 60.84% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 60.84% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMult 0 0.00% 60.84% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 60.84% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShift 0 0.00% 60.84% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 60.84% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 60.84% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 60.84% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 60.84% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 60.84% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 60.84% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 60.84% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 60.84% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 60.84% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 60.84% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 60.84% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 1909 20.96% 81.80% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 1658 18.20% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 8929 # Type of FU issued
-system.cpu.iq.rate 0.234591 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 177 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.019823 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 29690 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 14680 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 8151 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.FU_type_0::total 9108 # Type of FU issued
+system.cpu.iq.rate 0.241489 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 251 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.027558 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 30781 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 14531 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 8273 # Number of integer instruction queue wakeup accesses
system.cpu.iq.fp_inst_queue_reads 62 # Number of floating instruction queue reads
-system.cpu.iq.fp_inst_queue_writes 36 # Number of floating instruction queue writes
+system.cpu.iq.fp_inst_queue_writes 31 # Number of floating instruction queue writes
system.cpu.iq.fp_inst_queue_wakeup_accesses 27 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 9072 # Number of integer alu accesses
+system.cpu.iq.int_alu_accesses 9325 # Number of integer alu accesses
system.cpu.iq.fp_alu_accesses 34 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 78 # Number of loads that had data forwarded from stores
+system.cpu.iew.lsq.thread0.forwLoads 79 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 1064 # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses 1 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.squashedLoads 1052 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 2 # Number of memory responses ignored because the instruction is squashed
system.cpu.iew.lsq.thread0.memOrderViolation 7 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 795 # Number of stores squashed
+system.cpu.iew.lsq.thread0.squashedStores 785 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
system.cpu.iew.lsq.thread0.rescheduledLoads 1 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread0.cacheBlocked 9 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.lsq.thread0.cacheBlocked 8 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 714 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 160 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 48 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 10413 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 54 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 2025 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 1841 # Number of dispatched store instructions
-system.cpu.iew.iewDispNonSpecInsts 48 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 9 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents 38 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.iewSquashCycles 283 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 835 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 80 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 10377 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 18 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 2013 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 1831 # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts 54 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewIQFullEvents 11 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 70 # Number of times the LSQ has become full, causing a stall
system.cpu.iew.memOrderViolationEvents 7 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 66 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 262 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 328 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 8526 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 1682 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 403 # Number of squashed instructions skipped in execute
+system.cpu.iew.predictedTakenIncorrect 69 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 277 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 346 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 8702 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 1775 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 406 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
system.cpu.iew.exec_nop 0 # number of nop insts executed
-system.cpu.iew.exec_refs 3211 # number of memory reference insts executed
-system.cpu.iew.exec_branches 1353 # Number of branches executed
-system.cpu.iew.exec_stores 1529 # Number of stores executed
-system.cpu.iew.exec_rate 0.224003 # Inst execution rate
-system.cpu.iew.wb_sent 8294 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 8178 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 4388 # num instructions producing a value
-system.cpu.iew.wb_consumers 6958 # num instructions consuming a value
+system.cpu.iew.exec_refs 3329 # number of memory reference insts executed
+system.cpu.iew.exec_branches 1361 # Number of branches executed
+system.cpu.iew.exec_stores 1554 # Number of stores executed
+system.cpu.iew.exec_rate 0.230724 # Inst execution rate
+system.cpu.iew.wb_sent 8430 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 8300 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 4483 # num instructions producing a value
+system.cpu.iew.wb_consumers 7102 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 0.214860 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.630641 # average fanout of values written-back
+system.cpu.iew.wb_rate 0.220066 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.631231 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.commit.commitSquashedInsts 4620 # The number of squashed insts skipped by commit
+system.cpu.commit.commitSquashedInsts 4587 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 16 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 266 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 10762 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 0.538190 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 1.389247 # Number of insts commited each cycle
+system.cpu.commit.branchMispredicts 277 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 11593 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 0.499612 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 1.370164 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 8538 79.33% 79.33% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 887 8.24% 87.58% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 552 5.13% 92.71% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 240 2.23% 94.94% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 177 1.64% 96.58% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 96 0.89% 97.47% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 118 1.10% 98.57% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 47 0.44% 99.01% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 107 0.99% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 9440 81.43% 81.43% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 839 7.24% 88.67% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 524 4.52% 93.19% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 224 1.93% 95.12% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 167 1.44% 96.56% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 112 0.97% 97.52% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 115 0.99% 98.52% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 61 0.53% 99.04% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 111 0.96% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 10762 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::total 11593 # Number of insts commited each cycle
system.cpu.commit.committedInsts 5792 # Number of instructions committed
system.cpu.commit.committedOps 5792 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
@@ -544,148 +547,148 @@ system.cpu.commit.op_class_0::MemWrite 1046 18.06% 100.00% # Cl
system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction
system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction
system.cpu.commit.op_class_0::total 5792 # Class of committed instruction
-system.cpu.commit.bw_lim_events 107 # number cycles where commit BW limit reached
+system.cpu.commit.bw_lim_events 111 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 21067 # The number of ROB reads
-system.cpu.rob.rob_writes 21539 # The number of ROB writes
-system.cpu.timesIdled 248 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 26586 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.rob.rob_reads 21861 # The number of ROB reads
+system.cpu.rob.rob_writes 21469 # The number of ROB writes
+system.cpu.timesIdled 245 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 25413 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 5792 # Number of Instructions Simulated
system.cpu.committedOps 5792 # Number of Ops (including micro ops) Simulated
-system.cpu.cpi 6.571478 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 6.571478 # CPI: Total CPI of All Threads
-system.cpu.ipc 0.152173 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 0.152173 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 13502 # number of integer regfile reads
-system.cpu.int_regfile_writes 7065 # number of integer regfile writes
+system.cpu.cpi 6.511740 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 6.511740 # CPI: Total CPI of All Threads
+system.cpu.ipc 0.153569 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 0.153569 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 13743 # number of integer regfile reads
+system.cpu.int_regfile_writes 7176 # number of integer regfile writes
system.cpu.fp_regfile_reads 25 # number of floating regfile reads
system.cpu.fp_regfile_writes 2 # number of floating regfile writes
-system.cpu.toL2Bus.throughput 1523449200 # Throughput (bytes/s)
-system.cpu.toL2Bus.trans_dist::ReadReq 406 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadResp 406 # Transaction distribution
+system.cpu.toL2Bus.throughput 1530637677 # Throughput (bytes/s)
+system.cpu.toL2Bus.trans_dist::ReadReq 405 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadResp 404 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadExReq 47 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadExResp 47 # Transaction distribution
-system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 702 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 699 # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 204 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count::total 906 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 22464 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count::total 903 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 22336 # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 6528 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size::total 28992 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.data_through_bus 28992 # Total data (bytes)
+system.cpu.toL2Bus.tot_pkt_size::total 28864 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.data_through_bus 28864 # Total data (bytes)
system.cpu.toL2Bus.snoop_data_through_bus 0 # Total snoop data (bytes)
-system.cpu.toL2Bus.reqLayer0.occupancy 226500 # Layer occupancy (ticks)
+system.cpu.toL2Bus.reqLayer0.occupancy 226000 # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization 1.2 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer0.occupancy 588250 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.occupancy 584250 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer0.utilization 3.1 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer1.occupancy 162000 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer1.occupancy 162500 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization 0.9 # Layer utilization (%)
system.cpu.icache.tags.replacements 0 # number of replacements
-system.cpu.icache.tags.tagsinuse 169.076059 # Cycle average of tags in use
-system.cpu.icache.tags.total_refs 1380 # Total number of references to valid blocks.
-system.cpu.icache.tags.sampled_refs 351 # Sample count of references to valid blocks.
-system.cpu.icache.tags.avg_refs 3.931624 # Average number of references to valid blocks.
+system.cpu.icache.tags.tagsinuse 170.472010 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 1391 # Total number of references to valid blocks.
+system.cpu.icache.tags.sampled_refs 349 # Sample count of references to valid blocks.
+system.cpu.icache.tags.avg_refs 3.985673 # Average number of references to valid blocks.
system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst 169.076059 # Average occupied blocks per requestor
-system.cpu.icache.tags.occ_percent::cpu.inst 0.082557 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_percent::total 0.082557 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_task_id_blocks::1024 351 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::0 196 # Occupied blocks per task id
+system.cpu.icache.tags.occ_blocks::cpu.inst 170.472010 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.083238 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.083238 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_task_id_blocks::1024 349 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::0 194 # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::1 155 # Occupied blocks per task id
-system.cpu.icache.tags.occ_task_id_percent::1024 0.171387 # Percentage of cache occupancy per task id
-system.cpu.icache.tags.tag_accesses 3997 # Number of tag accesses
-system.cpu.icache.tags.data_accesses 3997 # Number of data accesses
-system.cpu.icache.ReadReq_hits::cpu.inst 1380 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 1380 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 1380 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 1380 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 1380 # number of overall hits
-system.cpu.icache.overall_hits::total 1380 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 443 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 443 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 443 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 443 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 443 # number of overall misses
-system.cpu.icache.overall_misses::total 443 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 29586250 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 29586250 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 29586250 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 29586250 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 29586250 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 29586250 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 1823 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 1823 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 1823 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 1823 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 1823 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 1823 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.243006 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.243006 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.243006 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.243006 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.243006 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.243006 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 66786.117381 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 66786.117381 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 66786.117381 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 66786.117381 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 66786.117381 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 66786.117381 # average overall miss latency
-system.cpu.icache.blocked_cycles::no_mshrs 460 # number of cycles access was blocked
+system.cpu.icache.tags.occ_task_id_percent::1024 0.170410 # Percentage of cache occupancy per task id
+system.cpu.icache.tags.tag_accesses 4007 # Number of tag accesses
+system.cpu.icache.tags.data_accesses 4007 # Number of data accesses
+system.cpu.icache.ReadReq_hits::cpu.inst 1391 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 1391 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 1391 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 1391 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 1391 # number of overall hits
+system.cpu.icache.overall_hits::total 1391 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 438 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 438 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 438 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 438 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 438 # number of overall misses
+system.cpu.icache.overall_misses::total 438 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 29787250 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 29787250 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 29787250 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 29787250 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 29787250 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 29787250 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 1829 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 1829 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 1829 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 1829 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 1829 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 1829 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.239475 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.239475 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.239475 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.239475 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.239475 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.239475 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 68007.420091 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 68007.420091 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 68007.420091 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 68007.420091 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 68007.420091 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 68007.420091 # average overall miss latency
+system.cpu.icache.blocked_cycles::no_mshrs 404 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.blocked::no_mshrs 6 # number of cycles access was blocked
+system.cpu.icache.blocked::no_mshrs 5 # number of cycles access was blocked
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.avg_blocked_cycles::no_mshrs 76.666667 # average number of cycles each access was blocked
+system.cpu.icache.avg_blocked_cycles::no_mshrs 80.800000 # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 92 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 92 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 92 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 92 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 92 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 92 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 351 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 351 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 351 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 351 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 351 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 351 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 24098750 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 24098750 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 24098750 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 24098750 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 24098750 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 24098750 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.192540 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.192540 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.192540 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.192540 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.192540 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.192540 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 68657.407407 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 68657.407407 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 68657.407407 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 68657.407407 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 68657.407407 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 68657.407407 # average overall mshr miss latency
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 88 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 88 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 88 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 88 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 88 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 88 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 350 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 350 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 350 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 350 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 350 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 350 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 24058750 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 24058750 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 24058750 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 24058750 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 24058750 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 24058750 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.191361 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.191361 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.191361 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.191361 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.191361 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.191361 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 68739.285714 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 68739.285714 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 68739.285714 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 68739.285714 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 68739.285714 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 68739.285714 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.tags.replacements 0 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 199.437860 # Cycle average of tags in use
+system.cpu.l2cache.tags.tagsinuse 201.157905 # Cycle average of tags in use
system.cpu.l2cache.tags.total_refs 7 # Total number of references to valid blocks.
-system.cpu.l2cache.tags.sampled_refs 399 # Sample count of references to valid blocks.
-system.cpu.l2cache.tags.avg_refs 0.017544 # Average number of references to valid blocks.
+system.cpu.l2cache.tags.sampled_refs 397 # Sample count of references to valid blocks.
+system.cpu.l2cache.tags.avg_refs 0.017632 # Average number of references to valid blocks.
system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.tags.occ_blocks::cpu.inst 167.936913 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.data 31.500947 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_percent::cpu.inst 0.005125 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.data 0.000961 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::total 0.006086 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_task_id_blocks::1024 399 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::0 215 # Occupied blocks per task id
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 169.317933 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 31.839972 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.005167 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.data 0.000972 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.006139 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_task_id_blocks::1024 397 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::0 213 # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::1 184 # Occupied blocks per task id
-system.cpu.l2cache.tags.occ_task_id_percent::1024 0.012177 # Percentage of cache occupancy per task id
-system.cpu.l2cache.tags.tag_accesses 4070 # Number of tag accesses
-system.cpu.l2cache.tags.data_accesses 4070 # Number of data accesses
+system.cpu.l2cache.tags.occ_task_id_percent::1024 0.012115 # Percentage of cache occupancy per task id
+system.cpu.l2cache.tags.tag_accesses 4060 # Number of tag accesses
+system.cpu.l2cache.tags.data_accesses 4060 # Number of data accesses
system.cpu.l2cache.ReadReq_hits::cpu.inst 6 # number of ReadReq hits
system.cpu.l2cache.ReadReq_hits::cpu.data 1 # number of ReadReq hits
system.cpu.l2cache.ReadReq_hits::total 7 # number of ReadReq hits
@@ -695,61 +698,61 @@ system.cpu.l2cache.demand_hits::total 7 # nu
system.cpu.l2cache.overall_hits::cpu.inst 6 # number of overall hits
system.cpu.l2cache.overall_hits::cpu.data 1 # number of overall hits
system.cpu.l2cache.overall_hits::total 7 # number of overall hits
-system.cpu.l2cache.ReadReq_misses::cpu.inst 345 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.inst 344 # number of ReadReq misses
system.cpu.l2cache.ReadReq_misses::cpu.data 54 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 399 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 398 # number of ReadReq misses
system.cpu.l2cache.ReadExReq_misses::cpu.data 47 # number of ReadExReq misses
system.cpu.l2cache.ReadExReq_misses::total 47 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 345 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.inst 344 # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::cpu.data 101 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 446 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 345 # number of overall misses
+system.cpu.l2cache.demand_misses::total 445 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 344 # number of overall misses
system.cpu.l2cache.overall_misses::cpu.data 101 # number of overall misses
-system.cpu.l2cache.overall_misses::total 446 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 23687250 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 4073750 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 27761000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 3627250 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 3627250 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 23687250 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 7701000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 31388250 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 23687250 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 7701000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 31388250 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 351 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.overall_misses::total 445 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 23649250 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 4137750 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 27787000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 3745250 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 3745250 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 23649250 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 7883000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 31532250 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 23649250 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 7883000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 31532250 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 350 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::cpu.data 55 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 406 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 405 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::cpu.data 47 # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::total 47 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 351 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.inst 350 # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses::cpu.data 102 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 453 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 351 # number of overall (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 452 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 350 # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses::cpu.data 102 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 453 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.982906 # miss rate for ReadReq accesses
+system.cpu.l2cache.overall_accesses::total 452 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.982857 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.981818 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.982759 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.982716 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 1 # miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::total 1 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.982906 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.982857 # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate::cpu.data 0.990196 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.984547 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.982906 # miss rate for overall accesses
+system.cpu.l2cache.demand_miss_rate::total 0.984513 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.982857 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::cpu.data 0.990196 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.984547 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 68658.695652 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 75439.814815 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 69576.441103 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 77175.531915 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 77175.531915 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 68658.695652 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 76247.524752 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 70377.242152 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 68658.695652 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 76247.524752 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 70377.242152 # average overall miss latency
+system.cpu.l2cache.overall_miss_rate::total 0.984513 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 68747.819767 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 76625 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 69816.582915 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 79686.170213 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 79686.170213 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 68747.819767 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 78049.504950 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 70858.988764 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 68747.819767 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 78049.504950 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 70858.988764 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -758,130 +761,130 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 345 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 344 # number of ReadReq MSHR misses
system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 54 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 399 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 398 # number of ReadReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 47 # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::total 47 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 345 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 344 # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.data 101 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 446 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 345 # number of overall MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 445 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 344 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.data 101 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 446 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 19339750 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 3409250 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 22749000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 3052750 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 3052750 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 19339750 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 6462000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 25801750 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 19339750 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 6462000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 25801750 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.982906 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.overall_mshr_misses::total 445 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 19325250 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 3474750 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 22800000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 3169250 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 3169250 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 19325250 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 6644000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 25969250 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 19325250 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 6644000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 25969250 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.982857 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.981818 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.982759 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.982716 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 1 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.982906 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.982857 # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.990196 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.984547 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.982906 # mshr miss rate for overall accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.984513 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.982857 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.990196 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.984547 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 56057.246377 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 63134.259259 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 57015.037594 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 64952.127660 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 64952.127660 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 56057.246377 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 63980.198020 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 57851.457399 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 56057.246377 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 63980.198020 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 57851.457399 # average overall mshr miss latency
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.984513 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 56178.052326 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 64347.222222 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 57286.432161 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 67430.851064 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 67430.851064 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 56178.052326 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 65782.178218 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 58357.865169 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 56178.052326 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 65782.178218 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 58357.865169 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.dcache.tags.replacements 0 # number of replacements
-system.cpu.dcache.tags.tagsinuse 63.722947 # Cycle average of tags in use
-system.cpu.dcache.tags.total_refs 2180 # Total number of references to valid blocks.
+system.cpu.dcache.tags.tagsinuse 64.061622 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 2261 # Total number of references to valid blocks.
system.cpu.dcache.tags.sampled_refs 102 # Sample count of references to valid blocks.
-system.cpu.dcache.tags.avg_refs 21.372549 # Average number of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 22.166667 # Average number of references to valid blocks.
system.cpu.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.data 63.722947 # Average occupied blocks per requestor
-system.cpu.dcache.tags.occ_percent::cpu.data 0.015557 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_percent::total 0.015557 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_blocks::cpu.data 64.061622 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.015640 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.015640 # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_task_id_blocks::1024 102 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::0 37 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::1 65 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::0 38 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::1 64 # Occupied blocks per task id
system.cpu.dcache.tags.occ_task_id_percent::1024 0.024902 # Percentage of cache occupancy per task id
-system.cpu.dcache.tags.tag_accesses 5332 # Number of tag accesses
-system.cpu.dcache.tags.data_accesses 5332 # Number of data accesses
-system.cpu.dcache.ReadReq_hits::cpu.data 1465 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 1465 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 715 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 715 # number of WriteReq hits
-system.cpu.dcache.demand_hits::cpu.data 2180 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 2180 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 2180 # number of overall hits
-system.cpu.dcache.overall_hits::total 2180 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 104 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 104 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 331 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 331 # number of WriteReq misses
-system.cpu.dcache.demand_misses::cpu.data 435 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 435 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 435 # number of overall misses
-system.cpu.dcache.overall_misses::total 435 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 7380250 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 7380250 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 21128996 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 21128996 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 28509246 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 28509246 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 28509246 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 28509246 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 1569 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 1569 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.tags.tag_accesses 5528 # Number of tag accesses
+system.cpu.dcache.tags.data_accesses 5528 # Number of data accesses
+system.cpu.dcache.ReadReq_hits::cpu.data 1554 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 1554 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 707 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 707 # number of WriteReq hits
+system.cpu.dcache.demand_hits::cpu.data 2261 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 2261 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 2261 # number of overall hits
+system.cpu.dcache.overall_hits::total 2261 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 113 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 113 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 339 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 339 # number of WriteReq misses
+system.cpu.dcache.demand_misses::cpu.data 452 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 452 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 452 # number of overall misses
+system.cpu.dcache.overall_misses::total 452 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 8122250 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 8122250 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 22327496 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 22327496 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 30449746 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 30449746 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 30449746 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 30449746 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 1667 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 1667 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 1046 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 1046 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 2615 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 2615 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 2615 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 2615 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.066284 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.066284 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.316444 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.316444 # miss rate for WriteReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.166348 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.166348 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.166348 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.166348 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 70963.942308 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 70963.942308 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 63833.824773 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 63833.824773 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 65538.496552 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 65538.496552 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 65538.496552 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 65538.496552 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 492 # number of cycles access was blocked
+system.cpu.dcache.demand_accesses::cpu.data 2713 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 2713 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 2713 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 2713 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.067786 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.067786 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.324092 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.324092 # miss rate for WriteReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.166605 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.166605 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.166605 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.166605 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 71878.318584 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 71878.318584 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 65862.820059 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 65862.820059 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 67366.694690 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 67366.694690 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 67366.694690 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 67366.694690 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 597 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 5 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 6 # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 98.400000 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 99.500000 # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 49 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 49 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 284 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 284 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 333 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 333 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 333 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 333 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 58 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 58 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 292 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 292 # number of WriteReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 350 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 350 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 350 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 350 # number of overall MSHR hits
system.cpu.dcache.ReadReq_mshr_misses::cpu.data 55 # number of ReadReq MSHR misses
system.cpu.dcache.ReadReq_mshr_misses::total 55 # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses::cpu.data 47 # number of WriteReq MSHR misses
@@ -890,30 +893,30 @@ system.cpu.dcache.demand_mshr_misses::cpu.data 102
system.cpu.dcache.demand_mshr_misses::total 102 # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses::cpu.data 102 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_misses::total 102 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 4139250 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 4139250 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 3677248 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 3677248 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 7816498 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 7816498 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 7816498 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 7816498 # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.035054 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.035054 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 4203250 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 4203250 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 3795248 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 3795248 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 7998498 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 7998498 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 7998498 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 7998498 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.032993 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.032993 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.044933 # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.044933 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.039006 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.039006 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.039006 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.039006 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 75259.090909 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 75259.090909 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 78239.319149 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 78239.319149 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 76632.333333 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 76632.333333 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 76632.333333 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 76632.333333 # average overall mshr miss latency
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.037597 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.037597 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.037597 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.037597 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 76422.727273 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 76422.727273 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 80749.957447 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 80749.957447 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 78416.647059 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 78416.647059 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 78416.647059 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 78416.647059 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
diff --git a/tests/quick/se/00.hello/ref/x86/linux/o3-timing/stats.txt b/tests/quick/se/00.hello/ref/x86/linux/o3-timing/stats.txt
index be2005774..f7173c445 100644
--- a/tests/quick/se/00.hello/ref/x86/linux/o3-timing/stats.txt
+++ b/tests/quick/se/00.hello/ref/x86/linux/o3-timing/stats.txt
@@ -1,34 +1,34 @@
---------- Begin Simulation Statistics ----------
sim_seconds 0.000020 # Number of seconds simulated
-sim_ticks 19813000 # Number of ticks simulated
-final_tick 19813000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_ticks 19744000 # Number of ticks simulated
+final_tick 19744000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 35950 # Simulator instruction rate (inst/s)
-host_op_rate 65125 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 132368943 # Simulator tick rate (ticks/s)
-host_mem_usage 240140 # Number of bytes of host memory used
-host_seconds 0.15 # Real time elapsed on the host
+host_inst_rate 27433 # Simulator instruction rate (inst/s)
+host_op_rate 49695 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 100653274 # Simulator tick rate (ticks/s)
+host_mem_usage 249652 # Number of bytes of host memory used
+host_seconds 0.20 # Real time elapsed on the host
sim_insts 5380 # Number of instructions simulated
sim_ops 9747 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
system.clk_domain.clock 1000 # Clock period in ticks
-system.physmem.bytes_read::cpu.inst 17536 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.data 9088 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.inst 17600 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 9024 # Number of bytes read from this memory
system.physmem.bytes_read::total 26624 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 17536 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 17536 # Number of instructions bytes read from this memory
-system.physmem.num_reads::cpu.inst 274 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 142 # Number of read requests responded to by this memory
+system.physmem.bytes_inst_read::cpu.inst 17600 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 17600 # Number of instructions bytes read from this memory
+system.physmem.num_reads::cpu.inst 275 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 141 # Number of read requests responded to by this memory
system.physmem.num_reads::total 416 # Number of read requests responded to by this memory
-system.physmem.bw_read::cpu.inst 885075456 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 458688740 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 1343764195 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 885075456 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 885075456 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 885075456 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 458688740 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 1343764195 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_read::cpu.inst 891410049 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 457050243 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 1348460292 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 891410049 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 891410049 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 891410049 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 457050243 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 1348460292 # Total bandwidth to/from this memory (bytes/s)
system.physmem.readReqs 417 # Number of read requests accepted
system.physmem.writeReqs 0 # Number of write requests accepted
system.physmem.readBursts 417 # Number of DRAM read bursts, including those serviced by the write queue
@@ -46,11 +46,11 @@ system.physmem.perBankRdBursts::1 1 # Pe
system.physmem.perBankRdBursts::2 6 # Per bank write bursts
system.physmem.perBankRdBursts::3 8 # Per bank write bursts
system.physmem.perBankRdBursts::4 50 # Per bank write bursts
-system.physmem.perBankRdBursts::5 44 # Per bank write bursts
+system.physmem.perBankRdBursts::5 45 # Per bank write bursts
system.physmem.perBankRdBursts::6 21 # Per bank write bursts
-system.physmem.perBankRdBursts::7 36 # Per bank write bursts
+system.physmem.perBankRdBursts::7 34 # Per bank write bursts
system.physmem.perBankRdBursts::8 22 # Per bank write bursts
-system.physmem.perBankRdBursts::9 73 # Per bank write bursts
+system.physmem.perBankRdBursts::9 74 # Per bank write bursts
system.physmem.perBankRdBursts::10 63 # Per bank write bursts
system.physmem.perBankRdBursts::11 17 # Per bank write bursts
system.physmem.perBankRdBursts::12 2 # Per bank write bursts
@@ -75,7 +75,7 @@ system.physmem.perBankWrBursts::14 0 # Pe
system.physmem.perBankWrBursts::15 0 # Per bank write bursts
system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
-system.physmem.totGap 19764000 # Total gap between requests
+system.physmem.totGap 19695500 # Total gap between requests
system.physmem.readPktSize::0 0 # Read request sizes (log2)
system.physmem.readPktSize::1 0 # Read request sizes (log2)
system.physmem.readPktSize::2 0 # Read request sizes (log2)
@@ -90,11 +90,11 @@ system.physmem.writePktSize::3 0 # Wr
system.physmem.writePktSize::4 0 # Write request sizes (log2)
system.physmem.writePktSize::5 0 # Write request sizes (log2)
system.physmem.writePktSize::6 0 # Write request sizes (log2)
-system.physmem.rdQLenPdf::0 248 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 129 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::2 35 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::3 5 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::4 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::0 243 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 127 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 37 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 7 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 3 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
@@ -186,50 +186,50 @@ system.physmem.wrQLenPdf::60 0 # Wh
system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
-system.physmem.bytesPerActivate::samples 97 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean 250.721649 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean 163.075563 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev 270.532528 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::0-127 33 34.02% 34.02% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128-255 36 37.11% 71.13% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256-383 9 9.28% 80.41% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384-511 5 5.15% 85.57% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640-767 6 6.19% 91.75% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::896-1023 3 3.09% 94.85% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1024-1151 5 5.15% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total 97 # Bytes accessed per row activation
-system.physmem.totQLat 3851250 # Total ticks spent queuing
-system.physmem.totMemAccLat 11670000 # Total ticks spent from burst creation until serviced by the DRAM
+system.physmem.bytesPerActivate::samples 98 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 242.285714 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 159.132678 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 257.193096 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::0-127 35 35.71% 35.71% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128-255 32 32.65% 68.37% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256-383 12 12.24% 80.61% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384-511 6 6.12% 86.73% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::640-767 6 6.12% 92.86% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::896-1023 4 4.08% 96.94% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024-1151 3 3.06% 100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total 98 # Bytes accessed per row activation
+system.physmem.totQLat 4076000 # Total ticks spent queuing
+system.physmem.totMemAccLat 11894750 # Total ticks spent from burst creation until serviced by the DRAM
system.physmem.totBusLat 2085000 # Total ticks spent in databus transfers
-system.physmem.avgQLat 9235.61 # Average queueing delay per DRAM burst
+system.physmem.avgQLat 9774.58 # Average queueing delay per DRAM burst
system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
-system.physmem.avgMemAccLat 27985.61 # Average memory access latency per DRAM burst
-system.physmem.avgRdBW 1346.99 # Average DRAM read bandwidth in MiByte/s
+system.physmem.avgMemAccLat 28524.58 # Average memory access latency per DRAM burst
+system.physmem.avgRdBW 1351.70 # Average DRAM read bandwidth in MiByte/s
system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MiByte/s
-system.physmem.avgRdBWSys 1346.99 # Average system read bandwidth in MiByte/s
+system.physmem.avgRdBWSys 1351.70 # Average system read bandwidth in MiByte/s
system.physmem.avgWrBWSys 0.00 # Average system write bandwidth in MiByte/s
system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
-system.physmem.busUtil 10.52 # Data bus utilization in percentage
-system.physmem.busUtilRead 10.52 # Data bus utilization in percentage for reads
+system.physmem.busUtil 10.56 # Data bus utilization in percentage
+system.physmem.busUtilRead 10.56 # Data bus utilization in percentage for reads
system.physmem.busUtilWrite 0.00 # Data bus utilization in percentage for writes
-system.physmem.avgRdQLen 1.61 # Average read queue length when enqueuing
+system.physmem.avgRdQLen 1.64 # Average read queue length when enqueuing
system.physmem.avgWrQLen 0.00 # Average write queue length when enqueuing
-system.physmem.readRowHits 310 # Number of row buffer hits during reads
+system.physmem.readRowHits 309 # Number of row buffer hits during reads
system.physmem.writeRowHits 0 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 74.34 # Row buffer hit rate for reads
+system.physmem.readRowHitRate 74.10 # Row buffer hit rate for reads
system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
-system.physmem.avgGap 47395.68 # Average gap between requests
-system.physmem.pageHitRate 74.34 # Row buffer hit rate, read and write combined
+system.physmem.avgGap 47231.41 # Average gap between requests
+system.physmem.pageHitRate 74.10 # Row buffer hit rate, read and write combined
system.physmem.memoryStateTime::IDLE 11000 # Time in different power states
system.physmem.memoryStateTime::REF 520000 # Time in different power states
system.physmem.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem.memoryStateTime::ACT 15315750 # Time in different power states
+system.physmem.memoryStateTime::ACT 15315250 # Time in different power states
system.physmem.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.membus.throughput 1343764195 # Throughput (bytes/s)
-system.membus.trans_dist::ReadReq 340 # Transaction distribution
-system.membus.trans_dist::ReadResp 339 # Transaction distribution
-system.membus.trans_dist::ReadExReq 77 # Transaction distribution
-system.membus.trans_dist::ReadExResp 77 # Transaction distribution
+system.membus.throughput 1348460292 # Throughput (bytes/s)
+system.membus.trans_dist::ReadReq 339 # Transaction distribution
+system.membus.trans_dist::ReadResp 338 # Transaction distribution
+system.membus.trans_dist::ReadExReq 78 # Transaction distribution
+system.membus.trans_dist::ReadExResp 78 # Transaction distribution
system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 833 # Packet count per connected master and slave (bytes)
system.membus.pkt_count_system.cpu.l2cache.mem_side::total 833 # Packet count per connected master and slave (bytes)
system.membus.pkt_count::total 833 # Packet count per connected master and slave (bytes)
@@ -238,250 +238,250 @@ system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::total 26624
system.membus.tot_pkt_size::total 26624 # Cumulative packet size per connected master and slave (bytes)
system.membus.data_through_bus 26624 # Total data (bytes)
system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
-system.membus.reqLayer0.occupancy 508000 # Layer occupancy (ticks)
+system.membus.reqLayer0.occupancy 505000 # Layer occupancy (ticks)
system.membus.reqLayer0.utilization 2.6 # Layer utilization (%)
-system.membus.respLayer1.occupancy 3892500 # Layer occupancy (ticks)
-system.membus.respLayer1.utilization 19.6 # Layer utilization (%)
+system.membus.respLayer1.occupancy 3897000 # Layer occupancy (ticks)
+system.membus.respLayer1.utilization 19.7 # Layer utilization (%)
system.cpu_clk_domain.clock 500 # Clock period in ticks
-system.cpu.branchPred.lookups 3151 # Number of BP lookups
-system.cpu.branchPred.condPredicted 3151 # Number of conditional branches predicted
-system.cpu.branchPred.condIncorrect 538 # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups 2362 # Number of BTB lookups
-system.cpu.branchPred.BTBHits 784 # Number of BTB hits
+system.cpu.branchPred.lookups 3423 # Number of BP lookups
+system.cpu.branchPred.condPredicted 3423 # Number of conditional branches predicted
+system.cpu.branchPred.condIncorrect 535 # Number of conditional branches incorrect
+system.cpu.branchPred.BTBLookups 2544 # Number of BTB lookups
+system.cpu.branchPred.BTBHits 864 # Number of BTB hits
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 33.192210 # BTB Hit Percentage
-system.cpu.branchPred.usedRAS 213 # Number of times the RAS was used to get a target.
-system.cpu.branchPred.RASInCorrect 80 # Number of incorrect RAS predictions.
+system.cpu.branchPred.BTBHitPct 33.962264 # BTB Hit Percentage
+system.cpu.branchPred.usedRAS 247 # Number of times the RAS was used to get a target.
+system.cpu.branchPred.RASInCorrect 76 # Number of incorrect RAS predictions.
system.cpu.apic_clk_domain.clock 8000 # Clock period in ticks
system.cpu.workload.num_syscalls 11 # Number of system calls
-system.cpu.numCycles 39627 # number of cpu cycles simulated
+system.cpu.numCycles 39489 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.fetch.icacheStallCycles 10249 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 14342 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 3151 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 997 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 4009 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 2516 # Number of cycles fetch has spent squashing
-system.cpu.fetch.BlockedCycles 5030 # Number of cycles fetch has spent blocked
-system.cpu.fetch.MiscStallCycles 61 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
-system.cpu.fetch.PendingTrapStallCycles 499 # Number of stall cycles due to pending traps
-system.cpu.fetch.CacheLines 2013 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 271 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 21739 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 1.176503 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 2.686230 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.icacheStallCycles 10915 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 15528 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 3423 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 1111 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 9222 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 1202 # Number of cycles fetch has spent squashing
+system.cpu.fetch.MiscStallCycles 54 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
+system.cpu.fetch.PendingTrapStallCycles 1088 # Number of stall cycles due to pending traps
+system.cpu.fetch.PendingQuiesceStallCycles 13 # Number of stall cycles due to pending quiesce instructions
+system.cpu.fetch.CacheLines 2168 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 278 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.rateDist::samples 21893 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 1.270406 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 2.764504 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 17828 82.01% 82.01% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 213 0.98% 82.99% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 156 0.72% 83.71% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 227 1.04% 84.75% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 194 0.89% 85.64% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 208 0.96% 86.60% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 291 1.34% 87.94% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 168 0.77% 88.71% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 2454 11.29% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 17618 80.47% 80.47% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 236 1.08% 81.55% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 174 0.79% 82.35% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 259 1.18% 83.53% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 208 0.95% 84.48% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 227 1.04% 85.52% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 339 1.55% 87.06% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 205 0.94% 88.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 2627 12.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 21739 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.079516 # Number of branch fetches per cycle
-system.cpu.fetch.rate 0.361925 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 11168 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 4895 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 3648 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 137 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 1891 # Number of cycles decode is squashing
-system.cpu.decode.DecodedInsts 24503 # Number of instructions handled by decode
-system.cpu.rename.SquashCycles 1891 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 11399 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 477 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 595 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 3548 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 3829 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 23145 # Number of instructions processed by rename
-system.cpu.rename.ROBFullEvents 10 # Number of times rename has blocked due to ROB full
-system.cpu.rename.IQFullEvents 51 # Number of times rename has blocked due to IQ full
-system.cpu.rename.SQFullEvents 3750 # Number of times rename has blocked due to SQ full
-system.cpu.rename.RenamedOperands 25950 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 56380 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 31990 # Number of integer rename lookups
+system.cpu.fetch.rateDist::total 21893 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.086682 # Number of branch fetches per cycle
+system.cpu.fetch.rate 0.393223 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 10660 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 6840 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 3336 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 456 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 601 # Number of cycles decode is squashing
+system.cpu.decode.DecodedInsts 25755 # Number of instructions handled by decode
+system.cpu.rename.SquashCycles 601 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 10929 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 2194 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 719 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 3480 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 3970 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 24219 # Number of instructions processed by rename
+system.cpu.rename.ROBFullEvents 12 # Number of times rename has blocked due to ROB full
+system.cpu.rename.IQFullEvents 93 # Number of times rename has blocked due to IQ full
+system.cpu.rename.SQFullEvents 3820 # Number of times rename has blocked due to SQ full
+system.cpu.rename.RenamedOperands 27591 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 59364 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 33558 # Number of integer rename lookups
system.cpu.rename.fp_rename_lookups 4 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 11063 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 14887 # Number of HB maps that are undone due to squashing
-system.cpu.rename.serializingInsts 33 # count of serializing insts renamed
-system.cpu.rename.tempSerializingInsts 33 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 1258 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 2293 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 1619 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 15 # Number of conflicting loads.
+system.cpu.rename.UndoneMaps 16528 # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts 29 # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts 29 # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts 1503 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 2441 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 1612 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 22 # Number of conflicting loads.
system.cpu.memDep0.conflictingStores 6 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 20529 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded 28 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 17116 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 311 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 10025 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 14683 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved 16 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 21739 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 0.787341 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 1.689074 # Number of insts issued each cycle
+system.cpu.iq.iqInstsAdded 21443 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 25 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 17897 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 80 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 11052 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 16525 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 13 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 21893 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 0.817476 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 1.773238 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 16539 76.08% 76.08% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 1246 5.73% 81.81% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 983 4.52% 86.33% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 694 3.19% 89.53% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 782 3.60% 93.12% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 618 2.84% 95.97% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 580 2.67% 98.63% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 252 1.16% 99.79% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 45 0.21% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 16772 76.61% 76.61% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 1137 5.19% 81.80% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 886 4.05% 85.85% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 636 2.91% 88.75% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 833 3.80% 92.56% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 590 2.69% 95.25% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 599 2.74% 97.99% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 316 1.44% 99.43% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 124 0.57% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 21739 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 21893 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 136 76.40% 76.40% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 0 0.00% 76.40% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 0 0.00% 76.40% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 0 0.00% 76.40% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 76.40% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 0 0.00% 76.40% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 0 0.00% 76.40% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 0 0.00% 76.40% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 76.40% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 76.40% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 76.40% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 76.40% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 76.40% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 76.40% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 76.40% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 76.40% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 76.40% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 76.40% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 76.40% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 76.40% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 76.40% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 76.40% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 76.40% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 76.40% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 76.40% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 76.40% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 76.40% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 76.40% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 76.40% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 26 14.61% 91.01% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 16 8.99% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 174 77.68% 77.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 0 0.00% 77.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 0 0.00% 77.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 0 0.00% 77.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 77.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 0 0.00% 77.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 0 0.00% 77.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 0 0.00% 77.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 77.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 77.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 77.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 77.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 77.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 77.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 77.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 77.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 77.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 77.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 77.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 77.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 77.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 77.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 77.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 77.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 77.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 77.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 77.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 77.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 77.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 31 13.84% 91.52% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 19 8.48% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 3 0.02% 0.02% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 13738 80.26% 80.28% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 5 0.03% 80.31% # Type of FU issued
-system.cpu.iq.FU_type_0::IntDiv 7 0.04% 80.35% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 80.35% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 80.35% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 80.35% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatMult 0 0.00% 80.35% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 80.35% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 80.35% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 80.35% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 80.35% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 80.35% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 80.35% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 80.35% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 80.35% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMult 0 0.00% 80.35% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 80.35% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShift 0 0.00% 80.35% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 80.35% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 80.35% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 80.35% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 80.35% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 80.35% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 80.35% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 80.35% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 80.35% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 80.35% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 80.35% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 80.35% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 1970 11.51% 91.86% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 1393 8.14% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 14382 80.36% 80.38% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 4 0.02% 80.40% # Type of FU issued
+system.cpu.iq.FU_type_0::IntDiv 7 0.04% 80.44% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 80.44% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 80.44% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 80.44% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatMult 0 0.00% 80.44% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 80.44% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 80.44% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 80.44% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 80.44% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 80.44% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 80.44% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 80.44% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 80.44% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMult 0 0.00% 80.44% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 80.44% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShift 0 0.00% 80.44% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 80.44% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 80.44% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 80.44% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 80.44% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 80.44% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 80.44% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 80.44% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 80.44% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 80.44% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 80.44% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 80.44% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 2122 11.86% 92.29% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 1379 7.71% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 17116 # Type of FU issued
-system.cpu.iq.rate 0.431928 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 178 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.010400 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 56452 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 30591 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 15728 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.FU_type_0::total 17897 # Type of FU issued
+system.cpu.iq.rate 0.453215 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 224 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.012516 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 57983 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 32531 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 16370 # Number of integer instruction queue wakeup accesses
system.cpu.iq.fp_inst_queue_reads 8 # Number of floating instruction queue reads
system.cpu.iq.fp_inst_queue_writes 4 # Number of floating instruction queue writes
system.cpu.iq.fp_inst_queue_wakeup_accesses 4 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 17287 # Number of integer alu accesses
+system.cpu.iq.int_alu_accesses 18114 # Number of integer alu accesses
system.cpu.iq.fp_alu_accesses 4 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 197 # Number of loads that had data forwarded from stores
+system.cpu.iew.lsq.thread0.forwLoads 228 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 1240 # Number of loads squashed
+system.cpu.iew.lsq.thread0.squashedLoads 1388 # Number of loads squashed
system.cpu.iew.lsq.thread0.ignoredResponses 11 # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread0.memOrderViolation 14 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 684 # Number of stores squashed
+system.cpu.iew.lsq.thread0.memOrderViolation 16 # Number of memory ordering violations
+system.cpu.iew.lsq.thread0.squashedStores 677 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
system.cpu.iew.lsq.thread0.rescheduledLoads 0 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread0.cacheBlocked 21 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.lsq.thread0.cacheBlocked 18 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 1891 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 262 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 29 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 20557 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 31 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 2293 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 1619 # Number of dispatched store instructions
-system.cpu.iew.iewDispNonSpecInsts 28 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 4 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents 22 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.memOrderViolationEvents 14 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 124 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 573 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 697 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 16214 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 1838 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 902 # Number of squashed instructions skipped in execute
+system.cpu.iew.iewSquashCycles 601 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 1862 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 54 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 21468 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 32 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 2441 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 1612 # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts 25 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewIQFullEvents 6 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 46 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.memOrderViolationEvents 16 # Number of memory order violations
+system.cpu.iew.predictedTakenIncorrect 125 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 570 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 695 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 16926 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 1969 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 971 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
system.cpu.iew.exec_nop 0 # number of nop insts executed
-system.cpu.iew.exec_refs 3129 # number of memory reference insts executed
-system.cpu.iew.exec_branches 1636 # Number of branches executed
-system.cpu.iew.exec_stores 1291 # Number of stores executed
-system.cpu.iew.exec_rate 0.409165 # Inst execution rate
-system.cpu.iew.wb_sent 15955 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 15732 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 10485 # num instructions producing a value
-system.cpu.iew.wb_consumers 16294 # num instructions consuming a value
+system.cpu.iew.exec_refs 3251 # number of memory reference insts executed
+system.cpu.iew.exec_branches 1662 # Number of branches executed
+system.cpu.iew.exec_stores 1282 # Number of stores executed
+system.cpu.iew.exec_rate 0.428626 # Inst execution rate
+system.cpu.iew.wb_sent 16636 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 16374 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 11006 # num instructions producing a value
+system.cpu.iew.wb_consumers 17135 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 0.397002 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.643488 # average fanout of values written-back
+system.cpu.iew.wb_rate 0.414647 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.642311 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.commit.commitSquashedInsts 10809 # The number of squashed insts skipped by commit
+system.cpu.commit.commitSquashedInsts 11720 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 12 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 599 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 19848 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 0.491082 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 1.377621 # Number of insts commited each cycle
+system.cpu.commit.branchMispredicts 588 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 19925 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 0.489184 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 1.394250 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 16557 83.42% 83.42% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 1016 5.12% 88.54% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 561 2.83% 91.36% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 767 3.86% 95.23% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 387 1.95% 97.18% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 137 0.69% 97.87% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 118 0.59% 98.46% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 73 0.37% 98.83% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 232 1.17% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 16685 83.74% 83.74% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 1003 5.03% 88.77% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 547 2.75% 91.52% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 737 3.70% 95.22% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 365 1.83% 97.05% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 142 0.71% 97.76% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 113 0.57% 98.33% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 73 0.37% 98.70% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 260 1.30% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 19848 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::total 19925 # Number of insts commited each cycle
system.cpu.commit.committedInsts 5380 # Number of instructions committed
system.cpu.commit.committedOps 9747 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
@@ -527,95 +527,95 @@ system.cpu.commit.op_class_0::MemWrite 935 9.59% 100.00% # Cl
system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction
system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction
system.cpu.commit.op_class_0::total 9747 # Class of committed instruction
-system.cpu.commit.bw_lim_events 232 # number cycles where commit BW limit reached
+system.cpu.commit.bw_lim_events 260 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 40172 # The number of ROB reads
-system.cpu.rob.rob_writes 43025 # The number of ROB writes
-system.cpu.timesIdled 166 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 17888 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.rob.rob_reads 41132 # The number of ROB reads
+system.cpu.rob.rob_writes 44928 # The number of ROB writes
+system.cpu.timesIdled 158 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 17596 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 5380 # Number of Instructions Simulated
system.cpu.committedOps 9747 # Number of Ops (including micro ops) Simulated
-system.cpu.cpi 7.365613 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 7.365613 # CPI: Total CPI of All Threads
-system.cpu.ipc 0.135766 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 0.135766 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 20766 # number of integer regfile reads
-system.cpu.int_regfile_writes 12432 # number of integer regfile writes
+system.cpu.cpi 7.339963 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 7.339963 # CPI: Total CPI of All Threads
+system.cpu.ipc 0.136240 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 0.136240 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 21340 # number of integer regfile reads
+system.cpu.int_regfile_writes 13120 # number of integer regfile writes
system.cpu.fp_regfile_reads 4 # number of floating regfile reads
-system.cpu.cc_regfile_reads 8051 # number of cc regfile reads
-system.cpu.cc_regfile_writes 4869 # number of cc regfile writes
-system.cpu.misc_regfile_reads 7177 # number of misc regfile reads
+system.cpu.cc_regfile_reads 8069 # number of cc regfile reads
+system.cpu.cc_regfile_writes 5036 # number of cc regfile writes
+system.cpu.misc_regfile_reads 7491 # number of misc regfile reads
system.cpu.misc_regfile_writes 1 # number of misc regfile writes
-system.cpu.toL2Bus.throughput 1346994398 # Throughput (bytes/s)
-system.cpu.toL2Bus.trans_dist::ReadReq 341 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadResp 340 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExReq 77 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExResp 77 # Transaction distribution
-system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 550 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 285 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.throughput 1351701783 # Throughput (bytes/s)
+system.cpu.toL2Bus.trans_dist::ReadReq 340 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadResp 339 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExReq 78 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExResp 78 # Transaction distribution
+system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 552 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 283 # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count::total 835 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 17600 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 9088 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 17664 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 9024 # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.tot_pkt_size::total 26688 # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.data_through_bus 26688 # Total data (bytes)
system.cpu.toL2Bus.snoop_data_through_bus 0 # Total snoop data (bytes)
system.cpu.toL2Bus.reqLayer0.occupancy 209000 # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization 1.1 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer0.occupancy 461000 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.occupancy 462750 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer0.utilization 2.3 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer1.occupancy 236000 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer1.occupancy 234250 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization 1.2 # Layer utilization (%)
system.cpu.icache.tags.replacements 0 # number of replacements
-system.cpu.icache.tags.tagsinuse 131.410773 # Cycle average of tags in use
-system.cpu.icache.tags.total_refs 1641 # Total number of references to valid blocks.
-system.cpu.icache.tags.sampled_refs 275 # Sample count of references to valid blocks.
-system.cpu.icache.tags.avg_refs 5.967273 # Average number of references to valid blocks.
+system.cpu.icache.tags.tagsinuse 131.753616 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 1800 # Total number of references to valid blocks.
+system.cpu.icache.tags.sampled_refs 276 # Sample count of references to valid blocks.
+system.cpu.icache.tags.avg_refs 6.521739 # Average number of references to valid blocks.
system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst 131.410773 # Average occupied blocks per requestor
-system.cpu.icache.tags.occ_percent::cpu.inst 0.064165 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_percent::total 0.064165 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_task_id_blocks::1024 275 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::0 152 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::1 123 # Occupied blocks per task id
-system.cpu.icache.tags.occ_task_id_percent::1024 0.134277 # Percentage of cache occupancy per task id
-system.cpu.icache.tags.tag_accesses 4301 # Number of tag accesses
-system.cpu.icache.tags.data_accesses 4301 # Number of data accesses
-system.cpu.icache.ReadReq_hits::cpu.inst 1641 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 1641 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 1641 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 1641 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 1641 # number of overall hits
-system.cpu.icache.overall_hits::total 1641 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 372 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 372 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 372 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 372 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 372 # number of overall misses
-system.cpu.icache.overall_misses::total 372 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 25012250 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 25012250 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 25012250 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 25012250 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 25012250 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 25012250 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 2013 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 2013 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 2013 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 2013 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 2013 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 2013 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.184799 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.184799 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.184799 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.184799 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.184799 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.184799 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 67237.231183 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 67237.231183 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 67237.231183 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 67237.231183 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 67237.231183 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 67237.231183 # average overall miss latency
+system.cpu.icache.tags.occ_blocks::cpu.inst 131.753616 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.064333 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.064333 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_task_id_blocks::1024 276 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::0 155 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::1 121 # Occupied blocks per task id
+system.cpu.icache.tags.occ_task_id_percent::1024 0.134766 # Percentage of cache occupancy per task id
+system.cpu.icache.tags.tag_accesses 4612 # Number of tag accesses
+system.cpu.icache.tags.data_accesses 4612 # Number of data accesses
+system.cpu.icache.ReadReq_hits::cpu.inst 1800 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 1800 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 1800 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 1800 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 1800 # number of overall hits
+system.cpu.icache.overall_hits::total 1800 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 368 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 368 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 368 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 368 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 368 # number of overall misses
+system.cpu.icache.overall_misses::total 368 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 25386000 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 25386000 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 25386000 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 25386000 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 25386000 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 25386000 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 2168 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 2168 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 2168 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 2168 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 2168 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 2168 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.169742 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.169742 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.169742 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.169742 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.169742 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.169742 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 68983.695652 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 68983.695652 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 68983.695652 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 68983.695652 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 68983.695652 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 68983.695652 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -624,52 +624,52 @@ system.cpu.icache.avg_blocked_cycles::no_mshrs nan
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 97 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 97 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 97 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 97 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 97 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 97 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 275 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 275 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 275 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 275 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 275 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 275 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 19562000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 19562000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 19562000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 19562000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 19562000 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 19562000 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.136612 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.136612 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.136612 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.136612 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.136612 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.136612 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 71134.545455 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 71134.545455 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 71134.545455 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 71134.545455 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 71134.545455 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 71134.545455 # average overall mshr miss latency
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 92 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 92 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 92 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 92 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 92 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 92 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 276 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 276 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 276 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 276 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 276 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 276 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 19887250 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 19887250 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 19887250 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 19887250 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 19887250 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 19887250 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.127306 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.127306 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.127306 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.127306 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.127306 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.127306 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 72055.253623 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 72055.253623 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 72055.253623 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 72055.253623 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 72055.253623 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 72055.253623 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.tags.replacements 0 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 164.472388 # Cycle average of tags in use
+system.cpu.l2cache.tags.tagsinuse 163.478116 # Cycle average of tags in use
system.cpu.l2cache.tags.total_refs 1 # Total number of references to valid blocks.
-system.cpu.l2cache.tags.sampled_refs 339 # Sample count of references to valid blocks.
-system.cpu.l2cache.tags.avg_refs 0.002950 # Average number of references to valid blocks.
+system.cpu.l2cache.tags.sampled_refs 338 # Sample count of references to valid blocks.
+system.cpu.l2cache.tags.avg_refs 0.002959 # Average number of references to valid blocks.
system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.tags.occ_blocks::cpu.inst 131.481156 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.data 32.991232 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_percent::cpu.inst 0.004012 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.data 0.001007 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::total 0.005019 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_task_id_blocks::1024 339 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::0 185 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::1 154 # Occupied blocks per task id
-system.cpu.l2cache.tags.occ_task_id_percent::1024 0.010345 # Percentage of cache occupancy per task id
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 131.827183 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 31.650934 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.004023 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.data 0.000966 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.004989 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_task_id_blocks::1024 338 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::0 189 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::1 149 # Occupied blocks per task id
+system.cpu.l2cache.tags.occ_task_id_percent::1024 0.010315 # Percentage of cache occupancy per task id
system.cpu.l2cache.tags.tag_accesses 3760 # Number of tag accesses
system.cpu.l2cache.tags.data_accesses 3760 # Number of data accesses
system.cpu.l2cache.ReadReq_hits::cpu.inst 1 # number of ReadReq hits
@@ -678,61 +678,61 @@ system.cpu.l2cache.demand_hits::cpu.inst 1 # nu
system.cpu.l2cache.demand_hits::total 1 # number of demand (read+write) hits
system.cpu.l2cache.overall_hits::cpu.inst 1 # number of overall hits
system.cpu.l2cache.overall_hits::total 1 # number of overall hits
-system.cpu.l2cache.ReadReq_misses::cpu.inst 274 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.data 66 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 340 # number of ReadReq misses
-system.cpu.l2cache.ReadExReq_misses::cpu.data 77 # number of ReadExReq misses
-system.cpu.l2cache.ReadExReq_misses::total 77 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 274 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 143 # number of demand (read+write) misses
+system.cpu.l2cache.ReadReq_misses::cpu.inst 275 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.data 64 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 339 # number of ReadReq misses
+system.cpu.l2cache.ReadExReq_misses::cpu.data 78 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 78 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 275 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 142 # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::total 417 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 274 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 143 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.inst 275 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 142 # number of overall misses
system.cpu.l2cache.overall_misses::total 417 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 19276500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 5050250 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 24326750 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 5454250 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 5454250 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 19276500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 10504500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 29781000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 19276500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 10504500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 29781000 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 275 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.data 66 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 341 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data 77 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 77 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 275 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 143 # number of demand (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 19600750 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 4946500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 24547250 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 5508750 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 5508750 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 19600750 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 10455250 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 30056000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 19600750 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 10455250 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 30056000 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 276 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 64 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 340 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 78 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 78 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 276 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 142 # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses::total 418 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 275 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 143 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 276 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 142 # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses::total 418 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.996364 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.996377 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_miss_rate::cpu.data 1 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.997067 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.997059 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 1 # miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::total 1 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.996364 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.996377 # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate::cpu.data 1 # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate::total 0.997608 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.996364 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.996377 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::cpu.data 1 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::total 0.997608 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 70352.189781 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 76518.939394 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 71549.264706 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 70834.415584 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 70834.415584 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 70352.189781 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 73458.041958 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 71417.266187 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 70352.189781 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 73458.041958 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 71417.266187 # average overall miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 71275.454545 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 77289.062500 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 72410.766962 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 70625 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 70625 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 71275.454545 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 73628.521127 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 72076.738609 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 71275.454545 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 73628.521127 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 72076.738609 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -741,160 +741,160 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 274 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 66 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 340 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 77 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::total 77 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 274 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.data 143 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 275 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 64 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 339 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 78 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 78 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 275 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 142 # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::total 417 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 274 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.data 143 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 275 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 142 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::total 417 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 15837000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 4238250 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 20075250 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 4493750 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 4493750 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 15837000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 8732000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 24569000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 15837000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 8732000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 24569000 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.996364 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 16144250 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 4156000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 20300250 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 4539250 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 4539250 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 16144250 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 8695250 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 24839500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 16144250 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 8695250 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 24839500 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.996377 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.997067 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.997059 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 1 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.996364 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.996377 # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 1 # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_miss_rate::total 0.997608 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.996364 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.996377 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 1 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::total 0.997608 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 57799.270073 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 64215.909091 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 59044.852941 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 58360.389610 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 58360.389610 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 57799.270073 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 61062.937063 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 58918.465228 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 57799.270073 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 61062.937063 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 58918.465228 # average overall mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 58706.363636 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 64937.500000 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 59882.743363 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 58195.512821 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 58195.512821 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 58706.363636 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 61234.154930 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 59567.146283 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 58706.363636 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 61234.154930 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 59567.146283 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.dcache.tags.replacements 0 # number of replacements
-system.cpu.dcache.tags.tagsinuse 83.263820 # Cycle average of tags in use
-system.cpu.dcache.tags.total_refs 2308 # Total number of references to valid blocks.
-system.cpu.dcache.tags.sampled_refs 142 # Sample count of references to valid blocks.
-system.cpu.dcache.tags.avg_refs 16.253521 # Average number of references to valid blocks.
+system.cpu.dcache.tags.tagsinuse 82.450988 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 2400 # Total number of references to valid blocks.
+system.cpu.dcache.tags.sampled_refs 141 # Sample count of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 17.021277 # Average number of references to valid blocks.
system.cpu.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.data 83.263820 # Average occupied blocks per requestor
-system.cpu.dcache.tags.occ_percent::cpu.data 0.020328 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_percent::total 0.020328 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_task_id_blocks::1024 142 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::0 53 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::1 89 # Occupied blocks per task id
-system.cpu.dcache.tags.occ_task_id_percent::1024 0.034668 # Percentage of cache occupancy per task id
-system.cpu.dcache.tags.tag_accesses 5178 # Number of tag accesses
-system.cpu.dcache.tags.data_accesses 5178 # Number of data accesses
-system.cpu.dcache.ReadReq_hits::cpu.data 1450 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 1450 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 858 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 858 # number of WriteReq hits
-system.cpu.dcache.demand_hits::cpu.data 2308 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 2308 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 2308 # number of overall hits
-system.cpu.dcache.overall_hits::total 2308 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 133 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 133 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 77 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 77 # number of WriteReq misses
-system.cpu.dcache.demand_misses::cpu.data 210 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 210 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 210 # number of overall misses
-system.cpu.dcache.overall_misses::total 210 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 9474500 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 9474500 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 5711750 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 5711750 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 15186250 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 15186250 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 15186250 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 15186250 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 1583 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 1583 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.tags.occ_blocks::cpu.data 82.450988 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.020130 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.020130 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_task_id_blocks::1024 141 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::0 54 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::1 87 # Occupied blocks per task id
+system.cpu.dcache.tags.occ_task_id_percent::1024 0.034424 # Percentage of cache occupancy per task id
+system.cpu.dcache.tags.tag_accesses 5369 # Number of tag accesses
+system.cpu.dcache.tags.data_accesses 5369 # Number of data accesses
+system.cpu.dcache.ReadReq_hits::cpu.data 1543 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 1543 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 857 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 857 # number of WriteReq hits
+system.cpu.dcache.demand_hits::cpu.data 2400 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 2400 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 2400 # number of overall hits
+system.cpu.dcache.overall_hits::total 2400 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 136 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 136 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 78 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 78 # number of WriteReq misses
+system.cpu.dcache.demand_misses::cpu.data 214 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 214 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 214 # number of overall misses
+system.cpu.dcache.overall_misses::total 214 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 9815500 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 9815500 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 5769250 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 5769250 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 15584750 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 15584750 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 15584750 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 15584750 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 1679 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 1679 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 935 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 935 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 2518 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 2518 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 2518 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 2518 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.084018 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.084018 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.082353 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.082353 # miss rate for WriteReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.083400 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.083400 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.083400 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.083400 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 71236.842105 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 71236.842105 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 74178.571429 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 74178.571429 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 72315.476190 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 72315.476190 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 72315.476190 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 72315.476190 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 183 # number of cycles access was blocked
+system.cpu.dcache.demand_accesses::cpu.data 2614 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 2614 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 2614 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 2614 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.081001 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.081001 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.083422 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.083422 # miss rate for WriteReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.081867 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.081867 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.081867 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.081867 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 72172.794118 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 72172.794118 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 73964.743590 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 73964.743590 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 72825.934579 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 72825.934579 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 72825.934579 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 72825.934579 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 201 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 4 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 5 # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 45.750000 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 40.200000 # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 67 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 67 # number of ReadReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 67 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 67 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 67 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 67 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 66 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 66 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 77 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 77 # number of WriteReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 143 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 143 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 143 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 143 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 5115250 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 5115250 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 5531250 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 5531250 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 10646500 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 10646500 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 10646500 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 10646500 # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.041693 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.041693 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.082353 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.082353 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.056791 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.056791 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.056791 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.056791 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 77503.787879 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 77503.787879 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 71834.415584 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 71834.415584 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 74451.048951 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 74451.048951 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 74451.048951 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 74451.048951 # average overall mshr miss latency
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 72 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 72 # number of ReadReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 72 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 72 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 72 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 72 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 64 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 64 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 78 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 78 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 142 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 142 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 142 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 142 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 5009500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 5009500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 5586750 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 5586750 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 10596250 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 10596250 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 10596250 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 10596250 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.038118 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.038118 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.083422 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.083422 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.054323 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.054323 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.054323 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.054323 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 78273.437500 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 78273.437500 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 71625 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 71625 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 74621.478873 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 74621.478873 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 74621.478873 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 74621.478873 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------