diff options
Diffstat (limited to 'tests/quick/se/02.insttest/ref/sparc')
9 files changed, 734 insertions, 734 deletions
diff --git a/tests/quick/se/02.insttest/ref/sparc/linux/inorder-timing/config.ini b/tests/quick/se/02.insttest/ref/sparc/linux/inorder-timing/config.ini index b15f5671c..09d24317c 100644 --- a/tests/quick/se/02.insttest/ref/sparc/linux/inorder-timing/config.ini +++ b/tests/quick/se/02.insttest/ref/sparc/linux/inorder-timing/config.ini @@ -181,7 +181,7 @@ block_size=64 clock=1000 header_cycles=1 use_default_range=false -width=64 +width=8 master=system.cpu.l2cache.cpu_side slave=system.cpu.icache.mem_side system.cpu.dcache.mem_side @@ -213,7 +213,7 @@ block_size=64 clock=1000 header_cycles=1 use_default_range=false -width=64 +width=8 master=system.physmem.port[0] slave=system.system_port system.cpu.l2cache.mem_side diff --git a/tests/quick/se/02.insttest/ref/sparc/linux/inorder-timing/simout b/tests/quick/se/02.insttest/ref/sparc/linux/inorder-timing/simout index 30eeb514f..6fbf990e1 100755 --- a/tests/quick/se/02.insttest/ref/sparc/linux/inorder-timing/simout +++ b/tests/quick/se/02.insttest/ref/sparc/linux/inorder-timing/simout @@ -1,10 +1,10 @@ gem5 Simulator System. http://gem5.org gem5 is copyrighted software; use the --copyright option for details. -gem5 compiled Jun 4 2012 12:01:47 -gem5 started Jun 4 2012 14:44:53 +gem5 compiled Jul 2 2012 08:54:18 +gem5 started Jul 2 2012 11:30:48 gem5 executing on zizzer -command line: build/SPARC/gem5.opt -d build/SPARC/tests/opt/quick/se/02.insttest/sparc/linux/inorder-timing -re tests/run.py build/SPARC/tests/opt/quick/se/02.insttest/sparc/linux/inorder-timing +command line: build/SPARC/gem5.fast -d build/SPARC/tests/fast/quick/se/02.insttest/sparc/linux/inorder-timing -re tests/run.py build/SPARC/tests/fast/quick/se/02.insttest/sparc/linux/inorder-timing Global frequency set at 1000000000000 ticks per second info: Entering event queue @ 0. Starting simulation... Begining test of difficult SPARC instructions... @@ -18,4 +18,4 @@ LDTX: Passed LDTW: Passed STTW: Passed Done -Exiting @ tick 25007500 because target called exit() +Exiting @ tick 25615500 because target called exit() diff --git a/tests/quick/se/02.insttest/ref/sparc/linux/inorder-timing/stats.txt b/tests/quick/se/02.insttest/ref/sparc/linux/inorder-timing/stats.txt index 73324a4d5..c2589ee2d 100644 --- a/tests/quick/se/02.insttest/ref/sparc/linux/inorder-timing/stats.txt +++ b/tests/quick/se/02.insttest/ref/sparc/linux/inorder-timing/stats.txt @@ -1,14 +1,14 @@ ---------- Begin Simulation Statistics ---------- -sim_seconds 0.000025 # Number of seconds simulated -sim_ticks 25007500 # Number of ticks simulated -final_tick 25007500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) +sim_seconds 0.000026 # Number of seconds simulated +sim_ticks 25615500 # Number of ticks simulated +final_tick 25615500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) sim_freq 1000000000000 # Frequency of simulated ticks -host_inst_rate 72389 # Simulator instruction rate (inst/s) -host_op_rate 72383 # Simulator op (including micro ops) rate (op/s) -host_tick_rate 119272701 # Simulator tick rate (ticks/s) -host_mem_usage 221376 # Number of bytes of host memory used -host_seconds 0.21 # Real time elapsed on the host +host_inst_rate 51797 # Simulator instruction rate (inst/s) +host_op_rate 51795 # Simulator op (including micro ops) rate (op/s) +host_tick_rate 87424707 # Simulator tick rate (ticks/s) +host_mem_usage 219936 # Number of bytes of host memory used +host_seconds 0.29 # Real time elapsed on the host sim_insts 15175 # Number of instructions simulated sim_ops 15175 # Number of ops (including micro ops) simulated system.physmem.bytes_read::cpu.inst 19072 # Number of bytes read from this memory @@ -19,36 +19,36 @@ system.physmem.bytes_inst_read::total 19072 # Nu system.physmem.num_reads::cpu.inst 298 # Number of read requests responded to by this memory system.physmem.num_reads::cpu.data 138 # Number of read requests responded to by this memory system.physmem.num_reads::total 436 # Number of read requests responded to by this memory -system.physmem.bw_read::cpu.inst 762651205 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu.data 353174048 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::total 1115825252 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::cpu.inst 762651205 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::total 762651205 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_total::cpu.inst 762651205 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.data 353174048 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::total 1115825252 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_read::cpu.inst 744549199 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu.data 344791240 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::total 1089340438 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::cpu.inst 744549199 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::total 744549199 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_total::cpu.inst 744549199 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.data 344791240 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::total 1089340438 # Total bandwidth to/from this memory (bytes/s) system.cpu.workload.num_syscalls 18 # Number of system calls -system.cpu.numCycles 50016 # number of cpu cycles simulated +system.cpu.numCycles 51232 # number of cpu cycles simulated system.cpu.numWorkItemsStarted 0 # number of work items this cpu started system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed -system.cpu.branch_predictor.lookups 5015 # Number of BP lookups +system.cpu.branch_predictor.lookups 5014 # Number of BP lookups system.cpu.branch_predictor.condPredicted 3353 # Number of conditional branches predicted system.cpu.branch_predictor.condIncorrect 2379 # Number of conditional branches incorrect -system.cpu.branch_predictor.BTBLookups 3332 # Number of BTB lookups +system.cpu.branch_predictor.BTBLookups 3331 # Number of BTB lookups system.cpu.branch_predictor.BTBHits 2040 # Number of BTB hits system.cpu.branch_predictor.usedRAS 174 # Number of times the RAS was used to get a target. system.cpu.branch_predictor.RASInCorrect 5 # Number of incorrect RAS predictions. -system.cpu.branch_predictor.BTBHitPct 61.224490 # BTB Hit Percentage +system.cpu.branch_predictor.BTBHitPct 61.242870 # BTB Hit Percentage system.cpu.branch_predictor.predictedTaken 2214 # Number of Branches Predicted As Taken (True). -system.cpu.branch_predictor.predictedNotTaken 2801 # Number of Branches Predicted As Not Taken (False). +system.cpu.branch_predictor.predictedNotTaken 2800 # Number of Branches Predicted As Not Taken (False). system.cpu.regfile_manager.intRegFileReads 14401 # Number of Reads from Int. Register File system.cpu.regfile_manager.intRegFileWrites 11111 # Number of Writes to Int. Register File system.cpu.regfile_manager.intRegFileAccesses 25512 # Total Accesses (Read+Write) to the Int. Register File system.cpu.regfile_manager.floatRegFileReads 0 # Number of Reads from FP Register File system.cpu.regfile_manager.floatRegFileWrites 0 # Number of Writes to FP Register File system.cpu.regfile_manager.floatRegFileAccesses 0 # Total Accesses (Read+Write) to the FP Register File -system.cpu.regfile_manager.regForwards 4993 # Number of Registers Read Through Forwarding Logic -system.cpu.agen_unit.agens 3952 # Number of Address Generations +system.cpu.regfile_manager.regForwards 4991 # Number of Registers Read Through Forwarding Logic +system.cpu.agen_unit.agens 3950 # Number of Address Generations system.cpu.execution_unit.predictedTakenIncorrect 1316 # Number of Branches Incorrectly Predicted As Taken. system.cpu.execution_unit.predictedNotTakenIncorrect 1000 # Number of Branches Incorrectly Predicted As Not Taken). system.cpu.execution_unit.mispredicted 2316 # Number of Branches Incorrectly Predicted @@ -58,12 +58,12 @@ system.cpu.execution_unit.executions 11084 # Nu system.cpu.mult_div_unit.multiplies 0 # Number of Multipy Operations Executed system.cpu.mult_div_unit.divides 0 # Number of Divide Operations Executed system.cpu.contextSwitches 1 # Number of context switches -system.cpu.threadCycles 21887 # Total Number of Cycles A Thread Was Active in CPU (Per-Thread) +system.cpu.threadCycles 22262 # Total Number of Cycles A Thread Was Active in CPU (Per-Thread) system.cpu.smtCycles 0 # Total number of cycles that the CPU was in SMT-mode -system.cpu.timesIdled 453 # Number of times that the entire CPU went into an idle state and unscheduled itself -system.cpu.idleCycles 32683 # Number of cycles cpu's stages were not processed -system.cpu.runCycles 17333 # Number of cycles cpu stages are processed. -system.cpu.activity 34.654910 # Percentage of cycles cpu is active +system.cpu.timesIdled 525 # Number of times that the entire CPU went into an idle state and unscheduled itself +system.cpu.idleCycles 33883 # Number of cycles cpu's stages were not processed +system.cpu.runCycles 17349 # Number of cycles cpu stages are processed. +system.cpu.activity 33.863601 # Percentage of cycles cpu is active system.cpu.comLoads 2226 # Number of Load instructions committed system.cpu.comStores 1448 # Number of Store instructions committed system.cpu.comBranches 3359 # Number of Branches instructions committed @@ -75,72 +75,72 @@ system.cpu.committedInsts 15175 # Nu system.cpu.committedOps 15175 # Number of Ops committed (Per-Thread) system.cpu.smtCommittedInsts 0 # Number of SMT Instructions committed (Per-Thread) system.cpu.committedInsts_total 15175 # Number of Instructions committed (Total) -system.cpu.cpi 3.295947 # CPI: Cycles Per Instruction (Per-Thread) +system.cpu.cpi 3.376079 # CPI: Cycles Per Instruction (Per-Thread) system.cpu.smt_cpi nan # CPI: Total SMT-CPI -system.cpu.cpi_total 3.295947 # CPI: Total CPI of All Threads -system.cpu.ipc 0.303403 # IPC: Instructions Per Cycle (Per-Thread) +system.cpu.cpi_total 3.376079 # CPI: Total CPI of All Threads +system.cpu.ipc 0.296202 # IPC: Instructions Per Cycle (Per-Thread) system.cpu.smt_ipc nan # IPC: Total SMT-IPC -system.cpu.ipc_total 0.303403 # IPC: Total IPC of All Threads -system.cpu.stage0.idleCycles 36923 # Number of cycles 0 instructions are processed. +system.cpu.ipc_total 0.296202 # IPC: Total IPC of All Threads +system.cpu.stage0.idleCycles 38139 # Number of cycles 0 instructions are processed. system.cpu.stage0.runCycles 13093 # Number of cycles 1+ instructions are processed. -system.cpu.stage0.utilization 26.177623 # Percentage of cycles stage was utilized (processing insts). -system.cpu.stage1.idleCycles 40814 # Number of cycles 0 instructions are processed. -system.cpu.stage1.runCycles 9202 # Number of cycles 1+ instructions are processed. -system.cpu.stage1.utilization 18.398113 # Percentage of cycles stage was utilized (processing insts). -system.cpu.stage2.idleCycles 41191 # Number of cycles 0 instructions are processed. -system.cpu.stage2.runCycles 8825 # Number of cycles 1+ instructions are processed. -system.cpu.stage2.utilization 17.644354 # Percentage of cycles stage was utilized (processing insts). -system.cpu.stage3.idleCycles 47132 # Number of cycles 0 instructions are processed. -system.cpu.stage3.runCycles 2884 # Number of cycles 1+ instructions are processed. -system.cpu.stage3.utilization 5.766155 # Percentage of cycles stage was utilized (processing insts). -system.cpu.stage4.idleCycles 40690 # Number of cycles 0 instructions are processed. -system.cpu.stage4.runCycles 9326 # Number of cycles 1+ instructions are processed. -system.cpu.stage4.utilization 18.646033 # Percentage of cycles stage was utilized (processing insts). +system.cpu.stage0.utilization 25.556293 # Percentage of cycles stage was utilized (processing insts). +system.cpu.stage1.idleCycles 42033 # Number of cycles 0 instructions are processed. +system.cpu.stage1.runCycles 9199 # Number of cycles 1+ instructions are processed. +system.cpu.stage1.utilization 17.955575 # Percentage of cycles stage was utilized (processing insts). +system.cpu.stage2.idleCycles 42406 # Number of cycles 0 instructions are processed. +system.cpu.stage2.runCycles 8826 # Number of cycles 1+ instructions are processed. +system.cpu.stage2.utilization 17.227514 # Percentage of cycles stage was utilized (processing insts). +system.cpu.stage3.idleCycles 48347 # Number of cycles 0 instructions are processed. +system.cpu.stage3.runCycles 2885 # Number of cycles 1+ instructions are processed. +system.cpu.stage3.utilization 5.631246 # Percentage of cycles stage was utilized (processing insts). +system.cpu.stage4.idleCycles 41905 # Number of cycles 0 instructions are processed. +system.cpu.stage4.runCycles 9327 # Number of cycles 1+ instructions are processed. +system.cpu.stage4.utilization 18.205418 # Percentage of cycles stage was utilized (processing insts). system.cpu.icache.replacements 0 # number of replacements -system.cpu.icache.tagsinuse 165.557258 # Cycle average of tags in use -system.cpu.icache.total_refs 2602 # Total number of references to valid blocks. +system.cpu.icache.tagsinuse 164.555255 # Cycle average of tags in use +system.cpu.icache.total_refs 2600 # Total number of references to valid blocks. system.cpu.icache.sampled_refs 299 # Sample count of references to valid blocks. -system.cpu.icache.avg_refs 8.702341 # Average number of references to valid blocks. +system.cpu.icache.avg_refs 8.695652 # Average number of references to valid blocks. system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit. -system.cpu.icache.occ_blocks::cpu.inst 165.557258 # Average occupied blocks per requestor -system.cpu.icache.occ_percent::cpu.inst 0.080839 # Average percentage of cache occupancy -system.cpu.icache.occ_percent::total 0.080839 # Average percentage of cache occupancy -system.cpu.icache.ReadReq_hits::cpu.inst 2602 # number of ReadReq hits -system.cpu.icache.ReadReq_hits::total 2602 # number of ReadReq hits -system.cpu.icache.demand_hits::cpu.inst 2602 # number of demand (read+write) hits -system.cpu.icache.demand_hits::total 2602 # number of demand (read+write) hits -system.cpu.icache.overall_hits::cpu.inst 2602 # number of overall hits -system.cpu.icache.overall_hits::total 2602 # number of overall hits -system.cpu.icache.ReadReq_misses::cpu.inst 368 # number of ReadReq misses -system.cpu.icache.ReadReq_misses::total 368 # number of ReadReq misses -system.cpu.icache.demand_misses::cpu.inst 368 # number of demand (read+write) misses -system.cpu.icache.demand_misses::total 368 # number of demand (read+write) misses -system.cpu.icache.overall_misses::cpu.inst 368 # number of overall misses -system.cpu.icache.overall_misses::total 368 # number of overall misses -system.cpu.icache.ReadReq_miss_latency::cpu.inst 20203500 # number of ReadReq miss cycles -system.cpu.icache.ReadReq_miss_latency::total 20203500 # number of ReadReq miss cycles -system.cpu.icache.demand_miss_latency::cpu.inst 20203500 # number of demand (read+write) miss cycles -system.cpu.icache.demand_miss_latency::total 20203500 # number of demand (read+write) miss cycles -system.cpu.icache.overall_miss_latency::cpu.inst 20203500 # number of overall miss cycles -system.cpu.icache.overall_miss_latency::total 20203500 # number of overall miss cycles -system.cpu.icache.ReadReq_accesses::cpu.inst 2970 # number of ReadReq accesses(hits+misses) -system.cpu.icache.ReadReq_accesses::total 2970 # number of ReadReq accesses(hits+misses) -system.cpu.icache.demand_accesses::cpu.inst 2970 # number of demand (read+write) accesses -system.cpu.icache.demand_accesses::total 2970 # number of demand (read+write) accesses -system.cpu.icache.overall_accesses::cpu.inst 2970 # number of overall (read+write) accesses -system.cpu.icache.overall_accesses::total 2970 # number of overall (read+write) accesses -system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.123906 # miss rate for ReadReq accesses -system.cpu.icache.ReadReq_miss_rate::total 0.123906 # miss rate for ReadReq accesses -system.cpu.icache.demand_miss_rate::cpu.inst 0.123906 # miss rate for demand accesses -system.cpu.icache.demand_miss_rate::total 0.123906 # miss rate for demand accesses -system.cpu.icache.overall_miss_rate::cpu.inst 0.123906 # miss rate for overall accesses -system.cpu.icache.overall_miss_rate::total 0.123906 # miss rate for overall accesses -system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 54900.815217 # average ReadReq miss latency -system.cpu.icache.ReadReq_avg_miss_latency::total 54900.815217 # average ReadReq miss latency -system.cpu.icache.demand_avg_miss_latency::cpu.inst 54900.815217 # average overall miss latency -system.cpu.icache.demand_avg_miss_latency::total 54900.815217 # average overall miss latency -system.cpu.icache.overall_avg_miss_latency::cpu.inst 54900.815217 # average overall miss latency -system.cpu.icache.overall_avg_miss_latency::total 54900.815217 # average overall miss latency +system.cpu.icache.occ_blocks::cpu.inst 164.555255 # Average occupied blocks per requestor +system.cpu.icache.occ_percent::cpu.inst 0.080349 # Average percentage of cache occupancy +system.cpu.icache.occ_percent::total 0.080349 # Average percentage of cache occupancy +system.cpu.icache.ReadReq_hits::cpu.inst 2600 # number of ReadReq hits +system.cpu.icache.ReadReq_hits::total 2600 # number of ReadReq hits +system.cpu.icache.demand_hits::cpu.inst 2600 # number of demand (read+write) hits +system.cpu.icache.demand_hits::total 2600 # number of demand (read+write) hits +system.cpu.icache.overall_hits::cpu.inst 2600 # number of overall hits +system.cpu.icache.overall_hits::total 2600 # number of overall hits +system.cpu.icache.ReadReq_misses::cpu.inst 371 # number of ReadReq misses +system.cpu.icache.ReadReq_misses::total 371 # number of ReadReq misses +system.cpu.icache.demand_misses::cpu.inst 371 # number of demand (read+write) misses +system.cpu.icache.demand_misses::total 371 # number of demand (read+write) misses +system.cpu.icache.overall_misses::cpu.inst 371 # number of overall misses +system.cpu.icache.overall_misses::total 371 # number of overall misses +system.cpu.icache.ReadReq_miss_latency::cpu.inst 20687000 # number of ReadReq miss cycles +system.cpu.icache.ReadReq_miss_latency::total 20687000 # number of ReadReq miss cycles +system.cpu.icache.demand_miss_latency::cpu.inst 20687000 # number of demand (read+write) miss cycles +system.cpu.icache.demand_miss_latency::total 20687000 # number of demand (read+write) miss cycles +system.cpu.icache.overall_miss_latency::cpu.inst 20687000 # number of overall miss cycles +system.cpu.icache.overall_miss_latency::total 20687000 # number of overall miss cycles +system.cpu.icache.ReadReq_accesses::cpu.inst 2971 # number of ReadReq accesses(hits+misses) +system.cpu.icache.ReadReq_accesses::total 2971 # number of ReadReq accesses(hits+misses) +system.cpu.icache.demand_accesses::cpu.inst 2971 # number of demand (read+write) accesses +system.cpu.icache.demand_accesses::total 2971 # number of demand (read+write) accesses +system.cpu.icache.overall_accesses::cpu.inst 2971 # number of overall (read+write) accesses +system.cpu.icache.overall_accesses::total 2971 # number of overall (read+write) accesses +system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.124874 # miss rate for ReadReq accesses +system.cpu.icache.ReadReq_miss_rate::total 0.124874 # miss rate for ReadReq accesses +system.cpu.icache.demand_miss_rate::cpu.inst 0.124874 # miss rate for demand accesses +system.cpu.icache.demand_miss_rate::total 0.124874 # miss rate for demand accesses +system.cpu.icache.overall_miss_rate::cpu.inst 0.124874 # miss rate for overall accesses +system.cpu.icache.overall_miss_rate::total 0.124874 # miss rate for overall accesses +system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 55760.107817 # average ReadReq miss latency +system.cpu.icache.ReadReq_avg_miss_latency::total 55760.107817 # average ReadReq miss latency +system.cpu.icache.demand_avg_miss_latency::cpu.inst 55760.107817 # average overall miss latency +system.cpu.icache.demand_avg_miss_latency::total 55760.107817 # average overall miss latency +system.cpu.icache.overall_avg_miss_latency::cpu.inst 55760.107817 # average overall miss latency +system.cpu.icache.overall_avg_miss_latency::total 55760.107817 # average overall miss latency system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.icache.blocked_cycles::no_targets 65500 # number of cycles access was blocked system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked @@ -149,72 +149,72 @@ system.cpu.icache.avg_blocked_cycles::no_mshrs nan system.cpu.icache.avg_blocked_cycles::no_targets 32750 # average number of cycles each access was blocked system.cpu.icache.fast_writes 0 # number of fast writes performed system.cpu.icache.cache_copies 0 # number of cache copies performed -system.cpu.icache.ReadReq_mshr_hits::cpu.inst 67 # number of ReadReq MSHR hits -system.cpu.icache.ReadReq_mshr_hits::total 67 # number of ReadReq MSHR hits -system.cpu.icache.demand_mshr_hits::cpu.inst 67 # number of demand (read+write) MSHR hits -system.cpu.icache.demand_mshr_hits::total 67 # number of demand (read+write) MSHR hits -system.cpu.icache.overall_mshr_hits::cpu.inst 67 # number of overall MSHR hits -system.cpu.icache.overall_mshr_hits::total 67 # number of overall MSHR hits +system.cpu.icache.ReadReq_mshr_hits::cpu.inst 70 # number of ReadReq MSHR hits +system.cpu.icache.ReadReq_mshr_hits::total 70 # number of ReadReq MSHR hits +system.cpu.icache.demand_mshr_hits::cpu.inst 70 # number of demand (read+write) MSHR hits +system.cpu.icache.demand_mshr_hits::total 70 # number of demand (read+write) MSHR hits +system.cpu.icache.overall_mshr_hits::cpu.inst 70 # number of overall MSHR hits +system.cpu.icache.overall_mshr_hits::total 70 # number of overall MSHR hits system.cpu.icache.ReadReq_mshr_misses::cpu.inst 301 # number of ReadReq MSHR misses system.cpu.icache.ReadReq_mshr_misses::total 301 # number of ReadReq MSHR misses system.cpu.icache.demand_mshr_misses::cpu.inst 301 # number of demand (read+write) MSHR misses system.cpu.icache.demand_mshr_misses::total 301 # number of demand (read+write) MSHR misses system.cpu.icache.overall_mshr_misses::cpu.inst 301 # number of overall MSHR misses system.cpu.icache.overall_mshr_misses::total 301 # number of overall MSHR misses -system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 15872000 # number of ReadReq MSHR miss cycles -system.cpu.icache.ReadReq_mshr_miss_latency::total 15872000 # number of ReadReq MSHR miss cycles -system.cpu.icache.demand_mshr_miss_latency::cpu.inst 15872000 # number of demand (read+write) MSHR miss cycles -system.cpu.icache.demand_mshr_miss_latency::total 15872000 # number of demand (read+write) MSHR miss cycles -system.cpu.icache.overall_mshr_miss_latency::cpu.inst 15872000 # number of overall MSHR miss cycles -system.cpu.icache.overall_mshr_miss_latency::total 15872000 # number of overall MSHR miss cycles -system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.101347 # mshr miss rate for ReadReq accesses -system.cpu.icache.ReadReq_mshr_miss_rate::total 0.101347 # mshr miss rate for ReadReq accesses -system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.101347 # mshr miss rate for demand accesses -system.cpu.icache.demand_mshr_miss_rate::total 0.101347 # mshr miss rate for demand accesses -system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.101347 # mshr miss rate for overall accesses -system.cpu.icache.overall_mshr_miss_rate::total 0.101347 # mshr miss rate for overall accesses -system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 52730.897010 # average ReadReq mshr miss latency -system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 52730.897010 # average ReadReq mshr miss latency -system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 52730.897010 # average overall mshr miss latency -system.cpu.icache.demand_avg_mshr_miss_latency::total 52730.897010 # average overall mshr miss latency -system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 52730.897010 # average overall mshr miss latency -system.cpu.icache.overall_avg_mshr_miss_latency::total 52730.897010 # average overall mshr miss latency +system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 16327000 # number of ReadReq MSHR miss cycles +system.cpu.icache.ReadReq_mshr_miss_latency::total 16327000 # number of ReadReq MSHR miss cycles +system.cpu.icache.demand_mshr_miss_latency::cpu.inst 16327000 # number of demand (read+write) MSHR miss cycles +system.cpu.icache.demand_mshr_miss_latency::total 16327000 # number of demand (read+write) MSHR miss cycles +system.cpu.icache.overall_mshr_miss_latency::cpu.inst 16327000 # number of overall MSHR miss cycles +system.cpu.icache.overall_mshr_miss_latency::total 16327000 # number of overall MSHR miss cycles +system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.101313 # mshr miss rate for ReadReq accesses +system.cpu.icache.ReadReq_mshr_miss_rate::total 0.101313 # mshr miss rate for ReadReq accesses +system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.101313 # mshr miss rate for demand accesses +system.cpu.icache.demand_mshr_miss_rate::total 0.101313 # mshr miss rate for demand accesses +system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.101313 # mshr miss rate for overall accesses +system.cpu.icache.overall_mshr_miss_rate::total 0.101313 # mshr miss rate for overall accesses +system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 54242.524917 # average ReadReq mshr miss latency +system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 54242.524917 # average ReadReq mshr miss latency +system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 54242.524917 # average overall mshr miss latency +system.cpu.icache.demand_avg_mshr_miss_latency::total 54242.524917 # average overall mshr miss latency +system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 54242.524917 # average overall mshr miss latency +system.cpu.icache.overall_avg_mshr_miss_latency::total 54242.524917 # average overall mshr miss latency system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate system.cpu.dcache.replacements 0 # number of replacements -system.cpu.dcache.tagsinuse 97.041769 # Cycle average of tags in use -system.cpu.dcache.total_refs 3316 # Total number of references to valid blocks. +system.cpu.dcache.tagsinuse 96.551113 # Cycle average of tags in use +system.cpu.dcache.total_refs 3315 # Total number of references to valid blocks. system.cpu.dcache.sampled_refs 138 # Sample count of references to valid blocks. -system.cpu.dcache.avg_refs 24.028986 # Average number of references to valid blocks. +system.cpu.dcache.avg_refs 24.021739 # Average number of references to valid blocks. system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit. -system.cpu.dcache.occ_blocks::cpu.data 97.041769 # Average occupied blocks per requestor -system.cpu.dcache.occ_percent::cpu.data 0.023692 # Average percentage of cache occupancy -system.cpu.dcache.occ_percent::total 0.023692 # Average percentage of cache occupancy +system.cpu.dcache.occ_blocks::cpu.data 96.551113 # Average occupied blocks per requestor +system.cpu.dcache.occ_percent::cpu.data 0.023572 # Average percentage of cache occupancy +system.cpu.dcache.occ_percent::total 0.023572 # Average percentage of cache occupancy system.cpu.dcache.ReadReq_hits::cpu.data 2168 # number of ReadReq hits system.cpu.dcache.ReadReq_hits::total 2168 # number of ReadReq hits -system.cpu.dcache.WriteReq_hits::cpu.data 1142 # number of WriteReq hits -system.cpu.dcache.WriteReq_hits::total 1142 # number of WriteReq hits +system.cpu.dcache.WriteReq_hits::cpu.data 1141 # number of WriteReq hits +system.cpu.dcache.WriteReq_hits::total 1141 # number of WriteReq hits system.cpu.dcache.SwapReq_hits::cpu.data 6 # number of SwapReq hits system.cpu.dcache.SwapReq_hits::total 6 # number of SwapReq hits -system.cpu.dcache.demand_hits::cpu.data 3310 # number of demand (read+write) hits -system.cpu.dcache.demand_hits::total 3310 # number of demand (read+write) hits -system.cpu.dcache.overall_hits::cpu.data 3310 # number of overall hits -system.cpu.dcache.overall_hits::total 3310 # number of overall hits +system.cpu.dcache.demand_hits::cpu.data 3309 # number of demand (read+write) hits +system.cpu.dcache.demand_hits::total 3309 # number of demand (read+write) hits +system.cpu.dcache.overall_hits::cpu.data 3309 # number of overall hits +system.cpu.dcache.overall_hits::total 3309 # number of overall hits system.cpu.dcache.ReadReq_misses::cpu.data 58 # number of ReadReq misses system.cpu.dcache.ReadReq_misses::total 58 # number of ReadReq misses -system.cpu.dcache.WriteReq_misses::cpu.data 300 # number of WriteReq misses -system.cpu.dcache.WriteReq_misses::total 300 # number of WriteReq misses -system.cpu.dcache.demand_misses::cpu.data 358 # number of demand (read+write) misses -system.cpu.dcache.demand_misses::total 358 # number of demand (read+write) misses -system.cpu.dcache.overall_misses::cpu.data 358 # number of overall misses -system.cpu.dcache.overall_misses::total 358 # number of overall misses -system.cpu.dcache.ReadReq_miss_latency::cpu.data 3281500 # number of ReadReq miss cycles -system.cpu.dcache.ReadReq_miss_latency::total 3281500 # number of ReadReq miss cycles -system.cpu.dcache.WriteReq_miss_latency::cpu.data 16397000 # number of WriteReq miss cycles -system.cpu.dcache.WriteReq_miss_latency::total 16397000 # number of WriteReq miss cycles -system.cpu.dcache.demand_miss_latency::cpu.data 19678500 # number of demand (read+write) miss cycles -system.cpu.dcache.demand_miss_latency::total 19678500 # number of demand (read+write) miss cycles -system.cpu.dcache.overall_miss_latency::cpu.data 19678500 # number of overall miss cycles -system.cpu.dcache.overall_miss_latency::total 19678500 # number of overall miss cycles +system.cpu.dcache.WriteReq_misses::cpu.data 301 # number of WriteReq misses +system.cpu.dcache.WriteReq_misses::total 301 # number of WriteReq misses +system.cpu.dcache.demand_misses::cpu.data 359 # number of demand (read+write) misses +system.cpu.dcache.demand_misses::total 359 # number of demand (read+write) misses +system.cpu.dcache.overall_misses::cpu.data 359 # number of overall misses +system.cpu.dcache.overall_misses::total 359 # number of overall misses +system.cpu.dcache.ReadReq_miss_latency::cpu.data 3488000 # number of ReadReq miss cycles +system.cpu.dcache.ReadReq_miss_latency::total 3488000 # number of ReadReq miss cycles +system.cpu.dcache.WriteReq_miss_latency::cpu.data 18458000 # number of WriteReq miss cycles +system.cpu.dcache.WriteReq_miss_latency::total 18458000 # number of WriteReq miss cycles +system.cpu.dcache.demand_miss_latency::cpu.data 21946000 # number of demand (read+write) miss cycles +system.cpu.dcache.demand_miss_latency::total 21946000 # number of demand (read+write) miss cycles +system.cpu.dcache.overall_miss_latency::cpu.data 21946000 # number of overall miss cycles +system.cpu.dcache.overall_miss_latency::total 21946000 # number of overall miss cycles system.cpu.dcache.ReadReq_accesses::cpu.data 2226 # number of ReadReq accesses(hits+misses) system.cpu.dcache.ReadReq_accesses::total 2226 # number of ReadReq accesses(hits+misses) system.cpu.dcache.WriteReq_accesses::cpu.data 1442 # number of WriteReq accesses(hits+misses) @@ -227,36 +227,36 @@ system.cpu.dcache.overall_accesses::cpu.data 3668 system.cpu.dcache.overall_accesses::total 3668 # number of overall (read+write) accesses system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.026056 # miss rate for ReadReq accesses system.cpu.dcache.ReadReq_miss_rate::total 0.026056 # miss rate for ReadReq accesses -system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.208044 # miss rate for WriteReq accesses -system.cpu.dcache.WriteReq_miss_rate::total 0.208044 # miss rate for WriteReq accesses -system.cpu.dcache.demand_miss_rate::cpu.data 0.097601 # miss rate for demand accesses -system.cpu.dcache.demand_miss_rate::total 0.097601 # miss rate for demand accesses -system.cpu.dcache.overall_miss_rate::cpu.data 0.097601 # miss rate for overall accesses -system.cpu.dcache.overall_miss_rate::total 0.097601 # miss rate for overall accesses -system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 56577.586207 # average ReadReq miss latency -system.cpu.dcache.ReadReq_avg_miss_latency::total 56577.586207 # average ReadReq miss latency -system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 54656.666667 # average WriteReq miss latency -system.cpu.dcache.WriteReq_avg_miss_latency::total 54656.666667 # average WriteReq miss latency -system.cpu.dcache.demand_avg_miss_latency::cpu.data 54967.877095 # average overall miss latency -system.cpu.dcache.demand_avg_miss_latency::total 54967.877095 # average overall miss latency -system.cpu.dcache.overall_avg_miss_latency::cpu.data 54967.877095 # average overall miss latency -system.cpu.dcache.overall_avg_miss_latency::total 54967.877095 # average overall miss latency +system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.208738 # miss rate for WriteReq accesses +system.cpu.dcache.WriteReq_miss_rate::total 0.208738 # miss rate for WriteReq accesses +system.cpu.dcache.demand_miss_rate::cpu.data 0.097874 # miss rate for demand accesses +system.cpu.dcache.demand_miss_rate::total 0.097874 # miss rate for demand accesses +system.cpu.dcache.overall_miss_rate::cpu.data 0.097874 # miss rate for overall accesses +system.cpu.dcache.overall_miss_rate::total 0.097874 # miss rate for overall accesses +system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 60137.931034 # average ReadReq miss latency +system.cpu.dcache.ReadReq_avg_miss_latency::total 60137.931034 # average ReadReq miss latency +system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 61322.259136 # average WriteReq miss latency +system.cpu.dcache.WriteReq_avg_miss_latency::total 61322.259136 # average WriteReq miss latency +system.cpu.dcache.demand_avg_miss_latency::cpu.data 61130.919220 # average overall miss latency +system.cpu.dcache.demand_avg_miss_latency::total 61130.919220 # average overall miss latency +system.cpu.dcache.overall_avg_miss_latency::cpu.data 61130.919220 # average overall miss latency +system.cpu.dcache.overall_avg_miss_latency::total 61130.919220 # average overall miss latency system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked -system.cpu.dcache.blocked_cycles::no_targets 2208000 # number of cycles access was blocked +system.cpu.dcache.blocked_cycles::no_targets 2258500 # number of cycles access was blocked system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked -system.cpu.dcache.blocked::no_targets 44 # number of cycles access was blocked +system.cpu.dcache.blocked::no_targets 45 # number of cycles access was blocked system.cpu.dcache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked -system.cpu.dcache.avg_blocked_cycles::no_targets 50181.818182 # average number of cycles each access was blocked +system.cpu.dcache.avg_blocked_cycles::no_targets 50188.888889 # average number of cycles each access was blocked system.cpu.dcache.fast_writes 0 # number of fast writes performed system.cpu.dcache.cache_copies 0 # number of cache copies performed system.cpu.dcache.ReadReq_mshr_hits::cpu.data 5 # number of ReadReq MSHR hits system.cpu.dcache.ReadReq_mshr_hits::total 5 # number of ReadReq MSHR hits -system.cpu.dcache.WriteReq_mshr_hits::cpu.data 215 # number of WriteReq MSHR hits -system.cpu.dcache.WriteReq_mshr_hits::total 215 # number of WriteReq MSHR hits -system.cpu.dcache.demand_mshr_hits::cpu.data 220 # number of demand (read+write) MSHR hits -system.cpu.dcache.demand_mshr_hits::total 220 # number of demand (read+write) MSHR hits -system.cpu.dcache.overall_mshr_hits::cpu.data 220 # number of overall MSHR hits -system.cpu.dcache.overall_mshr_hits::total 220 # number of overall MSHR hits +system.cpu.dcache.WriteReq_mshr_hits::cpu.data 216 # number of WriteReq MSHR hits +system.cpu.dcache.WriteReq_mshr_hits::total 216 # number of WriteReq MSHR hits +system.cpu.dcache.demand_mshr_hits::cpu.data 221 # number of demand (read+write) MSHR hits +system.cpu.dcache.demand_mshr_hits::total 221 # number of demand (read+write) MSHR hits +system.cpu.dcache.overall_mshr_hits::cpu.data 221 # number of overall MSHR hits +system.cpu.dcache.overall_mshr_hits::total 221 # number of overall MSHR hits system.cpu.dcache.ReadReq_mshr_misses::cpu.data 53 # number of ReadReq MSHR misses system.cpu.dcache.ReadReq_mshr_misses::total 53 # number of ReadReq MSHR misses system.cpu.dcache.WriteReq_mshr_misses::cpu.data 85 # number of WriteReq MSHR misses @@ -265,14 +265,14 @@ system.cpu.dcache.demand_mshr_misses::cpu.data 138 system.cpu.dcache.demand_mshr_misses::total 138 # number of demand (read+write) MSHR misses system.cpu.dcache.overall_mshr_misses::cpu.data 138 # number of overall MSHR misses system.cpu.dcache.overall_mshr_misses::total 138 # number of overall MSHR misses -system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 2837000 # number of ReadReq MSHR miss cycles -system.cpu.dcache.ReadReq_mshr_miss_latency::total 2837000 # number of ReadReq MSHR miss cycles -system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 4545000 # number of WriteReq MSHR miss cycles -system.cpu.dcache.WriteReq_mshr_miss_latency::total 4545000 # number of WriteReq MSHR miss cycles -system.cpu.dcache.demand_mshr_miss_latency::cpu.data 7382000 # number of demand (read+write) MSHR miss cycles -system.cpu.dcache.demand_mshr_miss_latency::total 7382000 # number of demand (read+write) MSHR miss cycles -system.cpu.dcache.overall_mshr_miss_latency::cpu.data 7382000 # number of overall MSHR miss cycles -system.cpu.dcache.overall_mshr_miss_latency::total 7382000 # number of overall MSHR miss cycles +system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 2987500 # number of ReadReq MSHR miss cycles +system.cpu.dcache.ReadReq_mshr_miss_latency::total 2987500 # number of ReadReq MSHR miss cycles +system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 4730000 # number of WriteReq MSHR miss cycles +system.cpu.dcache.WriteReq_mshr_miss_latency::total 4730000 # number of WriteReq MSHR miss cycles +system.cpu.dcache.demand_mshr_miss_latency::cpu.data 7717500 # number of demand (read+write) MSHR miss cycles +system.cpu.dcache.demand_mshr_miss_latency::total 7717500 # number of demand (read+write) MSHR miss cycles +system.cpu.dcache.overall_mshr_miss_latency::cpu.data 7717500 # number of overall MSHR miss cycles +system.cpu.dcache.overall_mshr_miss_latency::total 7717500 # number of overall MSHR miss cycles system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.023810 # mshr miss rate for ReadReq accesses system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.023810 # mshr miss rate for ReadReq accesses system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.058946 # mshr miss rate for WriteReq accesses @@ -281,26 +281,26 @@ system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.037623 system.cpu.dcache.demand_mshr_miss_rate::total 0.037623 # mshr miss rate for demand accesses system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.037623 # mshr miss rate for overall accesses system.cpu.dcache.overall_mshr_miss_rate::total 0.037623 # mshr miss rate for overall accesses -system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 53528.301887 # average ReadReq mshr miss latency -system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 53528.301887 # average ReadReq mshr miss latency -system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 53470.588235 # average WriteReq mshr miss latency -system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 53470.588235 # average WriteReq mshr miss latency -system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 53492.753623 # average overall mshr miss latency -system.cpu.dcache.demand_avg_mshr_miss_latency::total 53492.753623 # average overall mshr miss latency -system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 53492.753623 # average overall mshr miss latency -system.cpu.dcache.overall_avg_mshr_miss_latency::total 53492.753623 # average overall mshr miss latency +system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 56367.924528 # average ReadReq mshr miss latency +system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 56367.924528 # average ReadReq mshr miss latency +system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 55647.058824 # average WriteReq mshr miss latency +system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 55647.058824 # average WriteReq mshr miss latency +system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 55923.913043 # average overall mshr miss latency +system.cpu.dcache.demand_avg_mshr_miss_latency::total 55923.913043 # average overall mshr miss latency +system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 55923.913043 # average overall mshr miss latency +system.cpu.dcache.overall_avg_mshr_miss_latency::total 55923.913043 # average overall mshr miss latency system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate system.cpu.l2cache.replacements 0 # number of replacements -system.cpu.l2cache.tagsinuse 196.205624 # Cycle average of tags in use +system.cpu.l2cache.tagsinuse 195.062761 # Cycle average of tags in use system.cpu.l2cache.total_refs 2 # Total number of references to valid blocks. system.cpu.l2cache.sampled_refs 350 # Sample count of references to valid blocks. system.cpu.l2cache.avg_refs 0.005714 # Average number of references to valid blocks. system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit. -system.cpu.l2cache.occ_blocks::cpu.inst 164.948941 # Average occupied blocks per requestor -system.cpu.l2cache.occ_blocks::cpu.data 31.256684 # Average occupied blocks per requestor -system.cpu.l2cache.occ_percent::cpu.inst 0.005034 # Average percentage of cache occupancy -system.cpu.l2cache.occ_percent::cpu.data 0.000954 # Average percentage of cache occupancy -system.cpu.l2cache.occ_percent::total 0.005988 # Average percentage of cache occupancy +system.cpu.l2cache.occ_blocks::cpu.inst 163.946873 # Average occupied blocks per requestor +system.cpu.l2cache.occ_blocks::cpu.data 31.115888 # Average occupied blocks per requestor +system.cpu.l2cache.occ_percent::cpu.inst 0.005003 # Average percentage of cache occupancy +system.cpu.l2cache.occ_percent::cpu.data 0.000950 # Average percentage of cache occupancy +system.cpu.l2cache.occ_percent::total 0.005953 # Average percentage of cache occupancy system.cpu.l2cache.ReadReq_hits::cpu.inst 2 # number of ReadReq hits system.cpu.l2cache.ReadReq_hits::total 2 # number of ReadReq hits system.cpu.l2cache.demand_hits::cpu.inst 2 # number of demand (read+write) hits @@ -318,17 +318,17 @@ system.cpu.l2cache.demand_misses::total 437 # nu system.cpu.l2cache.overall_misses::cpu.inst 299 # number of overall misses system.cpu.l2cache.overall_misses::cpu.data 138 # number of overall misses system.cpu.l2cache.overall_misses::total 437 # number of overall misses -system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 15533000 # number of ReadReq miss cycles -system.cpu.l2cache.ReadReq_miss_latency::cpu.data 2776500 # number of ReadReq miss cycles -system.cpu.l2cache.ReadReq_miss_latency::total 18309500 # number of ReadReq miss cycles -system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 4442500 # number of ReadExReq miss cycles -system.cpu.l2cache.ReadExReq_miss_latency::total 4442500 # number of ReadExReq miss cycles -system.cpu.l2cache.demand_miss_latency::cpu.inst 15533000 # number of demand (read+write) miss cycles -system.cpu.l2cache.demand_miss_latency::cpu.data 7219000 # number of demand (read+write) miss cycles -system.cpu.l2cache.demand_miss_latency::total 22752000 # number of demand (read+write) miss cycles -system.cpu.l2cache.overall_miss_latency::cpu.inst 15533000 # number of overall miss cycles -system.cpu.l2cache.overall_miss_latency::cpu.data 7219000 # number of overall miss cycles -system.cpu.l2cache.overall_miss_latency::total 22752000 # number of overall miss cycles +system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 15990000 # number of ReadReq miss cycles +system.cpu.l2cache.ReadReq_miss_latency::cpu.data 2926500 # number of ReadReq miss cycles +system.cpu.l2cache.ReadReq_miss_latency::total 18916500 # number of ReadReq miss cycles +system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 4635000 # number of ReadExReq miss cycles +system.cpu.l2cache.ReadExReq_miss_latency::total 4635000 # number of ReadExReq miss cycles +system.cpu.l2cache.demand_miss_latency::cpu.inst 15990000 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_latency::cpu.data 7561500 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_latency::total 23551500 # number of demand (read+write) miss cycles +system.cpu.l2cache.overall_miss_latency::cpu.inst 15990000 # number of overall miss cycles +system.cpu.l2cache.overall_miss_latency::cpu.data 7561500 # number of overall miss cycles +system.cpu.l2cache.overall_miss_latency::total 23551500 # number of overall miss cycles system.cpu.l2cache.ReadReq_accesses::cpu.inst 301 # number of ReadReq accesses(hits+misses) system.cpu.l2cache.ReadReq_accesses::cpu.data 53 # number of ReadReq accesses(hits+misses) system.cpu.l2cache.ReadReq_accesses::total 354 # number of ReadReq accesses(hits+misses) @@ -351,17 +351,17 @@ system.cpu.l2cache.demand_miss_rate::total 0.995444 # system.cpu.l2cache.overall_miss_rate::cpu.inst 0.993355 # miss rate for overall accesses system.cpu.l2cache.overall_miss_rate::cpu.data 1 # miss rate for overall accesses system.cpu.l2cache.overall_miss_rate::total 0.995444 # miss rate for overall accesses -system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 51949.832776 # average ReadReq miss latency -system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 52386.792453 # average ReadReq miss latency -system.cpu.l2cache.ReadReq_avg_miss_latency::total 52015.625000 # average ReadReq miss latency -system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 52264.705882 # average ReadExReq miss latency -system.cpu.l2cache.ReadExReq_avg_miss_latency::total 52264.705882 # average ReadExReq miss latency -system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 51949.832776 # average overall miss latency -system.cpu.l2cache.demand_avg_miss_latency::cpu.data 52311.594203 # average overall miss latency -system.cpu.l2cache.demand_avg_miss_latency::total 52064.073227 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 51949.832776 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::cpu.data 52311.594203 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::total 52064.073227 # average overall miss latency +system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 53478.260870 # average ReadReq miss latency +system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 55216.981132 # average ReadReq miss latency +system.cpu.l2cache.ReadReq_avg_miss_latency::total 53740.056818 # average ReadReq miss latency +system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 54529.411765 # average ReadExReq miss latency +system.cpu.l2cache.ReadExReq_avg_miss_latency::total 54529.411765 # average ReadExReq miss latency +system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 53478.260870 # average overall miss latency +system.cpu.l2cache.demand_avg_miss_latency::cpu.data 54793.478261 # average overall miss latency +system.cpu.l2cache.demand_avg_miss_latency::total 53893.592677 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 53478.260870 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::cpu.data 54793.478261 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::total 53893.592677 # average overall miss latency system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked @@ -381,17 +381,17 @@ system.cpu.l2cache.demand_mshr_misses::total 437 system.cpu.l2cache.overall_mshr_misses::cpu.inst 299 # number of overall MSHR misses system.cpu.l2cache.overall_mshr_misses::cpu.data 138 # number of overall MSHR misses system.cpu.l2cache.overall_mshr_misses::total 437 # number of overall MSHR misses -system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 11916000 # number of ReadReq MSHR miss cycles -system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 2132500 # number of ReadReq MSHR miss cycles -system.cpu.l2cache.ReadReq_mshr_miss_latency::total 14048500 # number of ReadReq MSHR miss cycles -system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 3416000 # number of ReadExReq MSHR miss cycles -system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 3416000 # number of ReadExReq MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 11916000 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 5548500 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::total 17464500 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 11916000 # number of overall MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 5548500 # number of overall MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::total 17464500 # number of overall MSHR miss cycles +system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 12379500 # number of ReadReq MSHR miss cycles +system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 2285000 # number of ReadReq MSHR miss cycles +system.cpu.l2cache.ReadReq_mshr_miss_latency::total 14664500 # number of ReadReq MSHR miss cycles +system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 3604000 # number of ReadExReq MSHR miss cycles +system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 3604000 # number of ReadExReq MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 12379500 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 5889000 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::total 18268500 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 12379500 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 5889000 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::total 18268500 # number of overall MSHR miss cycles system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.993355 # mshr miss rate for ReadReq accesses system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadReq accesses system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.994350 # mshr miss rate for ReadReq accesses @@ -403,17 +403,17 @@ system.cpu.l2cache.demand_mshr_miss_rate::total 0.995444 system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.993355 # mshr miss rate for overall accesses system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 1 # mshr miss rate for overall accesses system.cpu.l2cache.overall_mshr_miss_rate::total 0.995444 # mshr miss rate for overall accesses -system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 39852.842809 # average ReadReq mshr miss latency -system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 40235.849057 # average ReadReq mshr miss latency -system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 39910.511364 # average ReadReq mshr miss latency -system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 40188.235294 # average ReadExReq mshr miss latency -system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 40188.235294 # average ReadExReq mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 39852.842809 # average overall mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 40206.521739 # average overall mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::total 39964.530892 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 39852.842809 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 40206.521739 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::total 39964.530892 # average overall mshr miss latency +system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 41403.010033 # average ReadReq mshr miss latency +system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 43113.207547 # average ReadReq mshr miss latency +system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 41660.511364 # average ReadReq mshr miss latency +system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 42400 # average ReadExReq mshr miss latency +system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 42400 # average ReadExReq mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 41403.010033 # average overall mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 42673.913043 # average overall mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::total 41804.347826 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 41403.010033 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 42673.913043 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::total 41804.347826 # average overall mshr miss latency system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate ---------- End Simulation Statistics ---------- diff --git a/tests/quick/se/02.insttest/ref/sparc/linux/o3-timing/config.ini b/tests/quick/se/02.insttest/ref/sparc/linux/o3-timing/config.ini index e306accf8..f6619bb03 100644 --- a/tests/quick/se/02.insttest/ref/sparc/linux/o3-timing/config.ini +++ b/tests/quick/se/02.insttest/ref/sparc/linux/o3-timing/config.ini @@ -479,7 +479,7 @@ block_size=64 clock=1000 header_cycles=1 use_default_range=false -width=64 +width=8 master=system.cpu.l2cache.cpu_side slave=system.cpu.icache.mem_side system.cpu.dcache.mem_side @@ -511,7 +511,7 @@ block_size=64 clock=1000 header_cycles=1 use_default_range=false -width=64 +width=8 master=system.physmem.port[0] slave=system.system_port system.cpu.l2cache.mem_side diff --git a/tests/quick/se/02.insttest/ref/sparc/linux/o3-timing/simout b/tests/quick/se/02.insttest/ref/sparc/linux/o3-timing/simout index c81e9ca95..47b15000f 100755 --- a/tests/quick/se/02.insttest/ref/sparc/linux/o3-timing/simout +++ b/tests/quick/se/02.insttest/ref/sparc/linux/o3-timing/simout @@ -1,8 +1,8 @@ gem5 Simulator System. http://gem5.org gem5 is copyrighted software; use the --copyright option for details. -gem5 compiled Jun 28 2012 22:06:58 -gem5 started Jun 28 2012 22:53:48 +gem5 compiled Jul 2 2012 08:54:18 +gem5 started Jul 2 2012 11:30:59 gem5 executing on zizzer command line: build/SPARC/gem5.fast -d build/SPARC/tests/fast/quick/se/02.insttest/sparc/linux/o3-timing -re tests/run.py build/SPARC/tests/fast/quick/se/02.insttest/sparc/linux/o3-timing Global frequency set at 1000000000000 ticks per second @@ -18,4 +18,4 @@ LDTX: Passed LDTW: Passed STTW: Passed Done -Exiting @ tick 19806500 because target called exit() +Exiting @ tick 20274500 because target called exit() diff --git a/tests/quick/se/02.insttest/ref/sparc/linux/o3-timing/stats.txt b/tests/quick/se/02.insttest/ref/sparc/linux/o3-timing/stats.txt index 52156950f..49a67051b 100644 --- a/tests/quick/se/02.insttest/ref/sparc/linux/o3-timing/stats.txt +++ b/tests/quick/se/02.insttest/ref/sparc/linux/o3-timing/stats.txt @@ -1,269 +1,269 @@ ---------- Begin Simulation Statistics ---------- sim_seconds 0.000020 # Number of seconds simulated -sim_ticks 19806500 # Number of ticks simulated -final_tick 19806500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) +sim_ticks 20274500 # Number of ticks simulated +final_tick 20274500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) sim_freq 1000000000000 # Frequency of simulated ticks -host_inst_rate 96556 # Simulator instruction rate (inst/s) -host_op_rate 96545 # Simulator op (including micro ops) rate (op/s) -host_tick_rate 132327745 # Simulator tick rate (ticks/s) -host_mem_usage 221008 # Number of bytes of host memory used -host_seconds 0.15 # Real time elapsed on the host +host_inst_rate 55162 # Simulator instruction rate (inst/s) +host_op_rate 55159 # Simulator op (including micro ops) rate (op/s) +host_tick_rate 77392529 # Simulator tick rate (ticks/s) +host_mem_usage 220968 # Number of bytes of host memory used +host_seconds 0.26 # Real time elapsed on the host sim_insts 14449 # Number of instructions simulated sim_ops 14449 # Number of ops (including micro ops) simulated -system.physmem.bytes_read::cpu.inst 21632 # Number of bytes read from this memory +system.physmem.bytes_read::cpu.inst 21568 # Number of bytes read from this memory system.physmem.bytes_read::cpu.data 9344 # Number of bytes read from this memory -system.physmem.bytes_read::total 30976 # Number of bytes read from this memory -system.physmem.bytes_inst_read::cpu.inst 21632 # Number of instructions bytes read from this memory -system.physmem.bytes_inst_read::total 21632 # Number of instructions bytes read from this memory -system.physmem.num_reads::cpu.inst 338 # Number of read requests responded to by this memory +system.physmem.bytes_read::total 30912 # Number of bytes read from this memory +system.physmem.bytes_inst_read::cpu.inst 21568 # Number of instructions bytes read from this memory +system.physmem.bytes_inst_read::total 21568 # Number of instructions bytes read from this memory +system.physmem.num_reads::cpu.inst 337 # Number of read requests responded to by this memory system.physmem.num_reads::cpu.data 146 # Number of read requests responded to by this memory -system.physmem.num_reads::total 484 # Number of read requests responded to by this memory -system.physmem.bw_read::cpu.inst 1092166713 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu.data 471764320 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::total 1563931033 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::cpu.inst 1092166713 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::total 1092166713 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_total::cpu.inst 1092166713 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.data 471764320 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::total 1563931033 # Total bandwidth to/from this memory (bytes/s) +system.physmem.num_reads::total 483 # Number of read requests responded to by this memory +system.physmem.bw_read::cpu.inst 1063799354 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu.data 460874498 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::total 1524673851 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::cpu.inst 1063799354 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::total 1063799354 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_total::cpu.inst 1063799354 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.data 460874498 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::total 1524673851 # Total bandwidth to/from this memory (bytes/s) system.cpu.workload.num_syscalls 18 # Number of system calls -system.cpu.numCycles 39614 # number of cpu cycles simulated +system.cpu.numCycles 40550 # number of cpu cycles simulated system.cpu.numWorkItemsStarted 0 # number of work items this cpu started system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed -system.cpu.BPredUnit.lookups 6890 # Number of BP lookups -system.cpu.BPredUnit.condPredicted 4576 # Number of conditional branches predicted -system.cpu.BPredUnit.condIncorrect 1121 # Number of conditional branches incorrect -system.cpu.BPredUnit.BTBLookups 5201 # Number of BTB lookups -system.cpu.BPredUnit.BTBHits 2595 # Number of BTB hits +system.cpu.BPredUnit.lookups 6892 # Number of BP lookups +system.cpu.BPredUnit.condPredicted 4586 # Number of conditional branches predicted +system.cpu.BPredUnit.condIncorrect 1120 # Number of conditional branches incorrect +system.cpu.BPredUnit.BTBLookups 5125 # Number of BTB lookups +system.cpu.BPredUnit.BTBHits 2600 # Number of BTB hits system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. -system.cpu.BPredUnit.usedRAS 459 # Number of times the RAS was used to get a target. +system.cpu.BPredUnit.usedRAS 458 # Number of times the RAS was used to get a target. system.cpu.BPredUnit.RASInCorrect 168 # Number of incorrect RAS predictions. -system.cpu.fetch.icacheStallCycles 11869 # Number of cycles fetch is stalled on an Icache miss -system.cpu.fetch.Insts 32300 # Number of instructions fetch has processed -system.cpu.fetch.Branches 6890 # Number of branches that fetch encountered -system.cpu.fetch.predictedBranches 3054 # Number of branches that fetch has predicted taken -system.cpu.fetch.Cycles 9560 # Number of cycles fetch has run and was not squashing or blocked -system.cpu.fetch.SquashCycles 3188 # Number of cycles fetch has spent squashing -system.cpu.fetch.BlockedCycles 6935 # Number of cycles fetch has spent blocked +system.cpu.fetch.icacheStallCycles 12259 # Number of cycles fetch is stalled on an Icache miss +system.cpu.fetch.Insts 32259 # Number of instructions fetch has processed +system.cpu.fetch.Branches 6892 # Number of branches that fetch encountered +system.cpu.fetch.predictedBranches 3058 # Number of branches that fetch has predicted taken +system.cpu.fetch.Cycles 9557 # Number of cycles fetch has run and was not squashing or blocked +system.cpu.fetch.SquashCycles 3181 # Number of cycles fetch has spent squashing +system.cpu.fetch.BlockedCycles 7365 # Number of cycles fetch has spent blocked system.cpu.fetch.MiscStallCycles 4 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs -system.cpu.fetch.PendingTrapStallCycles 726 # Number of stall cycles due to pending traps -system.cpu.fetch.CacheLines 5516 # Number of cache lines fetched -system.cpu.fetch.IcacheSquashes 469 # Number of outstanding Icache misses that were squashed -system.cpu.fetch.rateDist::samples 31065 # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::mean 1.039755 # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::stdev 2.210803 # Number of instructions fetched each cycle (Total) +system.cpu.fetch.PendingTrapStallCycles 767 # Number of stall cycles due to pending traps +system.cpu.fetch.CacheLines 5500 # Number of cache lines fetched +system.cpu.fetch.IcacheSquashes 472 # Number of outstanding Icache misses that were squashed +system.cpu.fetch.rateDist::samples 31917 # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::mean 1.010715 # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::stdev 2.185460 # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::0 21505 69.23% 69.23% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::1 4746 15.28% 84.50% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::2 494 1.59% 86.09% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::3 444 1.43% 87.52% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::4 682 2.20% 89.72% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::5 763 2.46% 92.17% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::6 240 0.77% 92.95% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::7 277 0.89% 93.84% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::8 1914 6.16% 100.00% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::0 22360 70.06% 70.06% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::1 4750 14.88% 84.94% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::2 493 1.54% 86.48% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::3 436 1.37% 87.85% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::4 686 2.15% 90.00% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::5 773 2.42% 92.42% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::6 235 0.74% 93.16% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::7 276 0.86% 94.02% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::8 1908 5.98% 100.00% # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::total 31065 # Number of instructions fetched each cycle (Total) -system.cpu.fetch.branchRate 0.173928 # Number of branch fetches per cycle -system.cpu.fetch.rate 0.815368 # Number of inst fetches per cycle -system.cpu.decode.IdleCycles 12513 # Number of cycles decode is idle -system.cpu.decode.BlockedCycles 7669 # Number of cycles decode is blocked -system.cpu.decode.RunCycles 8722 # Number of cycles decode is running -system.cpu.decode.UnblockCycles 190 # Number of cycles decode is unblocking -system.cpu.decode.SquashCycles 1971 # Number of cycles decode is squashing -system.cpu.decode.DecodedInsts 30088 # Number of instructions handled by decode -system.cpu.rename.SquashCycles 1971 # Number of cycles rename is squashing -system.cpu.rename.IdleCycles 13189 # Number of cycles rename is idle -system.cpu.rename.BlockCycles 248 # Number of cycles rename is blocking -system.cpu.rename.serializeStallCycles 6922 # count of cycles rename stalled for serializing inst -system.cpu.rename.RunCycles 8283 # Number of cycles rename is running -system.cpu.rename.UnblockCycles 452 # Number of cycles rename is unblocking -system.cpu.rename.RenamedInsts 27408 # Number of instructions processed by rename -system.cpu.rename.IQFullEvents 5 # Number of times rename has blocked due to IQ full -system.cpu.rename.LSQFullEvents 125 # Number of times rename has blocked due to LSQ full -system.cpu.rename.RenamedOperands 24445 # Number of destination operands rename has renamed -system.cpu.rename.RenameLookups 50953 # Number of register rename lookups that rename has made -system.cpu.rename.int_rename_lookups 50953 # Number of integer rename lookups +system.cpu.fetch.rateDist::total 31917 # Number of instructions fetched each cycle (Total) +system.cpu.fetch.branchRate 0.169963 # Number of branch fetches per cycle +system.cpu.fetch.rate 0.795536 # Number of inst fetches per cycle +system.cpu.decode.IdleCycles 12903 # Number of cycles decode is idle +system.cpu.decode.BlockedCycles 8133 # Number of cycles decode is blocked +system.cpu.decode.RunCycles 8719 # Number of cycles decode is running +system.cpu.decode.UnblockCycles 197 # Number of cycles decode is unblocking +system.cpu.decode.SquashCycles 1965 # Number of cycles decode is squashing +system.cpu.decode.DecodedInsts 30080 # Number of instructions handled by decode +system.cpu.rename.SquashCycles 1965 # Number of cycles rename is squashing +system.cpu.rename.IdleCycles 13582 # Number of cycles rename is idle +system.cpu.rename.BlockCycles 285 # Number of cycles rename is blocking +system.cpu.rename.serializeStallCycles 7298 # count of cycles rename stalled for serializing inst +system.cpu.rename.RunCycles 8277 # Number of cycles rename is running +system.cpu.rename.UnblockCycles 510 # Number of cycles rename is unblocking +system.cpu.rename.RenamedInsts 27385 # Number of instructions processed by rename +system.cpu.rename.IQFullEvents 11 # Number of times rename has blocked due to IQ full +system.cpu.rename.LSQFullEvents 172 # Number of times rename has blocked due to LSQ full +system.cpu.rename.RenamedOperands 24421 # Number of destination operands rename has renamed +system.cpu.rename.RenameLookups 50913 # Number of register rename lookups that rename has made +system.cpu.rename.int_rename_lookups 50913 # Number of integer rename lookups system.cpu.rename.CommittedMaps 13832 # Number of HB maps that are committed -system.cpu.rename.UndoneMaps 10613 # Number of HB maps that are undone due to squashing -system.cpu.rename.serializingInsts 705 # count of serializing insts renamed -system.cpu.rename.tempSerializingInsts 708 # count of temporary serializing insts renamed -system.cpu.rename.skidInsts 2841 # count of insts added to the skid buffer -system.cpu.memDep0.insertedLoads 3647 # Number of loads inserted to the mem dependence unit. -system.cpu.memDep0.insertedStores 2469 # Number of stores inserted to the mem dependence unit. +system.cpu.rename.UndoneMaps 10589 # Number of HB maps that are undone due to squashing +system.cpu.rename.serializingInsts 704 # count of serializing insts renamed +system.cpu.rename.tempSerializingInsts 706 # count of temporary serializing insts renamed +system.cpu.rename.skidInsts 2903 # count of insts added to the skid buffer +system.cpu.memDep0.insertedLoads 3640 # Number of loads inserted to the mem dependence unit. +system.cpu.memDep0.insertedStores 2472 # Number of stores inserted to the mem dependence unit. system.cpu.memDep0.conflictingLoads 4 # Number of conflicting loads. system.cpu.memDep0.conflictingStores 0 # Number of conflicting stores. -system.cpu.iq.iqInstsAdded 23180 # Number of instructions added to the IQ (excludes non-spec) -system.cpu.iq.iqNonSpecInstsAdded 670 # Number of non-speculative instructions added to the IQ -system.cpu.iq.iqInstsIssued 21761 # Number of instructions issued -system.cpu.iq.iqSquashedInstsIssued 105 # Number of squashed instructions issued -system.cpu.iq.iqSquashedInstsExamined 8457 # Number of squashed instructions iterated over during squash; mainly for profiling -system.cpu.iq.iqSquashedOperandsExamined 5919 # Number of squashed operands that are examined and possibly removed from graph -system.cpu.iq.iqSquashedNonSpecRemoved 195 # Number of squashed non-spec instructions that were removed -system.cpu.iq.issued_per_cycle::samples 31065 # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::mean 0.700499 # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::stdev 1.316624 # Number of insts issued each cycle +system.cpu.iq.iqInstsAdded 23148 # Number of instructions added to the IQ (excludes non-spec) +system.cpu.iq.iqNonSpecInstsAdded 669 # Number of non-speculative instructions added to the IQ +system.cpu.iq.iqInstsIssued 21730 # Number of instructions issued +system.cpu.iq.iqSquashedInstsIssued 108 # Number of squashed instructions issued +system.cpu.iq.iqSquashedInstsExamined 8364 # Number of squashed instructions iterated over during squash; mainly for profiling +system.cpu.iq.iqSquashedOperandsExamined 5915 # Number of squashed operands that are examined and possibly removed from graph +system.cpu.iq.iqSquashedNonSpecRemoved 194 # Number of squashed non-spec instructions that were removed +system.cpu.iq.issued_per_cycle::samples 31917 # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::mean 0.680828 # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::stdev 1.297413 # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::0 21619 69.59% 69.59% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::1 3603 11.60% 81.19% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::2 2384 7.67% 88.87% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::3 1730 5.57% 94.43% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::4 898 2.89% 97.32% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::5 488 1.57% 98.90% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::6 252 0.81% 99.71% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::7 72 0.23% 99.94% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::8 19 0.06% 100.00% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::0 22417 70.24% 70.24% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::1 3682 11.54% 81.77% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::2 2373 7.43% 89.21% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::3 1722 5.40% 94.60% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::4 904 2.83% 97.43% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::5 493 1.54% 98.98% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::6 244 0.76% 99.74% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::7 65 0.20% 99.95% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::8 17 0.05% 100.00% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::total 31065 # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::total 31917 # Number of insts issued each cycle system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available -system.cpu.iq.fu_full::IntAlu 54 29.19% 29.19% # attempts to use FU when none available -system.cpu.iq.fu_full::IntMult 0 0.00% 29.19% # attempts to use FU when none available -system.cpu.iq.fu_full::IntDiv 0 0.00% 29.19% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatAdd 0 0.00% 29.19% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatCmp 0 0.00% 29.19% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatCvt 0 0.00% 29.19% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatMult 0 0.00% 29.19% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatDiv 0 0.00% 29.19% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatSqrt 0 0.00% 29.19% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdAdd 0 0.00% 29.19% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 29.19% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdAlu 0 0.00% 29.19% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdCmp 0 0.00% 29.19% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdCvt 0 0.00% 29.19% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdMisc 0 0.00% 29.19% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdMult 0 0.00% 29.19% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 29.19% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdShift 0 0.00% 29.19% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 29.19% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdSqrt 0 0.00% 29.19% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 29.19% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 29.19% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 29.19% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 29.19% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 29.19% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 29.19% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 29.19% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 29.19% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 29.19% # attempts to use FU when none available -system.cpu.iq.fu_full::MemRead 26 14.05% 43.24% # attempts to use FU when none available -system.cpu.iq.fu_full::MemWrite 105 56.76% 100.00% # attempts to use FU when none available +system.cpu.iq.fu_full::IntAlu 46 26.59% 26.59% # attempts to use FU when none available +system.cpu.iq.fu_full::IntMult 0 0.00% 26.59% # attempts to use FU when none available +system.cpu.iq.fu_full::IntDiv 0 0.00% 26.59% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatAdd 0 0.00% 26.59% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatCmp 0 0.00% 26.59% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatCvt 0 0.00% 26.59% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatMult 0 0.00% 26.59% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatDiv 0 0.00% 26.59% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatSqrt 0 0.00% 26.59% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdAdd 0 0.00% 26.59% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 26.59% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdAlu 0 0.00% 26.59% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdCmp 0 0.00% 26.59% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdCvt 0 0.00% 26.59% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdMisc 0 0.00% 26.59% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdMult 0 0.00% 26.59% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 26.59% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdShift 0 0.00% 26.59% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 26.59% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdSqrt 0 0.00% 26.59% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 26.59% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 26.59% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 26.59% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 26.59% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 26.59% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 26.59% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 26.59% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 26.59% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 26.59% # attempts to use FU when none available +system.cpu.iq.fu_full::MemRead 24 13.87% 40.46% # attempts to use FU when none available +system.cpu.iq.fu_full::MemWrite 103 59.54% 100.00% # attempts to use FU when none available system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued -system.cpu.iq.FU_type_0::IntAlu 16056 73.78% 73.78% # Type of FU issued -system.cpu.iq.FU_type_0::IntMult 0 0.00% 73.78% # Type of FU issued -system.cpu.iq.FU_type_0::IntDiv 0 0.00% 73.78% # Type of FU issued -system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 73.78% # Type of FU issued -system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 73.78% # Type of FU issued -system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 73.78% # Type of FU issued -system.cpu.iq.FU_type_0::FloatMult 0 0.00% 73.78% # Type of FU issued -system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 73.78% # Type of FU issued -system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 73.78% # Type of FU issued -system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 73.78% # Type of FU issued -system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 73.78% # Type of FU issued -system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 73.78% # Type of FU issued -system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 73.78% # Type of FU issued -system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 73.78% # Type of FU issued -system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 73.78% # Type of FU issued -system.cpu.iq.FU_type_0::SimdMult 0 0.00% 73.78% # Type of FU issued -system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 73.78% # Type of FU issued -system.cpu.iq.FU_type_0::SimdShift 0 0.00% 73.78% # Type of FU issued -system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 73.78% # Type of FU issued -system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 73.78% # Type of FU issued -system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 73.78% # Type of FU issued -system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 73.78% # Type of FU issued -system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 73.78% # Type of FU issued -system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 73.78% # Type of FU issued -system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 73.78% # Type of FU issued -system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 73.78% # Type of FU issued -system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 73.78% # Type of FU issued -system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 73.78% # Type of FU issued -system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 73.78% # Type of FU issued -system.cpu.iq.FU_type_0::MemRead 3441 15.81% 89.60% # Type of FU issued -system.cpu.iq.FU_type_0::MemWrite 2264 10.40% 100.00% # Type of FU issued +system.cpu.iq.FU_type_0::IntAlu 16031 73.77% 73.77% # Type of FU issued +system.cpu.iq.FU_type_0::IntMult 0 0.00% 73.77% # Type of FU issued +system.cpu.iq.FU_type_0::IntDiv 0 0.00% 73.77% # Type of FU issued +system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 73.77% # Type of FU issued +system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 73.77% # Type of FU issued +system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 73.77% # Type of FU issued +system.cpu.iq.FU_type_0::FloatMult 0 0.00% 73.77% # Type of FU issued +system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 73.77% # Type of FU issued +system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 73.77% # Type of FU issued +system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 73.77% # Type of FU issued +system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 73.77% # Type of FU issued +system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 73.77% # Type of FU issued +system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 73.77% # Type of FU issued +system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 73.77% # Type of FU issued +system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 73.77% # Type of FU issued +system.cpu.iq.FU_type_0::SimdMult 0 0.00% 73.77% # Type of FU issued +system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 73.77% # Type of FU issued +system.cpu.iq.FU_type_0::SimdShift 0 0.00% 73.77% # Type of FU issued +system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 73.77% # Type of FU issued +system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 73.77% # Type of FU issued +system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 73.77% # Type of FU issued +system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 73.77% # Type of FU issued +system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 73.77% # Type of FU issued +system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 73.77% # Type of FU issued +system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 73.77% # Type of FU issued +system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 73.77% # Type of FU issued +system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 73.77% # Type of FU issued +system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 73.77% # Type of FU issued +system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 73.77% # Type of FU issued +system.cpu.iq.FU_type_0::MemRead 3433 15.80% 89.57% # Type of FU issued +system.cpu.iq.FU_type_0::MemWrite 2266 10.43% 100.00% # Type of FU issued system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued -system.cpu.iq.FU_type_0::total 21761 # Type of FU issued -system.cpu.iq.rate 0.549326 # Inst issue rate -system.cpu.iq.fu_busy_cnt 185 # FU busy when requested -system.cpu.iq.fu_busy_rate 0.008501 # FU busy rate (busy events/executed inst) -system.cpu.iq.int_inst_queue_reads 74877 # Number of integer instruction queue reads -system.cpu.iq.int_inst_queue_writes 32333 # Number of integer instruction queue writes -system.cpu.iq.int_inst_queue_wakeup_accesses 19979 # Number of integer instruction queue wakeup accesses +system.cpu.iq.FU_type_0::total 21730 # Type of FU issued +system.cpu.iq.rate 0.535882 # Inst issue rate +system.cpu.iq.fu_busy_cnt 173 # FU busy when requested +system.cpu.iq.fu_busy_rate 0.007961 # FU busy rate (busy events/executed inst) +system.cpu.iq.int_inst_queue_reads 75658 # Number of integer instruction queue reads +system.cpu.iq.int_inst_queue_writes 32207 # Number of integer instruction queue writes +system.cpu.iq.int_inst_queue_wakeup_accesses 19957 # Number of integer instruction queue wakeup accesses system.cpu.iq.fp_inst_queue_reads 0 # Number of floating instruction queue reads system.cpu.iq.fp_inst_queue_writes 0 # Number of floating instruction queue writes system.cpu.iq.fp_inst_queue_wakeup_accesses 0 # Number of floating instruction queue wakeup accesses -system.cpu.iq.int_alu_accesses 21946 # Number of integer alu accesses +system.cpu.iq.int_alu_accesses 21903 # Number of integer alu accesses system.cpu.iq.fp_alu_accesses 0 # Number of floating point alu accesses system.cpu.iew.lsq.thread0.forwLoads 26 # Number of loads that had data forwarded from stores system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address -system.cpu.iew.lsq.thread0.squashedLoads 1421 # Number of loads squashed +system.cpu.iew.lsq.thread0.squashedLoads 1414 # Number of loads squashed system.cpu.iew.lsq.thread0.ignoredResponses 2 # Number of memory responses ignored because the instruction is squashed system.cpu.iew.lsq.thread0.memOrderViolation 27 # Number of memory ordering violations -system.cpu.iew.lsq.thread0.squashedStores 1021 # Number of stores squashed +system.cpu.iew.lsq.thread0.squashedStores 1024 # Number of stores squashed system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding system.cpu.iew.lsq.thread0.rescheduledLoads 1 # Number of loads that were rescheduled system.cpu.iew.lsq.thread0.cacheBlocked 0 # Number of times an access to memory failed due to the cache being blocked system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle -system.cpu.iew.iewSquashCycles 1971 # Number of cycles IEW is squashing -system.cpu.iew.iewBlockCycles 144 # Number of cycles IEW is blocking -system.cpu.iew.iewUnblockCycles 11 # Number of cycles IEW is unblocking -system.cpu.iew.iewDispatchedInsts 25018 # Number of instructions dispatched to IQ -system.cpu.iew.iewDispSquashedInsts 406 # Number of squashed instructions skipped by dispatch -system.cpu.iew.iewDispLoadInsts 3647 # Number of dispatched load instructions -system.cpu.iew.iewDispStoreInsts 2469 # Number of dispatched store instructions -system.cpu.iew.iewDispNonSpecInsts 670 # Number of dispatched non-speculative instructions -system.cpu.iew.iewIQFullEvents 3 # Number of times the IQ has become full, causing a stall +system.cpu.iew.iewSquashCycles 1965 # Number of cycles IEW is squashing +system.cpu.iew.iewBlockCycles 99 # Number of cycles IEW is blocking +system.cpu.iew.iewUnblockCycles 5 # Number of cycles IEW is unblocking +system.cpu.iew.iewDispatchedInsts 24982 # Number of instructions dispatched to IQ +system.cpu.iew.iewDispSquashedInsts 417 # Number of squashed instructions skipped by dispatch +system.cpu.iew.iewDispLoadInsts 3640 # Number of dispatched load instructions +system.cpu.iew.iewDispStoreInsts 2472 # Number of dispatched store instructions +system.cpu.iew.iewDispNonSpecInsts 669 # Number of dispatched non-speculative instructions +system.cpu.iew.iewIQFullEvents 2 # Number of times the IQ has become full, causing a stall system.cpu.iew.iewLSQFullEvents 0 # Number of times the LSQ has become full, causing a stall system.cpu.iew.memOrderViolationEvents 27 # Number of memory order violations system.cpu.iew.predictedTakenIncorrect 291 # Number of branches that were predicted taken incorrectly -system.cpu.iew.predictedNotTakenIncorrect 962 # Number of branches that were predicted not taken incorrectly -system.cpu.iew.branchMispredicts 1253 # Number of branch mispredicts detected at execute -system.cpu.iew.iewExecutedInsts 20571 # Number of executed instructions -system.cpu.iew.iewExecLoadInsts 3278 # Number of load instructions executed -system.cpu.iew.iewExecSquashedInsts 1190 # Number of squashed instructions skipped in execute +system.cpu.iew.predictedNotTakenIncorrect 958 # Number of branches that were predicted not taken incorrectly +system.cpu.iew.branchMispredicts 1249 # Number of branch mispredicts detected at execute +system.cpu.iew.iewExecutedInsts 20553 # Number of executed instructions +system.cpu.iew.iewExecLoadInsts 3273 # Number of load instructions executed +system.cpu.iew.iewExecSquashedInsts 1177 # Number of squashed instructions skipped in execute system.cpu.iew.exec_swp 0 # number of swp insts executed -system.cpu.iew.exec_nop 1168 # number of nop insts executed -system.cpu.iew.exec_refs 5421 # number of memory reference insts executed -system.cpu.iew.exec_branches 4301 # Number of branches executed -system.cpu.iew.exec_stores 2143 # Number of stores executed -system.cpu.iew.exec_rate 0.519286 # Inst execution rate -system.cpu.iew.wb_sent 20246 # cumulative count of insts sent to commit -system.cpu.iew.wb_count 19979 # cumulative count of insts written-back -system.cpu.iew.wb_producers 9281 # num instructions producing a value -system.cpu.iew.wb_consumers 11411 # num instructions consuming a value +system.cpu.iew.exec_nop 1165 # number of nop insts executed +system.cpu.iew.exec_refs 5419 # number of memory reference insts executed +system.cpu.iew.exec_branches 4294 # Number of branches executed +system.cpu.iew.exec_stores 2146 # Number of stores executed +system.cpu.iew.exec_rate 0.506856 # Inst execution rate +system.cpu.iew.wb_sent 20221 # cumulative count of insts sent to commit +system.cpu.iew.wb_count 19957 # cumulative count of insts written-back +system.cpu.iew.wb_producers 9257 # num instructions producing a value +system.cpu.iew.wb_consumers 11359 # num instructions consuming a value system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ -system.cpu.iew.wb_rate 0.504342 # insts written-back per cycle -system.cpu.iew.wb_fanout 0.813338 # average fanout of values written-back +system.cpu.iew.wb_rate 0.492158 # insts written-back per cycle +system.cpu.iew.wb_fanout 0.814948 # average fanout of values written-back system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ system.cpu.commit.commitCommittedInsts 15175 # The number of committed instructions system.cpu.commit.commitCommittedOps 15175 # The number of committed instructions -system.cpu.commit.commitSquashedInsts 9761 # The number of squashed insts skipped by commit +system.cpu.commit.commitSquashedInsts 9725 # The number of squashed insts skipped by commit system.cpu.commit.commitNonSpecStalls 475 # The number of times commit has been forced to stall to communicate backwards -system.cpu.commit.branchMispredicts 1121 # The number of times a branch was mispredicted -system.cpu.commit.committed_per_cycle::samples 29111 # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::mean 0.521281 # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::stdev 1.203804 # Number of insts commited each cycle +system.cpu.commit.branchMispredicts 1120 # The number of times a branch was mispredicted +system.cpu.commit.committed_per_cycle::samples 29969 # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::mean 0.506357 # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::stdev 1.189037 # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::0 21721 74.61% 74.61% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::1 4069 13.98% 88.59% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::2 1444 4.96% 93.55% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::3 793 2.72% 96.28% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::4 337 1.16% 97.43% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::5 258 0.89% 98.32% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::6 320 1.10% 99.42% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::7 71 0.24% 99.66% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::8 98 0.34% 100.00% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::0 22543 75.22% 75.22% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::1 4136 13.80% 89.02% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::2 1421 4.74% 93.76% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::3 789 2.63% 96.40% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::4 331 1.10% 97.50% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::5 259 0.86% 98.36% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::6 318 1.06% 99.43% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::7 73 0.24% 99.67% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::8 99 0.33% 100.00% # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::total 29111 # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::total 29969 # Number of insts commited each cycle system.cpu.commit.committedInsts 15175 # Number of instructions committed system.cpu.commit.committedOps 15175 # Number of ops (including micro ops) committed system.cpu.commit.swp_count 0 # Number of s/w prefetches committed @@ -274,68 +274,68 @@ system.cpu.commit.branches 3359 # Nu system.cpu.commit.fp_insts 0 # Number of committed floating point instructions. system.cpu.commit.int_insts 12186 # Number of committed integer instructions. system.cpu.commit.function_calls 187 # Number of function calls committed. -system.cpu.commit.bw_lim_events 98 # number cycles where commit BW limit reached +system.cpu.commit.bw_lim_events 99 # number cycles where commit BW limit reached system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits -system.cpu.rob.rob_reads 53126 # The number of ROB reads -system.cpu.rob.rob_writes 51851 # The number of ROB writes -system.cpu.timesIdled 186 # Number of times that the entire CPU went into an idle state and unscheduled itself -system.cpu.idleCycles 8549 # Total number of cycles that the CPU has spent unscheduled due to idling +system.cpu.rob.rob_reads 53947 # The number of ROB reads +system.cpu.rob.rob_writes 51773 # The number of ROB writes +system.cpu.timesIdled 196 # Number of times that the entire CPU went into an idle state and unscheduled itself +system.cpu.idleCycles 8633 # Total number of cycles that the CPU has spent unscheduled due to idling system.cpu.committedInsts 14449 # Number of Instructions Simulated system.cpu.committedOps 14449 # Number of Ops (including micro ops) Simulated system.cpu.committedInsts_total 14449 # Number of Instructions Simulated -system.cpu.cpi 2.741643 # CPI: Cycles Per Instruction -system.cpu.cpi_total 2.741643 # CPI: Total CPI of All Threads -system.cpu.ipc 0.364745 # IPC: Instructions Per Cycle -system.cpu.ipc_total 0.364745 # IPC: Total IPC of All Threads -system.cpu.int_regfile_reads 32757 # number of integer regfile reads -system.cpu.int_regfile_writes 18209 # number of integer regfile writes -system.cpu.misc_regfile_reads 7073 # number of misc regfile reads +system.cpu.cpi 2.806423 # CPI: Cycles Per Instruction +system.cpu.cpi_total 2.806423 # CPI: Total CPI of All Threads +system.cpu.ipc 0.356326 # IPC: Instructions Per Cycle +system.cpu.ipc_total 0.356326 # IPC: Total IPC of All Threads +system.cpu.int_regfile_reads 32739 # number of integer regfile reads +system.cpu.int_regfile_writes 18191 # number of integer regfile writes +system.cpu.misc_regfile_reads 7070 # number of misc regfile reads system.cpu.misc_regfile_writes 569 # number of misc regfile writes system.cpu.icache.replacements 0 # number of replacements -system.cpu.icache.tagsinuse 201.055469 # Cycle average of tags in use -system.cpu.icache.total_refs 5034 # Total number of references to valid blocks. -system.cpu.icache.sampled_refs 340 # Sample count of references to valid blocks. -system.cpu.icache.avg_refs 14.805882 # Average number of references to valid blocks. +system.cpu.icache.tagsinuse 199.218311 # Cycle average of tags in use +system.cpu.icache.total_refs 5020 # Total number of references to valid blocks. +system.cpu.icache.sampled_refs 339 # Sample count of references to valid blocks. +system.cpu.icache.avg_refs 14.808260 # Average number of references to valid blocks. system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit. -system.cpu.icache.occ_blocks::cpu.inst 201.055469 # Average occupied blocks per requestor -system.cpu.icache.occ_percent::cpu.inst 0.098172 # Average percentage of cache occupancy -system.cpu.icache.occ_percent::total 0.098172 # Average percentage of cache occupancy -system.cpu.icache.ReadReq_hits::cpu.inst 5034 # number of ReadReq hits -system.cpu.icache.ReadReq_hits::total 5034 # number of ReadReq hits -system.cpu.icache.demand_hits::cpu.inst 5034 # number of demand (read+write) hits -system.cpu.icache.demand_hits::total 5034 # number of demand (read+write) hits -system.cpu.icache.overall_hits::cpu.inst 5034 # number of overall hits -system.cpu.icache.overall_hits::total 5034 # number of overall hits -system.cpu.icache.ReadReq_misses::cpu.inst 482 # number of ReadReq misses -system.cpu.icache.ReadReq_misses::total 482 # number of ReadReq misses -system.cpu.icache.demand_misses::cpu.inst 482 # number of demand (read+write) misses -system.cpu.icache.demand_misses::total 482 # number of demand (read+write) misses -system.cpu.icache.overall_misses::cpu.inst 482 # number of overall misses -system.cpu.icache.overall_misses::total 482 # number of overall misses -system.cpu.icache.ReadReq_miss_latency::cpu.inst 16634500 # number of ReadReq miss cycles -system.cpu.icache.ReadReq_miss_latency::total 16634500 # number of ReadReq miss cycles -system.cpu.icache.demand_miss_latency::cpu.inst 16634500 # number of demand (read+write) miss cycles -system.cpu.icache.demand_miss_latency::total 16634500 # number of demand (read+write) miss cycles -system.cpu.icache.overall_miss_latency::cpu.inst 16634500 # number of overall miss cycles -system.cpu.icache.overall_miss_latency::total 16634500 # number of overall miss cycles -system.cpu.icache.ReadReq_accesses::cpu.inst 5516 # number of ReadReq accesses(hits+misses) -system.cpu.icache.ReadReq_accesses::total 5516 # number of ReadReq accesses(hits+misses) -system.cpu.icache.demand_accesses::cpu.inst 5516 # number of demand (read+write) accesses -system.cpu.icache.demand_accesses::total 5516 # number of demand (read+write) accesses -system.cpu.icache.overall_accesses::cpu.inst 5516 # number of overall (read+write) accesses -system.cpu.icache.overall_accesses::total 5516 # number of overall (read+write) accesses -system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.087382 # miss rate for ReadReq accesses -system.cpu.icache.ReadReq_miss_rate::total 0.087382 # miss rate for ReadReq accesses -system.cpu.icache.demand_miss_rate::cpu.inst 0.087382 # miss rate for demand accesses -system.cpu.icache.demand_miss_rate::total 0.087382 # miss rate for demand accesses -system.cpu.icache.overall_miss_rate::cpu.inst 0.087382 # miss rate for overall accesses -system.cpu.icache.overall_miss_rate::total 0.087382 # miss rate for overall accesses -system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 34511.410788 # average ReadReq miss latency -system.cpu.icache.ReadReq_avg_miss_latency::total 34511.410788 # average ReadReq miss latency -system.cpu.icache.demand_avg_miss_latency::cpu.inst 34511.410788 # average overall miss latency -system.cpu.icache.demand_avg_miss_latency::total 34511.410788 # average overall miss latency -system.cpu.icache.overall_avg_miss_latency::cpu.inst 34511.410788 # average overall miss latency -system.cpu.icache.overall_avg_miss_latency::total 34511.410788 # average overall miss latency +system.cpu.icache.occ_blocks::cpu.inst 199.218311 # Average occupied blocks per requestor +system.cpu.icache.occ_percent::cpu.inst 0.097275 # Average percentage of cache occupancy +system.cpu.icache.occ_percent::total 0.097275 # Average percentage of cache occupancy +system.cpu.icache.ReadReq_hits::cpu.inst 5020 # number of ReadReq hits +system.cpu.icache.ReadReq_hits::total 5020 # number of ReadReq hits +system.cpu.icache.demand_hits::cpu.inst 5020 # number of demand (read+write) hits +system.cpu.icache.demand_hits::total 5020 # number of demand (read+write) hits +system.cpu.icache.overall_hits::cpu.inst 5020 # number of overall hits +system.cpu.icache.overall_hits::total 5020 # number of overall hits +system.cpu.icache.ReadReq_misses::cpu.inst 480 # number of ReadReq misses +system.cpu.icache.ReadReq_misses::total 480 # number of ReadReq misses +system.cpu.icache.demand_misses::cpu.inst 480 # number of demand (read+write) misses +system.cpu.icache.demand_misses::total 480 # number of demand (read+write) misses +system.cpu.icache.overall_misses::cpu.inst 480 # number of overall misses +system.cpu.icache.overall_misses::total 480 # number of overall misses +system.cpu.icache.ReadReq_miss_latency::cpu.inst 16877500 # number of ReadReq miss cycles +system.cpu.icache.ReadReq_miss_latency::total 16877500 # number of ReadReq miss cycles +system.cpu.icache.demand_miss_latency::cpu.inst 16877500 # number of demand (read+write) miss cycles +system.cpu.icache.demand_miss_latency::total 16877500 # number of demand (read+write) miss cycles +system.cpu.icache.overall_miss_latency::cpu.inst 16877500 # number of overall miss cycles +system.cpu.icache.overall_miss_latency::total 16877500 # number of overall miss cycles +system.cpu.icache.ReadReq_accesses::cpu.inst 5500 # number of ReadReq accesses(hits+misses) +system.cpu.icache.ReadReq_accesses::total 5500 # number of ReadReq accesses(hits+misses) +system.cpu.icache.demand_accesses::cpu.inst 5500 # number of demand (read+write) accesses +system.cpu.icache.demand_accesses::total 5500 # number of demand (read+write) accesses +system.cpu.icache.overall_accesses::cpu.inst 5500 # number of overall (read+write) accesses +system.cpu.icache.overall_accesses::total 5500 # number of overall (read+write) accesses +system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.087273 # miss rate for ReadReq accesses +system.cpu.icache.ReadReq_miss_rate::total 0.087273 # miss rate for ReadReq accesses +system.cpu.icache.demand_miss_rate::cpu.inst 0.087273 # miss rate for demand accesses +system.cpu.icache.demand_miss_rate::total 0.087273 # miss rate for demand accesses +system.cpu.icache.overall_miss_rate::cpu.inst 0.087273 # miss rate for overall accesses +system.cpu.icache.overall_miss_rate::total 0.087273 # miss rate for overall accesses +system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 35161.458333 # average ReadReq miss latency +system.cpu.icache.ReadReq_avg_miss_latency::total 35161.458333 # average ReadReq miss latency +system.cpu.icache.demand_avg_miss_latency::cpu.inst 35161.458333 # average overall miss latency +system.cpu.icache.demand_avg_miss_latency::total 35161.458333 # average overall miss latency +system.cpu.icache.overall_avg_miss_latency::cpu.inst 35161.458333 # average overall miss latency +system.cpu.icache.overall_avg_miss_latency::total 35161.458333 # average overall miss latency system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked @@ -344,98 +344,98 @@ system.cpu.icache.avg_blocked_cycles::no_mshrs nan system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.cpu.icache.fast_writes 0 # number of fast writes performed system.cpu.icache.cache_copies 0 # number of cache copies performed -system.cpu.icache.ReadReq_mshr_hits::cpu.inst 142 # number of ReadReq MSHR hits -system.cpu.icache.ReadReq_mshr_hits::total 142 # number of ReadReq MSHR hits -system.cpu.icache.demand_mshr_hits::cpu.inst 142 # number of demand (read+write) MSHR hits -system.cpu.icache.demand_mshr_hits::total 142 # number of demand (read+write) MSHR hits -system.cpu.icache.overall_mshr_hits::cpu.inst 142 # number of overall MSHR hits -system.cpu.icache.overall_mshr_hits::total 142 # number of overall MSHR hits -system.cpu.icache.ReadReq_mshr_misses::cpu.inst 340 # number of ReadReq MSHR misses -system.cpu.icache.ReadReq_mshr_misses::total 340 # number of ReadReq MSHR misses -system.cpu.icache.demand_mshr_misses::cpu.inst 340 # number of demand (read+write) MSHR misses -system.cpu.icache.demand_mshr_misses::total 340 # number of demand (read+write) MSHR misses -system.cpu.icache.overall_mshr_misses::cpu.inst 340 # number of overall MSHR misses -system.cpu.icache.overall_mshr_misses::total 340 # number of overall MSHR misses -system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 11937500 # number of ReadReq MSHR miss cycles -system.cpu.icache.ReadReq_mshr_miss_latency::total 11937500 # number of ReadReq MSHR miss cycles -system.cpu.icache.demand_mshr_miss_latency::cpu.inst 11937500 # number of demand (read+write) MSHR miss cycles -system.cpu.icache.demand_mshr_miss_latency::total 11937500 # number of demand (read+write) MSHR miss cycles -system.cpu.icache.overall_mshr_miss_latency::cpu.inst 11937500 # number of overall MSHR miss cycles -system.cpu.icache.overall_mshr_miss_latency::total 11937500 # number of overall MSHR miss cycles -system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.061639 # mshr miss rate for ReadReq accesses -system.cpu.icache.ReadReq_mshr_miss_rate::total 0.061639 # mshr miss rate for ReadReq accesses -system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.061639 # mshr miss rate for demand accesses -system.cpu.icache.demand_mshr_miss_rate::total 0.061639 # mshr miss rate for demand accesses -system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.061639 # mshr miss rate for overall accesses -system.cpu.icache.overall_mshr_miss_rate::total 0.061639 # mshr miss rate for overall accesses -system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 35110.294118 # average ReadReq mshr miss latency -system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 35110.294118 # average ReadReq mshr miss latency -system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 35110.294118 # average overall mshr miss latency -system.cpu.icache.demand_avg_mshr_miss_latency::total 35110.294118 # average overall mshr miss latency -system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 35110.294118 # average overall mshr miss latency -system.cpu.icache.overall_avg_mshr_miss_latency::total 35110.294118 # average overall mshr miss latency +system.cpu.icache.ReadReq_mshr_hits::cpu.inst 141 # number of ReadReq MSHR hits +system.cpu.icache.ReadReq_mshr_hits::total 141 # number of ReadReq MSHR hits +system.cpu.icache.demand_mshr_hits::cpu.inst 141 # number of demand (read+write) MSHR hits +system.cpu.icache.demand_mshr_hits::total 141 # number of demand (read+write) MSHR hits +system.cpu.icache.overall_mshr_hits::cpu.inst 141 # number of overall MSHR hits +system.cpu.icache.overall_mshr_hits::total 141 # number of overall MSHR hits +system.cpu.icache.ReadReq_mshr_misses::cpu.inst 339 # number of ReadReq MSHR misses +system.cpu.icache.ReadReq_mshr_misses::total 339 # number of ReadReq MSHR misses +system.cpu.icache.demand_mshr_misses::cpu.inst 339 # number of demand (read+write) MSHR misses +system.cpu.icache.demand_mshr_misses::total 339 # number of demand (read+write) MSHR misses +system.cpu.icache.overall_mshr_misses::cpu.inst 339 # number of overall MSHR misses +system.cpu.icache.overall_mshr_misses::total 339 # number of overall MSHR misses +system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 12213000 # number of ReadReq MSHR miss cycles +system.cpu.icache.ReadReq_mshr_miss_latency::total 12213000 # number of ReadReq MSHR miss cycles +system.cpu.icache.demand_mshr_miss_latency::cpu.inst 12213000 # number of demand (read+write) MSHR miss cycles +system.cpu.icache.demand_mshr_miss_latency::total 12213000 # number of demand (read+write) MSHR miss cycles +system.cpu.icache.overall_mshr_miss_latency::cpu.inst 12213000 # number of overall MSHR miss cycles +system.cpu.icache.overall_mshr_miss_latency::total 12213000 # number of overall MSHR miss cycles +system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.061636 # mshr miss rate for ReadReq accesses +system.cpu.icache.ReadReq_mshr_miss_rate::total 0.061636 # mshr miss rate for ReadReq accesses +system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.061636 # mshr miss rate for demand accesses +system.cpu.icache.demand_mshr_miss_rate::total 0.061636 # mshr miss rate for demand accesses +system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.061636 # mshr miss rate for overall accesses +system.cpu.icache.overall_mshr_miss_rate::total 0.061636 # mshr miss rate for overall accesses +system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 36026.548673 # average ReadReq mshr miss latency +system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 36026.548673 # average ReadReq mshr miss latency +system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 36026.548673 # average overall mshr miss latency +system.cpu.icache.demand_avg_mshr_miss_latency::total 36026.548673 # average overall mshr miss latency +system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 36026.548673 # average overall mshr miss latency +system.cpu.icache.overall_avg_mshr_miss_latency::total 36026.548673 # average overall mshr miss latency system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate system.cpu.dcache.replacements 0 # number of replacements -system.cpu.dcache.tagsinuse 103.574586 # Cycle average of tags in use -system.cpu.dcache.total_refs 4084 # Total number of references to valid blocks. +system.cpu.dcache.tagsinuse 102.764065 # Cycle average of tags in use +system.cpu.dcache.total_refs 4075 # Total number of references to valid blocks. system.cpu.dcache.sampled_refs 146 # Sample count of references to valid blocks. -system.cpu.dcache.avg_refs 27.972603 # Average number of references to valid blocks. +system.cpu.dcache.avg_refs 27.910959 # Average number of references to valid blocks. system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit. -system.cpu.dcache.occ_blocks::cpu.data 103.574586 # Average occupied blocks per requestor -system.cpu.dcache.occ_percent::cpu.data 0.025287 # Average percentage of cache occupancy -system.cpu.dcache.occ_percent::total 0.025287 # Average percentage of cache occupancy -system.cpu.dcache.ReadReq_hits::cpu.data 3044 # number of ReadReq hits -system.cpu.dcache.ReadReq_hits::total 3044 # number of ReadReq hits -system.cpu.dcache.WriteReq_hits::cpu.data 1034 # number of WriteReq hits -system.cpu.dcache.WriteReq_hits::total 1034 # number of WriteReq hits +system.cpu.dcache.occ_blocks::cpu.data 102.764065 # Average occupied blocks per requestor +system.cpu.dcache.occ_percent::cpu.data 0.025089 # Average percentage of cache occupancy +system.cpu.dcache.occ_percent::total 0.025089 # Average percentage of cache occupancy +system.cpu.dcache.ReadReq_hits::cpu.data 3036 # number of ReadReq hits +system.cpu.dcache.ReadReq_hits::total 3036 # number of ReadReq hits +system.cpu.dcache.WriteReq_hits::cpu.data 1033 # number of WriteReq hits +system.cpu.dcache.WriteReq_hits::total 1033 # number of WriteReq hits system.cpu.dcache.SwapReq_hits::cpu.data 6 # number of SwapReq hits system.cpu.dcache.SwapReq_hits::total 6 # number of SwapReq hits -system.cpu.dcache.demand_hits::cpu.data 4078 # number of demand (read+write) hits -system.cpu.dcache.demand_hits::total 4078 # number of demand (read+write) hits -system.cpu.dcache.overall_hits::cpu.data 4078 # number of overall hits -system.cpu.dcache.overall_hits::total 4078 # number of overall hits -system.cpu.dcache.ReadReq_misses::cpu.data 116 # number of ReadReq misses -system.cpu.dcache.ReadReq_misses::total 116 # number of ReadReq misses -system.cpu.dcache.WriteReq_misses::cpu.data 408 # number of WriteReq misses -system.cpu.dcache.WriteReq_misses::total 408 # number of WriteReq misses -system.cpu.dcache.demand_misses::cpu.data 524 # number of demand (read+write) misses -system.cpu.dcache.demand_misses::total 524 # number of demand (read+write) misses -system.cpu.dcache.overall_misses::cpu.data 524 # number of overall misses -system.cpu.dcache.overall_misses::total 524 # number of overall misses -system.cpu.dcache.ReadReq_miss_latency::cpu.data 4022000 # number of ReadReq miss cycles -system.cpu.dcache.ReadReq_miss_latency::total 4022000 # number of ReadReq miss cycles -system.cpu.dcache.WriteReq_miss_latency::cpu.data 14592500 # number of WriteReq miss cycles -system.cpu.dcache.WriteReq_miss_latency::total 14592500 # number of WriteReq miss cycles -system.cpu.dcache.demand_miss_latency::cpu.data 18614500 # number of demand (read+write) miss cycles -system.cpu.dcache.demand_miss_latency::total 18614500 # number of demand (read+write) miss cycles -system.cpu.dcache.overall_miss_latency::cpu.data 18614500 # number of overall miss cycles -system.cpu.dcache.overall_miss_latency::total 18614500 # number of overall miss cycles -system.cpu.dcache.ReadReq_accesses::cpu.data 3160 # number of ReadReq accesses(hits+misses) -system.cpu.dcache.ReadReq_accesses::total 3160 # number of ReadReq accesses(hits+misses) +system.cpu.dcache.demand_hits::cpu.data 4069 # number of demand (read+write) hits +system.cpu.dcache.demand_hits::total 4069 # number of demand (read+write) hits +system.cpu.dcache.overall_hits::cpu.data 4069 # number of overall hits +system.cpu.dcache.overall_hits::total 4069 # number of overall hits +system.cpu.dcache.ReadReq_misses::cpu.data 121 # number of ReadReq misses +system.cpu.dcache.ReadReq_misses::total 121 # number of ReadReq misses +system.cpu.dcache.WriteReq_misses::cpu.data 409 # number of WriteReq misses +system.cpu.dcache.WriteReq_misses::total 409 # number of WriteReq misses +system.cpu.dcache.demand_misses::cpu.data 530 # number of demand (read+write) misses +system.cpu.dcache.demand_misses::total 530 # number of demand (read+write) misses +system.cpu.dcache.overall_misses::cpu.data 530 # number of overall misses +system.cpu.dcache.overall_misses::total 530 # number of overall misses +system.cpu.dcache.ReadReq_miss_latency::cpu.data 4649500 # number of ReadReq miss cycles +system.cpu.dcache.ReadReq_miss_latency::total 4649500 # number of ReadReq miss cycles +system.cpu.dcache.WriteReq_miss_latency::cpu.data 17651000 # number of WriteReq miss cycles +system.cpu.dcache.WriteReq_miss_latency::total 17651000 # number of WriteReq miss cycles +system.cpu.dcache.demand_miss_latency::cpu.data 22300500 # number of demand (read+write) miss cycles +system.cpu.dcache.demand_miss_latency::total 22300500 # number of demand (read+write) miss cycles +system.cpu.dcache.overall_miss_latency::cpu.data 22300500 # number of overall miss cycles +system.cpu.dcache.overall_miss_latency::total 22300500 # number of overall miss cycles +system.cpu.dcache.ReadReq_accesses::cpu.data 3157 # number of ReadReq accesses(hits+misses) +system.cpu.dcache.ReadReq_accesses::total 3157 # number of ReadReq accesses(hits+misses) system.cpu.dcache.WriteReq_accesses::cpu.data 1442 # number of WriteReq accesses(hits+misses) system.cpu.dcache.WriteReq_accesses::total 1442 # number of WriteReq accesses(hits+misses) system.cpu.dcache.SwapReq_accesses::cpu.data 6 # number of SwapReq accesses(hits+misses) system.cpu.dcache.SwapReq_accesses::total 6 # number of SwapReq accesses(hits+misses) -system.cpu.dcache.demand_accesses::cpu.data 4602 # number of demand (read+write) accesses -system.cpu.dcache.demand_accesses::total 4602 # number of demand (read+write) accesses -system.cpu.dcache.overall_accesses::cpu.data 4602 # number of overall (read+write) accesses -system.cpu.dcache.overall_accesses::total 4602 # number of overall (read+write) accesses -system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.036709 # miss rate for ReadReq accesses -system.cpu.dcache.ReadReq_miss_rate::total 0.036709 # miss rate for ReadReq accesses -system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.282940 # miss rate for WriteReq accesses -system.cpu.dcache.WriteReq_miss_rate::total 0.282940 # miss rate for WriteReq accesses -system.cpu.dcache.demand_miss_rate::cpu.data 0.113864 # miss rate for demand accesses -system.cpu.dcache.demand_miss_rate::total 0.113864 # miss rate for demand accesses -system.cpu.dcache.overall_miss_rate::cpu.data 0.113864 # miss rate for overall accesses -system.cpu.dcache.overall_miss_rate::total 0.113864 # miss rate for overall accesses -system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 34672.413793 # average ReadReq miss latency -system.cpu.dcache.ReadReq_avg_miss_latency::total 34672.413793 # average ReadReq miss latency -system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 35765.931373 # average WriteReq miss latency -system.cpu.dcache.WriteReq_avg_miss_latency::total 35765.931373 # average WriteReq miss latency -system.cpu.dcache.demand_avg_miss_latency::cpu.data 35523.854962 # average overall miss latency -system.cpu.dcache.demand_avg_miss_latency::total 35523.854962 # average overall miss latency -system.cpu.dcache.overall_avg_miss_latency::cpu.data 35523.854962 # average overall miss latency -system.cpu.dcache.overall_avg_miss_latency::total 35523.854962 # average overall miss latency +system.cpu.dcache.demand_accesses::cpu.data 4599 # number of demand (read+write) accesses +system.cpu.dcache.demand_accesses::total 4599 # number of demand (read+write) accesses +system.cpu.dcache.overall_accesses::cpu.data 4599 # number of overall (read+write) accesses +system.cpu.dcache.overall_accesses::total 4599 # number of overall (read+write) accesses +system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.038328 # miss rate for ReadReq accesses +system.cpu.dcache.ReadReq_miss_rate::total 0.038328 # miss rate for ReadReq accesses +system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.283634 # miss rate for WriteReq accesses +system.cpu.dcache.WriteReq_miss_rate::total 0.283634 # miss rate for WriteReq accesses +system.cpu.dcache.demand_miss_rate::cpu.data 0.115242 # miss rate for demand accesses +system.cpu.dcache.demand_miss_rate::total 0.115242 # miss rate for demand accesses +system.cpu.dcache.overall_miss_rate::cpu.data 0.115242 # miss rate for overall accesses +system.cpu.dcache.overall_miss_rate::total 0.115242 # miss rate for overall accesses +system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 38425.619835 # average ReadReq miss latency +system.cpu.dcache.ReadReq_avg_miss_latency::total 38425.619835 # average ReadReq miss latency +system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 43156.479218 # average WriteReq miss latency +system.cpu.dcache.WriteReq_avg_miss_latency::total 43156.479218 # average WriteReq miss latency +system.cpu.dcache.demand_avg_miss_latency::cpu.data 42076.415094 # average overall miss latency +system.cpu.dcache.demand_avg_miss_latency::total 42076.415094 # average overall miss latency +system.cpu.dcache.overall_avg_miss_latency::cpu.data 42076.415094 # average overall miss latency +system.cpu.dcache.overall_avg_miss_latency::total 42076.415094 # average overall miss latency system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked @@ -444,14 +444,14 @@ system.cpu.dcache.avg_blocked_cycles::no_mshrs nan system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.cpu.dcache.fast_writes 0 # number of fast writes performed system.cpu.dcache.cache_copies 0 # number of cache copies performed -system.cpu.dcache.ReadReq_mshr_hits::cpu.data 53 # number of ReadReq MSHR hits -system.cpu.dcache.ReadReq_mshr_hits::total 53 # number of ReadReq MSHR hits -system.cpu.dcache.WriteReq_mshr_hits::cpu.data 325 # number of WriteReq MSHR hits -system.cpu.dcache.WriteReq_mshr_hits::total 325 # number of WriteReq MSHR hits -system.cpu.dcache.demand_mshr_hits::cpu.data 378 # number of demand (read+write) MSHR hits -system.cpu.dcache.demand_mshr_hits::total 378 # number of demand (read+write) MSHR hits -system.cpu.dcache.overall_mshr_hits::cpu.data 378 # number of overall MSHR hits -system.cpu.dcache.overall_mshr_hits::total 378 # number of overall MSHR hits +system.cpu.dcache.ReadReq_mshr_hits::cpu.data 58 # number of ReadReq MSHR hits +system.cpu.dcache.ReadReq_mshr_hits::total 58 # number of ReadReq MSHR hits +system.cpu.dcache.WriteReq_mshr_hits::cpu.data 326 # number of WriteReq MSHR hits +system.cpu.dcache.WriteReq_mshr_hits::total 326 # number of WriteReq MSHR hits +system.cpu.dcache.demand_mshr_hits::cpu.data 384 # number of demand (read+write) MSHR hits +system.cpu.dcache.demand_mshr_hits::total 384 # number of demand (read+write) MSHR hits +system.cpu.dcache.overall_mshr_hits::cpu.data 384 # number of overall MSHR hits +system.cpu.dcache.overall_mshr_hits::total 384 # number of overall MSHR hits system.cpu.dcache.ReadReq_mshr_misses::cpu.data 63 # number of ReadReq MSHR misses system.cpu.dcache.ReadReq_mshr_misses::total 63 # number of ReadReq MSHR misses system.cpu.dcache.WriteReq_mshr_misses::cpu.data 83 # number of WriteReq MSHR misses @@ -460,103 +460,103 @@ system.cpu.dcache.demand_mshr_misses::cpu.data 146 system.cpu.dcache.demand_mshr_misses::total 146 # number of demand (read+write) MSHR misses system.cpu.dcache.overall_mshr_misses::cpu.data 146 # number of overall MSHR misses system.cpu.dcache.overall_mshr_misses::total 146 # number of overall MSHR misses -system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 2243500 # number of ReadReq MSHR miss cycles -system.cpu.dcache.ReadReq_mshr_miss_latency::total 2243500 # number of ReadReq MSHR miss cycles -system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 2978500 # number of WriteReq MSHR miss cycles -system.cpu.dcache.WriteReq_mshr_miss_latency::total 2978500 # number of WriteReq MSHR miss cycles -system.cpu.dcache.demand_mshr_miss_latency::cpu.data 5222000 # number of demand (read+write) MSHR miss cycles -system.cpu.dcache.demand_mshr_miss_latency::total 5222000 # number of demand (read+write) MSHR miss cycles -system.cpu.dcache.overall_mshr_miss_latency::cpu.data 5222000 # number of overall MSHR miss cycles -system.cpu.dcache.overall_mshr_miss_latency::total 5222000 # number of overall MSHR miss cycles -system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.019937 # mshr miss rate for ReadReq accesses -system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.019937 # mshr miss rate for ReadReq accesses +system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 2518000 # number of ReadReq MSHR miss cycles +system.cpu.dcache.ReadReq_mshr_miss_latency::total 2518000 # number of ReadReq MSHR miss cycles +system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 3293000 # number of WriteReq MSHR miss cycles +system.cpu.dcache.WriteReq_mshr_miss_latency::total 3293000 # number of WriteReq MSHR miss cycles +system.cpu.dcache.demand_mshr_miss_latency::cpu.data 5811000 # number of demand (read+write) MSHR miss cycles +system.cpu.dcache.demand_mshr_miss_latency::total 5811000 # number of demand (read+write) MSHR miss cycles +system.cpu.dcache.overall_mshr_miss_latency::cpu.data 5811000 # number of overall MSHR miss cycles +system.cpu.dcache.overall_mshr_miss_latency::total 5811000 # number of overall MSHR miss cycles +system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.019956 # mshr miss rate for ReadReq accesses +system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.019956 # mshr miss rate for ReadReq accesses system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.057559 # mshr miss rate for WriteReq accesses system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.057559 # mshr miss rate for WriteReq accesses -system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.031725 # mshr miss rate for demand accesses -system.cpu.dcache.demand_mshr_miss_rate::total 0.031725 # mshr miss rate for demand accesses -system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.031725 # mshr miss rate for overall accesses -system.cpu.dcache.overall_mshr_miss_rate::total 0.031725 # mshr miss rate for overall accesses -system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 35611.111111 # average ReadReq mshr miss latency -system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 35611.111111 # average ReadReq mshr miss latency -system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 35885.542169 # average WriteReq mshr miss latency -system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 35885.542169 # average WriteReq mshr miss latency -system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 35767.123288 # average overall mshr miss latency -system.cpu.dcache.demand_avg_mshr_miss_latency::total 35767.123288 # average overall mshr miss latency -system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 35767.123288 # average overall mshr miss latency -system.cpu.dcache.overall_avg_mshr_miss_latency::total 35767.123288 # average overall mshr miss latency +system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.031746 # mshr miss rate for demand accesses +system.cpu.dcache.demand_mshr_miss_rate::total 0.031746 # mshr miss rate for demand accesses +system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.031746 # mshr miss rate for overall accesses +system.cpu.dcache.overall_mshr_miss_rate::total 0.031746 # mshr miss rate for overall accesses +system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 39968.253968 # average ReadReq mshr miss latency +system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 39968.253968 # average ReadReq mshr miss latency +system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 39674.698795 # average WriteReq mshr miss latency +system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 39674.698795 # average WriteReq mshr miss latency +system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 39801.369863 # average overall mshr miss latency +system.cpu.dcache.demand_avg_mshr_miss_latency::total 39801.369863 # average overall mshr miss latency +system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 39801.369863 # average overall mshr miss latency +system.cpu.dcache.overall_avg_mshr_miss_latency::total 39801.369863 # average overall mshr miss latency system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate system.cpu.l2cache.replacements 0 # number of replacements -system.cpu.l2cache.tagsinuse 236.586962 # Cycle average of tags in use +system.cpu.l2cache.tagsinuse 234.467813 # Cycle average of tags in use system.cpu.l2cache.total_refs 2 # Total number of references to valid blocks. -system.cpu.l2cache.sampled_refs 401 # Sample count of references to valid blocks. -system.cpu.l2cache.avg_refs 0.004988 # Average number of references to valid blocks. +system.cpu.l2cache.sampled_refs 400 # Sample count of references to valid blocks. +system.cpu.l2cache.avg_refs 0.005000 # Average number of references to valid blocks. system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit. -system.cpu.l2cache.occ_blocks::cpu.inst 200.308921 # Average occupied blocks per requestor -system.cpu.l2cache.occ_blocks::cpu.data 36.278041 # Average occupied blocks per requestor -system.cpu.l2cache.occ_percent::cpu.inst 0.006113 # Average percentage of cache occupancy -system.cpu.l2cache.occ_percent::cpu.data 0.001107 # Average percentage of cache occupancy -system.cpu.l2cache.occ_percent::total 0.007220 # Average percentage of cache occupancy +system.cpu.l2cache.occ_blocks::cpu.inst 198.479082 # Average occupied blocks per requestor +system.cpu.l2cache.occ_blocks::cpu.data 35.988731 # Average occupied blocks per requestor +system.cpu.l2cache.occ_percent::cpu.inst 0.006057 # Average percentage of cache occupancy +system.cpu.l2cache.occ_percent::cpu.data 0.001098 # Average percentage of cache occupancy +system.cpu.l2cache.occ_percent::total 0.007155 # Average percentage of cache occupancy system.cpu.l2cache.ReadReq_hits::cpu.inst 2 # number of ReadReq hits system.cpu.l2cache.ReadReq_hits::total 2 # number of ReadReq hits system.cpu.l2cache.demand_hits::cpu.inst 2 # number of demand (read+write) hits system.cpu.l2cache.demand_hits::total 2 # number of demand (read+write) hits system.cpu.l2cache.overall_hits::cpu.inst 2 # number of overall hits system.cpu.l2cache.overall_hits::total 2 # number of overall hits -system.cpu.l2cache.ReadReq_misses::cpu.inst 338 # number of ReadReq misses +system.cpu.l2cache.ReadReq_misses::cpu.inst 337 # number of ReadReq misses system.cpu.l2cache.ReadReq_misses::cpu.data 63 # number of ReadReq misses -system.cpu.l2cache.ReadReq_misses::total 401 # number of ReadReq misses +system.cpu.l2cache.ReadReq_misses::total 400 # number of ReadReq misses system.cpu.l2cache.ReadExReq_misses::cpu.data 83 # number of ReadExReq misses system.cpu.l2cache.ReadExReq_misses::total 83 # number of ReadExReq misses -system.cpu.l2cache.demand_misses::cpu.inst 338 # number of demand (read+write) misses +system.cpu.l2cache.demand_misses::cpu.inst 337 # number of demand (read+write) misses system.cpu.l2cache.demand_misses::cpu.data 146 # number of demand (read+write) misses -system.cpu.l2cache.demand_misses::total 484 # number of demand (read+write) misses -system.cpu.l2cache.overall_misses::cpu.inst 338 # number of overall misses +system.cpu.l2cache.demand_misses::total 483 # number of demand (read+write) misses +system.cpu.l2cache.overall_misses::cpu.inst 337 # number of overall misses system.cpu.l2cache.overall_misses::cpu.data 146 # number of overall misses -system.cpu.l2cache.overall_misses::total 484 # number of overall misses -system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 11581500 # number of ReadReq miss cycles -system.cpu.l2cache.ReadReq_miss_latency::cpu.data 2169000 # number of ReadReq miss cycles -system.cpu.l2cache.ReadReq_miss_latency::total 13750500 # number of ReadReq miss cycles -system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 2869000 # number of ReadExReq miss cycles -system.cpu.l2cache.ReadExReq_miss_latency::total 2869000 # number of ReadExReq miss cycles -system.cpu.l2cache.demand_miss_latency::cpu.inst 11581500 # number of demand (read+write) miss cycles -system.cpu.l2cache.demand_miss_latency::cpu.data 5038000 # number of demand (read+write) miss cycles -system.cpu.l2cache.demand_miss_latency::total 16619500 # number of demand (read+write) miss cycles -system.cpu.l2cache.overall_miss_latency::cpu.inst 11581500 # number of overall miss cycles -system.cpu.l2cache.overall_miss_latency::cpu.data 5038000 # number of overall miss cycles -system.cpu.l2cache.overall_miss_latency::total 16619500 # number of overall miss cycles -system.cpu.l2cache.ReadReq_accesses::cpu.inst 340 # number of ReadReq accesses(hits+misses) +system.cpu.l2cache.overall_misses::total 483 # number of overall misses +system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 11867000 # number of ReadReq miss cycles +system.cpu.l2cache.ReadReq_miss_latency::cpu.data 2431500 # number of ReadReq miss cycles +system.cpu.l2cache.ReadReq_miss_latency::total 14298500 # number of ReadReq miss cycles +system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 3194500 # number of ReadExReq miss cycles +system.cpu.l2cache.ReadExReq_miss_latency::total 3194500 # number of ReadExReq miss cycles +system.cpu.l2cache.demand_miss_latency::cpu.inst 11867000 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_latency::cpu.data 5626000 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_latency::total 17493000 # number of demand (read+write) miss cycles +system.cpu.l2cache.overall_miss_latency::cpu.inst 11867000 # number of overall miss cycles +system.cpu.l2cache.overall_miss_latency::cpu.data 5626000 # number of overall miss cycles +system.cpu.l2cache.overall_miss_latency::total 17493000 # number of overall miss cycles +system.cpu.l2cache.ReadReq_accesses::cpu.inst 339 # number of ReadReq accesses(hits+misses) system.cpu.l2cache.ReadReq_accesses::cpu.data 63 # number of ReadReq accesses(hits+misses) -system.cpu.l2cache.ReadReq_accesses::total 403 # number of ReadReq accesses(hits+misses) +system.cpu.l2cache.ReadReq_accesses::total 402 # number of ReadReq accesses(hits+misses) system.cpu.l2cache.ReadExReq_accesses::cpu.data 83 # number of ReadExReq accesses(hits+misses) system.cpu.l2cache.ReadExReq_accesses::total 83 # number of ReadExReq accesses(hits+misses) -system.cpu.l2cache.demand_accesses::cpu.inst 340 # number of demand (read+write) accesses +system.cpu.l2cache.demand_accesses::cpu.inst 339 # number of demand (read+write) accesses system.cpu.l2cache.demand_accesses::cpu.data 146 # number of demand (read+write) accesses -system.cpu.l2cache.demand_accesses::total 486 # number of demand (read+write) accesses -system.cpu.l2cache.overall_accesses::cpu.inst 340 # number of overall (read+write) accesses +system.cpu.l2cache.demand_accesses::total 485 # number of demand (read+write) accesses +system.cpu.l2cache.overall_accesses::cpu.inst 339 # number of overall (read+write) accesses system.cpu.l2cache.overall_accesses::cpu.data 146 # number of overall (read+write) accesses -system.cpu.l2cache.overall_accesses::total 486 # number of overall (read+write) accesses -system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.994118 # miss rate for ReadReq accesses +system.cpu.l2cache.overall_accesses::total 485 # number of overall (read+write) accesses +system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.994100 # miss rate for ReadReq accesses system.cpu.l2cache.ReadReq_miss_rate::cpu.data 1 # miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_miss_rate::total 0.995037 # miss rate for ReadReq accesses +system.cpu.l2cache.ReadReq_miss_rate::total 0.995025 # miss rate for ReadReq accesses system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 1 # miss rate for ReadExReq accesses system.cpu.l2cache.ReadExReq_miss_rate::total 1 # miss rate for ReadExReq accesses -system.cpu.l2cache.demand_miss_rate::cpu.inst 0.994118 # miss rate for demand accesses +system.cpu.l2cache.demand_miss_rate::cpu.inst 0.994100 # miss rate for demand accesses system.cpu.l2cache.demand_miss_rate::cpu.data 1 # miss rate for demand accesses -system.cpu.l2cache.demand_miss_rate::total 0.995885 # miss rate for demand accesses -system.cpu.l2cache.overall_miss_rate::cpu.inst 0.994118 # miss rate for overall accesses +system.cpu.l2cache.demand_miss_rate::total 0.995876 # miss rate for demand accesses +system.cpu.l2cache.overall_miss_rate::cpu.inst 0.994100 # miss rate for overall accesses system.cpu.l2cache.overall_miss_rate::cpu.data 1 # miss rate for overall accesses -system.cpu.l2cache.overall_miss_rate::total 0.995885 # miss rate for overall accesses -system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 34264.792899 # average ReadReq miss latency -system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 34428.571429 # average ReadReq miss latency -system.cpu.l2cache.ReadReq_avg_miss_latency::total 34290.523691 # average ReadReq miss latency -system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 34566.265060 # average ReadExReq miss latency -system.cpu.l2cache.ReadExReq_avg_miss_latency::total 34566.265060 # average ReadExReq miss latency -system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 34264.792899 # average overall miss latency -system.cpu.l2cache.demand_avg_miss_latency::cpu.data 34506.849315 # average overall miss latency -system.cpu.l2cache.demand_avg_miss_latency::total 34337.809917 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 34264.792899 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::cpu.data 34506.849315 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::total 34337.809917 # average overall miss latency +system.cpu.l2cache.overall_miss_rate::total 0.995876 # miss rate for overall accesses +system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 35213.649852 # average ReadReq miss latency +system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 38595.238095 # average ReadReq miss latency +system.cpu.l2cache.ReadReq_avg_miss_latency::total 35746.250000 # average ReadReq miss latency +system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 38487.951807 # average ReadExReq miss latency +system.cpu.l2cache.ReadExReq_avg_miss_latency::total 38487.951807 # average ReadExReq miss latency +system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 35213.649852 # average overall miss latency +system.cpu.l2cache.demand_avg_miss_latency::cpu.data 38534.246575 # average overall miss latency +system.cpu.l2cache.demand_avg_miss_latency::total 36217.391304 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 35213.649852 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::cpu.data 38534.246575 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::total 36217.391304 # average overall miss latency system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked @@ -565,50 +565,50 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.cpu.l2cache.fast_writes 0 # number of fast writes performed system.cpu.l2cache.cache_copies 0 # number of cache copies performed -system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 338 # number of ReadReq MSHR misses +system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 337 # number of ReadReq MSHR misses system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 63 # number of ReadReq MSHR misses -system.cpu.l2cache.ReadReq_mshr_misses::total 401 # number of ReadReq MSHR misses +system.cpu.l2cache.ReadReq_mshr_misses::total 400 # number of ReadReq MSHR misses system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 83 # number of ReadExReq MSHR misses system.cpu.l2cache.ReadExReq_mshr_misses::total 83 # number of ReadExReq MSHR misses -system.cpu.l2cache.demand_mshr_misses::cpu.inst 338 # number of demand (read+write) MSHR misses +system.cpu.l2cache.demand_mshr_misses::cpu.inst 337 # number of demand (read+write) MSHR misses system.cpu.l2cache.demand_mshr_misses::cpu.data 146 # number of demand (read+write) MSHR misses -system.cpu.l2cache.demand_mshr_misses::total 484 # number of demand (read+write) MSHR misses -system.cpu.l2cache.overall_mshr_misses::cpu.inst 338 # number of overall MSHR misses +system.cpu.l2cache.demand_mshr_misses::total 483 # number of demand (read+write) MSHR misses +system.cpu.l2cache.overall_mshr_misses::cpu.inst 337 # number of overall MSHR misses system.cpu.l2cache.overall_mshr_misses::cpu.data 146 # number of overall MSHR misses -system.cpu.l2cache.overall_mshr_misses::total 484 # number of overall MSHR misses -system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 10495000 # number of ReadReq MSHR miss cycles -system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 1969500 # number of ReadReq MSHR miss cycles -system.cpu.l2cache.ReadReq_mshr_miss_latency::total 12464500 # number of ReadReq MSHR miss cycles -system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 2607500 # number of ReadExReq MSHR miss cycles -system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 2607500 # number of ReadExReq MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 10495000 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 4577000 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::total 15072000 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 10495000 # number of overall MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 4577000 # number of overall MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::total 15072000 # number of overall MSHR miss cycles -system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.994118 # mshr miss rate for ReadReq accesses +system.cpu.l2cache.overall_mshr_misses::total 483 # number of overall MSHR misses +system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 10794500 # number of ReadReq MSHR miss cycles +system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 2238500 # number of ReadReq MSHR miss cycles +system.cpu.l2cache.ReadReq_mshr_miss_latency::total 13033000 # number of ReadReq MSHR miss cycles +system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 2937500 # number of ReadExReq MSHR miss cycles +system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 2937500 # number of ReadExReq MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 10794500 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 5176000 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::total 15970500 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 10794500 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 5176000 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::total 15970500 # number of overall MSHR miss cycles +system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.994100 # mshr miss rate for ReadReq accesses system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.995037 # mshr miss rate for ReadReq accesses +system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.995025 # mshr miss rate for ReadReq accesses system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadExReq accesses system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 1 # mshr miss rate for ReadExReq accesses -system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.994118 # mshr miss rate for demand accesses +system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.994100 # mshr miss rate for demand accesses system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 1 # mshr miss rate for demand accesses -system.cpu.l2cache.demand_mshr_miss_rate::total 0.995885 # mshr miss rate for demand accesses -system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.994118 # mshr miss rate for overall accesses +system.cpu.l2cache.demand_mshr_miss_rate::total 0.995876 # mshr miss rate for demand accesses +system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.994100 # mshr miss rate for overall accesses system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 1 # mshr miss rate for overall accesses -system.cpu.l2cache.overall_mshr_miss_rate::total 0.995885 # mshr miss rate for overall accesses -system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 31050.295858 # average ReadReq mshr miss latency -system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 31261.904762 # average ReadReq mshr miss latency -system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 31083.541147 # average ReadReq mshr miss latency -system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 31415.662651 # average ReadExReq mshr miss latency -system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 31415.662651 # average ReadExReq mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 31050.295858 # average overall mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 31349.315068 # average overall mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::total 31140.495868 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 31050.295858 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 31349.315068 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::total 31140.495868 # average overall mshr miss latency +system.cpu.l2cache.overall_mshr_miss_rate::total 0.995876 # mshr miss rate for overall accesses +system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 32031.157270 # average ReadReq mshr miss latency +system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 35531.746032 # average ReadReq mshr miss latency +system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 32582.500000 # average ReadReq mshr miss latency +system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 35391.566265 # average ReadExReq mshr miss latency +system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 35391.566265 # average ReadExReq mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 32031.157270 # average overall mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 35452.054795 # average overall mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::total 33065.217391 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 32031.157270 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 35452.054795 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::total 33065.217391 # average overall mshr miss latency system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate ---------- End Simulation Statistics ---------- diff --git a/tests/quick/se/02.insttest/ref/sparc/linux/simple-timing/config.ini b/tests/quick/se/02.insttest/ref/sparc/linux/simple-timing/config.ini index cfbf65944..10c1546b5 100644 --- a/tests/quick/se/02.insttest/ref/sparc/linux/simple-timing/config.ini +++ b/tests/quick/se/02.insttest/ref/sparc/linux/simple-timing/config.ini @@ -148,7 +148,7 @@ block_size=64 clock=1000 header_cycles=1 use_default_range=false -width=64 +width=8 master=system.cpu.l2cache.cpu_side slave=system.cpu.icache.mem_side system.cpu.dcache.mem_side @@ -180,7 +180,7 @@ block_size=64 clock=1000 header_cycles=1 use_default_range=false -width=64 +width=8 master=system.physmem.port[0] slave=system.system_port system.cpu.l2cache.mem_side diff --git a/tests/quick/se/02.insttest/ref/sparc/linux/simple-timing/simout b/tests/quick/se/02.insttest/ref/sparc/linux/simple-timing/simout index 423d84a63..71ca2d641 100755 --- a/tests/quick/se/02.insttest/ref/sparc/linux/simple-timing/simout +++ b/tests/quick/se/02.insttest/ref/sparc/linux/simple-timing/simout @@ -1,10 +1,10 @@ gem5 Simulator System. http://gem5.org gem5 is copyrighted software; use the --copyright option for details. -gem5 compiled Jun 4 2012 12:01:47 -gem5 started Jun 4 2012 14:45:13 +gem5 compiled Jul 2 2012 08:54:18 +gem5 started Jul 2 2012 11:31:22 gem5 executing on zizzer -command line: build/SPARC/gem5.opt -d build/SPARC/tests/opt/quick/se/02.insttest/sparc/linux/simple-timing -re tests/run.py build/SPARC/tests/opt/quick/se/02.insttest/sparc/linux/simple-timing +command line: build/SPARC/gem5.fast -d build/SPARC/tests/fast/quick/se/02.insttest/sparc/linux/simple-timing -re tests/run.py build/SPARC/tests/fast/quick/se/02.insttest/sparc/linux/simple-timing Global frequency set at 1000000000000 ticks per second info: Entering event queue @ 0. Starting simulation... Begining test of difficult SPARC instructions... @@ -18,4 +18,4 @@ LDTX: Passed LDTW: Passed STTW: Passed Done -Exiting @ tick 41800000 because target called exit() +Exiting @ tick 43120000 because target called exit() diff --git a/tests/quick/se/02.insttest/ref/sparc/linux/simple-timing/stats.txt b/tests/quick/se/02.insttest/ref/sparc/linux/simple-timing/stats.txt index f6532c6ee..54833842f 100644 --- a/tests/quick/se/02.insttest/ref/sparc/linux/simple-timing/stats.txt +++ b/tests/quick/se/02.insttest/ref/sparc/linux/simple-timing/stats.txt @@ -1,14 +1,14 @@ ---------- Begin Simulation Statistics ---------- -sim_seconds 0.000042 # Number of seconds simulated -sim_ticks 41800000 # Number of ticks simulated -final_tick 41800000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) +sim_seconds 0.000043 # Number of seconds simulated +sim_ticks 43120000 # Number of ticks simulated +final_tick 43120000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) sim_freq 1000000000000 # Frequency of simulated ticks -host_inst_rate 488993 # Simulator instruction rate (inst/s) -host_op_rate 488707 # Simulator op (including micro ops) rate (op/s) -host_tick_rate 1345414902 # Simulator tick rate (ticks/s) -host_mem_usage 221064 # Number of bytes of host memory used -host_seconds 0.03 # Real time elapsed on the host +host_inst_rate 107758 # Simulator instruction rate (inst/s) +host_op_rate 107745 # Simulator op (including micro ops) rate (op/s) +host_tick_rate 306125993 # Simulator tick rate (ticks/s) +host_mem_usage 219936 # Number of bytes of host memory used +host_seconds 0.14 # Real time elapsed on the host sim_insts 15175 # Number of instructions simulated sim_ops 15175 # Number of ops (including micro ops) simulated system.physmem.bytes_read::cpu.inst 17792 # Number of bytes read from this memory @@ -19,16 +19,16 @@ system.physmem.bytes_inst_read::total 17792 # Nu system.physmem.num_reads::cpu.inst 278 # Number of read requests responded to by this memory system.physmem.num_reads::cpu.data 138 # Number of read requests responded to by this memory system.physmem.num_reads::total 416 # Number of read requests responded to by this memory -system.physmem.bw_read::cpu.inst 425645933 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu.data 211291866 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::total 636937799 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::cpu.inst 425645933 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::total 425645933 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_total::cpu.inst 425645933 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.data 211291866 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::total 636937799 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_read::cpu.inst 412615955 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu.data 204823748 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::total 617439703 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::cpu.inst 412615955 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::total 412615955 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_total::cpu.inst 412615955 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.data 204823748 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::total 617439703 # Total bandwidth to/from this memory (bytes/s) system.cpu.workload.num_syscalls 18 # Number of system calls -system.cpu.numCycles 83600 # number of cpu cycles simulated +system.cpu.numCycles 86240 # number of cpu cycles simulated system.cpu.numWorkItemsStarted 0 # number of work items this cpu started system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed system.cpu.committedInsts 15175 # Number of instructions committed @@ -47,18 +47,18 @@ system.cpu.num_mem_refs 3684 # nu system.cpu.num_load_insts 2232 # Number of load instructions system.cpu.num_store_insts 1452 # Number of store instructions system.cpu.num_idle_cycles 0 # Number of idle cycles -system.cpu.num_busy_cycles 83600 # Number of busy cycles +system.cpu.num_busy_cycles 86240 # Number of busy cycles system.cpu.not_idle_fraction 1 # Percentage of non-idle cycles system.cpu.idle_fraction 0 # Percentage of idle cycles system.cpu.icache.replacements 0 # number of replacements -system.cpu.icache.tagsinuse 153.436702 # Cycle average of tags in use +system.cpu.icache.tagsinuse 152.912665 # Cycle average of tags in use system.cpu.icache.total_refs 14941 # Total number of references to valid blocks. system.cpu.icache.sampled_refs 280 # Sample count of references to valid blocks. system.cpu.icache.avg_refs 53.360714 # Average number of references to valid blocks. system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit. -system.cpu.icache.occ_blocks::cpu.inst 153.436702 # Average occupied blocks per requestor -system.cpu.icache.occ_percent::cpu.inst 0.074920 # Average percentage of cache occupancy -system.cpu.icache.occ_percent::total 0.074920 # Average percentage of cache occupancy +system.cpu.icache.occ_blocks::cpu.inst 152.912665 # Average occupied blocks per requestor +system.cpu.icache.occ_percent::cpu.inst 0.074664 # Average percentage of cache occupancy +system.cpu.icache.occ_percent::total 0.074664 # Average percentage of cache occupancy system.cpu.icache.ReadReq_hits::cpu.inst 14941 # number of ReadReq hits system.cpu.icache.ReadReq_hits::total 14941 # number of ReadReq hits system.cpu.icache.demand_hits::cpu.inst 14941 # number of demand (read+write) hits @@ -129,14 +129,14 @@ system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 52700 system.cpu.icache.overall_avg_mshr_miss_latency::total 52700 # average overall mshr miss latency system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate system.cpu.dcache.replacements 0 # number of replacements -system.cpu.dcache.tagsinuse 97.842991 # Cycle average of tags in use +system.cpu.dcache.tagsinuse 97.642881 # Cycle average of tags in use system.cpu.dcache.total_refs 3536 # Total number of references to valid blocks. system.cpu.dcache.sampled_refs 138 # Sample count of references to valid blocks. system.cpu.dcache.avg_refs 25.623188 # Average number of references to valid blocks. system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit. -system.cpu.dcache.occ_blocks::cpu.data 97.842991 # Average occupied blocks per requestor -system.cpu.dcache.occ_percent::cpu.data 0.023887 # Average percentage of cache occupancy -system.cpu.dcache.occ_percent::total 0.023887 # Average percentage of cache occupancy +system.cpu.dcache.occ_blocks::cpu.data 97.642881 # Average occupied blocks per requestor +system.cpu.dcache.occ_percent::cpu.data 0.023839 # Average percentage of cache occupancy +system.cpu.dcache.occ_percent::total 0.023839 # Average percentage of cache occupancy system.cpu.dcache.ReadReq_hits::cpu.data 2173 # number of ReadReq hits system.cpu.dcache.ReadReq_hits::total 2173 # number of ReadReq hits system.cpu.dcache.WriteReq_hits::cpu.data 1357 # number of WriteReq hits @@ -231,16 +231,16 @@ system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 53000 system.cpu.dcache.overall_avg_mshr_miss_latency::total 53000 # average overall mshr miss latency system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate system.cpu.l2cache.replacements 0 # number of replacements -system.cpu.l2cache.tagsinuse 184.236128 # Cycle average of tags in use +system.cpu.l2cache.tagsinuse 183.636297 # Cycle average of tags in use system.cpu.l2cache.total_refs 2 # Total number of references to valid blocks. system.cpu.l2cache.sampled_refs 331 # Sample count of references to valid blocks. system.cpu.l2cache.avg_refs 0.006042 # Average number of references to valid blocks. system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit. -system.cpu.l2cache.occ_blocks::cpu.inst 152.765242 # Average occupied blocks per requestor -system.cpu.l2cache.occ_blocks::cpu.data 31.470886 # Average occupied blocks per requestor -system.cpu.l2cache.occ_percent::cpu.inst 0.004662 # Average percentage of cache occupancy -system.cpu.l2cache.occ_percent::cpu.data 0.000960 # Average percentage of cache occupancy -system.cpu.l2cache.occ_percent::total 0.005622 # Average percentage of cache occupancy +system.cpu.l2cache.occ_blocks::cpu.inst 152.238639 # Average occupied blocks per requestor +system.cpu.l2cache.occ_blocks::cpu.data 31.397658 # Average occupied blocks per requestor +system.cpu.l2cache.occ_percent::cpu.inst 0.004646 # Average percentage of cache occupancy +system.cpu.l2cache.occ_percent::cpu.data 0.000958 # Average percentage of cache occupancy +system.cpu.l2cache.occ_percent::total 0.005604 # Average percentage of cache occupancy system.cpu.l2cache.ReadReq_hits::cpu.inst 2 # number of ReadReq hits system.cpu.l2cache.ReadReq_hits::total 2 # number of ReadReq hits system.cpu.l2cache.demand_hits::cpu.inst 2 # number of demand (read+write) hits |