Age | Commit message (Collapse) | Author | |
---|---|---|---|
2008-11-10 | clean: Move some stuff from the hh file to the cc file. | Nathan Binkert | |
2008-11-10 | python: Fix the reference counting for python events placed on the eventq. | Nathan Binkert | |
We need to add a reference when an object is put on the C++ queue, and remove a reference when the object is removed from the queue. This was not happening before and caused a memory problem. | |||
2008-11-10 | O3CPU: Make the instcount debugging stuff per-cpu. | Clint Smullen | |
This is to prevent the assertion from firing if you have a large multicore. Also make sure that it's not compiled in when NDEBUG is defined | |||
2008-11-10 | mem: update stuff for changes to Packet and Request | Nathan Binkert | |
2008-11-10 | style: clean up the Packet stuff | Nathan Binkert | |
2008-11-10 | flags: Provide an object for managing boolean flags for an object. | Nathan Binkert | |
In many cases it might be preferable to use bitset, but this object allows the user more easily manipulate groups of flags because the underlying type (e.g. uint64_t) is exposed. | |||
2008-11-10 | safe_cast: add a new cast function for casts that should always succeed. | Nathan Binkert | |
In DEBUG mode, this does a dynamic_cast and asserts that the result is non null. Otherwise, it just does a static_cast. Again, this is only intended for cases where the cast should always succeed and what's desired is a debugging check to make sure. | |||
2008-11-10 | DmaDevice: fix minor type in error message. | Steve Reinhardt | |
2008-11-10 | mem: Assert that requests have non-negative size. | Steve Reinhardt | |
Would have saved me much debugging time if these had been in there previously. | |||
2008-11-10 | Cache: Refactor packet forwarding a bit. | Steve Reinhardt | |
Makes adding write-through operations easier. | |||
2008-11-09 | X86: Add x86 reference output for the timing CPU. | Gabe Black | |
2008-11-09 | CPU: Make unaligned accesses work in the timing simple CPU. | Gabe Black | |
2008-11-09 | X86: Fix completeAcc get call. | Gabe Black | |
2008-11-09 | X86: Make the timing simple CPU handle variable length instructions. | Gabe Black | |
2008-11-06 | tracediff: add '#' support for sub-arg alternatives, '-n' param | Steve Reinhardt | |
2008-11-06 | Automated merge with ssh://daystrom.m5sim.org//repo/m5 | Lisa Hsu | |
2008-11-06 | Reference updates. Since split cache is gone, a lot of config.ini changes, ↵ | Lisa Hsu | |
and minor changes to stats that are likely due to the decoupling of insertions/evictions in the cache. | |||
2008-11-05 | Automated merge with ssh://m5sim.org//repo/m5 | Lisa Hsu | |
2008-11-05 | new mp eio test | Lisa Hsu | |
2008-11-05 | Fix SPARC_FS compile | Lisa Hsu | |
2008-11-05 | Right now a single thread cpu 1 could get assigned context Id != 1, depending | Lisa Hsu | |
on the order in which it's registered with the system. To make them match, here is a little change. | |||
2008-11-05 | Fix a few more places where the context stuff wasn't changed | Nathan Binkert | |
2008-11-04 | decouple eviction from insertion in the cache. | Lisa Hsu | |
2008-11-04 | Change the findBlock(addr, lat) to accessBlock, which I think has better ↵ | Lisa Hsu | |
connotations for what is really happening and how it should be used. | |||
2008-11-04 | get rid of all instances of readTid() and getThreadNum(). Unify and eliminate | Lisa Hsu | |
redundancies with threadId() as their replacement. | |||
2008-11-02 | Add in Context IDs to the simulator. From now on, cpuId is almost never used, | Lisa Hsu | |
the primary identifier for a hardware context should be contextId(). The concept of threads within a CPU remains, in the form of threadId() because sometimes you need to know which context within a cpu to manipulate. | |||
2008-11-02 | Make it so that all thread contexts are registered with the System, even in | Lisa Hsu | |
SE. Process still keeps track of the tc's it owns, but registration occurs with the System, this eases the way for system-wide context Ids based on registration. | |||
2008-11-02 | make BaseCPU the provider of _cpuId, and cpuId() instead of being scattered | Lisa Hsu | |
across the subclasses. generally make it so that member data is _cpuId and accessor functions are cpuId(). The ID val comes from the python (default -1 if none provided), and if it is -1, the index of cpuList will be given. this has passed util/regress quick and se.py -n4 and fs.py -n4 as well as standard switch. | |||
2008-10-28 | Libelf: Append options to CCFLAGS for warning free libelf compile instead of ↵ | Ali Saidi | |
deleting CCFLAGS. Should fix 64bit OS X compile problem. | |||
2008-10-27 | CPU: The API change to EventWrapper did not get propagated to the entirety ↵ | Clint Smullen | |
of TimingSimpleCPU. The constructor no-longer schedules an event at construction and the implict conversion between int and bool was allowing the old code to compile without warning. Signed-off By: Ali Saidi | |||
2008-10-27 | Checkpointing: createCountedDrain function, it was only returning an Event, ↵ | Clint Smullen | |
which does not expose a setCount method to Python. Signed-off By: Ali Saidi | |||
2008-10-26 | BATCH: Run as, ar, and ranlib with BATCH_CMD so that they execute on the ↵ | Ali Saidi | |
batch hosts, not local host. | |||
2008-10-23 | s/cpu_id/cpuId in o3 (to be consistent and match style), also fix some typos in | Lisa Hsu | |
comments. | |||
2008-10-23 | probe function no longer used anywhere. | Lisa Hsu | |
2008-10-23 | remove the totally obsolete split cache | Lisa Hsu | |
2008-10-21 | style: Use the correct m5 style for things relating to interrupts. | Nathan Binkert | |
2008-10-20 | Regression: Add single and dual boot O3 regressions. They both take about 8 ↵ | Ali Saidi | |
minutes to complete. | |||
2008-10-20 | O3CPU: Undo Gabe's changes to remove hwrei and simpalcheck from O3 CPU. ↵ | Ali Saidi | |
Removing hwrei causes the instruction after the hwrei to be fetched before the ITB/DTB_CM register is updated in a call pal call sys and thus the translation fails because the user is attempting to access a super page address. Minimally, it seems as though some sort of fetch stall or refetch after a hwrei is required. I think this works currently because the hwrei uses the exec context interface, and the o3 stalls when that occurs. Additionally, these changes don't update the LOCK register and probably break ll/sc. Both o3 changes were removed since a great deal of manual patching would be required to only remove the hwrei change. | |||
2008-10-19 | Automated merge with ssh://daystrom.m5sim.org//z/repo/m5 | Lisa Hsu | |
2008-10-16 | need to add packet_access.hh in order to get tempalte definition | Nathan Binkert | |
2008-10-16 | get rid of local variable that's only used in an assert so fast compiles | Nathan Binkert | |
2008-10-16 | Automated merge with ssh://daystrom.m5sim.org//z/repo/m5 | Lisa Hsu | |
2008-10-14 | This function declaration isn't used anywhere. | Lisa Hsu | |
HG: user: Lisa Hsu <hsul@eecs.umich.edu> HG: branch default HG: changed src/mem/cache/cache.hh | |||
2008-10-14 | eventq: make python events actually work | Nathan Binkert | |
2008-10-14 | eventq: revert code for unserializing events. | Nathan Binkert | |
Since I never implemented a proper solution, put it back to something that at least works for now. Once I add more event queues, I'll have to really fix this though | |||
2008-10-12 | CPU: Explain why some code is commented out. | Gabe Black | |
2008-10-12 | Get rid of some commented out code. | Gabe Black | |
2008-10-12 | X86: Set the delayed commit flag in x86 microops appropriately. | Gabe Black | |
2008-10-12 | X86: Make the local APIC timer event generate an interrupt. | Gabe Black | |
2008-10-12 | X86: Implement the EOI register in the local APIC. | Gabe Black | |