index
:
gem5
hitsb
invisispec-1.0
invisispec-with-dift
is-ift
is-ift-cachehit
is-rebase
is-rebase-new
is-rebase-new2
is-rebase-new3-rdtscp
is-rebase04-linux3.2
is-rebase05
is-rebase06-RequestPtr
is-rebase07-GCC8
is-rebase08-QoSmem
is-rebase09-linuxarm-3.7.0
is-rebase10-DynInstPtr
is-rebase11-LSQUnit
is-rebase12
simple-object-demo
gem5
summary
refs
log
tree
commit
diff
log msg
author
committer
range
path:
root
/
arch
/
isa_parser.py
Age
Commit message (
Expand
)
Author
2005-05-03
Large update of several parts of my code. The most notable change is the inc...
Kevin Lim
2005-02-25
Initial light-weight OoO CPU checkin, along with gcc-3.4 fixes.
Kevin Lim
2005-02-04
Hand merge
Kevin Lim
2005-02-03
Add support for CPU models to execute the effective
Steve Reinhardt
2005-01-11
Merge changes.
Kevin Lim
2004-11-03
Add Inorder CPU model
Taeho Kgil
2004-09-23
Update to make multiple instruction issue and different latencies work.
Kevin Lim
2004-08-20
Check in of new CPU. This checkin works under non-Fullsystem mode, with no c...
Kevin Lim
2004-05-31
Renamed OpClass enum members: they all end in 'Op' now.
Steve Reinhardt
2004-05-28
Updated FastCPU model with all the recent changes.
Kevin Lim
2004-05-18
Add a level of indirection to the register accessors used in
Steve Reinhardt
2004-05-17
Significant changes to ISA description to completely factor
Steve Reinhardt
2004-05-10
Do a better job of factoring out CPU model in ISA description.
Steve Reinhardt
2003-10-13
Fix up decoder.cc generation... this got broken at the directory reorg.
Steve Reinhardt
2003-10-07
Fix attribution for decoder.cc.
Steve Reinhardt
2003-10-07
isa_parser.py:
Nathan Binkert
2003-10-07
Import changeset
Steve Raasch