index
:
gem5
hitsb
invisispec-1.0
invisispec-with-dift
is-ift
is-ift-cachehit
is-rebase
is-rebase-new
is-rebase-new2
is-rebase-new3-rdtscp
is-rebase04-linux3.2
is-rebase05
is-rebase06-RequestPtr
is-rebase07-GCC8
is-rebase08-QoSmem
is-rebase09-linuxarm-3.7.0
is-rebase10-DynInstPtr
is-rebase11-LSQUnit
is-rebase12
simple-object-demo
gem5
summary
refs
log
tree
commit
diff
log msg
author
committer
range
path:
root
/
src
/
arch
/
arm
/
miscregs.cc
Age
Commit message (
Expand
)
Author
2019-09-06
arch-arm, dev-arm: MISCREG_ICC_IGRPEN1_EL1 using AA64 banking
Giacomo Travaglini
2019-09-06
arch-arm, dev-arm: MISCREG_ICC_AP1R0_EL1 using AA64 banking
Giacomo Travaglini
2019-09-06
arch-arm, dev-arm: MISCREG_ICC_CTLR_EL1 using AA64 banking
Giacomo Travaglini
2019-09-06
arch-arm: MISCREG_ICC_BPR1_EL1 using AA64 banking
Giacomo Travaglini
2019-09-06
arch-arm: Add explicit AArch64 MiscReg banking
Giacomo Travaglini
2019-09-06
arch-arm: SGI registers undecoded in AArch32
Giacomo Travaglini
2019-08-20
arch-arm: Replace occ of opModeToEL(currOpMode/cpsr) with currEL
Giacomo Travaglini
2019-08-05
arch-arm: Implement ARMv8.1-PAN, Privileged access never
Giacomo Travaglini
2019-03-14
arch-arm,cpu: Add initial support for Arm SVE
Giacomo Gabrielli
2019-01-10
dev-arm: Add a GICv3 model
Jairo Balart
2019-01-03
arm: properly handle RES0/1 for SCTLRs
Curtis Dunham
2018-11-07
arch-arm: Implement AArch32 RVBAR
Giacomo Travaglini
2018-10-26
arch-arm: IMPDEF for SYS instruction with CRn = {11, 15}
Giacomo Travaglini
2018-10-01
arch-arm: Implement AArch64 ID_AA64MMFR2_EL1 register
Giacomo Travaglini
2018-07-16
arch-arm: Introduce ARMv8.1 Virtual Timer System Registers
Giacomo Travaglini
2018-07-16
arch-arm: Introduce RAS System Registers
Giacomo Travaglini
2018-06-06
dev, arm: Add support for HYP & secure timers
Andreas Sandberg
2018-05-29
arch-arm: ISA param for treating MISCREG_IMPDEF_UNIMPL as NOP
Giacomo Travaglini
2018-05-29
arch-arm: Remove unusued MISCREG_A64_UNIMPL
Giacomo Travaglini
2018-05-29
arch-arm: S3_<op1>_<Cn>_<Cm>_<op2> are Implementation defined
Giacomo Travaglini
2018-05-29
arch-arm: Implement ARMv8.1 TTBR1_EL2 register
Giacomo Travaglini
2018-05-08
arch-arm: Map ID_x_EL1 registers to AArch32 version
Giacomo Travaglini
2018-04-19
arch-arm: Add ARMv8.1 TTBR1_EL2 register
Giacomo Travaglini
2018-04-18
arch-arm: Fix FPEXC32_EL2 to FPEXC mapping
Chuan Zhu
2018-04-17
arch-arm: Fix secure MiscReg access when EL3 is not AArch32
Giacomo Travaglini
2018-03-12
arch-arm: Adding IPA-Based Invalidating instructions
Giacomo Travaglini
2018-03-12
arch-arm: Implement missing aarch32 TLBI registers
Giacomo Travaglini
2018-02-16
arch-arm: IMPLEMENTATION DEFINED register
Giacomo Travaglini
2018-02-07
arch-arm: Fault when dc ivac is executed from EL0
Nikos Nikoleris
2018-02-07
arch-arm: Change function name for banked miscregs
Giacomo Travaglini
2018-01-29
arch-arm: understandably initialize register permissions
Curtis Dunham
2017-12-08
arm: Change access permission in TPIDRURO and TPIDRURW
Giacomo Travaglini
2017-12-04
misc: Rename misc.(hh|cc) to logging.(hh|cc)
Gabe Black
2017-12-01
arm: Enable ns registers access in secure mode
Giacomo Travaglini
2017-11-09
arch-arm: Allow dc ivac from EL0 when SCTLR_EL1.UCI=1
Nikos Nikoleris
2017-04-03
arm: Don't panic when checking coprocessor read/write permissions
Nikos Nikoleris
2016-11-09
style: [patch 1/22] use /r/3648/ to reorganize includes
Brandon Potter
2016-12-19
arm: miscreg refactoring
Curtis Dunham
2016-08-02
arm: warn not fail on use of missing miscreg CNTHCTL_EL2
Dylan Johnson
2016-08-02
arm: enable EL2 support
Curtis Dunham
2015-05-26
arm: implement the CONTEXTIDR_EL2 system reg.
Curtis Dunham
2015-05-23
dev, arm: Add virtual timers to the generic timer model
Andreas Sandberg
2015-05-05
arm: enable DCZVA by default in SE mode
Giacomo Gabrielli
2014-12-08
arm: Fix decoding of PMXEVTYPER_EL0 and PMCCFILTR_EL0
Andreas Sandberg
2014-10-29
arm: Mark some miscregs (timer counter) registers at unverifiable.
Ali Saidi
2014-09-02
arm: Don't speculatively access most miscregisters.
Akash Bagdia
2014-10-01
arm: Use MiscRegIndex rather than int when flattening
Andreas Hansson
2014-08-13
arm: change MISCREG_L2ERRSR to warn not fail
Dam Sunwoo
2014-05-09
arm: Panics in miscreg read functions can be tripped by O3 model
Geoffrey Blake
2014-01-24
arm: Add support for ARMv8 (AArch64 & AArch32)
ARM gem5 Developers
[next]