index
:
gem5
hitsb
invisispec-1.0
invisispec-with-dift
is-ift
is-ift-cachehit
is-rebase
is-rebase-new
is-rebase-new2
is-rebase-new3-rdtscp
is-rebase04-linux3.2
is-rebase05
is-rebase06-RequestPtr
is-rebase07-GCC8
is-rebase08-QoSmem
is-rebase09-linuxarm-3.7.0
is-rebase10-DynInstPtr
is-rebase11-LSQUnit
is-rebase12
simple-object-demo
gem5
summary
refs
log
tree
commit
diff
log msg
author
committer
range
path:
root
/
src
/
arch
/
arm
/
miscregs.cc
Age
Commit message (
Expand
)
Author
2018-05-08
arch-arm: Map ID_x_EL1 registers to AArch32 version
Giacomo Travaglini
2018-04-19
arch-arm: Add ARMv8.1 TTBR1_EL2 register
Giacomo Travaglini
2018-04-18
arch-arm: Fix FPEXC32_EL2 to FPEXC mapping
Chuan Zhu
2018-04-17
arch-arm: Fix secure MiscReg access when EL3 is not AArch32
Giacomo Travaglini
2018-03-12
arch-arm: Adding IPA-Based Invalidating instructions
Giacomo Travaglini
2018-03-12
arch-arm: Implement missing aarch32 TLBI registers
Giacomo Travaglini
2018-02-16
arch-arm: IMPLEMENTATION DEFINED register
Giacomo Travaglini
2018-02-07
arch-arm: Fault when dc ivac is executed from EL0
Nikos Nikoleris
2018-02-07
arch-arm: Change function name for banked miscregs
Giacomo Travaglini
2018-01-29
arch-arm: understandably initialize register permissions
Curtis Dunham
2017-12-08
arm: Change access permission in TPIDRURO and TPIDRURW
Giacomo Travaglini
2017-12-04
misc: Rename misc.(hh|cc) to logging.(hh|cc)
Gabe Black
2017-12-01
arm: Enable ns registers access in secure mode
Giacomo Travaglini
2017-11-09
arch-arm: Allow dc ivac from EL0 when SCTLR_EL1.UCI=1
Nikos Nikoleris
2017-04-03
arm: Don't panic when checking coprocessor read/write permissions
Nikos Nikoleris
2016-11-09
style: [patch 1/22] use /r/3648/ to reorganize includes
Brandon Potter
2016-12-19
arm: miscreg refactoring
Curtis Dunham
2016-08-02
arm: warn not fail on use of missing miscreg CNTHCTL_EL2
Dylan Johnson
2016-08-02
arm: enable EL2 support
Curtis Dunham
2015-05-26
arm: implement the CONTEXTIDR_EL2 system reg.
Curtis Dunham
2015-05-23
dev, arm: Add virtual timers to the generic timer model
Andreas Sandberg
2015-05-05
arm: enable DCZVA by default in SE mode
Giacomo Gabrielli
2014-12-08
arm: Fix decoding of PMXEVTYPER_EL0 and PMCCFILTR_EL0
Andreas Sandberg
2014-10-29
arm: Mark some miscregs (timer counter) registers at unverifiable.
Ali Saidi
2014-09-02
arm: Don't speculatively access most miscregisters.
Akash Bagdia
2014-10-01
arm: Use MiscRegIndex rather than int when flattening
Andreas Hansson
2014-08-13
arm: change MISCREG_L2ERRSR to warn not fail
Dam Sunwoo
2014-05-09
arm: Panics in miscreg read functions can be tripped by O3 model
Geoffrey Blake
2014-01-24
arm: Add support for ARMv8 (AArch64 & AArch32)
ARM gem5 Developers
2013-10-31
ARM: add support for TEEHBR access
Chander Sudanthi
2012-05-10
gem5: Fix a number of incorrect case statements
Ali Saidi
2012-03-19
gcc: Clean-up of non-C++0x compliant code, first steps
Andreas Hansson
2012-03-01
ARM: Add limited CP14 support.
Matt Horsnell
2012-01-31
clang: Enable compiling gem5 using clang 2.9 and 3.0
Koan-Sin Tan
2011-09-13
CP15 c15: enable execution with accesses to c15 registers
Chander Sudanthi
2011-09-13
ARM: Implement numcpus bits in L2CTLR register.
Daniel Johnson
2011-02-23
ARM: Adds dummy support for a L2 latency miscreg.
Ali Saidi
2011-01-18
ARM: The ARM decoder should not panic when decoding undefined holes is arch.
Matt Horsnell
2010-08-23
ARM: Implement some more misc registers
Ali Saidi
2010-06-02
ARM: Some TLB bug fixes.
Ali Saidi
2010-06-02
ARM: Move Miscreg functions out of isa.hh
Ali Saidi
2010-06-02
ARM: Implement the ARM TLB/Tablewalker. Needs performance improvements.
Ali Saidi
2010-06-02
ARM: Convert the CP15 registers from MPU to MMU.
Gabe Black
2010-06-02
ARM: Implement a function to decode CP15 registers to MiscReg indices.
Gabe Black