index
:
gem5
hitsb
invisispec-1.0
invisispec-with-dift
is-ift
is-ift-cachehit
is-rebase
is-rebase-new
is-rebase-new2
is-rebase-new3-rdtscp
is-rebase04-linux3.2
is-rebase05
is-rebase06-RequestPtr
is-rebase07-GCC8
is-rebase08-QoSmem
is-rebase09-linuxarm-3.7.0
is-rebase10-DynInstPtr
is-rebase11-LSQUnit
is-rebase12
simple-object-demo
gem5
summary
refs
log
tree
commit
diff
log msg
author
committer
range
path:
root
/
src
/
arch
/
x86
/
isa.cc
Age
Commit message (
Expand
)
Author
2016-02-06
x86: create function to check miscreg validity
Steve Reinhardt
2015-07-07
sim: Refactor the serialization base class
Andreas Sandberg
2015-07-04
x86: Adjust the size of the values written to the x87 misc registers
Nikos Nikoleris
2015-02-16
arch: Make readMiscRegNoEffect const throughout
Andreas Hansson
2013-01-12
x86: Changes to decoder, corrects 9376
Nilay Vaish
2013-01-07
arch: Move the ISA object to a separate section
Andreas Sandberg
2013-01-07
arch: Add support for invalidating TLBs when draining
Andreas Sandberg
2013-01-07
arch: Make the ISA class inherit from SimObject
Andreas Sandberg
2013-01-04
X86: Move address based decode caching in front of the predecoder.
Gabe Black
2012-12-30
x86: implement x87 fp instruction fnstsw
Nilay Vaish
2010-08-17
x86: minor checkpointing bug fixes
Steve Reinhardt
2009-11-04
build: fix compile problems pointed out by gcc 4.4
Nathan Binkert
2009-07-17
X86: Shift some register flattening work into the decoder.
Gabe Black
2009-07-09
X86: Fold the MiscRegFile all the way into the ISA object.
Gabe Black
2009-07-08
Registers: Add an ISA object which replaces the MiscRegFile.
Gabe Black