index
:
gem5
hitsb
invisispec-1.0
invisispec-with-dift
is-ift
is-ift-cachehit
is-rebase
is-rebase-new
is-rebase-new2
is-rebase-new3-rdtscp
is-rebase04-linux3.2
is-rebase05
is-rebase06-RequestPtr
is-rebase07-GCC8
is-rebase08-QoSmem
is-rebase09-linuxarm-3.7.0
is-rebase10-DynInstPtr
is-rebase11-LSQUnit
is-rebase12
simple-object-demo
gem5
summary
refs
log
tree
commit
diff
log msg
author
committer
range
path:
root
/
build_opts
/
RISCV
blob: 3b5053a79712b3df4a79fbb1c011d3c494dc1dc5 (
plain
)
1
2
3
TARGET_ISA = 'riscv' CPU_MODELS = 'AtomicSimpleCPU' PROTOCOL = 'MI_example'