summaryrefslogtreecommitdiff
path: root/src/arch/alpha/regfile.hh
blob: c9fa8a91bb2345afe70df566ee4295118343cc69 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
/*
 * Copyright (c) 2003-2005 The Regents of The University of Michigan
 * All rights reserved.
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions are
 * met: redistributions of source code must retain the above copyright
 * notice, this list of conditions and the following disclaimer;
 * redistributions in binary form must reproduce the above copyright
 * notice, this list of conditions and the following disclaimer in the
 * documentation and/or other materials provided with the distribution;
 * neither the name of the copyright holders nor the names of its
 * contributors may be used to endorse or promote products derived from
 * this software without specific prior written permission.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
 *
 * Authors: Gabe Black
 */

#ifndef __ARCH_ALPHA_REGFILE_HH__
#define __ARCH_ALPHA_REGFILE_HH__

#include "arch/alpha/isa_traits.hh"
#include "arch/alpha/floatregfile.hh"
#include "arch/alpha/intregfile.hh"
#include "arch/alpha/miscregfile.hh"
#include "arch/alpha/types.hh"
#include "sim/faults.hh"

#include <string>

//XXX These should be implemented by someone who knows the alpha stuff better

class Checkpoint;
class ThreadContext;

namespace AlphaISA {

class RegFile {
  protected:
    Addr pc;   // program counter
    Addr npc;  // next-cycle program counter
    Addr nnpc; // next next-cycle program counter

  public:
    Addr
    readPC()
    {
        return pc;
    }

    void
    setPC(Addr val)
    {
        pc = val;
    }

    Addr
    readNextPC()
    {
        return npc;
    }

    void
    setNextPC(Addr val)
    {
        npc = val;
    }

    Addr
    readNextNPC()
    {
        return npc + sizeof(MachInst);
    }

    void
    setNextNPC(Addr val)
    { }

  protected:
    IntRegFile intRegFile;          // (signed) integer register file
    FloatRegFile floatRegFile;      // floating point register file
    MiscRegFile miscRegFile;        // control register file

  public:
#if FULL_SYSTEM
    int intrflag;                   // interrupt flag

    int
    instAsid()
    {
        return miscRegFile.getInstAsid();
    }

    int
    dataAsid()
    {
        return miscRegFile.getDataAsid();
    }
#endif // FULL_SYSTEM

    void
    clear()
    {
        intRegFile.clear();
        floatRegFile.clear();
        miscRegFile.clear();
    }

    MiscReg
    readMiscRegNoEffect(int miscReg)
    {
        return miscRegFile.readRegNoEffect(miscReg);
    }

    MiscReg
    readMiscReg(int miscReg, ThreadContext *tc)
    {
        return miscRegFile.readReg(miscReg, tc);
    }

    void
    setMiscRegNoEffect(int miscReg, const MiscReg &val)
    {
        miscRegFile.setRegNoEffect(miscReg, val);
    }

    void
    setMiscReg(int miscReg, const MiscReg &val, ThreadContext *tc)
    {
        miscRegFile.setReg(miscReg, val, tc);
    }

    FloatReg
    readFloatReg(int floatReg)
    {
        return floatRegFile.d[floatReg];
    }

    FloatReg
    readFloatReg(int floatReg, int width)
    {
        return readFloatReg(floatReg);
    }

    FloatRegBits
    readFloatRegBits(int floatReg)
    {
        return floatRegFile.q[floatReg];
    }

    FloatRegBits
    readFloatRegBits(int floatReg, int width)
    {
        return readFloatRegBits(floatReg);
    }

    void
    setFloatReg(int floatReg, const FloatReg &val)
    {
        floatRegFile.d[floatReg] = val;
    }

    void
    setFloatReg(int floatReg, const FloatReg &val, int width)
    {
        setFloatReg(floatReg, val);
    }

    void
    setFloatRegBits(int floatReg, const FloatRegBits &val)
    {
        floatRegFile.q[floatReg] = val;
    }

    void
    setFloatRegBits(int floatReg, const FloatRegBits &val, int width)
    {
        setFloatRegBits(floatReg, val);
    }

    IntReg
    readIntReg(int intReg)
    {
        return intRegFile.readReg(intReg);
    }

    void
    setIntReg(int intReg, const IntReg &val)
    {
        intRegFile.setReg(intReg, val);
    }

    void serialize(std::ostream &os);
    void unserialize(Checkpoint *cp, const std::string &section);

    void
    changeContext(RegContextParam param, RegContextVal val)
    {
        //This would be an alternative place to call/implement
        //the swapPALShadow function
    }
};

static inline int
flattenIntIndex(ThreadContext * tc, int reg)
{
    return reg;
}

static inline int
flattenFloatIndex(ThreadContext * tc, int reg)
{
    return reg;
}

void copyRegs(ThreadContext *src, ThreadContext *dest);

void copyMiscRegs(ThreadContext *src, ThreadContext *dest);

} // namespace AlphaISA

#endif // __ARCH_ALPHA_REGFILE_HH__