summaryrefslogtreecommitdiff
path: root/src/arch/generic/mmapped_ipr.hh
blob: 55ce6e4d546c6c304aec6efe49e0e4e532b10e2f (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
/*
 * Copyright (c) 2013 Andreas Sandberg
 * All rights reserved.
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions are
 * met: redistributions of source code must retain the above copyright
 * notice, this list of conditions and the following disclaimer;
 * redistributions in binary form must reproduce the above copyright
 * notice, this list of conditions and the following disclaimer in the
 * documentation and/or other materials provided with the distribution;
 * neither the name of the copyright holders nor the names of its
 * contributors may be used to endorse or promote products derived from
 * this software without specific prior written permission.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
 *
 * Authors: Andreas Sandberg
 */

#ifndef __ARCH_GENERIC_MMAPPED_IPR_HH__
#define __ARCH_GENERIC_MMAPPED_IPR_HH__

#include "base/types.hh"
#include "mem/packet.hh"

class ThreadContext;

/**
 * @file
 *
 * ISA-generic helper functions for memory mapped IPR accesses.
 */

namespace GenericISA
{
    /** @{ */
    /**
     * Memory requests with the MMAPPED_IPR flag are generally mapped
     * to registers. There is a class of these registers that are
     * internal to gem5, for example gem5 pseudo-ops in virtualized
     * mode.
     *
     * In order to make the IPR space manageable we always set bit 63
     * (IPR_GENERIC) for accesses that should be handled by the
     * generic ISA code. Architectures may use the rest of the IPR
     * space internally.
     */

    /** Is this a generic IPR access? */
    const Addr IPR_GENERIC = ULL(0x8000000000000000);

    /** @{ */
    /** Mask when extracting the class of a generic IPR */
    const Addr IPR_CLASS_MASK = ULL(0x7FFF000000000000);
    /** Shift amount when extracting the class of a generic IPR */
    const int IPR_CLASS_SHIFT = 48;
    /** @} */

    /** Mask to extract the offset in within a generic IPR class */
    const Addr IPR_IN_CLASS_MASK = ULL(0x0000FFFFFFFFFFFF);

    /** gem5 pseudo-inst emulation.
     *
     * Read and writes to this class execute gem5
     * pseudo-instructions. A write discards the return value of the
     * instruction, while a read returns it.
     *
     * @see pseudoInst()
     */
    const Addr IPR_CLASS_PSEUDO_INST = 0x0;

    /** @} */

    /**
     * Generate a generic IPR address that emulates a pseudo inst
     *
     * @see PseudoInst::pseudoInst()
     *
     * @param func Function ID to call.
     * @param subfunc Sub-function, usually 0.
     * @return Address in the IPR space corresponding to the call.
     */
    inline Addr
    iprAddressPseudoInst(uint8_t func, uint8_t subfunc)
    {
        return IPR_GENERIC | (IPR_CLASS_PSEUDO_INST << IPR_CLASS_SHIFT)  |
            (func << 8) | subfunc;
    }

    /**
     * Check if this is an platform independent IPR access
     *
     * Accesses to internal platform independent gem5 registers are
     * handled by handleGenericIprRead() and
     * handleGenericIprWrite(). This method determines if a packet
     * should be routed to those functions instead of the platform
     * specific code.
     *
     * @see handleGenericIprRead
     * @see handleGenericIprWrite
     */
    inline bool
    isGenericIprAccess(const Packet *pkt)
    {
        return pkt->getAddr() & IPR_GENERIC;
    }

    /**
     * Handle generic IPR reads
     *
     * @param xc Thread context of the current thread.
     * @param pkt Packet from the CPU
     * @return Latency in CPU cycles
     */
    Cycles handleGenericIprRead(ThreadContext *xc, Packet *pkt);
    /**
     * Handle generic IPR writes
     *
     * @param xc Thread context of the current thread.
     * @param pkt Packet from the CPU
     * @return Latency in CPU cycles
     */
    Cycles handleGenericIprWrite(ThreadContext *xc, Packet *pkt);

    /**
     * Helper function to handle IPRs when the target architecture doesn't
     * need its own IPR handling.
     *
     * This function calls handleGenericIprRead if the accessing a
     * generic IPR and panics otherwise.
     *
     * @param xc Thread context of the current thread.
     * @param pkt Packet from the CPU
     * @return Latency in CPU cycles
     */
    inline Cycles
    handleIprRead(ThreadContext *xc, Packet *pkt)
    {
        if (!isGenericIprAccess(pkt))
            panic("Unhandled IPR access\n");

        return handleGenericIprRead(xc, pkt);
    }


    /**
     * Helper function to handle IPRs when the target architecture
     * doesn't need its own IPR handling.
     *
     * This function calls handleGenericIprWrite if the accessing a
     * generic IPR and panics otherwise.
     *
     * @param xc Thread context of the current thread.
     * @param pkt Packet from the CPU
     * @return Latency in CPU cycles
     */
    inline Cycles
    handleIprWrite(ThreadContext *xc, Packet *pkt)
    {
        if (!isGenericIprAccess(pkt))
            panic("Unhandled IPR access\n");

        return handleGenericIprWrite(xc, pkt);
    }

} // namespace GenericISA



#endif