summaryrefslogtreecommitdiff
path: root/src/arch/riscv/insts/amo.cc
blob: 7f5740f14b3aaaee8caadf7668d4e4465e1d5335 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
/*
 * Copyright (c) 2015 RISC-V Foundation
 * Copyright (c) 2017 The University of Virginia
 * All rights reserved.
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions are
 * met: redistributions of source code must retain the above copyright
 * notice, this list of conditions and the following disclaimer;
 * redistributions in binary form must reproduce the above copyright
 * notice, this list of conditions and the following disclaimer in the
 * documentation and/or other materials provided with the distribution;
 * neither the name of the copyright holders nor the names of its
 * contributors may be used to endorse or promote products derived from
 * this software without specific prior written permission.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
 *
 * Authors: Alec Roelke
 */

#include "arch/riscv/insts/amo.hh"

#include <sstream>
#include <string>

#include "arch/riscv/utility.hh"
#include "cpu/exec_context.hh"
#include "cpu/static_inst.hh"

using namespace std;

namespace RiscvISA
{

string LoadReserved::generateDisassembly(Addr pc,
    const SymbolTable *symtab) const
{
    stringstream ss;
    ss << mnemonic << ' ' << registerName(_destRegIdx[0]) << ", ("
            << registerName(_srcRegIdx[0]) << ')';
    return ss.str();
}

string StoreCond::generateDisassembly(Addr pc,
    const SymbolTable *symtab) const
{
    stringstream ss;
    ss << mnemonic << ' ' << registerName(_destRegIdx[0]) << ", "
            << registerName(_srcRegIdx[1]) << ", ("
            << registerName(_srcRegIdx[0]) << ')';
    return ss.str();
}

string AtomicMemOp::generateDisassembly(Addr pc,
    const SymbolTable *symtab) const
{
    stringstream ss;
    ss << mnemonic << ' ' << registerName(_destRegIdx[0]) << ", "
            << registerName(_srcRegIdx[1]) << ", ("
            << registerName(_srcRegIdx[0]) << ')';
    return ss.str();
}

string AtomicMemOpMicro::generateDisassembly(Addr pc,
    const SymbolTable *symtab) const
{
    stringstream ss;
    ss << csprintf("0x%08x", machInst) << ' ' << mnemonic;
    return ss.str();
}

}