summaryrefslogtreecommitdiff
path: root/src/arch/riscv/isa/micro.isa
blob: bd9102d61f0c976600d9dcfad5c34f41a1adf46b (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
// -*- mode:c++ -*-

// Copyright (c) 2015 Riscv Developers
// Copyright (c) 2016 The University of Virginia
// All rights reserved.
//
// Redistribution and use in source and binary forms, with or without
// modification, are permitted provided that the following conditions are
// met: redistributions of source code must retain the above copyright
// notice, this list of conditions and the following disclaimer;
// redistributions in binary form must reproduce the above copyright
// notice, this list of conditions and the following disclaimer in the
// documentation and/or other materials provided with the distribution;
// neither the name of the copyright holders nor the names of its
// contributors may be used to endorse or promote products derived from
// this software without specific prior written permission.
//
// THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
// "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
// LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
// A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
// OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
// SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
// LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
// DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
// THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
// (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
// OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
//
// Authors: Alec Roelke

def template MacroInitiateAcc {{
    Fault initiateAcc(%(CPU_exec_context)s *xc,
        Trace::InstRecord *traceData) const
    {
        panic("Tried to execute a macroop directly!\n");
        return NoFault;
    }
}};

def template MacroCompleteAcc {{
    Fault completeAcc(PacketPtr pkt, %(CPU_exec_context)s *xc,
        Trace::InstRecord *traceData) const
    {
        panic("Tried to execute a macroop directly!\n");
        return NoFault;
    }
}};

def template MacroExecute {{
    Fault execute(%(CPU_exec_context)s *xc, Trace::InstRecord *traceData) const
    {
        panic("Tried to execute a macroop directly!\n");
        return NoFault;
    }
}};

output header {{
    /**
     * Base class for all RISC-V Macroops
     */
    class RiscvMacroInst : public RiscvStaticInst
    {
    protected:
        std::vector<StaticInstPtr> microops;

        // Constructor
        RiscvMacroInst(const char *mnem, ExtMachInst _machInst,
            OpClass __opClass)
                : RiscvStaticInst(mnem, _machInst, __opClass)
        {
            flags[IsMacroop] = true;
        }

        ~RiscvMacroInst()
        {
            microops.clear();
        }

        StaticInstPtr fetchMicroop(MicroPC upc) const
        {
            return microops[upc];
        }

        %(MacroInitiateAcc)s

        %(MacroCompleteAcc)s

        %(MacroExecute)s
    };

    /**
     * Base class for all RISC-V Microops
     */
    class RiscvMicroInst : public RiscvStaticInst
    {
    protected:
        // Constructor
        RiscvMicroInst(const char *mnem, ExtMachInst _machInst,
            OpClass __opClass)
                : RiscvStaticInst(mnem, _machInst, __opClass)
        {
            flags[IsMicroop] = true;
        }

        void advancePC(RiscvISA::PCState &pcState) const
        {
            if (flags[IsLastMicroop]) {
                pcState.uEnd();
            } else {
                pcState.uAdvance();
            }
        }
    };
}};