summaryrefslogtreecommitdiff
path: root/src/cpu/inorder/inorder_trace.hh
blob: 5386f641dd25655620a0d52b608ca247491901e5 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
/*
 * Copyright (c) 2007 MIPS Technologies, Inc.
 * Copyright (c) 2001-2005 The Regents of The University of Michigan
 * All rights reserved.
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions are
 * met: redistributions of source code must retain the above copyright
 * notice, this list of conditions and the following disclaimer;
 * redistributions in binary form must reproduce the above copyright
 * notice, this list of conditions and the following disclaimer in the
 * documentation and/or other materials provided with the distribution;
 * neither the name of the copyright holders nor the names of its
 * contributors may be used to endorse or promote products derived from
 * this software without specific prior written permission.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
 *
 * Authors: Korey Sewell
 */

#ifndef __CPU_INORDER_INORDER_TRACE_HH__
#define __CPU_INORDER_INORDER_TRACE_HH__

#include "base/trace.hh"
#include "base/types.hh"
#include "cpu/exetrace.hh"
#include "cpu/static_inst.hh"
#include "params/InOrderTrace.hh"
#include "sim/insttracer.hh"

class ThreadContext;

namespace Trace {

class InOrderTraceRecord : public ExeTracerRecord
{
  public:
    InOrderTraceRecord(unsigned num_stages, bool _stage_tracing,
           ThreadContext *_thread, TheISA::PCState _pc, bool spec = false)
        : ExeTracerRecord(0, _thread, NULL, _pc, spec)
    {
        stageTrace = _stage_tracing;
        stageCycle.resize(num_stages);
    }

    // Trace stage-by-stage execution of instructions.
    bool stageTrace;
    std::vector<Tick> stageCycle;

    void dumpTicks(std::ostream &outs);

    void
    setStageCycle(int num_stage, Tick cur_cycle)
    {
        if (stageTrace) {
            stageCycle[num_stage] = cur_cycle;
        } else {
            when = cur_cycle;
        }
    }

    void
    setStaticInst(const StaticInstPtr &_staticInst)
    {
        staticInst = _staticInst;
    }

    void setPC(TheISA::PCState _pc) { pc = _pc; }
};

class InOrderTrace : public InstTracer
{
  public:
    InOrderTrace(const InOrderTraceParams *p) : InstTracer(p)
    {}

    InOrderTraceRecord *
    getInstRecord(unsigned num_stages, bool stage_tracing, ThreadContext *tc);

    InOrderTraceRecord *getInstRecord(Tick when, ThreadContext *tc,
            const StaticInstPtr staticInst, TheISA::PCState pc,
            const StaticInstPtr macroStaticInst = NULL);
};

} // namespace Trace

#endif // __CPU_INORDER_INORDER_TRACE_HH__