summaryrefslogtreecommitdiff
path: root/tests/long/00.gzip/ref/arm/linux/o3-timing/stats.txt
blob: 7e719ad32b04e8eb4cbc7b68a4181e5e123e3fc4 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516

---------- Begin Simulation Statistics ----------
host_inst_rate                                 123576                       # Simulator instruction rate (inst/s)
host_mem_usage                                 255024                       # Number of bytes of host memory used
host_seconds                                  4860.01                       # Real time elapsed on the host
host_tick_rate                               44647688                       # Simulator tick rate (ticks/s)
sim_freq                                 1000000000000                       # Frequency of simulated ticks
sim_insts                                   600581343                       # Number of instructions simulated
sim_seconds                                  0.216988                       # Number of seconds simulated
sim_ticks                                216988269500                       # Number of ticks simulated
system.cpu.BPredUnit.BTBCorrect                     0                       # Number of correct BTB predictions (this stat may not work properly.
system.cpu.BPredUnit.BTBHits                 80605280                       # Number of BTB hits
system.cpu.BPredUnit.BTBLookups              86769998                       # Number of BTB lookups
system.cpu.BPredUnit.RASInCorrect                   0                       # Number of incorrect RAS predictions.
system.cpu.BPredUnit.condIncorrect            3926724                       # Number of conditional branches incorrect
system.cpu.BPredUnit.condPredicted           92457743                       # Number of conditional branches predicted
system.cpu.BPredUnit.lookups                 92457743                       # Number of BP lookups
system.cpu.BPredUnit.usedRAS                        0                       # Number of times the RAS was used to get a target.
system.cpu.commit.COM:branches               70067581                       # Number of branches committed
system.cpu.commit.COM:bw_lim_events           7237688                       # number cycles where commit BW limit reached
system.cpu.commit.COM:bw_limited                    0                       # number of insts not committed due to BW limits
system.cpu.commit.COM:committed_per_cycle::samples    415627277                       # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::mean     1.445000                       # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::stdev     1.803105                       # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::0    151327612     36.41%     36.41% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::1    131463127     31.63%     68.04% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::2     59591085     14.34%     82.38% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::3     19300079      4.64%     87.02% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::4     16801337      4.04%     91.06% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::5     14774918      3.55%     94.62% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::6     12865599      3.10%     97.71% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::7      2265832      0.55%     98.26% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::8      7237688      1.74%    100.00% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::min_value            0                       # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::max_value            8                       # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::total    415627277                       # Number of insts commited each cycle
system.cpu.commit.COM:count                 600581394                       # Number of instructions committed
system.cpu.commit.COM:fp_insts                     16                       # Number of committed floating point instructions.
system.cpu.commit.COM:function_calls                0                       # Number of function calls committed.
system.cpu.commit.COM:int_insts             531746837                       # Number of committed integer instructions.
system.cpu.commit.COM:loads                 148953025                       # Number of loads committed
system.cpu.commit.COM:membars                       0                       # Number of memory barriers committed
system.cpu.commit.COM:refs                  219174038                       # Number of memory references committed
system.cpu.commit.COM:swp_count                     0                       # Number of s/w prefetches committed
system.cpu.commit.branchMispredicts           4754311                       # The number of times a branch was mispredicted
system.cpu.commit.commitCommittedInsts      600581394                       # The number of committed instructions
system.cpu.commit.commitNonSpecStalls            3642                       # The number of times commit has been forced to stall to communicate backwards
system.cpu.commit.commitSquashedInsts       121349980                       # The number of squashed insts skipped by commit
system.cpu.committedInsts                   600581343                       # Number of Instructions Simulated
system.cpu.committedInsts_total             600581343                       # Number of Instructions Simulated
system.cpu.cpi                               0.722594                       # CPI: Cycles Per Instruction
system.cpu.cpi_total                         0.722594                       # CPI: Total CPI of All Threads
system.cpu.dcache.ReadReq_accesses          140357692                       # number of ReadReq accesses(hits+misses)
system.cpu.dcache.ReadReq_avg_miss_latency 13126.895414                       # average ReadReq miss latency
system.cpu.dcache.ReadReq_avg_mshr_miss_latency  7797.393105                       # average ReadReq mshr miss latency
system.cpu.dcache.ReadReq_hits              140121332                       # number of ReadReq hits
system.cpu.dcache.ReadReq_miss_latency     3102673000                       # number of ReadReq miss cycles
system.cpu.dcache.ReadReq_miss_rate          0.001684                       # miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_misses               236360                       # number of ReadReq misses
system.cpu.dcache.ReadReq_mshr_hits             40725                       # number of ReadReq MSHR hits
system.cpu.dcache.ReadReq_mshr_miss_latency   1525443000                       # number of ReadReq MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate     0.001394                       # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_misses          195635                       # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_accesses          69418858                       # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_avg_miss_latency 17787.364223                       # average WriteReq miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 10360.276216                       # average WriteReq mshr miss latency
system.cpu.dcache.WriteReq_hits              67933393                       # number of WriteReq hits
system.cpu.dcache.WriteReq_miss_latency   26422506996                       # number of WriteReq miss cycles
system.cpu.dcache.WriteReq_miss_rate         0.021399                       # miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_misses             1485465                       # number of WriteReq misses
system.cpu.dcache.WriteReq_mshr_hits          1237601                       # number of WriteReq MSHR hits
system.cpu.dcache.WriteReq_mshr_miss_latency   2567939504                       # number of WriteReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_rate     0.003571                       # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_misses         247864                       # number of WriteReq MSHR misses
system.cpu.dcache.avg_blocked_cycles::no_mshrs  4386.427788                       # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets     no_value                       # average number of cycles each access was blocked
system.cpu.dcache.avg_refs                 469.123191                       # Average number of references to valid blocks.
system.cpu.dcache.blocked::no_mshrs              2188                       # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets               0                       # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_mshrs      9597504                       # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.dcache.cache_copies                      0                       # number of cache copies performed
system.cpu.dcache.demand_accesses           209776550                       # number of demand (read+write) accesses
system.cpu.dcache.demand_avg_miss_latency 17147.607914                       # average overall miss latency
system.cpu.dcache.demand_avg_mshr_miss_latency  9229.744608                       # average overall mshr miss latency
system.cpu.dcache.demand_hits               208054725                       # number of demand (read+write) hits
system.cpu.dcache.demand_miss_latency     29525179996                       # number of demand (read+write) miss cycles
system.cpu.dcache.demand_miss_rate           0.008208                       # miss rate for demand accesses
system.cpu.dcache.demand_misses               1721825                       # number of demand (read+write) misses
system.cpu.dcache.demand_mshr_hits            1278326                       # number of demand (read+write) MSHR hits
system.cpu.dcache.demand_mshr_miss_latency   4093382504                       # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_rate      0.002114                       # mshr miss rate for demand accesses
system.cpu.dcache.demand_mshr_misses           443499                       # number of demand (read+write) MSHR misses
system.cpu.dcache.fast_writes                       0                       # number of fast writes performed
system.cpu.dcache.mshr_cap_events                   0                       # number of times MSHR cap was activated
system.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate
system.cpu.dcache.occ_%::0                   0.999739                       # Average percentage of cache occupancy
system.cpu.dcache.occ_blocks::0           4094.932523                       # Average occupied blocks per context
system.cpu.dcache.overall_accesses          209776550                       # number of overall (read+write) accesses
system.cpu.dcache.overall_avg_miss_latency 17147.607914                       # average overall miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency  9229.744608                       # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_uncacheable_latency     no_value                       # average overall mshr uncacheable latency
system.cpu.dcache.overall_hits              208054725                       # number of overall hits
system.cpu.dcache.overall_miss_latency    29525179996                       # number of overall miss cycles
system.cpu.dcache.overall_miss_rate          0.008208                       # miss rate for overall accesses
system.cpu.dcache.overall_misses              1721825                       # number of overall misses
system.cpu.dcache.overall_mshr_hits           1278326                       # number of overall MSHR hits
system.cpu.dcache.overall_mshr_miss_latency   4093382504                       # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_rate     0.002114                       # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_misses          443499                       # number of overall MSHR misses
system.cpu.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
system.cpu.dcache.replacements                 439401                       # number of replacements
system.cpu.dcache.sampled_refs                 443497                       # Sample count of references to valid blocks.
system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
system.cpu.dcache.tagsinuse               4094.932523                       # Cycle average of tags in use
system.cpu.dcache.total_refs                208054728                       # Total number of references to valid blocks.
system.cpu.dcache.warmup_cycle               90723000                       # Cycle when the warmup percentage was hit.
system.cpu.dcache.writebacks                   394050                       # number of writebacks
system.cpu.decode.DECODE:BlockedCycles       84141899                       # Number of cycles decode is blocked
system.cpu.decode.DECODE:DecodedInsts       763381679                       # Number of instructions handled by decode
system.cpu.decode.DECODE:IdleCycles         172755505                       # Number of cycles decode is idle
system.cpu.decode.DECODE:RunCycles          145178933                       # Number of cycles decode is running
system.cpu.decode.DECODE:SquashCycles        17467706                       # Number of cycles decode is squashing
system.cpu.decode.DECODE:UnblockCycles       13550939                       # Number of cycles decode is unblocking
system.cpu.dtb.accesses                             0                       # DTB accesses
system.cpu.dtb.align_faults                         0                       # Number of TLB faults due to alignment restrictions
system.cpu.dtb.domain_faults                        0                       # Number of TLB faults due to domain restrictions
system.cpu.dtb.flush_entries                        0                       # Number of entries that have been flushed from TLB
system.cpu.dtb.flush_tlb                            0                       # Number of times complete TLB was flushed
system.cpu.dtb.flush_tlb_asid                       0                       # Number of times TLB was flushed by ASID
system.cpu.dtb.flush_tlb_mva                        0                       # Number of times TLB was flushed by MVA
system.cpu.dtb.flush_tlb_mva_asid                   0                       # Number of times TLB was flushed by MVA & ASID
system.cpu.dtb.hits                                 0                       # DTB hits
system.cpu.dtb.inst_accesses                        0                       # ITB inst accesses
system.cpu.dtb.inst_hits                            0                       # ITB inst hits
system.cpu.dtb.inst_misses                          0                       # ITB inst misses
system.cpu.dtb.misses                               0                       # DTB misses
system.cpu.dtb.perms_faults                         0                       # Number of TLB faults due to permissions restrictions
system.cpu.dtb.prefetch_faults                      0                       # Number of TLB faults due to prefetch
system.cpu.dtb.read_accesses                        0                       # DTB read accesses
system.cpu.dtb.read_hits                            0                       # DTB read hits
system.cpu.dtb.read_misses                          0                       # DTB read misses
system.cpu.dtb.write_accesses                       0                       # DTB write accesses
system.cpu.dtb.write_hits                           0                       # DTB write hits
system.cpu.dtb.write_misses                         0                       # DTB write misses
system.cpu.fetch.Branches                    92457743                       # Number of branches that fetch encountered
system.cpu.fetch.CacheLines                  75163466                       # Number of cache lines fetched
system.cpu.fetch.Cycles                     161721841                       # Number of cycles fetch has run and was not squashing or blocked
system.cpu.fetch.IcacheSquashes                803288                       # Number of outstanding Icache misses that were squashed
system.cpu.fetch.Insts                      727645114                       # Number of instructions fetch has processed
system.cpu.fetch.MiscStallCycles                 2139                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
system.cpu.fetch.SquashCycles                 5447051                       # Number of cycles fetch has spent squashing
system.cpu.fetch.branchRate                  0.213048                       # Number of branch fetches per cycle
system.cpu.fetch.icacheStallCycles           75163466                       # Number of cycles fetch is stalled on an Icache miss
system.cpu.fetch.predictedBranches           80605280                       # Number of branches that fetch has predicted taken
system.cpu.fetch.rate                        1.676692                       # Number of inst fetches per cycle
system.cpu.fetch.rateDist::samples          433094982                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::mean              1.793896                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::stdev             2.871529                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::0                271374463     62.66%     62.66% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::1                 26620223      6.15%     68.81% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::2                 18536414      4.28%     73.09% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::3                 23464508      5.42%     78.50% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::4                 11465885      2.65%     81.15% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::5                 12676536      2.93%     84.08% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::6                  5122176      1.18%     85.26% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::7                  7816549      1.80%     87.07% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::8                 56018228     12.93%    100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value                8                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::total            433094982                       # Number of instructions fetched each cycle (Total)
system.cpu.fp_regfile_reads                        16                       # number of floating regfile reads
system.cpu.icache.ReadReq_accesses           75163466                       # number of ReadReq accesses(hits+misses)
system.cpu.icache.ReadReq_avg_miss_latency 35392.896175                       # average ReadReq miss latency
system.cpu.icache.ReadReq_avg_mshr_miss_latency 34027.443106                       # average ReadReq mshr miss latency
system.cpu.icache.ReadReq_hits               75162551                       # number of ReadReq hits
system.cpu.icache.ReadReq_miss_latency       32384500                       # number of ReadReq miss cycles
system.cpu.icache.ReadReq_miss_rate          0.000012                       # miss rate for ReadReq accesses
system.cpu.icache.ReadReq_misses                  915                       # number of ReadReq misses
system.cpu.icache.ReadReq_mshr_hits               168                       # number of ReadReq MSHR hits
system.cpu.icache.ReadReq_mshr_miss_latency     25418500                       # number of ReadReq MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate     0.000010                       # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_misses             747                       # number of ReadReq MSHR misses
system.cpu.icache.avg_blocked_cycles::no_mshrs     no_value                       # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets     no_value                       # average number of cycles each access was blocked
system.cpu.icache.avg_refs               100889.330201                       # Average number of references to valid blocks.
system.cpu.icache.blocked::no_mshrs                 0                       # number of cycles access was blocked
system.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.icache.cache_copies                      0                       # number of cache copies performed
system.cpu.icache.demand_accesses            75163466                       # number of demand (read+write) accesses
system.cpu.icache.demand_avg_miss_latency 35392.896175                       # average overall miss latency
system.cpu.icache.demand_avg_mshr_miss_latency 34027.443106                       # average overall mshr miss latency
system.cpu.icache.demand_hits                75162551                       # number of demand (read+write) hits
system.cpu.icache.demand_miss_latency        32384500                       # number of demand (read+write) miss cycles
system.cpu.icache.demand_miss_rate           0.000012                       # miss rate for demand accesses
system.cpu.icache.demand_misses                   915                       # number of demand (read+write) misses
system.cpu.icache.demand_mshr_hits                168                       # number of demand (read+write) MSHR hits
system.cpu.icache.demand_mshr_miss_latency     25418500                       # number of demand (read+write) MSHR miss cycles
system.cpu.icache.demand_mshr_miss_rate      0.000010                       # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_misses              747                       # number of demand (read+write) MSHR misses
system.cpu.icache.fast_writes                       0                       # number of fast writes performed
system.cpu.icache.mshr_cap_events                   0                       # number of times MSHR cap was activated
system.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
system.cpu.icache.occ_%::0                   0.323287                       # Average percentage of cache occupancy
system.cpu.icache.occ_blocks::0            662.091546                       # Average occupied blocks per context
system.cpu.icache.overall_accesses           75163466                       # number of overall (read+write) accesses
system.cpu.icache.overall_avg_miss_latency 35392.896175                       # average overall miss latency
system.cpu.icache.overall_avg_mshr_miss_latency 34027.443106                       # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_uncacheable_latency     no_value                       # average overall mshr uncacheable latency
system.cpu.icache.overall_hits               75162551                       # number of overall hits
system.cpu.icache.overall_miss_latency       32384500                       # number of overall miss cycles
system.cpu.icache.overall_miss_rate          0.000012                       # miss rate for overall accesses
system.cpu.icache.overall_misses                  915                       # number of overall misses
system.cpu.icache.overall_mshr_hits               168                       # number of overall MSHR hits
system.cpu.icache.overall_mshr_miss_latency     25418500                       # number of overall MSHR miss cycles
system.cpu.icache.overall_mshr_miss_rate     0.000010                       # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_misses             747                       # number of overall MSHR misses
system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
system.cpu.icache.replacements                     23                       # number of replacements
system.cpu.icache.sampled_refs                    745                       # Sample count of references to valid blocks.
system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
system.cpu.icache.tagsinuse                662.091546                       # Cycle average of tags in use
system.cpu.icache.total_refs                 75162551                       # Total number of references to valid blocks.
system.cpu.icache.warmup_cycle                      0                       # Cycle when the warmup percentage was hit.
system.cpu.icache.writebacks                        0                       # number of writebacks
system.cpu.idleCycles                          881558                       # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.iew.EXEC:branches                 74261585                       # Number of branches executed
system.cpu.iew.EXEC:nop                         62913                       # number of nop insts executed
system.cpu.iew.EXEC:rate                     1.487680                       # Inst execution rate
system.cpu.iew.EXEC:refs                    240772759                       # number of memory reference insts executed
system.cpu.iew.EXEC:stores                   74373435                       # Number of stores executed
system.cpu.iew.EXEC:swp                             0                       # number of swp insts executed
system.cpu.iew.WB:consumers                 747728792                       # num instructions consuming a value
system.cpu.iew.WB:count                     638494059                       # cumulative count of insts written-back
system.cpu.iew.WB:fanout                     0.593986                       # average fanout of values written-back
system.cpu.iew.WB:penalized                         0                       # number of instrctions required to write to 'other' IQ
system.cpu.iew.WB:penalized_rate                    0                       # fraction of instructions written-back that wrote to 'other' IQ
system.cpu.iew.WB:producers                 444140095                       # num instructions producing a value
system.cpu.iew.WB:rate                       1.471264                       # insts written-back per cycle
system.cpu.iew.WB:sent                      640207091                       # cumulative count of insts sent to commit
system.cpu.iew.branchMispredicts              5262481                       # Number of branch mispredicts detected at execute
system.cpu.iew.iewBlockCycles                  938808                       # Number of cycles IEW is blocking
system.cpu.iew.iewDispLoadInsts             184696679                       # Number of dispatched load instructions
system.cpu.iew.iewDispNonSpecInsts               3886                       # Number of dispatched non-speculative instructions
system.cpu.iew.iewDispSquashedInsts           3056896                       # Number of squashed instructions skipped by dispatch
system.cpu.iew.iewDispStoreInsts             88578804                       # Number of dispatched store instructions
system.cpu.iew.iewDispatchedInsts           721929028                       # Number of instructions dispatched to IQ
system.cpu.iew.iewExecLoadInsts             166399324                       # Number of load instructions executed
system.cpu.iew.iewExecSquashedInsts           7744349                       # Number of squashed instructions skipped in execute
system.cpu.iew.iewExecutedInsts             645618045                       # Number of executed instructions
system.cpu.iew.iewIQFullEvents                  15544                       # Number of times the IQ has become full, causing a stall
system.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
system.cpu.iew.iewLSQFullEvents                 10568                       # Number of times the LSQ has become full, causing a stall
system.cpu.iew.iewSquashCycles               17467706                       # Number of cycles IEW is squashing
system.cpu.iew.iewUnblockCycles                 68840                       # Number of cycles IEW is unblocking
system.cpu.iew.lsq.thread.0.blockedLoads            0                       # Number of blocked loads due to partial load-store forwarding
system.cpu.iew.lsq.thread.0.cacheBlocked         8986                       # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.lsq.thread.0.forwLoads        24659910                       # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread.0.ignoredResponses        40290                       # Number of memory responses ignored because the instruction is squashed
system.cpu.iew.lsq.thread.0.invAddrLoads            0                       # Number of loads ignored due to an invalid address
system.cpu.iew.lsq.thread.0.invAddrSwpfs            0                       # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread.0.memOrderViolation       927620                       # Number of memory ordering violations
system.cpu.iew.lsq.thread.0.rescheduledLoads        15164                       # Number of loads that were rescheduled
system.cpu.iew.lsq.thread.0.squashedLoads     35743653                       # Number of loads squashed
system.cpu.iew.lsq.thread.0.squashedStores     18357791                       # Number of stores squashed
system.cpu.iew.memOrderViolationEvents         927620                       # Number of memory order violations
system.cpu.iew.predictedNotTakenIncorrect      1455468                       # Number of branches that were predicted not taken incorrectly
system.cpu.iew.predictedTakenIncorrect        3807013                       # Number of branches that were predicted taken incorrectly
system.cpu.int_regfile_reads               1741672216                       # number of integer regfile reads
system.cpu.int_regfile_writes               500762058                       # number of integer regfile writes
system.cpu.ipc                               1.383903                       # IPC: Instructions Per Cycle
system.cpu.ipc_total                         1.383903                       # IPC: Total IPC of All Threads
system.cpu.iq.ISSUE:FU_type_0::No_OpClass            0      0.00%      0.00% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::IntAlu       408522313     62.53%     62.53% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::IntMult           6689      0.00%     62.53% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::IntDiv               0      0.00%     62.53% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::FloatAdd             0      0.00%     62.53% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::FloatCmp             0      0.00%     62.53% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::FloatCvt             0      0.00%     62.53% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::FloatMult            0      0.00%     62.53% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::FloatDiv             0      0.00%     62.53% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::FloatSqrt            0      0.00%     62.53% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdAdd              0      0.00%     62.53% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdAddAcc            0      0.00%     62.53% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdAlu              0      0.00%     62.53% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdCmp              0      0.00%     62.53% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdCvt              0      0.00%     62.53% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdMisc             0      0.00%     62.53% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdMult             0      0.00%     62.53% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdMultAcc            0      0.00%     62.53% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdShift            0      0.00%     62.53% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdShiftAcc            0      0.00%     62.53% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdSqrt             0      0.00%     62.53% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdFloatAdd            0      0.00%     62.53% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdFloatAlu            0      0.00%     62.53% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdFloatCmp            0      0.00%     62.53% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdFloatCvt            0      0.00%     62.53% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdFloatDiv            0      0.00%     62.53% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdFloatMisc            3      0.00%     62.53% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdFloatMult            0      0.00%     62.53% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdFloatMultAcc            0      0.00%     62.53% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdFloatSqrt            0      0.00%     62.53% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::MemRead      168909835     25.85%     88.38% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::MemWrite      75923554     11.62%    100.00% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::IprAccess            0      0.00%    100.00% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::InstPrefetch            0      0.00%    100.00% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::total        653362394                       # Type of FU issued
system.cpu.iq.ISSUE:fu_busy_cnt               7689776                       # FU busy when requested
system.cpu.iq.ISSUE:fu_busy_rate             0.011770                       # FU busy rate (busy events/executed inst)
system.cpu.iq.ISSUE:fu_full::No_OpClass             0      0.00%      0.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::IntAlu            110224      1.43%      1.43% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::IntMult                0      0.00%      1.43% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::IntDiv                 0      0.00%      1.43% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::FloatAdd               0      0.00%      1.43% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::FloatCmp               0      0.00%      1.43% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::FloatCvt               0      0.00%      1.43% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::FloatMult              0      0.00%      1.43% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::FloatDiv               0      0.00%      1.43% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::FloatSqrt              0      0.00%      1.43% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdAdd                0      0.00%      1.43% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdAddAcc             0      0.00%      1.43% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdAlu                0      0.00%      1.43% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdCmp                0      0.00%      1.43% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdCvt                0      0.00%      1.43% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdMisc               0      0.00%      1.43% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdMult               0      0.00%      1.43% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdMultAcc            0      0.00%      1.43% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdShift              0      0.00%      1.43% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdShiftAcc            0      0.00%      1.43% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdSqrt               0      0.00%      1.43% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdFloatAdd            0      0.00%      1.43% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdFloatAlu            0      0.00%      1.43% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdFloatCmp            0      0.00%      1.43% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdFloatCvt            0      0.00%      1.43% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdFloatDiv            0      0.00%      1.43% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdFloatMisc            0      0.00%      1.43% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdFloatMult            0      0.00%      1.43% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdFloatMultAcc            0      0.00%      1.43% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdFloatSqrt            0      0.00%      1.43% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::MemRead          7362915     95.75%     97.18% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::MemWrite          216637      2.82%    100.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::IprAccess              0      0.00%    100.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::InstPrefetch            0      0.00%    100.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:issued_per_cycle::samples    433094982                       # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::mean     1.508589                       # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::stdev     1.485286                       # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::0     131707315     30.41%     30.41% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::1     125173244     28.90%     59.31% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::2      78416793     18.11%     77.42% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::3      46415103     10.72%     88.14% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::4      32898080      7.60%     95.73% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::5      12956560      2.99%     98.72% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::6       3885385      0.90%     99.62% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::7        717191      0.17%     99.79% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::8        925311      0.21%    100.00% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::min_value            0                       # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::max_value            8                       # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::total    433094982                       # Number of insts issued each cycle
system.cpu.iq.ISSUE:rate                     1.505525                       # Inst issue rate
system.cpu.iq.fp_alu_accesses                      20                       # Number of floating point alu accesses
system.cpu.iq.fp_inst_queue_reads                  36                       # Number of floating instruction queue reads
system.cpu.iq.fp_inst_queue_wakeup_accesses           16                       # Number of floating instruction queue wakeup accesses
system.cpu.iq.fp_inst_queue_writes                 16                       # Number of floating instruction queue writes
system.cpu.iq.int_alu_accesses              661052150                       # Number of integer alu accesses
system.cpu.iq.int_inst_queue_reads         1748135502                       # Number of integer instruction queue reads
system.cpu.iq.int_inst_queue_wakeup_accesses    638494043                       # Number of integer instruction queue wakeup accesses
system.cpu.iq.int_inst_queue_writes         843674084                       # Number of integer instruction queue writes
system.cpu.iq.iqInstsAdded                  721862229                       # Number of instructions added to the IQ (excludes non-spec)
system.cpu.iq.iqInstsIssued                 653362394                       # Number of instructions issued
system.cpu.iq.iqNonSpecInstsAdded                3886                       # Number of non-speculative instructions added to the IQ
system.cpu.iq.iqSquashedInstsExamined       120901183                       # Number of squashed instructions iterated over during squash; mainly for profiling
system.cpu.iq.iqSquashedInstsIssued            625992                       # Number of squashed instructions issued
system.cpu.iq.iqSquashedNonSpecRemoved            244                       # Number of squashed non-spec instructions that were removed
system.cpu.iq.iqSquashedOperandsExamined    239953447                       # Number of squashed operands that are examined and possibly removed from graph
system.cpu.itb.accesses                             0                       # DTB accesses
system.cpu.itb.align_faults                         0                       # Number of TLB faults due to alignment restrictions
system.cpu.itb.domain_faults                        0                       # Number of TLB faults due to domain restrictions
system.cpu.itb.flush_entries                        0                       # Number of entries that have been flushed from TLB
system.cpu.itb.flush_tlb                            0                       # Number of times complete TLB was flushed
system.cpu.itb.flush_tlb_asid                       0                       # Number of times TLB was flushed by ASID
system.cpu.itb.flush_tlb_mva                        0                       # Number of times TLB was flushed by MVA
system.cpu.itb.flush_tlb_mva_asid                   0                       # Number of times TLB was flushed by MVA & ASID
system.cpu.itb.hits                                 0                       # DTB hits
system.cpu.itb.inst_accesses                        0                       # ITB inst accesses
system.cpu.itb.inst_hits                            0                       # ITB inst hits
system.cpu.itb.inst_misses                          0                       # ITB inst misses
system.cpu.itb.misses                               0                       # DTB misses
system.cpu.itb.perms_faults                         0                       # Number of TLB faults due to permissions restrictions
system.cpu.itb.prefetch_faults                      0                       # Number of TLB faults due to prefetch
system.cpu.itb.read_accesses                        0                       # DTB read accesses
system.cpu.itb.read_hits                            0                       # DTB read hits
system.cpu.itb.read_misses                          0                       # DTB read misses
system.cpu.itb.write_accesses                       0                       # DTB write accesses
system.cpu.itb.write_hits                           0                       # DTB write hits
system.cpu.itb.write_misses                         0                       # DTB write misses
system.cpu.l2cache.ReadExReq_accesses          247865                       # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_avg_miss_latency 34472.344792                       # average ReadExReq miss latency
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31273.636053                       # average ReadExReq mshr miss latency
system.cpu.l2cache.ReadExReq_hits              189395                       # number of ReadExReq hits
system.cpu.l2cache.ReadExReq_miss_latency   2015598000                       # number of ReadExReq miss cycles
system.cpu.l2cache.ReadExReq_miss_rate       0.235895                       # miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_misses             58470                       # number of ReadExReq misses
system.cpu.l2cache.ReadExReq_mshr_miss_latency   1828569500                       # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_rate     0.235895                       # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_mshr_misses        58470                       # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadReq_accesses            196377                       # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_avg_miss_latency 34258.354481                       # average ReadReq miss latency
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31117.674945                       # average ReadReq mshr miss latency
system.cpu.l2cache.ReadReq_hits                163670                       # number of ReadReq hits
system.cpu.l2cache.ReadReq_miss_latency    1120488000                       # number of ReadReq miss cycles
system.cpu.l2cache.ReadReq_miss_rate         0.166552                       # miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_misses               32707                       # number of ReadReq misses
system.cpu.l2cache.ReadReq_mshr_hits               11                       # number of ReadReq MSHR hits
system.cpu.l2cache.ReadReq_mshr_miss_latency   1017423500                       # number of ReadReq MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate     0.166496                       # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_misses          32696                       # number of ReadReq MSHR misses
system.cpu.l2cache.UpgradeReq_accesses              1                       # number of UpgradeReq accesses(hits+misses)
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency        31000                       # average UpgradeReq mshr miss latency
system.cpu.l2cache.UpgradeReq_miss_rate             1                       # miss rate for UpgradeReq accesses
system.cpu.l2cache.UpgradeReq_misses                1                       # number of UpgradeReq misses
system.cpu.l2cache.UpgradeReq_mshr_miss_latency        31000                       # number of UpgradeReq MSHR miss cycles
system.cpu.l2cache.UpgradeReq_mshr_miss_rate            1                       # mshr miss rate for UpgradeReq accesses
system.cpu.l2cache.UpgradeReq_mshr_misses            1                       # number of UpgradeReq MSHR misses
system.cpu.l2cache.Writeback_accesses          394050                       # number of Writeback accesses(hits+misses)
system.cpu.l2cache.Writeback_hits              394050                       # number of Writeback hits
system.cpu.l2cache.avg_blocked_cycles::no_mshrs  6190.332326                       # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_targets     no_value                       # average number of cycles each access was blocked
system.cpu.l2cache.avg_refs                  4.731748                       # Average number of references to valid blocks.
system.cpu.l2cache.blocked::no_mshrs              331                       # number of cycles access was blocked
system.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_mshrs      2049000                       # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
system.cpu.l2cache.demand_accesses             444242                       # number of demand (read+write) accesses
system.cpu.l2cache.demand_avg_miss_latency 34395.582219                       # average overall miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency 31217.701775                       # average overall mshr miss latency
system.cpu.l2cache.demand_hits                 353065                       # number of demand (read+write) hits
system.cpu.l2cache.demand_miss_latency     3136086000                       # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_rate          0.205242                       # miss rate for demand accesses
system.cpu.l2cache.demand_misses                91177                       # number of demand (read+write) misses
system.cpu.l2cache.demand_mshr_hits                11                       # number of demand (read+write) MSHR hits
system.cpu.l2cache.demand_mshr_miss_latency   2845993000                       # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_rate     0.205217                       # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_misses           91166                       # number of demand (read+write) MSHR misses
system.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
system.cpu.l2cache.mshr_cap_events                  0                       # number of times MSHR cap was activated
system.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate
system.cpu.l2cache.occ_%::0                  0.056947                       # Average percentage of cache occupancy
system.cpu.l2cache.occ_%::1                  0.488639                       # Average percentage of cache occupancy
system.cpu.l2cache.occ_blocks::0          1866.034580                       # Average occupied blocks per context
system.cpu.l2cache.occ_blocks::1         16011.711774                       # Average occupied blocks per context
system.cpu.l2cache.overall_accesses            444242                       # number of overall (read+write) accesses
system.cpu.l2cache.overall_avg_miss_latency 34395.582219                       # average overall miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency 31217.701775                       # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency     no_value                       # average overall mshr uncacheable latency
system.cpu.l2cache.overall_hits                353065                       # number of overall hits
system.cpu.l2cache.overall_miss_latency    3136086000                       # number of overall miss cycles
system.cpu.l2cache.overall_miss_rate         0.205242                       # miss rate for overall accesses
system.cpu.l2cache.overall_misses               91177                       # number of overall misses
system.cpu.l2cache.overall_mshr_hits               11                       # number of overall MSHR hits
system.cpu.l2cache.overall_mshr_miss_latency   2845993000                       # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_rate     0.205217                       # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_misses          91166                       # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
system.cpu.l2cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
system.cpu.l2cache.replacements                 72987                       # number of replacements
system.cpu.l2cache.sampled_refs                 88484                       # Sample count of references to valid blocks.
system.cpu.l2cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
system.cpu.l2cache.tagsinuse             17877.746353                       # Cycle average of tags in use
system.cpu.l2cache.total_refs                  418684                       # Total number of references to valid blocks.
system.cpu.l2cache.warmup_cycle                     0                       # Cycle when the warmup percentage was hit.
system.cpu.l2cache.writebacks                   58152                       # number of writebacks
system.cpu.memDep0.conflictingLoads          56143840                       # Number of conflicting loads.
system.cpu.memDep0.conflictingStores         33466009                       # Number of conflicting stores.
system.cpu.memDep0.insertedLoads            184696679                       # Number of loads inserted to the mem dependence unit.
system.cpu.memDep0.insertedStores            88578804                       # Number of stores inserted to the mem dependence unit.
system.cpu.misc_regfile_reads               960863165                       # number of misc regfile reads
system.cpu.misc_regfile_writes                   9367                       # number of misc regfile writes
system.cpu.numCycles                        433976540                       # number of cpu cycles simulated
system.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
system.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
system.cpu.rename.RENAME:BlockCycles         12394449                       # Number of cycles rename is blocking
system.cpu.rename.RENAME:CommittedMaps      469246940                       # Number of HB maps that are committed
system.cpu.rename.RENAME:IQFullEvents        63310870                       # Number of times rename has blocked due to IQ full
system.cpu.rename.RENAME:IdleCycles         190431447                       # Number of cycles rename is idle
system.cpu.rename.RENAME:LSQFullEvents        3181742                       # Number of times rename has blocked due to LSQ full
system.cpu.rename.RENAME:ROBFullEvents              1                       # Number of times rename has blocked due to ROB full
system.cpu.rename.RENAME:RenameLookups     2146129408                       # Number of register rename lookups that rename has made
system.cpu.rename.RENAME:RenamedInsts       749361548                       # Number of instructions processed by rename
system.cpu.rename.RENAME:RenamedOperands    579635256                       # Number of destination operands rename has renamed
system.cpu.rename.RENAME:RunCycles          140764920                       # Number of cycles rename is running
system.cpu.rename.RENAME:SquashCycles        17467706                       # Number of cycles rename is squashing
system.cpu.rename.RENAME:UnblockCycles       71980154                       # Number of cycles rename is unblocking
system.cpu.rename.RENAME:UndoneMaps         110388313                       # Number of HB maps that are undone due to squashing
system.cpu.rename.RENAME:fp_rename_lookups           96                       # Number of floating rename lookups
system.cpu.rename.RENAME:int_rename_lookups   2146129312                       # Number of integer rename lookups
system.cpu.rename.RENAME:serializeStallCycles        56306                       # count of cycles rename stalled for serializing inst
system.cpu.rename.RENAME:serializingInsts         3959                       # count of serializing insts renamed
system.cpu.rename.RENAME:skidInsts          128598458                       # count of insts added to the skid buffer
system.cpu.rename.RENAME:tempSerializingInsts         3954                       # count of temporary serializing insts renamed
system.cpu.rob.rob_reads                   1130320351                       # The number of ROB reads
system.cpu.rob.rob_writes                  1461345715                       # The number of ROB writes
system.cpu.timesIdled                           36569                       # Number of times that the entire CPU went into an idle state and unscheduled itself
system.cpu.workload.PROG:num_syscalls              48                       # Number of system calls

---------- End Simulation Statistics   ----------