summaryrefslogtreecommitdiff
path: root/tests/long/00.gzip/ref/arm/linux/o3-timing/stats.txt
blob: 7a98c6c82684c7aaf4ccfeadf3b9ae36f59b2d00 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524

---------- Begin Simulation Statistics ----------
sim_seconds                                  0.177099                       # Number of seconds simulated
sim_ticks                                177098873000                       # Number of ticks simulated
sim_freq                                 1000000000000                       # Frequency of simulated ticks
host_inst_rate                                 166594                       # Simulator instruction rate (inst/s)
host_tick_rate                               48979898                       # Simulator tick rate (ticks/s)
host_mem_usage                                 214636                       # Number of bytes of host memory used
host_seconds                                  3615.75                       # Real time elapsed on the host
sim_insts                                   602359805                       # Number of instructions simulated
system.cpu.dtb.inst_hits                            0                       # ITB inst hits
system.cpu.dtb.inst_misses                          0                       # ITB inst misses
system.cpu.dtb.read_hits                            0                       # DTB read hits
system.cpu.dtb.read_misses                          0                       # DTB read misses
system.cpu.dtb.write_hits                           0                       # DTB write hits
system.cpu.dtb.write_misses                         0                       # DTB write misses
system.cpu.dtb.flush_tlb                            0                       # Number of times complete TLB was flushed
system.cpu.dtb.flush_tlb_mva                        0                       # Number of times TLB was flushed by MVA
system.cpu.dtb.flush_tlb_mva_asid                   0                       # Number of times TLB was flushed by MVA & ASID
system.cpu.dtb.flush_tlb_asid                       0                       # Number of times TLB was flushed by ASID
system.cpu.dtb.flush_entries                        0                       # Number of entries that have been flushed from TLB
system.cpu.dtb.align_faults                         0                       # Number of TLB faults due to alignment restrictions
system.cpu.dtb.prefetch_faults                      0                       # Number of TLB faults due to prefetch
system.cpu.dtb.domain_faults                        0                       # Number of TLB faults due to domain restrictions
system.cpu.dtb.perms_faults                         0                       # Number of TLB faults due to permissions restrictions
system.cpu.dtb.read_accesses                        0                       # DTB read accesses
system.cpu.dtb.write_accesses                       0                       # DTB write accesses
system.cpu.dtb.inst_accesses                        0                       # ITB inst accesses
system.cpu.dtb.hits                                 0                       # DTB hits
system.cpu.dtb.misses                               0                       # DTB misses
system.cpu.dtb.accesses                             0                       # DTB accesses
system.cpu.itb.inst_hits                            0                       # ITB inst hits
system.cpu.itb.inst_misses                          0                       # ITB inst misses
system.cpu.itb.read_hits                            0                       # DTB read hits
system.cpu.itb.read_misses                          0                       # DTB read misses
system.cpu.itb.write_hits                           0                       # DTB write hits
system.cpu.itb.write_misses                         0                       # DTB write misses
system.cpu.itb.flush_tlb                            0                       # Number of times complete TLB was flushed
system.cpu.itb.flush_tlb_mva                        0                       # Number of times TLB was flushed by MVA
system.cpu.itb.flush_tlb_mva_asid                   0                       # Number of times TLB was flushed by MVA & ASID
system.cpu.itb.flush_tlb_asid                       0                       # Number of times TLB was flushed by ASID
system.cpu.itb.flush_entries                        0                       # Number of entries that have been flushed from TLB
system.cpu.itb.align_faults                         0                       # Number of TLB faults due to alignment restrictions
system.cpu.itb.prefetch_faults                      0                       # Number of TLB faults due to prefetch
system.cpu.itb.domain_faults                        0                       # Number of TLB faults due to domain restrictions
system.cpu.itb.perms_faults                         0                       # Number of TLB faults due to permissions restrictions
system.cpu.itb.read_accesses                        0                       # DTB read accesses
system.cpu.itb.write_accesses                       0                       # DTB write accesses
system.cpu.itb.inst_accesses                        0                       # ITB inst accesses
system.cpu.itb.hits                                 0                       # DTB hits
system.cpu.itb.misses                               0                       # DTB misses
system.cpu.itb.accesses                             0                       # DTB accesses
system.cpu.workload.num_syscalls                   48                       # Number of system calls
system.cpu.numCycles                        354197747                       # number of cpu cycles simulated
system.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
system.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
system.cpu.BPredUnit.lookups                 91137531                       # Number of BP lookups
system.cpu.BPredUnit.condPredicted           84224367                       # Number of conditional branches predicted
system.cpu.BPredUnit.condIncorrect            4001637                       # Number of conditional branches incorrect
system.cpu.BPredUnit.BTBLookups              86284566                       # Number of BTB lookups
system.cpu.BPredUnit.BTBHits                 80014553                       # Number of BTB hits
system.cpu.BPredUnit.BTBCorrect                     0                       # Number of correct BTB predictions (this stat may not work properly.
system.cpu.BPredUnit.usedRAS                  1704311                       # Number of times the RAS was used to get a target.
system.cpu.BPredUnit.RASInCorrect                1605                       # Number of incorrect RAS predictions.
system.cpu.fetch.icacheStallCycles           76786839                       # Number of cycles fetch is stalled on an Icache miss
system.cpu.fetch.Insts                      703787736                       # Number of instructions fetch has processed
system.cpu.fetch.Branches                    91137531                       # Number of branches that fetch encountered
system.cpu.fetch.predictedBranches           81718864                       # Number of branches that fetch has predicted taken
system.cpu.fetch.Cycles                     159146597                       # Number of cycles fetch has run and was not squashing or blocked
system.cpu.fetch.SquashCycles                18455506                       # Number of cycles fetch has spent squashing
system.cpu.fetch.BlockedCycles              103039518                       # Number of cycles fetch has spent blocked
system.cpu.fetch.MiscStallCycles                   28                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
system.cpu.fetch.PendingTrapStallCycles           620                       # Number of stall cycles due to pending traps
system.cpu.fetch.CacheLines                  74412736                       # Number of cache lines fetched
system.cpu.fetch.IcacheSquashes               1337820                       # Number of outstanding Icache misses that were squashed
system.cpu.fetch.rateDist::samples          353350911                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::mean              2.128080                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::stdev             2.980798                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::0                194204457     54.96%     54.96% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::1                 25620928      7.25%     62.21% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::2                 19248235      5.45%     67.66% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::3                 24404617      6.91%     74.57% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::4                 11778472      3.33%     77.90% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::5                 13409998      3.80%     81.69% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::6                  4602257      1.30%     83.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::7                  7805373      2.21%     85.21% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::8                 52276574     14.79%    100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value                8                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::total            353350911                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.branchRate                  0.257307                       # Number of branch fetches per cycle
system.cpu.fetch.rate                        1.986991                       # Number of inst fetches per cycle
system.cpu.decode.IdleCycles                 98877750                       # Number of cycles decode is idle
system.cpu.decode.BlockedCycles              83515155                       # Number of cycles decode is blocked
system.cpu.decode.RunCycles                 137076269                       # Number of cycles decode is running
system.cpu.decode.UnblockCycles              19506954                       # Number of cycles decode is unblocking
system.cpu.decode.SquashCycles               14374783                       # Number of cycles decode is squashing
system.cpu.decode.BranchResolved              6301291                       # Number of times decode resolved a branch
system.cpu.decode.BranchMispred                  2551                       # Number of times decode detected a branch misprediction
system.cpu.decode.DecodedInsts              740114896                       # Number of instructions handled by decode
system.cpu.decode.SquashedInsts                  7230                       # Number of squashed instructions handled by decode
system.cpu.rename.SquashCycles               14374783                       # Number of cycles rename is squashing
system.cpu.rename.IdleCycles                111843103                       # Number of cycles rename is idle
system.cpu.rename.BlockCycles                 9537973                       # Number of cycles rename is blocking
system.cpu.rename.serializeStallCycles         119731                       # count of cycles rename stalled for serializing inst
system.cpu.rename.RunCycles                 143514381                       # Number of cycles rename is running
system.cpu.rename.UnblockCycles              73960940                       # Number of cycles rename is unblocking
system.cpu.rename.RenamedInsts              727174418                       # Number of instructions processed by rename
system.cpu.rename.ROBFullEvents                   286                       # Number of times rename has blocked due to ROB full
system.cpu.rename.IQFullEvents               59845789                       # Number of times rename has blocked due to IQ full
system.cpu.rename.LSQFullEvents              10289393                       # Number of times rename has blocked due to LSQ full
system.cpu.rename.FullRegisterEvents              334                       # Number of times there has been no free registers
system.cpu.rename.RenamedOperands           752889395                       # Number of destination operands rename has renamed
system.cpu.rename.RenameLookups            3380302991                       # Number of register rename lookups that rename has made
system.cpu.rename.int_rename_lookups       3380302863                       # Number of integer rename lookups
system.cpu.rename.fp_rename_lookups               128                       # Number of floating rename lookups
system.cpu.rename.CommittedMaps             627417394                       # Number of HB maps that are committed
system.cpu.rename.UndoneMaps                125472001                       # Number of HB maps that are undone due to squashing
system.cpu.rename.serializingInsts              13297                       # count of serializing insts renamed
system.cpu.rename.tempSerializingInsts          13294                       # count of temporary serializing insts renamed
system.cpu.rename.skidInsts                 132095966                       # count of insts added to the skid buffer
system.cpu.memDep0.insertedLoads            179744866                       # Number of loads inserted to the mem dependence unit.
system.cpu.memDep0.insertedStores            82855502                       # Number of stores inserted to the mem dependence unit.
system.cpu.memDep0.conflictingLoads          19180586                       # Number of conflicting loads.
system.cpu.memDep0.conflictingStores         24795671                       # Number of conflicting stores.
system.cpu.iq.iqInstsAdded                  702443112                       # Number of instructions added to the IQ (excludes non-spec)
system.cpu.iq.iqNonSpecInstsAdded                9504                       # Number of non-speculative instructions added to the IQ
system.cpu.iq.iqInstsIssued                 663038146                       # Number of instructions issued
system.cpu.iq.iqSquashedInstsIssued            743101                       # Number of squashed instructions issued
system.cpu.iq.iqSquashedInstsExamined        99536301                       # Number of squashed instructions iterated over during squash; mainly for profiling
system.cpu.iq.iqSquashedOperandsExamined    237037166                       # Number of squashed operands that are examined and possibly removed from graph
system.cpu.iq.iqSquashedNonSpecRemoved           3158                       # Number of squashed non-spec instructions that were removed
system.cpu.iq.issued_per_cycle::samples     353350911                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::mean         1.876430                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::stdev        1.733239                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::0            85428360     24.18%     24.18% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::1            90441308     25.60%     49.77% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::2            76153703     21.55%     71.32% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::3            42544702     12.04%     83.36% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::4            25577763      7.24%     90.60% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::5            18033700      5.10%     95.71% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::6             7283699      2.06%     97.77% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::7             6627828      1.88%     99.64% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::8             1259848      0.36%    100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::total       353350911                       # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass                   0      0.00%      0.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IntAlu                  202982      4.88%      4.88% # attempts to use FU when none available
system.cpu.iq.fu_full::IntMult                      0      0.00%      4.88% # attempts to use FU when none available
system.cpu.iq.fu_full::IntDiv                       0      0.00%      4.88% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatAdd                     0      0.00%      4.88% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatCmp                     0      0.00%      4.88% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatCvt                     0      0.00%      4.88% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatMult                    0      0.00%      4.88% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatDiv                     0      0.00%      4.88% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatSqrt                    0      0.00%      4.88% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAdd                      0      0.00%      4.88% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAddAcc                   0      0.00%      4.88% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAlu                      0      0.00%      4.88% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdCmp                      0      0.00%      4.88% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdCvt                      0      0.00%      4.88% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMisc                     0      0.00%      4.88% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMult                     0      0.00%      4.88% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMultAcc                  0      0.00%      4.88% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdShift                    0      0.00%      4.88% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdShiftAcc                 0      0.00%      4.88% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdSqrt                     0      0.00%      4.88% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatAdd                 0      0.00%      4.88% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatAlu                 0      0.00%      4.88% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatCmp                 0      0.00%      4.88% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatCvt                 0      0.00%      4.88% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatDiv                 0      0.00%      4.88% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMisc                0      0.00%      4.88% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMult                0      0.00%      4.88% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMultAcc             0      0.00%      4.88% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatSqrt                0      0.00%      4.88% # attempts to use FU when none available
system.cpu.iq.fu_full::MemRead                2990868     71.85%     76.73% # attempts to use FU when none available
system.cpu.iq.fu_full::MemWrite                968637     23.27%    100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess                    0      0.00%    100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch                 0      0.00%    100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass                 0      0.00%      0.00% # Type of FU issued
system.cpu.iq.FU_type_0::IntAlu             412586864     62.23%     62.23% # Type of FU issued
system.cpu.iq.FU_type_0::IntMult                 6565      0.00%     62.23% # Type of FU issued
system.cpu.iq.FU_type_0::IntDiv                     0      0.00%     62.23% # Type of FU issued
system.cpu.iq.FU_type_0::FloatAdd                   0      0.00%     62.23% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCmp                   0      0.00%     62.23% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCvt                   0      0.00%     62.23% # Type of FU issued
system.cpu.iq.FU_type_0::FloatMult                  0      0.00%     62.23% # Type of FU issued
system.cpu.iq.FU_type_0::FloatDiv                   0      0.00%     62.23% # Type of FU issued
system.cpu.iq.FU_type_0::FloatSqrt                  0      0.00%     62.23% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAdd                    0      0.00%     62.23% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAddAcc                 0      0.00%     62.23% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAlu                    0      0.00%     62.23% # Type of FU issued
system.cpu.iq.FU_type_0::SimdCmp                    0      0.00%     62.23% # Type of FU issued
system.cpu.iq.FU_type_0::SimdCvt                    0      0.00%     62.23% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMisc                   0      0.00%     62.23% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMult                   0      0.00%     62.23% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMultAcc                0      0.00%     62.23% # Type of FU issued
system.cpu.iq.FU_type_0::SimdShift                  0      0.00%     62.23% # Type of FU issued
system.cpu.iq.FU_type_0::SimdShiftAcc               0      0.00%     62.23% # Type of FU issued
system.cpu.iq.FU_type_0::SimdSqrt                   0      0.00%     62.23% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatAdd               0      0.00%     62.23% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatAlu               0      0.00%     62.23% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatCmp               0      0.00%     62.23% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatCvt               0      0.00%     62.23% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatDiv               0      0.00%     62.23% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMisc              3      0.00%     62.23% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMult              0      0.00%     62.23% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     62.23% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatSqrt              0      0.00%     62.23% # Type of FU issued
system.cpu.iq.FU_type_0::MemRead            172485012     26.01%     88.24% # Type of FU issued
system.cpu.iq.FU_type_0::MemWrite            77959702     11.76%    100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess                  0      0.00%    100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch               0      0.00%    100.00% # Type of FU issued
system.cpu.iq.FU_type_0::total              663038146                       # Type of FU issued
system.cpu.iq.rate                           1.871943                       # Inst issue rate
system.cpu.iq.fu_busy_cnt                     4162487                       # FU busy when requested
system.cpu.iq.fu_busy_rate                   0.006278                       # FU busy rate (busy events/executed inst)
system.cpu.iq.int_inst_queue_reads         1684332755                       # Number of integer instruction queue reads
system.cpu.iq.int_inst_queue_writes         802000478                       # Number of integer instruction queue writes
system.cpu.iq.int_inst_queue_wakeup_accesses    650204091                       # Number of integer instruction queue wakeup accesses
system.cpu.iq.fp_inst_queue_reads                  36                       # Number of floating instruction queue reads
system.cpu.iq.fp_inst_queue_writes                 16                       # Number of floating instruction queue writes
system.cpu.iq.fp_inst_queue_wakeup_accesses           16                       # Number of floating instruction queue wakeup accesses
system.cpu.iq.int_alu_accesses              667200613                       # Number of integer alu accesses
system.cpu.iq.fp_alu_accesses                      20                       # Number of floating point alu accesses
system.cpu.iew.lsq.thread0.forwLoads         29662170                       # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads             0                       # Number of loads ignored due to an invalid address
system.cpu.iew.lsq.thread0.squashedLoads     30792271                       # Number of loads squashed
system.cpu.iew.lsq.thread0.ignoredResponses       224606                       # Number of memory responses ignored because the instruction is squashed
system.cpu.iew.lsq.thread0.memOrderViolation        11800                       # Number of memory ordering violations
system.cpu.iew.lsq.thread0.squashedStores     12634488                       # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs             0                       # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads             0                       # Number of blocked loads due to partial load-store forwarding
system.cpu.iew.lsq.thread0.rescheduledLoads        13695                       # Number of loads that were rescheduled
system.cpu.iew.lsq.thread0.cacheBlocked         12640                       # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
system.cpu.iew.iewSquashCycles               14374783                       # Number of cycles IEW is squashing
system.cpu.iew.iewBlockCycles                  826341                       # Number of cycles IEW is blocking
system.cpu.iew.iewUnblockCycles                 58736                       # Number of cycles IEW is unblocking
system.cpu.iew.iewDispatchedInsts           702522112                       # Number of instructions dispatched to IQ
system.cpu.iew.iewDispSquashedInsts           1853549                       # Number of squashed instructions skipped by dispatch
system.cpu.iew.iewDispLoadInsts             179744866                       # Number of dispatched load instructions
system.cpu.iew.iewDispStoreInsts             82855502                       # Number of dispatched store instructions
system.cpu.iew.iewDispNonSpecInsts               8175                       # Number of dispatched non-speculative instructions
system.cpu.iew.iewIQFullEvents                  13020                       # Number of times the IQ has become full, causing a stall
system.cpu.iew.iewLSQFullEvents                  5275                       # Number of times the LSQ has become full, causing a stall
system.cpu.iew.memOrderViolationEvents          11800                       # Number of memory order violations
system.cpu.iew.predictedTakenIncorrect        4156328                       # Number of branches that were predicted taken incorrectly
system.cpu.iew.predictedNotTakenIncorrect       497844                       # Number of branches that were predicted not taken incorrectly
system.cpu.iew.branchMispredicts              4654172                       # Number of branch mispredicts detected at execute
system.cpu.iew.iewExecutedInsts             656067860                       # Number of executed instructions
system.cpu.iew.iewExecLoadInsts             169121282                       # Number of load instructions executed
system.cpu.iew.iewExecSquashedInsts           6970286                       # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp                             0                       # number of swp insts executed
system.cpu.iew.exec_nop                         69496                       # number of nop insts executed
system.cpu.iew.exec_refs                    245806937                       # number of memory reference insts executed
system.cpu.iew.exec_branches                 76463124                       # Number of branches executed
system.cpu.iew.exec_stores                   76685655                       # Number of stores executed
system.cpu.iew.exec_rate                     1.852264                       # Inst execution rate
system.cpu.iew.wb_sent                      652210228                       # cumulative count of insts sent to commit
system.cpu.iew.wb_count                     650204107                       # cumulative count of insts written-back
system.cpu.iew.wb_producers                 423315850                       # num instructions producing a value
system.cpu.iew.wb_consumers                 657380921                       # num instructions consuming a value
system.cpu.iew.wb_penalized                         0                       # number of instrctions required to write to 'other' IQ
system.cpu.iew.wb_rate                       1.835709                       # insts written-back per cycle
system.cpu.iew.wb_fanout                     0.643943                       # average fanout of values written-back
system.cpu.iew.wb_penalized_rate                    0                       # fraction of instructions written-back that wrote to 'other' IQ
system.cpu.commit.commitCommittedInsts      602359856                       # The number of committed instructions
system.cpu.commit.commitSquashedInsts       100172226                       # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls            6346                       # The number of times commit has been forced to stall to communicate backwards
system.cpu.commit.branchMispredicts           4060978                       # The number of times a branch was mispredicted
system.cpu.commit.committed_per_cycle::samples    338976129                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::mean     1.776998                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::stdev     2.152747                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::0    108154848     31.91%     31.91% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::1    106518775     31.42%     63.33% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::2     49308103     14.55%     77.88% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::3      9862304      2.91%     80.79% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::4     23329668      6.88%     87.67% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::5     14306268      4.22%     91.89% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::6      7919036      2.34%     94.22% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::7      1343281      0.40%     94.62% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::8     18233846      5.38%    100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::total    338976129                       # Number of insts commited each cycle
system.cpu.commit.count                     602359856                       # Number of instructions committed
system.cpu.commit.swp_count                         0                       # Number of s/w prefetches committed
system.cpu.commit.refs                      219173609                       # Number of memory references committed
system.cpu.commit.loads                     148952595                       # Number of loads committed
system.cpu.commit.membars                        1328                       # Number of memory barriers committed
system.cpu.commit.branches                   70828602                       # Number of branches committed
system.cpu.commit.fp_insts                         16                       # Number of committed floating point instructions.
system.cpu.commit.int_insts                 533522643                       # Number of committed integer instructions.
system.cpu.commit.function_calls               997573                       # Number of function calls committed.
system.cpu.commit.bw_lim_events              18233846                       # number cycles where commit BW limit reached
system.cpu.commit.bw_limited                        0                       # number of insts not committed due to BW limits
system.cpu.rob.rob_reads                   1023273753                       # The number of ROB reads
system.cpu.rob.rob_writes                  1419480895                       # The number of ROB writes
system.cpu.timesIdled                           37084                       # Number of times that the entire CPU went into an idle state and unscheduled itself
system.cpu.idleCycles                          846836                       # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts                   602359805                       # Number of Instructions Simulated
system.cpu.committedInsts_total             602359805                       # Number of Instructions Simulated
system.cpu.cpi                               0.588017                       # CPI: Cycles Per Instruction
system.cpu.cpi_total                         0.588017                       # CPI: Total CPI of All Threads
system.cpu.ipc                               1.700631                       # IPC: Instructions Per Cycle
system.cpu.ipc_total                         1.700631                       # IPC: Total IPC of All Threads
system.cpu.int_regfile_reads               3275893571                       # number of integer regfile reads
system.cpu.int_regfile_writes               675997918                       # number of integer regfile writes
system.cpu.fp_regfile_reads                        16                       # number of floating regfile reads
system.cpu.misc_regfile_reads               943643021                       # number of misc regfile reads
system.cpu.misc_regfile_writes                   2658                       # number of misc regfile writes
system.cpu.icache.replacements                     41                       # number of replacements
system.cpu.icache.tagsinuse                657.503073                       # Cycle average of tags in use
system.cpu.icache.total_refs                 74411745                       # Total number of references to valid blocks.
system.cpu.icache.sampled_refs                    766                       # Sample count of references to valid blocks.
system.cpu.icache.avg_refs               97143.270235                       # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle                      0                       # Cycle when the warmup percentage was hit.
system.cpu.icache.occ_blocks::0            657.503073                       # Average occupied blocks per context
system.cpu.icache.occ_percent::0             0.321046                       # Average percentage of cache occupancy
system.cpu.icache.ReadReq_hits               74411745                       # number of ReadReq hits
system.cpu.icache.demand_hits                74411745                       # number of demand (read+write) hits
system.cpu.icache.overall_hits               74411745                       # number of overall hits
system.cpu.icache.ReadReq_misses                  991                       # number of ReadReq misses
system.cpu.icache.demand_misses                   991                       # number of demand (read+write) misses
system.cpu.icache.overall_misses                  991                       # number of overall misses
system.cpu.icache.ReadReq_miss_latency       34848500                       # number of ReadReq miss cycles
system.cpu.icache.demand_miss_latency        34848500                       # number of demand (read+write) miss cycles
system.cpu.icache.overall_miss_latency       34848500                       # number of overall miss cycles
system.cpu.icache.ReadReq_accesses           74412736                       # number of ReadReq accesses(hits+misses)
system.cpu.icache.demand_accesses            74412736                       # number of demand (read+write) accesses
system.cpu.icache.overall_accesses           74412736                       # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate          0.000013                       # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate           0.000013                       # miss rate for demand accesses
system.cpu.icache.overall_miss_rate          0.000013                       # miss rate for overall accesses
system.cpu.icache.ReadReq_avg_miss_latency 35164.984864                       # average ReadReq miss latency
system.cpu.icache.demand_avg_miss_latency 35164.984864                       # average overall miss latency
system.cpu.icache.overall_avg_miss_latency 35164.984864                       # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs                 0                       # number of cycles access was blocked
system.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
system.cpu.icache.avg_blocked_cycles::no_mshrs     no_value                       # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets     no_value                       # average number of cycles each access was blocked
system.cpu.icache.fast_writes                       0                       # number of fast writes performed
system.cpu.icache.cache_copies                      0                       # number of cache copies performed
system.cpu.icache.writebacks                        0                       # number of writebacks
system.cpu.icache.ReadReq_mshr_hits               225                       # number of ReadReq MSHR hits
system.cpu.icache.demand_mshr_hits                225                       # number of demand (read+write) MSHR hits
system.cpu.icache.overall_mshr_hits               225                       # number of overall MSHR hits
system.cpu.icache.ReadReq_mshr_misses             766                       # number of ReadReq MSHR misses
system.cpu.icache.demand_mshr_misses              766                       # number of demand (read+write) MSHR misses
system.cpu.icache.overall_mshr_misses             766                       # number of overall MSHR misses
system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
system.cpu.icache.ReadReq_mshr_miss_latency     26233500                       # number of ReadReq MSHR miss cycles
system.cpu.icache.demand_mshr_miss_latency     26233500                       # number of demand (read+write) MSHR miss cycles
system.cpu.icache.overall_mshr_miss_latency     26233500                       # number of overall MSHR miss cycles
system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
system.cpu.icache.ReadReq_mshr_miss_rate     0.000010                       # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate      0.000010                       # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate     0.000010                       # mshr miss rate for overall accesses
system.cpu.icache.ReadReq_avg_mshr_miss_latency 34247.389034                       # average ReadReq mshr miss latency
system.cpu.icache.demand_avg_mshr_miss_latency 34247.389034                       # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_miss_latency 34247.389034                       # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_uncacheable_latency     no_value                       # average overall mshr uncacheable latency
system.cpu.icache.mshr_cap_events                   0                       # number of times MSHR cap was activated
system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
system.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
system.cpu.dcache.replacements                 441233                       # number of replacements
system.cpu.dcache.tagsinuse               4094.750739                       # Cycle average of tags in use
system.cpu.dcache.total_refs                205781738                       # Total number of references to valid blocks.
system.cpu.dcache.sampled_refs                 445329                       # Sample count of references to valid blocks.
system.cpu.dcache.avg_refs                 462.089237                       # Average number of references to valid blocks.
system.cpu.dcache.warmup_cycle               87973000                       # Cycle when the warmup percentage was hit.
system.cpu.dcache.occ_blocks::0           4094.750739                       # Average occupied blocks per context
system.cpu.dcache.occ_percent::0             0.999695                       # Average percentage of cache occupancy
system.cpu.dcache.ReadReq_hits              137926945                       # number of ReadReq hits
system.cpu.dcache.WriteReq_hits              67852137                       # number of WriteReq hits
system.cpu.dcache.LoadLockedReq_hits             1328                       # number of LoadLockedReq hits
system.cpu.dcache.StoreCondReq_hits              1328                       # number of StoreCondReq hits
system.cpu.dcache.demand_hits               205779082                       # number of demand (read+write) hits
system.cpu.dcache.overall_hits              205779082                       # number of overall hits
system.cpu.dcache.ReadReq_misses               249074                       # number of ReadReq misses
system.cpu.dcache.WriteReq_misses             1565394                       # number of WriteReq misses
system.cpu.dcache.LoadLockedReq_misses             11                       # number of LoadLockedReq misses
system.cpu.dcache.demand_misses               1814468                       # number of demand (read+write) misses
system.cpu.dcache.overall_misses              1814468                       # number of overall misses
system.cpu.dcache.ReadReq_miss_latency     3282849000                       # number of ReadReq miss cycles
system.cpu.dcache.WriteReq_miss_latency   27038418025                       # number of WriteReq miss cycles
system.cpu.dcache.LoadLockedReq_miss_latency       203000                       # number of LoadLockedReq miss cycles
system.cpu.dcache.demand_miss_latency     30321267025                       # number of demand (read+write) miss cycles
system.cpu.dcache.overall_miss_latency    30321267025                       # number of overall miss cycles
system.cpu.dcache.ReadReq_accesses          138176019                       # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses          69417531                       # number of WriteReq accesses(hits+misses)
system.cpu.dcache.LoadLockedReq_accesses         1339                       # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.StoreCondReq_accesses          1328                       # number of StoreCondReq accesses(hits+misses)
system.cpu.dcache.demand_accesses           207593550                       # number of demand (read+write) accesses
system.cpu.dcache.overall_accesses          207593550                       # number of overall (read+write) accesses
system.cpu.dcache.ReadReq_miss_rate          0.001803                       # miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_miss_rate         0.022550                       # miss rate for WriteReq accesses
system.cpu.dcache.LoadLockedReq_miss_rate     0.008215                       # miss rate for LoadLockedReq accesses
system.cpu.dcache.demand_miss_rate           0.008740                       # miss rate for demand accesses
system.cpu.dcache.overall_miss_rate          0.008740                       # miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_miss_latency 13180.215518                       # average ReadReq miss latency
system.cpu.dcache.WriteReq_avg_miss_latency 17272.595925                       # average WriteReq miss latency
system.cpu.dcache.LoadLockedReq_avg_miss_latency 18454.545455                       # average LoadLockedReq miss latency
system.cpu.dcache.demand_avg_miss_latency 16710.830406                       # average overall miss latency
system.cpu.dcache.overall_avg_miss_latency 16710.830406                       # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs      9583027                       # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs              2185                       # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets               0                       # number of cycles access was blocked
system.cpu.dcache.avg_blocked_cycles::no_mshrs  4385.824714                       # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets     no_value                       # average number of cycles each access was blocked
system.cpu.dcache.fast_writes                       0                       # number of fast writes performed
system.cpu.dcache.cache_copies                      0                       # number of cache copies performed
system.cpu.dcache.writebacks                   395275                       # number of writebacks
system.cpu.dcache.ReadReq_mshr_hits             51126                       # number of ReadReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits          1318013                       # number of WriteReq MSHR hits
system.cpu.dcache.LoadLockedReq_mshr_hits           11                       # number of LoadLockedReq MSHR hits
system.cpu.dcache.demand_mshr_hits            1369139                       # number of demand (read+write) MSHR hits
system.cpu.dcache.overall_mshr_hits           1369139                       # number of overall MSHR hits
system.cpu.dcache.ReadReq_mshr_misses          197948                       # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses         247381                       # number of WriteReq MSHR misses
system.cpu.dcache.demand_mshr_misses           445329                       # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses          445329                       # number of overall MSHR misses
system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
system.cpu.dcache.ReadReq_mshr_miss_latency   1625134500                       # number of ReadReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_latency   2544872027                       # number of WriteReq MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_latency   4170006527                       # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_latency   4170006527                       # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
system.cpu.dcache.ReadReq_mshr_miss_rate     0.001433                       # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate     0.003564                       # mshr miss rate for WriteReq accesses
system.cpu.dcache.demand_mshr_miss_rate      0.002145                       # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate     0.002145                       # mshr miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_mshr_miss_latency  8209.906137                       # average ReadReq mshr miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 10287.257417                       # average WriteReq mshr miss latency
system.cpu.dcache.demand_avg_mshr_miss_latency  9363.878227                       # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency  9363.878227                       # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_uncacheable_latency     no_value                       # average overall mshr uncacheable latency
system.cpu.dcache.mshr_cap_events                   0                       # number of times MSHR cap was activated
system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
system.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate
system.cpu.l2cache.replacements                 72960                       # number of replacements
system.cpu.l2cache.tagsinuse             17805.724339                       # Cycle average of tags in use
system.cpu.l2cache.total_refs                  422235                       # Total number of references to valid blocks.
system.cpu.l2cache.sampled_refs                 88493                       # Sample count of references to valid blocks.
system.cpu.l2cache.avg_refs                  4.771394                       # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle                     0                       # Cycle when the warmup percentage was hit.
system.cpu.l2cache.occ_blocks::0          1879.670498                       # Average occupied blocks per context
system.cpu.l2cache.occ_blocks::1         15926.053841                       # Average occupied blocks per context
system.cpu.l2cache.occ_percent::0            0.057363                       # Average percentage of cache occupancy
system.cpu.l2cache.occ_percent::1            0.486025                       # Average percentage of cache occupancy
system.cpu.l2cache.ReadReq_hits                165899                       # number of ReadReq hits
system.cpu.l2cache.Writeback_hits              395275                       # number of Writeback hits
system.cpu.l2cache.ReadExReq_hits              189031                       # number of ReadExReq hits
system.cpu.l2cache.demand_hits                 354930                       # number of demand (read+write) hits
system.cpu.l2cache.overall_hits                354930                       # number of overall hits
system.cpu.l2cache.ReadReq_misses               32812                       # number of ReadReq misses
system.cpu.l2cache.ReadExReq_misses             58353                       # number of ReadExReq misses
system.cpu.l2cache.demand_misses                91165                       # number of demand (read+write) misses
system.cpu.l2cache.overall_misses               91165                       # number of overall misses
system.cpu.l2cache.ReadReq_miss_latency    1126662000                       # number of ReadReq miss cycles
system.cpu.l2cache.ReadExReq_miss_latency   2003366500                       # number of ReadExReq miss cycles
system.cpu.l2cache.demand_miss_latency     3130028500                       # number of demand (read+write) miss cycles
system.cpu.l2cache.overall_miss_latency    3130028500                       # number of overall miss cycles
system.cpu.l2cache.ReadReq_accesses            198711                       # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.Writeback_accesses          395275                       # number of Writeback accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses          247384                       # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.demand_accesses             446095                       # number of demand (read+write) accesses
system.cpu.l2cache.overall_accesses            446095                       # number of overall (read+write) accesses
system.cpu.l2cache.ReadReq_miss_rate         0.165124                       # miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_miss_rate       0.235880                       # miss rate for ReadExReq accesses
system.cpu.l2cache.demand_miss_rate          0.204362                       # miss rate for demand accesses
system.cpu.l2cache.overall_miss_rate         0.204362                       # miss rate for overall accesses
system.cpu.l2cache.ReadReq_avg_miss_latency 34336.888943                       # average ReadReq miss latency
system.cpu.l2cache.ReadExReq_avg_miss_latency 34331.850976                       # average ReadExReq miss latency
system.cpu.l2cache.demand_avg_miss_latency 34333.664235                       # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency 34333.664235                       # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs      2057500                       # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs              352                       # number of cycles access was blocked
system.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_mshrs  5845.170455                       # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_targets     no_value                       # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
system.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
system.cpu.l2cache.writebacks                   58128                       # number of writebacks
system.cpu.l2cache.ReadReq_mshr_hits               11                       # number of ReadReq MSHR hits
system.cpu.l2cache.demand_mshr_hits                11                       # number of demand (read+write) MSHR hits
system.cpu.l2cache.overall_mshr_hits               11                       # number of overall MSHR hits
system.cpu.l2cache.ReadReq_mshr_misses          32801                       # number of ReadReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses        58353                       # number of ReadExReq MSHR misses
system.cpu.l2cache.demand_mshr_misses           91154                       # number of demand (read+write) MSHR misses
system.cpu.l2cache.overall_mshr_misses          91154                       # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
system.cpu.l2cache.ReadReq_mshr_miss_latency   1019608000                       # number of ReadReq MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_latency   1822407000                       # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency   2842015000                       # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency   2842015000                       # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate     0.165069                       # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate     0.235880                       # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.demand_mshr_miss_rate     0.204338                       # mshr miss rate for demand accesses
system.cpu.l2cache.overall_mshr_miss_rate     0.204338                       # mshr miss rate for overall accesses
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31084.662053                       # average ReadReq mshr miss latency
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31230.733638                       # average ReadExReq mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency 31178.171007                       # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency 31178.171007                       # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency     no_value                       # average overall mshr uncacheable latency
system.cpu.l2cache.mshr_cap_events                  0                       # number of times MSHR cap was activated
system.cpu.l2cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
system.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate

---------- End Simulation Statistics   ----------