summaryrefslogtreecommitdiff
path: root/tests/long/00.gzip/ref/sparc/linux/o3-timing/stats.txt
blob: 3869949816eec1af5f37c8520ed92c47f39d1ec9 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480

---------- Begin Simulation Statistics ----------
sim_seconds                                  0.424846                       # Number of seconds simulated
sim_ticks                                424846003000                       # Number of ticks simulated
sim_freq                                 1000000000000                       # Frequency of simulated ticks
host_inst_rate                                 130905                       # Simulator instruction rate (inst/s)
host_tick_rate                               39566335                       # Simulator tick rate (ticks/s)
host_mem_usage                                 260032                       # Number of bytes of host memory used
host_seconds                                 10737.56                       # Real time elapsed on the host
sim_insts                                  1405604152                       # Number of instructions simulated
system.cpu.workload.num_syscalls                   49                       # Number of system calls
system.cpu.numCycles                        849692007                       # number of cpu cycles simulated
system.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
system.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
system.cpu.BPredUnit.lookups                103951242                       # Number of BP lookups
system.cpu.BPredUnit.condPredicted           92817618                       # Number of conditional branches predicted
system.cpu.BPredUnit.condIncorrect            5441892                       # Number of conditional branches incorrect
system.cpu.BPredUnit.BTBLookups             101027131                       # Number of BTB lookups
system.cpu.BPredUnit.BTBHits                 99845588                       # Number of BTB hits
system.cpu.BPredUnit.BTBCorrect                     0                       # Number of correct BTB predictions (this stat may not work properly.
system.cpu.BPredUnit.usedRAS                     1240                       # Number of times the RAS was used to get a target.
system.cpu.BPredUnit.RASInCorrect                 219                       # Number of incorrect RAS predictions.
system.cpu.fetch.icacheStallCycles          176461208                       # Number of cycles fetch is stalled on an Icache miss
system.cpu.fetch.Insts                     1731297968                       # Number of instructions fetch has processed
system.cpu.fetch.Branches                   103951242                       # Number of branches that fetch encountered
system.cpu.fetch.predictedBranches           99846828                       # Number of branches that fetch has predicted taken
system.cpu.fetch.Cycles                     372380430                       # Number of cycles fetch has run and was not squashing or blocked
system.cpu.fetch.SquashCycles                32542357                       # Number of cycles fetch has spent squashing
system.cpu.fetch.BlockedCycles              273950532                       # Number of cycles fetch has spent blocked
system.cpu.fetch.MiscStallCycles                   14                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
system.cpu.fetch.PendingTrapStallCycles          1598                       # Number of stall cycles due to pending traps
system.cpu.fetch.CacheLines                 171982366                       # Number of cache lines fetched
system.cpu.fetch.IcacheSquashes               1072419                       # Number of outstanding Icache misses that were squashed
system.cpu.fetch.rateDist::samples          849334249                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::mean              2.043796                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::stdev             2.987927                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::0                476953819     56.16%     56.16% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::1                 82874443      9.76%     65.91% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::2                 45104012      5.31%     71.22% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::3                 23823207      2.80%     74.03% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::4                 33449263      3.94%     77.97% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::5                 34018296      4.01%     81.97% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::6                 14934889      1.76%     83.73% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::7                  7594649      0.89%     84.63% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::8                130581671     15.37%    100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value                8                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::total            849334249                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.branchRate                  0.122340                       # Number of branch fetches per cycle
system.cpu.fetch.rate                        2.037559                       # Number of inst fetches per cycle
system.cpu.decode.IdleCycles                228750775                       # Number of cycles decode is idle
system.cpu.decode.BlockedCycles             225010682                       # Number of cycles decode is blocked
system.cpu.decode.RunCycles                 340329593                       # Number of cycles decode is running
system.cpu.decode.UnblockCycles              28702732                       # Number of cycles decode is unblocking
system.cpu.decode.SquashCycles               26540467                       # Number of cycles decode is squashing
system.cpu.decode.DecodedInsts             1719853048                       # Number of instructions handled by decode
system.cpu.rename.SquashCycles               26540467                       # Number of cycles rename is squashing
system.cpu.rename.IdleCycles                263479088                       # Number of cycles rename is idle
system.cpu.rename.BlockCycles                41404306                       # Number of cycles rename is blocking
system.cpu.rename.serializeStallCycles       55665718                       # count of cycles rename stalled for serializing inst
system.cpu.rename.RunCycles                 333164025                       # Number of cycles rename is running
system.cpu.rename.UnblockCycles             129080645                       # Number of cycles rename is unblocking
system.cpu.rename.RenamedInsts             1702621917                       # Number of instructions processed by rename
system.cpu.rename.ROBFullEvents                     2                       # Number of times rename has blocked due to ROB full
system.cpu.rename.IQFullEvents               27946870                       # Number of times rename has blocked due to IQ full
system.cpu.rename.LSQFullEvents              65424391                       # Number of times rename has blocked due to LSQ full
system.cpu.rename.FullRegisterEvents         16478266                       # Number of times there has been no free registers
system.cpu.rename.RenamedOperands          1420563184                       # Number of destination operands rename has renamed
system.cpu.rename.RenameLookups            2876973295                       # Number of register rename lookups that rename has made
system.cpu.rename.int_rename_lookups       2842990293                       # Number of integer rename lookups
system.cpu.rename.fp_rename_lookups          33983002                       # Number of floating rename lookups
system.cpu.rename.CommittedMaps            1244770452                       # Number of HB maps that are committed
system.cpu.rename.UndoneMaps                175792732                       # Number of HB maps that are undone due to squashing
system.cpu.rename.serializingInsts            3237844                       # count of serializing insts renamed
system.cpu.rename.tempSerializingInsts        3287220                       # count of temporary serializing insts renamed
system.cpu.rename.skidInsts                 297721307                       # count of insts added to the skid buffer
system.cpu.memDep0.insertedLoads            456905033                       # Number of loads inserted to the mem dependence unit.
system.cpu.memDep0.insertedStores           186186881                       # Number of stores inserted to the mem dependence unit.
system.cpu.memDep0.conflictingLoads         277685429                       # Number of conflicting loads.
system.cpu.memDep0.conflictingStores         94682535                       # Number of conflicting stores.
system.cpu.iq.iqInstsAdded                 1573041480                       # Number of instructions added to the IQ (excludes non-spec)
system.cpu.iq.iqNonSpecInstsAdded             3078086                       # Number of non-speculative instructions added to the IQ
system.cpu.iq.iqInstsIssued                1493571680                       # Number of instructions issued
system.cpu.iq.iqSquashedInstsIssued            168879                       # Number of squashed instructions issued
system.cpu.iq.iqSquashedInstsExamined       169173312                       # Number of squashed instructions iterated over during squash; mainly for profiling
system.cpu.iq.iqSquashedOperandsExamined    193746620                       # Number of squashed operands that are examined and possibly removed from graph
system.cpu.iq.iqSquashedNonSpecRemoved         834415                       # Number of squashed non-spec instructions that were removed
system.cpu.iq.issued_per_cycle::samples     849334249                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::mean         1.758520                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::stdev        1.350284                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::0           177901650     20.95%     20.95% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::1           206358445     24.30%     45.24% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::2           226462970     26.66%     71.91% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::3           151667203     17.86%     89.76% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::4            64968416      7.65%     97.41% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::5            14273144      1.68%     99.09% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::6             6071046      0.71%     99.81% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::7             1430974      0.17%     99.98% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::8              200401      0.02%    100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::total       849334249                       # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass                   0      0.00%      0.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IntAlu                  106837      5.02%      5.02% # attempts to use FU when none available
system.cpu.iq.fu_full::IntMult                      0      0.00%      5.02% # attempts to use FU when none available
system.cpu.iq.fu_full::IntDiv                       0      0.00%      5.02% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatAdd                176348      8.29%     13.31% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatCmp                     0      0.00%     13.31% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatCvt                     0      0.00%     13.31% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatMult                    0      0.00%     13.31% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatDiv                     0      0.00%     13.31% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatSqrt                    0      0.00%     13.31% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAdd                      0      0.00%     13.31% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAddAcc                   0      0.00%     13.31% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAlu                      0      0.00%     13.31% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdCmp                      0      0.00%     13.31% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdCvt                      0      0.00%     13.31% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMisc                     0      0.00%     13.31% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMult                     0      0.00%     13.31% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMultAcc                  0      0.00%     13.31% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdShift                    0      0.00%     13.31% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdShiftAcc                 0      0.00%     13.31% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdSqrt                     0      0.00%     13.31% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatAdd                 0      0.00%     13.31% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatAlu                 0      0.00%     13.31% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatCmp                 0      0.00%     13.31% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatCvt                 0      0.00%     13.31% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatDiv                 0      0.00%     13.31% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMisc                0      0.00%     13.31% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMult                0      0.00%     13.31% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMultAcc             0      0.00%     13.31% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatSqrt                0      0.00%     13.31% # attempts to use FU when none available
system.cpu.iq.fu_full::MemRead                1497549     70.41%     83.72% # attempts to use FU when none available
system.cpu.iq.fu_full::MemWrite                346224     16.28%    100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess                    0      0.00%    100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch                 0      0.00%    100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass                 0      0.00%      0.00% # Type of FU issued
system.cpu.iq.FU_type_0::IntAlu             886788388     59.37%     59.37% # Type of FU issued
system.cpu.iq.FU_type_0::IntMult                    0      0.00%     59.37% # Type of FU issued
system.cpu.iq.FU_type_0::IntDiv                     0      0.00%     59.37% # Type of FU issued
system.cpu.iq.FU_type_0::FloatAdd             2623578      0.18%     59.55% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCmp                   0      0.00%     59.55% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCvt                   0      0.00%     59.55% # Type of FU issued
system.cpu.iq.FU_type_0::FloatMult                  0      0.00%     59.55% # Type of FU issued
system.cpu.iq.FU_type_0::FloatDiv                   0      0.00%     59.55% # Type of FU issued
system.cpu.iq.FU_type_0::FloatSqrt                  0      0.00%     59.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAdd                    0      0.00%     59.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAddAcc                 0      0.00%     59.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAlu                    0      0.00%     59.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdCmp                    0      0.00%     59.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdCvt                    0      0.00%     59.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMisc                   0      0.00%     59.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMult                   0      0.00%     59.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMultAcc                0      0.00%     59.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdShift                  0      0.00%     59.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdShiftAcc               0      0.00%     59.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdSqrt                   0      0.00%     59.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatAdd               0      0.00%     59.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatAlu               0      0.00%     59.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatCmp               0      0.00%     59.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatCvt               0      0.00%     59.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatDiv               0      0.00%     59.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMisc              0      0.00%     59.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMult              0      0.00%     59.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     59.55% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatSqrt              0      0.00%     59.55% # Type of FU issued
system.cpu.iq.FU_type_0::MemRead            430759220     28.84%     88.39% # Type of FU issued
system.cpu.iq.FU_type_0::MemWrite           173400494     11.61%    100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess                  0      0.00%    100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch               0      0.00%    100.00% # Type of FU issued
system.cpu.iq.FU_type_0::total             1493571680                       # Type of FU issued
system.cpu.iq.rate                           1.757780                       # Inst issue rate
system.cpu.iq.fu_busy_cnt                     2126958                       # FU busy when requested
system.cpu.iq.fu_busy_rate                   0.001424                       # FU busy rate (busy events/executed inst)
system.cpu.iq.int_inst_queue_reads         3820899737                       # Number of integer instruction queue reads
system.cpu.iq.int_inst_queue_writes        1736825318                       # Number of integer instruction queue writes
system.cpu.iq.int_inst_queue_wakeup_accesses   1473365597                       # Number of integer instruction queue wakeup accesses
system.cpu.iq.fp_inst_queue_reads            17873709                       # Number of floating instruction queue reads
system.cpu.iq.fp_inst_queue_writes            9212850                       # Number of floating instruction queue writes
system.cpu.iq.fp_inst_queue_wakeup_accesses      8524107                       # Number of floating instruction queue wakeup accesses
system.cpu.iq.int_alu_accesses             1486479437                       # Number of integer alu accesses
system.cpu.iq.fp_alu_accesses                 9219201                       # Number of floating point alu accesses
system.cpu.iew.lsq.thread0.forwLoads        209970408                       # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads             0                       # Number of loads ignored due to an invalid address
system.cpu.iew.lsq.thread0.squashedLoads     54392189                       # Number of loads squashed
system.cpu.iew.lsq.thread0.ignoredResponses       142413                       # Number of memory responses ignored because the instruction is squashed
system.cpu.iew.lsq.thread0.memOrderViolation       763229                       # Number of memory ordering violations
system.cpu.iew.lsq.thread0.squashedStores     19338739                       # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs             0                       # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads             0                       # Number of blocked loads due to partial load-store forwarding
system.cpu.iew.lsq.thread0.rescheduledLoads          609                       # Number of loads that were rescheduled
system.cpu.iew.lsq.thread0.cacheBlocked         45345                       # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
system.cpu.iew.iewSquashCycles               26540467                       # Number of cycles IEW is squashing
system.cpu.iew.iewBlockCycles                 2525220                       # Number of cycles IEW is blocking
system.cpu.iew.iewUnblockCycles                145175                       # Number of cycles IEW is unblocking
system.cpu.iew.iewDispatchedInsts          1675654819                       # Number of instructions dispatched to IQ
system.cpu.iew.iewDispSquashedInsts           4255922                       # Number of squashed instructions skipped by dispatch
system.cpu.iew.iewDispLoadInsts             456905033                       # Number of dispatched load instructions
system.cpu.iew.iewDispStoreInsts            186186881                       # Number of dispatched store instructions
system.cpu.iew.iewDispNonSpecInsts            2976415                       # Number of dispatched non-speculative instructions
system.cpu.iew.iewIQFullEvents                  59600                       # Number of times the IQ has become full, causing a stall
system.cpu.iew.iewLSQFullEvents                  9064                       # Number of times the LSQ has become full, causing a stall
system.cpu.iew.memOrderViolationEvents         763229                       # Number of memory order violations
system.cpu.iew.predictedTakenIncorrect        5291175                       # Number of branches that were predicted taken incorrectly
system.cpu.iew.predictedNotTakenIncorrect       468114                       # Number of branches that were predicted not taken incorrectly
system.cpu.iew.branchMispredicts              5759289                       # Number of branch mispredicts detected at execute
system.cpu.iew.iewExecutedInsts            1486215446                       # Number of executed instructions
system.cpu.iew.iewExecLoadInsts             427697474                       # Number of load instructions executed
system.cpu.iew.iewExecSquashedInsts           7356234                       # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp                             0                       # number of swp insts executed
system.cpu.iew.exec_nop                      99535253                       # number of nop insts executed
system.cpu.iew.exec_refs                    599761085                       # number of memory reference insts executed
system.cpu.iew.exec_branches                 90544158                       # Number of branches executed
system.cpu.iew.exec_stores                  172063611                       # Number of stores executed
system.cpu.iew.exec_rate                     1.749123                       # Inst execution rate
system.cpu.iew.wb_sent                     1483627085                       # cumulative count of insts sent to commit
system.cpu.iew.wb_count                    1481889704                       # cumulative count of insts written-back
system.cpu.iew.wb_producers                1175309728                       # num instructions producing a value
system.cpu.iew.wb_consumers                1225337993                       # num instructions consuming a value
system.cpu.iew.wb_penalized                         0                       # number of instrctions required to write to 'other' IQ
system.cpu.iew.wb_rate                       1.744032                       # insts written-back per cycle
system.cpu.iew.wb_fanout                     0.959172                       # average fanout of values written-back
system.cpu.iew.wb_penalized_rate                    0                       # fraction of instructions written-back that wrote to 'other' IQ
system.cpu.commit.commitCommittedInsts     1489523295                       # The number of committed instructions
system.cpu.commit.commitSquashedInsts       186029259                       # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls         2243671                       # The number of times commit has been forced to stall to communicate backwards
system.cpu.commit.branchMispredicts           5441892                       # The number of times a branch was mispredicted
system.cpu.commit.committed_per_cycle::samples    822794393                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::mean     1.810323                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::stdev     2.360899                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::0    271095175     32.95%     32.95% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::1    302645797     36.78%     69.73% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::2     45322356      5.51%     75.24% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::3     68686908      8.35%     83.59% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::4     22732084      2.76%     86.35% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::5      9729610      1.18%     87.53% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::6     29628308      3.60%     91.13% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::7     10807412      1.31%     92.45% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::8     62146743      7.55%    100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::total    822794393                       # Number of insts commited each cycle
system.cpu.commit.count                    1489523295                       # Number of instructions committed
system.cpu.commit.swp_count                         0                       # Number of s/w prefetches committed
system.cpu.commit.refs                      569360986                       # Number of memory references committed
system.cpu.commit.loads                     402512844                       # Number of loads committed
system.cpu.commit.membars                       51356                       # Number of memory barriers committed
system.cpu.commit.branches                   86248929                       # Number of branches committed
system.cpu.commit.fp_insts                    8452036                       # Number of committed floating point instructions.
system.cpu.commit.int_insts                1319476388                       # Number of committed integer instructions.
system.cpu.commit.function_calls              1206914                       # Number of function calls committed.
system.cpu.commit.bw_lim_events              62146743                       # number cycles where commit BW limit reached
system.cpu.commit.bw_limited                        0                       # number of insts not committed due to BW limits
system.cpu.rob.rob_reads                   2436135334                       # The number of ROB reads
system.cpu.rob.rob_writes                  3377694632                       # The number of ROB writes
system.cpu.timesIdled                           11301                       # Number of times that the entire CPU went into an idle state and unscheduled itself
system.cpu.idleCycles                          357758                       # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts                  1405604152                       # Number of Instructions Simulated
system.cpu.committedInsts_total            1405604152                       # Number of Instructions Simulated
system.cpu.cpi                               0.604503                       # CPI: Cycles Per Instruction
system.cpu.cpi_total                         0.604503                       # CPI: Total CPI of All Threads
system.cpu.ipc                               1.654251                       # IPC: Instructions Per Cycle
system.cpu.ipc_total                         1.654251                       # IPC: Total IPC of All Threads
system.cpu.int_regfile_reads               2015965671                       # number of integer regfile reads
system.cpu.int_regfile_writes              1304123959                       # number of integer regfile writes
system.cpu.fp_regfile_reads                  16988422                       # number of floating regfile reads
system.cpu.fp_regfile_writes                 10452078                       # number of floating regfile writes
system.cpu.misc_regfile_reads               605607850                       # number of misc regfile reads
system.cpu.misc_regfile_writes                2258933                       # number of misc regfile writes
system.cpu.icache.replacements                    166                       # number of replacements
system.cpu.icache.tagsinuse               1030.164560                       # Cycle average of tags in use
system.cpu.icache.total_refs                171980565                       # Total number of references to valid blocks.
system.cpu.icache.sampled_refs                   1297                       # Sample count of references to valid blocks.
system.cpu.icache.avg_refs               132598.739399                       # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle                      0                       # Cycle when the warmup percentage was hit.
system.cpu.icache.occ_blocks::0           1030.164560                       # Average occupied blocks per context
system.cpu.icache.occ_percent::0             0.503010                       # Average percentage of cache occupancy
system.cpu.icache.ReadReq_hits              171980565                       # number of ReadReq hits
system.cpu.icache.demand_hits               171980565                       # number of demand (read+write) hits
system.cpu.icache.overall_hits              171980565                       # number of overall hits
system.cpu.icache.ReadReq_misses                 1801                       # number of ReadReq misses
system.cpu.icache.demand_misses                  1801                       # number of demand (read+write) misses
system.cpu.icache.overall_misses                 1801                       # number of overall misses
system.cpu.icache.ReadReq_miss_latency       62794000                       # number of ReadReq miss cycles
system.cpu.icache.demand_miss_latency        62794000                       # number of demand (read+write) miss cycles
system.cpu.icache.overall_miss_latency       62794000                       # number of overall miss cycles
system.cpu.icache.ReadReq_accesses          171982366                       # number of ReadReq accesses(hits+misses)
system.cpu.icache.demand_accesses           171982366                       # number of demand (read+write) accesses
system.cpu.icache.overall_accesses          171982366                       # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate          0.000010                       # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate           0.000010                       # miss rate for demand accesses
system.cpu.icache.overall_miss_rate          0.000010                       # miss rate for overall accesses
system.cpu.icache.ReadReq_avg_miss_latency 34866.185453                       # average ReadReq miss latency
system.cpu.icache.demand_avg_miss_latency 34866.185453                       # average overall miss latency
system.cpu.icache.overall_avg_miss_latency 34866.185453                       # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs                 0                       # number of cycles access was blocked
system.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
system.cpu.icache.avg_blocked_cycles::no_mshrs     no_value                       # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets     no_value                       # average number of cycles each access was blocked
system.cpu.icache.fast_writes                       0                       # number of fast writes performed
system.cpu.icache.cache_copies                      0                       # number of cache copies performed
system.cpu.icache.writebacks                        0                       # number of writebacks
system.cpu.icache.ReadReq_mshr_hits               503                       # number of ReadReq MSHR hits
system.cpu.icache.demand_mshr_hits                503                       # number of demand (read+write) MSHR hits
system.cpu.icache.overall_mshr_hits               503                       # number of overall MSHR hits
system.cpu.icache.ReadReq_mshr_misses            1298                       # number of ReadReq MSHR misses
system.cpu.icache.demand_mshr_misses             1298                       # number of demand (read+write) MSHR misses
system.cpu.icache.overall_mshr_misses            1298                       # number of overall MSHR misses
system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
system.cpu.icache.ReadReq_mshr_miss_latency     45168500                       # number of ReadReq MSHR miss cycles
system.cpu.icache.demand_mshr_miss_latency     45168500                       # number of demand (read+write) MSHR miss cycles
system.cpu.icache.overall_mshr_miss_latency     45168500                       # number of overall MSHR miss cycles
system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
system.cpu.icache.ReadReq_mshr_miss_rate     0.000008                       # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate      0.000008                       # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate     0.000008                       # mshr miss rate for overall accesses
system.cpu.icache.ReadReq_avg_mshr_miss_latency 34798.536210                       # average ReadReq mshr miss latency
system.cpu.icache.demand_avg_mshr_miss_latency 34798.536210                       # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_miss_latency 34798.536210                       # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_uncacheable_latency     no_value                       # average overall mshr uncacheable latency
system.cpu.icache.mshr_cap_events                   0                       # number of times MSHR cap was activated
system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
system.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
system.cpu.dcache.replacements                 475459                       # number of replacements
system.cpu.dcache.tagsinuse               4095.196777                       # Cycle average of tags in use
system.cpu.dcache.total_refs                381789765                       # Total number of references to valid blocks.
system.cpu.dcache.sampled_refs                 479555                       # Sample count of references to valid blocks.
system.cpu.dcache.avg_refs                 796.133426                       # Average number of references to valid blocks.
system.cpu.dcache.warmup_cycle              131001000                       # Cycle when the warmup percentage was hit.
system.cpu.dcache.occ_blocks::0           4095.196777                       # Average occupied blocks per context
system.cpu.dcache.occ_percent::0             0.999804                       # Average percentage of cache occupancy
system.cpu.dcache.ReadReq_hits              216852847                       # number of ReadReq hits
system.cpu.dcache.WriteReq_hits             164935599                       # number of WriteReq hits
system.cpu.dcache.SwapReq_hits                   1319                       # number of SwapReq hits
system.cpu.dcache.demand_hits               381788446                       # number of demand (read+write) hits
system.cpu.dcache.overall_hits              381788446                       # number of overall hits
system.cpu.dcache.ReadReq_misses               816608                       # number of ReadReq misses
system.cpu.dcache.WriteReq_misses             1911217                       # number of WriteReq misses
system.cpu.dcache.SwapReq_misses                    7                       # number of SwapReq misses
system.cpu.dcache.demand_misses               2727825                       # number of demand (read+write) misses
system.cpu.dcache.overall_misses              2727825                       # number of overall misses
system.cpu.dcache.ReadReq_miss_latency    11966798000                       # number of ReadReq miss cycles
system.cpu.dcache.WriteReq_miss_latency   30001558232                       # number of WriteReq miss cycles
system.cpu.dcache.SwapReq_miss_latency         268000                       # number of SwapReq miss cycles
system.cpu.dcache.demand_miss_latency     41968356232                       # number of demand (read+write) miss cycles
system.cpu.dcache.overall_miss_latency    41968356232                       # number of overall miss cycles
system.cpu.dcache.ReadReq_accesses          217669455                       # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses         166846816                       # number of WriteReq accesses(hits+misses)
system.cpu.dcache.SwapReq_accesses               1326                       # number of SwapReq accesses(hits+misses)
system.cpu.dcache.demand_accesses           384516271                       # number of demand (read+write) accesses
system.cpu.dcache.overall_accesses          384516271                       # number of overall (read+write) accesses
system.cpu.dcache.ReadReq_miss_rate          0.003752                       # miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_miss_rate         0.011455                       # miss rate for WriteReq accesses
system.cpu.dcache.SwapReq_miss_rate          0.005279                       # miss rate for SwapReq accesses
system.cpu.dcache.demand_miss_rate           0.007094                       # miss rate for demand accesses
system.cpu.dcache.overall_miss_rate          0.007094                       # miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_miss_latency 14654.274756                       # average ReadReq miss latency
system.cpu.dcache.WriteReq_avg_miss_latency 15697.620015                       # average WriteReq miss latency
system.cpu.dcache.SwapReq_avg_miss_latency 38285.714286                       # average SwapReq miss latency
system.cpu.dcache.demand_avg_miss_latency 15385.281766                       # average overall miss latency
system.cpu.dcache.overall_avg_miss_latency 15385.281766                       # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs        29000                       # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets         7500                       # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs                14                       # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets               1                       # number of cycles access was blocked
system.cpu.dcache.avg_blocked_cycles::no_mshrs  2071.428571                       # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets         7500                       # average number of cycles each access was blocked
system.cpu.dcache.fast_writes                       0                       # number of fast writes performed
system.cpu.dcache.cache_copies                      0                       # number of cache copies performed
system.cpu.dcache.writebacks                   426734                       # number of writebacks
system.cpu.dcache.ReadReq_mshr_hits            604334                       # number of ReadReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits          1643943                       # number of WriteReq MSHR hits
system.cpu.dcache.demand_mshr_hits            2248277                       # number of demand (read+write) MSHR hits
system.cpu.dcache.overall_mshr_hits           2248277                       # number of overall MSHR hits
system.cpu.dcache.ReadReq_mshr_misses          212274                       # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses         267274                       # number of WriteReq MSHR misses
system.cpu.dcache.SwapReq_mshr_misses               7                       # number of SwapReq MSHR misses
system.cpu.dcache.demand_mshr_misses           479548                       # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses          479548                       # number of overall MSHR misses
system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
system.cpu.dcache.ReadReq_mshr_miss_latency   1589212000                       # number of ReadReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_latency   3626989841                       # number of WriteReq MSHR miss cycles
system.cpu.dcache.SwapReq_mshr_miss_latency       247000                       # number of SwapReq MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_latency   5216201841                       # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_latency   5216201841                       # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
system.cpu.dcache.ReadReq_mshr_miss_rate     0.000975                       # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate     0.001602                       # mshr miss rate for WriteReq accesses
system.cpu.dcache.SwapReq_mshr_miss_rate     0.005279                       # mshr miss rate for SwapReq accesses
system.cpu.dcache.demand_mshr_miss_rate      0.001247                       # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate     0.001247                       # mshr miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_mshr_miss_latency  7486.606933                       # average ReadReq mshr miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 13570.305533                       # average WriteReq mshr miss latency
system.cpu.dcache.SwapReq_avg_mshr_miss_latency 35285.714286                       # average SwapReq mshr miss latency
system.cpu.dcache.demand_avg_mshr_miss_latency 10877.329988                       # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency 10877.329988                       # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_uncacheable_latency     no_value                       # average overall mshr uncacheable latency
system.cpu.dcache.mshr_cap_events                   0                       # number of times MSHR cap was activated
system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
system.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate
system.cpu.l2cache.replacements                 75834                       # number of replacements
system.cpu.l2cache.tagsinuse             17835.857801                       # Cycle average of tags in use
system.cpu.l2cache.total_refs                  464745                       # Total number of references to valid blocks.
system.cpu.l2cache.sampled_refs                 91356                       # Sample count of references to valid blocks.
system.cpu.l2cache.avg_refs                  5.087186                       # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle                     0                       # Cycle when the warmup percentage was hit.
system.cpu.l2cache.occ_blocks::0          2067.900619                       # Average occupied blocks per context
system.cpu.l2cache.occ_blocks::1         15767.957182                       # Average occupied blocks per context
system.cpu.l2cache.occ_percent::0            0.063107                       # Average percentage of cache occupancy
system.cpu.l2cache.occ_percent::1            0.481200                       # Average percentage of cache occupancy
system.cpu.l2cache.ReadReq_hits                179917                       # number of ReadReq hits
system.cpu.l2cache.Writeback_hits              426734                       # number of Writeback hits
system.cpu.l2cache.ReadExReq_hits              206874                       # number of ReadExReq hits
system.cpu.l2cache.demand_hits                 386791                       # number of demand (read+write) hits
system.cpu.l2cache.overall_hits                386791                       # number of overall hits
system.cpu.l2cache.ReadReq_misses               33655                       # number of ReadReq misses
system.cpu.l2cache.ReadExReq_misses             60407                       # number of ReadExReq misses
system.cpu.l2cache.demand_misses                94062                       # number of demand (read+write) misses
system.cpu.l2cache.overall_misses               94062                       # number of overall misses
system.cpu.l2cache.ReadReq_miss_latency    1145507000                       # number of ReadReq miss cycles
system.cpu.l2cache.ReadExReq_miss_latency   2078924500                       # number of ReadExReq miss cycles
system.cpu.l2cache.demand_miss_latency     3224431500                       # number of demand (read+write) miss cycles
system.cpu.l2cache.overall_miss_latency    3224431500                       # number of overall miss cycles
system.cpu.l2cache.ReadReq_accesses            213572                       # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.Writeback_accesses          426734                       # number of Writeback accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses          267281                       # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.demand_accesses             480853                       # number of demand (read+write) accesses
system.cpu.l2cache.overall_accesses            480853                       # number of overall (read+write) accesses
system.cpu.l2cache.ReadReq_miss_rate         0.157582                       # miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_miss_rate       0.226006                       # miss rate for ReadExReq accesses
system.cpu.l2cache.demand_miss_rate          0.195615                       # miss rate for demand accesses
system.cpu.l2cache.overall_miss_rate         0.195615                       # miss rate for overall accesses
system.cpu.l2cache.ReadReq_avg_miss_latency 34036.755311                       # average ReadReq miss latency
system.cpu.l2cache.ReadExReq_avg_miss_latency 34415.291274                       # average ReadExReq miss latency
system.cpu.l2cache.demand_avg_miss_latency 34279.852650                       # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency 34279.852650                       # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
system.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_mshrs     no_value                       # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_targets     no_value                       # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
system.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
system.cpu.l2cache.writebacks                   59251                       # number of writebacks
system.cpu.l2cache.demand_mshr_hits                 0                       # number of demand (read+write) MSHR hits
system.cpu.l2cache.overall_mshr_hits                0                       # number of overall MSHR hits
system.cpu.l2cache.ReadReq_mshr_misses          33655                       # number of ReadReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses        60407                       # number of ReadExReq MSHR misses
system.cpu.l2cache.demand_mshr_misses           94062                       # number of demand (read+write) MSHR misses
system.cpu.l2cache.overall_mshr_misses          94062                       # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
system.cpu.l2cache.ReadReq_mshr_miss_latency   1043470000                       # number of ReadReq MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_latency   1892046500                       # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency   2935516500                       # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency   2935516500                       # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate     0.157582                       # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate     0.226006                       # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.demand_mshr_miss_rate     0.195615                       # mshr miss rate for demand accesses
system.cpu.l2cache.overall_mshr_miss_rate     0.195615                       # mshr miss rate for overall accesses
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31004.902689                       # average ReadReq mshr miss latency
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31321.643187                       # average ReadExReq mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency 31208.314729                       # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency 31208.314729                       # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency     no_value                       # average overall mshr uncacheable latency
system.cpu.l2cache.mshr_cap_events                  0                       # number of times MSHR cap was activated
system.cpu.l2cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
system.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate

---------- End Simulation Statistics   ----------