summaryrefslogtreecommitdiff
path: root/tests/long/10.mcf/ref/sparc/linux/simple-timing/m5stats.txt
blob: c9533104798097baa02fa6bfbf25125999953666 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230

---------- Begin Simulation Statistics ----------
host_inst_rate                                 480485                       # Simulator instruction rate (inst/s)
host_mem_usage                                 155316                       # Number of bytes of host memory used
host_seconds                                  3578.87                       # Real time elapsed on the host
host_tick_rate                              745845171                       # Simulator tick rate (ticks/s)
sim_freq                                 1000000000000                       # Frequency of simulated ticks
sim_insts                                  1719594534                       # Number of instructions simulated
sim_seconds                                  2.669285                       # Number of seconds simulated
sim_ticks                                2669284585000                       # Number of ticks simulated
system.cpu.dcache.ReadReq_accesses          607807189                       # number of ReadReq accesses(hits+misses)
system.cpu.dcache.ReadReq_avg_miss_latency 12893.226605                       # average ReadReq miss latency
system.cpu.dcache.ReadReq_avg_mshr_miss_latency 11893.226605                       # average ReadReq mshr miss latency
system.cpu.dcache.ReadReq_hits              594739458                       # number of ReadReq hits
system.cpu.dcache.ReadReq_miss_latency   168485217000                       # number of ReadReq miss cycles
system.cpu.dcache.ReadReq_miss_rate          0.021500                       # miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_misses             13067731                       # number of ReadReq misses
system.cpu.dcache.ReadReq_mshr_miss_latency 155417486000                       # number of ReadReq MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate     0.021500                       # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_misses        13067731                       # number of ReadReq MSHR misses
system.cpu.dcache.SwapReq_accesses              15448                       # number of SwapReq accesses(hits+misses)
system.cpu.dcache.SwapReq_avg_miss_latency 13090.909091                       # average SwapReq miss latency
system.cpu.dcache.SwapReq_avg_mshr_miss_latency 12090.909091                       # average SwapReq mshr miss latency
system.cpu.dcache.SwapReq_hits                  15437                       # number of SwapReq hits
system.cpu.dcache.SwapReq_miss_latency         144000                       # number of SwapReq miss cycles
system.cpu.dcache.SwapReq_miss_rate          0.000712                       # miss rate for SwapReq accesses
system.cpu.dcache.SwapReq_misses                   11                       # number of SwapReq misses
system.cpu.dcache.SwapReq_mshr_miss_latency       133000                       # number of SwapReq MSHR miss cycles
system.cpu.dcache.SwapReq_mshr_miss_rate     0.000712                       # mshr miss rate for SwapReq accesses
system.cpu.dcache.SwapReq_mshr_misses              11                       # number of SwapReq MSHR misses
system.cpu.dcache.WriteReq_accesses         166970997                       # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_avg_miss_latency 12404.292450                       # average WriteReq miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 11404.292450                       # average WriteReq mshr miss latency
system.cpu.dcache.WriteReq_hits             165264000                       # number of WriteReq hits
system.cpu.dcache.WriteReq_miss_latency   21174090000                       # number of WriteReq miss cycles
system.cpu.dcache.WriteReq_miss_rate         0.010223                       # miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_misses             1706997                       # number of WriteReq misses
system.cpu.dcache.WriteReq_mshr_miss_latency  19467093000                       # number of WriteReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_rate     0.010223                       # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_misses        1706997                       # number of WriteReq MSHR misses
system.cpu.dcache.avg_blocked_cycles_no_mshrs <err: div-0>                       # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles_no_targets <err: div-0>                       # average number of cycles each access was blocked
system.cpu.dcache.avg_refs                  51.440428                       # Average number of references to valid blocks.
system.cpu.dcache.blocked_no_mshrs                  0                       # number of cycles access was blocked
system.cpu.dcache.blocked_no_targets                0                       # number of cycles access was blocked
system.cpu.dcache.blocked_cycles_no_mshrs            0                       # number of cycles access was blocked
system.cpu.dcache.blocked_cycles_no_targets            0                       # number of cycles access was blocked
system.cpu.dcache.cache_copies                      0                       # number of cache copies performed
system.cpu.dcache.demand_accesses           774778186                       # number of demand (read+write) accesses
system.cpu.dcache.demand_avg_miss_latency 12836.737637                       # average overall miss latency
system.cpu.dcache.demand_avg_mshr_miss_latency 11836.737637                       # average overall mshr miss latency
system.cpu.dcache.demand_hits               760003458                       # number of demand (read+write) hits
system.cpu.dcache.demand_miss_latency    189659307000                       # number of demand (read+write) miss cycles
system.cpu.dcache.demand_miss_rate           0.019070                       # miss rate for demand accesses
system.cpu.dcache.demand_misses              14774728                       # number of demand (read+write) misses
system.cpu.dcache.demand_mshr_hits                  0                       # number of demand (read+write) MSHR hits
system.cpu.dcache.demand_mshr_miss_latency 174884579000                       # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_rate      0.019070                       # mshr miss rate for demand accesses
system.cpu.dcache.demand_mshr_misses         14774728                       # number of demand (read+write) MSHR misses
system.cpu.dcache.fast_writes                       0                       # number of fast writes performed
system.cpu.dcache.mshr_cap_events                   0                       # number of times MSHR cap was activated
system.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate
system.cpu.dcache.overall_accesses          774778186                       # number of overall (read+write) accesses
system.cpu.dcache.overall_avg_miss_latency 12836.737637                       # average overall miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency 11836.737637                       # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_uncacheable_latency <err: div-0>                       # average overall mshr uncacheable latency
system.cpu.dcache.overall_hits              760003458                       # number of overall hits
system.cpu.dcache.overall_miss_latency   189659307000                       # number of overall miss cycles
system.cpu.dcache.overall_miss_rate          0.019070                       # miss rate for overall accesses
system.cpu.dcache.overall_misses             14774728                       # number of overall misses
system.cpu.dcache.overall_mshr_hits                 0                       # number of overall MSHR hits
system.cpu.dcache.overall_mshr_miss_latency 174884579000                       # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_rate     0.019070                       # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_misses        14774728                       # number of overall MSHR misses
system.cpu.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
system.cpu.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
system.cpu.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
system.cpu.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
system.cpu.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
system.cpu.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
system.cpu.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
system.cpu.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
system.cpu.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
system.cpu.dcache.replacements               14770643                       # number of replacements
system.cpu.dcache.sampled_refs               14774739                       # Sample count of references to valid blocks.
system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
system.cpu.dcache.tagsinuse               4094.628585                       # Cycle average of tags in use
system.cpu.dcache.total_refs                760018895                       # Total number of references to valid blocks.
system.cpu.dcache.warmup_cycle             3913237000                       # Cycle when the warmup percentage was hit.
system.cpu.dcache.writebacks                  4191356                       # number of writebacks
system.cpu.icache.ReadReq_accesses         1719594535                       # number of ReadReq accesses(hits+misses)
system.cpu.icache.ReadReq_avg_miss_latency 13991.120977                       # average ReadReq miss latency
system.cpu.icache.ReadReq_avg_mshr_miss_latency 12991.120977                       # average ReadReq mshr miss latency
system.cpu.icache.ReadReq_hits             1719593634                       # number of ReadReq hits
system.cpu.icache.ReadReq_miss_latency       12606000                       # number of ReadReq miss cycles
system.cpu.icache.ReadReq_miss_rate          0.000001                       # miss rate for ReadReq accesses
system.cpu.icache.ReadReq_misses                  901                       # number of ReadReq misses
system.cpu.icache.ReadReq_mshr_miss_latency     11705000                       # number of ReadReq MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate     0.000001                       # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_misses             901                       # number of ReadReq MSHR misses
system.cpu.icache.avg_blocked_cycles_no_mshrs <err: div-0>                       # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles_no_targets <err: div-0>                       # average number of cycles each access was blocked
system.cpu.icache.avg_refs               1908538.994451                       # Average number of references to valid blocks.
system.cpu.icache.blocked_no_mshrs                  0                       # number of cycles access was blocked
system.cpu.icache.blocked_no_targets                0                       # number of cycles access was blocked
system.cpu.icache.blocked_cycles_no_mshrs            0                       # number of cycles access was blocked
system.cpu.icache.blocked_cycles_no_targets            0                       # number of cycles access was blocked
system.cpu.icache.cache_copies                      0                       # number of cache copies performed
system.cpu.icache.demand_accesses          1719594535                       # number of demand (read+write) accesses
system.cpu.icache.demand_avg_miss_latency 13991.120977                       # average overall miss latency
system.cpu.icache.demand_avg_mshr_miss_latency 12991.120977                       # average overall mshr miss latency
system.cpu.icache.demand_hits              1719593634                       # number of demand (read+write) hits
system.cpu.icache.demand_miss_latency        12606000                       # number of demand (read+write) miss cycles
system.cpu.icache.demand_miss_rate           0.000001                       # miss rate for demand accesses
system.cpu.icache.demand_misses                   901                       # number of demand (read+write) misses
system.cpu.icache.demand_mshr_hits                  0                       # number of demand (read+write) MSHR hits
system.cpu.icache.demand_mshr_miss_latency     11705000                       # number of demand (read+write) MSHR miss cycles
system.cpu.icache.demand_mshr_miss_rate      0.000001                       # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_misses              901                       # number of demand (read+write) MSHR misses
system.cpu.icache.fast_writes                       0                       # number of fast writes performed
system.cpu.icache.mshr_cap_events                   0                       # number of times MSHR cap was activated
system.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
system.cpu.icache.overall_accesses         1719594535                       # number of overall (read+write) accesses
system.cpu.icache.overall_avg_miss_latency 13991.120977                       # average overall miss latency
system.cpu.icache.overall_avg_mshr_miss_latency 12991.120977                       # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_uncacheable_latency <err: div-0>                       # average overall mshr uncacheable latency
system.cpu.icache.overall_hits             1719593634                       # number of overall hits
system.cpu.icache.overall_miss_latency       12606000                       # number of overall miss cycles
system.cpu.icache.overall_miss_rate          0.000001                       # miss rate for overall accesses
system.cpu.icache.overall_misses                  901                       # number of overall misses
system.cpu.icache.overall_mshr_hits                 0                       # number of overall MSHR hits
system.cpu.icache.overall_mshr_miss_latency     11705000                       # number of overall MSHR miss cycles
system.cpu.icache.overall_mshr_miss_rate     0.000001                       # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_misses             901                       # number of overall MSHR misses
system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
system.cpu.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
system.cpu.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
system.cpu.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
system.cpu.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
system.cpu.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
system.cpu.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
system.cpu.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
system.cpu.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
system.cpu.icache.replacements                     31                       # number of replacements
system.cpu.icache.sampled_refs                    901                       # Sample count of references to valid blocks.
system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
system.cpu.icache.tagsinuse                737.715884                       # Cycle average of tags in use
system.cpu.icache.total_refs               1719593634                       # Total number of references to valid blocks.
system.cpu.icache.warmup_cycle                      0                       # Cycle when the warmup percentage was hit.
system.cpu.icache.writebacks                        0                       # number of writebacks
system.cpu.idle_fraction                            0                       # Percentage of idle cycles
system.cpu.l2cache.ReadReq_accesses          14775639                       # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_avg_miss_latency 12999.785859                       # average ReadReq miss latency
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 10999.785859                       # average ReadReq mshr miss latency
system.cpu.l2cache.ReadReq_hits               8592784                       # number of ReadReq hits
system.cpu.l2cache.ReadReq_miss_latency   80375791000                       # number of ReadReq miss cycles
system.cpu.l2cache.ReadReq_miss_rate         0.418449                       # miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_misses             6182855                       # number of ReadReq misses
system.cpu.l2cache.ReadReq_mshr_miss_latency  68010081000                       # number of ReadReq MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate     0.418449                       # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_misses        6182855                       # number of ReadReq MSHR misses
system.cpu.l2cache.Writeback_accesses         4191356                       # number of Writeback accesses(hits+misses)
system.cpu.l2cache.Writeback_hits             4164131                       # number of Writeback hits
system.cpu.l2cache.Writeback_miss_rate       0.006496                       # miss rate for Writeback accesses
system.cpu.l2cache.Writeback_misses             27225                       # number of Writeback misses
system.cpu.l2cache.Writeback_mshr_miss_rate     0.006496                       # mshr miss rate for Writeback accesses
system.cpu.l2cache.Writeback_mshr_misses        27225                       # number of Writeback MSHR misses
system.cpu.l2cache.avg_blocked_cycles_no_mshrs <err: div-0>                       # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles_no_targets <err: div-0>                       # average number of cycles each access was blocked
system.cpu.l2cache.avg_refs                  2.063273                       # Average number of references to valid blocks.
system.cpu.l2cache.blocked_no_mshrs                 0                       # number of cycles access was blocked
system.cpu.l2cache.blocked_no_targets               0                       # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles_no_mshrs            0                       # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles_no_targets            0                       # number of cycles access was blocked
system.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
system.cpu.l2cache.demand_accesses           14775639                       # number of demand (read+write) accesses
system.cpu.l2cache.demand_avg_miss_latency 12999.785859                       # average overall miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency 10999.785859                       # average overall mshr miss latency
system.cpu.l2cache.demand_hits                8592784                       # number of demand (read+write) hits
system.cpu.l2cache.demand_miss_latency    80375791000                       # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_rate          0.418449                       # miss rate for demand accesses
system.cpu.l2cache.demand_misses              6182855                       # number of demand (read+write) misses
system.cpu.l2cache.demand_mshr_hits                 0                       # number of demand (read+write) MSHR hits
system.cpu.l2cache.demand_mshr_miss_latency  68010081000                       # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_rate     0.418449                       # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_misses         6182855                       # number of demand (read+write) MSHR misses
system.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
system.cpu.l2cache.mshr_cap_events                  0                       # number of times MSHR cap was activated
system.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate
system.cpu.l2cache.overall_accesses          18966995                       # number of overall (read+write) accesses
system.cpu.l2cache.overall_avg_miss_latency 12942.794779                       # average overall miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency 10999.785859                       # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency <err: div-0>                       # average overall mshr uncacheable latency
system.cpu.l2cache.overall_hits              12756915                       # number of overall hits
system.cpu.l2cache.overall_miss_latency   80375791000                       # number of overall miss cycles
system.cpu.l2cache.overall_miss_rate         0.327415                       # miss rate for overall accesses
system.cpu.l2cache.overall_misses             6210080                       # number of overall misses
system.cpu.l2cache.overall_mshr_hits                0                       # number of overall MSHR hits
system.cpu.l2cache.overall_mshr_miss_latency  68010081000                       # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_rate     0.325980                       # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_misses        6182855                       # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
system.cpu.l2cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
system.cpu.l2cache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
system.cpu.l2cache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
system.cpu.l2cache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
system.cpu.l2cache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
system.cpu.l2cache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
system.cpu.l2cache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
system.cpu.l2cache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
system.cpu.l2cache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
system.cpu.l2cache.replacements               6150087                       # number of replacements
system.cpu.l2cache.sampled_refs               6182855                       # Sample count of references to valid blocks.
system.cpu.l2cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
system.cpu.l2cache.tagsinuse             26129.060966                       # Cycle average of tags in use
system.cpu.l2cache.total_refs                12756915                       # Total number of references to valid blocks.
system.cpu.l2cache.warmup_cycle          806915893000                       # Cycle when the warmup percentage was hit.
system.cpu.l2cache.writebacks                 1069081                       # number of writebacks
system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
system.cpu.numCycles                     2669284585000                       # number of cpu cycles simulated
system.cpu.num_insts                       1719594534                       # Number of instructions executed
system.cpu.num_refs                         774793634                       # Number of memory references
system.cpu.workload.PROG:num_syscalls             632                       # Number of system calls

---------- End Simulation Statistics   ----------