summaryrefslogtreecommitdiff
path: root/tests/long/20.parser/ref/arm/linux/o3-timing/stats.txt
blob: 5862f2750a187f5d2945b2d3a97377f97e358ff4 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511

---------- Begin Simulation Statistics ----------
host_inst_rate                                  89247                       # Simulator instruction rate (inst/s)
host_mem_usage                                 242220                       # Number of bytes of host memory used
host_seconds                                  6290.45                       # Real time elapsed on the host
host_tick_rate                               58109668                       # Simulator tick rate (ticks/s)
sim_freq                                 1000000000000                       # Frequency of simulated ticks
sim_insts                                   561403855                       # Number of instructions simulated
sim_seconds                                  0.365536                       # Number of seconds simulated
sim_ticks                                365535797000                       # Number of ticks simulated
system.cpu.BPredUnit.BTBCorrect                     0                       # Number of correct BTB predictions (this stat may not work properly.
system.cpu.BPredUnit.BTBHits                140412857                       # Number of BTB hits
system.cpu.BPredUnit.BTBLookups             174405829                       # Number of BTB lookups
system.cpu.BPredUnit.RASInCorrect                   0                       # Number of incorrect RAS predictions.
system.cpu.BPredUnit.condIncorrect           15516134                       # Number of conditional branches incorrect
system.cpu.BPredUnit.condPredicted          191856696                       # Number of conditional branches predicted
system.cpu.BPredUnit.lookups                191856696                       # Number of BP lookups
system.cpu.BPredUnit.usedRAS                        0                       # Number of times the RAS was used to get a target.
system.cpu.commit.COM:branches              110089780                       # Number of branches committed
system.cpu.commit.COM:bw_lim_events           3543910                       # number cycles where commit BW limit reached
system.cpu.commit.COM:bw_limited                    0                       # number of insts not committed due to BW limits
system.cpu.commit.COM:committed_per_cycle::samples    660408748                       # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::mean     0.850085                       # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::stdev     1.259950                       # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::0    341979114     51.78%     51.78% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::1    195474584     29.60%     81.38% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::2     65236254      9.88%     91.26% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::3     25100650      3.80%     95.06% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::4     18282819      2.77%     97.83% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::5      7231568      1.10%     98.92% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::6      2404526      0.36%     99.29% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::7      1155323      0.17%     99.46% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::8      3543910      0.54%    100.00% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::min_value            0                       # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::max_value            8                       # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::total    660408748                       # Number of insts commited each cycle
system.cpu.commit.COM:count                 561403855                       # Number of instructions committed
system.cpu.commit.COM:fp_insts                     16                       # Number of committed floating point instructions.
system.cpu.commit.COM:function_calls                0                       # Number of function calls committed.
system.cpu.commit.COM:int_insts             464140463                       # Number of committed integer instructions.
system.cpu.commit.COM:loads                 128127024                       # Number of loads committed
system.cpu.commit.COM:membars                       0                       # Number of memory barriers committed
system.cpu.commit.COM:refs                  184987501                       # Number of memory references committed
system.cpu.commit.COM:swp_count                     0                       # Number of s/w prefetches committed
system.cpu.commit.branchMispredicts          27361456                       # The number of times a branch was mispredicted
system.cpu.commit.commitCommittedInsts      561403855                       # The number of committed instructions
system.cpu.commit.commitNonSpecStalls          157189                       # The number of times commit has been forced to stall to communicate backwards
system.cpu.commit.commitSquashedInsts       399600068                       # The number of squashed insts skipped by commit
system.cpu.committedInsts                   561403855                       # Number of Instructions Simulated
system.cpu.committedInsts_total             561403855                       # Number of Instructions Simulated
system.cpu.cpi                               1.302220                       # CPI: Cycles Per Instruction
system.cpu.cpi_total                         1.302220                       # CPI: Total CPI of All Threads
system.cpu.dcache.ReadReq_accesses          149781892                       # number of ReadReq accesses(hits+misses)
system.cpu.dcache.ReadReq_avg_miss_latency 10115.689557                       # average ReadReq miss latency
system.cpu.dcache.ReadReq_avg_mshr_miss_latency  6757.918127                       # average ReadReq mshr miss latency
system.cpu.dcache.ReadReq_hits              148783591                       # number of ReadReq hits
system.cpu.dcache.ReadReq_miss_latency    10098503000                       # number of ReadReq miss cycles
system.cpu.dcache.ReadReq_miss_rate          0.006665                       # miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_misses               998301                       # number of ReadReq misses
system.cpu.dcache.ReadReq_mshr_hits            174053                       # number of ReadReq MSHR hits
system.cpu.dcache.ReadReq_mshr_miss_latency   5570200500                       # number of ReadReq MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate     0.005503                       # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_misses          824248                       # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_accesses          55727847                       # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_avg_miss_latency 14769.740800                       # average WriteReq miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 13602.051977                       # average WriteReq mshr miss latency
system.cpu.dcache.WriteReq_hits              54444667                       # number of WriteReq hits
system.cpu.dcache.WriteReq_miss_latency   18952236000                       # number of WriteReq miss cycles
system.cpu.dcache.WriteReq_miss_rate         0.023026                       # miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_misses             1283180                       # number of WriteReq misses
system.cpu.dcache.WriteReq_mshr_hits           935759                       # number of WriteReq MSHR hits
system.cpu.dcache.WriteReq_mshr_miss_latency   4725638500                       # number of WriteReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_rate     0.006234                       # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_misses         347421                       # number of WriteReq MSHR misses
system.cpu.dcache.avg_blocked_cycles::no_mshrs     no_value                       # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets     no_value                       # average number of cycles each access was blocked
system.cpu.dcache.avg_refs                 173.452238                       # Average number of references to valid blocks.
system.cpu.dcache.blocked::no_mshrs                 0                       # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets               0                       # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.dcache.cache_copies                      0                       # number of cache copies performed
system.cpu.dcache.demand_accesses           205509739                       # number of demand (read+write) accesses
system.cpu.dcache.demand_avg_miss_latency 12733.281145                       # average overall miss latency
system.cpu.dcache.demand_avg_mshr_miss_latency  8787.327308                       # average overall mshr miss latency
system.cpu.dcache.demand_hits               203228258                       # number of demand (read+write) hits
system.cpu.dcache.demand_miss_latency     29050739000                       # number of demand (read+write) miss cycles
system.cpu.dcache.demand_miss_rate           0.011102                       # miss rate for demand accesses
system.cpu.dcache.demand_misses               2281481                       # number of demand (read+write) misses
system.cpu.dcache.demand_mshr_hits            1109812                       # number of demand (read+write) MSHR hits
system.cpu.dcache.demand_mshr_miss_latency  10295839000                       # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_rate      0.005701                       # mshr miss rate for demand accesses
system.cpu.dcache.demand_mshr_misses          1171669                       # number of demand (read+write) MSHR misses
system.cpu.dcache.fast_writes                       0                       # number of fast writes performed
system.cpu.dcache.mshr_cap_events                   0                       # number of times MSHR cap was activated
system.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate
system.cpu.dcache.occ_%::0                   0.992538                       # Average percentage of cache occupancy
system.cpu.dcache.occ_blocks::0           4065.435193                       # Average occupied blocks per context
system.cpu.dcache.overall_accesses          205509739                       # number of overall (read+write) accesses
system.cpu.dcache.overall_avg_miss_latency 12733.281145                       # average overall miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency  8787.327308                       # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_uncacheable_latency     no_value                       # average overall mshr uncacheable latency
system.cpu.dcache.overall_hits              203228258                       # number of overall hits
system.cpu.dcache.overall_miss_latency    29050739000                       # number of overall miss cycles
system.cpu.dcache.overall_miss_rate          0.011102                       # miss rate for overall accesses
system.cpu.dcache.overall_misses              2281481                       # number of overall misses
system.cpu.dcache.overall_mshr_hits           1109812                       # number of overall MSHR hits
system.cpu.dcache.overall_mshr_miss_latency  10295839000                       # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_rate     0.005701                       # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_misses         1171669                       # number of overall MSHR misses
system.cpu.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
system.cpu.dcache.replacements                1167571                       # number of replacements
system.cpu.dcache.sampled_refs                1171667                       # Sample count of references to valid blocks.
system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
system.cpu.dcache.tagsinuse               4065.435193                       # Cycle average of tags in use
system.cpu.dcache.total_refs                203228263                       # Total number of references to valid blocks.
system.cpu.dcache.warmup_cycle             6053773000                       # Cycle when the warmup percentage was hit.
system.cpu.dcache.writebacks                  1048319                       # number of writebacks
system.cpu.decode.DECODE:BlockedCycles       23914899                       # Number of cycles decode is blocked
system.cpu.decode.DECODE:DecodedInsts      1082691365                       # Number of instructions handled by decode
system.cpu.decode.DECODE:IdleCycles         293791436                       # Number of cycles decode is idle
system.cpu.decode.DECODE:RunCycles          339619753                       # Number of cycles decode is running
system.cpu.decode.DECODE:SquashCycles        66259738                       # Number of cycles decode is squashing
system.cpu.decode.DECODE:UnblockCycles        3082660                       # Number of cycles decode is unblocking
system.cpu.dtb.accesses                             0                       # DTB accesses
system.cpu.dtb.align_faults                         0                       # Number of TLB faults due to alignment restrictions
system.cpu.dtb.domain_faults                        0                       # Number of TLB faults due to domain restrictions
system.cpu.dtb.flush_entries                        0                       # Number of entries that have been flushed from TLB
system.cpu.dtb.flush_tlb                            0                       # Number of times complete TLB was flushed
system.cpu.dtb.flush_tlb_asid                       0                       # Number of times TLB was flushed by ASID
system.cpu.dtb.flush_tlb_mva                        0                       # Number of times TLB was flushed by MVA
system.cpu.dtb.flush_tlb_mva_asid                   0                       # Number of times TLB was flushed by MVA & ASID
system.cpu.dtb.hits                                 0                       # DTB hits
system.cpu.dtb.inst_accesses                        0                       # ITB inst accesses
system.cpu.dtb.inst_hits                            0                       # ITB inst hits
system.cpu.dtb.inst_misses                          0                       # ITB inst misses
system.cpu.dtb.misses                               0                       # DTB misses
system.cpu.dtb.perms_faults                         0                       # Number of TLB faults due to permissions restrictions
system.cpu.dtb.prefetch_faults                      0                       # Number of TLB faults due to prefetch
system.cpu.dtb.read_accesses                        0                       # DTB read accesses
system.cpu.dtb.read_hits                            0                       # DTB read hits
system.cpu.dtb.read_misses                          0                       # DTB read misses
system.cpu.dtb.write_accesses                       0                       # DTB write accesses
system.cpu.dtb.write_hits                           0                       # DTB write hits
system.cpu.dtb.write_misses                         0                       # DTB write misses
system.cpu.fetch.Branches                   191856696                       # Number of branches that fetch encountered
system.cpu.fetch.CacheLines                 122785155                       # Number of cache lines fetched
system.cpu.fetch.Cycles                     351913139                       # Number of cycles fetch has run and was not squashing or blocked
system.cpu.fetch.IcacheSquashes               3732953                       # Number of outstanding Icache misses that were squashed
system.cpu.fetch.Insts                      938955668                       # Number of instructions fetch has processed
system.cpu.fetch.MiscStallCycles              5443516                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
system.cpu.fetch.SquashCycles                27647770                       # Number of cycles fetch has spent squashing
system.cpu.fetch.branchRate                  0.262432                       # Number of branch fetches per cycle
system.cpu.fetch.icacheStallCycles          122785155                       # Number of cycles fetch is stalled on an Icache miss
system.cpu.fetch.predictedBranches          140412857                       # Number of branches that fetch has predicted taken
system.cpu.fetch.rate                        1.284355                       # Number of inst fetches per cycle
system.cpu.fetch.rateDist::samples          726668486                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::mean              1.538402                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::stdev             2.455586                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::0                375480392     51.67%     51.67% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::1                167711007     23.08%     74.75% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::2                 28511073      3.92%     78.67% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::3                 34539499      4.75%     83.43% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::4                 26732700      3.68%     87.11% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::5                 10963415      1.51%     88.62% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::6                 11441350      1.57%     90.19% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::7                 11151746      1.53%     91.72% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::8                 60137304      8.28%    100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value                8                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::total            726668486                       # Number of instructions fetched each cycle (Total)
system.cpu.fp_regfile_reads                        16                       # number of floating regfile reads
system.cpu.icache.ReadReq_accesses          122785155                       # number of ReadReq accesses(hits+misses)
system.cpu.icache.ReadReq_avg_miss_latency 13335.070892                       # average ReadReq miss latency
system.cpu.icache.ReadReq_avg_mshr_miss_latency  9658.160050                       # average ReadReq mshr miss latency
system.cpu.icache.ReadReq_hits              122768369                       # number of ReadReq hits
system.cpu.icache.ReadReq_miss_latency      223842500                       # number of ReadReq miss cycles
system.cpu.icache.ReadReq_miss_rate          0.000137                       # miss rate for ReadReq accesses
system.cpu.icache.ReadReq_misses                16786                       # number of ReadReq misses
system.cpu.icache.ReadReq_mshr_hits               916                       # number of ReadReq MSHR hits
system.cpu.icache.ReadReq_mshr_miss_latency    153275000                       # number of ReadReq MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate     0.000129                       # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_misses           15870                       # number of ReadReq MSHR misses
system.cpu.icache.avg_blocked_cycles::no_mshrs     no_value                       # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets     no_value                       # average number of cycles each access was blocked
system.cpu.icache.avg_refs                7736.852092                       # Average number of references to valid blocks.
system.cpu.icache.blocked::no_mshrs                 0                       # number of cycles access was blocked
system.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.icache.cache_copies                      0                       # number of cache copies performed
system.cpu.icache.demand_accesses           122785155                       # number of demand (read+write) accesses
system.cpu.icache.demand_avg_miss_latency 13335.070892                       # average overall miss latency
system.cpu.icache.demand_avg_mshr_miss_latency  9658.160050                       # average overall mshr miss latency
system.cpu.icache.demand_hits               122768369                       # number of demand (read+write) hits
system.cpu.icache.demand_miss_latency       223842500                       # number of demand (read+write) miss cycles
system.cpu.icache.demand_miss_rate           0.000137                       # miss rate for demand accesses
system.cpu.icache.demand_misses                 16786                       # number of demand (read+write) misses
system.cpu.icache.demand_mshr_hits                916                       # number of demand (read+write) MSHR hits
system.cpu.icache.demand_mshr_miss_latency    153275000                       # number of demand (read+write) MSHR miss cycles
system.cpu.icache.demand_mshr_miss_rate      0.000129                       # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_misses            15870                       # number of demand (read+write) MSHR misses
system.cpu.icache.fast_writes                       0                       # number of fast writes performed
system.cpu.icache.mshr_cap_events                   0                       # number of times MSHR cap was activated
system.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
system.cpu.icache.occ_%::0                   0.542928                       # Average percentage of cache occupancy
system.cpu.icache.occ_blocks::0           1111.916228                       # Average occupied blocks per context
system.cpu.icache.overall_accesses          122785155                       # number of overall (read+write) accesses
system.cpu.icache.overall_avg_miss_latency 13335.070892                       # average overall miss latency
system.cpu.icache.overall_avg_mshr_miss_latency  9658.160050                       # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_uncacheable_latency     no_value                       # average overall mshr uncacheable latency
system.cpu.icache.overall_hits              122768369                       # number of overall hits
system.cpu.icache.overall_miss_latency      223842500                       # number of overall miss cycles
system.cpu.icache.overall_miss_rate          0.000137                       # miss rate for overall accesses
system.cpu.icache.overall_misses                16786                       # number of overall misses
system.cpu.icache.overall_mshr_hits               916                       # number of overall MSHR hits
system.cpu.icache.overall_mshr_miss_latency    153275000                       # number of overall MSHR miss cycles
system.cpu.icache.overall_mshr_miss_rate     0.000129                       # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_misses           15870                       # number of overall MSHR misses
system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
system.cpu.icache.replacements                  14020                       # number of replacements
system.cpu.icache.sampled_refs                  15868                       # Sample count of references to valid blocks.
system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
system.cpu.icache.tagsinuse               1111.916228                       # Cycle average of tags in use
system.cpu.icache.total_refs                122768369                       # Total number of references to valid blocks.
system.cpu.icache.warmup_cycle                      0                       # Cycle when the warmup percentage was hit.
system.cpu.icache.writebacks                        0                       # number of writebacks
system.cpu.idleCycles                         4403109                       # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.iew.EXEC:branches                125406817                       # Number of branches executed
system.cpu.iew.EXEC:nop                             0                       # number of nop insts executed
system.cpu.iew.EXEC:rate                     0.996154                       # Inst execution rate
system.cpu.iew.EXEC:refs                    229537979                       # number of memory reference insts executed
system.cpu.iew.EXEC:stores                   71989836                       # Number of stores executed
system.cpu.iew.EXEC:swp                             0                       # number of swp insts executed
system.cpu.iew.WB:consumers                 715317405                       # num instructions consuming a value
system.cpu.iew.WB:count                     674936623                       # cumulative count of insts written-back
system.cpu.iew.WB:fanout                     0.509545                       # average fanout of values written-back
system.cpu.iew.WB:penalized                         0                       # number of instrctions required to write to 'other' IQ
system.cpu.iew.WB:penalized_rate                    0                       # fraction of instructions written-back that wrote to 'other' IQ
system.cpu.iew.WB:producers                 364486134                       # num instructions producing a value
system.cpu.iew.WB:rate                       0.923215                       # insts written-back per cycle
system.cpu.iew.WB:sent                      715720315                       # cumulative count of insts sent to commit
system.cpu.iew.branchMispredicts             30103584                       # Number of branch mispredicts detected at execute
system.cpu.iew.iewBlockCycles                 2644883                       # Number of cycles IEW is blocking
system.cpu.iew.iewDispLoadInsts             200154824                       # Number of dispatched load instructions
system.cpu.iew.iewDispNonSpecInsts             162257                       # Number of dispatched non-speculative instructions
system.cpu.iew.iewDispSquashedInsts          12097440                       # Number of squashed instructions skipped by dispatch
system.cpu.iew.iewDispStoreInsts            140083731                       # Number of dispatched store instructions
system.cpu.iew.iewDispatchedInsts           960991852                       # Number of instructions dispatched to IQ
system.cpu.iew.iewExecLoadInsts             157548143                       # Number of load instructions executed
system.cpu.iew.iewExecSquashedInsts          31983856                       # Number of squashed instructions skipped in execute
system.cpu.iew.iewExecutedInsts             728259959                       # Number of executed instructions
system.cpu.iew.iewIQFullEvents                 123835                       # Number of times the IQ has become full, causing a stall
system.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
system.cpu.iew.iewLSQFullEvents                  3633                       # Number of times the LSQ has become full, causing a stall
system.cpu.iew.iewSquashCycles               66259738                       # Number of cycles IEW is squashing
system.cpu.iew.iewUnblockCycles                187555                       # Number of cycles IEW is unblocking
system.cpu.iew.lsq.thread.0.blockedLoads            0                       # Number of blocked loads due to partial load-store forwarding
system.cpu.iew.lsq.thread.0.cacheBlocked            0                       # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.lsq.thread.0.forwLoads         4454393                       # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread.0.ignoredResponses         9891                       # Number of memory responses ignored because the instruction is squashed
system.cpu.iew.lsq.thread.0.invAddrLoads            0                       # Number of loads ignored due to an invalid address
system.cpu.iew.lsq.thread.0.invAddrSwpfs            0                       # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread.0.memOrderViolation       352056                       # Number of memory ordering violations
system.cpu.iew.lsq.thread.0.rescheduledLoads        12768                       # Number of loads that were rescheduled
system.cpu.iew.lsq.thread.0.squashedLoads     72027799                       # Number of loads squashed
system.cpu.iew.lsq.thread.0.squashedStores     83223254                       # Number of stores squashed
system.cpu.iew.memOrderViolationEvents         352056                       # Number of memory order violations
system.cpu.iew.predictedNotTakenIncorrect     15636111                       # Number of branches that were predicted not taken incorrectly
system.cpu.iew.predictedTakenIncorrect       14467473                       # Number of branches that were predicted taken incorrectly
system.cpu.int_regfile_reads               1624866525                       # number of integer regfile reads
system.cpu.int_regfile_writes               504061562                       # number of integer regfile writes
system.cpu.ipc                               0.767919                       # IPC: Instructions Per Cycle
system.cpu.ipc_total                         0.767919                       # IPC: Total IPC of All Threads
system.cpu.iq.ISSUE:FU_type_0::No_OpClass            0      0.00%      0.00% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::IntAlu       514982916     67.74%     67.74% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::IntMult         348808      0.05%     67.79% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::IntDiv               0      0.00%     67.79% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::FloatAdd           120      0.00%     67.79% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::FloatCmp             0      0.00%     67.79% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::FloatCvt             0      0.00%     67.79% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::FloatMult            0      0.00%     67.79% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::FloatDiv             0      0.00%     67.79% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::FloatSqrt            0      0.00%     67.79% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdAdd              0      0.00%     67.79% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdAddAcc            0      0.00%     67.79% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdAlu              0      0.00%     67.79% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdCmp              0      0.00%     67.79% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdCvt              0      0.00%     67.79% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdMisc             0      0.00%     67.79% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdMult             0      0.00%     67.79% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdMultAcc            0      0.00%     67.79% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdShift            0      0.00%     67.79% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdShiftAcc            0      0.00%     67.79% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdSqrt             0      0.00%     67.79% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdFloatAdd            0      0.00%     67.79% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdFloatAlu            0      0.00%     67.79% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdFloatCmp            0      0.00%     67.79% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdFloatCvt            0      0.00%     67.79% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdFloatDiv            0      0.00%     67.79% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdFloatMisc            3      0.00%     67.79% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdFloatMult            0      0.00%     67.79% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdFloatMultAcc            0      0.00%     67.79% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdFloatSqrt            0      0.00%     67.79% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::MemRead      162349838     21.35%     89.14% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::MemWrite      82562130     10.86%    100.00% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::IprAccess            0      0.00%    100.00% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::InstPrefetch            0      0.00%    100.00% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::total        760243815                       # Type of FU issued
system.cpu.iq.ISSUE:fu_busy_cnt              11461228                       # FU busy when requested
system.cpu.iq.ISSUE:fu_busy_rate             0.015076                       # FU busy rate (busy events/executed inst)
system.cpu.iq.ISSUE:fu_full::No_OpClass             0      0.00%      0.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::IntAlu            133776      1.17%      1.17% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::IntMult                0      0.00%      1.17% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::IntDiv                 0      0.00%      1.17% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::FloatAdd               0      0.00%      1.17% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::FloatCmp               0      0.00%      1.17% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::FloatCvt               0      0.00%      1.17% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::FloatMult              0      0.00%      1.17% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::FloatDiv               0      0.00%      1.17% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::FloatSqrt              0      0.00%      1.17% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdAdd                0      0.00%      1.17% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdAddAcc             0      0.00%      1.17% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdAlu                0      0.00%      1.17% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdCmp                0      0.00%      1.17% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdCvt                0      0.00%      1.17% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdMisc               0      0.00%      1.17% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdMult               0      0.00%      1.17% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdMultAcc            0      0.00%      1.17% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdShift              0      0.00%      1.17% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdShiftAcc            0      0.00%      1.17% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdSqrt               0      0.00%      1.17% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdFloatAdd            0      0.00%      1.17% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdFloatAlu            0      0.00%      1.17% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdFloatCmp            0      0.00%      1.17% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdFloatCvt            0      0.00%      1.17% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdFloatDiv            0      0.00%      1.17% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdFloatMisc            0      0.00%      1.17% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdFloatMult            0      0.00%      1.17% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdFloatMultAcc            0      0.00%      1.17% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdFloatSqrt            0      0.00%      1.17% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::MemRead          5928179     51.72%     52.89% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::MemWrite         5399273     47.11%    100.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::IprAccess              0      0.00%    100.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::InstPrefetch            0      0.00%    100.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:issued_per_cycle::samples    726668486                       # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::mean     1.046204                       # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::stdev     1.384447                       # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::0     339626130     46.74%     46.74% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::1     195069580     26.84%     73.58% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::2     101922937     14.03%     87.61% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::3      40650184      5.59%     93.20% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::4      24674774      3.40%     96.60% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::5      15399691      2.12%     98.72% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::6       3388059      0.47%     99.18% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::7       4145144      0.57%     99.75% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::8       1791987      0.25%    100.00% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::min_value            0                       # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::max_value            8                       # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::total    726668486                       # Number of insts issued each cycle
system.cpu.iq.ISSUE:rate                     1.039903                       # Inst issue rate
system.cpu.iq.fp_alu_accesses                     140                       # Number of floating point alu accesses
system.cpu.iq.fp_inst_queue_reads                 276                       # Number of floating instruction queue reads
system.cpu.iq.fp_inst_queue_wakeup_accesses           16                       # Number of floating instruction queue wakeup accesses
system.cpu.iq.fp_inst_queue_writes                652                       # Number of floating instruction queue writes
system.cpu.iq.int_alu_accesses              771704903                       # Number of integer alu accesses
system.cpu.iq.int_inst_queue_reads         2266614625                       # Number of integer instruction queue reads
system.cpu.iq.int_inst_queue_wakeup_accesses    674936607                       # Number of integer instruction queue wakeup accesses
system.cpu.iq.int_inst_queue_writes        1350317509                       # Number of integer instruction queue writes
system.cpu.iq.iqInstsAdded                  960829595                       # Number of instructions added to the IQ (excludes non-spec)
system.cpu.iq.iqInstsIssued                 760243815                       # Number of instructions issued
system.cpu.iq.iqNonSpecInstsAdded              162257                       # Number of non-speculative instructions added to the IQ
system.cpu.iq.iqSquashedInstsExamined       389023744                       # Number of squashed instructions iterated over during squash; mainly for profiling
system.cpu.iq.iqSquashedInstsIssued           7997557                       # Number of squashed instructions issued
system.cpu.iq.iqSquashedNonSpecRemoved           5068                       # Number of squashed non-spec instructions that were removed
system.cpu.iq.iqSquashedOperandsExamined    710003502                       # Number of squashed operands that are examined and possibly removed from graph
system.cpu.itb.accesses                             0                       # DTB accesses
system.cpu.itb.align_faults                         0                       # Number of TLB faults due to alignment restrictions
system.cpu.itb.domain_faults                        0                       # Number of TLB faults due to domain restrictions
system.cpu.itb.flush_entries                        0                       # Number of entries that have been flushed from TLB
system.cpu.itb.flush_tlb                            0                       # Number of times complete TLB was flushed
system.cpu.itb.flush_tlb_asid                       0                       # Number of times TLB was flushed by ASID
system.cpu.itb.flush_tlb_mva                        0                       # Number of times TLB was flushed by MVA
system.cpu.itb.flush_tlb_mva_asid                   0                       # Number of times TLB was flushed by MVA & ASID
system.cpu.itb.hits                                 0                       # DTB hits
system.cpu.itb.inst_accesses                        0                       # ITB inst accesses
system.cpu.itb.inst_hits                            0                       # ITB inst hits
system.cpu.itb.inst_misses                          0                       # ITB inst misses
system.cpu.itb.misses                               0                       # DTB misses
system.cpu.itb.perms_faults                         0                       # Number of TLB faults due to permissions restrictions
system.cpu.itb.prefetch_faults                      0                       # Number of TLB faults due to prefetch
system.cpu.itb.read_accesses                        0                       # DTB read accesses
system.cpu.itb.read_hits                            0                       # DTB read hits
system.cpu.itb.read_misses                          0                       # DTB read misses
system.cpu.itb.write_accesses                       0                       # DTB write accesses
system.cpu.itb.write_hits                           0                       # DTB write hits
system.cpu.itb.write_misses                         0                       # DTB write misses
system.cpu.l2cache.ReadExReq_accesses          347847                       # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_avg_miss_latency 34254.310886                       # average ReadExReq miss latency
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31004.170745                       # average ReadExReq mshr miss latency
system.cpu.l2cache.ReadExReq_hits              228324                       # number of ReadExReq hits
system.cpu.l2cache.ReadExReq_miss_latency   4094178000                       # number of ReadExReq miss cycles
system.cpu.l2cache.ReadExReq_miss_rate       0.343608                       # miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_misses            119523                       # number of ReadExReq misses
system.cpu.l2cache.ReadExReq_mshr_miss_latency   3705711500                       # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_rate     0.343608                       # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_mshr_misses       119523                       # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadReq_accesses            839688                       # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_avg_miss_latency 34183.859863                       # average ReadReq miss latency
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31019.526653                       # average ReadReq mshr miss latency
system.cpu.l2cache.ReadReq_hits                724943                       # number of ReadReq hits
system.cpu.l2cache.ReadReq_miss_latency    3922427000                       # number of ReadReq miss cycles
system.cpu.l2cache.ReadReq_miss_rate         0.136652                       # miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_misses              114745                       # number of ReadReq misses
system.cpu.l2cache.ReadReq_mshr_hits               30                       # number of ReadReq MSHR hits
system.cpu.l2cache.ReadReq_mshr_miss_latency   3558405000                       # number of ReadReq MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate     0.136616                       # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_misses         114715                       # number of ReadReq MSHR misses
system.cpu.l2cache.UpgradeReq_accesses              2                       # number of UpgradeReq accesses(hits+misses)
system.cpu.l2cache.UpgradeReq_hits                  2                       # number of UpgradeReq hits
system.cpu.l2cache.Writeback_accesses         1048319                       # number of Writeback accesses(hits+misses)
system.cpu.l2cache.Writeback_hits             1048319                       # number of Writeback hits
system.cpu.l2cache.avg_blocked_cycles::no_mshrs     no_value                       # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_targets     no_value                       # average number of cycles each access was blocked
system.cpu.l2cache.avg_refs                  6.336020                       # Average number of references to valid blocks.
system.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
system.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
system.cpu.l2cache.demand_accesses            1187535                       # number of demand (read+write) accesses
system.cpu.l2cache.demand_avg_miss_latency 34219.803814                       # average overall miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency 31011.691101                       # average overall mshr miss latency
system.cpu.l2cache.demand_hits                 953267                       # number of demand (read+write) hits
system.cpu.l2cache.demand_miss_latency     8016605000                       # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_rate          0.197273                       # miss rate for demand accesses
system.cpu.l2cache.demand_misses               234268                       # number of demand (read+write) misses
system.cpu.l2cache.demand_mshr_hits                30                       # number of demand (read+write) MSHR hits
system.cpu.l2cache.demand_mshr_miss_latency   7264116500                       # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_rate     0.197247                       # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_misses          234238                       # number of demand (read+write) MSHR misses
system.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
system.cpu.l2cache.mshr_cap_events                  0                       # number of times MSHR cap was activated
system.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate
system.cpu.l2cache.occ_%::0                  0.185686                       # Average percentage of cache occupancy
system.cpu.l2cache.occ_%::1                  0.450094                       # Average percentage of cache occupancy
system.cpu.l2cache.occ_blocks::0          6084.559967                       # Average occupied blocks per context
system.cpu.l2cache.occ_blocks::1         14748.682079                       # Average occupied blocks per context
system.cpu.l2cache.overall_accesses           1187535                       # number of overall (read+write) accesses
system.cpu.l2cache.overall_avg_miss_latency 34219.803814                       # average overall miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency 31011.691101                       # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency     no_value                       # average overall mshr uncacheable latency
system.cpu.l2cache.overall_hits                953267                       # number of overall hits
system.cpu.l2cache.overall_miss_latency    8016605000                       # number of overall miss cycles
system.cpu.l2cache.overall_miss_rate         0.197273                       # miss rate for overall accesses
system.cpu.l2cache.overall_misses              234268                       # number of overall misses
system.cpu.l2cache.overall_mshr_hits               30                       # number of overall MSHR hits
system.cpu.l2cache.overall_mshr_miss_latency   7264116500                       # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_rate     0.197247                       # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_misses         234238                       # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
system.cpu.l2cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
system.cpu.l2cache.replacements                215168                       # number of replacements
system.cpu.l2cache.sampled_refs                235364                       # Sample count of references to valid blocks.
system.cpu.l2cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
system.cpu.l2cache.tagsinuse             20833.242046                       # Cycle average of tags in use
system.cpu.l2cache.total_refs                 1491271                       # Total number of references to valid blocks.
system.cpu.l2cache.warmup_cycle          262458362000                       # Cycle when the warmup percentage was hit.
system.cpu.l2cache.writebacks                  171581                       # number of writebacks
system.cpu.memDep0.conflictingLoads          60170710                       # Number of conflicting loads.
system.cpu.memDep0.conflictingStores         74734099                       # Number of conflicting stores.
system.cpu.memDep0.insertedLoads            200154824                       # Number of loads inserted to the mem dependence unit.
system.cpu.memDep0.insertedStores           140083731                       # Number of stores inserted to the mem dependence unit.
system.cpu.misc_regfile_reads              1169165868                       # number of misc regfile reads
system.cpu.misc_regfile_writes                 344748                       # number of misc regfile writes
system.cpu.numCycles                        731071595                       # number of cpu cycles simulated
system.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
system.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
system.cpu.rename.RENAME:BlockCycles          7125233                       # Number of cycles rename is blocking
system.cpu.rename.RENAME:CommittedMaps      435368498                       # Number of HB maps that are committed
system.cpu.rename.RENAME:IQFullEvents         5221350                       # Number of times rename has blocked due to IQ full
system.cpu.rename.RENAME:IdleCycles         309286671                       # Number of cycles rename is idle
system.cpu.rename.RENAME:LSQFullEvents        9288405                       # Number of times rename has blocked due to LSQ full
system.cpu.rename.RENAME:ROBFullEvents             16                       # Number of times rename has blocked due to ROB full
system.cpu.rename.RENAME:RenameLookups     2644676144                       # Number of register rename lookups that rename has made
system.cpu.rename.RENAME:RenamedInsts      1043986494                       # Number of instructions processed by rename
system.cpu.rename.RENAME:RenamedOperands    713690265                       # Number of destination operands rename has renamed
system.cpu.rename.RENAME:RunCycles          326862324                       # Number of cycles rename is running
system.cpu.rename.RENAME:SquashCycles        66259738                       # Number of cycles rename is squashing
system.cpu.rename.RENAME:UnblockCycles       15428382                       # Number of cycles rename is unblocking
system.cpu.rename.RENAME:UndoneMaps         278321764                       # Number of HB maps that are undone due to squashing
system.cpu.rename.RENAME:fp_rename_lookups         2110                       # Number of floating rename lookups
system.cpu.rename.RENAME:int_rename_lookups   2644674034                       # Number of integer rename lookups
system.cpu.rename.RENAME:serializeStallCycles      1706138                       # count of cycles rename stalled for serializing inst
system.cpu.rename.RENAME:serializingInsts       233255                       # count of serializing insts renamed
system.cpu.rename.RENAME:skidInsts           48704887                       # count of insts added to the skid buffer
system.cpu.rename.RENAME:tempSerializingInsts       185624                       # count of temporary serializing insts renamed
system.cpu.rob.rob_reads                   1617861624                       # The number of ROB reads
system.cpu.rob.rob_writes                  1988299741                       # The number of ROB writes
system.cpu.timesIdled                           93433                       # Number of times that the entire CPU went into an idle state and unscheduled itself
system.cpu.workload.PROG:num_syscalls             548                       # Number of system calls

---------- End Simulation Statistics   ----------