blob: f99849c121efd9e09b02479de59269ce51b240d7 (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
|
---------- Begin Simulation Statistics ----------
sim_seconds 0.488998 # Number of seconds simulated
sim_ticks 488997764000 # Number of ticks simulated
final_tick 488997764000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
host_inst_rate 107684 # Simulator instruction rate (inst/s)
host_tick_rate 34439407 # Simulator tick rate (ticks/s)
host_mem_usage 280760 # Number of bytes of host memory used
host_seconds 14198.79 # Real time elapsed on the host
sim_insts 1528988756 # Number of instructions simulated
system.physmem.bytes_read 37533312 # Number of bytes read from this memory
system.physmem.bytes_inst_read 347328 # Number of instructions bytes read from this memory
system.physmem.bytes_written 26337408 # Number of bytes written to this memory
system.physmem.num_reads 586458 # Number of read requests responded to by this memory
system.physmem.num_writes 411522 # Number of write requests responded to by this memory
system.physmem.num_other 0 # Number of other requests responded to by this memory
system.physmem.bw_read 76755590 # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_inst_read 710285 # Instruction read bandwidth from this memory (bytes/s)
system.physmem.bw_write 53859976 # Write bandwidth from this memory (bytes/s)
system.physmem.bw_total 130615567 # Total bandwidth to/from this memory (bytes/s)
system.cpu.workload.num_syscalls 551 # Number of system calls
system.cpu.numCycles 977995529 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
system.cpu.BPredUnit.lookups 244993586 # Number of BP lookups
system.cpu.BPredUnit.condPredicted 244993586 # Number of conditional branches predicted
system.cpu.BPredUnit.condIncorrect 16602389 # Number of conditional branches incorrect
system.cpu.BPredUnit.BTBLookups 235528185 # Number of BTB lookups
system.cpu.BPredUnit.BTBHits 217667296 # Number of BTB hits
system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
system.cpu.BPredUnit.usedRAS 0 # Number of times the RAS was used to get a target.
system.cpu.BPredUnit.RASInCorrect 0 # Number of incorrect RAS predictions.
system.cpu.fetch.icacheStallCycles 204934624 # Number of cycles fetch is stalled on an Icache miss
system.cpu.fetch.Insts 1339258211 # Number of instructions fetch has processed
system.cpu.fetch.Branches 244993586 # Number of branches that fetch encountered
system.cpu.fetch.predictedBranches 217667296 # Number of branches that fetch has predicted taken
system.cpu.fetch.Cycles 435322465 # Number of cycles fetch has run and was not squashing or blocked
system.cpu.fetch.SquashCycles 118846275 # Number of cycles fetch has spent squashing
system.cpu.fetch.BlockedCycles 217468055 # Number of cycles fetch has spent blocked
system.cpu.fetch.MiscStallCycles 30116 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
system.cpu.fetch.PendingTrapStallCycles 232804 # Number of stall cycles due to pending traps
system.cpu.fetch.CacheLines 194158401 # Number of cache lines fetched
system.cpu.fetch.IcacheSquashes 4161421 # Number of outstanding Icache misses that were squashed
system.cpu.fetch.rateDist::samples 959969834 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::mean 2.603022 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::stdev 3.318234 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::0 528643490 55.07% 55.07% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::1 32333608 3.37% 58.44% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::2 38757249 4.04% 62.47% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::3 32421466 3.38% 65.85% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::4 21788164 2.27% 68.12% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::5 36314533 3.78% 71.90% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::6 48923013 5.10% 77.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::7 36860126 3.84% 80.84% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::8 183928185 19.16% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::total 959969834 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.branchRate 0.250506 # Number of branch fetches per cycle
system.cpu.fetch.rate 1.369391 # Number of inst fetches per cycle
system.cpu.decode.IdleCycles 264672814 # Number of cycles decode is idle
system.cpu.decode.BlockedCycles 172740484 # Number of cycles decode is blocked
system.cpu.decode.RunCycles 371802947 # Number of cycles decode is running
system.cpu.decode.UnblockCycles 48771819 # Number of cycles decode is unblocking
system.cpu.decode.SquashCycles 101981770 # Number of cycles decode is squashing
system.cpu.decode.DecodedInsts 2436948242 # Number of instructions handled by decode
system.cpu.rename.SquashCycles 101981770 # Number of cycles rename is squashing
system.cpu.rename.IdleCycles 302199214 # Number of cycles rename is idle
system.cpu.rename.BlockCycles 38454889 # Number of cycles rename is blocking
system.cpu.rename.serializeStallCycles 15108 # count of cycles rename stalled for serializing inst
system.cpu.rename.RunCycles 381795429 # Number of cycles rename is running
system.cpu.rename.UnblockCycles 135523424 # Number of cycles rename is unblocking
system.cpu.rename.RenamedInsts 2384665027 # Number of instructions processed by rename
system.cpu.rename.ROBFullEvents 2593 # Number of times rename has blocked due to ROB full
system.cpu.rename.IQFullEvents 22692453 # Number of times rename has blocked due to IQ full
system.cpu.rename.LSQFullEvents 94335239 # Number of times rename has blocked due to LSQ full
system.cpu.rename.FullRegisterEvents 23 # Number of times there has been no free registers
system.cpu.rename.RenamedOperands 2218279276 # Number of destination operands rename has renamed
system.cpu.rename.RenameLookups 5608704737 # Number of register rename lookups that rename has made
system.cpu.rename.int_rename_lookups 5608168752 # Number of integer rename lookups
system.cpu.rename.fp_rename_lookups 535985 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 1427299027 # Number of HB maps that are committed
system.cpu.rename.UndoneMaps 790980249 # Number of HB maps that are undone due to squashing
system.cpu.rename.serializingInsts 1421 # count of serializing insts renamed
system.cpu.rename.tempSerializingInsts 1399 # count of temporary serializing insts renamed
system.cpu.rename.skidInsts 314817660 # count of insts added to the skid buffer
system.cpu.memDep0.insertedLoads 575520947 # Number of loads inserted to the mem dependence unit.
system.cpu.memDep0.insertedStores 225733737 # Number of stores inserted to the mem dependence unit.
system.cpu.memDep0.conflictingLoads 224565693 # Number of conflicting loads.
system.cpu.memDep0.conflictingStores 66120103 # Number of conflicting stores.
system.cpu.iq.iqInstsAdded 2277627469 # Number of instructions added to the IQ (excludes non-spec)
system.cpu.iq.iqNonSpecInstsAdded 14301 # Number of non-speculative instructions added to the IQ
system.cpu.iq.iqInstsIssued 1920324328 # Number of instructions issued
system.cpu.iq.iqSquashedInstsIssued 1300872 # Number of squashed instructions issued
system.cpu.iq.iqSquashedInstsExamined 746152360 # Number of squashed instructions iterated over during squash; mainly for profiling
system.cpu.iq.iqSquashedOperandsExamined 1169098860 # Number of squashed operands that are examined and possibly removed from graph
system.cpu.iq.iqSquashedNonSpecRemoved 13748 # Number of squashed non-spec instructions that were removed
system.cpu.iq.issued_per_cycle::samples 959969834 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::mean 2.000401 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::stdev 1.810923 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::0 279838383 29.15% 29.15% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::1 159390008 16.60% 45.75% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::2 161109543 16.78% 62.54% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::3 151059392 15.74% 78.27% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::4 108561364 11.31% 89.58% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::5 60361287 6.29% 95.87% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::6 29161241 3.04% 98.91% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::7 9391207 0.98% 99.89% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::8 1097409 0.11% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::total 959969834 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IntAlu 2254063 14.63% 14.63% # attempts to use FU when none available
system.cpu.iq.fu_full::IntMult 0 0.00% 14.63% # attempts to use FU when none available
system.cpu.iq.fu_full::IntDiv 0 0.00% 14.63% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatAdd 0 0.00% 14.63% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatCmp 0 0.00% 14.63% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatCvt 0 0.00% 14.63% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatMult 0 0.00% 14.63% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatDiv 0 0.00% 14.63% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatSqrt 0 0.00% 14.63% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAdd 0 0.00% 14.63% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 14.63% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAlu 0 0.00% 14.63% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdCmp 0 0.00% 14.63% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdCvt 0 0.00% 14.63% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMisc 0 0.00% 14.63% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMult 0 0.00% 14.63% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 14.63% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdShift 0 0.00% 14.63% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 14.63% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdSqrt 0 0.00% 14.63% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 14.63% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 14.63% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 14.63% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 14.63% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 14.63% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 14.63% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 14.63% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 14.63% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 14.63% # attempts to use FU when none available
system.cpu.iq.fu_full::MemRead 10153281 65.89% 80.52% # attempts to use FU when none available
system.cpu.iq.fu_full::MemWrite 3001149 19.48% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 2493580 0.13% 0.13% # Type of FU issued
system.cpu.iq.FU_type_0::IntAlu 1273165358 66.30% 66.43% # Type of FU issued
system.cpu.iq.FU_type_0::IntMult 0 0.00% 66.43% # Type of FU issued
system.cpu.iq.FU_type_0::IntDiv 0 0.00% 66.43% # Type of FU issued
system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 66.43% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 66.43% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 66.43% # Type of FU issued
system.cpu.iq.FU_type_0::FloatMult 0 0.00% 66.43% # Type of FU issued
system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 66.43% # Type of FU issued
system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 66.43% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 66.43% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 66.43% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 66.43% # Type of FU issued
system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 66.43% # Type of FU issued
system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 66.43% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 66.43% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMult 0 0.00% 66.43% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 66.43% # Type of FU issued
system.cpu.iq.FU_type_0::SimdShift 0 0.00% 66.43% # Type of FU issued
system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 66.43% # Type of FU issued
system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 66.43% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 66.43% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 66.43% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 66.43% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 66.43% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 66.43% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 66.43% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 66.43% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 66.43% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 66.43% # Type of FU issued
system.cpu.iq.FU_type_0::MemRead 463198530 24.12% 90.55% # Type of FU issued
system.cpu.iq.FU_type_0::MemWrite 181466860 9.45% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::total 1920324328 # Type of FU issued
system.cpu.iq.rate 1.963531 # Inst issue rate
system.cpu.iq.fu_busy_cnt 15408493 # FU busy when requested
system.cpu.iq.fu_busy_rate 0.008024 # FU busy rate (busy events/executed inst)
system.cpu.iq.int_inst_queue_reads 4817321768 # Number of integer instruction queue reads
system.cpu.iq.int_inst_queue_writes 3023912415 # Number of integer instruction queue writes
system.cpu.iq.int_inst_queue_wakeup_accesses 1872800388 # Number of integer instruction queue wakeup accesses
system.cpu.iq.fp_inst_queue_reads 6087 # Number of floating instruction queue reads
system.cpu.iq.fp_inst_queue_writes 152738 # Number of floating instruction queue writes
system.cpu.iq.fp_inst_queue_wakeup_accesses 154 # Number of floating instruction queue wakeup accesses
system.cpu.iq.int_alu_accesses 1933237228 # Number of integer alu accesses
system.cpu.iq.fp_alu_accesses 2013 # Number of floating point alu accesses
system.cpu.iew.lsq.thread0.forwLoads 171308750 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
system.cpu.iew.lsq.thread0.squashedLoads 191418787 # Number of loads squashed
system.cpu.iew.lsq.thread0.ignoredResponses 428547 # Number of memory responses ignored because the instruction is squashed
system.cpu.iew.lsq.thread0.memOrderViolation 281164 # Number of memory ordering violations
system.cpu.iew.lsq.thread0.squashedStores 76573878 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
system.cpu.iew.lsq.thread0.rescheduledLoads 6486 # Number of loads that were rescheduled
system.cpu.iew.lsq.thread0.cacheBlocked 8 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
system.cpu.iew.iewSquashCycles 101981770 # Number of cycles IEW is squashing
system.cpu.iew.iewBlockCycles 7663639 # Number of cycles IEW is blocking
system.cpu.iew.iewUnblockCycles 1191899 # Number of cycles IEW is unblocking
system.cpu.iew.iewDispatchedInsts 2277641770 # Number of instructions dispatched to IQ
system.cpu.iew.iewDispSquashedInsts 1232812 # Number of squashed instructions skipped by dispatch
system.cpu.iew.iewDispLoadInsts 575520947 # Number of dispatched load instructions
system.cpu.iew.iewDispStoreInsts 225734063 # Number of dispatched store instructions
system.cpu.iew.iewDispNonSpecInsts 6109 # Number of dispatched non-speculative instructions
system.cpu.iew.iewIQFullEvents 836752 # Number of times the IQ has become full, causing a stall
system.cpu.iew.iewLSQFullEvents 17253 # Number of times the LSQ has become full, causing a stall
system.cpu.iew.memOrderViolationEvents 281164 # Number of memory order violations
system.cpu.iew.predictedTakenIncorrect 15662112 # Number of branches that were predicted taken incorrectly
system.cpu.iew.predictedNotTakenIncorrect 2402353 # Number of branches that were predicted not taken incorrectly
system.cpu.iew.branchMispredicts 18064465 # Number of branch mispredicts detected at execute
system.cpu.iew.iewExecutedInsts 1886684972 # Number of executed instructions
system.cpu.iew.iewExecLoadInsts 454230068 # Number of load instructions executed
system.cpu.iew.iewExecSquashedInsts 33639356 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
system.cpu.iew.exec_nop 0 # number of nop insts executed
system.cpu.iew.exec_refs 628354292 # number of memory reference insts executed
system.cpu.iew.exec_branches 176563619 # Number of branches executed
system.cpu.iew.exec_stores 174124224 # Number of stores executed
system.cpu.iew.exec_rate 1.929135 # Inst execution rate
system.cpu.iew.wb_sent 1880378728 # cumulative count of insts sent to commit
system.cpu.iew.wb_count 1872800542 # cumulative count of insts written-back
system.cpu.iew.wb_producers 1438142804 # num instructions producing a value
system.cpu.iew.wb_consumers 2128029574 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
system.cpu.iew.wb_rate 1.914938 # insts written-back per cycle
system.cpu.iew.wb_fanout 0.675810 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
system.cpu.commit.commitCommittedInsts 1528988756 # The number of committed instructions
system.cpu.commit.commitSquashedInsts 748676946 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 553 # The number of times commit has been forced to stall to communicate backwards
system.cpu.commit.branchMispredicts 16628282 # The number of times a branch was mispredicted
system.cpu.commit.committed_per_cycle::samples 857988064 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::mean 1.782063 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::stdev 2.285478 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::0 333514129 38.87% 38.87% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::1 211603589 24.66% 63.53% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::2 76333139 8.90% 72.43% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::3 92892872 10.83% 83.26% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::4 33741100 3.93% 87.19% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::5 28402540 3.31% 90.50% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::6 15787299 1.84% 92.34% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::7 11367789 1.32% 93.67% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::8 54345607 6.33% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::total 857988064 # Number of insts commited each cycle
system.cpu.commit.count 1528988756 # Number of instructions committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
system.cpu.commit.refs 533262345 # Number of memory references committed
system.cpu.commit.loads 384102160 # Number of loads committed
system.cpu.commit.membars 0 # Number of memory barriers committed
system.cpu.commit.branches 149758588 # Number of branches committed
system.cpu.commit.fp_insts 0 # Number of committed floating point instructions.
system.cpu.commit.int_insts 1528317614 # Number of committed integer instructions.
system.cpu.commit.function_calls 0 # Number of function calls committed.
system.cpu.commit.bw_lim_events 54345607 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
system.cpu.rob.rob_reads 3081308159 # The number of ROB reads
system.cpu.rob.rob_writes 4657476889 # The number of ROB writes
system.cpu.timesIdled 418960 # Number of times that the entire CPU went into an idle state and unscheduled itself
system.cpu.idleCycles 18025695 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 1528988756 # Number of Instructions Simulated
system.cpu.committedInsts_total 1528988756 # Number of Instructions Simulated
system.cpu.cpi 0.639636 # CPI: Cycles Per Instruction
system.cpu.cpi_total 0.639636 # CPI: Total CPI of All Threads
system.cpu.ipc 1.563390 # IPC: Instructions Per Cycle
system.cpu.ipc_total 1.563390 # IPC: Total IPC of All Threads
system.cpu.int_regfile_reads 3178059548 # number of integer regfile reads
system.cpu.int_regfile_writes 1743141344 # number of integer regfile writes
system.cpu.fp_regfile_reads 155 # number of floating regfile reads
system.cpu.misc_regfile_reads 1037170422 # number of misc regfile reads
system.cpu.icache.replacements 10067 # number of replacements
system.cpu.icache.tagsinuse 971.911936 # Cycle average of tags in use
system.cpu.icache.total_refs 193916703 # Total number of references to valid blocks.
system.cpu.icache.sampled_refs 11565 # Sample count of references to valid blocks.
system.cpu.icache.avg_refs 16767.548898 # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
system.cpu.icache.occ_blocks::0 971.911936 # Average occupied blocks per context
system.cpu.icache.occ_percent::0 0.474566 # Average percentage of cache occupancy
system.cpu.icache.ReadReq_hits 193923334 # number of ReadReq hits
system.cpu.icache.demand_hits 193923334 # number of demand (read+write) hits
system.cpu.icache.overall_hits 193923334 # number of overall hits
system.cpu.icache.ReadReq_misses 235067 # number of ReadReq misses
system.cpu.icache.demand_misses 235067 # number of demand (read+write) misses
system.cpu.icache.overall_misses 235067 # number of overall misses
system.cpu.icache.ReadReq_miss_latency 1701123000 # number of ReadReq miss cycles
system.cpu.icache.demand_miss_latency 1701123000 # number of demand (read+write) miss cycles
system.cpu.icache.overall_miss_latency 1701123000 # number of overall miss cycles
system.cpu.icache.ReadReq_accesses 194158401 # number of ReadReq accesses(hits+misses)
system.cpu.icache.demand_accesses 194158401 # number of demand (read+write) accesses
system.cpu.icache.overall_accesses 194158401 # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate 0.001211 # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate 0.001211 # miss rate for demand accesses
system.cpu.icache.overall_miss_rate 0.001211 # miss rate for overall accesses
system.cpu.icache.ReadReq_avg_miss_latency 7236.758031 # average ReadReq miss latency
system.cpu.icache.demand_avg_miss_latency 7236.758031 # average overall miss latency
system.cpu.icache.overall_avg_miss_latency 7236.758031 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
system.cpu.icache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
system.cpu.icache.writebacks 8 # number of writebacks
system.cpu.icache.ReadReq_mshr_hits 2036 # number of ReadReq MSHR hits
system.cpu.icache.demand_mshr_hits 2036 # number of demand (read+write) MSHR hits
system.cpu.icache.overall_mshr_hits 2036 # number of overall MSHR hits
system.cpu.icache.ReadReq_mshr_misses 233031 # number of ReadReq MSHR misses
system.cpu.icache.demand_mshr_misses 233031 # number of demand (read+write) MSHR misses
system.cpu.icache.overall_mshr_misses 233031 # number of overall MSHR misses
system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
system.cpu.icache.ReadReq_mshr_miss_latency 952412000 # number of ReadReq MSHR miss cycles
system.cpu.icache.demand_mshr_miss_latency 952412000 # number of demand (read+write) MSHR miss cycles
system.cpu.icache.overall_mshr_miss_latency 952412000 # number of overall MSHR miss cycles
system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
system.cpu.icache.ReadReq_mshr_miss_rate 0.001200 # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate 0.001200 # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate 0.001200 # mshr miss rate for overall accesses
system.cpu.icache.ReadReq_avg_mshr_miss_latency 4087.061378 # average ReadReq mshr miss latency
system.cpu.icache.demand_avg_mshr_miss_latency 4087.061378 # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_miss_latency 4087.061378 # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.dcache.replacements 2529213 # number of replacements
system.cpu.dcache.tagsinuse 4087.436678 # Cycle average of tags in use
system.cpu.dcache.total_refs 427576950 # Total number of references to valid blocks.
system.cpu.dcache.sampled_refs 2533309 # Sample count of references to valid blocks.
system.cpu.dcache.avg_refs 168.781996 # Average number of references to valid blocks.
system.cpu.dcache.warmup_cycle 2167021000 # Cycle when the warmup percentage was hit.
system.cpu.dcache.occ_blocks::0 4087.436678 # Average occupied blocks per context
system.cpu.dcache.occ_percent::0 0.997909 # Average percentage of cache occupancy
system.cpu.dcache.ReadReq_hits 278854362 # number of ReadReq hits
system.cpu.dcache.WriteReq_hits 148163093 # number of WriteReq hits
system.cpu.dcache.demand_hits 427017455 # number of demand (read+write) hits
system.cpu.dcache.overall_hits 427017455 # number of overall hits
system.cpu.dcache.ReadReq_misses 2666620 # number of ReadReq misses
system.cpu.dcache.WriteReq_misses 997108 # number of WriteReq misses
system.cpu.dcache.demand_misses 3663728 # number of demand (read+write) misses
system.cpu.dcache.overall_misses 3663728 # number of overall misses
system.cpu.dcache.ReadReq_miss_latency 39487606500 # number of ReadReq miss cycles
system.cpu.dcache.WriteReq_miss_latency 20600704500 # number of WriteReq miss cycles
system.cpu.dcache.demand_miss_latency 60088311000 # number of demand (read+write) miss cycles
system.cpu.dcache.overall_miss_latency 60088311000 # number of overall miss cycles
system.cpu.dcache.ReadReq_accesses 281520982 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses 149160201 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.demand_accesses 430681183 # number of demand (read+write) accesses
system.cpu.dcache.overall_accesses 430681183 # number of overall (read+write) accesses
system.cpu.dcache.ReadReq_miss_rate 0.009472 # miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_miss_rate 0.006685 # miss rate for WriteReq accesses
system.cpu.dcache.demand_miss_rate 0.008507 # miss rate for demand accesses
system.cpu.dcache.overall_miss_rate 0.008507 # miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_miss_latency 14808.111579 # average ReadReq miss latency
system.cpu.dcache.WriteReq_avg_miss_latency 20660.454535 # average WriteReq miss latency
system.cpu.dcache.demand_avg_miss_latency 16400.865730 # average overall miss latency
system.cpu.dcache.overall_avg_miss_latency 16400.865730 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
system.cpu.dcache.writebacks 2229973 # number of writebacks
system.cpu.dcache.ReadReq_mshr_hits 903774 # number of ReadReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits 5204 # number of WriteReq MSHR hits
system.cpu.dcache.demand_mshr_hits 908978 # number of demand (read+write) MSHR hits
system.cpu.dcache.overall_mshr_hits 908978 # number of overall MSHR hits
system.cpu.dcache.ReadReq_mshr_misses 1762846 # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses 991904 # number of WriteReq MSHR misses
system.cpu.dcache.demand_mshr_misses 2754750 # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses 2754750 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
system.cpu.dcache.ReadReq_mshr_miss_latency 14963544500 # number of ReadReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_latency 17553990000 # number of WriteReq MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_latency 32517534500 # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_latency 32517534500 # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
system.cpu.dcache.ReadReq_mshr_miss_rate 0.006262 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate 0.006650 # mshr miss rate for WriteReq accesses
system.cpu.dcache.demand_mshr_miss_rate 0.006396 # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate 0.006396 # mshr miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_mshr_miss_latency 8488.287973 # average ReadReq mshr miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 17697.267074 # average WriteReq mshr miss latency
system.cpu.dcache.demand_avg_mshr_miss_latency 11804.168981 # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency 11804.168981 # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.replacements 575697 # number of replacements
system.cpu.l2cache.tagsinuse 21610.714484 # Cycle average of tags in use
system.cpu.l2cache.total_refs 3195541 # Total number of references to valid blocks.
system.cpu.l2cache.sampled_refs 594856 # Sample count of references to valid blocks.
system.cpu.l2cache.avg_refs 5.371957 # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 269628029000 # Cycle when the warmup percentage was hit.
system.cpu.l2cache.occ_blocks::0 7828.943593 # Average occupied blocks per context
system.cpu.l2cache.occ_blocks::1 13781.770891 # Average occupied blocks per context
system.cpu.l2cache.occ_percent::0 0.238920 # Average percentage of cache occupancy
system.cpu.l2cache.occ_percent::1 0.420586 # Average percentage of cache occupancy
system.cpu.l2cache.ReadReq_hits 1434292 # number of ReadReq hits
system.cpu.l2cache.Writeback_hits 2229981 # number of Writeback hits
system.cpu.l2cache.UpgradeReq_hits 1300 # number of UpgradeReq hits
system.cpu.l2cache.ReadExReq_hits 523974 # number of ReadExReq hits
system.cpu.l2cache.demand_hits 1958266 # number of demand (read+write) hits
system.cpu.l2cache.overall_hits 1958266 # number of overall hits
system.cpu.l2cache.ReadReq_misses 339366 # number of ReadReq misses
system.cpu.l2cache.UpgradeReq_misses 220134 # number of UpgradeReq misses
system.cpu.l2cache.ReadExReq_misses 247116 # number of ReadExReq misses
system.cpu.l2cache.demand_misses 586482 # number of demand (read+write) misses
system.cpu.l2cache.overall_misses 586482 # number of overall misses
system.cpu.l2cache.ReadReq_miss_latency 11591670000 # number of ReadReq miss cycles
system.cpu.l2cache.UpgradeReq_miss_latency 9750500 # number of UpgradeReq miss cycles
system.cpu.l2cache.ReadExReq_miss_latency 8467686500 # number of ReadExReq miss cycles
system.cpu.l2cache.demand_miss_latency 20059356500 # number of demand (read+write) miss cycles
system.cpu.l2cache.overall_miss_latency 20059356500 # number of overall miss cycles
system.cpu.l2cache.ReadReq_accesses 1773658 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.Writeback_accesses 2229981 # number of Writeback accesses(hits+misses)
system.cpu.l2cache.UpgradeReq_accesses 221434 # number of UpgradeReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses 771090 # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.demand_accesses 2544748 # number of demand (read+write) accesses
system.cpu.l2cache.overall_accesses 2544748 # number of overall (read+write) accesses
system.cpu.l2cache.ReadReq_miss_rate 0.191337 # miss rate for ReadReq accesses
system.cpu.l2cache.UpgradeReq_miss_rate 0.994129 # miss rate for UpgradeReq accesses
system.cpu.l2cache.ReadExReq_miss_rate 0.320476 # miss rate for ReadExReq accesses
system.cpu.l2cache.demand_miss_rate 0.230468 # miss rate for demand accesses
system.cpu.l2cache.overall_miss_rate 0.230468 # miss rate for overall accesses
system.cpu.l2cache.ReadReq_avg_miss_latency 34156.839518 # average ReadReq miss latency
system.cpu.l2cache.UpgradeReq_avg_miss_latency 44.293476 # average UpgradeReq miss latency
system.cpu.l2cache.ReadExReq_avg_miss_latency 34266.039026 # average ReadExReq miss latency
system.cpu.l2cache.demand_avg_miss_latency 34202.851068 # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency 34202.851068 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
system.cpu.l2cache.writebacks 411522 # number of writebacks
system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
system.cpu.l2cache.ReadReq_mshr_misses 339366 # number of ReadReq MSHR misses
system.cpu.l2cache.UpgradeReq_mshr_misses 220134 # number of UpgradeReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses 247116 # number of ReadExReq MSHR misses
system.cpu.l2cache.demand_mshr_misses 586482 # number of demand (read+write) MSHR misses
system.cpu.l2cache.overall_mshr_misses 586482 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
system.cpu.l2cache.ReadReq_mshr_miss_latency 10527298500 # number of ReadReq MSHR miss cycles
system.cpu.l2cache.UpgradeReq_mshr_miss_latency 6824577500 # number of UpgradeReq MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_latency 7661565500 # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency 18188864000 # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency 18188864000 # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate 0.191337 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.UpgradeReq_mshr_miss_rate 0.994129 # mshr miss rate for UpgradeReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate 0.320476 # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.demand_mshr_miss_rate 0.230468 # mshr miss rate for demand accesses
system.cpu.l2cache.overall_mshr_miss_rate 0.230468 # mshr miss rate for overall accesses
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31020.486731 # average ReadReq mshr miss latency
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency 31001.923828 # average UpgradeReq mshr miss latency
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31003.923259 # average ReadExReq mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency 31013.507661 # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency 31013.507661 # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
|