summaryrefslogtreecommitdiff
path: root/tests/long/30.eon/ref/arm/linux/o3-timing/stats.txt
blob: a23b70561c27869ed03ba33198f620886f453811 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522

---------- Begin Simulation Statistics ----------
host_inst_rate                                 105768                       # Simulator instruction rate (inst/s)
host_mem_usage                                 263952                       # Number of bytes of host memory used
host_seconds                                  3300.30                       # Real time elapsed on the host
host_tick_rate                               52642890                       # Simulator tick rate (ticks/s)
sim_freq                                 1000000000000                       # Frequency of simulated ticks
sim_insts                                   349065960                       # Number of instructions simulated
sim_seconds                                  0.173737                       # Number of seconds simulated
sim_ticks                                173737299500                       # Number of ticks simulated
system.cpu.BPredUnit.BTBCorrect                     0                       # Number of correct BTB predictions (this stat may not work properly.
system.cpu.BPredUnit.BTBHits                 20216884                       # Number of BTB hits
system.cpu.BPredUnit.BTBLookups              26426271                       # Number of BTB lookups
system.cpu.BPredUnit.RASInCorrect               53555                       # Number of incorrect RAS predictions.
system.cpu.BPredUnit.condIncorrect            3385203                       # Number of conditional branches incorrect
system.cpu.BPredUnit.condPredicted           19876693                       # Number of conditional branches predicted
system.cpu.BPredUnit.lookups                 36665151                       # Number of BP lookups
system.cpu.BPredUnit.usedRAS                  7335349                       # Number of times the RAS was used to get a target.
system.cpu.commit.COM:branches               30506630                       # Number of branches committed
system.cpu.commit.COM:bw_lim_events           6423122                       # number cycles where commit BW limit reached
system.cpu.commit.COM:bw_limited                    0                       # number of insts not committed due to BW limits
system.cpu.commit.COM:committed_per_cycle::samples    340217087                       # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::mean     1.026011                       # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::stdev     1.609311                       # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::0    170345162     50.07%     50.07% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::1     99509001     29.25%     79.32% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::2     28782057      8.46%     87.78% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::3     16235874      4.77%     92.55% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::4      9859908      2.90%     95.45% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::5      4137947      1.22%     96.66% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::6      2696620      0.79%     97.46% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::7      2227396      0.65%     98.11% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::8      6423122      1.89%    100.00% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::min_value            0                       # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::max_value            8                       # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::total    340217087                       # Number of insts commited each cycle
system.cpu.commit.COM:count                 349066572                       # Number of instructions committed
system.cpu.commit.COM:fp_insts              114216705                       # Number of committed floating point instructions.
system.cpu.commit.COM:function_calls          6225112                       # Number of function calls committed.
system.cpu.commit.COM:int_insts             287529355                       # Number of committed integer instructions.
system.cpu.commit.COM:loads                  94648992                       # Number of loads committed
system.cpu.commit.COM:membars                   11033                       # Number of memory barriers committed
system.cpu.commit.COM:refs                  177024829                       # Number of memory references committed
system.cpu.commit.COM:swp_count                     0                       # Number of s/w prefetches committed
system.cpu.commit.branchMispredicts           3371287                       # The number of times a branch was mispredicted
system.cpu.commit.commitCommittedInsts      349066572                       # The number of committed instructions
system.cpu.commit.commitNonSpecStalls         3555471                       # The number of times commit has been forced to stall to communicate backwards
system.cpu.commit.commitSquashedInsts        38687255                       # The number of squashed insts skipped by commit
system.cpu.committedInsts                   349065960                       # Number of Instructions Simulated
system.cpu.committedInsts_total             349065960                       # Number of Instructions Simulated
system.cpu.cpi                               0.995441                       # CPI: Cycles Per Instruction
system.cpu.cpi_total                         0.995441                       # CPI: Total CPI of All Threads
system.cpu.dcache.LoadLockedReq_accesses        11396                       # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.LoadLockedReq_avg_miss_latency        38000                       # average LoadLockedReq miss latency
system.cpu.dcache.LoadLockedReq_hits            11394                       # number of LoadLockedReq hits
system.cpu.dcache.LoadLockedReq_miss_latency        76000                       # number of LoadLockedReq miss cycles
system.cpu.dcache.LoadLockedReq_miss_rate     0.000176                       # miss rate for LoadLockedReq accesses
system.cpu.dcache.LoadLockedReq_misses              2                       # number of LoadLockedReq misses
system.cpu.dcache.LoadLockedReq_mshr_hits            2                       # number of LoadLockedReq MSHR hits
system.cpu.dcache.ReadReq_accesses           97345834                       # number of ReadReq accesses(hits+misses)
system.cpu.dcache.ReadReq_avg_miss_latency 33073.410778                       # average ReadReq miss latency
system.cpu.dcache.ReadReq_avg_mshr_miss_latency 30661.926872                       # average ReadReq mshr miss latency
system.cpu.dcache.ReadReq_hits               97342735                       # number of ReadReq hits
system.cpu.dcache.ReadReq_miss_latency      102494500                       # number of ReadReq miss cycles
system.cpu.dcache.ReadReq_miss_rate          0.000032                       # miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_misses                 3099                       # number of ReadReq misses
system.cpu.dcache.ReadReq_mshr_hits              1376                       # number of ReadReq MSHR hits
system.cpu.dcache.ReadReq_mshr_miss_latency     52830500                       # number of ReadReq MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate     0.000018                       # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_misses            1723                       # number of ReadReq MSHR misses
system.cpu.dcache.StoreCondReq_accesses         11142                       # number of StoreCondReq accesses(hits+misses)
system.cpu.dcache.StoreCondReq_hits             11142                       # number of StoreCondReq hits
system.cpu.dcache.WriteReq_accesses          82052672                       # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_avg_miss_latency 31425.125183                       # average WriteReq miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 35401.373723                       # average WriteReq mshr miss latency
system.cpu.dcache.WriteReq_hits              82033500                       # number of WriteReq hits
system.cpu.dcache.WriteReq_miss_latency     602482500                       # number of WriteReq miss cycles
system.cpu.dcache.WriteReq_miss_rate         0.000234                       # miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_misses               19172                       # number of WriteReq misses
system.cpu.dcache.WriteReq_mshr_hits            16333                       # number of WriteReq MSHR hits
system.cpu.dcache.WriteReq_mshr_miss_latency    100504500                       # number of WriteReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_rate     0.000035                       # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_misses           2839                       # number of WriteReq MSHR misses
system.cpu.dcache.avg_blocked_cycles::no_mshrs     no_value                       # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets 19863.636364                       # average number of cycles each access was blocked
system.cpu.dcache.avg_refs               39324.588119                       # Average number of references to valid blocks.
system.cpu.dcache.blocked::no_mshrs                 0                       # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets              11                       # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets       218500                       # number of cycles access was blocked
system.cpu.dcache.cache_copies                      0                       # number of cache copies performed
system.cpu.dcache.demand_accesses           179398506                       # number of demand (read+write) accesses
system.cpu.dcache.demand_avg_miss_latency 31654.483409                       # average overall miss latency
system.cpu.dcache.demand_avg_mshr_miss_latency 33611.354669                       # average overall mshr miss latency
system.cpu.dcache.demand_hits               179376235                       # number of demand (read+write) hits
system.cpu.dcache.demand_miss_latency       704977000                       # number of demand (read+write) miss cycles
system.cpu.dcache.demand_miss_rate           0.000124                       # miss rate for demand accesses
system.cpu.dcache.demand_misses                 22271                       # number of demand (read+write) misses
system.cpu.dcache.demand_mshr_hits              17709                       # number of demand (read+write) MSHR hits
system.cpu.dcache.demand_mshr_miss_latency    153335000                       # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_rate      0.000025                       # mshr miss rate for demand accesses
system.cpu.dcache.demand_mshr_misses             4562                       # number of demand (read+write) MSHR misses
system.cpu.dcache.fast_writes                       0                       # number of fast writes performed
system.cpu.dcache.mshr_cap_events                   0                       # number of times MSHR cap was activated
system.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate
system.cpu.dcache.occ_%::0                   0.753400                       # Average percentage of cache occupancy
system.cpu.dcache.occ_blocks::0           3085.925842                       # Average occupied blocks per context
system.cpu.dcache.overall_accesses          179398506                       # number of overall (read+write) accesses
system.cpu.dcache.overall_avg_miss_latency 31654.483409                       # average overall miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency 33611.354669                       # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_uncacheable_latency     no_value                       # average overall mshr uncacheable latency
system.cpu.dcache.overall_hits              179376235                       # number of overall hits
system.cpu.dcache.overall_miss_latency      704977000                       # number of overall miss cycles
system.cpu.dcache.overall_miss_rate          0.000124                       # miss rate for overall accesses
system.cpu.dcache.overall_misses                22271                       # number of overall misses
system.cpu.dcache.overall_mshr_hits             17709                       # number of overall MSHR hits
system.cpu.dcache.overall_mshr_miss_latency    153335000                       # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_rate     0.000025                       # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_misses            4562                       # number of overall MSHR misses
system.cpu.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
system.cpu.dcache.replacements                   1404                       # number of replacements
system.cpu.dcache.sampled_refs                   4562                       # Sample count of references to valid blocks.
system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
system.cpu.dcache.tagsinuse               3085.925842                       # Cycle average of tags in use
system.cpu.dcache.total_refs                179398771                       # Total number of references to valid blocks.
system.cpu.dcache.warmup_cycle                      0                       # Cycle when the warmup percentage was hit.
system.cpu.dcache.writebacks                     1024                       # number of writebacks
system.cpu.decode.DECODE:BlockedCycles      177195286                       # Number of cycles decode is blocked
system.cpu.decode.DECODE:BranchMispred          71850                       # Number of times decode detected a branch misprediction
system.cpu.decode.DECODE:BranchResolved       7266733                       # Number of times decode resolved a branch
system.cpu.decode.DECODE:DecodedInsts       418101627                       # Number of instructions handled by decode
system.cpu.decode.DECODE:IdleCycles          89070591                       # Number of cycles decode is idle
system.cpu.decode.DECODE:RunCycles           70339326                       # Number of cycles decode is running
system.cpu.decode.DECODE:SquashCycles         7142428                       # Number of cycles decode is squashing
system.cpu.decode.DECODE:SquashedInsts         201892                       # Number of squashed instructions handled by decode
system.cpu.decode.DECODE:UnblockCycles        3611883                       # Number of cycles decode is unblocking
system.cpu.dtb.accesses                             0                       # DTB accesses
system.cpu.dtb.align_faults                         0                       # Number of TLB faults due to alignment restrictions
system.cpu.dtb.domain_faults                        0                       # Number of TLB faults due to domain restrictions
system.cpu.dtb.flush_entries                        0                       # Number of entries that have been flushed from TLB
system.cpu.dtb.flush_tlb                            0                       # Number of times complete TLB was flushed
system.cpu.dtb.flush_tlb_asid                       0                       # Number of times TLB was flushed by ASID
system.cpu.dtb.flush_tlb_mva                        0                       # Number of times TLB was flushed by MVA
system.cpu.dtb.flush_tlb_mva_asid                   0                       # Number of times TLB was flushed by MVA & ASID
system.cpu.dtb.hits                                 0                       # DTB hits
system.cpu.dtb.inst_accesses                        0                       # ITB inst accesses
system.cpu.dtb.inst_hits                            0                       # ITB inst hits
system.cpu.dtb.inst_misses                          0                       # ITB inst misses
system.cpu.dtb.misses                               0                       # DTB misses
system.cpu.dtb.perms_faults                         0                       # Number of TLB faults due to permissions restrictions
system.cpu.dtb.prefetch_faults                      0                       # Number of TLB faults due to prefetch
system.cpu.dtb.read_accesses                        0                       # DTB read accesses
system.cpu.dtb.read_hits                            0                       # DTB read hits
system.cpu.dtb.read_misses                          0                       # DTB read misses
system.cpu.dtb.write_accesses                       0                       # DTB write accesses
system.cpu.dtb.write_hits                           0                       # DTB write hits
system.cpu.dtb.write_misses                         0                       # DTB write misses
system.cpu.fetch.Branches                    36665151                       # Number of branches that fetch encountered
system.cpu.fetch.CacheLines                  39333951                       # Number of cache lines fetched
system.cpu.fetch.Cycles                      76200894                       # Number of cycles fetch has run and was not squashing or blocked
system.cpu.fetch.IcacheSquashes                219495                       # Number of outstanding Icache misses that were squashed
system.cpu.fetch.Insts                      327214024                       # Number of instructions fetch has processed
system.cpu.fetch.MiscStallCycles                19976                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
system.cpu.fetch.SquashCycles                 3525022                       # Number of cycles fetch has spent squashing
system.cpu.fetch.branchRate                  0.105519                       # Number of branch fetches per cycle
system.cpu.fetch.icacheStallCycles           39333951                       # Number of cycles fetch is stalled on an Icache miss
system.cpu.fetch.predictedBranches           27552233                       # Number of branches that fetch has predicted taken
system.cpu.fetch.rate                        0.941692                       # Number of inst fetches per cycle
system.cpu.fetch.rateDist::samples          347359514                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::mean              1.232140                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::stdev             2.649316                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::0                271714378     78.22%     78.22% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::1                  9098002      2.62%     80.84% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::2                  5614129      1.62%     82.46% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::3                  6550857      1.89%     84.34% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::4                  5401109      1.55%     85.90% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::5                  4665359      1.34%     87.24% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::6                  3626849      1.04%     88.29% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::7                  4186087      1.21%     89.49% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::8                 36502744     10.51%    100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value                8                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::total            347359514                       # Number of instructions fetched each cycle (Total)
system.cpu.fp_regfile_reads                 185260821                       # number of floating regfile reads
system.cpu.fp_regfile_writes                130652752                       # number of floating regfile writes
system.cpu.icache.ReadReq_accesses           39333951                       # number of ReadReq accesses(hits+misses)
system.cpu.icache.ReadReq_avg_miss_latency 12067.997808                       # average ReadReq miss latency
system.cpu.icache.ReadReq_avg_mshr_miss_latency  8366.912236                       # average ReadReq mshr miss latency
system.cpu.icache.ReadReq_hits               39317524                       # number of ReadReq hits
system.cpu.icache.ReadReq_miss_latency      198241000                       # number of ReadReq miss cycles
system.cpu.icache.ReadReq_miss_rate          0.000418                       # miss rate for ReadReq accesses
system.cpu.icache.ReadReq_misses                16427                       # number of ReadReq misses
system.cpu.icache.ReadReq_mshr_hits               817                       # number of ReadReq MSHR hits
system.cpu.icache.ReadReq_mshr_miss_latency    130607500                       # number of ReadReq MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate     0.000397                       # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_misses           15610                       # number of ReadReq MSHR misses
system.cpu.icache.avg_blocked_cycles::no_mshrs     no_value                       # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets     no_value                       # average number of cycles each access was blocked
system.cpu.icache.avg_refs                2518.739526                       # Average number of references to valid blocks.
system.cpu.icache.blocked::no_mshrs                 0                       # number of cycles access was blocked
system.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.icache.cache_copies                      0                       # number of cache copies performed
system.cpu.icache.demand_accesses            39333951                       # number of demand (read+write) accesses
system.cpu.icache.demand_avg_miss_latency 12067.997808                       # average overall miss latency
system.cpu.icache.demand_avg_mshr_miss_latency  8366.912236                       # average overall mshr miss latency
system.cpu.icache.demand_hits                39317524                       # number of demand (read+write) hits
system.cpu.icache.demand_miss_latency       198241000                       # number of demand (read+write) miss cycles
system.cpu.icache.demand_miss_rate           0.000418                       # miss rate for demand accesses
system.cpu.icache.demand_misses                 16427                       # number of demand (read+write) misses
system.cpu.icache.demand_mshr_hits                817                       # number of demand (read+write) MSHR hits
system.cpu.icache.demand_mshr_miss_latency    130607500                       # number of demand (read+write) MSHR miss cycles
system.cpu.icache.demand_mshr_miss_rate      0.000397                       # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_misses            15610                       # number of demand (read+write) MSHR misses
system.cpu.icache.fast_writes                       0                       # number of fast writes performed
system.cpu.icache.mshr_cap_events                   0                       # number of times MSHR cap was activated
system.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
system.cpu.icache.occ_%::0                   0.894157                       # Average percentage of cache occupancy
system.cpu.icache.occ_blocks::0           1831.233820                       # Average occupied blocks per context
system.cpu.icache.overall_accesses           39333951                       # number of overall (read+write) accesses
system.cpu.icache.overall_avg_miss_latency 12067.997808                       # average overall miss latency
system.cpu.icache.overall_avg_mshr_miss_latency  8366.912236                       # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_uncacheable_latency     no_value                       # average overall mshr uncacheable latency
system.cpu.icache.overall_hits               39317524                       # number of overall hits
system.cpu.icache.overall_miss_latency      198241000                       # number of overall miss cycles
system.cpu.icache.overall_miss_rate          0.000418                       # miss rate for overall accesses
system.cpu.icache.overall_misses                16427                       # number of overall misses
system.cpu.icache.overall_mshr_hits               817                       # number of overall MSHR hits
system.cpu.icache.overall_mshr_miss_latency    130607500                       # number of overall MSHR miss cycles
system.cpu.icache.overall_mshr_miss_rate     0.000397                       # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_misses           15610                       # number of overall MSHR misses
system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
system.cpu.icache.replacements                  13743                       # number of replacements
system.cpu.icache.sampled_refs                  15610                       # Sample count of references to valid blocks.
system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
system.cpu.icache.tagsinuse               1831.233820                       # Cycle average of tags in use
system.cpu.icache.total_refs                 39317524                       # Total number of references to valid blocks.
system.cpu.icache.warmup_cycle                      0                       # Cycle when the warmup percentage was hit.
system.cpu.icache.writebacks                        0                       # number of writebacks
system.cpu.idleCycles                          115086                       # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.iew.EXEC:branches                 31830970                       # Number of branches executed
system.cpu.iew.EXEC:nop                         56108                       # number of nop insts executed
system.cpu.iew.EXEC:rate                     1.053222                       # Inst execution rate
system.cpu.iew.EXEC:refs                    183288367                       # number of memory reference insts executed
system.cpu.iew.EXEC:stores                   84683782                       # Number of stores executed
system.cpu.iew.EXEC:swp                             0                       # number of swp insts executed
system.cpu.iew.WB:consumers                 326571947                       # num instructions consuming a value
system.cpu.iew.WB:count                     364037870                       # cumulative count of insts written-back
system.cpu.iew.WB:fanout                     0.499993                       # average fanout of values written-back
system.cpu.iew.WB:penalized                         0                       # number of instrctions required to write to 'other' IQ
system.cpu.iew.WB:penalized_rate                    0                       # fraction of instructions written-back that wrote to 'other' IQ
system.cpu.iew.WB:producers                 163283573                       # num instructions producing a value
system.cpu.iew.WB:rate                       1.047668                       # insts written-back per cycle
system.cpu.iew.WB:sent                      364350526                       # cumulative count of insts sent to commit
system.cpu.iew.branchMispredicts              3594029                       # Number of branch mispredicts detected at execute
system.cpu.iew.iewBlockCycles                  769955                       # Number of cycles IEW is blocking
system.cpu.iew.iewDispLoadInsts             107131506                       # Number of dispatched load instructions
system.cpu.iew.iewDispNonSpecInsts            3647750                       # Number of dispatched non-speculative instructions
system.cpu.iew.iewDispSquashedInsts           5567384                       # Number of squashed instructions skipped by dispatch
system.cpu.iew.iewDispStoreInsts             91507860                       # Number of dispatched store instructions
system.cpu.iew.iewDispatchedInsts           387756246                       # Number of instructions dispatched to IQ
system.cpu.iew.iewExecLoadInsts              98604585                       # Number of load instructions executed
system.cpu.iew.iewExecSquashedInsts           2702902                       # Number of squashed instructions skipped in execute
system.cpu.iew.iewExecutedInsts             365967822                       # Number of executed instructions
system.cpu.iew.iewIQFullEvents                    137                       # Number of times the IQ has become full, causing a stall
system.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
system.cpu.iew.iewLSQFullEvents                    18                       # Number of times the LSQ has become full, causing a stall
system.cpu.iew.iewSquashCycles                7142428                       # Number of cycles IEW is squashing
system.cpu.iew.iewUnblockCycles                 44317                       # Number of cycles IEW is unblocking
system.cpu.iew.lsq.thread.0.blockedLoads            0                       # Number of blocked loads due to partial load-store forwarding
system.cpu.iew.lsq.thread.0.cacheBlocked          109                       # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.lsq.thread.0.forwLoads         1040195                       # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread.0.ignoredResponses         1660                       # Number of memory responses ignored because the instruction is squashed
system.cpu.iew.lsq.thread.0.invAddrLoads            0                       # Number of loads ignored due to an invalid address
system.cpu.iew.lsq.thread.0.invAddrSwpfs            0                       # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread.0.memOrderViolation       177809                       # Number of memory ordering violations
system.cpu.iew.lsq.thread.0.rescheduledLoads        44277                       # Number of loads that were rescheduled
system.cpu.iew.lsq.thread.0.squashedLoads     12482513                       # Number of loads squashed
system.cpu.iew.lsq.thread.0.squashedStores      9132023                       # Number of stores squashed
system.cpu.iew.memOrderViolationEvents         177809                       # Number of memory order violations
system.cpu.iew.predictedNotTakenIncorrect       383406                       # Number of branches that were predicted not taken incorrectly
system.cpu.iew.predictedTakenIncorrect        3210623                       # Number of branches that were predicted taken incorrectly
system.cpu.int_regfile_reads                849409468                       # number of integer regfile reads
system.cpu.int_regfile_writes               186524631                       # number of integer regfile writes
system.cpu.ipc                               1.004580                       # IPC: Instructions Per Cycle
system.cpu.ipc_total                         1.004580                       # IPC: Total IPC of All Threads
system.cpu.iq.ISSUE:FU_type_0::No_OpClass            0      0.00%      0.00% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::IntAlu       127517311     34.59%     34.59% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::IntMult        2147275      0.58%     35.17% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::IntDiv               0      0.00%     35.17% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::FloatAdd             3      0.00%     35.17% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::FloatCmp             0      0.00%     35.17% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::FloatCvt             0      0.00%     35.17% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::FloatMult            0      0.00%     35.17% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::FloatDiv             0      0.00%     35.17% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::FloatSqrt            0      0.00%     35.17% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdAdd              0      0.00%     35.17% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdAddAcc            0      0.00%     35.17% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdAlu              0      0.00%     35.17% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdCmp              0      0.00%     35.17% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdCvt              0      0.00%     35.17% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdMisc             0      0.00%     35.17% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdMult             0      0.00%     35.17% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdMultAcc            0      0.00%     35.17% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdShift            0      0.00%     35.17% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdShiftAcc            0      0.00%     35.17% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdSqrt             0      0.00%     35.17% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdFloatAdd      6684179      1.81%     36.98% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdFloatAlu            0      0.00%     36.98% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdFloatCmp      8181294      2.22%     39.20% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdFloatCvt      3298042      0.89%     40.10% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdFloatDiv      1567223      0.43%     40.52% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdFloatMisc     20157898      5.47%     45.99% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdFloatMult      7156749      1.94%     47.93% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdFloatMultAcc      7077602      1.92%     49.85% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdFloatSqrt       175287      0.05%     49.90% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::MemRead       99210852     26.91%     76.81% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::MemWrite      85497009     23.19%    100.00% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::IprAccess            0      0.00%    100.00% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::InstPrefetch            0      0.00%    100.00% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::total        368670724                       # Type of FU issued
system.cpu.iq.ISSUE:fu_busy_cnt               6503476                       # FU busy when requested
system.cpu.iq.ISSUE:fu_busy_rate             0.017640                       # FU busy rate (busy events/executed inst)
system.cpu.iq.ISSUE:fu_full::No_OpClass             0      0.00%      0.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::IntAlu             17082      0.26%      0.26% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::IntMult             5040      0.08%      0.34% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::IntDiv                 0      0.00%      0.34% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::FloatAdd               0      0.00%      0.34% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::FloatCmp               0      0.00%      0.34% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::FloatCvt               0      0.00%      0.34% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::FloatMult              0      0.00%      0.34% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::FloatDiv               0      0.00%      0.34% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::FloatSqrt              0      0.00%      0.34% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdAdd                0      0.00%      0.34% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdAddAcc             0      0.00%      0.34% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdAlu                0      0.00%      0.34% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdCmp                0      0.00%      0.34% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdCvt                0      0.00%      0.34% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdMisc               0      0.00%      0.34% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdMult               0      0.00%      0.34% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdMultAcc            0      0.00%      0.34% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdShift              0      0.00%      0.34% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdShiftAcc            0      0.00%      0.34% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdSqrt               0      0.00%      0.34% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdFloatAdd           66      0.00%      0.34% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdFloatAlu            0      0.00%      0.34% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdFloatCmp            0      0.00%      0.34% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdFloatCvt         1526      0.02%      0.36% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdFloatDiv            3      0.00%      0.36% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdFloatMisc       257921      3.97%      4.33% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdFloatMult          627      0.01%      4.34% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdFloatMultAcc       182979      2.81%      7.15% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdFloatSqrt            0      0.00%      7.15% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::MemRead          4701020     72.28%     79.44% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::MemWrite         1337212     20.56%    100.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::IprAccess              0      0.00%    100.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::InstPrefetch            0      0.00%    100.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:issued_per_cycle::samples    347359514                       # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::mean     1.061352                       # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::stdev     1.398972                       # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::0     164898974     47.47%     47.47% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::1      92888126     26.74%     74.21% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::2      38718431     11.15%     85.36% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::3      21127173      6.08%     91.44% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::4      18826760      5.42%     96.86% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::5       6953193      2.00%     98.86% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::6       2902778      0.84%     99.70% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::7        878088      0.25%     99.95% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::8        165991      0.05%    100.00% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::min_value            0                       # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::max_value            8                       # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::total    347359514                       # Number of insts issued each cycle
system.cpu.iq.ISSUE:rate                     1.061000                       # Inst issue rate
system.cpu.iq.fp_alu_accesses               120434049                       # Number of floating point alu accesses
system.cpu.iq.fp_inst_queue_reads           238151015                       # Number of floating instruction queue reads
system.cpu.iq.fp_inst_queue_wakeup_accesses    116197950                       # Number of floating instruction queue wakeup accesses
system.cpu.iq.fp_inst_queue_writes          135223001                       # Number of floating instruction queue writes
system.cpu.iq.int_alu_accesses              254740151                       # Number of integer alu accesses
system.cpu.iq.int_inst_queue_reads          853728758                       # Number of integer instruction queue reads
system.cpu.iq.int_inst_queue_wakeup_accesses    247839920                       # Number of integer instruction queue wakeup accesses
system.cpu.iq.int_inst_queue_writes         290561942                       # Number of integer instruction queue writes
system.cpu.iq.iqInstsAdded                  384041147                       # Number of instructions added to the IQ (excludes non-spec)
system.cpu.iq.iqInstsIssued                 368670724                       # Number of instructions issued
system.cpu.iq.iqNonSpecInstsAdded             3658991                       # Number of non-speculative instructions added to the IQ
system.cpu.iq.iqSquashedInstsExamined        38001894                       # Number of squashed instructions iterated over during squash; mainly for profiling
system.cpu.iq.iqSquashedInstsIssued            675335                       # Number of squashed instructions issued
system.cpu.iq.iqSquashedNonSpecRemoved         103520                       # Number of squashed non-spec instructions that were removed
system.cpu.iq.iqSquashedOperandsExamined     93798234                       # Number of squashed operands that are examined and possibly removed from graph
system.cpu.itb.accesses                             0                       # DTB accesses
system.cpu.itb.align_faults                         0                       # Number of TLB faults due to alignment restrictions
system.cpu.itb.domain_faults                        0                       # Number of TLB faults due to domain restrictions
system.cpu.itb.flush_entries                        0                       # Number of entries that have been flushed from TLB
system.cpu.itb.flush_tlb                            0                       # Number of times complete TLB was flushed
system.cpu.itb.flush_tlb_asid                       0                       # Number of times TLB was flushed by ASID
system.cpu.itb.flush_tlb_mva                        0                       # Number of times TLB was flushed by MVA
system.cpu.itb.flush_tlb_mva_asid                   0                       # Number of times TLB was flushed by MVA & ASID
system.cpu.itb.hits                                 0                       # DTB hits
system.cpu.itb.inst_accesses                        0                       # ITB inst accesses
system.cpu.itb.inst_hits                            0                       # ITB inst hits
system.cpu.itb.inst_misses                          0                       # ITB inst misses
system.cpu.itb.misses                               0                       # DTB misses
system.cpu.itb.perms_faults                         0                       # Number of TLB faults due to permissions restrictions
system.cpu.itb.prefetch_faults                      0                       # Number of TLB faults due to prefetch
system.cpu.itb.read_accesses                        0                       # DTB read accesses
system.cpu.itb.read_hits                            0                       # DTB read hits
system.cpu.itb.read_misses                          0                       # DTB read misses
system.cpu.itb.write_accesses                       0                       # DTB write accesses
system.cpu.itb.write_hits                           0                       # DTB write hits
system.cpu.itb.write_misses                         0                       # DTB write misses
system.cpu.l2cache.ReadExReq_accesses            2839                       # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_avg_miss_latency 34387.668320                       # average ReadExReq miss latency
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31231.927711                       # average ReadExReq mshr miss latency
system.cpu.l2cache.ReadExReq_hits                  17                       # number of ReadExReq hits
system.cpu.l2cache.ReadExReq_miss_latency     97042000                       # number of ReadExReq miss cycles
system.cpu.l2cache.ReadExReq_miss_rate       0.994012                       # miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_misses              2822                       # number of ReadExReq misses
system.cpu.l2cache.ReadExReq_mshr_miss_latency     88136500                       # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_rate     0.994012                       # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_mshr_misses         2822                       # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadReq_accesses             17333                       # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_avg_miss_latency 34339.384829                       # average ReadReq miss latency
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31151.919476                       # average ReadReq mshr miss latency
system.cpu.l2cache.ReadReq_hits                 13009                       # number of ReadReq hits
system.cpu.l2cache.ReadReq_miss_latency     148483500                       # number of ReadReq miss cycles
system.cpu.l2cache.ReadReq_miss_rate         0.249466                       # miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_misses                4324                       # number of ReadReq misses
system.cpu.l2cache.ReadReq_mshr_hits               52                       # number of ReadReq MSHR hits
system.cpu.l2cache.ReadReq_mshr_miss_latency    133081000                       # number of ReadReq MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate     0.246466                       # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_misses           4272                       # number of ReadReq MSHR misses
system.cpu.l2cache.Writeback_accesses            1024                       # number of Writeback accesses(hits+misses)
system.cpu.l2cache.Writeback_hits                1024                       # number of Writeback hits
system.cpu.l2cache.avg_blocked_cycles::no_mshrs     no_value                       # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_targets     no_value                       # average number of cycles each access was blocked
system.cpu.l2cache.avg_refs                  2.521086                       # Average number of references to valid blocks.
system.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
system.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
system.cpu.l2cache.demand_accesses              20172                       # number of demand (read+write) accesses
system.cpu.l2cache.demand_avg_miss_latency 34358.452281                       # average overall miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency 31183.746828                       # average overall mshr miss latency
system.cpu.l2cache.demand_hits                  13026                       # number of demand (read+write) hits
system.cpu.l2cache.demand_miss_latency      245525500                       # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_rate          0.354253                       # miss rate for demand accesses
system.cpu.l2cache.demand_misses                 7146                       # number of demand (read+write) misses
system.cpu.l2cache.demand_mshr_hits                52                       # number of demand (read+write) MSHR hits
system.cpu.l2cache.demand_mshr_miss_latency    221217500                       # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_rate     0.351676                       # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_misses            7094                       # number of demand (read+write) MSHR misses
system.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
system.cpu.l2cache.mshr_cap_events                  0                       # number of times MSHR cap was activated
system.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate
system.cpu.l2cache.occ_%::0                  0.103741                       # Average percentage of cache occupancy
system.cpu.l2cache.occ_%::1                  0.011357                       # Average percentage of cache occupancy
system.cpu.l2cache.occ_blocks::0          3399.382463                       # Average occupied blocks per context
system.cpu.l2cache.occ_blocks::1           372.162474                       # Average occupied blocks per context
system.cpu.l2cache.overall_accesses             20172                       # number of overall (read+write) accesses
system.cpu.l2cache.overall_avg_miss_latency 34358.452281                       # average overall miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency 31183.746828                       # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency     no_value                       # average overall mshr uncacheable latency
system.cpu.l2cache.overall_hits                 13026                       # number of overall hits
system.cpu.l2cache.overall_miss_latency     245525500                       # number of overall miss cycles
system.cpu.l2cache.overall_miss_rate         0.354253                       # miss rate for overall accesses
system.cpu.l2cache.overall_misses                7146                       # number of overall misses
system.cpu.l2cache.overall_mshr_hits               52                       # number of overall MSHR hits
system.cpu.l2cache.overall_mshr_miss_latency    221217500                       # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_rate     0.351676                       # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_misses           7094                       # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
system.cpu.l2cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
system.cpu.l2cache.replacements                    53                       # number of replacements
system.cpu.l2cache.sampled_refs                  5193                       # Sample count of references to valid blocks.
system.cpu.l2cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
system.cpu.l2cache.tagsinuse              3771.544937                       # Cycle average of tags in use
system.cpu.l2cache.total_refs                   13092                       # Total number of references to valid blocks.
system.cpu.l2cache.warmup_cycle                     0                       # Cycle when the warmup percentage was hit.
system.cpu.l2cache.writebacks                       0                       # number of writebacks
system.cpu.memDep0.conflictingLoads          57304786                       # Number of conflicting loads.
system.cpu.memDep0.conflictingStores         64927444                       # Number of conflicting stores.
system.cpu.memDep0.insertedLoads            107131506                       # Number of loads inserted to the mem dependence unit.
system.cpu.memDep0.insertedStores            91507860                       # Number of stores inserted to the mem dependence unit.
system.cpu.misc_regfile_reads               972227372                       # number of misc regfile reads
system.cpu.misc_regfile_writes               43097542                       # number of misc regfile writes
system.cpu.numCycles                        347474600                       # number of cpu cycles simulated
system.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
system.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
system.cpu.rename.RENAME:BlockCycles          9320114                       # Number of cycles rename is blocking
system.cpu.rename.RENAME:CommittedMaps      344460442                       # Number of HB maps that are committed
system.cpu.rename.RENAME:IQFullEvents         1304973                       # Number of times rename has blocked due to IQ full
system.cpu.rename.RENAME:IdleCycles          97580493                       # Number of cycles rename is idle
system.cpu.rename.RENAME:LSQFullEvents       14494347                       # Number of times rename has blocked due to LSQ full
system.cpu.rename.RENAME:ROBFullEvents              2                       # Number of times rename has blocked due to ROB full
system.cpu.rename.RENAME:RenameLookups     1601896967                       # Number of register rename lookups that rename has made
system.cpu.rename.RENAME:RenamedInsts       403426158                       # Number of instructions processed by rename
system.cpu.rename.RENAME:RenamedOperands    392194299                       # Number of destination operands rename has renamed
system.cpu.rename.RENAME:RunCycles           65706997                       # Number of cycles rename is running
system.cpu.rename.RENAME:SquashCycles         7142428                       # Number of cycles rename is squashing
system.cpu.rename.RENAME:UnblockCycles       28947021                       # Number of cycles rename is unblocking
system.cpu.rename.RENAME:UndoneMaps          47733854                       # Number of HB maps that are undone due to squashing
system.cpu.rename.RENAME:fp_rename_lookups    827888222                       # Number of floating rename lookups
system.cpu.rename.RENAME:int_rename_lookups    774008745                       # Number of integer rename lookups
system.cpu.rename.RENAME:serializeStallCycles    138662461                       # count of cycles rename stalled for serializing inst
system.cpu.rename.RENAME:serializingInsts     12572275                       # count of serializing insts renamed
system.cpu.rename.RENAME:skidInsts           80571383                       # count of insts added to the skid buffer
system.cpu.rename.RENAME:tempSerializingInsts      3693310                       # count of temporary serializing insts renamed
system.cpu.rob.rob_reads                    721545269                       # The number of ROB reads
system.cpu.rob.rob_writes                   782665651                       # The number of ROB writes
system.cpu.timesIdled                            2585                       # Number of times that the entire CPU went into an idle state and unscheduled itself
system.cpu.workload.PROG:num_syscalls             191                       # Number of system calls

---------- End Simulation Statistics   ----------