summaryrefslogtreecommitdiff
path: root/tests/long/40.perlbmk/ref/alpha/tru64/o3-timing/stats.txt
blob: 04c2afe0b9bb89b8b2ece3098ab5bf64dfa1077f (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504

---------- Begin Simulation Statistics ----------
sim_seconds                                  0.689105                       # Number of seconds simulated
sim_ticks                                689104583500                       # Number of ticks simulated
sim_freq                                 1000000000000                       # Frequency of simulated ticks
host_inst_rate                                 190198                       # Simulator instruction rate (inst/s)
host_tick_rate                               71894197                       # Simulator tick rate (ticks/s)
host_mem_usage                                 200384                       # Number of bytes of host memory used
host_seconds                                  9584.98                       # Real time elapsed on the host
sim_insts                                  1823043370                       # Number of instructions simulated
system.cpu.dtb.fetch_hits                           0                       # ITB hits
system.cpu.dtb.fetch_misses                         0                       # ITB misses
system.cpu.dtb.fetch_acv                            0                       # ITB acv
system.cpu.dtb.fetch_accesses                       0                       # ITB accesses
system.cpu.dtb.read_hits                    514070459                       # DTB read hits
system.cpu.dtb.read_misses                     615925                       # DTB read misses
system.cpu.dtb.read_acv                             0                       # DTB read access violations
system.cpu.dtb.read_accesses                514686384                       # DTB read accesses
system.cpu.dtb.write_hits                   251680293                       # DTB write hits
system.cpu.dtb.write_misses                     42864                       # DTB write misses
system.cpu.dtb.write_acv                            0                       # DTB write access violations
system.cpu.dtb.write_accesses               251723157                       # DTB write accesses
system.cpu.dtb.data_hits                    765750752                       # DTB hits
system.cpu.dtb.data_misses                     658789                       # DTB misses
system.cpu.dtb.data_acv                             0                       # DTB access violations
system.cpu.dtb.data_accesses                766409541                       # DTB accesses
system.cpu.itb.fetch_hits                   343698672                       # ITB hits
system.cpu.itb.fetch_misses                       197                       # ITB misses
system.cpu.itb.fetch_acv                            0                       # ITB acv
system.cpu.itb.fetch_accesses               343698869                       # ITB accesses
system.cpu.itb.read_hits                            0                       # DTB read hits
system.cpu.itb.read_misses                          0                       # DTB read misses
system.cpu.itb.read_acv                             0                       # DTB read access violations
system.cpu.itb.read_accesses                        0                       # DTB read accesses
system.cpu.itb.write_hits                           0                       # DTB write hits
system.cpu.itb.write_misses                         0                       # DTB write misses
system.cpu.itb.write_acv                            0                       # DTB write access violations
system.cpu.itb.write_accesses                       0                       # DTB write accesses
system.cpu.itb.data_hits                            0                       # DTB hits
system.cpu.itb.data_misses                          0                       # DTB misses
system.cpu.itb.data_acv                             0                       # DTB access violations
system.cpu.itb.data_accesses                        0                       # DTB accesses
system.cpu.workload.num_syscalls                   39                       # Number of system calls
system.cpu.numCycles                       1378209168                       # number of cpu cycles simulated
system.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
system.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
system.cpu.BPredUnit.lookups                342127414                       # Number of BP lookups
system.cpu.BPredUnit.condPredicted          229155282                       # Number of conditional branches predicted
system.cpu.BPredUnit.condIncorrect           28355376                       # Number of conditional branches incorrect
system.cpu.BPredUnit.BTBLookups             286093994                       # Number of BTB lookups
system.cpu.BPredUnit.BTBHits                234435463                       # Number of BTB hits
system.cpu.BPredUnit.BTBCorrect                     0                       # Number of correct BTB predictions (this stat may not work properly.
system.cpu.BPredUnit.usedRAS                 49327534                       # Number of times the RAS was used to get a target.
system.cpu.BPredUnit.RASInCorrect                 847                       # Number of incorrect RAS predictions.
system.cpu.fetch.icacheStallCycles          343698672                       # Number of cycles fetch is stalled on an Icache miss
system.cpu.fetch.Insts                     2972544545                       # Number of instructions fetch has processed
system.cpu.fetch.Branches                   342127414                       # Number of branches that fetch encountered
system.cpu.fetch.predictedBranches          283762997                       # Number of branches that fetch has predicted taken
system.cpu.fetch.Cycles                     569144710                       # Number of cycles fetch has run and was not squashing or blocked
system.cpu.fetch.SquashCycles                28790520                       # Number of cycles fetch has spent squashing
system.cpu.fetch.MiscStallCycles                  197                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
system.cpu.fetch.CacheLines                 343698672                       # Number of cache lines fetched
system.cpu.fetch.IcacheSquashes               4322809                       # Number of outstanding Icache misses that were squashed
system.cpu.fetch.rateDist::samples         1378074830                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::mean              2.157027                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::stdev             3.030206                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::0                808930120     58.70%     58.70% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::1                 53203120      3.86%     62.56% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::2                 38710034      2.81%     65.37% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::3                 60833254      4.41%     69.78% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::4                120527197      8.75%     78.53% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::5                 36009747      2.61%     81.14% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::6                 37301448      2.71%     83.85% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::7                  7023896      0.51%     84.36% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::8                215536014     15.64%    100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value                8                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::total           1378074830                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.branchRate                  0.248241                       # Number of branch fetches per cycle
system.cpu.fetch.rate                        2.156817                       # Number of inst fetches per cycle
system.cpu.decode.IdleCycles                703418574                       # Number of cycles decode is idle
system.cpu.decode.BlockedCycles              27367471                       # Number of cycles decode is blocked
system.cpu.decode.RunCycles                 551446436                       # Number of cycles decode is running
system.cpu.decode.UnblockCycles               1252504                       # Number of cycles decode is unblocking
system.cpu.decode.SquashCycles               94589845                       # Number of cycles decode is squashing
system.cpu.decode.BranchResolved             29084935                       # Number of times decode resolved a branch
system.cpu.decode.BranchMispred                 11874                       # Number of times decode detected a branch misprediction
system.cpu.decode.DecodedInsts             2889732822                       # Number of instructions handled by decode
system.cpu.decode.SquashedInsts                 45736                       # Number of squashed instructions handled by decode
system.cpu.rename.SquashCycles               94589845                       # Number of cycles rename is squashing
system.cpu.rename.IdleCycles                717318588                       # Number of cycles rename is idle
system.cpu.rename.BlockCycles                17364773                       # Number of cycles rename is blocking
system.cpu.rename.serializeStallCycles          20986                       # count of cycles rename stalled for serializing inst
system.cpu.rename.RunCycles                 538784806                       # Number of cycles rename is running
system.cpu.rename.UnblockCycles               9995832                       # Number of cycles rename is unblocking
system.cpu.rename.RenamedInsts             2789102688                       # Number of instructions processed by rename
system.cpu.rename.ROBFullEvents                     7                       # Number of times rename has blocked due to ROB full
system.cpu.rename.IQFullEvents                 667601                       # Number of times rename has blocked due to IQ full
system.cpu.rename.LSQFullEvents               9756545                       # Number of times rename has blocked due to LSQ full
system.cpu.rename.RenamedOperands          1858404761                       # Number of destination operands rename has renamed
system.cpu.rename.RenameLookups            3251110860                       # Number of register rename lookups that rename has made
system.cpu.rename.int_rename_lookups       3141674529                       # Number of integer rename lookups
system.cpu.rename.fp_rename_lookups         109436331                       # Number of floating rename lookups
system.cpu.rename.CommittedMaps            1384969070                       # Number of HB maps that are committed
system.cpu.rename.UndoneMaps                473435691                       # Number of HB maps that are undone due to squashing
system.cpu.rename.serializingInsts               2820                       # count of serializing insts renamed
system.cpu.rename.tempSerializingInsts             67                       # count of temporary serializing insts renamed
system.cpu.rename.skidInsts                  26060288                       # count of insts added to the skid buffer
system.cpu.memDep0.insertedLoads            641174032                       # Number of loads inserted to the mem dependence unit.
system.cpu.memDep0.insertedStores           294900052                       # Number of stores inserted to the mem dependence unit.
system.cpu.memDep0.conflictingLoads          45514192                       # Number of conflicting loads.
system.cpu.memDep0.conflictingStores          5837090                       # Number of conflicting stores.
system.cpu.iq.iqInstsAdded                 2345716556                       # Number of instructions added to the IQ (excludes non-spec)
system.cpu.iq.iqNonSpecInstsAdded                  62                       # Number of non-speculative instructions added to the IQ
system.cpu.iq.iqInstsIssued                2067604433                       # Number of instructions issued
system.cpu.iq.iqSquashedInstsIssued          20671442                       # Number of squashed instructions issued
system.cpu.iq.iqSquashedInstsExamined       522645709                       # Number of squashed instructions iterated over during squash; mainly for profiling
system.cpu.iq.iqSquashedOperandsExamined    487946872                       # Number of squashed operands that are examined and possibly removed from graph
system.cpu.iq.iqSquashedNonSpecRemoved             23                       # Number of squashed non-spec instructions that were removed
system.cpu.iq.issued_per_cycle::samples    1378074830                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::mean         1.500357                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::stdev        1.637561                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::0           509079016     36.94%     36.94% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::1           296362701     21.51%     58.45% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::2           259221008     18.81%     77.26% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::3           152505049     11.07%     88.32% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::4            67550622      4.90%     93.23% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::5            50043003      3.63%     96.86% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::6            31234899      2.27%     99.12% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::7             9170584      0.67%     99.79% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::8             2907948      0.21%    100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::total      1378074830                       # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass                   0      0.00%      0.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IntAlu                    5127      0.01%      0.01% # attempts to use FU when none available
system.cpu.iq.fu_full::IntMult                      0      0.00%      0.01% # attempts to use FU when none available
system.cpu.iq.fu_full::IntDiv                       0      0.00%      0.01% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatAdd                     0      0.00%      0.01% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatCmp                     0      0.00%      0.01% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatCvt                     0      0.00%      0.01% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatMult                    0      0.00%      0.01% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatDiv                     0      0.00%      0.01% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatSqrt                    0      0.00%      0.01% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAdd                      0      0.00%      0.01% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAddAcc                   0      0.00%      0.01% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAlu                      0      0.00%      0.01% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdCmp                      0      0.00%      0.01% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdCvt                      0      0.00%      0.01% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMisc                     0      0.00%      0.01% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMult                     0      0.00%      0.01% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMultAcc                  0      0.00%      0.01% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdShift                    0      0.00%      0.01% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdShiftAcc                 0      0.00%      0.01% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdSqrt                     0      0.00%      0.01% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatAdd                 0      0.00%      0.01% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatAlu                 0      0.00%      0.01% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatCmp                 0      0.00%      0.01% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatCvt                 0      0.00%      0.01% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatDiv                 0      0.00%      0.01% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMisc                0      0.00%      0.01% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMult                0      0.00%      0.01% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMultAcc             0      0.00%      0.01% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatSqrt                0      0.00%      0.01% # attempts to use FU when none available
system.cpu.iq.fu_full::MemRead               27845547     76.88%     76.90% # attempts to use FU when none available
system.cpu.iq.fu_full::MemWrite               8367330     23.10%    100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess                    0      0.00%    100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch                 0      0.00%    100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass              2752      0.00%      0.00% # Type of FU issued
system.cpu.iq.FU_type_0::IntAlu            1197059589     57.90%     57.90% # Type of FU issued
system.cpu.iq.FU_type_0::IntMult                18404      0.00%     57.90% # Type of FU issued
system.cpu.iq.FU_type_0::IntDiv                     0      0.00%     57.90% # Type of FU issued
system.cpu.iq.FU_type_0::FloatAdd            27850873      1.35%     59.24% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCmp             8254690      0.40%     59.64% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCvt             7204648      0.35%     59.99% # Type of FU issued
system.cpu.iq.FU_type_0::FloatMult                  4      0.00%     59.99% # Type of FU issued
system.cpu.iq.FU_type_0::FloatDiv                   0      0.00%     59.99% # Type of FU issued
system.cpu.iq.FU_type_0::FloatSqrt                  0      0.00%     59.99% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAdd                    0      0.00%     59.99% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAddAcc                 0      0.00%     59.99% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAlu                    0      0.00%     59.99% # Type of FU issued
system.cpu.iq.FU_type_0::SimdCmp                    0      0.00%     59.99% # Type of FU issued
system.cpu.iq.FU_type_0::SimdCvt                    0      0.00%     59.99% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMisc                   0      0.00%     59.99% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMult                   0      0.00%     59.99% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMultAcc                0      0.00%     59.99% # Type of FU issued
system.cpu.iq.FU_type_0::SimdShift                  0      0.00%     59.99% # Type of FU issued
system.cpu.iq.FU_type_0::SimdShiftAcc               0      0.00%     59.99% # Type of FU issued
system.cpu.iq.FU_type_0::SimdSqrt                   0      0.00%     59.99% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatAdd               0      0.00%     59.99% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatAlu               0      0.00%     59.99% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatCmp               0      0.00%     59.99% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatCvt               0      0.00%     59.99% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatDiv               0      0.00%     59.99% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMisc              0      0.00%     59.99% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMult              0      0.00%     59.99% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     59.99% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatSqrt              0      0.00%     59.99% # Type of FU issued
system.cpu.iq.FU_type_0::MemRead            550666151     26.63%     86.62% # Type of FU issued
system.cpu.iq.FU_type_0::MemWrite           276547322     13.38%    100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess                  0      0.00%    100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch               0      0.00%    100.00% # Type of FU issued
system.cpu.iq.FU_type_0::total             2067604433                       # Type of FU issued
system.cpu.iq.rate                           1.500211                       # Inst issue rate
system.cpu.iq.fu_busy_cnt                    36218004                       # FU busy when requested
system.cpu.iq.fu_busy_rate                   0.017517                       # FU busy rate (busy events/executed inst)
system.cpu.iq.int_inst_queue_reads         5422106783                       # Number of integer instruction queue reads
system.cpu.iq.int_inst_queue_writes        2793381779                       # Number of integer instruction queue writes
system.cpu.iq.int_inst_queue_wakeup_accesses   1916512220                       # Number of integer instruction queue wakeup accesses
system.cpu.iq.fp_inst_queue_reads           148066359                       # Number of floating instruction queue reads
system.cpu.iq.fp_inst_queue_writes           74982161                       # Number of floating instruction queue writes
system.cpu.iq.fp_inst_queue_wakeup_accesses     72617602                       # Number of floating instruction queue wakeup accesses
system.cpu.iq.int_alu_accesses             2028403798                       # Number of integer alu accesses
system.cpu.iq.fp_alu_accesses                75415887                       # Number of floating point alu accesses
system.cpu.iew.lsq.thread0.forwLoads         51921347                       # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads             0                       # Number of loads ignored due to an invalid address
system.cpu.iew.lsq.thread0.squashedLoads    130104006                       # Number of loads squashed
system.cpu.iew.lsq.thread0.ignoredResponses          444                       # Number of memory responses ignored because the instruction is squashed
system.cpu.iew.lsq.thread0.memOrderViolation         1647                       # Number of memory ordering violations
system.cpu.iew.lsq.thread0.squashedStores     84105156                       # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs             0                       # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads             0                       # Number of blocked loads due to partial load-store forwarding
system.cpu.iew.lsq.thread0.rescheduledLoads         4160                       # Number of loads that were rescheduled
system.cpu.iew.lsq.thread0.cacheBlocked            15                       # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
system.cpu.iew.iewSquashCycles               94589845                       # Number of cycles IEW is squashing
system.cpu.iew.iewBlockCycles                 3355843                       # Number of cycles IEW is blocking
system.cpu.iew.iewUnblockCycles                136604                       # Number of cycles IEW is unblocking
system.cpu.iew.iewDispatchedInsts          2668815228                       # Number of instructions dispatched to IQ
system.cpu.iew.iewDispSquashedInsts           3006027                       # Number of squashed instructions skipped by dispatch
system.cpu.iew.iewDispLoadInsts             641174032                       # Number of dispatched load instructions
system.cpu.iew.iewDispStoreInsts            294900052                       # Number of dispatched store instructions
system.cpu.iew.iewDispNonSpecInsts                 62                       # Number of dispatched non-speculative instructions
system.cpu.iew.iewIQFullEvents                 131680                       # Number of times the IQ has become full, causing a stall
system.cpu.iew.iewLSQFullEvents                  3376                       # Number of times the LSQ has become full, causing a stall
system.cpu.iew.memOrderViolationEvents           1647                       # Number of memory order violations
system.cpu.iew.predictedTakenIncorrect       30089490                       # Number of branches that were predicted taken incorrectly
system.cpu.iew.predictedNotTakenIncorrect       787925                       # Number of branches that were predicted not taken incorrectly
system.cpu.iew.branchMispredicts             30877415                       # Number of branch mispredicts detected at execute
system.cpu.iew.iewExecutedInsts            1990177336                       # Number of executed instructions
system.cpu.iew.iewExecLoadInsts             514686474                       # Number of load instructions executed
system.cpu.iew.iewExecSquashedInsts          77427097                       # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp                             0                       # number of swp insts executed
system.cpu.iew.exec_nop                     323098610                       # number of nop insts executed
system.cpu.iew.exec_refs                    766410290                       # number of memory reference insts executed
system.cpu.iew.exec_branches                273848647                       # Number of branches executed
system.cpu.iew.exec_stores                  251723816                       # Number of stores executed
system.cpu.iew.exec_rate                     1.444031                       # Inst execution rate
system.cpu.iew.wb_sent                     1990119861                       # cumulative count of insts sent to commit
system.cpu.iew.wb_count                    1989129822                       # cumulative count of insts written-back
system.cpu.iew.wb_producers                1118735591                       # num instructions producing a value
system.cpu.iew.wb_consumers                1598918223                       # num instructions consuming a value
system.cpu.iew.wb_penalized                         0                       # number of instrctions required to write to 'other' IQ
system.cpu.iew.wb_rate                       1.443271                       # insts written-back per cycle
system.cpu.iew.wb_fanout                     0.699683                       # average fanout of values written-back
system.cpu.iew.wb_penalized_rate                    0                       # fraction of instructions written-back that wrote to 'other' IQ
system.cpu.commit.commitCommittedInsts     2008987604                       # The number of committed instructions
system.cpu.commit.commitSquashedInsts       649535600                       # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls              39                       # The number of times commit has been forced to stall to communicate backwards
system.cpu.commit.branchMispredicts          28343556                       # The number of times a branch was mispredicted
system.cpu.commit.committed_per_cycle::samples   1283484985                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::mean     1.565260                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::stdev     2.221446                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::0    584328523     45.53%     45.53% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::1    266282466     20.75%     66.27% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::2    167965913     13.09%     79.36% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::3     72752284      5.67%     85.03% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::4     49726595      3.87%     88.90% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::5     31709768      2.47%     91.37% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::6     15719812      1.22%     92.60% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::7     23254624      1.81%     94.41% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::8     71745000      5.59%    100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::total   1283484985                       # Number of insts commited each cycle
system.cpu.commit.count                    2008987604                       # Number of instructions committed
system.cpu.commit.swp_count                         0                       # Number of s/w prefetches committed
system.cpu.commit.refs                      721864922                       # Number of memory references committed
system.cpu.commit.loads                     511070026                       # Number of loads committed
system.cpu.commit.membars                           0                       # Number of memory barriers committed
system.cpu.commit.branches                  266706457                       # Number of branches committed
system.cpu.commit.fp_insts                   71824891                       # Number of committed floating point instructions.
system.cpu.commit.int_insts                1778941351                       # Number of committed integer instructions.
system.cpu.commit.function_calls             39955347                       # Number of function calls committed.
system.cpu.commit.bw_lim_events              71745000                       # number cycles where commit BW limit reached
system.cpu.commit.bw_limited                        0                       # number of insts not committed due to BW limits
system.cpu.rob.rob_reads                   3864626779                       # The number of ROB reads
system.cpu.rob.rob_writes                  5411636382                       # The number of ROB writes
system.cpu.timesIdled                            3611                       # Number of times that the entire CPU went into an idle state and unscheduled itself
system.cpu.idleCycles                          134338                       # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts                  1823043370                       # Number of Instructions Simulated
system.cpu.committedInsts_total            1823043370                       # Number of Instructions Simulated
system.cpu.cpi                               0.755994                       # CPI: Cycles Per Instruction
system.cpu.cpi_total                         0.755994                       # CPI: Total CPI of All Threads
system.cpu.ipc                               1.322762                       # IPC: Instructions Per Cycle
system.cpu.ipc_total                         1.322762                       # IPC: Total IPC of All Threads
system.cpu.int_regfile_reads               2524191182                       # number of integer regfile reads
system.cpu.int_regfile_writes              1452780579                       # number of integer regfile writes
system.cpu.fp_regfile_reads                  77822211                       # number of floating regfile reads
system.cpu.fp_regfile_writes                 52656376                       # number of floating regfile writes
system.cpu.misc_regfile_reads                       1                       # number of misc regfile reads
system.cpu.misc_regfile_writes                      1                       # number of misc regfile writes
system.cpu.icache.replacements                   8102                       # number of replacements
system.cpu.icache.tagsinuse               1613.087790                       # Cycle average of tags in use
system.cpu.icache.total_refs                343688083                       # Total number of references to valid blocks.
system.cpu.icache.sampled_refs                   9773                       # Sample count of references to valid blocks.
system.cpu.icache.avg_refs               35167.101504                       # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle                      0                       # Cycle when the warmup percentage was hit.
system.cpu.icache.occ_blocks::0           1613.087790                       # Average occupied blocks per context
system.cpu.icache.occ_percent::0             0.787641                       # Average percentage of cache occupancy
system.cpu.icache.ReadReq_hits              343688083                       # number of ReadReq hits
system.cpu.icache.demand_hits               343688083                       # number of demand (read+write) hits
system.cpu.icache.overall_hits              343688083                       # number of overall hits
system.cpu.icache.ReadReq_misses                10589                       # number of ReadReq misses
system.cpu.icache.demand_misses                 10589                       # number of demand (read+write) misses
system.cpu.icache.overall_misses                10589                       # number of overall misses
system.cpu.icache.ReadReq_miss_latency      166169000                       # number of ReadReq miss cycles
system.cpu.icache.demand_miss_latency       166169000                       # number of demand (read+write) miss cycles
system.cpu.icache.overall_miss_latency      166169000                       # number of overall miss cycles
system.cpu.icache.ReadReq_accesses          343698672                       # number of ReadReq accesses(hits+misses)
system.cpu.icache.demand_accesses           343698672                       # number of demand (read+write) accesses
system.cpu.icache.overall_accesses          343698672                       # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate          0.000031                       # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate           0.000031                       # miss rate for demand accesses
system.cpu.icache.overall_miss_rate          0.000031                       # miss rate for overall accesses
system.cpu.icache.ReadReq_avg_miss_latency 15692.605534                       # average ReadReq miss latency
system.cpu.icache.demand_avg_miss_latency 15692.605534                       # average overall miss latency
system.cpu.icache.overall_avg_miss_latency 15692.605534                       # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs                 0                       # number of cycles access was blocked
system.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
system.cpu.icache.avg_blocked_cycles::no_mshrs     no_value                       # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets     no_value                       # average number of cycles each access was blocked
system.cpu.icache.fast_writes                       0                       # number of fast writes performed
system.cpu.icache.cache_copies                      0                       # number of cache copies performed
system.cpu.icache.writebacks                        0                       # number of writebacks
system.cpu.icache.ReadReq_mshr_hits               815                       # number of ReadReq MSHR hits
system.cpu.icache.demand_mshr_hits                815                       # number of demand (read+write) MSHR hits
system.cpu.icache.overall_mshr_hits               815                       # number of overall MSHR hits
system.cpu.icache.ReadReq_mshr_misses            9774                       # number of ReadReq MSHR misses
system.cpu.icache.demand_mshr_misses             9774                       # number of demand (read+write) MSHR misses
system.cpu.icache.overall_mshr_misses            9774                       # number of overall MSHR misses
system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
system.cpu.icache.ReadReq_mshr_miss_latency    113082000                       # number of ReadReq MSHR miss cycles
system.cpu.icache.demand_mshr_miss_latency    113082000                       # number of demand (read+write) MSHR miss cycles
system.cpu.icache.overall_mshr_miss_latency    113082000                       # number of overall MSHR miss cycles
system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
system.cpu.icache.ReadReq_mshr_miss_rate     0.000028                       # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate      0.000028                       # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate     0.000028                       # mshr miss rate for overall accesses
system.cpu.icache.ReadReq_avg_mshr_miss_latency 11569.674647                       # average ReadReq mshr miss latency
system.cpu.icache.demand_avg_mshr_miss_latency 11569.674647                       # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_miss_latency 11569.674647                       # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_uncacheable_latency     no_value                       # average overall mshr uncacheable latency
system.cpu.icache.mshr_cap_events                   0                       # number of times MSHR cap was activated
system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
system.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
system.cpu.dcache.replacements                1526504                       # number of replacements
system.cpu.dcache.tagsinuse               4095.093805                       # Cycle average of tags in use
system.cpu.dcache.total_refs                670466697                       # Total number of references to valid blocks.
system.cpu.dcache.sampled_refs                1530600                       # Sample count of references to valid blocks.
system.cpu.dcache.avg_refs                 438.041746                       # Average number of references to valid blocks.
system.cpu.dcache.warmup_cycle              272263000                       # Cycle when the warmup percentage was hit.
system.cpu.dcache.occ_blocks::0           4095.093805                       # Average occupied blocks per context
system.cpu.dcache.occ_percent::0             0.999779                       # Average percentage of cache occupancy
system.cpu.dcache.ReadReq_hits              460219169                       # number of ReadReq hits
system.cpu.dcache.WriteReq_hits             210247520                       # number of WriteReq hits
system.cpu.dcache.LoadLockedReq_hits                8                       # number of LoadLockedReq hits
system.cpu.dcache.demand_hits               670466689                       # number of demand (read+write) hits
system.cpu.dcache.overall_hits              670466689                       # number of overall hits
system.cpu.dcache.ReadReq_misses              1925769                       # number of ReadReq misses
system.cpu.dcache.WriteReq_misses              547376                       # number of WriteReq misses
system.cpu.dcache.demand_misses               2473145                       # number of demand (read+write) misses
system.cpu.dcache.overall_misses              2473145                       # number of overall misses
system.cpu.dcache.ReadReq_miss_latency    71430113000                       # number of ReadReq miss cycles
system.cpu.dcache.WriteReq_miss_latency   20787135492                       # number of WriteReq miss cycles
system.cpu.dcache.demand_miss_latency     92217248492                       # number of demand (read+write) miss cycles
system.cpu.dcache.overall_miss_latency    92217248492                       # number of overall miss cycles
system.cpu.dcache.ReadReq_accesses          462144938                       # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses         210794896                       # number of WriteReq accesses(hits+misses)
system.cpu.dcache.LoadLockedReq_accesses            8                       # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.demand_accesses           672939834                       # number of demand (read+write) accesses
system.cpu.dcache.overall_accesses          672939834                       # number of overall (read+write) accesses
system.cpu.dcache.ReadReq_miss_rate          0.004167                       # miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_miss_rate         0.002597                       # miss rate for WriteReq accesses
system.cpu.dcache.demand_miss_rate           0.003675                       # miss rate for demand accesses
system.cpu.dcache.overall_miss_rate          0.003675                       # miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_miss_latency 37091.734782                       # average ReadReq miss latency
system.cpu.dcache.WriteReq_avg_miss_latency 37975.971712                       # average WriteReq miss latency
system.cpu.dcache.demand_avg_miss_latency 37287.441089                       # average overall miss latency
system.cpu.dcache.overall_avg_miss_latency 37287.441089                       # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs        67000                       # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets        14000                       # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs                12                       # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets               1                       # number of cycles access was blocked
system.cpu.dcache.avg_blocked_cycles::no_mshrs  5583.333333                       # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets        14000                       # average number of cycles each access was blocked
system.cpu.dcache.fast_writes                       0                       # number of fast writes performed
system.cpu.dcache.cache_copies                      0                       # number of cache copies performed
system.cpu.dcache.writebacks                   107391                       # number of writebacks
system.cpu.dcache.ReadReq_mshr_hits            466816                       # number of ReadReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits           475729                       # number of WriteReq MSHR hits
system.cpu.dcache.demand_mshr_hits             942545                       # number of demand (read+write) MSHR hits
system.cpu.dcache.overall_mshr_hits            942545                       # number of overall MSHR hits
system.cpu.dcache.ReadReq_mshr_misses         1458953                       # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses          71647                       # number of WriteReq MSHR misses
system.cpu.dcache.demand_mshr_misses          1530600                       # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses         1530600                       # number of overall MSHR misses
system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
system.cpu.dcache.ReadReq_mshr_miss_latency  49864130500                       # number of ReadReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_latency   2492449500                       # number of WriteReq MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_latency  52356580000                       # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_latency  52356580000                       # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
system.cpu.dcache.ReadReq_mshr_miss_rate     0.003157                       # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate     0.000340                       # mshr miss rate for WriteReq accesses
system.cpu.dcache.demand_mshr_miss_rate      0.002274                       # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate     0.002274                       # mshr miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_mshr_miss_latency 34178.023898                       # average ReadReq mshr miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 34787.911566                       # average WriteReq mshr miss latency
system.cpu.dcache.demand_avg_mshr_miss_latency 34206.572586                       # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency 34206.572586                       # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_uncacheable_latency     no_value                       # average overall mshr uncacheable latency
system.cpu.dcache.mshr_cap_events                   0                       # number of times MSHR cap was activated
system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
system.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate
system.cpu.l2cache.replacements               1480376                       # number of replacements
system.cpu.l2cache.tagsinuse             31940.931964                       # Cycle average of tags in use
system.cpu.l2cache.total_refs                   62599                       # Total number of references to valid blocks.
system.cpu.l2cache.sampled_refs               1513063                       # Sample count of references to valid blocks.
system.cpu.l2cache.avg_refs                  0.041372                       # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle                     0                       # Cycle when the warmup percentage was hit.
system.cpu.l2cache.occ_blocks::0         28887.056134                       # Average occupied blocks per context
system.cpu.l2cache.occ_blocks::1          3053.875830                       # Average occupied blocks per context
system.cpu.l2cache.occ_percent::0            0.881563                       # Average percentage of cache occupancy
system.cpu.l2cache.occ_percent::1            0.093197                       # Average percentage of cache occupancy
system.cpu.l2cache.ReadReq_hits                 54988                       # number of ReadReq hits
system.cpu.l2cache.Writeback_hits              107391                       # number of Writeback hits
system.cpu.l2cache.ReadExReq_hits                4793                       # number of ReadExReq hits
system.cpu.l2cache.demand_hits                  59781                       # number of demand (read+write) hits
system.cpu.l2cache.overall_hits                 59781                       # number of overall hits
system.cpu.l2cache.ReadReq_misses             1413739                       # number of ReadReq misses
system.cpu.l2cache.ReadExReq_misses             66854                       # number of ReadExReq misses
system.cpu.l2cache.demand_misses              1480593                       # number of demand (read+write) misses
system.cpu.l2cache.overall_misses             1480593                       # number of overall misses
system.cpu.l2cache.ReadReq_miss_latency   48438065500                       # number of ReadReq miss cycles
system.cpu.l2cache.ReadExReq_miss_latency   2348993500                       # number of ReadExReq miss cycles
system.cpu.l2cache.demand_miss_latency    50787059000                       # number of demand (read+write) miss cycles
system.cpu.l2cache.overall_miss_latency   50787059000                       # number of overall miss cycles
system.cpu.l2cache.ReadReq_accesses           1468727                       # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.Writeback_accesses          107391                       # number of Writeback accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses           71647                       # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.demand_accesses            1540374                       # number of demand (read+write) accesses
system.cpu.l2cache.overall_accesses           1540374                       # number of overall (read+write) accesses
system.cpu.l2cache.ReadReq_miss_rate         0.962561                       # miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_miss_rate       0.933103                       # miss rate for ReadExReq accesses
system.cpu.l2cache.demand_miss_rate          0.961191                       # miss rate for demand accesses
system.cpu.l2cache.overall_miss_rate         0.961191                       # miss rate for overall accesses
system.cpu.l2cache.ReadReq_avg_miss_latency 34262.381882                       # average ReadReq miss latency
system.cpu.l2cache.ReadExReq_avg_miss_latency 35136.169863                       # average ReadExReq miss latency
system.cpu.l2cache.demand_avg_miss_latency 34301.836494                       # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency 34301.836494                       # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs        34500                       # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs                4                       # number of cycles access was blocked
system.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_mshrs         8625                       # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_targets     no_value                       # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
system.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
system.cpu.l2cache.writebacks                   66898                       # number of writebacks
system.cpu.l2cache.demand_mshr_hits                 0                       # number of demand (read+write) MSHR hits
system.cpu.l2cache.overall_mshr_hits                0                       # number of overall MSHR hits
system.cpu.l2cache.ReadReq_mshr_misses        1413739                       # number of ReadReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses        66854                       # number of ReadExReq MSHR misses
system.cpu.l2cache.demand_mshr_misses         1480593                       # number of demand (read+write) MSHR misses
system.cpu.l2cache.overall_mshr_misses        1480593                       # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
system.cpu.l2cache.ReadReq_mshr_miss_latency  43826861000                       # number of ReadReq MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_latency   2148213000                       # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency  45975074000                       # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency  45975074000                       # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate     0.962561                       # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate     0.933103                       # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.demand_mshr_miss_rate     0.961191                       # mshr miss rate for demand accesses
system.cpu.l2cache.overall_mshr_miss_rate     0.961191                       # mshr miss rate for overall accesses
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31000.673392                       # average ReadReq mshr miss latency
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 32132.901547                       # average ReadExReq mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency 31051.797489                       # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency 31051.797489                       # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency     no_value                       # average overall mshr uncacheable latency
system.cpu.l2cache.mshr_cap_events                  0                       # number of times MSHR cap was activated
system.cpu.l2cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
system.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate

---------- End Simulation Statistics   ----------