summaryrefslogtreecommitdiff
path: root/tests/long/40.perlbmk/ref/alpha/tru64/simple-timing/stats.txt
blob: bd497ee51bd5e064f1fd5b25dd74013b2c6d4bb6 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247

---------- Begin Simulation Statistics ----------
host_inst_rate                                1265087                       # Simulator instruction rate (inst/s)
host_mem_usage                                 213100                       # Number of bytes of host memory used
host_seconds                                  1588.02                       # Real time elapsed on the host
host_tick_rate                             1772597573                       # Simulator tick rate (ticks/s)
sim_freq                                 1000000000000                       # Frequency of simulated ticks
sim_insts                                  2008987605                       # Number of instructions simulated
sim_seconds                                  2.814926                       # Number of seconds simulated
sim_ticks                                2814926000000                       # Number of ticks simulated
system.cpu.dcache.ReadReq_accesses          511070026                       # number of ReadReq accesses(hits+misses)
system.cpu.dcache.ReadReq_avg_miss_latency 55392.203496                       # average ReadReq miss latency
system.cpu.dcache.ReadReq_avg_mshr_miss_latency 52392.203496                       # average ReadReq mshr miss latency
system.cpu.dcache.ReadReq_hits              509611834                       # number of ReadReq hits
system.cpu.dcache.ReadReq_miss_latency    80772468000                       # number of ReadReq miss cycles
system.cpu.dcache.ReadReq_miss_rate          0.002853                       # miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_misses              1458192                       # number of ReadReq misses
system.cpu.dcache.ReadReq_mshr_miss_latency  76397892000                       # number of ReadReq MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate     0.002853                       # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_misses         1458192                       # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_accesses         210794896                       # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_avg_miss_latency        56000                       # average WriteReq miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency        53000                       # average WriteReq mshr miss latency
system.cpu.dcache.WriteReq_hits             210720566                       # number of WriteReq hits
system.cpu.dcache.WriteReq_miss_latency    4162480000                       # number of WriteReq miss cycles
system.cpu.dcache.WriteReq_miss_rate         0.000353                       # miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_misses               74330                       # number of WriteReq misses
system.cpu.dcache.WriteReq_mshr_miss_latency   3939490000                       # number of WriteReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_rate     0.000353                       # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_misses          74330                       # number of WriteReq MSHR misses
system.cpu.dcache.avg_blocked_cycles::no_mshrs     no_value                       # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets     no_value                       # average number of cycles each access was blocked
system.cpu.dcache.avg_refs                 470.762737                       # Average number of references to valid blocks.
system.cpu.dcache.blocked::no_mshrs                 0                       # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets               0                       # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.dcache.cache_copies                      0                       # number of cache copies performed
system.cpu.dcache.demand_accesses           721864922                       # number of demand (read+write) accesses
system.cpu.dcache.demand_avg_miss_latency 55421.682690                       # average overall miss latency
system.cpu.dcache.demand_avg_mshr_miss_latency 52421.682690                       # average overall mshr miss latency
system.cpu.dcache.demand_hits               720332400                       # number of demand (read+write) hits
system.cpu.dcache.demand_miss_latency     84934948000                       # number of demand (read+write) miss cycles
system.cpu.dcache.demand_miss_rate           0.002123                       # miss rate for demand accesses
system.cpu.dcache.demand_misses               1532522                       # number of demand (read+write) misses
system.cpu.dcache.demand_mshr_hits                  0                       # number of demand (read+write) MSHR hits
system.cpu.dcache.demand_mshr_miss_latency  80337382000                       # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_rate      0.002123                       # mshr miss rate for demand accesses
system.cpu.dcache.demand_mshr_misses          1532522                       # number of demand (read+write) MSHR misses
system.cpu.dcache.fast_writes                       0                       # number of fast writes performed
system.cpu.dcache.mshr_cap_events                   0                       # number of times MSHR cap was activated
system.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate
system.cpu.dcache.occ_%::0                   0.999806                       # Average percentage of cache occupancy
system.cpu.dcache.occ_blocks::0           4095.205038                       # Average occupied blocks per context
system.cpu.dcache.overall_accesses          721864922                       # number of overall (read+write) accesses
system.cpu.dcache.overall_avg_miss_latency 55421.682690                       # average overall miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency 52421.682690                       # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_uncacheable_latency     no_value                       # average overall mshr uncacheable latency
system.cpu.dcache.overall_hits              720332400                       # number of overall hits
system.cpu.dcache.overall_miss_latency    84934948000                       # number of overall miss cycles
system.cpu.dcache.overall_miss_rate          0.002123                       # miss rate for overall accesses
system.cpu.dcache.overall_misses              1532522                       # number of overall misses
system.cpu.dcache.overall_mshr_hits                 0                       # number of overall MSHR hits
system.cpu.dcache.overall_mshr_miss_latency  80337382000                       # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_rate     0.002123                       # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_misses         1532522                       # number of overall MSHR misses
system.cpu.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
system.cpu.dcache.replacements                1526048                       # number of replacements
system.cpu.dcache.sampled_refs                1530144                       # Sample count of references to valid blocks.
system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
system.cpu.dcache.tagsinuse               4095.205038                       # Cycle average of tags in use
system.cpu.dcache.total_refs                720334778                       # Total number of references to valid blocks.
system.cpu.dcache.warmup_cycle             1049839000                       # Cycle when the warmup percentage was hit.
system.cpu.dcache.writebacks                    74616                       # number of writebacks
system.cpu.dtb.data_accesses                722298387                       # DTB accesses
system.cpu.dtb.data_acv                             0                       # DTB access violations
system.cpu.dtb.data_hits                    721864922                       # DTB hits
system.cpu.dtb.data_misses                     433465                       # DTB misses
system.cpu.dtb.fetch_accesses                       0                       # ITB accesses
system.cpu.dtb.fetch_acv                            0                       # ITB acv
system.cpu.dtb.fetch_hits                           0                       # ITB hits
system.cpu.dtb.fetch_misses                         0                       # ITB misses
system.cpu.dtb.read_accesses                511488910                       # DTB read accesses
system.cpu.dtb.read_acv                             0                       # DTB read access violations
system.cpu.dtb.read_hits                    511070026                       # DTB read hits
system.cpu.dtb.read_misses                     418884                       # DTB read misses
system.cpu.dtb.write_accesses               210809477                       # DTB write accesses
system.cpu.dtb.write_acv                            0                       # DTB write access violations
system.cpu.dtb.write_hits                   210794896                       # DTB write hits
system.cpu.dtb.write_misses                     14581                       # DTB write misses
system.cpu.icache.ReadReq_accesses         2009421071                       # number of ReadReq accesses(hits+misses)
system.cpu.icache.ReadReq_avg_miss_latency 23421.857305                       # average ReadReq miss latency
system.cpu.icache.ReadReq_avg_mshr_miss_latency 20421.857305                       # average ReadReq mshr miss latency
system.cpu.icache.ReadReq_hits             2009410475                       # number of ReadReq hits
system.cpu.icache.ReadReq_miss_latency      248178000                       # number of ReadReq miss cycles
system.cpu.icache.ReadReq_miss_rate          0.000005                       # miss rate for ReadReq accesses
system.cpu.icache.ReadReq_misses                10596                       # number of ReadReq misses
system.cpu.icache.ReadReq_mshr_miss_latency    216390000                       # number of ReadReq MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate     0.000005                       # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_misses           10596                       # number of ReadReq MSHR misses
system.cpu.icache.avg_blocked_cycles::no_mshrs     no_value                       # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets     no_value                       # average number of cycles each access was blocked
system.cpu.icache.avg_refs               189638.587675                       # Average number of references to valid blocks.
system.cpu.icache.blocked::no_mshrs                 0                       # number of cycles access was blocked
system.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.icache.cache_copies                      0                       # number of cache copies performed
system.cpu.icache.demand_accesses          2009421071                       # number of demand (read+write) accesses
system.cpu.icache.demand_avg_miss_latency 23421.857305                       # average overall miss latency
system.cpu.icache.demand_avg_mshr_miss_latency 20421.857305                       # average overall mshr miss latency
system.cpu.icache.demand_hits              2009410475                       # number of demand (read+write) hits
system.cpu.icache.demand_miss_latency       248178000                       # number of demand (read+write) miss cycles
system.cpu.icache.demand_miss_rate           0.000005                       # miss rate for demand accesses
system.cpu.icache.demand_misses                 10596                       # number of demand (read+write) misses
system.cpu.icache.demand_mshr_hits                  0                       # number of demand (read+write) MSHR hits
system.cpu.icache.demand_mshr_miss_latency    216390000                       # number of demand (read+write) MSHR miss cycles
system.cpu.icache.demand_mshr_miss_rate      0.000005                       # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_misses            10596                       # number of demand (read+write) MSHR misses
system.cpu.icache.fast_writes                       0                       # number of fast writes performed
system.cpu.icache.mshr_cap_events                   0                       # number of times MSHR cap was activated
system.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
system.cpu.icache.occ_%::0                   0.721886                       # Average percentage of cache occupancy
system.cpu.icache.occ_blocks::0           1478.422015                       # Average occupied blocks per context
system.cpu.icache.overall_accesses         2009421071                       # number of overall (read+write) accesses
system.cpu.icache.overall_avg_miss_latency 23421.857305                       # average overall miss latency
system.cpu.icache.overall_avg_mshr_miss_latency 20421.857305                       # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_uncacheable_latency     no_value                       # average overall mshr uncacheable latency
system.cpu.icache.overall_hits             2009410475                       # number of overall hits
system.cpu.icache.overall_miss_latency      248178000                       # number of overall miss cycles
system.cpu.icache.overall_miss_rate          0.000005                       # miss rate for overall accesses
system.cpu.icache.overall_misses                10596                       # number of overall misses
system.cpu.icache.overall_mshr_hits                 0                       # number of overall MSHR hits
system.cpu.icache.overall_mshr_miss_latency    216390000                       # number of overall MSHR miss cycles
system.cpu.icache.overall_mshr_miss_rate     0.000005                       # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_misses           10596                       # number of overall MSHR misses
system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
system.cpu.icache.replacements                   9046                       # number of replacements
system.cpu.icache.sampled_refs                  10596                       # Sample count of references to valid blocks.
system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
system.cpu.icache.tagsinuse               1478.422015                       # Cycle average of tags in use
system.cpu.icache.total_refs               2009410475                       # Total number of references to valid blocks.
system.cpu.icache.warmup_cycle                      0                       # Cycle when the warmup percentage was hit.
system.cpu.icache.writebacks                        0                       # number of writebacks
system.cpu.idle_fraction                            0                       # Percentage of idle cycles
system.cpu.itb.data_accesses                        0                       # DTB accesses
system.cpu.itb.data_acv                             0                       # DTB access violations
system.cpu.itb.data_hits                            0                       # DTB hits
system.cpu.itb.data_misses                          0                       # DTB misses
system.cpu.itb.fetch_accesses              2009421176                       # ITB accesses
system.cpu.itb.fetch_acv                            0                       # ITB acv
system.cpu.itb.fetch_hits                  2009421071                       # ITB hits
system.cpu.itb.fetch_misses                       105                       # ITB misses
system.cpu.itb.read_accesses                        0                       # DTB read accesses
system.cpu.itb.read_acv                             0                       # DTB read access violations
system.cpu.itb.read_hits                            0                       # DTB read hits
system.cpu.itb.read_misses                          0                       # DTB read misses
system.cpu.itb.write_accesses                       0                       # DTB write accesses
system.cpu.itb.write_acv                            0                       # DTB write access violations
system.cpu.itb.write_hits                           0                       # DTB write hits
system.cpu.itb.write_misses                         0                       # DTB write misses
system.cpu.l2cache.ReadExReq_accesses           71952                       # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_avg_miss_latency        52000                       # average ReadExReq miss latency
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency        40000                       # average ReadExReq mshr miss latency
system.cpu.l2cache.ReadExReq_miss_latency   3741504000                       # number of ReadExReq miss cycles
system.cpu.l2cache.ReadExReq_miss_rate              1                       # miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_misses             71952                       # number of ReadExReq misses
system.cpu.l2cache.ReadExReq_mshr_miss_latency   2878080000                       # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_rate            1                       # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_mshr_misses        71952                       # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadReq_accesses           1468788                       # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_avg_miss_latency        52000                       # average ReadReq miss latency
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency        40000                       # average ReadReq mshr miss latency
system.cpu.l2cache.ReadReq_hits                 29321                       # number of ReadReq hits
system.cpu.l2cache.ReadReq_miss_latency   74852284000                       # number of ReadReq miss cycles
system.cpu.l2cache.ReadReq_miss_rate         0.980037                       # miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_misses             1439467                       # number of ReadReq misses
system.cpu.l2cache.ReadReq_mshr_miss_latency  57578680000                       # number of ReadReq MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate     0.980037                       # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_misses        1439467                       # number of ReadReq MSHR misses
system.cpu.l2cache.UpgradeReq_accesses           2378                       # number of UpgradeReq accesses(hits+misses)
system.cpu.l2cache.UpgradeReq_avg_miss_latency        52000                       # average UpgradeReq miss latency
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency        40000                       # average UpgradeReq mshr miss latency
system.cpu.l2cache.UpgradeReq_miss_latency    123656000                       # number of UpgradeReq miss cycles
system.cpu.l2cache.UpgradeReq_miss_rate             1                       # miss rate for UpgradeReq accesses
system.cpu.l2cache.UpgradeReq_misses             2378                       # number of UpgradeReq misses
system.cpu.l2cache.UpgradeReq_mshr_miss_latency     95120000                       # number of UpgradeReq MSHR miss cycles
system.cpu.l2cache.UpgradeReq_mshr_miss_rate            1                       # mshr miss rate for UpgradeReq accesses
system.cpu.l2cache.UpgradeReq_mshr_misses         2378                       # number of UpgradeReq MSHR misses
system.cpu.l2cache.Writeback_accesses           74616                       # number of Writeback accesses(hits+misses)
system.cpu.l2cache.Writeback_hits               74616                       # number of Writeback hits
system.cpu.l2cache.avg_blocked_cycles::no_mshrs     no_value                       # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_targets     no_value                       # average number of cycles each access was blocked
system.cpu.l2cache.avg_refs                  0.023963                       # Average number of references to valid blocks.
system.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
system.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
system.cpu.l2cache.demand_accesses            1540740                       # number of demand (read+write) accesses
system.cpu.l2cache.demand_avg_miss_latency        52000                       # average overall miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency        40000                       # average overall mshr miss latency
system.cpu.l2cache.demand_hits                  29321                       # number of demand (read+write) hits
system.cpu.l2cache.demand_miss_latency    78593788000                       # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_rate          0.980970                       # miss rate for demand accesses
system.cpu.l2cache.demand_misses              1511419                       # number of demand (read+write) misses
system.cpu.l2cache.demand_mshr_hits                 0                       # number of demand (read+write) MSHR hits
system.cpu.l2cache.demand_mshr_miss_latency  60456760000                       # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_rate     0.980970                       # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_misses         1511419                       # number of demand (read+write) MSHR misses
system.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
system.cpu.l2cache.mshr_cap_events                  0                       # number of times MSHR cap was activated
system.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate
system.cpu.l2cache.occ_%::0                  0.927128                       # Average percentage of cache occupancy
system.cpu.l2cache.occ_%::1                  0.046829                       # Average percentage of cache occupancy
system.cpu.l2cache.occ_blocks::0         30380.118149                       # Average occupied blocks per context
system.cpu.l2cache.occ_blocks::1          1534.487101                       # Average occupied blocks per context
system.cpu.l2cache.overall_accesses           1540740                       # number of overall (read+write) accesses
system.cpu.l2cache.overall_avg_miss_latency        52000                       # average overall miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency        40000                       # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency     no_value                       # average overall mshr uncacheable latency
system.cpu.l2cache.overall_hits                 29321                       # number of overall hits
system.cpu.l2cache.overall_miss_latency   78593788000                       # number of overall miss cycles
system.cpu.l2cache.overall_miss_rate         0.980970                       # miss rate for overall accesses
system.cpu.l2cache.overall_misses             1511419                       # number of overall misses
system.cpu.l2cache.overall_mshr_hits                0                       # number of overall MSHR hits
system.cpu.l2cache.overall_mshr_miss_latency  60456760000                       # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_rate     0.980970                       # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_misses        1511419                       # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
system.cpu.l2cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
system.cpu.l2cache.replacements               1473631                       # number of replacements
system.cpu.l2cache.sampled_refs               1506296                       # Sample count of references to valid blocks.
system.cpu.l2cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
system.cpu.l2cache.tagsinuse             31914.605250                       # Cycle average of tags in use
system.cpu.l2cache.total_refs                   36095                       # Total number of references to valid blocks.
system.cpu.l2cache.warmup_cycle                     0                       # Cycle when the warmup percentage was hit.
system.cpu.l2cache.writebacks                   66899                       # number of writebacks
system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
system.cpu.numCycles                       5629852000                       # number of cpu cycles simulated
system.cpu.num_insts                       2008987605                       # Number of instructions executed
system.cpu.num_refs                         722823898                       # Number of memory references
system.cpu.workload.PROG:num_syscalls              39                       # Number of system calls

---------- End Simulation Statistics   ----------