summaryrefslogtreecommitdiff
path: root/tests/long/50.vortex/ref/alpha/tru64/inorder-timing/stats.txt
blob: 883ec05af41c25d9126994bbad02af124cbec7af (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301

---------- Begin Simulation Statistics ----------
host_inst_rate                                 140237                       # Simulator instruction rate (inst/s)
host_mem_usage                                 237028                       # Number of bytes of host memory used
host_seconds                                   629.94                       # Real time elapsed on the host
host_tick_rate                               69352666                       # Simulator tick rate (ticks/s)
sim_freq                                 1000000000000                       # Frequency of simulated ticks
sim_insts                                    88340673                       # Number of instructions simulated
sim_seconds                                  0.043688                       # Number of seconds simulated
sim_ticks                                 43687852500                       # Number of ticks simulated
system.cpu.AGEN-Unit.agens                   35033051                       # Number of Address Generations
system.cpu.Branch-Predictor.BTBHitPct       40.125186                       # BTB Hit Percentage
system.cpu.Branch-Predictor.BTBHits           4678520                       # Number of BTB hits
system.cpu.Branch-Predictor.BTBLookups       11659809                       # Number of BTB lookups
system.cpu.Branch-Predictor.RASInCorrect         1539                       # Number of incorrect RAS predictions.
system.cpu.Branch-Predictor.condIncorrect       753993                       # Number of conditional branches incorrect
system.cpu.Branch-Predictor.condPredicted      9173160                       # Number of conditional branches predicted
system.cpu.Branch-Predictor.lookups          14237671                       # Number of BP lookups
system.cpu.Branch-Predictor.predictedNotTaken      6139595                       # Number of Branches Predicted As Not Taken (False).
system.cpu.Branch-Predictor.predictedTaken      8098076                       # Number of Branches Predicted As Taken (True).
system.cpu.Branch-Predictor.usedRAS           1660495                       # Number of times the RAS was used to get a target.
system.cpu.Execution-Unit.executions         44841137                       # Number of Instructions Executed.
system.cpu.Execution-Unit.mispredictPct      5.481801                       # Percentage of Incorrect Branches Predicts
system.cpu.Execution-Unit.mispredicted         753993                       # Number of Branches Incorrectly Predicted
system.cpu.Execution-Unit.predicted          13000484                       # Number of Branches Incorrectly Predicted
system.cpu.Execution-Unit.predictedNotTakenIncorrect       550902                       # Number of Branches Incorrectly Predicted As Not Taken).
system.cpu.Execution-Unit.predictedTakenIncorrect       203091                       # Number of Branches Incorrectly Predicted As Taken.
system.cpu.Mult-Div-Unit.divides                    0                       # Number of Divide Operations Executed
system.cpu.Mult-Div-Unit.multiplies             41101                       # Number of Multipy Operations Executed
system.cpu.RegFile-Manager.regFileAccesses    145605009                       # Number of Total Accesses (Read+Write) to the Register File
system.cpu.RegFile-Manager.regFileReads      93058128                       # Number of Reads from Register File
system.cpu.RegFile-Manager.regFileWrites     52546881                       # Number of Writes to Register File
system.cpu.RegFile-Manager.regForwards       13517276                       # Number of Registers Read Through Forwarding Logic
system.cpu.activity                         70.715162                       # Percentage of cycles cpu is active
system.cpu.comBranches                       13754477                       # Number of Branches instructions committed
system.cpu.comFloats                           151453                       # Number of Floating Point instructions committed
system.cpu.comInts                           30791227                       # Number of Integer instructions committed
system.cpu.comLoads                          20276638                       # Number of Load instructions committed
system.cpu.comNonSpec                            4583                       # Number of Non-Speculative instructions committed
system.cpu.comNops                            8748916                       # Number of Nop instructions committed
system.cpu.comStores                         14613377                       # Number of Store instructions committed
system.cpu.committedInsts                    88340673                       # Number of Instructions Simulated (Per-Thread)
system.cpu.committedInsts_total              88340673                       # Number of Instructions Simulated (Total)
system.cpu.contextSwitches                          1                       # Number of context switches
system.cpu.cpi                               0.989077                       # CPI: Cycles Per Instruction (Per-Thread)
system.cpu.cpi_total                         0.989077                       # CPI: Total CPI of All Threads
system.cpu.dcache.ReadReq_accesses           20276638                       # number of ReadReq accesses(hits+misses)
system.cpu.dcache.ReadReq_avg_miss_latency 43413.349504                       # average ReadReq miss latency
system.cpu.dcache.ReadReq_avg_mshr_miss_latency 34421.526841                       # average ReadReq mshr miss latency
system.cpu.dcache.ReadReq_hits               20182230                       # number of ReadReq hits
system.cpu.dcache.ReadReq_miss_latency     4098567500                       # number of ReadReq miss cycles
system.cpu.dcache.ReadReq_miss_rate          0.004656                       # miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_misses                94408                       # number of ReadReq misses
system.cpu.dcache.ReadReq_mshr_hits             33642                       # number of ReadReq MSHR hits
system.cpu.dcache.ReadReq_mshr_miss_latency   2091658500                       # number of ReadReq MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate     0.002997                       # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_misses           60766                       # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_accesses          14613377                       # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_avg_miss_latency 50157.576620                       # average WriteReq miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 49503.360543                       # average WriteReq mshr miss latency
system.cpu.dcache.WriteReq_hits              14405989                       # number of WriteReq hits
system.cpu.dcache.WriteReq_miss_latency   10402079500                       # number of WriteReq miss cycles
system.cpu.dcache.WriteReq_miss_rate         0.014192                       # miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_misses              207388                       # number of WriteReq misses
system.cpu.dcache.WriteReq_mshr_hits            63810                       # number of WriteReq MSHR hits
system.cpu.dcache.WriteReq_mshr_miss_latency   7107593500                       # number of WriteReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_rate     0.009825                       # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_misses         143578                       # number of WriteReq MSHR misses
system.cpu.dcache.avg_blocked_cycles::no_mshrs     no_value                       # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets 16833.333333                       # average number of cycles each access was blocked
system.cpu.dcache.avg_refs                 169.264666                       # Average number of references to valid blocks.
system.cpu.dcache.blocked::no_mshrs                 0                       # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets             162                       # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets      2727000                       # number of cycles access was blocked
system.cpu.dcache.cache_copies                      0                       # number of cache copies performed
system.cpu.dcache.demand_accesses            34890015                       # number of demand (read+write) accesses
system.cpu.dcache.demand_avg_miss_latency 48047.843576                       # average overall miss latency
system.cpu.dcache.demand_avg_mshr_miss_latency 45018.459069                       # average overall mshr miss latency
system.cpu.dcache.demand_hits                34588219                       # number of demand (read+write) hits
system.cpu.dcache.demand_miss_latency     14500647000                       # number of demand (read+write) miss cycles
system.cpu.dcache.demand_miss_rate           0.008650                       # miss rate for demand accesses
system.cpu.dcache.demand_misses                301796                       # number of demand (read+write) misses
system.cpu.dcache.demand_mshr_hits              97452                       # number of demand (read+write) MSHR hits
system.cpu.dcache.demand_mshr_miss_latency   9199252000                       # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_rate      0.005857                       # mshr miss rate for demand accesses
system.cpu.dcache.demand_mshr_misses           204344                       # number of demand (read+write) MSHR misses
system.cpu.dcache.fast_writes                       0                       # number of fast writes performed
system.cpu.dcache.mshr_cap_events                   0                       # number of times MSHR cap was activated
system.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate
system.cpu.dcache.occ_%::0                   0.994103                       # Average percentage of cache occupancy
system.cpu.dcache.occ_blocks::0           4071.844772                       # Average occupied blocks per context
system.cpu.dcache.overall_accesses           34890015                       # number of overall (read+write) accesses
system.cpu.dcache.overall_avg_miss_latency 48047.843576                       # average overall miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency 45018.459069                       # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_uncacheable_latency     no_value                       # average overall mshr uncacheable latency
system.cpu.dcache.overall_hits               34588219                       # number of overall hits
system.cpu.dcache.overall_miss_latency    14500647000                       # number of overall miss cycles
system.cpu.dcache.overall_miss_rate          0.008650                       # miss rate for overall accesses
system.cpu.dcache.overall_misses               301796                       # number of overall misses
system.cpu.dcache.overall_mshr_hits             97452                       # number of overall MSHR hits
system.cpu.dcache.overall_mshr_miss_latency   9199252000                       # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_rate     0.005857                       # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_misses          204344                       # number of overall MSHR misses
system.cpu.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
system.cpu.dcache.replacements                 200248                       # number of replacements
system.cpu.dcache.sampled_refs                 204344                       # Sample count of references to valid blocks.
system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
system.cpu.dcache.tagsinuse               4071.844772                       # Cycle average of tags in use
system.cpu.dcache.total_refs                 34588219                       # Total number of references to valid blocks.
system.cpu.dcache.warmup_cycle              497796000                       # Cycle when the warmup percentage was hit.
system.cpu.dcache.writebacks                   161214                       # number of writebacks
system.cpu.dtb.data_accesses                 34987415                       # DTB accesses
system.cpu.dtb.data_acv                             0                       # DTB access violations
system.cpu.dtb.data_hits                     34890015                       # DTB hits
system.cpu.dtb.data_misses                      97400                       # DTB misses
system.cpu.dtb.fetch_accesses                       0                       # ITB accesses
system.cpu.dtb.fetch_acv                            0                       # ITB acv
system.cpu.dtb.fetch_hits                           0                       # ITB hits
system.cpu.dtb.fetch_misses                         0                       # ITB misses
system.cpu.dtb.read_accesses                 20366786                       # DTB read accesses
system.cpu.dtb.read_acv                             0                       # DTB read access violations
system.cpu.dtb.read_hits                     20276638                       # DTB read hits
system.cpu.dtb.read_misses                      90148                       # DTB read misses
system.cpu.dtb.write_accesses                14620629                       # DTB write accesses
system.cpu.dtb.write_acv                            0                       # DTB write access violations
system.cpu.dtb.write_hits                    14613377                       # DTB write hits
system.cpu.dtb.write_misses                      7252                       # DTB write misses
system.cpu.icache.ReadReq_accesses           11384439                       # number of ReadReq accesses(hits+misses)
system.cpu.icache.ReadReq_avg_miss_latency 18620.927639                       # average ReadReq miss latency
system.cpu.icache.ReadReq_avg_mshr_miss_latency 15557.720286                       # average ReadReq mshr miss latency
system.cpu.icache.ReadReq_hits               11286707                       # number of ReadReq hits
system.cpu.icache.ReadReq_miss_latency     1819860500                       # number of ReadReq miss cycles
system.cpu.icache.ReadReq_miss_rate          0.008585                       # miss rate for ReadReq accesses
system.cpu.icache.ReadReq_misses                97732                       # number of ReadReq misses
system.cpu.icache.ReadReq_mshr_hits              9063                       # number of ReadReq MSHR hits
system.cpu.icache.ReadReq_mshr_miss_latency   1379487500                       # number of ReadReq MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate     0.007789                       # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_misses           88669                       # number of ReadReq MSHR misses
system.cpu.icache.avg_blocked_cycles::no_mshrs     no_value                       # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets 18115.384615                       # average number of cycles each access was blocked
system.cpu.icache.avg_refs                 127.291774                       # Average number of references to valid blocks.
system.cpu.icache.blocked::no_mshrs                 0                       # number of cycles access was blocked
system.cpu.icache.blocked::no_targets              39                       # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets       706500                       # number of cycles access was blocked
system.cpu.icache.cache_copies                      0                       # number of cache copies performed
system.cpu.icache.demand_accesses            11384439                       # number of demand (read+write) accesses
system.cpu.icache.demand_avg_miss_latency 18620.927639                       # average overall miss latency
system.cpu.icache.demand_avg_mshr_miss_latency 15557.720286                       # average overall mshr miss latency
system.cpu.icache.demand_hits                11286707                       # number of demand (read+write) hits
system.cpu.icache.demand_miss_latency      1819860500                       # number of demand (read+write) miss cycles
system.cpu.icache.demand_miss_rate           0.008585                       # miss rate for demand accesses
system.cpu.icache.demand_misses                 97732                       # number of demand (read+write) misses
system.cpu.icache.demand_mshr_hits               9063                       # number of demand (read+write) MSHR hits
system.cpu.icache.demand_mshr_miss_latency   1379487500                       # number of demand (read+write) MSHR miss cycles
system.cpu.icache.demand_mshr_miss_rate      0.007789                       # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_misses            88669                       # number of demand (read+write) MSHR misses
system.cpu.icache.fast_writes                       0                       # number of fast writes performed
system.cpu.icache.mshr_cap_events                   0                       # number of times MSHR cap was activated
system.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
system.cpu.icache.occ_%::0                   0.918759                       # Average percentage of cache occupancy
system.cpu.icache.occ_blocks::0           1881.619179                       # Average occupied blocks per context
system.cpu.icache.overall_accesses           11384439                       # number of overall (read+write) accesses
system.cpu.icache.overall_avg_miss_latency 18620.927639                       # average overall miss latency
system.cpu.icache.overall_avg_mshr_miss_latency 15557.720286                       # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_uncacheable_latency     no_value                       # average overall mshr uncacheable latency
system.cpu.icache.overall_hits               11286707                       # number of overall hits
system.cpu.icache.overall_miss_latency     1819860500                       # number of overall miss cycles
system.cpu.icache.overall_miss_rate          0.008585                       # miss rate for overall accesses
system.cpu.icache.overall_misses                97732                       # number of overall misses
system.cpu.icache.overall_mshr_hits              9063                       # number of overall MSHR hits
system.cpu.icache.overall_mshr_miss_latency   1379487500                       # number of overall MSHR miss cycles
system.cpu.icache.overall_mshr_miss_rate     0.007789                       # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_misses           88669                       # number of overall MSHR misses
system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
system.cpu.icache.replacements                  86622                       # number of replacements
system.cpu.icache.sampled_refs                  88668                       # Sample count of references to valid blocks.
system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
system.cpu.icache.tagsinuse               1881.619179                       # Cycle average of tags in use
system.cpu.icache.total_refs                 11286707                       # Total number of references to valid blocks.
system.cpu.icache.warmup_cycle                      0                       # Cycle when the warmup percentage was hit.
system.cpu.icache.writebacks                        0                       # number of writebacks
system.cpu.idleCycles                        25587834                       # Number of cycles cpu's stages were not processed
system.cpu.ipc                               1.011044                       # IPC: Instructions Per Cycle (Per-Thread)
system.cpu.ipc_total                         1.011044                       # IPC: Total IPC of All Threads
system.cpu.itb.data_accesses                        0                       # DTB accesses
system.cpu.itb.data_acv                             0                       # DTB access violations
system.cpu.itb.data_hits                            0                       # DTB hits
system.cpu.itb.data_misses                          0                       # DTB misses
system.cpu.itb.fetch_accesses                11389716                       # ITB accesses
system.cpu.itb.fetch_acv                            0                       # ITB acv
system.cpu.itb.fetch_hits                    11384460                       # ITB hits
system.cpu.itb.fetch_misses                      5256                       # ITB misses
system.cpu.itb.read_accesses                        0                       # DTB read accesses
system.cpu.itb.read_acv                             0                       # DTB read access violations
system.cpu.itb.read_hits                            0                       # DTB read hits
system.cpu.itb.read_misses                          0                       # DTB read misses
system.cpu.itb.write_accesses                       0                       # DTB write accesses
system.cpu.itb.write_acv                            0                       # DTB write access violations
system.cpu.itb.write_hits                           0                       # DTB write hits
system.cpu.itb.write_misses                         0                       # DTB write misses
system.cpu.l2cache.ReadExReq_accesses          143582                       # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_avg_miss_latency 52040.829752                       # average ReadExReq miss latency
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 40000.848005                       # average ReadExReq mshr miss latency
system.cpu.l2cache.ReadExReq_hits               12097                       # number of ReadExReq hits
system.cpu.l2cache.ReadExReq_miss_latency   6842588500                       # number of ReadExReq miss cycles
system.cpu.l2cache.ReadExReq_miss_rate       0.915748                       # miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_misses            131485                       # number of ReadExReq misses
system.cpu.l2cache.ReadExReq_mshr_miss_latency   5259511500                       # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_rate     0.915748                       # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_mshr_misses       131485                       # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadReq_accesses            149430                       # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_avg_miss_latency 52294.157340                       # average ReadReq miss latency
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 40025.851037                       # average ReadReq mshr miss latency
system.cpu.l2cache.ReadReq_hits                106453                       # number of ReadReq hits
system.cpu.l2cache.ReadReq_miss_latency    2247446000                       # number of ReadReq miss cycles
system.cpu.l2cache.ReadReq_miss_rate         0.287606                       # miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_misses               42977                       # number of ReadReq misses
system.cpu.l2cache.ReadReq_mshr_miss_latency   1720191000                       # number of ReadReq MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate     0.287606                       # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_misses          42977                       # number of ReadReq MSHR misses
system.cpu.l2cache.Writeback_accesses          161214                       # number of Writeback accesses(hits+misses)
system.cpu.l2cache.Writeback_hits              161214                       # number of Writeback hits
system.cpu.l2cache.avg_blocked_cycles::no_mshrs     no_value                       # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_targets     no_value                       # average number of cycles each access was blocked
system.cpu.l2cache.avg_refs                  0.775484                       # Average number of references to valid blocks.
system.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
system.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
system.cpu.l2cache.demand_accesses             293012                       # number of demand (read+write) accesses
system.cpu.l2cache.demand_avg_miss_latency 52103.234515                       # average overall miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency 40007.007257                       # average overall mshr miss latency
system.cpu.l2cache.demand_hits                 118550                       # number of demand (read+write) hits
system.cpu.l2cache.demand_miss_latency     9090034500                       # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_rate          0.595409                       # miss rate for demand accesses
system.cpu.l2cache.demand_misses               174462                       # number of demand (read+write) misses
system.cpu.l2cache.demand_mshr_hits                 0                       # number of demand (read+write) MSHR hits
system.cpu.l2cache.demand_mshr_miss_latency   6979702500                       # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_rate     0.595409                       # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_misses          174462                       # number of demand (read+write) MSHR misses
system.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
system.cpu.l2cache.mshr_cap_events                  0                       # number of times MSHR cap was activated
system.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate
system.cpu.l2cache.occ_%::0                  0.093044                       # Average percentage of cache occupancy
system.cpu.l2cache.occ_%::1                  0.476016                       # Average percentage of cache occupancy
system.cpu.l2cache.occ_blocks::0          3048.873160                       # Average occupied blocks per context
system.cpu.l2cache.occ_blocks::1         15598.097053                       # Average occupied blocks per context
system.cpu.l2cache.overall_accesses            293012                       # number of overall (read+write) accesses
system.cpu.l2cache.overall_avg_miss_latency 52103.234515                       # average overall miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency 40007.007257                       # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency     no_value                       # average overall mshr uncacheable latency
system.cpu.l2cache.overall_hits                118550                       # number of overall hits
system.cpu.l2cache.overall_miss_latency    9090034500                       # number of overall miss cycles
system.cpu.l2cache.overall_miss_rate         0.595409                       # miss rate for overall accesses
system.cpu.l2cache.overall_misses              174462                       # number of overall misses
system.cpu.l2cache.overall_mshr_hits                0                       # number of overall MSHR hits
system.cpu.l2cache.overall_mshr_miss_latency   6979702500                       # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_rate     0.595409                       # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_misses         174462                       # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
system.cpu.l2cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
system.cpu.l2cache.replacements                148090                       # number of replacements
system.cpu.l2cache.sampled_refs                173435                       # Sample count of references to valid blocks.
system.cpu.l2cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
system.cpu.l2cache.tagsinuse             18646.970214                       # Cycle average of tags in use
system.cpu.l2cache.total_refs                  134496                       # Total number of references to valid blocks.
system.cpu.l2cache.warmup_cycle                     0                       # Cycle when the warmup percentage was hit.
system.cpu.l2cache.writebacks                  120516                       # number of writebacks
system.cpu.numCycles                         87375706                       # number of cpu cycles simulated
system.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
system.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
system.cpu.runCycles                         61787872                       # Number of cycles cpu stages are processed.
system.cpu.smtCommittedInsts                        0                       # Number of SMT Instructions Simulated (Per-Thread)
system.cpu.smtCycles                                0                       # Total number of cycles that the CPU was in SMT-mode
system.cpu.smt_cpi                           no_value                       # CPI: Total SMT-CPI
system.cpu.smt_ipc                           no_value                       # IPC: Total SMT-IPC
system.cpu.stage-0.idleCycles                42493951                       # Number of cycles 0 instructions are processed.
system.cpu.stage-0.runCycles                 44881755                       # Number of cycles 1+ instructions are processed.
system.cpu.stage-0.utilization              51.366400                       # Percentage of cycles stage was utilized (processing insts).
system.cpu.stage-1.idleCycles                48181868                       # Number of cycles 0 instructions are processed.
system.cpu.stage-1.runCycles                 39193838                       # Number of cycles 1+ instructions are processed.
system.cpu.stage-1.utilization              44.856677                       # Percentage of cycles stage was utilized (processing insts).
system.cpu.stage-2.idleCycles                46079607                       # Number of cycles 0 instructions are processed.
system.cpu.stage-2.runCycles                 41296099                       # Number of cycles 1+ instructions are processed.
system.cpu.stage-2.utilization              47.262678                       # Percentage of cycles stage was utilized (processing insts).
system.cpu.stage-3.idleCycles                63477269                       # Number of cycles 0 instructions are processed.
system.cpu.stage-3.runCycles                 23898437                       # Number of cycles 1+ instructions are processed.
system.cpu.stage-3.utilization              27.351352                       # Percentage of cycles stage was utilized (processing insts).
system.cpu.stage-4.idleCycles                39338499                       # Number of cycles 0 instructions are processed.
system.cpu.stage-4.runCycles                 48037207                       # Number of cycles 1+ instructions are processed.
system.cpu.stage-4.utilization              54.977761                       # Percentage of cycles stage was utilized (processing insts).
system.cpu.threadCycles                      69007682                       # Total Number of Cycles A Thread Was Active in CPU (Per-Thread)
system.cpu.timesIdled                          289197                       # Number of times that the entire CPU went into an idle state and unscheduled itself
system.cpu.workload.PROG:num_syscalls            4583                       # Number of system calls

---------- End Simulation Statistics   ----------