blob: 182c67d631293a517357b5a07e30038b291752c6 (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
|
---------- Begin Simulation Statistics ----------
host_inst_rate 184348 # Simulator instruction rate (inst/s)
host_mem_usage 216288 # Number of bytes of host memory used
host_seconds 431.75 # Real time elapsed on the host
host_tick_rate 62947203 # Simulator tick rate (ticks/s)
sim_freq 1000000000000 # Frequency of simulated ticks
sim_insts 79591756 # Number of instructions simulated
sim_seconds 0.027177 # Number of seconds simulated
sim_ticks 27177245500 # Number of ticks simulated
system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
system.cpu.BPredUnit.BTBHits 8069483 # Number of BTB hits
system.cpu.BPredUnit.BTBLookups 14149168 # Number of BTB lookups
system.cpu.BPredUnit.RASInCorrect 34397 # Number of incorrect RAS predictions.
system.cpu.BPredUnit.condIncorrect 454823 # Number of conditional branches incorrect
system.cpu.BPredUnit.condPredicted 10566027 # Number of conditional branches predicted
system.cpu.BPredUnit.lookups 16273288 # Number of BP lookups
system.cpu.BPredUnit.usedRAS 1942431 # Number of times the RAS was used to get a target.
system.cpu.commit.COM:branches 13754477 # Number of branches committed
system.cpu.commit.COM:bw_lim_events 3319944 # number cycles where commit BW limit reached
system.cpu.commit.COM:bw_limited 0 # number of insts not committed due to BW limits
system.cpu.commit.COM:committed_per_cycle::samples 51827032 # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::mean 1.704529 # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::stdev 2.326613 # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::0-1 22597378 43.60% 43.60% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::1-2 11350095 21.90% 65.50% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::2-3 5102840 9.85% 75.35% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::3-4 3559000 6.87% 82.21% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::4-5 2567186 4.95% 87.17% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::5-6 1515845 2.92% 90.09% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::6-7 1002832 1.93% 92.03% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::7-8 811912 1.57% 93.59% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::8 3319944 6.41% 100.00% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::max_value 8 # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::total 51827032 # Number of insts commited each cycle
system.cpu.commit.COM:count 88340672 # Number of instructions committed
system.cpu.commit.COM:loads 20379399 # Number of loads committed
system.cpu.commit.COM:membars 0 # Number of memory barriers committed
system.cpu.commit.COM:refs 35224018 # Number of memory references committed
system.cpu.commit.COM:swp_count 0 # Number of s/w prefetches committed
system.cpu.commit.branchMispredicts 359545 # The number of times a branch was mispredicted
system.cpu.commit.commitCommittedInsts 88340672 # The number of committed instructions
system.cpu.commit.commitNonSpecStalls 4583 # The number of times commit has been forced to stall to communicate backwards
system.cpu.commit.commitSquashedInsts 8408904 # The number of squashed insts skipped by commit
system.cpu.committedInsts 79591756 # Number of Instructions Simulated
system.cpu.committedInsts_total 79591756 # Number of Instructions Simulated
system.cpu.cpi 0.682916 # CPI: Cycles Per Instruction
system.cpu.cpi_total 0.682916 # CPI: Total CPI of All Threads
system.cpu.dcache.LoadLockedReq_accesses 43 # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.LoadLockedReq_hits 43 # number of LoadLockedReq hits
system.cpu.dcache.ReadReq_accesses 20447523 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.ReadReq_avg_miss_latency 30372.255855 # average ReadReq miss latency
system.cpu.dcache.ReadReq_avg_mshr_miss_latency 20950.835512 # average ReadReq mshr miss latency
system.cpu.dcache.ReadReq_hits 20297704 # number of ReadReq hits
system.cpu.dcache.ReadReq_miss_latency 4550341000 # number of ReadReq miss cycles
system.cpu.dcache.ReadReq_miss_rate 0.007327 # miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_misses 149819 # number of ReadReq misses
system.cpu.dcache.ReadReq_mshr_hits 88240 # number of ReadReq MSHR hits
system.cpu.dcache.ReadReq_mshr_miss_latency 1290131500 # number of ReadReq MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate 0.003012 # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_misses 61579 # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_accesses 14613377 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_avg_miss_latency 32253.546396 # average WriteReq miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 35751.235092 # average WriteReq mshr miss latency
system.cpu.dcache.WriteReq_hits 13562946 # number of WriteReq hits
system.cpu.dcache.WriteReq_miss_latency 33880124994 # number of WriteReq miss cycles
system.cpu.dcache.WriteReq_miss_rate 0.071881 # miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_misses 1050431 # number of WriteReq misses
system.cpu.dcache.WriteReq_mshr_hits 900647 # number of WriteReq MSHR hits
system.cpu.dcache.WriteReq_mshr_miss_latency 5354962997 # number of WriteReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_rate 0.010250 # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_misses 149784 # number of WriteReq MSHR misses
system.cpu.dcache.avg_blocked_cycles::no_mshrs 3083 # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets 27000 # average number of cycles each access was blocked
system.cpu.dcache.avg_refs 165.176300 # Average number of references to valid blocks.
system.cpu.dcache.blocked::no_mshrs 6 # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets 1 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_mshrs 18498 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 27000 # number of cycles access was blocked
system.cpu.dcache.cache_copies 0 # number of cache copies performed
system.cpu.dcache.demand_accesses 35060900 # number of demand (read+write) accesses
system.cpu.dcache.demand_avg_miss_latency 32018.717762 # average overall miss latency
system.cpu.dcache.demand_avg_mshr_miss_latency 31439.251416 # average overall mshr miss latency
system.cpu.dcache.demand_hits 33860650 # number of demand (read+write) hits
system.cpu.dcache.demand_miss_latency 38430465994 # number of demand (read+write) miss cycles
system.cpu.dcache.demand_miss_rate 0.034233 # miss rate for demand accesses
system.cpu.dcache.demand_misses 1200250 # number of demand (read+write) misses
system.cpu.dcache.demand_mshr_hits 988887 # number of demand (read+write) MSHR hits
system.cpu.dcache.demand_mshr_miss_latency 6645094497 # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_rate 0.006028 # mshr miss rate for demand accesses
system.cpu.dcache.demand_mshr_misses 211363 # number of demand (read+write) MSHR misses
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.dcache.occ_%::0 0.995485 # Average percentage of cache occupancy
system.cpu.dcache.occ_blocks::0 4077.505020 # Average occupied blocks per context
system.cpu.dcache.overall_accesses 35060900 # number of overall (read+write) accesses
system.cpu.dcache.overall_avg_miss_latency 32018.717762 # average overall miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency 31439.251416 # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
system.cpu.dcache.overall_hits 33860650 # number of overall hits
system.cpu.dcache.overall_miss_latency 38430465994 # number of overall miss cycles
system.cpu.dcache.overall_miss_rate 0.034233 # miss rate for overall accesses
system.cpu.dcache.overall_misses 1200250 # number of overall misses
system.cpu.dcache.overall_mshr_hits 988887 # number of overall MSHR hits
system.cpu.dcache.overall_mshr_miss_latency 6645094497 # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_rate 0.006028 # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_misses 211363 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
system.cpu.dcache.replacements 200975 # number of replacements
system.cpu.dcache.sampled_refs 205071 # Sample count of references to valid blocks.
system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
system.cpu.dcache.tagsinuse 4077.505020 # Cycle average of tags in use
system.cpu.dcache.total_refs 33872869 # Total number of references to valid blocks.
system.cpu.dcache.warmup_cycle 182118000 # Cycle when the warmup percentage was hit.
system.cpu.dcache.writebacks 147751 # number of writebacks
system.cpu.decode.DECODE:BlockedCycles 3544786 # Number of cycles decode is blocked
system.cpu.decode.DECODE:BranchMispred 96141 # Number of times decode detected a branch misprediction
system.cpu.decode.DECODE:BranchResolved 3662025 # Number of times decode resolved a branch
system.cpu.decode.DECODE:DecodedInsts 101883380 # Number of instructions handled by decode
system.cpu.decode.DECODE:IdleCycles 28549595 # Number of cycles decode is idle
system.cpu.decode.DECODE:RunCycles 19586782 # Number of cycles decode is running
system.cpu.decode.DECODE:SquashCycles 1306643 # Number of cycles decode is squashing
system.cpu.decode.DECODE:SquashedInsts 281833 # Number of squashed instructions handled by decode
system.cpu.decode.DECODE:UnblockCycles 145869 # Number of cycles decode is unblocking
system.cpu.dtb.data_accesses 36634667 # DTB accesses
system.cpu.dtb.data_acv 32 # DTB access violations
system.cpu.dtb.data_hits 36459913 # DTB hits
system.cpu.dtb.data_misses 174754 # DTB misses
system.cpu.dtb.fetch_accesses 0 # ITB accesses
system.cpu.dtb.fetch_acv 0 # ITB acv
system.cpu.dtb.fetch_hits 0 # ITB hits
system.cpu.dtb.fetch_misses 0 # ITB misses
system.cpu.dtb.read_accesses 21560876 # DTB read accesses
system.cpu.dtb.read_acv 29 # DTB read access violations
system.cpu.dtb.read_hits 21402283 # DTB read hits
system.cpu.dtb.read_misses 158593 # DTB read misses
system.cpu.dtb.write_accesses 15073791 # DTB write accesses
system.cpu.dtb.write_acv 3 # DTB write access violations
system.cpu.dtb.write_hits 15057630 # DTB write hits
system.cpu.dtb.write_misses 16161 # DTB write misses
system.cpu.fetch.Branches 16273288 # Number of branches that fetch encountered
system.cpu.fetch.CacheLines 13390069 # Number of cache lines fetched
system.cpu.fetch.Cycles 33318554 # Number of cycles fetch has run and was not squashing or blocked
system.cpu.fetch.IcacheSquashes 152706 # Number of outstanding Icache misses that were squashed
system.cpu.fetch.Insts 103441312 # Number of instructions fetch has processed
system.cpu.fetch.SquashCycles 571617 # Number of cycles fetch has spent squashing
system.cpu.fetch.branchRate 0.299392 # Number of branch fetches per cycle
system.cpu.fetch.icacheStallCycles 13390069 # Number of cycles fetch is stalled on an Icache miss
system.cpu.fetch.predictedBranches 10011914 # Number of branches that fetch has predicted taken
system.cpu.fetch.rate 1.903087 # Number of inst fetches per cycle
system.cpu.fetch.rateDist::samples 53133675 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::mean 1.946813 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::stdev 2.939021 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::0-1 33232285 62.54% 62.54% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::1-2 1906283 3.59% 66.13% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::2-3 1507954 2.84% 68.97% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::3-4 1896878 3.57% 72.54% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::4-5 3940139 7.42% 79.96% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::5-6 1882924 3.54% 83.50% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::6-7 690153 1.30% 84.80% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::7-8 1104079 2.08% 86.88% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::8 6972980 13.12% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::total 53133675 # Number of instructions fetched each cycle (Total)
system.cpu.icache.ReadReq_accesses 13390069 # number of ReadReq accesses(hits+misses)
system.cpu.icache.ReadReq_avg_miss_latency 9552.030813 # average ReadReq miss latency
system.cpu.icache.ReadReq_avg_mshr_miss_latency 6056.454886 # average ReadReq mshr miss latency
system.cpu.icache.ReadReq_hits 13301016 # number of ReadReq hits
system.cpu.icache.ReadReq_miss_latency 850637000 # number of ReadReq miss cycles
system.cpu.icache.ReadReq_miss_rate 0.006651 # miss rate for ReadReq accesses
system.cpu.icache.ReadReq_misses 89053 # number of ReadReq misses
system.cpu.icache.ReadReq_mshr_hits 2816 # number of ReadReq MSHR hits
system.cpu.icache.ReadReq_mshr_miss_latency 522290500 # number of ReadReq MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate 0.006440 # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_misses 86237 # number of ReadReq MSHR misses
system.cpu.icache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
system.cpu.icache.avg_refs 154.239714 # Average number of references to valid blocks.
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.cache_copies 0 # number of cache copies performed
system.cpu.icache.demand_accesses 13390069 # number of demand (read+write) accesses
system.cpu.icache.demand_avg_miss_latency 9552.030813 # average overall miss latency
system.cpu.icache.demand_avg_mshr_miss_latency 6056.454886 # average overall mshr miss latency
system.cpu.icache.demand_hits 13301016 # number of demand (read+write) hits
system.cpu.icache.demand_miss_latency 850637000 # number of demand (read+write) miss cycles
system.cpu.icache.demand_miss_rate 0.006651 # miss rate for demand accesses
system.cpu.icache.demand_misses 89053 # number of demand (read+write) misses
system.cpu.icache.demand_mshr_hits 2816 # number of demand (read+write) MSHR hits
system.cpu.icache.demand_mshr_miss_latency 522290500 # number of demand (read+write) MSHR miss cycles
system.cpu.icache.demand_mshr_miss_rate 0.006440 # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_misses 86237 # number of demand (read+write) MSHR misses
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.icache.occ_%::0 0.936831 # Average percentage of cache occupancy
system.cpu.icache.occ_blocks::0 1918.630870 # Average occupied blocks per context
system.cpu.icache.overall_accesses 13390069 # number of overall (read+write) accesses
system.cpu.icache.overall_avg_miss_latency 9552.030813 # average overall miss latency
system.cpu.icache.overall_avg_mshr_miss_latency 6056.454886 # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
system.cpu.icache.overall_hits 13301016 # number of overall hits
system.cpu.icache.overall_miss_latency 850637000 # number of overall miss cycles
system.cpu.icache.overall_miss_rate 0.006651 # miss rate for overall accesses
system.cpu.icache.overall_misses 89053 # number of overall misses
system.cpu.icache.overall_mshr_hits 2816 # number of overall MSHR hits
system.cpu.icache.overall_mshr_miss_latency 522290500 # number of overall MSHR miss cycles
system.cpu.icache.overall_mshr_miss_rate 0.006440 # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_misses 86237 # number of overall MSHR misses
system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
system.cpu.icache.replacements 84189 # number of replacements
system.cpu.icache.sampled_refs 86236 # Sample count of references to valid blocks.
system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
system.cpu.icache.tagsinuse 1918.630870 # Cycle average of tags in use
system.cpu.icache.total_refs 13301016 # Total number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
system.cpu.icache.writebacks 0 # number of writebacks
system.cpu.idleCycles 1220817 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.iew.EXEC:branches 14763362 # Number of branches executed
system.cpu.iew.EXEC:nop 9403936 # number of nop insts executed
system.cpu.iew.EXEC:rate 1.562245 # Inst execution rate
system.cpu.iew.EXEC:refs 36977571 # number of memory reference insts executed
system.cpu.iew.EXEC:stores 15306943 # Number of stores executed
system.cpu.iew.EXEC:swp 0 # number of swp insts executed
system.cpu.iew.WB:consumers 42200934 # num instructions consuming a value
system.cpu.iew.WB:count 84440980 # cumulative count of insts written-back
system.cpu.iew.WB:fanout 0.765693 # average fanout of values written-back
system.cpu.iew.WB:penalized 0 # number of instrctions required to write to 'other' IQ
system.cpu.iew.WB:penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
system.cpu.iew.WB:producers 32312963 # num instructions producing a value
system.cpu.iew.WB:rate 1.553523 # insts written-back per cycle
system.cpu.iew.WB:sent 84676788 # cumulative count of insts sent to commit
system.cpu.iew.branchMispredicts 400577 # Number of branch mispredicts detected at execute
system.cpu.iew.iewBlockCycles 625766 # Number of cycles IEW is blocking
system.cpu.iew.iewDispLoadInsts 23022182 # Number of dispatched load instructions
system.cpu.iew.iewDispNonSpecInsts 5008 # Number of dispatched non-speculative instructions
system.cpu.iew.iewDispSquashedInsts 344811 # Number of squashed instructions skipped by dispatch
system.cpu.iew.iewDispStoreInsts 16353481 # Number of dispatched store instructions
system.cpu.iew.iewDispatchedInsts 99092373 # Number of instructions dispatched to IQ
system.cpu.iew.iewExecLoadInsts 21670628 # Number of load instructions executed
system.cpu.iew.iewExecSquashedInsts 531948 # Number of squashed instructions skipped in execute
system.cpu.iew.iewExecutedInsts 84915051 # Number of executed instructions
system.cpu.iew.iewIQFullEvents 11175 # Number of times the IQ has become full, causing a stall
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
system.cpu.iew.iewLSQFullEvents 9016 # Number of times the LSQ has become full, causing a stall
system.cpu.iew.iewSquashCycles 1306643 # Number of cycles IEW is squashing
system.cpu.iew.iewUnblockCycles 43564 # Number of cycles IEW is unblocking
system.cpu.iew.lsq.thread.0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
system.cpu.iew.lsq.thread.0.cacheBlocked 31 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.lsq.thread.0.forwLoads 953335 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread.0.ignoredResponses 730 # Number of memory responses ignored because the instruction is squashed
system.cpu.iew.lsq.thread.0.invAddrLoads 0 # Number of loads ignored due to an invalid address
system.cpu.iew.lsq.thread.0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread.0.memOrderViolation 19282 # Number of memory ordering violations
system.cpu.iew.lsq.thread.0.rescheduledLoads 1358 # Number of loads that were rescheduled
system.cpu.iew.lsq.thread.0.squashedLoads 2642783 # Number of loads squashed
system.cpu.iew.lsq.thread.0.squashedStores 1508862 # Number of stores squashed
system.cpu.iew.memOrderViolationEvents 19282 # Number of memory order violations
system.cpu.iew.predictedNotTakenIncorrect 131988 # Number of branches that were predicted not taken incorrectly
system.cpu.iew.predictedTakenIncorrect 268589 # Number of branches that were predicted taken incorrectly
system.cpu.ipc 1.464309 # IPC: Instructions Per Cycle
system.cpu.ipc_total 1.464309 # IPC: Total IPC of All Threads
system.cpu.iq.ISSUE:FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::IntAlu 47956060 56.12% 56.12% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::IntMult 42959 0.05% 56.17% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::IntDiv 0 0.00% 56.17% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::FloatAdd 122263 0.14% 56.32% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::FloatCmp 86 0.00% 56.32% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::FloatCvt 122397 0.14% 56.46% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::FloatMult 52 0.00% 56.46% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::FloatDiv 38515 0.05% 56.51% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::FloatSqrt 0 0.00% 56.51% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::MemRead 21777529 25.49% 81.99% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::MemWrite 15387138 18.01% 100.00% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::total 85446999 # Type of FU issued
system.cpu.iq.ISSUE:fu_busy_cnt 982918 # FU busy when requested
system.cpu.iq.ISSUE:fu_busy_rate 0.011503 # FU busy rate (busy events/executed inst)
system.cpu.iq.ISSUE:fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::IntAlu 100696 10.24% 10.24% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::IntMult 0 0.00% 10.24% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::IntDiv 0 0.00% 10.24% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::FloatAdd 0 0.00% 10.24% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::FloatCmp 0 0.00% 10.24% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::FloatCvt 0 0.00% 10.24% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::FloatMult 0 0.00% 10.24% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::FloatDiv 0 0.00% 10.24% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::FloatSqrt 0 0.00% 10.24% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::MemRead 446429 45.42% 55.66% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::MemWrite 435793 44.34% 100.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:issued_per_cycle::samples 53133675 # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::mean 1.608151 # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::stdev 1.716289 # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::0-1 17599811 33.12% 33.12% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::1-2 14135768 26.60% 59.73% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::2-3 8101815 15.25% 74.98% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::3-4 4767583 8.97% 83.95% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::4-5 4587960 8.63% 92.58% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::5-6 2114458 3.98% 96.56% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::6-7 1132800 2.13% 98.69% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::7-8 463918 0.87% 99.57% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::8 229562 0.43% 100.00% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::max_value 8 # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::total 53133675 # Number of insts issued each cycle
system.cpu.iq.ISSUE:rate 1.572032 # Inst issue rate
system.cpu.iq.iqInstsAdded 89683429 # Number of instructions added to the IQ (excludes non-spec)
system.cpu.iq.iqInstsIssued 85446999 # Number of instructions issued
system.cpu.iq.iqNonSpecInstsAdded 5008 # Number of non-speculative instructions added to the IQ
system.cpu.iq.iqSquashedInstsExamined 9879316 # Number of squashed instructions iterated over during squash; mainly for profiling
system.cpu.iq.iqSquashedInstsIssued 48902 # Number of squashed instructions issued
system.cpu.iq.iqSquashedNonSpecRemoved 425 # Number of squashed non-spec instructions that were removed
system.cpu.iq.iqSquashedOperandsExamined 6828439 # Number of squashed operands that are examined and possibly removed from graph
system.cpu.itb.data_accesses 0 # DTB accesses
system.cpu.itb.data_acv 0 # DTB access violations
system.cpu.itb.data_hits 0 # DTB hits
system.cpu.itb.data_misses 0 # DTB misses
system.cpu.itb.fetch_accesses 13417164 # ITB accesses
system.cpu.itb.fetch_acv 0 # ITB acv
system.cpu.itb.fetch_hits 13390069 # ITB hits
system.cpu.itb.fetch_misses 27095 # ITB misses
system.cpu.itb.read_accesses 0 # DTB read accesses
system.cpu.itb.read_acv 0 # DTB read access violations
system.cpu.itb.read_hits 0 # DTB read hits
system.cpu.itb.read_misses 0 # DTB read misses
system.cpu.itb.write_accesses 0 # DTB write accesses
system.cpu.itb.write_acv 0 # DTB write access violations
system.cpu.itb.write_hits 0 # DTB write hits
system.cpu.itb.write_misses 0 # DTB write misses
system.cpu.l2cache.ReadExReq_accesses 143493 # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_avg_miss_latency 34335.441443 # average ReadExReq miss latency
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31231.837093 # average ReadExReq mshr miss latency
system.cpu.l2cache.ReadExReq_miss_latency 4926895499 # number of ReadExReq miss cycles
system.cpu.l2cache.ReadExReq_miss_rate 1 # miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_misses 143493 # number of ReadExReq misses
system.cpu.l2cache.ReadExReq_mshr_miss_latency 4481550000 # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_rate 1 # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_mshr_misses 143493 # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadReq_accesses 147815 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_avg_miss_latency 34139.493240 # average ReadReq miss latency
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31035.309786 # average ReadReq mshr miss latency
system.cpu.l2cache.ReadReq_hits 103139 # number of ReadReq hits
system.cpu.l2cache.ReadReq_miss_latency 1525216000 # number of ReadReq miss cycles
system.cpu.l2cache.ReadReq_miss_rate 0.302243 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_misses 44676 # number of ReadReq misses
system.cpu.l2cache.ReadReq_mshr_miss_latency 1386533500 # number of ReadReq MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate 0.302243 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_misses 44676 # number of ReadReq MSHR misses
system.cpu.l2cache.UpgradeReq_accesses 6336 # number of UpgradeReq accesses(hits+misses)
system.cpu.l2cache.UpgradeReq_avg_miss_latency 34034.485480 # average UpgradeReq miss latency
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency 31031.960227 # average UpgradeReq mshr miss latency
system.cpu.l2cache.UpgradeReq_miss_latency 215642500 # number of UpgradeReq miss cycles
system.cpu.l2cache.UpgradeReq_miss_rate 1 # miss rate for UpgradeReq accesses
system.cpu.l2cache.UpgradeReq_misses 6336 # number of UpgradeReq misses
system.cpu.l2cache.UpgradeReq_mshr_miss_latency 196618500 # number of UpgradeReq MSHR miss cycles
system.cpu.l2cache.UpgradeReq_mshr_miss_rate 1 # mshr miss rate for UpgradeReq accesses
system.cpu.l2cache.UpgradeReq_mshr_misses 6336 # number of UpgradeReq MSHR misses
system.cpu.l2cache.Writeback_accesses 147751 # number of Writeback accesses(hits+misses)
system.cpu.l2cache.Writeback_hits 147751 # number of Writeback hits
system.cpu.l2cache.avg_blocked_cycles::no_mshrs 2000 # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
system.cpu.l2cache.avg_refs 0.679657 # Average number of references to valid blocks.
system.cpu.l2cache.blocked::no_mshrs 1 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_mshrs 2000 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
system.cpu.l2cache.demand_accesses 291308 # number of demand (read+write) accesses
system.cpu.l2cache.demand_avg_miss_latency 34288.918467 # average overall miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency 31185.176623 # average overall mshr miss latency
system.cpu.l2cache.demand_hits 103139 # number of demand (read+write) hits
system.cpu.l2cache.demand_miss_latency 6452111499 # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_rate 0.645945 # miss rate for demand accesses
system.cpu.l2cache.demand_misses 188169 # number of demand (read+write) misses
system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
system.cpu.l2cache.demand_mshr_miss_latency 5868083500 # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_rate 0.645945 # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_misses 188169 # number of demand (read+write) MSHR misses
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.occ_%::0 0.090420 # Average percentage of cache occupancy
system.cpu.l2cache.occ_%::1 0.474090 # Average percentage of cache occupancy
system.cpu.l2cache.occ_blocks::0 2962.888778 # Average occupied blocks per context
system.cpu.l2cache.occ_blocks::1 15534.990261 # Average occupied blocks per context
system.cpu.l2cache.overall_accesses 291308 # number of overall (read+write) accesses
system.cpu.l2cache.overall_avg_miss_latency 34288.918467 # average overall miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency 31185.176623 # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
system.cpu.l2cache.overall_hits 103139 # number of overall hits
system.cpu.l2cache.overall_miss_latency 6452111499 # number of overall miss cycles
system.cpu.l2cache.overall_miss_rate 0.645945 # miss rate for overall accesses
system.cpu.l2cache.overall_misses 188169 # number of overall misses
system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
system.cpu.l2cache.overall_mshr_miss_latency 5868083500 # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_rate 0.645945 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_misses 188169 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
system.cpu.l2cache.replacements 148882 # number of replacements
system.cpu.l2cache.sampled_refs 174101 # Sample count of references to valid blocks.
system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
system.cpu.l2cache.tagsinuse 18497.879039 # Cycle average of tags in use
system.cpu.l2cache.total_refs 118329 # Total number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
system.cpu.l2cache.writebacks 120652 # number of writebacks
system.cpu.memDep0.conflictingLoads 12671277 # Number of conflicting loads.
system.cpu.memDep0.conflictingStores 11281308 # Number of conflicting stores.
system.cpu.memDep0.insertedLoads 23022182 # Number of loads inserted to the mem dependence unit.
system.cpu.memDep0.insertedStores 16353481 # Number of stores inserted to the mem dependence unit.
system.cpu.numCycles 54354492 # number of cpu cycles simulated
system.cpu.rename.RENAME:BlockCycles 2040280 # Number of cycles rename is blocking
system.cpu.rename.RENAME:CommittedMaps 52546881 # Number of HB maps that are committed
system.cpu.rename.RENAME:IQFullEvents 60824 # Number of times rename has blocked due to IQ full
system.cpu.rename.RENAME:IdleCycles 28947603 # Number of cycles rename is idle
system.cpu.rename.RENAME:LSQFullEvents 1285549 # Number of times rename has blocked due to LSQ full
system.cpu.rename.RENAME:ROBFullEvents 34 # Number of times rename has blocked due to ROB full
system.cpu.rename.RENAME:RenameLookups 121774399 # Number of register rename lookups that rename has made
system.cpu.rename.RENAME:RenamedInsts 101069730 # Number of instructions processed by rename
system.cpu.rename.RENAME:RenamedOperands 60794101 # Number of destination operands rename has renamed
system.cpu.rename.RENAME:RunCycles 19336245 # Number of cycles rename is running
system.cpu.rename.RENAME:SquashCycles 1306643 # Number of cycles rename is squashing
system.cpu.rename.RENAME:UnblockCycles 1420628 # Number of cycles rename is unblocking
system.cpu.rename.RENAME:UndoneMaps 8247220 # Number of HB maps that are undone due to squashing
system.cpu.rename.RENAME:serializeStallCycles 82276 # count of cycles rename stalled for serializing inst
system.cpu.rename.RENAME:serializingInsts 5281 # count of serializing insts renamed
system.cpu.rename.RENAME:skidInsts 2797354 # count of insts added to the skid buffer
system.cpu.rename.RENAME:tempSerializingInsts 5278 # count of temporary serializing insts renamed
system.cpu.timesIdled 42409 # Number of times that the entire CPU went into an idle state and unscheduled itself
system.cpu.workload.PROG:num_syscalls 4583 # Number of system calls
---------- End Simulation Statistics ----------
|