blob: 3555b3a9ee5df1e121aece28c43fc99dd68cedd3 (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
|
---------- Begin Simulation Statistics ----------
sim_seconds 0.021281 # Number of seconds simulated
sim_ticks 21280925000 # Number of ticks simulated
sim_freq 1000000000000 # Frequency of simulated ticks
host_inst_rate 145761 # Simulator instruction rate (inst/s)
host_tick_rate 38973060 # Simulator tick rate (ticks/s)
host_mem_usage 261392 # Number of bytes of host memory used
host_seconds 546.04 # Real time elapsed on the host
sim_insts 79591756 # Number of instructions simulated
system.cpu.dtb.fetch_hits 0 # ITB hits
system.cpu.dtb.fetch_misses 0 # ITB misses
system.cpu.dtb.fetch_acv 0 # ITB acv
system.cpu.dtb.fetch_accesses 0 # ITB accesses
system.cpu.dtb.read_hits 22306086 # DTB read hits
system.cpu.dtb.read_misses 214886 # DTB read misses
system.cpu.dtb.read_acv 39 # DTB read access violations
system.cpu.dtb.read_accesses 22520972 # DTB read accesses
system.cpu.dtb.write_hits 15626167 # DTB write hits
system.cpu.dtb.write_misses 39215 # DTB write misses
system.cpu.dtb.write_acv 8 # DTB write access violations
system.cpu.dtb.write_accesses 15665382 # DTB write accesses
system.cpu.dtb.data_hits 37932253 # DTB hits
system.cpu.dtb.data_misses 254101 # DTB misses
system.cpu.dtb.data_acv 47 # DTB access violations
system.cpu.dtb.data_accesses 38186354 # DTB accesses
system.cpu.itb.fetch_hits 13891710 # ITB hits
system.cpu.itb.fetch_misses 28310 # ITB misses
system.cpu.itb.fetch_acv 0 # ITB acv
system.cpu.itb.fetch_accesses 13920020 # ITB accesses
system.cpu.itb.read_hits 0 # DTB read hits
system.cpu.itb.read_misses 0 # DTB read misses
system.cpu.itb.read_acv 0 # DTB read access violations
system.cpu.itb.read_accesses 0 # DTB read accesses
system.cpu.itb.write_hits 0 # DTB write hits
system.cpu.itb.write_misses 0 # DTB write misses
system.cpu.itb.write_acv 0 # DTB write access violations
system.cpu.itb.write_accesses 0 # DTB write accesses
system.cpu.itb.data_hits 0 # DTB hits
system.cpu.itb.data_misses 0 # DTB misses
system.cpu.itb.data_acv 0 # DTB access violations
system.cpu.itb.data_accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 4583 # Number of system calls
system.cpu.numCycles 42561853 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
system.cpu.BPredUnit.lookups 16631874 # Number of BP lookups
system.cpu.BPredUnit.condPredicted 10794462 # Number of conditional branches predicted
system.cpu.BPredUnit.condIncorrect 464307 # Number of conditional branches incorrect
system.cpu.BPredUnit.BTBLookups 14557589 # Number of BTB lookups
system.cpu.BPredUnit.BTBHits 8568490 # Number of BTB hits
system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
system.cpu.BPredUnit.usedRAS 1988710 # Number of times the RAS was used to get a target.
system.cpu.BPredUnit.RASInCorrect 35321 # Number of incorrect RAS predictions.
system.cpu.fetch.icacheStallCycles 14916531 # Number of cycles fetch is stalled on an Icache miss
system.cpu.fetch.Insts 105870429 # Number of instructions fetch has processed
system.cpu.fetch.Branches 16631874 # Number of branches that fetch encountered
system.cpu.fetch.predictedBranches 10557200 # Number of branches that fetch has predicted taken
system.cpu.fetch.Cycles 20627655 # Number of cycles fetch has run and was not squashing or blocked
system.cpu.fetch.SquashCycles 2038131 # Number of cycles fetch has spent squashing
system.cpu.fetch.BlockedCycles 4875496 # Number of cycles fetch has spent blocked
system.cpu.fetch.MiscStallCycles 5851 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
system.cpu.fetch.PendingTrapStallCycles 284921 # Number of stall cycles due to pending traps
system.cpu.fetch.CacheLines 13891710 # Number of cache lines fetched
system.cpu.fetch.IcacheSquashes 223928 # Number of outstanding Icache misses that were squashed
system.cpu.fetch.rateDist::samples 42166283 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::mean 2.510784 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::stdev 3.107272 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::0 21538628 51.08% 51.08% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::1 2127742 5.05% 56.13% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::2 1681102 3.99% 60.11% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::3 1999349 4.74% 64.85% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::4 3923245 9.30% 74.16% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::5 1939114 4.60% 78.76% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::6 766205 1.82% 80.57% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::7 1130528 2.68% 83.26% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::8 7060370 16.74% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::total 42166283 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.branchRate 0.390769 # Number of branch fetches per cycle
system.cpu.fetch.rate 2.487449 # Number of inst fetches per cycle
system.cpu.decode.IdleCycles 15993014 # Number of cycles decode is idle
system.cpu.decode.BlockedCycles 4441023 # Number of cycles decode is blocked
system.cpu.decode.RunCycles 19696798 # Number of cycles decode is running
system.cpu.decode.UnblockCycles 677140 # Number of cycles decode is unblocking
system.cpu.decode.SquashCycles 1358308 # Number of cycles decode is squashing
system.cpu.decode.BranchResolved 3731142 # Number of times decode resolved a branch
system.cpu.decode.BranchMispred 99597 # Number of times decode detected a branch misprediction
system.cpu.decode.DecodedInsts 104002025 # Number of instructions handled by decode
system.cpu.decode.SquashedInsts 279031 # Number of squashed instructions handled by decode
system.cpu.rename.SquashCycles 1358308 # Number of cycles rename is squashing
system.cpu.rename.IdleCycles 16480266 # Number of cycles rename is idle
system.cpu.rename.BlockCycles 2358783 # Number of cycles rename is blocking
system.cpu.rename.serializeStallCycles 84134 # count of cycles rename stalled for serializing inst
system.cpu.rename.RunCycles 19842827 # Number of cycles rename is running
system.cpu.rename.UnblockCycles 2041965 # Number of cycles rename is unblocking
system.cpu.rename.RenamedInsts 102626564 # Number of instructions processed by rename
system.cpu.rename.ROBFullEvents 182 # Number of times rename has blocked due to ROB full
system.cpu.rename.IQFullEvents 2800 # Number of times rename has blocked due to IQ full
system.cpu.rename.LSQFullEvents 1928739 # Number of times rename has blocked due to LSQ full
system.cpu.rename.RenamedOperands 61750639 # Number of destination operands rename has renamed
system.cpu.rename.RenameLookups 123717887 # Number of register rename lookups that rename has made
system.cpu.rename.int_rename_lookups 123241434 # Number of integer rename lookups
system.cpu.rename.fp_rename_lookups 476453 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 52546881 # Number of HB maps that are committed
system.cpu.rename.UndoneMaps 9203758 # Number of HB maps that are undone due to squashing
system.cpu.rename.serializingInsts 5461 # count of serializing insts renamed
system.cpu.rename.tempSerializingInsts 5458 # count of temporary serializing insts renamed
system.cpu.rename.skidInsts 4160134 # count of insts added to the skid buffer
system.cpu.memDep0.insertedLoads 23154536 # Number of loads inserted to the mem dependence unit.
system.cpu.memDep0.insertedStores 16249616 # Number of stores inserted to the mem dependence unit.
system.cpu.memDep0.conflictingLoads 1221790 # Number of conflicting loads.
system.cpu.memDep0.conflictingStores 569270 # Number of conflicting stores.
system.cpu.iq.iqInstsAdded 90755871 # Number of instructions added to the IQ (excludes non-spec)
system.cpu.iq.iqNonSpecInstsAdded 5414 # Number of non-speculative instructions added to the IQ
system.cpu.iq.iqInstsIssued 88285827 # Number of instructions issued
system.cpu.iq.iqSquashedInstsIssued 101429 # Number of squashed instructions issued
system.cpu.iq.iqSquashedInstsExamined 10871074 # Number of squashed instructions iterated over during squash; mainly for profiling
system.cpu.iq.iqSquashedOperandsExamined 4987897 # Number of squashed operands that are examined and possibly removed from graph
system.cpu.iq.iqSquashedNonSpecRemoved 831 # Number of squashed non-spec instructions that were removed
system.cpu.iq.issued_per_cycle::samples 42166283 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::mean 2.093754 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::stdev 2.072730 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::0 13277522 31.49% 31.49% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::1 7349165 17.43% 48.92% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::2 5870534 13.92% 62.84% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::3 4909942 11.64% 74.48% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::4 4829345 11.45% 85.94% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::5 2472819 5.86% 91.80% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::6 1859151 4.41% 96.21% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::7 1153053 2.73% 98.95% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::8 444752 1.05% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::total 42166283 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IntAlu 104351 5.76% 5.76% # attempts to use FU when none available
system.cpu.iq.fu_full::IntMult 1 0.00% 5.76% # attempts to use FU when none available
system.cpu.iq.fu_full::IntDiv 0 0.00% 5.76% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatAdd 0 0.00% 5.76% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatCmp 0 0.00% 5.76% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatCvt 0 0.00% 5.76% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatMult 0 0.00% 5.76% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatDiv 0 0.00% 5.76% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatSqrt 0 0.00% 5.76% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAdd 0 0.00% 5.76% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 5.76% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdAlu 0 0.00% 5.76% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdCmp 0 0.00% 5.76% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdCvt 0 0.00% 5.76% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMisc 0 0.00% 5.76% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMult 0 0.00% 5.76% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 5.76% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdShift 0 0.00% 5.76% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 5.76% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdSqrt 0 0.00% 5.76% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 5.76% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 5.76% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 5.76% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 5.76% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 5.76% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 5.76% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 5.76% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 5.76% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 5.76% # attempts to use FU when none available
system.cpu.iq.fu_full::MemRead 742075 40.96% 46.72% # attempts to use FU when none available
system.cpu.iq.fu_full::MemWrite 965203 53.28% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
system.cpu.iq.FU_type_0::IntAlu 49336133 55.88% 55.88% # Type of FU issued
system.cpu.iq.FU_type_0::IntMult 44096 0.05% 55.93% # Type of FU issued
system.cpu.iq.FU_type_0::IntDiv 0 0.00% 55.93% # Type of FU issued
system.cpu.iq.FU_type_0::FloatAdd 126791 0.14% 56.08% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCmp 88 0.00% 56.08% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCvt 127304 0.14% 56.22% # Type of FU issued
system.cpu.iq.FU_type_0::FloatMult 53 0.00% 56.22% # Type of FU issued
system.cpu.iq.FU_type_0::FloatDiv 38913 0.04% 56.26% # Type of FU issued
system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 56.26% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 56.26% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 56.26% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 56.26% # Type of FU issued
system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 56.26% # Type of FU issued
system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 56.26% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 56.26% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMult 0 0.00% 56.26% # Type of FU issued
system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 56.26% # Type of FU issued
system.cpu.iq.FU_type_0::SimdShift 0 0.00% 56.26% # Type of FU issued
system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 56.26% # Type of FU issued
system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 56.26% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 56.26% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 56.26% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 56.26% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 56.26% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 56.26% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 56.26% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 56.26% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 56.26% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 56.26% # Type of FU issued
system.cpu.iq.FU_type_0::MemRead 22760648 25.78% 82.04% # Type of FU issued
system.cpu.iq.FU_type_0::MemWrite 15851801 17.96% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::total 88285827 # Type of FU issued
system.cpu.iq.rate 2.074295 # Inst issue rate
system.cpu.iq.fu_busy_cnt 1811630 # FU busy when requested
system.cpu.iq.fu_busy_rate 0.020520 # FU busy rate (busy events/executed inst)
system.cpu.iq.int_inst_queue_reads 220029766 # Number of integer instruction queue reads
system.cpu.iq.int_inst_queue_writes 101198436 # Number of integer instruction queue writes
system.cpu.iq.int_inst_queue_wakeup_accesses 86307444 # Number of integer instruction queue wakeup accesses
system.cpu.iq.fp_inst_queue_reads 621230 # Number of floating instruction queue reads
system.cpu.iq.fp_inst_queue_writes 457830 # Number of floating instruction queue writes
system.cpu.iq.fp_inst_queue_wakeup_accesses 302539 # Number of floating instruction queue wakeup accesses
system.cpu.iq.int_alu_accesses 89786725 # Number of integer alu accesses
system.cpu.iq.fp_alu_accesses 310732 # Number of floating point alu accesses
system.cpu.iew.lsq.thread0.forwLoads 1421646 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
system.cpu.iew.lsq.thread0.squashedLoads 2877898 # Number of loads squashed
system.cpu.iew.lsq.thread0.ignoredResponses 4388 # Number of memory responses ignored because the instruction is squashed
system.cpu.iew.lsq.thread0.memOrderViolation 24438 # Number of memory ordering violations
system.cpu.iew.lsq.thread0.squashedStores 1636239 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
system.cpu.iew.lsq.thread0.rescheduledLoads 1319 # Number of loads that were rescheduled
system.cpu.iew.lsq.thread0.cacheBlocked 40 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
system.cpu.iew.iewSquashCycles 1358308 # Number of cycles IEW is squashing
system.cpu.iew.iewBlockCycles 1393023 # Number of cycles IEW is blocking
system.cpu.iew.iewUnblockCycles 60290 # Number of cycles IEW is unblocking
system.cpu.iew.iewDispatchedInsts 100252216 # Number of instructions dispatched to IQ
system.cpu.iew.iewDispSquashedInsts 329475 # Number of squashed instructions skipped by dispatch
system.cpu.iew.iewDispLoadInsts 23154536 # Number of dispatched load instructions
system.cpu.iew.iewDispStoreInsts 16249616 # Number of dispatched store instructions
system.cpu.iew.iewDispNonSpecInsts 5414 # Number of dispatched non-speculative instructions
system.cpu.iew.iewIQFullEvents 42581 # Number of times the IQ has become full, causing a stall
system.cpu.iew.iewLSQFullEvents 713 # Number of times the LSQ has become full, causing a stall
system.cpu.iew.memOrderViolationEvents 24438 # Number of memory order violations
system.cpu.iew.predictedTakenIncorrect 304612 # Number of branches that were predicted taken incorrectly
system.cpu.iew.predictedNotTakenIncorrect 116704 # Number of branches that were predicted not taken incorrectly
system.cpu.iew.branchMispredicts 421316 # Number of branch mispredicts detected at execute
system.cpu.iew.iewExecutedInsts 87314896 # Number of executed instructions
system.cpu.iew.iewExecLoadInsts 22523751 # Number of load instructions executed
system.cpu.iew.iewExecSquashedInsts 970931 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
system.cpu.iew.exec_nop 9490931 # number of nop insts executed
system.cpu.iew.exec_refs 38189606 # number of memory reference insts executed
system.cpu.iew.exec_branches 15067894 # Number of branches executed
system.cpu.iew.exec_stores 15665855 # Number of stores executed
system.cpu.iew.exec_rate 2.051482 # Inst execution rate
system.cpu.iew.wb_sent 87005186 # cumulative count of insts sent to commit
system.cpu.iew.wb_count 86609983 # cumulative count of insts written-back
system.cpu.iew.wb_producers 32995140 # num instructions producing a value
system.cpu.iew.wb_consumers 43003754 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
system.cpu.iew.wb_rate 2.034920 # insts written-back per cycle
system.cpu.iew.wb_fanout 0.767262 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
system.cpu.commit.commitCommittedInsts 88340672 # The number of committed instructions
system.cpu.commit.commitSquashedInsts 8883927 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 4583 # The number of times commit has been forced to stall to communicate backwards
system.cpu.commit.branchMispredicts 366786 # The number of times a branch was mispredicted
system.cpu.commit.committed_per_cycle::samples 40807975 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::mean 2.164789 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::stdev 2.804222 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::0 17689673 43.35% 43.35% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::1 7101779 17.40% 60.75% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::2 3525291 8.64% 69.39% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::3 2171268 5.32% 74.71% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::4 2044082 5.01% 79.72% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::5 1229518 3.01% 82.73% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::6 1144487 2.80% 85.54% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::7 731349 1.79% 87.33% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::8 5170528 12.67% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::total 40807975 # Number of insts commited each cycle
system.cpu.commit.count 88340672 # Number of instructions committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
system.cpu.commit.refs 34890015 # Number of memory references committed
system.cpu.commit.loads 20276638 # Number of loads committed
system.cpu.commit.membars 0 # Number of memory barriers committed
system.cpu.commit.branches 13754477 # Number of branches committed
system.cpu.commit.fp_insts 267754 # Number of committed floating point instructions.
system.cpu.commit.int_insts 77942044 # Number of committed integer instructions.
system.cpu.commit.function_calls 1661057 # Number of function calls committed.
system.cpu.commit.bw_lim_events 5170528 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
system.cpu.rob.rob_reads 131544704 # The number of ROB reads
system.cpu.rob.rob_writes 195810643 # The number of ROB writes
system.cpu.timesIdled 15962 # Number of times that the entire CPU went into an idle state and unscheduled itself
system.cpu.idleCycles 395570 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 79591756 # Number of Instructions Simulated
system.cpu.committedInsts_total 79591756 # Number of Instructions Simulated
system.cpu.cpi 0.534752 # CPI: Cycles Per Instruction
system.cpu.cpi_total 0.534752 # CPI: Total CPI of All Threads
system.cpu.ipc 1.870026 # IPC: Instructions Per Cycle
system.cpu.ipc_total 1.870026 # IPC: Total IPC of All Threads
system.cpu.int_regfile_reads 115501345 # number of integer regfile reads
system.cpu.int_regfile_writes 57352944 # number of integer regfile writes
system.cpu.fp_regfile_reads 252582 # number of floating regfile reads
system.cpu.fp_regfile_writes 251221 # number of floating regfile writes
system.cpu.misc_regfile_reads 38138 # number of misc regfile reads
system.cpu.misc_regfile_writes 1 # number of misc regfile writes
system.cpu.icache.replacements 88299 # number of replacements
system.cpu.icache.tagsinuse 1927.175283 # Cycle average of tags in use
system.cpu.icache.total_refs 13796878 # Total number of references to valid blocks.
system.cpu.icache.sampled_refs 90347 # Sample count of references to valid blocks.
system.cpu.icache.avg_refs 152.709863 # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle 17859322000 # Cycle when the warmup percentage was hit.
system.cpu.icache.occ_blocks::0 1927.175283 # Average occupied blocks per context
system.cpu.icache.occ_percent::0 0.941004 # Average percentage of cache occupancy
system.cpu.icache.ReadReq_hits 13796878 # number of ReadReq hits
system.cpu.icache.demand_hits 13796878 # number of demand (read+write) hits
system.cpu.icache.overall_hits 13796878 # number of overall hits
system.cpu.icache.ReadReq_misses 94832 # number of ReadReq misses
system.cpu.icache.demand_misses 94832 # number of demand (read+write) misses
system.cpu.icache.overall_misses 94832 # number of overall misses
system.cpu.icache.ReadReq_miss_latency 914342000 # number of ReadReq miss cycles
system.cpu.icache.demand_miss_latency 914342000 # number of demand (read+write) miss cycles
system.cpu.icache.overall_miss_latency 914342000 # number of overall miss cycles
system.cpu.icache.ReadReq_accesses 13891710 # number of ReadReq accesses(hits+misses)
system.cpu.icache.demand_accesses 13891710 # number of demand (read+write) accesses
system.cpu.icache.overall_accesses 13891710 # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate 0.006827 # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate 0.006827 # miss rate for demand accesses
system.cpu.icache.overall_miss_rate 0.006827 # miss rate for overall accesses
system.cpu.icache.ReadReq_avg_miss_latency 9641.703223 # average ReadReq miss latency
system.cpu.icache.demand_avg_miss_latency 9641.703223 # average overall miss latency
system.cpu.icache.overall_avg_miss_latency 9641.703223 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
system.cpu.icache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
system.cpu.icache.writebacks 0 # number of writebacks
system.cpu.icache.ReadReq_mshr_hits 4484 # number of ReadReq MSHR hits
system.cpu.icache.demand_mshr_hits 4484 # number of demand (read+write) MSHR hits
system.cpu.icache.overall_mshr_hits 4484 # number of overall MSHR hits
system.cpu.icache.ReadReq_mshr_misses 90348 # number of ReadReq MSHR misses
system.cpu.icache.demand_mshr_misses 90348 # number of demand (read+write) MSHR misses
system.cpu.icache.overall_mshr_misses 90348 # number of overall MSHR misses
system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
system.cpu.icache.ReadReq_mshr_miss_latency 542867000 # number of ReadReq MSHR miss cycles
system.cpu.icache.demand_mshr_miss_latency 542867000 # number of demand (read+write) MSHR miss cycles
system.cpu.icache.overall_mshr_miss_latency 542867000 # number of overall MSHR miss cycles
system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
system.cpu.icache.ReadReq_mshr_miss_rate 0.006504 # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate 0.006504 # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate 0.006504 # mshr miss rate for overall accesses
system.cpu.icache.ReadReq_avg_mshr_miss_latency 6008.622216 # average ReadReq mshr miss latency
system.cpu.icache.demand_avg_mshr_miss_latency 6008.622216 # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_miss_latency 6008.622216 # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.dcache.replacements 201353 # number of replacements
system.cpu.dcache.tagsinuse 4076.179768 # Cycle average of tags in use
system.cpu.dcache.total_refs 34205173 # Total number of references to valid blocks.
system.cpu.dcache.sampled_refs 205449 # Sample count of references to valid blocks.
system.cpu.dcache.avg_refs 166.489849 # Average number of references to valid blocks.
system.cpu.dcache.warmup_cycle 157412000 # Cycle when the warmup percentage was hit.
system.cpu.dcache.occ_blocks::0 4076.179768 # Average occupied blocks per context
system.cpu.dcache.occ_percent::0 0.995161 # Average percentage of cache occupancy
system.cpu.dcache.ReadReq_hits 20626522 # number of ReadReq hits
system.cpu.dcache.WriteReq_hits 13578601 # number of WriteReq hits
system.cpu.dcache.LoadLockedReq_hits 50 # number of LoadLockedReq hits
system.cpu.dcache.demand_hits 34205123 # number of demand (read+write) hits
system.cpu.dcache.overall_hits 34205123 # number of overall hits
system.cpu.dcache.ReadReq_misses 256524 # number of ReadReq misses
system.cpu.dcache.WriteReq_misses 1034776 # number of WriteReq misses
system.cpu.dcache.demand_misses 1291300 # number of demand (read+write) misses
system.cpu.dcache.overall_misses 1291300 # number of overall misses
system.cpu.dcache.ReadReq_miss_latency 8257183000 # number of ReadReq miss cycles
system.cpu.dcache.WriteReq_miss_latency 33901746500 # number of WriteReq miss cycles
system.cpu.dcache.demand_miss_latency 42158929500 # number of demand (read+write) miss cycles
system.cpu.dcache.overall_miss_latency 42158929500 # number of overall miss cycles
system.cpu.dcache.ReadReq_accesses 20883046 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses 14613377 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.LoadLockedReq_accesses 50 # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.demand_accesses 35496423 # number of demand (read+write) accesses
system.cpu.dcache.overall_accesses 35496423 # number of overall (read+write) accesses
system.cpu.dcache.ReadReq_miss_rate 0.012284 # miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_miss_rate 0.070810 # miss rate for WriteReq accesses
system.cpu.dcache.demand_miss_rate 0.036378 # miss rate for demand accesses
system.cpu.dcache.overall_miss_rate 0.036378 # miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_miss_latency 32188.734777 # average ReadReq miss latency
system.cpu.dcache.WriteReq_avg_miss_latency 32762.401235 # average WriteReq miss latency
system.cpu.dcache.demand_avg_miss_latency 32648.439170 # average overall miss latency
system.cpu.dcache.overall_avg_miss_latency 32648.439170 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 65000 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 27000 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 22 # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets 1 # number of cycles access was blocked
system.cpu.dcache.avg_blocked_cycles::no_mshrs 2954.545455 # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets 27000 # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
system.cpu.dcache.writebacks 161616 # number of writebacks
system.cpu.dcache.ReadReq_mshr_hits 194474 # number of ReadReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits 891377 # number of WriteReq MSHR hits
system.cpu.dcache.demand_mshr_hits 1085851 # number of demand (read+write) MSHR hits
system.cpu.dcache.overall_mshr_hits 1085851 # number of overall MSHR hits
system.cpu.dcache.ReadReq_mshr_misses 62050 # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses 143399 # number of WriteReq MSHR misses
system.cpu.dcache.demand_mshr_misses 205449 # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses 205449 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
system.cpu.dcache.ReadReq_mshr_miss_latency 1277837500 # number of ReadReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_latency 4733841000 # number of WriteReq MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_latency 6011678500 # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_latency 6011678500 # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
system.cpu.dcache.ReadReq_mshr_miss_rate 0.002971 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate 0.009813 # mshr miss rate for WriteReq accesses
system.cpu.dcache.demand_mshr_miss_rate 0.005788 # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate 0.005788 # mshr miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_mshr_miss_latency 20593.674456 # average ReadReq mshr miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 33011.673722 # average WriteReq mshr miss latency
system.cpu.dcache.demand_avg_mshr_miss_latency 29261.171872 # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency 29261.171872 # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.replacements 149117 # number of replacements
system.cpu.l2cache.tagsinuse 18922.306950 # Cycle average of tags in use
system.cpu.l2cache.total_refs 136795 # Total number of references to valid blocks.
system.cpu.l2cache.sampled_refs 174479 # Sample count of references to valid blocks.
system.cpu.l2cache.avg_refs 0.784020 # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
system.cpu.l2cache.occ_blocks::0 3199.290629 # Average occupied blocks per context
system.cpu.l2cache.occ_blocks::1 15723.016321 # Average occupied blocks per context
system.cpu.l2cache.occ_percent::0 0.097635 # Average percentage of cache occupancy
system.cpu.l2cache.occ_percent::1 0.479828 # Average percentage of cache occupancy
system.cpu.l2cache.ReadReq_hits 108324 # number of ReadReq hits
system.cpu.l2cache.Writeback_hits 161616 # number of Writeback hits
system.cpu.l2cache.ReadExReq_hits 12021 # number of ReadExReq hits
system.cpu.l2cache.demand_hits 120345 # number of demand (read+write) hits
system.cpu.l2cache.overall_hits 120345 # number of overall hits
system.cpu.l2cache.ReadReq_misses 44045 # number of ReadReq misses
system.cpu.l2cache.ReadExReq_misses 131407 # number of ReadExReq misses
system.cpu.l2cache.demand_misses 175452 # number of demand (read+write) misses
system.cpu.l2cache.overall_misses 175452 # number of overall misses
system.cpu.l2cache.ReadReq_miss_latency 1515912500 # number of ReadReq miss cycles
system.cpu.l2cache.ReadExReq_miss_latency 4525567500 # number of ReadExReq miss cycles
system.cpu.l2cache.demand_miss_latency 6041480000 # number of demand (read+write) miss cycles
system.cpu.l2cache.overall_miss_latency 6041480000 # number of overall miss cycles
system.cpu.l2cache.ReadReq_accesses 152369 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.Writeback_accesses 161616 # number of Writeback accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses 143428 # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.demand_accesses 295797 # number of demand (read+write) accesses
system.cpu.l2cache.overall_accesses 295797 # number of overall (read+write) accesses
system.cpu.l2cache.ReadReq_miss_rate 0.289068 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_miss_rate 0.916188 # miss rate for ReadExReq accesses
system.cpu.l2cache.demand_miss_rate 0.593150 # miss rate for demand accesses
system.cpu.l2cache.overall_miss_rate 0.593150 # miss rate for overall accesses
system.cpu.l2cache.ReadReq_avg_miss_latency 34417.357248 # average ReadReq miss latency
system.cpu.l2cache.ReadExReq_avg_miss_latency 34439.318301 # average ReadExReq miss latency
system.cpu.l2cache.demand_avg_miss_latency 34433.805257 # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency 34433.805257 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 1000 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 1 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_mshrs 1000 # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
system.cpu.l2cache.writebacks 120521 # number of writebacks
system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
system.cpu.l2cache.ReadReq_mshr_misses 44045 # number of ReadReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses 131407 # number of ReadExReq MSHR misses
system.cpu.l2cache.demand_mshr_misses 175452 # number of demand (read+write) MSHR misses
system.cpu.l2cache.overall_mshr_misses 175452 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
system.cpu.l2cache.ReadReq_mshr_miss_latency 1367450000 # number of ReadReq MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_latency 4118334500 # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency 5485784500 # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency 5485784500 # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate 0.289068 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate 0.916188 # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.demand_mshr_miss_rate 0.593150 # mshr miss rate for demand accesses
system.cpu.l2cache.overall_mshr_miss_rate 0.593150 # mshr miss rate for overall accesses
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31046.656828 # average ReadReq mshr miss latency
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31340.297701 # average ReadExReq mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency 31266.582883 # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency 31266.582883 # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
|