blob: cfecc80fb5119dc7a76e3954156ab6cc036f2266 (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
|
---------- Begin Simulation Statistics ----------
global.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
global.BPredUnit.BTBHits 295818465 # Number of BTB hits
global.BPredUnit.BTBLookups 304122978 # Number of BTB lookups
global.BPredUnit.RASInCorrect 117 # Number of incorrect RAS predictions.
global.BPredUnit.condIncorrect 19402485 # Number of conditional branches incorrect
global.BPredUnit.condPredicted 254075805 # Number of conditional branches predicted
global.BPredUnit.lookups 329612468 # Number of BP lookups
global.BPredUnit.usedRAS 23323532 # Number of times the RAS was used to get a target.
host_inst_rate 97496 # Simulator instruction rate (inst/s)
host_mem_usage 329184 # Number of bytes of host memory used
host_seconds 17806.38 # Real time elapsed on the host
host_tick_rate 36626304 # Simulator tick rate (ticks/s)
memdepunit.memDep.conflictingLoads 70242096 # Number of conflicting loads.
memdepunit.memDep.conflictingStores 35756687 # Number of conflicting stores.
memdepunit.memDep.insertedLoads 594298118 # Number of loads inserted to the mem dependence unit.
memdepunit.memDep.insertedStores 221596838 # Number of stores inserted to the mem dependence unit.
sim_freq 1000000000000 # Frequency of simulated ticks
sim_insts 1736043781 # Number of instructions simulated
sim_seconds 0.652182 # Number of seconds simulated
sim_ticks 652181935500 # Number of ticks simulated
system.cpu.commit.COM:branches 214632552 # Number of branches committed
system.cpu.commit.COM:bw_lim_events 63182611 # number cycles where commit BW limit reached
system.cpu.commit.COM:bw_limited 0 # number of insts not committed due to BW limits
system.cpu.commit.COM:committed_per_cycle.start_dist # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle.samples 1232005757
system.cpu.commit.COM:committed_per_cycle.min_value 0
0 589160016 4782.12%
1 261470532 2122.32%
2 125479748 1018.50%
3 79571868 645.87%
4 48773289 395.89%
5 29278259 237.65%
6 23936883 194.29%
7 11152551 90.52%
8 63182611 512.84%
system.cpu.commit.COM:committed_per_cycle.max_value 8
system.cpu.commit.COM:committed_per_cycle.end_dist
system.cpu.commit.COM:count 1819780126 # Number of instructions committed
system.cpu.commit.COM:loads 445666361 # Number of loads committed
system.cpu.commit.COM:membars 0 # Number of memory barriers committed
system.cpu.commit.COM:refs 606571343 # Number of memory references committed
system.cpu.commit.COM:swp_count 0 # Number of s/w prefetches committed
system.cpu.commit.branchMispredicts 19401982 # The number of times a branch was mispredicted
system.cpu.commit.commitCommittedInsts 1819780126 # The number of committed instructions
system.cpu.commit.commitNonSpecStalls 29 # The number of times commit has been forced to stall to communicate backwards
system.cpu.commit.commitSquashedInsts 475043649 # The number of squashed insts skipped by commit
system.cpu.committedInsts 1736043781 # Number of Instructions Simulated
system.cpu.committedInsts_total 1736043781 # Number of Instructions Simulated
system.cpu.cpi 0.751343 # CPI: Cycles Per Instruction
system.cpu.cpi_total 0.751343 # CPI: Total CPI of All Threads
system.cpu.dcache.LoadLockedReq_accesses 3 # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.LoadLockedReq_avg_miss_latency 7500 # average LoadLockedReq miss latency
system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency 5500 # average LoadLockedReq mshr miss latency
system.cpu.dcache.LoadLockedReq_hits 2 # number of LoadLockedReq hits
system.cpu.dcache.LoadLockedReq_miss_latency 7500 # number of LoadLockedReq miss cycles
system.cpu.dcache.LoadLockedReq_miss_rate 0.333333 # miss rate for LoadLockedReq accesses
system.cpu.dcache.LoadLockedReq_misses 1 # number of LoadLockedReq misses
system.cpu.dcache.LoadLockedReq_mshr_miss_latency 5500 # number of LoadLockedReq MSHR miss cycles
system.cpu.dcache.LoadLockedReq_mshr_miss_rate 0.333333 # mshr miss rate for LoadLockedReq accesses
system.cpu.dcache.LoadLockedReq_mshr_misses 1 # number of LoadLockedReq MSHR misses
system.cpu.dcache.ReadReq_accesses 511397910 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.ReadReq_avg_miss_latency 5961.540286 # average ReadReq miss latency
system.cpu.dcache.ReadReq_avg_mshr_miss_latency 3155.891925 # average ReadReq mshr miss latency
system.cpu.dcache.ReadReq_hits 504123428 # number of ReadReq hits
system.cpu.dcache.ReadReq_miss_latency 43367117500 # number of ReadReq miss cycles
system.cpu.dcache.ReadReq_miss_rate 0.014225 # miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_misses 7274482 # number of ReadReq misses
system.cpu.dcache.ReadReq_mshr_hits 1270693 # number of ReadReq MSHR hits
system.cpu.dcache.ReadReq_mshr_miss_latency 22957479000 # number of ReadReq MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate 0.014225 # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_misses 7274482 # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_accesses 158841743 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_avg_miss_latency 13698.127588 # average WriteReq miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 7375.596927 # average WriteReq mshr miss latency
system.cpu.dcache.WriteReq_hits 156593123 # number of WriteReq hits
system.cpu.dcache.WriteReq_miss_latency 30801883656 # number of WriteReq miss cycles
system.cpu.dcache.WriteReq_miss_rate 0.014156 # miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_misses 2248620 # number of WriteReq misses
system.cpu.dcache.WriteReq_mshr_hits 1886759 # number of WriteReq MSHR hits
system.cpu.dcache.WriteReq_mshr_miss_latency 16584914763 # number of WriteReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_rate 0.014156 # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_misses 2248620 # number of WriteReq MSHR misses
system.cpu.dcache.avg_blocked_cycles_no_mshrs 1503.843690 # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles_no_targets 1667.900476 # average number of cycles each access was blocked
system.cpu.dcache.avg_refs 72.176220 # Average number of references to valid blocks.
system.cpu.dcache.blocked_no_mshrs 32186 # number of cycles access was blocked
system.cpu.dcache.blocked_no_targets 65110 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles_no_mshrs 48402713 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles_no_targets 108597000 # number of cycles access was blocked
system.cpu.dcache.cache_copies 0 # number of cache copies performed
system.cpu.dcache.demand_accesses 670239653 # number of demand (read+write) accesses
system.cpu.dcache.demand_avg_miss_latency 7788.323716 # average overall miss latency
system.cpu.dcache.demand_avg_mshr_miss_latency 4152.259816 # average overall mshr miss latency
system.cpu.dcache.demand_hits 660716551 # number of demand (read+write) hits
system.cpu.dcache.demand_miss_latency 74169001156 # number of demand (read+write) miss cycles
system.cpu.dcache.demand_miss_rate 0.014209 # miss rate for demand accesses
system.cpu.dcache.demand_misses 9523102 # number of demand (read+write) misses
system.cpu.dcache.demand_mshr_hits 3157452 # number of demand (read+write) MSHR hits
system.cpu.dcache.demand_mshr_miss_latency 39542393763 # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_rate 0.014209 # mshr miss rate for demand accesses
system.cpu.dcache.demand_mshr_misses 9523102 # number of demand (read+write) MSHR misses
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.dcache.overall_accesses 670239653 # number of overall (read+write) accesses
system.cpu.dcache.overall_avg_miss_latency 7788.323716 # average overall miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency 4152.259816 # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_uncacheable_latency <err: div-0> # average overall mshr uncacheable latency
system.cpu.dcache.overall_hits 660716551 # number of overall hits
system.cpu.dcache.overall_miss_latency 74169001156 # number of overall miss cycles
system.cpu.dcache.overall_miss_rate 0.014209 # miss rate for overall accesses
system.cpu.dcache.overall_misses 9523102 # number of overall misses
system.cpu.dcache.overall_mshr_hits 3157452 # number of overall MSHR hits
system.cpu.dcache.overall_mshr_miss_latency 39542393763 # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_rate 0.014209 # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_misses 9523102 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
system.cpu.dcache.prefetcher.num_hwpf_already_in_cache 0 # number of hwpf that were already in the cache
system.cpu.dcache.prefetcher.num_hwpf_already_in_mshr 0 # number of hwpf that were already in mshr
system.cpu.dcache.prefetcher.num_hwpf_already_in_prefetcher 0 # number of hwpf that were already in the prefetch queue
system.cpu.dcache.prefetcher.num_hwpf_evicted 0 # number of hwpf removed due to no buffer left
system.cpu.dcache.prefetcher.num_hwpf_identified 0 # number of hwpf identified
system.cpu.dcache.prefetcher.num_hwpf_issued 0 # number of hwpf issued
system.cpu.dcache.prefetcher.num_hwpf_removed_MSHR_hit 0 # number of hwpf removed because MSHR allocated
system.cpu.dcache.prefetcher.num_hwpf_span_page 0 # number of hwpf spanning a virtual page
system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss 0 # number of hwpf that got squashed due to a miss aborting calculation time
system.cpu.dcache.replacements 9155159 # number of replacements
system.cpu.dcache.sampled_refs 9159255 # Sample count of references to valid blocks.
system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
system.cpu.dcache.tagsinuse 4084.262567 # Cycle average of tags in use
system.cpu.dcache.total_refs 661080401 # Total number of references to valid blocks.
system.cpu.dcache.warmup_cycle 6949510000 # Cycle when the warmup percentage was hit.
system.cpu.dcache.writebacks 2245532 # number of writebacks
system.cpu.decode.DECODE:BlockedCycles 20296019 # Number of cycles decode is blocked
system.cpu.decode.DECODE:BranchMispred 568 # Number of times decode detected a branch misprediction
system.cpu.decode.DECODE:BranchResolved 51416617 # Number of times decode resolved a branch
system.cpu.decode.DECODE:DecodedInsts 2683518542 # Number of instructions handled by decode
system.cpu.decode.DECODE:IdleCycles 684337640 # Number of cycles decode is idle
system.cpu.decode.DECODE:RunCycles 525337430 # Number of cycles decode is running
system.cpu.decode.DECODE:SquashCycles 72357917 # Number of cycles decode is squashing
system.cpu.decode.DECODE:SquashedInsts 1672 # Number of squashed instructions handled by decode
system.cpu.decode.DECODE:UnblockCycles 2034669 # Number of cycles decode is unblocking
system.cpu.dtb.accesses 758199856 # DTB accesses
system.cpu.dtb.acv 0 # DTB access violations
system.cpu.dtb.hits 743488243 # DTB hits
system.cpu.dtb.misses 14711613 # DTB misses
system.cpu.dtb.read_accesses 558546548 # DTB read accesses
system.cpu.dtb.read_acv 0 # DTB read access violations
system.cpu.dtb.read_hits 549772416 # DTB read hits
system.cpu.dtb.read_misses 8774132 # DTB read misses
system.cpu.dtb.write_accesses 199653308 # DTB write accesses
system.cpu.dtb.write_acv 0 # DTB write access violations
system.cpu.dtb.write_hits 193715827 # DTB write hits
system.cpu.dtb.write_misses 5937481 # DTB write misses
system.cpu.fetch.Branches 329612468 # Number of branches that fetch encountered
system.cpu.fetch.CacheLines 338613941 # Number of cache lines fetched
system.cpu.fetch.Cycles 876004177 # Number of cycles fetch has run and was not squashing or blocked
system.cpu.fetch.IcacheSquashes 8904316 # Number of outstanding Icache misses that were squashed
system.cpu.fetch.Insts 2731617625 # Number of instructions fetch has processed
system.cpu.fetch.SquashCycles 26354316 # Number of cycles fetch has spent squashing
system.cpu.fetch.branchRate 0.252700 # Number of branch fetches per cycle
system.cpu.fetch.icacheStallCycles 338613941 # Number of cycles fetch is stalled on an Icache miss
system.cpu.fetch.predictedBranches 319141997 # Number of branches that fetch has predicted taken
system.cpu.fetch.rate 2.094214 # Number of inst fetches per cycle
system.cpu.fetch.rateDist.start_dist # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist.samples 1304363675
system.cpu.fetch.rateDist.min_value 0
0 766973475 5880.06%
1 46084102 353.31%
2 31888422 244.47%
3 48880451 374.75%
4 119066916 912.84%
5 67245019 515.54%
6 45549495 349.21%
7 40080763 307.28%
8 138595032 1062.55%
system.cpu.fetch.rateDist.max_value 8
system.cpu.fetch.rateDist.end_dist
system.cpu.icache.ReadReq_accesses 338613861 # number of ReadReq accesses(hits+misses)
system.cpu.icache.ReadReq_avg_miss_latency 7795.580110 # average ReadReq miss latency
system.cpu.icache.ReadReq_avg_mshr_miss_latency 5439.226519 # average ReadReq mshr miss latency
system.cpu.icache.ReadReq_hits 338612956 # number of ReadReq hits
system.cpu.icache.ReadReq_miss_latency 7055000 # number of ReadReq miss cycles
system.cpu.icache.ReadReq_miss_rate 0.000003 # miss rate for ReadReq accesses
system.cpu.icache.ReadReq_misses 905 # number of ReadReq misses
system.cpu.icache.ReadReq_mshr_hits 80 # number of ReadReq MSHR hits
system.cpu.icache.ReadReq_mshr_miss_latency 4922500 # number of ReadReq MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate 0.000003 # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_misses 905 # number of ReadReq MSHR misses
system.cpu.icache.avg_blocked_cycles_no_mshrs <err: div-0> # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles_no_targets <err: div-0> # average number of cycles each access was blocked
system.cpu.icache.avg_refs 374157.962431 # Average number of references to valid blocks.
system.cpu.icache.blocked_no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles_no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles_no_targets 0 # number of cycles access was blocked
system.cpu.icache.cache_copies 0 # number of cache copies performed
system.cpu.icache.demand_accesses 338613861 # number of demand (read+write) accesses
system.cpu.icache.demand_avg_miss_latency 7795.580110 # average overall miss latency
system.cpu.icache.demand_avg_mshr_miss_latency 5439.226519 # average overall mshr miss latency
system.cpu.icache.demand_hits 338612956 # number of demand (read+write) hits
system.cpu.icache.demand_miss_latency 7055000 # number of demand (read+write) miss cycles
system.cpu.icache.demand_miss_rate 0.000003 # miss rate for demand accesses
system.cpu.icache.demand_misses 905 # number of demand (read+write) misses
system.cpu.icache.demand_mshr_hits 80 # number of demand (read+write) MSHR hits
system.cpu.icache.demand_mshr_miss_latency 4922500 # number of demand (read+write) MSHR miss cycles
system.cpu.icache.demand_mshr_miss_rate 0.000003 # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_misses 905 # number of demand (read+write) MSHR misses
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.icache.overall_accesses 338613861 # number of overall (read+write) accesses
system.cpu.icache.overall_avg_miss_latency 7795.580110 # average overall miss latency
system.cpu.icache.overall_avg_mshr_miss_latency 5439.226519 # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_uncacheable_latency <err: div-0> # average overall mshr uncacheable latency
system.cpu.icache.overall_hits 338612956 # number of overall hits
system.cpu.icache.overall_miss_latency 7055000 # number of overall miss cycles
system.cpu.icache.overall_miss_rate 0.000003 # miss rate for overall accesses
system.cpu.icache.overall_misses 905 # number of overall misses
system.cpu.icache.overall_mshr_hits 80 # number of overall MSHR hits
system.cpu.icache.overall_mshr_miss_latency 4922500 # number of overall MSHR miss cycles
system.cpu.icache.overall_mshr_miss_rate 0.000003 # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_misses 905 # number of overall MSHR misses
system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
system.cpu.icache.prefetcher.num_hwpf_already_in_cache 0 # number of hwpf that were already in the cache
system.cpu.icache.prefetcher.num_hwpf_already_in_mshr 0 # number of hwpf that were already in mshr
system.cpu.icache.prefetcher.num_hwpf_already_in_prefetcher 0 # number of hwpf that were already in the prefetch queue
system.cpu.icache.prefetcher.num_hwpf_evicted 0 # number of hwpf removed due to no buffer left
system.cpu.icache.prefetcher.num_hwpf_identified 0 # number of hwpf identified
system.cpu.icache.prefetcher.num_hwpf_issued 0 # number of hwpf issued
system.cpu.icache.prefetcher.num_hwpf_removed_MSHR_hit 0 # number of hwpf removed because MSHR allocated
system.cpu.icache.prefetcher.num_hwpf_span_page 0 # number of hwpf spanning a virtual page
system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss 0 # number of hwpf that got squashed due to a miss aborting calculation time
system.cpu.icache.replacements 1 # number of replacements
system.cpu.icache.sampled_refs 905 # Sample count of references to valid blocks.
system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
system.cpu.icache.tagsinuse 710.790129 # Cycle average of tags in use
system.cpu.icache.total_refs 338612956 # Total number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
system.cpu.icache.writebacks 0 # number of writebacks
system.cpu.idleCycles 197 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.iew.EXEC:branches 270601627 # Number of branches executed
system.cpu.iew.EXEC:nop 122950690 # number of nop insts executed
system.cpu.iew.EXEC:rate 1.695694 # Inst execution rate
system.cpu.iew.EXEC:refs 759488153 # number of memory reference insts executed
system.cpu.iew.EXEC:stores 199866169 # Number of stores executed
system.cpu.iew.EXEC:swp 0 # number of swp insts executed
system.cpu.iew.WB:consumers 1476471660 # num instructions consuming a value
system.cpu.iew.WB:count 2173120671 # cumulative count of insts written-back
system.cpu.iew.WB:fanout 0.814447 # average fanout of values written-back
system.cpu.iew.WB:penalized 0 # number of instrctions required to write to 'other' IQ
system.cpu.iew.WB:penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
system.cpu.iew.WB:producers 1202508134 # num instructions producing a value
system.cpu.iew.WB:rate 1.666039 # insts written-back per cycle
system.cpu.iew.WB:sent 2193819887 # cumulative count of insts sent to commit
system.cpu.iew.branchMispredicts 21036346 # Number of branch mispredicts detected at execute
system.cpu.iew.iewBlockCycles 890955 # Number of cycles IEW is blocking
system.cpu.iew.iewDispLoadInsts 594298118 # Number of dispatched load instructions
system.cpu.iew.iewDispNonSpecInsts 44 # Number of dispatched non-speculative instructions
system.cpu.iew.iewDispSquashedInsts 23367194 # Number of squashed instructions skipped by dispatch
system.cpu.iew.iewDispStoreInsts 221596838 # Number of dispatched store instructions
system.cpu.iew.iewDispatchedInsts 2498495898 # Number of instructions dispatched to IQ
system.cpu.iew.iewExecLoadInsts 559621984 # Number of load instructions executed
system.cpu.iew.iewExecSquashedInsts 40950985 # Number of squashed instructions skipped in execute
system.cpu.iew.iewExecutedInsts 2211801428 # Number of executed instructions
system.cpu.iew.iewIQFullEvents 13541 # Number of times the IQ has become full, causing a stall
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
system.cpu.iew.iewLSQFullEvents 2831 # Number of times the LSQ has become full, causing a stall
system.cpu.iew.iewSquashCycles 72357917 # Number of cycles IEW is squashing
system.cpu.iew.iewUnblockCycles 97673 # Number of cycles IEW is unblocking
system.cpu.iew.lsq.thread.0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
system.cpu.iew.lsq.thread.0.cacheBlocked 127122 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.lsq.thread.0.forwLoads 37060344 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread.0.ignoredResponses 338095 # Number of memory responses ignored because the instruction is squashed
system.cpu.iew.lsq.thread.0.invAddrLoads 0 # Number of loads ignored due to an invalid address
system.cpu.iew.lsq.thread.0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread.0.memOrderViolation 366768 # Number of memory ordering violations
system.cpu.iew.lsq.thread.0.rescheduledLoads 9 # Number of loads that were rescheduled
system.cpu.iew.lsq.thread.0.squashedLoads 148631757 # Number of loads squashed
system.cpu.iew.lsq.thread.0.squashedStores 60691856 # Number of stores squashed
system.cpu.iew.memOrderViolationEvents 366768 # Number of memory order violations
system.cpu.iew.predictedNotTakenIncorrect 707965 # Number of branches that were predicted not taken incorrectly
system.cpu.iew.predictedTakenIncorrect 20328381 # Number of branches that were predicted taken incorrectly
system.cpu.ipc 1.330951 # IPC: Instructions Per Cycle
system.cpu.ipc_total 1.330951 # IPC: Total IPC of All Threads
system.cpu.iq.ISSUE:FU_type_0 2252752413 # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0.start_dist
No_OpClass 0 0.00% # Type of FU issued
IntAlu 1478789273 65.64% # Type of FU issued
IntMult 88 0.00% # Type of FU issued
IntDiv 0 0.00% # Type of FU issued
FloatAdd 219 0.00% # Type of FU issued
FloatCmp 15 0.00% # Type of FU issued
FloatCvt 142 0.00% # Type of FU issued
FloatMult 14 0.00% # Type of FU issued
FloatDiv 24 0.00% # Type of FU issued
FloatSqrt 0 0.00% # Type of FU issued
MemRead 570630847 25.33% # Type of FU issued
MemWrite 203331791 9.03% # Type of FU issued
IprAccess 0 0.00% # Type of FU issued
InstPrefetch 0 0.00% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0.end_dist
system.cpu.iq.ISSUE:fu_busy_cnt 16520505 # FU busy when requested
system.cpu.iq.ISSUE:fu_busy_rate 0.007333 # FU busy rate (busy events/executed inst)
system.cpu.iq.ISSUE:fu_full.start_dist
No_OpClass 0 0.00% # attempts to use FU when none available
IntAlu 2435019 14.74% # attempts to use FU when none available
IntMult 0 0.00% # attempts to use FU when none available
IntDiv 0 0.00% # attempts to use FU when none available
FloatAdd 0 0.00% # attempts to use FU when none available
FloatCmp 0 0.00% # attempts to use FU when none available
FloatCvt 0 0.00% # attempts to use FU when none available
FloatMult 0 0.00% # attempts to use FU when none available
FloatDiv 0 0.00% # attempts to use FU when none available
FloatSqrt 0 0.00% # attempts to use FU when none available
MemRead 10615930 64.26% # attempts to use FU when none available
MemWrite 3469556 21.00% # attempts to use FU when none available
IprAccess 0 0.00% # attempts to use FU when none available
InstPrefetch 0 0.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full.end_dist
system.cpu.iq.ISSUE:issued_per_cycle.start_dist # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle.samples 1304363675
system.cpu.iq.ISSUE:issued_per_cycle.min_value 0
0 462770877 3547.87%
1 244714532 1876.12%
2 220402920 1689.74%
3 136161657 1043.89%
4 111417032 854.19%
5 74141239 568.41%
6 43153628 330.84%
7 9363341 71.78%
8 2238449 17.16%
system.cpu.iq.ISSUE:issued_per_cycle.max_value 8
system.cpu.iq.ISSUE:issued_per_cycle.end_dist
system.cpu.iq.ISSUE:rate 1.727089 # Inst issue rate
system.cpu.iq.iqInstsAdded 2375545164 # Number of instructions added to the IQ (excludes non-spec)
system.cpu.iq.iqInstsIssued 2252752413 # Number of instructions issued
system.cpu.iq.iqNonSpecInstsAdded 44 # Number of non-speculative instructions added to the IQ
system.cpu.iq.iqSquashedInstsExamined 626246255 # Number of squashed instructions iterated over during squash; mainly for profiling
system.cpu.iq.iqSquashedInstsIssued 560449 # Number of squashed instructions issued
system.cpu.iq.iqSquashedNonSpecRemoved 15 # Number of squashed non-spec instructions that were removed
system.cpu.iq.iqSquashedOperandsExamined 250981207 # Number of squashed operands that are examined and possibly removed from graph
system.cpu.itb.accesses 338613977 # ITB accesses
system.cpu.itb.acv 0 # ITB acv
system.cpu.itb.hits 338613941 # ITB hits
system.cpu.itb.misses 36 # ITB misses
system.cpu.l2cache.ReadExReq_accesses 1884773 # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_avg_miss_latency 4937.593280 # average ReadExReq miss latency
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 2937.593280 # average ReadExReq mshr miss latency
system.cpu.l2cache.ReadExReq_miss_latency 9306242500 # number of ReadExReq miss cycles
system.cpu.l2cache.ReadExReq_miss_rate 1 # miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_misses 1884773 # number of ReadExReq misses
system.cpu.l2cache.ReadExReq_mshr_miss_latency 5536696500 # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_rate 1 # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_mshr_misses 1884773 # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadReq_accesses 7275387 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_avg_miss_latency 4268.742599 # average ReadReq miss latency
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 2268.742599 # average ReadReq mshr miss latency
system.cpu.l2cache.ReadReq_hits 5387095 # number of ReadReq hits
system.cpu.l2cache.ReadReq_miss_latency 8060632500 # number of ReadReq miss cycles
system.cpu.l2cache.ReadReq_miss_rate 0.259545 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_misses 1888292 # number of ReadReq misses
system.cpu.l2cache.ReadReq_mshr_miss_latency 4284048500 # number of ReadReq MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate 0.259545 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_misses 1888292 # number of ReadReq MSHR misses
system.cpu.l2cache.UpgradeReq_accesses 363852 # number of UpgradeReq accesses(hits+misses)
system.cpu.l2cache.UpgradeReq_avg_miss_latency 4821.983939 # average UpgradeReq miss latency
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency 2827.799490 # average UpgradeReq mshr miss latency
system.cpu.l2cache.UpgradeReq_miss_latency 1754488500 # number of UpgradeReq miss cycles
system.cpu.l2cache.UpgradeReq_miss_rate 1 # miss rate for UpgradeReq accesses
system.cpu.l2cache.UpgradeReq_misses 363852 # number of UpgradeReq misses
system.cpu.l2cache.UpgradeReq_mshr_miss_latency 1028900500 # number of UpgradeReq MSHR miss cycles
system.cpu.l2cache.UpgradeReq_mshr_miss_rate 1 # mshr miss rate for UpgradeReq accesses
system.cpu.l2cache.UpgradeReq_mshr_misses 363852 # number of UpgradeReq MSHR misses
system.cpu.l2cache.Writeback_accesses 2245532 # number of Writeback accesses(hits+misses)
system.cpu.l2cache.Writeback_hits 2245532 # number of Writeback hits
system.cpu.l2cache.avg_blocked_cycles_no_mshrs <err: div-0> # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles_no_targets <err: div-0> # average number of cycles each access was blocked
system.cpu.l2cache.avg_refs 2.418007 # Average number of references to valid blocks.
system.cpu.l2cache.blocked_no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles_no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles_no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
system.cpu.l2cache.demand_accesses 9160160 # number of demand (read+write) accesses
system.cpu.l2cache.demand_avg_miss_latency 4602.856033 # average overall miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency 2602.856033 # average overall mshr miss latency
system.cpu.l2cache.demand_hits 5387095 # number of demand (read+write) hits
system.cpu.l2cache.demand_miss_latency 17366875000 # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_rate 0.411899 # miss rate for demand accesses
system.cpu.l2cache.demand_misses 3773065 # number of demand (read+write) misses
system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
system.cpu.l2cache.demand_mshr_miss_latency 9820745000 # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_rate 0.411899 # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_misses 3773065 # number of demand (read+write) MSHR misses
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.overall_accesses 9160160 # number of overall (read+write) accesses
system.cpu.l2cache.overall_avg_miss_latency 4602.856033 # average overall miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency 2602.856033 # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency <err: div-0> # average overall mshr uncacheable latency
system.cpu.l2cache.overall_hits 5387095 # number of overall hits
system.cpu.l2cache.overall_miss_latency 17366875000 # number of overall miss cycles
system.cpu.l2cache.overall_miss_rate 0.411899 # miss rate for overall accesses
system.cpu.l2cache.overall_misses 3773065 # number of overall misses
system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
system.cpu.l2cache.overall_mshr_miss_latency 9820745000 # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_rate 0.411899 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_misses 3773065 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
system.cpu.l2cache.prefetcher.num_hwpf_already_in_cache 0 # number of hwpf that were already in the cache
system.cpu.l2cache.prefetcher.num_hwpf_already_in_mshr 0 # number of hwpf that were already in mshr
system.cpu.l2cache.prefetcher.num_hwpf_already_in_prefetcher 0 # number of hwpf that were already in the prefetch queue
system.cpu.l2cache.prefetcher.num_hwpf_evicted 0 # number of hwpf removed due to no buffer left
system.cpu.l2cache.prefetcher.num_hwpf_identified 0 # number of hwpf identified
system.cpu.l2cache.prefetcher.num_hwpf_issued 0 # number of hwpf issued
system.cpu.l2cache.prefetcher.num_hwpf_removed_MSHR_hit 0 # number of hwpf removed because MSHR allocated
system.cpu.l2cache.prefetcher.num_hwpf_span_page 0 # number of hwpf spanning a virtual page
system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss 0 # number of hwpf that got squashed due to a miss aborting calculation time
system.cpu.l2cache.replacements 2759208 # number of replacements
system.cpu.l2cache.sampled_refs 2783807 # Sample count of references to valid blocks.
system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
system.cpu.l2cache.tagsinuse 25807.653410 # Cycle average of tags in use
system.cpu.l2cache.total_refs 6731265 # Total number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 138143419000 # Cycle when the warmup percentage was hit.
system.cpu.l2cache.writebacks 1195675 # number of writebacks
system.cpu.numCycles 1304363872 # number of cpu cycles simulated
system.cpu.rename.RENAME:BlockCycles 7040310 # Number of cycles rename is blocking
system.cpu.rename.RENAME:CommittedMaps 1376202963 # Number of HB maps that are committed
system.cpu.rename.RENAME:IQFullEvents 2463939 # Number of times rename has blocked due to IQ full
system.cpu.rename.RENAME:IdleCycles 700105266 # Number of cycles rename is idle
system.cpu.rename.RENAME:LSQFullEvents 8691200 # Number of times rename has blocked due to LSQ full
system.cpu.rename.RENAME:ROBFullEvents 11040 # Number of times rename has blocked due to ROB full
system.cpu.rename.RENAME:RenameLookups 3391931401 # Number of register rename lookups that rename has made
system.cpu.rename.RENAME:RenamedInsts 2621456398 # Number of instructions processed by rename
system.cpu.rename.RENAME:RenamedOperands 1967699206 # Number of destination operands rename has renamed
system.cpu.rename.RENAME:RunCycles 511613721 # Number of cycles rename is running
system.cpu.rename.RENAME:SquashCycles 72357917 # Number of cycles rename is squashing
system.cpu.rename.RENAME:UnblockCycles 13245923 # Number of cycles rename is unblocking
system.cpu.rename.RENAME:UndoneMaps 591496243 # Number of HB maps that are undone due to squashing
system.cpu.rename.RENAME:serializeStallCycles 538 # count of cycles rename stalled for serializing inst
system.cpu.rename.RENAME:serializingInsts 49 # count of serializing insts renamed
system.cpu.rename.RENAME:skidInsts 27887649 # count of insts added to the skid buffer
system.cpu.rename.RENAME:tempSerializingInsts 47 # count of temporary serializing insts renamed
system.cpu.timesIdled 1183 # Number of times that the entire CPU went into an idle state and unscheduled itself
system.cpu.workload.PROG:num_syscalls 29 # Number of system calls
---------- End Simulation Statistics ----------
|