summaryrefslogtreecommitdiff
path: root/tests/long/70.twolf/ref/arm/linux/o3-timing/stats.txt
blob: 28cd85165a79d71544d9b6bd9303683c8c9259cf (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509

---------- Begin Simulation Statistics ----------
host_inst_rate                                  52926                       # Simulator instruction rate (inst/s)
host_mem_usage                                 260544                       # Number of bytes of host memory used
host_seconds                                  3491.51                       # Real time elapsed on the host
host_tick_rate                               42909528                       # Simulator tick rate (ticks/s)
sim_freq                                 1000000000000                       # Frequency of simulated ticks
sim_insts                                   184792363                       # Number of instructions simulated
sim_seconds                                  0.149819                       # Number of seconds simulated
sim_ticks                                149819214000                       # Number of ticks simulated
system.cpu.BPredUnit.BTBCorrect                     0                       # Number of correct BTB predictions (this stat may not work properly.
system.cpu.BPredUnit.BTBHits                 51777441                       # Number of BTB hits
system.cpu.BPredUnit.BTBLookups              55728820                       # Number of BTB lookups
system.cpu.BPredUnit.RASInCorrect                   0                       # Number of incorrect RAS predictions.
system.cpu.BPredUnit.condIncorrect           12604932                       # Number of conditional branches incorrect
system.cpu.BPredUnit.condPredicted           57019635                       # Number of conditional branches predicted
system.cpu.BPredUnit.lookups                 57019635                       # Number of BP lookups
system.cpu.BPredUnit.usedRAS                        0                       # Number of times the RAS was used to get a target.
system.cpu.commit.COM:branches               39499925                       # Number of branches committed
system.cpu.commit.COM:bw_lim_events            586569                       # number cycles where commit BW limit reached
system.cpu.commit.COM:bw_limited                    0                       # number of insts not committed due to BW limits
system.cpu.commit.COM:committed_per_cycle::samples    285162046                       # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::mean     0.648076                       # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::stdev     0.934649                       # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::0    151201890     53.02%     53.02% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::1    102481075     35.94%     88.96% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::2     22788718      7.99%     96.95% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::3      3864443      1.36%     98.31% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::4      2118451      0.74%     99.05% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::5      1126210      0.39%     99.45% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::6       605325      0.21%     99.66% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::7       389365      0.14%     99.79% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::8       586569      0.21%    100.00% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::min_value            0                       # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::max_value            8                       # Number of insts commited each cycle
system.cpu.commit.COM:committed_per_cycle::total    285162046                       # Number of insts commited each cycle
system.cpu.commit.COM:count                 184806751                       # Number of instructions committed
system.cpu.commit.COM:fp_insts                1730659                       # Number of committed floating point instructions.
system.cpu.commit.COM:function_calls                0                       # Number of function calls committed.
system.cpu.commit.COM:int_insts             146860811                       # Number of committed integer instructions.
system.cpu.commit.COM:loads                  29554611                       # Number of loads committed
system.cpu.commit.COM:membars                       0                       # Number of memory barriers committed
system.cpu.commit.COM:refs                   42081439                       # Number of memory references committed
system.cpu.commit.COM:swp_count                     0                       # Number of s/w prefetches committed
system.cpu.commit.branchMispredicts          12955566                       # The number of times a branch was mispredicted
system.cpu.commit.commitCommittedInsts      184806751                       # The number of committed instructions
system.cpu.commit.commitNonSpecStalls         1569953                       # The number of times commit has been forced to stall to communicate backwards
system.cpu.commit.commitSquashedInsts        36913868                       # The number of squashed insts skipped by commit
system.cpu.committedInsts                   184792363                       # Number of Instructions Simulated
system.cpu.committedInsts_total             184792363                       # Number of Instructions Simulated
system.cpu.cpi                               1.621487                       # CPI: Cycles Per Instruction
system.cpu.cpi_total                         1.621487                       # CPI: Total CPI of All Threads
system.cpu.dcache.ReadReq_accesses           32436973                       # number of ReadReq accesses(hits+misses)
system.cpu.dcache.ReadReq_avg_miss_latency 31572.057898                       # average ReadReq miss latency
system.cpu.dcache.ReadReq_avg_mshr_miss_latency 32361.072902                       # average ReadReq mshr miss latency
system.cpu.dcache.ReadReq_hits               32435384                       # number of ReadReq hits
system.cpu.dcache.ReadReq_miss_latency       50168000                       # number of ReadReq miss cycles
system.cpu.dcache.ReadReq_miss_rate          0.000049                       # miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_misses                 1589                       # number of ReadReq misses
system.cpu.dcache.ReadReq_mshr_hits               862                       # number of ReadReq MSHR hits
system.cpu.dcache.ReadReq_mshr_miss_latency     23526500                       # number of ReadReq MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate     0.000022                       # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_misses             727                       # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_accesses          12273971                       # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_avg_miss_latency 25388.039035                       # average WriteReq miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 35046.660567                       # average WriteReq mshr miss latency
system.cpu.dcache.WriteReq_hits              12266388                       # number of WriteReq hits
system.cpu.dcache.WriteReq_miss_latency     192517500                       # number of WriteReq miss cycles
system.cpu.dcache.WriteReq_miss_rate         0.000618                       # miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_misses                7583                       # number of WriteReq misses
system.cpu.dcache.WriteReq_mshr_hits             6490                       # number of WriteReq MSHR hits
system.cpu.dcache.WriteReq_mshr_miss_latency     38306000                       # number of WriteReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_rate     0.000089                       # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_misses           1093                       # number of WriteReq MSHR misses
system.cpu.dcache.avg_blocked_cycles::no_mshrs     no_value                       # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets         9000                       # average number of cycles each access was blocked
system.cpu.dcache.avg_refs               24561.413187                       # Average number of references to valid blocks.
system.cpu.dcache.blocked::no_mshrs                 0                       # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets               1                       # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets         9000                       # number of cycles access was blocked
system.cpu.dcache.cache_copies                      0                       # number of cache copies performed
system.cpu.dcache.demand_accesses            44710944                       # number of demand (read+write) accesses
system.cpu.dcache.demand_avg_miss_latency 26459.387266                       # average overall miss latency
system.cpu.dcache.demand_avg_mshr_miss_latency 33973.901099                       # average overall mshr miss latency
system.cpu.dcache.demand_hits                44701772                       # number of demand (read+write) hits
system.cpu.dcache.demand_miss_latency       242685500                       # number of demand (read+write) miss cycles
system.cpu.dcache.demand_miss_rate           0.000205                       # miss rate for demand accesses
system.cpu.dcache.demand_misses                  9172                       # number of demand (read+write) misses
system.cpu.dcache.demand_mshr_hits               7352                       # number of demand (read+write) MSHR hits
system.cpu.dcache.demand_mshr_miss_latency     61832500                       # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_rate      0.000041                       # mshr miss rate for demand accesses
system.cpu.dcache.demand_mshr_misses             1820                       # number of demand (read+write) MSHR misses
system.cpu.dcache.fast_writes                       0                       # number of fast writes performed
system.cpu.dcache.mshr_cap_events                   0                       # number of times MSHR cap was activated
system.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate
system.cpu.dcache.occ_%::0                   0.337576                       # Average percentage of cache occupancy
system.cpu.dcache.occ_blocks::0           1382.712770                       # Average occupied blocks per context
system.cpu.dcache.overall_accesses           44710944                       # number of overall (read+write) accesses
system.cpu.dcache.overall_avg_miss_latency 26459.387266                       # average overall miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency 33973.901099                       # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_uncacheable_latency     no_value                       # average overall mshr uncacheable latency
system.cpu.dcache.overall_hits               44701772                       # number of overall hits
system.cpu.dcache.overall_miss_latency      242685500                       # number of overall miss cycles
system.cpu.dcache.overall_miss_rate          0.000205                       # miss rate for overall accesses
system.cpu.dcache.overall_misses                 9172                       # number of overall misses
system.cpu.dcache.overall_mshr_hits              7352                       # number of overall MSHR hits
system.cpu.dcache.overall_mshr_miss_latency     61832500                       # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_rate     0.000041                       # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_misses            1820                       # number of overall MSHR misses
system.cpu.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
system.cpu.dcache.replacements                     46                       # number of replacements
system.cpu.dcache.sampled_refs                   1820                       # Sample count of references to valid blocks.
system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
system.cpu.dcache.tagsinuse               1382.712770                       # Cycle average of tags in use
system.cpu.dcache.total_refs                 44701772                       # Total number of references to valid blocks.
system.cpu.dcache.warmup_cycle                      0                       # Cycle when the warmup percentage was hit.
system.cpu.dcache.writebacks                       17                       # number of writebacks
system.cpu.decode.DECODE:BlockedCycles       21645694                       # Number of cycles decode is blocked
system.cpu.decode.DECODE:DecodedInsts       264148336                       # Number of instructions handled by decode
system.cpu.decode.DECODE:IdleCycles          61114397                       # Number of cycles decode is idle
system.cpu.decode.DECODE:RunCycles          200863123                       # Number of cycles decode is running
system.cpu.decode.DECODE:SquashCycles        14403927                       # Number of cycles decode is squashing
system.cpu.decode.DECODE:UnblockCycles        1538831                       # Number of cycles decode is unblocking
system.cpu.dtb.accesses                             0                       # DTB accesses
system.cpu.dtb.align_faults                         0                       # Number of TLB faults due to alignment restrictions
system.cpu.dtb.domain_faults                        0                       # Number of TLB faults due to domain restrictions
system.cpu.dtb.flush_entries                        0                       # Number of entries that have been flushed from TLB
system.cpu.dtb.flush_tlb                            0                       # Number of times complete TLB was flushed
system.cpu.dtb.flush_tlb_asid                       0                       # Number of times TLB was flushed by ASID
system.cpu.dtb.flush_tlb_mva                        0                       # Number of times TLB was flushed by MVA
system.cpu.dtb.flush_tlb_mva_asid                   0                       # Number of times TLB was flushed by MVA & ASID
system.cpu.dtb.hits                                 0                       # DTB hits
system.cpu.dtb.inst_accesses                        0                       # ITB inst accesses
system.cpu.dtb.inst_hits                            0                       # ITB inst hits
system.cpu.dtb.inst_misses                          0                       # ITB inst misses
system.cpu.dtb.misses                               0                       # DTB misses
system.cpu.dtb.perms_faults                         0                       # Number of TLB faults due to permissions restrictions
system.cpu.dtb.prefetch_faults                      0                       # Number of TLB faults due to prefetch
system.cpu.dtb.read_accesses                        0                       # DTB read accesses
system.cpu.dtb.read_hits                            0                       # DTB read hits
system.cpu.dtb.read_misses                          0                       # DTB read misses
system.cpu.dtb.write_accesses                       0                       # DTB write accesses
system.cpu.dtb.write_hits                           0                       # DTB write hits
system.cpu.dtb.write_misses                         0                       # DTB write misses
system.cpu.fetch.Branches                    57019635                       # Number of branches that fetch encountered
system.cpu.fetch.CacheLines                  24416320                       # Number of cache lines fetched
system.cpu.fetch.Cycles                     213842486                       # Number of cycles fetch has run and was not squashing or blocked
system.cpu.fetch.IcacheSquashes               1112165                       # Number of outstanding Icache misses that were squashed
system.cpu.fetch.Insts                      254182972                       # Number of instructions fetch has processed
system.cpu.fetch.MiscStallCycles                47096                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
system.cpu.fetch.SquashCycles                13195878                       # Number of cycles fetch has spent squashing
system.cpu.fetch.branchRate                  0.190295                       # Number of branch fetches per cycle
system.cpu.fetch.icacheStallCycles           24416320                       # Number of cycles fetch is stalled on an Icache miss
system.cpu.fetch.predictedBranches           51777441                       # Number of branches that fetch has predicted taken
system.cpu.fetch.rate                        0.848299                       # Number of inst fetches per cycle
system.cpu.fetch.rateDist::samples          299565972                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::mean              0.927730                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::stdev             1.045167                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows               0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::0                 86216390     28.78%     28.78% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::1                186583671     62.28%     91.07% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::2                 11093729      3.70%     94.77% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::3                  7887786      2.63%     97.40% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::4                  1768857      0.59%     97.99% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::5                  2263080      0.76%     98.75% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::6                  1007503      0.34%     99.08% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::7                   913678      0.31%     99.39% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::8                  1831278      0.61%    100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows                0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value                0                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value                8                       # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::total            299565972                       # Number of instructions fetched each cycle (Total)
system.cpu.fp_regfile_reads                   2799107                       # number of floating regfile reads
system.cpu.fp_regfile_writes                  2446180                       # number of floating regfile writes
system.cpu.icache.ReadReq_accesses           24416320                       # number of ReadReq accesses(hits+misses)
system.cpu.icache.ReadReq_avg_miss_latency 25130.564219                       # average ReadReq miss latency
system.cpu.icache.ReadReq_avg_mshr_miss_latency 21980.432060                       # average ReadReq mshr miss latency
system.cpu.icache.ReadReq_hits               24412793                       # number of ReadReq hits
system.cpu.icache.ReadReq_miss_latency       88635500                       # number of ReadReq miss cycles
system.cpu.icache.ReadReq_miss_rate          0.000144                       # miss rate for ReadReq accesses
system.cpu.icache.ReadReq_misses                 3527                       # number of ReadReq misses
system.cpu.icache.ReadReq_mshr_hits               333                       # number of ReadReq MSHR hits
system.cpu.icache.ReadReq_mshr_miss_latency     70205500                       # number of ReadReq MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate     0.000131                       # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_misses            3194                       # number of ReadReq MSHR misses
system.cpu.icache.avg_blocked_cycles::no_mshrs     no_value                       # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets     no_value                       # average number of cycles each access was blocked
system.cpu.icache.avg_refs                7643.329054                       # Average number of references to valid blocks.
system.cpu.icache.blocked::no_mshrs                 0                       # number of cycles access was blocked
system.cpu.icache.blocked::no_targets               0                       # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.icache.cache_copies                      0                       # number of cache copies performed
system.cpu.icache.demand_accesses            24416320                       # number of demand (read+write) accesses
system.cpu.icache.demand_avg_miss_latency 25130.564219                       # average overall miss latency
system.cpu.icache.demand_avg_mshr_miss_latency 21980.432060                       # average overall mshr miss latency
system.cpu.icache.demand_hits                24412793                       # number of demand (read+write) hits
system.cpu.icache.demand_miss_latency        88635500                       # number of demand (read+write) miss cycles
system.cpu.icache.demand_miss_rate           0.000144                       # miss rate for demand accesses
system.cpu.icache.demand_misses                  3527                       # number of demand (read+write) misses
system.cpu.icache.demand_mshr_hits                333                       # number of demand (read+write) MSHR hits
system.cpu.icache.demand_mshr_miss_latency     70205500                       # number of demand (read+write) MSHR miss cycles
system.cpu.icache.demand_mshr_miss_rate      0.000131                       # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_misses             3194                       # number of demand (read+write) MSHR misses
system.cpu.icache.fast_writes                       0                       # number of fast writes performed
system.cpu.icache.mshr_cap_events                   0                       # number of times MSHR cap was activated
system.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
system.cpu.icache.occ_%::0                   0.617996                       # Average percentage of cache occupancy
system.cpu.icache.occ_blocks::0           1265.656561                       # Average occupied blocks per context
system.cpu.icache.overall_accesses           24416320                       # number of overall (read+write) accesses
system.cpu.icache.overall_avg_miss_latency 25130.564219                       # average overall miss latency
system.cpu.icache.overall_avg_mshr_miss_latency 21980.432060                       # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_uncacheable_latency     no_value                       # average overall mshr uncacheable latency
system.cpu.icache.overall_hits               24412793                       # number of overall hits
system.cpu.icache.overall_miss_latency       88635500                       # number of overall miss cycles
system.cpu.icache.overall_miss_rate          0.000144                       # miss rate for overall accesses
system.cpu.icache.overall_misses                 3527                       # number of overall misses
system.cpu.icache.overall_mshr_hits               333                       # number of overall MSHR hits
system.cpu.icache.overall_mshr_miss_latency     70205500                       # number of overall MSHR miss cycles
system.cpu.icache.overall_mshr_miss_rate     0.000131                       # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_misses            3194                       # number of overall MSHR misses
system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
system.cpu.icache.replacements                   1539                       # number of replacements
system.cpu.icache.sampled_refs                   3194                       # Sample count of references to valid blocks.
system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
system.cpu.icache.tagsinuse               1265.656561                       # Cycle average of tags in use
system.cpu.icache.total_refs                 24412793                       # Total number of references to valid blocks.
system.cpu.icache.warmup_cycle                      0                       # Cycle when the warmup percentage was hit.
system.cpu.icache.writebacks                        0                       # number of writebacks
system.cpu.idleCycles                           72457                       # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.iew.EXEC:branches                 40333139                       # Number of branches executed
system.cpu.iew.EXEC:nop                        106308                       # number of nop insts executed
system.cpu.iew.EXEC:rate                     0.675299                       # Inst execution rate
system.cpu.iew.EXEC:refs                     46706723                       # number of memory reference insts executed
system.cpu.iew.EXEC:stores                   12922741                       # Number of stores executed
system.cpu.iew.EXEC:swp                             0                       # number of swp insts executed
system.cpu.iew.WB:consumers                 166977314                       # num instructions consuming a value
system.cpu.iew.WB:count                     199432136                       # cumulative count of insts written-back
system.cpu.iew.WB:fanout                     0.694920                       # average fanout of values written-back
system.cpu.iew.WB:penalized                         0                       # number of instrctions required to write to 'other' IQ
system.cpu.iew.WB:penalized_rate                    0                       # fraction of instructions written-back that wrote to 'other' IQ
system.cpu.iew.WB:producers                 116035928                       # num instructions producing a value
system.cpu.iew.WB:rate                       0.665576                       # insts written-back per cycle
system.cpu.iew.WB:sent                      200401741                       # cumulative count of insts sent to commit
system.cpu.iew.branchMispredicts             13076652                       # Number of branch mispredicts detected at execute
system.cpu.iew.iewBlockCycles                    1256                       # Number of cycles IEW is blocking
system.cpu.iew.iewDispLoadInsts              37075609                       # Number of dispatched load instructions
system.cpu.iew.iewDispNonSpecInsts            1668755                       # Number of dispatched non-speculative instructions
system.cpu.iew.iewDispSquashedInsts          11833619                       # Number of squashed instructions skipped by dispatch
system.cpu.iew.iewDispStoreInsts             14988549                       # Number of dispatched store instructions
system.cpu.iew.iewDispatchedInsts           221729626                       # Number of instructions dispatched to IQ
system.cpu.iew.iewExecLoadInsts              33783982                       # Number of load instructions executed
system.cpu.iew.iewExecSquashedInsts          10729958                       # Number of squashed instructions skipped in execute
system.cpu.iew.iewExecutedInsts             202345530                       # Number of executed instructions
system.cpu.iew.iewIQFullEvents                      7                       # Number of times the IQ has become full, causing a stall
system.cpu.iew.iewIdleCycles                        0                       # Number of cycles IEW is idle
system.cpu.iew.iewLSQFullEvents                     0                       # Number of times the LSQ has become full, causing a stall
system.cpu.iew.iewSquashCycles               14403927                       # Number of cycles IEW is squashing
system.cpu.iew.iewUnblockCycles                   103                       # Number of cycles IEW is unblocking
system.cpu.iew.lsq.thread.0.blockedLoads            0                       # Number of blocked loads due to partial load-store forwarding
system.cpu.iew.lsq.thread.0.cacheBlocked            1                       # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.lsq.thread.0.forwLoads          638748                       # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread.0.ignoredResponses         2434                       # Number of memory responses ignored because the instruction is squashed
system.cpu.iew.lsq.thread.0.invAddrLoads            0                       # Number of loads ignored due to an invalid address
system.cpu.iew.lsq.thread.0.invAddrSwpfs            0                       # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread.0.memOrderViolation       295230                       # Number of memory ordering violations
system.cpu.iew.lsq.thread.0.rescheduledLoads            0                       # Number of loads that were rescheduled
system.cpu.iew.lsq.thread.0.squashedLoads      7520997                       # Number of loads squashed
system.cpu.iew.lsq.thread.0.squashedStores      2461721                       # Number of stores squashed
system.cpu.iew.memOrderViolationEvents         295230                       # Number of memory order violations
system.cpu.iew.predictedNotTakenIncorrect      1407484                       # Number of branches that were predicted not taken incorrectly
system.cpu.iew.predictedTakenIncorrect       11669168                       # Number of branches that were predicted taken incorrectly
system.cpu.int_regfile_reads                457778046                       # number of integer regfile reads
system.cpu.int_regfile_writes               195349960                       # number of integer regfile writes
system.cpu.ipc                               0.616718                       # IPC: Instructions Per Cycle
system.cpu.ipc_total                         0.616718                       # IPC: Total IPC of All Threads
system.cpu.iq.ISSUE:FU_type_0::No_OpClass            0      0.00%      0.00% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::IntAlu       163185983     76.59%     76.59% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::IntMult         907348      0.43%     77.01% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::IntDiv               0      0.00%     77.01% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::FloatAdd             0      0.00%     77.01% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::FloatCmp             0      0.00%     77.01% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::FloatCvt             0      0.00%     77.01% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::FloatMult            0      0.00%     77.01% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::FloatDiv             0      0.00%     77.01% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::FloatSqrt            0      0.00%     77.01% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdAdd          16007      0.01%     77.02% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdAddAcc            0      0.00%     77.02% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdAlu              0      0.00%     77.02% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdCmp              0      0.00%     77.02% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdCvt              0      0.00%     77.02% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdMisc             0      0.00%     77.02% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdMult             0      0.00%     77.02% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdMultAcc            0      0.00%     77.02% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdShift            0      0.00%     77.02% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdShiftAcc            0      0.00%     77.02% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdSqrt             0      0.00%     77.02% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdFloatAdd        33154      0.02%     77.03% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdFloatAlu            0      0.00%     77.03% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdFloatCmp       157340      0.07%     77.11% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdFloatCvt       265597      0.12%     77.23% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdFloatDiv        74720      0.04%     77.27% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdFloatMisc       439795      0.21%     77.47% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdFloatMult       197622      0.09%     77.57% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdFloatMultAcc        71713      0.03%     77.60% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::SimdFloatSqrt          318      0.00%     77.60% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::MemRead       34601052     16.24%     93.84% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::MemWrite      13124839      6.16%    100.00% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::IprAccess            0      0.00%    100.00% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::InstPrefetch            0      0.00%    100.00% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0::total        213075488                       # Type of FU issued
system.cpu.iq.ISSUE:fu_busy_cnt               1172568                       # FU busy when requested
system.cpu.iq.ISSUE:fu_busy_rate             0.005503                       # FU busy rate (busy events/executed inst)
system.cpu.iq.ISSUE:fu_full::No_OpClass             0      0.00%      0.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::IntAlu                 3      0.00%      0.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::IntMult                0      0.00%      0.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::IntDiv                 0      0.00%      0.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::FloatAdd               0      0.00%      0.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::FloatCmp               0      0.00%      0.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::FloatCvt               0      0.00%      0.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::FloatMult              0      0.00%      0.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::FloatDiv               0      0.00%      0.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::FloatSqrt              0      0.00%      0.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdAdd                0      0.00%      0.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdAddAcc             0      0.00%      0.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdAlu                0      0.00%      0.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdCmp                0      0.00%      0.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdCvt                0      0.00%      0.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdMisc               0      0.00%      0.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdMult               0      0.00%      0.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdMultAcc            0      0.00%      0.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdShift              0      0.00%      0.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdShiftAcc            0      0.00%      0.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdSqrt               0      0.00%      0.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdFloatAdd            0      0.00%      0.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdFloatAlu            0      0.00%      0.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdFloatCmp            0      0.00%      0.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdFloatCvt            0      0.00%      0.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdFloatDiv            0      0.00%      0.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdFloatMisc            0      0.00%      0.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdFloatMult            0      0.00%      0.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdFloatMultAcc            0      0.00%      0.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::SimdFloatSqrt            0      0.00%      0.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::MemRead           789273     67.31%     67.31% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::MemWrite          383292     32.69%    100.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::IprAccess              0      0.00%    100.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full::InstPrefetch            0      0.00%    100.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:issued_per_cycle::samples    299565972                       # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::mean     0.711281                       # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::stdev     0.810682                       # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::0     130442943     43.54%     43.54% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::1     140707808     46.97%     90.51% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::2      18780101      6.27%     96.78% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::3       5513171      1.84%     98.62% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::4       2752255      0.92%     99.54% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::5       1032616      0.34%     99.89% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::6        286376      0.10%     99.98% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::7         28007      0.01%     99.99% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::8         22695      0.01%    100.00% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::min_value            0                       # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::max_value            8                       # Number of insts issued each cycle
system.cpu.iq.ISSUE:issued_per_cycle::total    299565972                       # Number of insts issued each cycle
system.cpu.iq.ISSUE:rate                     0.711109                       # Inst issue rate
system.cpu.iq.fp_alu_accesses                 1965612                       # Number of floating point alu accesses
system.cpu.iq.fp_inst_queue_reads             3923910                       # Number of floating instruction queue reads
system.cpu.iq.fp_inst_queue_wakeup_accesses      1824312                       # Number of floating instruction queue wakeup accesses
system.cpu.iq.fp_inst_queue_writes            2255873                       # Number of floating instruction queue writes
system.cpu.iq.int_alu_accesses              212282444                       # Number of integer alu accesses
system.cpu.iq.int_inst_queue_reads          723212864                       # Number of integer instruction queue reads
system.cpu.iq.int_inst_queue_wakeup_accesses    197607824                       # Number of integer instruction queue wakeup accesses
system.cpu.iq.int_inst_queue_writes         240197118                       # Number of integer instruction queue writes
system.cpu.iq.iqInstsAdded                  219954563                       # Number of instructions added to the IQ (excludes non-spec)
system.cpu.iq.iqInstsIssued                 213075488                       # Number of instructions issued
system.cpu.iq.iqNonSpecInstsAdded             1668755                       # Number of non-speculative instructions added to the IQ
system.cpu.iq.iqSquashedInstsExamined        20589653                       # Number of squashed instructions iterated over during squash; mainly for profiling
system.cpu.iq.iqSquashedInstsIssued            247258                       # Number of squashed instructions issued
system.cpu.iq.iqSquashedNonSpecRemoved          98802                       # Number of squashed non-spec instructions that were removed
system.cpu.iq.iqSquashedOperandsExamined     37700924                       # Number of squashed operands that are examined and possibly removed from graph
system.cpu.itb.accesses                             0                       # DTB accesses
system.cpu.itb.align_faults                         0                       # Number of TLB faults due to alignment restrictions
system.cpu.itb.domain_faults                        0                       # Number of TLB faults due to domain restrictions
system.cpu.itb.flush_entries                        0                       # Number of entries that have been flushed from TLB
system.cpu.itb.flush_tlb                            0                       # Number of times complete TLB was flushed
system.cpu.itb.flush_tlb_asid                       0                       # Number of times TLB was flushed by ASID
system.cpu.itb.flush_tlb_mva                        0                       # Number of times TLB was flushed by MVA
system.cpu.itb.flush_tlb_mva_asid                   0                       # Number of times TLB was flushed by MVA & ASID
system.cpu.itb.hits                                 0                       # DTB hits
system.cpu.itb.inst_accesses                        0                       # ITB inst accesses
system.cpu.itb.inst_hits                            0                       # ITB inst hits
system.cpu.itb.inst_misses                          0                       # ITB inst misses
system.cpu.itb.misses                               0                       # DTB misses
system.cpu.itb.perms_faults                         0                       # Number of TLB faults due to permissions restrictions
system.cpu.itb.prefetch_faults                      0                       # Number of TLB faults due to prefetch
system.cpu.itb.read_accesses                        0                       # DTB read accesses
system.cpu.itb.read_hits                            0                       # DTB read hits
system.cpu.itb.read_misses                          0                       # DTB read misses
system.cpu.itb.write_accesses                       0                       # DTB write accesses
system.cpu.itb.write_hits                           0                       # DTB write hits
system.cpu.itb.write_misses                         0                       # DTB write misses
system.cpu.l2cache.ReadExReq_accesses            1093                       # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_avg_miss_latency 34263.133641                       # average ReadExReq miss latency
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31130.875576                       # average ReadExReq mshr miss latency
system.cpu.l2cache.ReadExReq_hits                   8                       # number of ReadExReq hits
system.cpu.l2cache.ReadExReq_miss_latency     37175500                       # number of ReadExReq miss cycles
system.cpu.l2cache.ReadExReq_miss_rate       0.992681                       # miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_misses              1085                       # number of ReadExReq misses
system.cpu.l2cache.ReadExReq_mshr_miss_latency     33777000                       # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_rate     0.992681                       # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_mshr_misses         1085                       # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadReq_accesses              3921                       # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_avg_miss_latency 34264.419330                       # average ReadReq miss latency
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31081.500393                       # average ReadReq mshr miss latency
system.cpu.l2cache.ReadReq_hits                  1355                       # number of ReadReq hits
system.cpu.l2cache.ReadReq_miss_latency      87922500                       # number of ReadReq miss cycles
system.cpu.l2cache.ReadReq_miss_rate         0.654425                       # miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_misses                2566                       # number of ReadReq misses
system.cpu.l2cache.ReadReq_mshr_hits               20                       # number of ReadReq MSHR hits
system.cpu.l2cache.ReadReq_mshr_miss_latency     79133500                       # number of ReadReq MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate     0.649324                       # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_misses           2546                       # number of ReadReq MSHR misses
system.cpu.l2cache.Writeback_accesses              17                       # number of Writeback accesses(hits+misses)
system.cpu.l2cache.Writeback_hits                  17                       # number of Writeback hits
system.cpu.l2cache.avg_blocked_cycles::no_mshrs     no_value                       # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_targets     no_value                       # average number of cycles each access was blocked
system.cpu.l2cache.avg_refs                  0.530333                       # Average number of references to valid blocks.
system.cpu.l2cache.blocked::no_mshrs                0                       # number of cycles access was blocked
system.cpu.l2cache.blocked::no_targets              0                       # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_mshrs            0                       # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
system.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
system.cpu.l2cache.demand_accesses               5014                       # number of demand (read+write) accesses
system.cpu.l2cache.demand_avg_miss_latency 34264.037250                       # average overall miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency 31096.254475                       # average overall mshr miss latency
system.cpu.l2cache.demand_hits                   1363                       # number of demand (read+write) hits
system.cpu.l2cache.demand_miss_latency      125098000                       # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_rate          0.728161                       # miss rate for demand accesses
system.cpu.l2cache.demand_misses                 3651                       # number of demand (read+write) misses
system.cpu.l2cache.demand_mshr_hits                20                       # number of demand (read+write) MSHR hits
system.cpu.l2cache.demand_mshr_miss_latency    112910500                       # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_rate     0.724172                       # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_misses            3631                       # number of demand (read+write) MSHR misses
system.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
system.cpu.l2cache.mshr_cap_events                  0                       # number of times MSHR cap was activated
system.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate
system.cpu.l2cache.occ_%::0                  0.055506                       # Average percentage of cache occupancy
system.cpu.l2cache.occ_%::1                  0.000152                       # Average percentage of cache occupancy
system.cpu.l2cache.occ_blocks::0          1818.805056                       # Average occupied blocks per context
system.cpu.l2cache.occ_blocks::1             4.996217                       # Average occupied blocks per context
system.cpu.l2cache.overall_accesses              5014                       # number of overall (read+write) accesses
system.cpu.l2cache.overall_avg_miss_latency 34264.037250                       # average overall miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency 31096.254475                       # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency     no_value                       # average overall mshr uncacheable latency
system.cpu.l2cache.overall_hits                  1363                       # number of overall hits
system.cpu.l2cache.overall_miss_latency     125098000                       # number of overall miss cycles
system.cpu.l2cache.overall_miss_rate         0.728161                       # miss rate for overall accesses
system.cpu.l2cache.overall_misses                3651                       # number of overall misses
system.cpu.l2cache.overall_mshr_hits               20                       # number of overall MSHR hits
system.cpu.l2cache.overall_mshr_miss_latency    112910500                       # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_rate     0.724172                       # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_misses           3631                       # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
system.cpu.l2cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
system.cpu.l2cache.replacements                     0                       # number of replacements
system.cpu.l2cache.sampled_refs                  2555                       # Sample count of references to valid blocks.
system.cpu.l2cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
system.cpu.l2cache.tagsinuse              1823.801274                       # Cycle average of tags in use
system.cpu.l2cache.total_refs                    1355                       # Total number of references to valid blocks.
system.cpu.l2cache.warmup_cycle                     0                       # Cycle when the warmup percentage was hit.
system.cpu.l2cache.writebacks                       0                       # number of writebacks
system.cpu.memDep0.conflictingLoads           3889323                       # Number of conflicting loads.
system.cpu.memDep0.conflictingStores          2640936                       # Number of conflicting stores.
system.cpu.memDep0.insertedLoads             37075609                       # Number of loads inserted to the mem dependence unit.
system.cpu.memDep0.insertedStores            14988549                       # Number of stores inserted to the mem dependence unit.
system.cpu.misc_regfile_reads               328971277                       # number of misc regfile reads
system.cpu.misc_regfile_writes                4891827                       # number of misc regfile writes
system.cpu.numCycles                        299638429                       # number of cpu cycles simulated
system.cpu.numWorkItemsCompleted                    0                       # number of work items this cpu completed
system.cpu.numWorkItemsStarted                      0                       # number of work items this cpu started
system.cpu.rename.RENAME:BlockCycles             3074                       # Number of cycles rename is blocking
system.cpu.rename.RENAME:CommittedMaps      178683528                       # Number of HB maps that are committed
system.cpu.rename.RENAME:IQFullEvents            2322                       # Number of times rename has blocked due to IQ full
system.cpu.rename.RENAME:IdleCycles          73277569                       # Number of cycles rename is idle
system.cpu.rename.RENAME:LSQFullEvents          19202                       # Number of times rename has blocked due to LSQ full
system.cpu.rename.RENAME:RenameLookups      601039980                       # Number of register rename lookups that rename has made
system.cpu.rename.RENAME:RenamedInsts       249997488                       # Number of instructions processed by rename
system.cpu.rename.RENAME:RenamedOperands    249829289                       # Number of destination operands rename has renamed
system.cpu.rename.RENAME:RunCycles          190277920                       # Number of cycles rename is running
system.cpu.rename.RENAME:SquashCycles        14403927                       # Number of cycles rename is squashing
system.cpu.rename.RENAME:UnblockCycles        1750037                       # Number of cycles rename is unblocking
system.cpu.rename.RENAME:UndoneMaps          71145759                       # Number of HB maps that are undone due to squashing
system.cpu.rename.RENAME:fp_rename_lookups     14827185                       # Number of floating rename lookups
system.cpu.rename.RENAME:int_rename_lookups    586212795                       # Number of integer rename lookups
system.cpu.rename.RENAME:serializeStallCycles     19853445                       # count of cycles rename stalled for serializing inst
system.cpu.rename.RENAME:serializingInsts      2086015                       # count of serializing insts renamed
system.cpu.rename.RENAME:skidInsts            2928694                       # count of insts added to the skid buffer
system.cpu.rename.RENAME:tempSerializingInsts      1863087                       # count of temporary serializing insts renamed
system.cpu.rob.rob_reads                    506290895                       # The number of ROB reads
system.cpu.rob.rob_writes                   457856720                       # The number of ROB writes
system.cpu.timesIdled                            1374                       # Number of times that the entire CPU went into an idle state and unscheduled itself
system.cpu.workload.PROG:num_syscalls             400                       # Number of system calls

---------- End Simulation Statistics   ----------