summaryrefslogtreecommitdiff
path: root/tests/long/70.twolf/ref/sparc/linux/simple-timing/m5stats.txt
blob: 6a57afc4553f97d4736d363712002773f3d55beb (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244

---------- Begin Simulation Statistics ----------
host_inst_rate                                1517830                       # Simulator instruction rate (inst/s)
host_mem_usage                                 218636                       # Number of bytes of host memory used
host_seconds                                   127.45                       # Real time elapsed on the host
host_tick_rate                             2121861871                       # Simulator tick rate (ticks/s)
sim_freq                                 1000000000000                       # Frequency of simulated ticks
sim_insts                                   193444769                       # Number of instructions simulated
sim_seconds                                  0.270428                       # Number of seconds simulated
sim_ticks                                270428013000                       # Number of ticks simulated
system.cpu.dcache.ReadReq_accesses           57735069                       # number of ReadReq accesses(hits+misses)
system.cpu.dcache.ReadReq_avg_miss_latency        27000                       # average ReadReq miss latency
system.cpu.dcache.ReadReq_avg_mshr_miss_latency        24000                       # average ReadReq mshr miss latency
system.cpu.dcache.ReadReq_hits               57734571                       # number of ReadReq hits
system.cpu.dcache.ReadReq_miss_latency       13446000                       # number of ReadReq miss cycles
system.cpu.dcache.ReadReq_miss_rate          0.000009                       # miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_misses                  498                       # number of ReadReq misses
system.cpu.dcache.ReadReq_mshr_miss_latency     11952000                       # number of ReadReq MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate     0.000009                       # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_misses             498                       # number of ReadReq MSHR misses
system.cpu.dcache.SwapReq_accesses              22406                       # number of SwapReq accesses(hits+misses)
system.cpu.dcache.SwapReq_avg_miss_latency        27000                       # average SwapReq miss latency
system.cpu.dcache.SwapReq_avg_mshr_miss_latency        24000                       # average SwapReq mshr miss latency
system.cpu.dcache.SwapReq_hits                  22404                       # number of SwapReq hits
system.cpu.dcache.SwapReq_miss_latency          54000                       # number of SwapReq miss cycles
system.cpu.dcache.SwapReq_miss_rate          0.000089                       # miss rate for SwapReq accesses
system.cpu.dcache.SwapReq_misses                    2                       # number of SwapReq misses
system.cpu.dcache.SwapReq_mshr_miss_latency        48000                       # number of SwapReq MSHR miss cycles
system.cpu.dcache.SwapReq_mshr_miss_rate     0.000089                       # mshr miss rate for SwapReq accesses
system.cpu.dcache.SwapReq_mshr_misses               2                       # number of SwapReq MSHR misses
system.cpu.dcache.WriteReq_accesses          18976439                       # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_avg_miss_latency        27000                       # average WriteReq miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency        24000                       # average WriteReq mshr miss latency
system.cpu.dcache.WriteReq_hits              18975331                       # number of WriteReq hits
system.cpu.dcache.WriteReq_miss_latency      29916000                       # number of WriteReq miss cycles
system.cpu.dcache.WriteReq_miss_rate         0.000058                       # miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_misses                1108                       # number of WriteReq misses
system.cpu.dcache.WriteReq_mshr_miss_latency     26592000                       # number of WriteReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_rate     0.000058                       # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_misses           1108                       # number of WriteReq MSHR misses
system.cpu.dcache.avg_blocked_cycles_no_mshrs <err: div-0>                       # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles_no_targets <err: div-0>                       # average number of cycles each access was blocked
system.cpu.dcache.avg_refs               48472.729627                       # Average number of references to valid blocks.
system.cpu.dcache.blocked_no_mshrs                  0                       # number of cycles access was blocked
system.cpu.dcache.blocked_no_targets                0                       # number of cycles access was blocked
system.cpu.dcache.blocked_cycles_no_mshrs            0                       # number of cycles access was blocked
system.cpu.dcache.blocked_cycles_no_targets            0                       # number of cycles access was blocked
system.cpu.dcache.cache_copies                      0                       # number of cache copies performed
system.cpu.dcache.demand_accesses            76711508                       # number of demand (read+write) accesses
system.cpu.dcache.demand_avg_miss_latency        27000                       # average overall miss latency
system.cpu.dcache.demand_avg_mshr_miss_latency        24000                       # average overall mshr miss latency
system.cpu.dcache.demand_hits                76709902                       # number of demand (read+write) hits
system.cpu.dcache.demand_miss_latency        43362000                       # number of demand (read+write) miss cycles
system.cpu.dcache.demand_miss_rate           0.000021                       # miss rate for demand accesses
system.cpu.dcache.demand_misses                  1606                       # number of demand (read+write) misses
system.cpu.dcache.demand_mshr_hits                  0                       # number of demand (read+write) MSHR hits
system.cpu.dcache.demand_mshr_miss_latency     38544000                       # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_rate      0.000021                       # mshr miss rate for demand accesses
system.cpu.dcache.demand_mshr_misses             1606                       # number of demand (read+write) MSHR misses
system.cpu.dcache.fast_writes                       0                       # number of fast writes performed
system.cpu.dcache.mshr_cap_events                   0                       # number of times MSHR cap was activated
system.cpu.dcache.no_allocate_misses                0                       # Number of misses that were no-allocate
system.cpu.dcache.overall_accesses           76711508                       # number of overall (read+write) accesses
system.cpu.dcache.overall_avg_miss_latency        27000                       # average overall miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency        24000                       # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_uncacheable_latency <err: div-0>                       # average overall mshr uncacheable latency
system.cpu.dcache.overall_hits               76709902                       # number of overall hits
system.cpu.dcache.overall_miss_latency       43362000                       # number of overall miss cycles
system.cpu.dcache.overall_miss_rate          0.000021                       # miss rate for overall accesses
system.cpu.dcache.overall_misses                 1606                       # number of overall misses
system.cpu.dcache.overall_mshr_hits                 0                       # number of overall MSHR hits
system.cpu.dcache.overall_mshr_miss_latency     38544000                       # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_rate     0.000021                       # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_misses            1606                       # number of overall MSHR misses
system.cpu.dcache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
system.cpu.dcache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
system.cpu.dcache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
system.cpu.dcache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
system.cpu.dcache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
system.cpu.dcache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
system.cpu.dcache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
system.cpu.dcache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
system.cpu.dcache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
system.cpu.dcache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
system.cpu.dcache.replacements                     26                       # number of replacements
system.cpu.dcache.sampled_refs                   1583                       # Sample count of references to valid blocks.
system.cpu.dcache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
system.cpu.dcache.tagsinuse               1235.387438                       # Cycle average of tags in use
system.cpu.dcache.total_refs                 76732331                       # Total number of references to valid blocks.
system.cpu.dcache.warmup_cycle                      0                       # Cycle when the warmup percentage was hit.
system.cpu.dcache.writebacks                       23                       # number of writebacks
system.cpu.icache.ReadReq_accesses          193445787                       # number of ReadReq accesses(hits+misses)
system.cpu.icache.ReadReq_avg_miss_latency 17805.419922                       # average ReadReq miss latency
system.cpu.icache.ReadReq_avg_mshr_miss_latency 14805.419922                       # average ReadReq mshr miss latency
system.cpu.icache.ReadReq_hits              193433499                       # number of ReadReq hits
system.cpu.icache.ReadReq_miss_latency      218793000                       # number of ReadReq miss cycles
system.cpu.icache.ReadReq_miss_rate          0.000064                       # miss rate for ReadReq accesses
system.cpu.icache.ReadReq_misses                12288                       # number of ReadReq misses
system.cpu.icache.ReadReq_mshr_miss_latency    181929000                       # number of ReadReq MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate     0.000064                       # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_misses           12288                       # number of ReadReq MSHR misses
system.cpu.icache.avg_blocked_cycles_no_mshrs <err: div-0>                       # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles_no_targets <err: div-0>                       # average number of cycles each access was blocked
system.cpu.icache.avg_refs               15741.658447                       # Average number of references to valid blocks.
system.cpu.icache.blocked_no_mshrs                  0                       # number of cycles access was blocked
system.cpu.icache.blocked_no_targets                0                       # number of cycles access was blocked
system.cpu.icache.blocked_cycles_no_mshrs            0                       # number of cycles access was blocked
system.cpu.icache.blocked_cycles_no_targets            0                       # number of cycles access was blocked
system.cpu.icache.cache_copies                      0                       # number of cache copies performed
system.cpu.icache.demand_accesses           193445787                       # number of demand (read+write) accesses
system.cpu.icache.demand_avg_miss_latency 17805.419922                       # average overall miss latency
system.cpu.icache.demand_avg_mshr_miss_latency 14805.419922                       # average overall mshr miss latency
system.cpu.icache.demand_hits               193433499                       # number of demand (read+write) hits
system.cpu.icache.demand_miss_latency       218793000                       # number of demand (read+write) miss cycles
system.cpu.icache.demand_miss_rate           0.000064                       # miss rate for demand accesses
system.cpu.icache.demand_misses                 12288                       # number of demand (read+write) misses
system.cpu.icache.demand_mshr_hits                  0                       # number of demand (read+write) MSHR hits
system.cpu.icache.demand_mshr_miss_latency    181929000                       # number of demand (read+write) MSHR miss cycles
system.cpu.icache.demand_mshr_miss_rate      0.000064                       # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_misses            12288                       # number of demand (read+write) MSHR misses
system.cpu.icache.fast_writes                       0                       # number of fast writes performed
system.cpu.icache.mshr_cap_events                   0                       # number of times MSHR cap was activated
system.cpu.icache.no_allocate_misses                0                       # Number of misses that were no-allocate
system.cpu.icache.overall_accesses          193445787                       # number of overall (read+write) accesses
system.cpu.icache.overall_avg_miss_latency 17805.419922                       # average overall miss latency
system.cpu.icache.overall_avg_mshr_miss_latency 14805.419922                       # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_uncacheable_latency <err: div-0>                       # average overall mshr uncacheable latency
system.cpu.icache.overall_hits              193433499                       # number of overall hits
system.cpu.icache.overall_miss_latency      218793000                       # number of overall miss cycles
system.cpu.icache.overall_miss_rate          0.000064                       # miss rate for overall accesses
system.cpu.icache.overall_misses                12288                       # number of overall misses
system.cpu.icache.overall_mshr_hits                 0                       # number of overall MSHR hits
system.cpu.icache.overall_mshr_miss_latency    181929000                       # number of overall MSHR miss cycles
system.cpu.icache.overall_mshr_miss_rate     0.000064                       # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_misses           12288                       # number of overall MSHR misses
system.cpu.icache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
system.cpu.icache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
system.cpu.icache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
system.cpu.icache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
system.cpu.icache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
system.cpu.icache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
system.cpu.icache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
system.cpu.icache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
system.cpu.icache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
system.cpu.icache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
system.cpu.icache.replacements                  10362                       # number of replacements
system.cpu.icache.sampled_refs                  12288                       # Sample count of references to valid blocks.
system.cpu.icache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
system.cpu.icache.tagsinuse               1591.780933                       # Cycle average of tags in use
system.cpu.icache.total_refs                193433499                       # Total number of references to valid blocks.
system.cpu.icache.warmup_cycle                      0                       # Cycle when the warmup percentage was hit.
system.cpu.icache.writebacks                        0                       # number of writebacks
system.cpu.idle_fraction                            0                       # Percentage of idle cycles
system.cpu.l2cache.ReadExReq_accesses            1085                       # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_avg_miss_latency        23000                       # average ReadExReq miss latency
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency        11000                       # average ReadExReq mshr miss latency
system.cpu.l2cache.ReadExReq_miss_latency     24955000                       # number of ReadExReq miss cycles
system.cpu.l2cache.ReadExReq_miss_rate              1                       # miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_misses              1085                       # number of ReadExReq misses
system.cpu.l2cache.ReadExReq_mshr_miss_latency     11935000                       # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_rate            1                       # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_mshr_misses         1085                       # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadReq_accesses             12786                       # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_avg_miss_latency        23000                       # average ReadReq miss latency
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency        11000                       # average ReadReq mshr miss latency
system.cpu.l2cache.ReadReq_hits                  8691                       # number of ReadReq hits
system.cpu.l2cache.ReadReq_miss_latency      94185000                       # number of ReadReq miss cycles
system.cpu.l2cache.ReadReq_miss_rate         0.320272                       # miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_misses                4095                       # number of ReadReq misses
system.cpu.l2cache.ReadReq_mshr_miss_latency     45045000                       # number of ReadReq MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate     0.320272                       # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_misses           4095                       # number of ReadReq MSHR misses
system.cpu.l2cache.UpgradeReq_accesses             25                       # number of UpgradeReq accesses(hits+misses)
system.cpu.l2cache.UpgradeReq_avg_miss_latency        23000                       # average UpgradeReq miss latency
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency        11000                       # average UpgradeReq mshr miss latency
system.cpu.l2cache.UpgradeReq_miss_latency       575000                       # number of UpgradeReq miss cycles
system.cpu.l2cache.UpgradeReq_miss_rate             1                       # miss rate for UpgradeReq accesses
system.cpu.l2cache.UpgradeReq_misses               25                       # number of UpgradeReq misses
system.cpu.l2cache.UpgradeReq_mshr_miss_latency       275000                       # number of UpgradeReq MSHR miss cycles
system.cpu.l2cache.UpgradeReq_mshr_miss_rate            1                       # mshr miss rate for UpgradeReq accesses
system.cpu.l2cache.UpgradeReq_mshr_misses           25                       # number of UpgradeReq MSHR misses
system.cpu.l2cache.Writeback_accesses              23                       # number of Writeback accesses(hits+misses)
system.cpu.l2cache.Writeback_hits                  23                       # number of Writeback hits
system.cpu.l2cache.avg_blocked_cycles_no_mshrs <err: div-0>                       # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles_no_targets <err: div-0>                       # average number of cycles each access was blocked
system.cpu.l2cache.avg_refs                  2.127019                       # Average number of references to valid blocks.
system.cpu.l2cache.blocked_no_mshrs                 0                       # number of cycles access was blocked
system.cpu.l2cache.blocked_no_targets               0                       # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles_no_mshrs            0                       # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles_no_targets            0                       # number of cycles access was blocked
system.cpu.l2cache.cache_copies                     0                       # number of cache copies performed
system.cpu.l2cache.demand_accesses              13871                       # number of demand (read+write) accesses
system.cpu.l2cache.demand_avg_miss_latency        23000                       # average overall miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency        11000                       # average overall mshr miss latency
system.cpu.l2cache.demand_hits                   8691                       # number of demand (read+write) hits
system.cpu.l2cache.demand_miss_latency      119140000                       # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_rate          0.373441                       # miss rate for demand accesses
system.cpu.l2cache.demand_misses                 5180                       # number of demand (read+write) misses
system.cpu.l2cache.demand_mshr_hits                 0                       # number of demand (read+write) MSHR hits
system.cpu.l2cache.demand_mshr_miss_latency     56980000                       # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_rate     0.373441                       # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_misses            5180                       # number of demand (read+write) MSHR misses
system.cpu.l2cache.fast_writes                      0                       # number of fast writes performed
system.cpu.l2cache.mshr_cap_events                  0                       # number of times MSHR cap was activated
system.cpu.l2cache.no_allocate_misses               0                       # Number of misses that were no-allocate
system.cpu.l2cache.overall_accesses             13871                       # number of overall (read+write) accesses
system.cpu.l2cache.overall_avg_miss_latency        23000                       # average overall miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency        11000                       # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency <err: div-0>                       # average overall mshr uncacheable latency
system.cpu.l2cache.overall_hits                  8691                       # number of overall hits
system.cpu.l2cache.overall_miss_latency     119140000                       # number of overall miss cycles
system.cpu.l2cache.overall_miss_rate         0.373441                       # miss rate for overall accesses
system.cpu.l2cache.overall_misses                5180                       # number of overall misses
system.cpu.l2cache.overall_mshr_hits                0                       # number of overall MSHR hits
system.cpu.l2cache.overall_mshr_miss_latency     56980000                       # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_rate     0.373441                       # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_misses           5180                       # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_uncacheable_latency            0                       # number of overall MSHR uncacheable cycles
system.cpu.l2cache.overall_mshr_uncacheable_misses            0                       # number of overall MSHR uncacheable misses
system.cpu.l2cache.prefetcher.num_hwpf_already_in_cache            0                       # number of hwpf that were already in the cache
system.cpu.l2cache.prefetcher.num_hwpf_already_in_mshr            0                       # number of hwpf that were already in mshr
system.cpu.l2cache.prefetcher.num_hwpf_already_in_prefetcher            0                       # number of hwpf that were already in the prefetch queue
system.cpu.l2cache.prefetcher.num_hwpf_evicted            0                       # number of hwpf removed due to no buffer left
system.cpu.l2cache.prefetcher.num_hwpf_identified            0                       # number of hwpf identified
system.cpu.l2cache.prefetcher.num_hwpf_issued            0                       # number of hwpf issued
system.cpu.l2cache.prefetcher.num_hwpf_removed_MSHR_hit            0                       # number of hwpf removed because MSHR allocated
system.cpu.l2cache.prefetcher.num_hwpf_span_page            0                       # number of hwpf spanning a virtual page
system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss            0                       # number of hwpf that got squashed due to a miss aborting calculation time
system.cpu.l2cache.replacements                     0                       # number of replacements
system.cpu.l2cache.sampled_refs                  4086                       # Sample count of references to valid blocks.
system.cpu.l2cache.soft_prefetch_mshr_full            0                       # number of mshr full events for SW prefetching instrutions
system.cpu.l2cache.tagsinuse              2657.731325                       # Cycle average of tags in use
system.cpu.l2cache.total_refs                    8691                       # Total number of references to valid blocks.
system.cpu.l2cache.warmup_cycle                     0                       # Cycle when the warmup percentage was hit.
system.cpu.l2cache.writebacks                       0                       # number of writebacks
system.cpu.not_idle_fraction                        1                       # Percentage of non-idle cycles
system.cpu.numCycles                        540856026                       # number of cpu cycles simulated
system.cpu.num_insts                        193444769                       # Number of instructions executed
system.cpu.num_refs                          76733959                       # Number of memory references
system.cpu.workload.PROG:num_syscalls             401                       # Number of system calls

---------- End Simulation Statistics   ----------